blob: ee9c258d3ae0c501421f41740a950b613d87b8d3 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700186int intel_iommu_tboot_noforce;
Joseph Cihulab7792602011-05-03 00:08:37 -0700187
188/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000189 * 0: Present
190 * 1-11: Reserved
191 * 12-63: Context Ptr (12 - (haw-1))
192 * 64-127: Reserved
193 */
194struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000195 u64 lo;
196 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000197};
198#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000199
Joerg Roedel091d42e2015-06-12 11:56:10 +0200200/*
201 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
202 * if marked present.
203 */
204static phys_addr_t root_entry_lctp(struct root_entry *re)
205{
206 if (!(re->lo & 1))
207 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000208
Joerg Roedel091d42e2015-06-12 11:56:10 +0200209 return re->lo & VTD_PAGE_MASK;
210}
211
212/*
213 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
214 * if marked present.
215 */
216static phys_addr_t root_entry_uctp(struct root_entry *re)
217{
218 if (!(re->hi & 1))
219 return 0;
220
221 return re->hi & VTD_PAGE_MASK;
222}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000223/*
224 * low 64 bits:
225 * 0: present
226 * 1: fault processing disable
227 * 2-3: translation type
228 * 12-63: address space root
229 * high 64 bits:
230 * 0-2: address width
231 * 3-6: aval
232 * 8-23: domain id
233 */
234struct context_entry {
235 u64 lo;
236 u64 hi;
237};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000238
Joerg Roedelcf484d02015-06-12 12:21:46 +0200239static inline void context_clear_pasid_enable(struct context_entry *context)
240{
241 context->lo &= ~(1ULL << 11);
242}
243
244static inline bool context_pasid_enabled(struct context_entry *context)
245{
246 return !!(context->lo & (1ULL << 11));
247}
248
249static inline void context_set_copied(struct context_entry *context)
250{
251 context->hi |= (1ull << 3);
252}
253
254static inline bool context_copied(struct context_entry *context)
255{
256 return !!(context->hi & (1ULL << 3));
257}
258
259static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000260{
261 return (context->lo & 1);
262}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200263
264static inline bool context_present(struct context_entry *context)
265{
266 return context_pasid_enabled(context) ?
267 __context_present(context) :
268 __context_present(context) && !context_copied(context);
269}
270
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000271static inline void context_set_present(struct context_entry *context)
272{
273 context->lo |= 1;
274}
275
276static inline void context_set_fault_enable(struct context_entry *context)
277{
278 context->lo &= (((u64)-1) << 2) | 1;
279}
280
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000281static inline void context_set_translation_type(struct context_entry *context,
282 unsigned long value)
283{
284 context->lo &= (((u64)-1) << 4) | 3;
285 context->lo |= (value & 3) << 2;
286}
287
288static inline void context_set_address_root(struct context_entry *context,
289 unsigned long value)
290{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800291 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000292 context->lo |= value & VTD_PAGE_MASK;
293}
294
295static inline void context_set_address_width(struct context_entry *context,
296 unsigned long value)
297{
298 context->hi |= value & 7;
299}
300
301static inline void context_set_domain_id(struct context_entry *context,
302 unsigned long value)
303{
304 context->hi |= (value & ((1 << 16) - 1)) << 8;
305}
306
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200307static inline int context_domain_id(struct context_entry *c)
308{
309 return((c->hi >> 8) & 0xffff);
310}
311
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000312static inline void context_clear_entry(struct context_entry *context)
313{
314 context->lo = 0;
315 context->hi = 0;
316}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000317
Mark McLoughlin622ba122008-11-20 15:49:46 +0000318/*
319 * 0: readable
320 * 1: writable
321 * 2-6: reserved
322 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800323 * 8-10: available
324 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000325 * 12-63: Host physcial address
326 */
327struct dma_pte {
328 u64 val;
329};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000330
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000331static inline void dma_clear_pte(struct dma_pte *pte)
332{
333 pte->val = 0;
334}
335
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000336static inline u64 dma_pte_addr(struct dma_pte *pte)
337{
David Woodhousec85994e2009-07-01 19:21:24 +0100338#ifdef CONFIG_64BIT
339 return pte->val & VTD_PAGE_MASK;
340#else
341 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100342 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100343#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000344}
345
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000346static inline bool dma_pte_present(struct dma_pte *pte)
347{
348 return (pte->val & 3) != 0;
349}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000350
Allen Kay4399c8b2011-10-14 12:32:46 -0700351static inline bool dma_pte_superpage(struct dma_pte *pte)
352{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200353 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700354}
355
David Woodhouse75e6bf92009-07-02 11:21:16 +0100356static inline int first_pte_in_page(struct dma_pte *pte)
357{
358 return !((unsigned long)pte & ~VTD_PAGE_MASK);
359}
360
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700361/*
362 * This domain is a statically identity mapping domain.
363 * 1. This domain creats a static 1:1 mapping to all usable memory.
364 * 2. It maps to each iommu if successful.
365 * 3. Each iommu mapps to this domain if successful.
366 */
David Woodhouse19943b02009-08-04 16:19:20 +0100367static struct dmar_domain *si_domain;
368static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700369
Joerg Roedel28ccce02015-07-21 14:45:31 +0200370/*
371 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372 * across iommus may be owned in one domain, e.g. kvm guest.
373 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800375
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700376/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800377#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700378
Joerg Roedel29a27712015-07-21 17:17:12 +0200379#define for_each_domain_iommu(idx, domain) \
380 for (idx = 0; idx < g_num_of_iommus; idx++) \
381 if (domain->iommu_refcnt[idx])
382
Mark McLoughlin99126f72008-11-20 15:49:47 +0000383struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700384 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200385
386 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
387 /* Refcount of devices per iommu */
388
Mark McLoughlin99126f72008-11-20 15:49:47 +0000389
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200390 u16 iommu_did[DMAR_UNITS_SUPPORTED];
391 /* Domain ids per IOMMU. Use u16 since
392 * domain ids are 16 bit wide according
393 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000394
Omer Peleg0824c592016-04-20 19:03:35 +0300395 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100396 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000397 struct iova_domain iovad; /* iova's that belong to this domain */
398
399 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000400 int gaw; /* max guest address width */
401
402 /* adjusted guest address width, 0 is level 2 30-bit */
403 int agaw;
404
Weidong Han3b5410e2008-12-08 09:17:15 +0800405 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800406
407 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800408 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100410 int iommu_superpage;/* Level of superpages supported:
411 0 == 4KiB (no superpages), 1 == 2MiB,
412 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800413 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100414
415 struct iommu_domain domain; /* generic domain data structure for
416 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000417};
418
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000419/* PCI domain-device relationship */
420struct device_domain_info {
421 struct list_head link; /* link to domain siblings */
422 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100423 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000424 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100425 u8 pasid_supported:3;
426 u8 pasid_enabled:1;
427 u8 pri_supported:1;
428 u8 pri_enabled:1;
429 u8 ats_supported:1;
430 u8 ats_enabled:1;
431 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000432 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800433 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000434 struct dmar_domain *domain; /* pointer to domain */
435};
436
Jiang Liub94e4112014-02-19 14:07:25 +0800437struct dmar_rmrr_unit {
438 struct list_head list; /* list of rmrr units */
439 struct acpi_dmar_header *hdr; /* ACPI header */
440 u64 base_address; /* reserved base address*/
441 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000444 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800445};
446
447struct dmar_atsr_unit {
448 struct list_head list; /* list of ATSR units */
449 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000450 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800451 int devices_cnt; /* target device count */
452 u8 include_all:1; /* include all ports */
453};
454
455static LIST_HEAD(dmar_atsr_units);
456static LIST_HEAD(dmar_rmrr_units);
457
458#define for_each_rmrr_units(rmrr) \
459 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
460
mark gross5e0d2a62008-03-04 15:22:08 -0800461static void flush_unmaps_timeout(unsigned long data);
462
Omer Peleg314f1dc2016-04-20 11:32:45 +0300463struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300464 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300465 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300466 struct dmar_domain *domain;
467 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700468};
469
Omer Peleg314f1dc2016-04-20 11:32:45 +0300470#define HIGH_WATER_MARK 250
471struct deferred_flush_table {
472 int next;
473 struct deferred_flush_entry entries[HIGH_WATER_MARK];
474};
475
Omer Pelegaa473242016-04-20 11:33:02 +0300476struct deferred_flush_data {
477 spinlock_t lock;
478 int timer_on;
479 struct timer_list timer;
480 long size;
481 struct deferred_flush_table *tables;
482};
483
484DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700485
mark gross5e0d2a62008-03-04 15:22:08 -0800486/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800487static int g_num_of_iommus;
488
Jiang Liu92d03cc2014-02-19 14:07:28 +0800489static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200491static void dmar_remove_one_dev_info(struct dmar_domain *domain,
492 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200493static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200494static void domain_context_clear(struct intel_iommu *iommu,
495 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800496static int domain_detach_iommu(struct dmar_domain *domain,
497 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700498
Suresh Siddhad3f13812011-08-23 17:05:25 -0700499#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800500int dmar_disabled = 0;
501#else
502int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700503#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800504
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200505int intel_iommu_enabled = 0;
506EXPORT_SYMBOL_GPL(intel_iommu_enabled);
507
David Woodhouse2d9e6672010-06-15 10:57:57 +0100508static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700509static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800510static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100511static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100512static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100513static int intel_iommu_pasid28;
514static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100515
David Woodhouseae853dd2015-09-09 11:58:59 +0100516#define IDENTMAP_ALL 1
517#define IDENTMAP_GFX 2
518#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100519
David Woodhoused42fde72015-10-24 21:33:01 +0200520/* Broadwell and Skylake have broken ECS support — normal so-called "second
521 * level" translation of DMA requests-without-PASID doesn't actually happen
522 * unless you also set the NESTE bit in an extended context-entry. Which of
523 * course means that SVM doesn't work because it's trying to do nested
524 * translation of the physical addresses it finds in the process page tables,
525 * through the IOVA->phys mapping found in the "second level" page tables.
526 *
527 * The VT-d specification was retroactively changed to change the definition
528 * of the capability bits and pretend that Broadwell/Skylake never happened...
529 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
530 * for some reason it was the PASID capability bit which was redefined (from
531 * bit 28 on BDW/SKL to bit 40 in future).
532 *
533 * So our test for ECS needs to eschew those implementations which set the old
534 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
535 * Unless we are working around the 'pasid28' limitations, that is, by putting
536 * the device into passthrough mode for normal DMA and thus masking the bug.
537 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100538#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200539 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
540/* PASID support is thus enabled if ECS is enabled and *either* of the old
541 * or new capability bits are set. */
542#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
543 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700544
David Woodhousec0771df2011-10-14 20:59:46 +0100545int intel_iommu_gfx_mapped;
546EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
547
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700548#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
549static DEFINE_SPINLOCK(device_domain_lock);
550static LIST_HEAD(device_domain_list);
551
Joerg Roedelb0119e82017-02-01 13:23:08 +0100552const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100553
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200554static bool translation_pre_enabled(struct intel_iommu *iommu)
555{
556 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
557}
558
Joerg Roedel091d42e2015-06-12 11:56:10 +0200559static void clear_translation_pre_enabled(struct intel_iommu *iommu)
560{
561 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
562}
563
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200564static void init_translation_status(struct intel_iommu *iommu)
565{
566 u32 gsts;
567
568 gsts = readl(iommu->reg + DMAR_GSTS_REG);
569 if (gsts & DMA_GSTS_TES)
570 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
571}
572
Joerg Roedel00a77de2015-03-26 13:43:08 +0100573/* Convert generic 'struct iommu_domain to private struct dmar_domain */
574static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
575{
576 return container_of(dom, struct dmar_domain, domain);
577}
578
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700579static int __init intel_iommu_setup(char *str)
580{
581 if (!str)
582 return -EINVAL;
583 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800584 if (!strncmp(str, "on", 2)) {
585 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200586 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800587 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200589 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700590 } else if (!strncmp(str, "igfx_off", 8)) {
591 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200594 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700595 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800596 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200597 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800598 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200600 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100601 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100602 } else if (!strncmp(str, "ecs_off", 7)) {
603 printk(KERN_INFO
604 "Intel-IOMMU: disable extended context table support\n");
605 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100606 } else if (!strncmp(str, "pasid28", 7)) {
607 printk(KERN_INFO
608 "Intel-IOMMU: enable pre-production PASID support\n");
609 intel_iommu_pasid28 = 1;
610 iommu_identity_mapping |= IDENTMAP_GFX;
Shaohua Libfd20f12017-04-26 09:18:35 -0700611 } else if (!strncmp(str, "tboot_noforce", 13)) {
612 printk(KERN_INFO
613 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
614 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700615 }
616
617 str += strcspn(str, ",");
618 while (*str == ',')
619 str++;
620 }
621 return 0;
622}
623__setup("intel_iommu=", intel_iommu_setup);
624
625static struct kmem_cache *iommu_domain_cache;
626static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700627
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200628static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
629{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200630 struct dmar_domain **domains;
631 int idx = did >> 8;
632
633 domains = iommu->domains[idx];
634 if (!domains)
635 return NULL;
636
637 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200638}
639
640static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
641 struct dmar_domain *domain)
642{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200643 struct dmar_domain **domains;
644 int idx = did >> 8;
645
646 if (!iommu->domains[idx]) {
647 size_t size = 256 * sizeof(struct dmar_domain *);
648 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
649 }
650
651 domains = iommu->domains[idx];
652 if (WARN_ON(!domains))
653 return;
654 else
655 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200656}
657
Suresh Siddha4c923d42009-10-02 11:01:24 -0700658static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700659{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700660 struct page *page;
661 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700662
Suresh Siddha4c923d42009-10-02 11:01:24 -0700663 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
664 if (page)
665 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700666 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700667}
668
669static inline void free_pgtable_page(void *vaddr)
670{
671 free_page((unsigned long)vaddr);
672}
673
674static inline void *alloc_domain_mem(void)
675{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900676 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700677}
678
Kay, Allen M38717942008-09-09 18:37:29 +0300679static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680{
681 kmem_cache_free(iommu_domain_cache, vaddr);
682}
683
684static inline void * alloc_devinfo_mem(void)
685{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900686 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700687}
688
689static inline void free_devinfo_mem(void *vaddr)
690{
691 kmem_cache_free(iommu_devinfo_cache, vaddr);
692}
693
Jiang Liuab8dfe22014-07-11 14:19:27 +0800694static inline int domain_type_is_vm(struct dmar_domain *domain)
695{
696 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
697}
698
Joerg Roedel28ccce02015-07-21 14:45:31 +0200699static inline int domain_type_is_si(struct dmar_domain *domain)
700{
701 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
702}
703
Jiang Liuab8dfe22014-07-11 14:19:27 +0800704static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
705{
706 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
707 DOMAIN_FLAG_STATIC_IDENTITY);
708}
Weidong Han1b573682008-12-08 15:34:06 +0800709
Jiang Liu162d1b12014-07-11 14:19:35 +0800710static inline int domain_pfn_supported(struct dmar_domain *domain,
711 unsigned long pfn)
712{
713 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
714
715 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
716}
717
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800719{
720 unsigned long sagaw;
721 int agaw = -1;
722
723 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700724 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800725 agaw >= 0; agaw--) {
726 if (test_bit(agaw, &sagaw))
727 break;
728 }
729
730 return agaw;
731}
732
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700733/*
734 * Calculate max SAGAW for each iommu.
735 */
736int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
737{
738 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
739}
740
741/*
742 * calculate agaw for each iommu.
743 * "SAGAW" may be different across iommus, use a default agaw, and
744 * get a supported less agaw for iommus that don't support the default agaw.
745 */
746int iommu_calculate_agaw(struct intel_iommu *iommu)
747{
748 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
749}
750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700751/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800752static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
753{
754 int iommu_id;
755
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700756 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800757 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200758 for_each_domain_iommu(iommu_id, domain)
759 break;
760
Weidong Han8c11e792008-12-08 15:29:22 +0800761 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
762 return NULL;
763
764 return g_iommus[iommu_id];
765}
766
Weidong Han8e6040972008-12-08 15:49:06 +0800767static void domain_update_iommu_coherency(struct dmar_domain *domain)
768{
David Woodhoused0501962014-03-11 17:10:29 -0700769 struct dmar_drhd_unit *drhd;
770 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 bool found = false;
772 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800773
David Woodhoused0501962014-03-11 17:10:29 -0700774 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800775
Joerg Roedel29a27712015-07-21 17:17:12 +0200776 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100777 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800778 if (!ecap_coherent(g_iommus[i]->ecap)) {
779 domain->iommu_coherency = 0;
780 break;
781 }
Weidong Han8e6040972008-12-08 15:49:06 +0800782 }
David Woodhoused0501962014-03-11 17:10:29 -0700783 if (found)
784 return;
785
786 /* No hardware attached; use lowest common denominator */
787 rcu_read_lock();
788 for_each_active_iommu(iommu, drhd) {
789 if (!ecap_coherent(iommu->ecap)) {
790 domain->iommu_coherency = 0;
791 break;
792 }
793 }
794 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800795}
796
Jiang Liu161f6932014-07-11 14:19:37 +0800797static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100798{
Allen Kay8140a952011-10-14 12:32:17 -0700799 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800800 struct intel_iommu *iommu;
801 int ret = 1;
802
803 rcu_read_lock();
804 for_each_active_iommu(iommu, drhd) {
805 if (iommu != skip) {
806 if (!ecap_sc_support(iommu->ecap)) {
807 ret = 0;
808 break;
809 }
810 }
811 }
812 rcu_read_unlock();
813
814 return ret;
815}
816
817static int domain_update_iommu_superpage(struct intel_iommu *skip)
818{
819 struct dmar_drhd_unit *drhd;
820 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700821 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822
823 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100825 }
826
Allen Kay8140a952011-10-14 12:32:17 -0700827 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800828 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700829 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800830 if (iommu != skip) {
831 mask &= cap_super_page_val(iommu->cap);
832 if (!mask)
833 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100834 }
835 }
Jiang Liu0e242612014-02-19 14:07:34 +0800836 rcu_read_unlock();
837
Jiang Liu161f6932014-07-11 14:19:37 +0800838 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100839}
840
Sheng Yang58c610b2009-03-18 15:33:05 +0800841/* Some capabilities may be different across iommus */
842static void domain_update_iommu_cap(struct dmar_domain *domain)
843{
844 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800845 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
846 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800847}
848
David Woodhouse03ecc322015-02-13 14:35:21 +0000849static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
850 u8 bus, u8 devfn, int alloc)
851{
852 struct root_entry *root = &iommu->root_entry[bus];
853 struct context_entry *context;
854 u64 *entry;
855
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200856 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100857 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (devfn >= 0x80) {
859 devfn -= 0x80;
860 entry = &root->hi;
861 }
862 devfn *= 2;
863 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000864 if (*entry & 1)
865 context = phys_to_virt(*entry & VTD_PAGE_MASK);
866 else {
867 unsigned long phy_addr;
868 if (!alloc)
869 return NULL;
870
871 context = alloc_pgtable_page(iommu->node);
872 if (!context)
873 return NULL;
874
875 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
876 phy_addr = virt_to_phys((void *)context);
877 *entry = phy_addr | 1;
878 __iommu_flush_cache(iommu, entry, sizeof(*entry));
879 }
880 return &context[devfn];
881}
882
David Woodhouse4ed6a542015-05-11 14:59:20 +0100883static int iommu_dummy(struct device *dev)
884{
885 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
886}
887
David Woodhouse156baca2014-03-09 14:00:57 -0700888static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800889{
890 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800891 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700892 struct device *tmp;
893 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800894 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800895 int i;
896
David Woodhouse4ed6a542015-05-11 14:59:20 +0100897 if (iommu_dummy(dev))
898 return NULL;
899
David Woodhouse156baca2014-03-09 14:00:57 -0700900 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700901 struct pci_dev *pf_pdev;
902
David Woodhouse156baca2014-03-09 14:00:57 -0700903 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700904 /* VFs aren't listed in scope tables; we need to look up
905 * the PF instead to find the IOMMU. */
906 pf_pdev = pci_physfn(pdev);
907 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700908 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100909 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700910 dev = &ACPI_COMPANION(dev)->dev;
911
Jiang Liu0e242612014-02-19 14:07:34 +0800912 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800913 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700914 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100915 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800916
Jiang Liub683b232014-02-19 14:07:32 +0800917 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700918 drhd->devices_cnt, i, tmp) {
919 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700920 /* For a VF use its original BDF# not that of the PF
921 * which we used for the IOMMU lookup. Strictly speaking
922 * we could do this for all PCI devices; we only need to
923 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100924 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700925 goto got_pdev;
926
David Woodhouse156baca2014-03-09 14:00:57 -0700927 *bus = drhd->devices[i].bus;
928 *devfn = drhd->devices[i].devfn;
929 goto out;
930 }
931
932 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000933 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700934
935 ptmp = to_pci_dev(tmp);
936 if (ptmp->subordinate &&
937 ptmp->subordinate->number <= pdev->bus->number &&
938 ptmp->subordinate->busn_res.end >= pdev->bus->number)
939 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100940 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800941
David Woodhouse156baca2014-03-09 14:00:57 -0700942 if (pdev && drhd->include_all) {
943 got_pdev:
944 *bus = pdev->bus->number;
945 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800946 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700947 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800948 }
Jiang Liub683b232014-02-19 14:07:32 +0800949 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700950 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800951 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800952
Jiang Liub683b232014-02-19 14:07:32 +0800953 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800954}
955
Weidong Han5331fe62008-12-08 23:00:00 +0800956static void domain_flush_cache(struct dmar_domain *domain,
957 void *addr, int size)
958{
959 if (!domain->iommu_coherency)
960 clflush_cache_range(addr, size);
961}
962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
964{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000966 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 unsigned long flags;
968
969 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000970 context = iommu_context_addr(iommu, bus, devfn, 0);
971 if (context)
972 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 spin_unlock_irqrestore(&iommu->lock, flags);
974 return ret;
975}
976
977static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
978{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979 struct context_entry *context;
980 unsigned long flags;
981
982 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000983 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000985 context_clear_entry(context);
986 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 }
988 spin_unlock_irqrestore(&iommu->lock, flags);
989}
990
991static void free_context_table(struct intel_iommu *iommu)
992{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700993 int i;
994 unsigned long flags;
995 struct context_entry *context;
996
997 spin_lock_irqsave(&iommu->lock, flags);
998 if (!iommu->root_entry) {
999 goto out;
1000 }
1001 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +00001002 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003 if (context)
1004 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +00001005
David Woodhousec83b2f22015-06-12 10:15:49 +01001006 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001007 continue;
1008
1009 context = iommu_context_addr(iommu, i, 0x80, 0);
1010 if (context)
1011 free_pgtable_page(context);
1012
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013 }
1014 free_pgtable_page(iommu->root_entry);
1015 iommu->root_entry = NULL;
1016out:
1017 spin_unlock_irqrestore(&iommu->lock, flags);
1018}
1019
David Woodhouseb026fd22009-06-28 10:37:25 +01001020static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001021 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001022{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 struct dma_pte *parent, *pte = NULL;
1024 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001025 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001026
1027 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001028
Jiang Liu162d1b12014-07-11 14:19:35 +08001029 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001030 /* Address beyond IOMMU's addressing capabilities. */
1031 return NULL;
1032
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 parent = domain->pgd;
1034
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001036 void *tmp_page;
1037
David Woodhouseb026fd22009-06-28 10:37:25 +01001038 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001039 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001040 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001041 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001042 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 break;
1044
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001045 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001046 uint64_t pteval;
1047
Suresh Siddha4c923d42009-10-02 11:01:24 -07001048 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001049
David Woodhouse206a73c2009-07-01 19:30:28 +01001050 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001051 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001052
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001054 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001055 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001056 /* Someone else set it while we were thinking; use theirs. */
1057 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001058 else
David Woodhousec85994e2009-07-01 19:21:24 +01001059 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001061 if (level == 1)
1062 break;
1063
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001064 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 level--;
1066 }
1067
David Woodhouse5cf0a762014-03-19 16:07:49 +00001068 if (!*target_level)
1069 *target_level = level;
1070
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001071 return pte;
1072}
1073
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001074
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001075/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001076static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1077 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001078 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001079{
1080 struct dma_pte *parent, *pte = NULL;
1081 int total = agaw_to_level(domain->agaw);
1082 int offset;
1083
1084 parent = domain->pgd;
1085 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001086 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 pte = &parent[offset];
1088 if (level == total)
1089 return pte;
1090
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 if (!dma_pte_present(pte)) {
1092 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001093 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001094 }
1095
Yijing Wange16922a2014-05-20 20:37:51 +08001096 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001097 *large_page = total;
1098 return pte;
1099 }
1100
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001101 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 total--;
1103 }
1104 return NULL;
1105}
1106
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001107/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001108static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +01001109 unsigned long start_pfn,
1110 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001111{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001112 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001113 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114
Jiang Liu162d1b12014-07-11 14:19:35 +08001115 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1116 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001117 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001118
David Woodhouse04b18e62009-06-27 19:15:01 +01001119 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001120 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 large_page = 1;
1122 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001123 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001124 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001125 continue;
1126 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001127 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001128 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001129 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001130 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001131 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1132
David Woodhouse310a5ab2009-06-28 18:52:20 +01001133 domain_flush_cache(domain, first_pte,
1134 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001135
1136 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001137}
1138
Alex Williamson3269ee02013-06-15 10:27:19 -06001139static void dma_pte_free_level(struct dmar_domain *domain, int level,
1140 struct dma_pte *pte, unsigned long pfn,
1141 unsigned long start_pfn, unsigned long last_pfn)
1142{
1143 pfn = max(start_pfn, pfn);
1144 pte = &pte[pfn_level_offset(pfn, level)];
1145
1146 do {
1147 unsigned long level_pfn;
1148 struct dma_pte *level_pte;
1149
1150 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1151 goto next;
1152
David Dillowf7116e12017-01-30 19:11:11 -08001153 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001154 level_pte = phys_to_virt(dma_pte_addr(pte));
1155
1156 if (level > 2)
1157 dma_pte_free_level(domain, level - 1, level_pte,
1158 level_pfn, start_pfn, last_pfn);
1159
1160 /* If range covers entire pagetable, free it */
1161 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001162 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001163 dma_clear_pte(pte);
1164 domain_flush_cache(domain, pte, sizeof(*pte));
1165 free_pgtable_page(level_pte);
1166 }
1167next:
1168 pfn += level_size(level);
1169 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1170}
1171
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001172/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001173static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001174 unsigned long start_pfn,
1175 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001176{
Jiang Liu162d1b12014-07-11 14:19:35 +08001177 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1178 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001179 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001180
Jiang Liud41a4ad2014-07-11 14:19:34 +08001181 dma_pte_clear_range(domain, start_pfn, last_pfn);
1182
David Woodhousef3a0a522009-06-30 03:40:07 +01001183 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001184 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1185 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001186
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001188 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189 free_pgtable_page(domain->pgd);
1190 domain->pgd = NULL;
1191 }
1192}
1193
David Woodhouseea8ea462014-03-05 17:09:32 +00001194/* When a page at a given level is being unlinked from its parent, we don't
1195 need to *modify* it at all. All we need to do is make a list of all the
1196 pages which can be freed just as soon as we've flushed the IOTLB and we
1197 know the hardware page-walk will no longer touch them.
1198 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1199 be freed. */
1200static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1201 int level, struct dma_pte *pte,
1202 struct page *freelist)
1203{
1204 struct page *pg;
1205
1206 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1207 pg->freelist = freelist;
1208 freelist = pg;
1209
1210 if (level == 1)
1211 return freelist;
1212
Jiang Liuadeb2592014-04-09 10:20:39 +08001213 pte = page_address(pg);
1214 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001215 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1216 freelist = dma_pte_list_pagetables(domain, level - 1,
1217 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001218 pte++;
1219 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001220
1221 return freelist;
1222}
1223
1224static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1225 struct dma_pte *pte, unsigned long pfn,
1226 unsigned long start_pfn,
1227 unsigned long last_pfn,
1228 struct page *freelist)
1229{
1230 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1231
1232 pfn = max(start_pfn, pfn);
1233 pte = &pte[pfn_level_offset(pfn, level)];
1234
1235 do {
1236 unsigned long level_pfn;
1237
1238 if (!dma_pte_present(pte))
1239 goto next;
1240
1241 level_pfn = pfn & level_mask(level);
1242
1243 /* If range covers entire pagetable, free it */
1244 if (start_pfn <= level_pfn &&
1245 last_pfn >= level_pfn + level_size(level) - 1) {
1246 /* These suborbinate page tables are going away entirely. Don't
1247 bother to clear them; we're just going to *free* them. */
1248 if (level > 1 && !dma_pte_superpage(pte))
1249 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1250
1251 dma_clear_pte(pte);
1252 if (!first_pte)
1253 first_pte = pte;
1254 last_pte = pte;
1255 } else if (level > 1) {
1256 /* Recurse down into a level that isn't *entirely* obsolete */
1257 freelist = dma_pte_clear_level(domain, level - 1,
1258 phys_to_virt(dma_pte_addr(pte)),
1259 level_pfn, start_pfn, last_pfn,
1260 freelist);
1261 }
1262next:
1263 pfn += level_size(level);
1264 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1265
1266 if (first_pte)
1267 domain_flush_cache(domain, first_pte,
1268 (void *)++last_pte - (void *)first_pte);
1269
1270 return freelist;
1271}
1272
1273/* We can't just free the pages because the IOMMU may still be walking
1274 the page tables, and may have cached the intermediate levels. The
1275 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001276static struct page *domain_unmap(struct dmar_domain *domain,
1277 unsigned long start_pfn,
1278 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001279{
David Woodhouseea8ea462014-03-05 17:09:32 +00001280 struct page *freelist = NULL;
1281
Jiang Liu162d1b12014-07-11 14:19:35 +08001282 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1283 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001284 BUG_ON(start_pfn > last_pfn);
1285
1286 /* we don't need lock here; nobody else touches the iova range */
1287 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1288 domain->pgd, 0, start_pfn, last_pfn, NULL);
1289
1290 /* free pgd */
1291 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1292 struct page *pgd_page = virt_to_page(domain->pgd);
1293 pgd_page->freelist = freelist;
1294 freelist = pgd_page;
1295
1296 domain->pgd = NULL;
1297 }
1298
1299 return freelist;
1300}
1301
Joerg Roedelb6904202015-08-13 11:32:18 +02001302static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001303{
1304 struct page *pg;
1305
1306 while ((pg = freelist)) {
1307 freelist = pg->freelist;
1308 free_pgtable_page(page_address(pg));
1309 }
1310}
1311
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001312/* iommu handling */
1313static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1314{
1315 struct root_entry *root;
1316 unsigned long flags;
1317
Suresh Siddha4c923d42009-10-02 11:01:24 -07001318 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001319 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001320 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001321 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001323 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001325 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326
1327 spin_lock_irqsave(&iommu->lock, flags);
1328 iommu->root_entry = root;
1329 spin_unlock_irqrestore(&iommu->lock, flags);
1330
1331 return 0;
1332}
1333
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334static void iommu_set_root_entry(struct intel_iommu *iommu)
1335{
David Woodhouse03ecc322015-02-13 14:35:21 +00001336 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001337 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338 unsigned long flag;
1339
David Woodhouse03ecc322015-02-13 14:35:21 +00001340 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001341 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001342 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001344 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001345 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346
David Woodhousec416daa2009-05-10 20:30:58 +01001347 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348
1349 /* Make sure hardware complete it */
1350 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001351 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001352
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001353 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001354}
1355
1356static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1357{
1358 u32 val;
1359 unsigned long flag;
1360
David Woodhouse9af88142009-02-13 23:18:03 +00001361 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001362 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001363
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001364 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001365 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366
1367 /* Make sure hardware complete it */
1368 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001369 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001370
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001371 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372}
1373
1374/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001375static void __iommu_flush_context(struct intel_iommu *iommu,
1376 u16 did, u16 source_id, u8 function_mask,
1377 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001378{
1379 u64 val = 0;
1380 unsigned long flag;
1381
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 switch (type) {
1383 case DMA_CCMD_GLOBAL_INVL:
1384 val = DMA_CCMD_GLOBAL_INVL;
1385 break;
1386 case DMA_CCMD_DOMAIN_INVL:
1387 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1388 break;
1389 case DMA_CCMD_DEVICE_INVL:
1390 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1391 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1392 break;
1393 default:
1394 BUG();
1395 }
1396 val |= DMA_CCMD_ICC;
1397
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001398 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001399 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1400
1401 /* Make sure hardware complete it */
1402 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1403 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1404
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001405 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406}
1407
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001409static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1410 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411{
1412 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1413 u64 val = 0, val_iva = 0;
1414 unsigned long flag;
1415
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 switch (type) {
1417 case DMA_TLB_GLOBAL_FLUSH:
1418 /* global flush doesn't need set IVA_REG */
1419 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1420 break;
1421 case DMA_TLB_DSI_FLUSH:
1422 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1423 break;
1424 case DMA_TLB_PSI_FLUSH:
1425 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001426 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001427 val_iva = size_order | addr;
1428 break;
1429 default:
1430 BUG();
1431 }
1432 /* Note: set drain read/write */
1433#if 0
1434 /*
1435 * This is probably to be super secure.. Looks like we can
1436 * ignore it without any impact.
1437 */
1438 if (cap_read_drain(iommu->cap))
1439 val |= DMA_TLB_READ_DRAIN;
1440#endif
1441 if (cap_write_drain(iommu->cap))
1442 val |= DMA_TLB_WRITE_DRAIN;
1443
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001444 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445 /* Note: Only uses first TLB reg currently */
1446 if (val_iva)
1447 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1448 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1449
1450 /* Make sure hardware complete it */
1451 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1452 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1453
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001454 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001455
1456 /* check IOTLB invalidation granularity */
1457 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001458 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001459 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001460 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001461 (unsigned long long)DMA_TLB_IIRG(type),
1462 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001463}
1464
David Woodhouse64ae8922014-03-09 12:52:30 -07001465static struct device_domain_info *
1466iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1467 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468{
Yu Zhao93a23a72009-05-18 13:51:37 +08001469 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001470
Joerg Roedel55d94042015-07-22 16:50:40 +02001471 assert_spin_locked(&device_domain_lock);
1472
Yu Zhao93a23a72009-05-18 13:51:37 +08001473 if (!iommu->qi)
1474 return NULL;
1475
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001477 if (info->iommu == iommu && info->bus == bus &&
1478 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001479 if (info->ats_supported && info->dev)
1480 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001481 break;
1482 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001483
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001484 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001485}
1486
Omer Peleg0824c592016-04-20 19:03:35 +03001487static void domain_update_iotlb(struct dmar_domain *domain)
1488{
1489 struct device_domain_info *info;
1490 bool has_iotlb_device = false;
1491
1492 assert_spin_locked(&device_domain_lock);
1493
1494 list_for_each_entry(info, &domain->devices, link) {
1495 struct pci_dev *pdev;
1496
1497 if (!info->dev || !dev_is_pci(info->dev))
1498 continue;
1499
1500 pdev = to_pci_dev(info->dev);
1501 if (pdev->ats_enabled) {
1502 has_iotlb_device = true;
1503 break;
1504 }
1505 }
1506
1507 domain->has_iotlb_device = has_iotlb_device;
1508}
1509
Yu Zhao93a23a72009-05-18 13:51:37 +08001510static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1511{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001512 struct pci_dev *pdev;
1513
Omer Peleg0824c592016-04-20 19:03:35 +03001514 assert_spin_locked(&device_domain_lock);
1515
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001516 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001517 return;
1518
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001519 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001520
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001521#ifdef CONFIG_INTEL_IOMMU_SVM
1522 /* The PCIe spec, in its wisdom, declares that the behaviour of
1523 the device if you enable PASID support after ATS support is
1524 undefined. So always enable PASID support on devices which
1525 have it, even if we can't yet know if we're ever going to
1526 use it. */
1527 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1528 info->pasid_enabled = 1;
1529
1530 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1531 info->pri_enabled = 1;
1532#endif
1533 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1534 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001535 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 info->ats_qdep = pci_ats_queue_depth(pdev);
1537 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001538}
1539
1540static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1541{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001542 struct pci_dev *pdev;
1543
Omer Peleg0824c592016-04-20 19:03:35 +03001544 assert_spin_locked(&device_domain_lock);
1545
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001546 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001547 return;
1548
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001549 pdev = to_pci_dev(info->dev);
1550
1551 if (info->ats_enabled) {
1552 pci_disable_ats(pdev);
1553 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001554 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001555 }
1556#ifdef CONFIG_INTEL_IOMMU_SVM
1557 if (info->pri_enabled) {
1558 pci_disable_pri(pdev);
1559 info->pri_enabled = 0;
1560 }
1561 if (info->pasid_enabled) {
1562 pci_disable_pasid(pdev);
1563 info->pasid_enabled = 0;
1564 }
1565#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001566}
1567
1568static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1569 u64 addr, unsigned mask)
1570{
1571 u16 sid, qdep;
1572 unsigned long flags;
1573 struct device_domain_info *info;
1574
Omer Peleg0824c592016-04-20 19:03:35 +03001575 if (!domain->has_iotlb_device)
1576 return;
1577
Yu Zhao93a23a72009-05-18 13:51:37 +08001578 spin_lock_irqsave(&device_domain_lock, flags);
1579 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001580 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001581 continue;
1582
1583 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001584 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001585 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1586 }
1587 spin_unlock_irqrestore(&device_domain_lock, flags);
1588}
1589
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001590static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1591 struct dmar_domain *domain,
1592 unsigned long pfn, unsigned int pages,
1593 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001594{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001595 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001596 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001597 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001598
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001599 BUG_ON(pages == 0);
1600
David Woodhouseea8ea462014-03-05 17:09:32 +00001601 if (ih)
1602 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001603 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001604 * Fallback to domain selective flush if no PSI support or the size is
1605 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606 * PSI requires page size to be 2 ^ x, and the base address is naturally
1607 * aligned to the size
1608 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001609 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1610 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001611 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001612 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001613 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001614 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001615
1616 /*
Nadav Amit82653632010-04-01 13:24:40 +03001617 * In caching mode, changes of pages from non-present to present require
1618 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001619 */
Nadav Amit82653632010-04-01 13:24:40 +03001620 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001621 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1622 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001623}
1624
mark grossf8bab732008-02-08 04:18:38 -08001625static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1626{
1627 u32 pmen;
1628 unsigned long flags;
1629
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001630 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001631 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1632 pmen &= ~DMA_PMEN_EPM;
1633 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1634
1635 /* wait for the protected region status bit to clear */
1636 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1637 readl, !(pmen & DMA_PMEN_PRS), pmen);
1638
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001639 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001640}
1641
Jiang Liu2a41cce2014-07-11 14:19:33 +08001642static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643{
1644 u32 sts;
1645 unsigned long flags;
1646
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001647 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001648 iommu->gcmd |= DMA_GCMD_TE;
1649 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650
1651 /* Make sure hardware complete it */
1652 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001653 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001654
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001655 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001656}
1657
Jiang Liu2a41cce2014-07-11 14:19:33 +08001658static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659{
1660 u32 sts;
1661 unsigned long flag;
1662
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001663 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664 iommu->gcmd &= ~DMA_GCMD_TE;
1665 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1666
1667 /* Make sure hardware complete it */
1668 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001669 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001671 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672}
1673
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001674
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675static int iommu_init_domains(struct intel_iommu *iommu)
1676{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001677 u32 ndomains, nlongs;
1678 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001679
1680 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001681 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001682 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 nlongs = BITS_TO_LONGS(ndomains);
1684
Donald Dutile94a91b502009-08-20 16:51:34 -04001685 spin_lock_init(&iommu->lock);
1686
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1688 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001689 pr_err("%s: Allocating domain id array failed\n",
1690 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691 return -ENOMEM;
1692 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001693
Wei Yang86f004c2016-05-21 02:41:51 +00001694 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001695 iommu->domains = kzalloc(size, GFP_KERNEL);
1696
1697 if (iommu->domains) {
1698 size = 256 * sizeof(struct dmar_domain *);
1699 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1700 }
1701
1702 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001703 pr_err("%s: Allocating domain array failed\n",
1704 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001705 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001706 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001707 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001708 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001709 return -ENOMEM;
1710 }
1711
Joerg Roedel8bf47812015-07-21 10:41:21 +02001712
1713
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001714 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001715 * If Caching mode is set, then invalid translations are tagged
1716 * with domain-id 0, hence we need to pre-allocate it. We also
1717 * use domain-id 0 as a marker for non-allocated domain-id, so
1718 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001720 set_bit(0, iommu->domain_ids);
1721
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001722 return 0;
1723}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001724
Jiang Liuffebeb42014-11-09 22:48:02 +08001725static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726{
Joerg Roedel29a27712015-07-21 17:17:12 +02001727 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001728 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001729
Joerg Roedel29a27712015-07-21 17:17:12 +02001730 if (!iommu->domains || !iommu->domain_ids)
1731 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001732
Joerg Roedelbea64032016-11-08 15:08:26 +01001733again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001734 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001735 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1736 struct dmar_domain *domain;
1737
1738 if (info->iommu != iommu)
1739 continue;
1740
1741 if (!info->dev || !info->domain)
1742 continue;
1743
1744 domain = info->domain;
1745
Joerg Roedelbea64032016-11-08 15:08:26 +01001746 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001747
Joerg Roedelbea64032016-11-08 15:08:26 +01001748 if (!domain_type_is_vm_or_si(domain)) {
1749 /*
1750 * The domain_exit() function can't be called under
1751 * device_domain_lock, as it takes this lock itself.
1752 * So release the lock here and re-run the loop
1753 * afterwards.
1754 */
1755 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001756 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001757 goto again;
1758 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001759 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001760 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001761
1762 if (iommu->gcmd & DMA_GCMD_TE)
1763 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001764}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001765
Jiang Liuffebeb42014-11-09 22:48:02 +08001766static void free_dmar_iommu(struct intel_iommu *iommu)
1767{
1768 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001769 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001770 int i;
1771
1772 for (i = 0; i < elems; i++)
1773 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001774 kfree(iommu->domains);
1775 kfree(iommu->domain_ids);
1776 iommu->domains = NULL;
1777 iommu->domain_ids = NULL;
1778 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001779
Weidong Hand9630fe2008-12-08 11:06:32 +08001780 g_iommus[iommu->seq_id] = NULL;
1781
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001782 /* free context mapping */
1783 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001784
1785#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001786 if (pasid_enabled(iommu)) {
1787 if (ecap_prs(iommu->ecap))
1788 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001789 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001790 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001791#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001792}
1793
Jiang Liuab8dfe22014-07-11 14:19:27 +08001794static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001795{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001796 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001797
1798 domain = alloc_domain_mem();
1799 if (!domain)
1800 return NULL;
1801
Jiang Liuab8dfe22014-07-11 14:19:27 +08001802 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001803 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001804 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001805 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001806 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807
1808 return domain;
1809}
1810
Joerg Roedeld160aca2015-07-22 11:52:53 +02001811/* Must be called with iommu->lock */
1812static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001813 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814{
Jiang Liu44bde612014-07-11 14:19:29 +08001815 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001816 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001817
Joerg Roedel55d94042015-07-22 16:50:40 +02001818 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001819 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001820
Joerg Roedel29a27712015-07-21 17:17:12 +02001821 domain->iommu_refcnt[iommu->seq_id] += 1;
1822 domain->iommu_count += 1;
1823 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001824 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001825 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1826
1827 if (num >= ndomains) {
1828 pr_err("%s: No free domain ids\n", iommu->name);
1829 domain->iommu_refcnt[iommu->seq_id] -= 1;
1830 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001831 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001832 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001833
Joerg Roedeld160aca2015-07-22 11:52:53 +02001834 set_bit(num, iommu->domain_ids);
1835 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001836
Joerg Roedeld160aca2015-07-22 11:52:53 +02001837 domain->iommu_did[iommu->seq_id] = num;
1838 domain->nid = iommu->node;
1839
Jiang Liufb170fb2014-07-11 14:19:28 +08001840 domain_update_iommu_cap(domain);
1841 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001842
Joerg Roedel55d94042015-07-22 16:50:40 +02001843 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001844}
1845
1846static int domain_detach_iommu(struct dmar_domain *domain,
1847 struct intel_iommu *iommu)
1848{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001849 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001850
Joerg Roedel55d94042015-07-22 16:50:40 +02001851 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001852 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001853
Joerg Roedel29a27712015-07-21 17:17:12 +02001854 domain->iommu_refcnt[iommu->seq_id] -= 1;
1855 count = --domain->iommu_count;
1856 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001857 num = domain->iommu_did[iommu->seq_id];
1858 clear_bit(num, iommu->domain_ids);
1859 set_iommu_domain(iommu, num, NULL);
1860
Jiang Liufb170fb2014-07-11 14:19:28 +08001861 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001862 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001863 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001864
1865 return count;
1866}
1867
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001868static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001869static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001870
Joseph Cihula51a63e62011-03-21 11:04:24 -07001871static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872{
1873 struct pci_dev *pdev = NULL;
1874 struct iova *iova;
1875 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001876
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001877 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1878 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879
Mark Gross8a443df2008-03-04 14:59:31 -08001880 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1881 &reserved_rbtree_key);
1882
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883 /* IOAPIC ranges shouldn't be accessed by DMA */
1884 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1885 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001886 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001887 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001888 return -ENODEV;
1889 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890
1891 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1892 for_each_pci_dev(pdev) {
1893 struct resource *r;
1894
1895 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1896 r = &pdev->resource[i];
1897 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1898 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001899 iova = reserve_iova(&reserved_iova_list,
1900 IOVA_PFN(r->start),
1901 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001902 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001903 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001904 return -ENODEV;
1905 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001906 }
1907 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001908 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001909}
1910
1911static void domain_reserve_special_ranges(struct dmar_domain *domain)
1912{
1913 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1914}
1915
1916static inline int guestwidth_to_adjustwidth(int gaw)
1917{
1918 int agaw;
1919 int r = (gaw - 12) % 9;
1920
1921 if (r == 0)
1922 agaw = gaw;
1923 else
1924 agaw = gaw + 9 - r;
1925 if (agaw > 64)
1926 agaw = 64;
1927 return agaw;
1928}
1929
Joerg Roedeldc534b22015-07-22 12:44:02 +02001930static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1931 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001933 int adjust_width, agaw;
1934 unsigned long sagaw;
1935
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001936 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1937 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001938 domain_reserve_special_ranges(domain);
1939
1940 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001941 if (guest_width > cap_mgaw(iommu->cap))
1942 guest_width = cap_mgaw(iommu->cap);
1943 domain->gaw = guest_width;
1944 adjust_width = guestwidth_to_adjustwidth(guest_width);
1945 agaw = width_to_agaw(adjust_width);
1946 sagaw = cap_sagaw(iommu->cap);
1947 if (!test_bit(agaw, &sagaw)) {
1948 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001949 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001950 agaw = find_next_bit(&sagaw, 5, agaw);
1951 if (agaw >= 5)
1952 return -ENODEV;
1953 }
1954 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001955
Weidong Han8e6040972008-12-08 15:49:06 +08001956 if (ecap_coherent(iommu->ecap))
1957 domain->iommu_coherency = 1;
1958 else
1959 domain->iommu_coherency = 0;
1960
Sheng Yang58c610b2009-03-18 15:33:05 +08001961 if (ecap_sc_support(iommu->ecap))
1962 domain->iommu_snooping = 1;
1963 else
1964 domain->iommu_snooping = 0;
1965
David Woodhouse214e39a2014-03-19 10:38:49 +00001966 if (intel_iommu_superpage)
1967 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1968 else
1969 domain->iommu_superpage = 0;
1970
Suresh Siddha4c923d42009-10-02 11:01:24 -07001971 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001972
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001973 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001974 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001975 if (!domain->pgd)
1976 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001977 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001978 return 0;
1979}
1980
1981static void domain_exit(struct dmar_domain *domain)
1982{
David Woodhouseea8ea462014-03-05 17:09:32 +00001983 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001984
1985 /* Domain 0 is reserved, so dont process it */
1986 if (!domain)
1987 return;
1988
Alex Williamson7b668352011-05-24 12:02:41 +01001989 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001990 if (!intel_iommu_strict) {
1991 int cpu;
1992
1993 for_each_possible_cpu(cpu)
1994 flush_unmaps_timeout(cpu);
1995 }
Alex Williamson7b668352011-05-24 12:02:41 +01001996
Joerg Roedeld160aca2015-07-22 11:52:53 +02001997 /* Remove associated devices and clear attached or cached domains */
1998 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002000 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002001
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002 /* destroy iovas */
2003 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002004
David Woodhouseea8ea462014-03-05 17:09:32 +00002005 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002006
David Woodhouseea8ea462014-03-05 17:09:32 +00002007 dma_free_pagelist(freelist);
2008
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 free_domain_mem(domain);
2010}
2011
David Woodhouse64ae8922014-03-09 12:52:30 -07002012static int domain_context_mapping_one(struct dmar_domain *domain,
2013 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002014 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002015{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002016 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002017 int translation = CONTEXT_TT_MULTI_LEVEL;
2018 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002019 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002020 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002021 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002022 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002023
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002024 WARN_ON(did == 0);
2025
Joerg Roedel28ccce02015-07-21 14:45:31 +02002026 if (hw_pass_through && domain_type_is_si(domain))
2027 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002028
2029 pr_debug("Set context mapping for %02x:%02x.%d\n",
2030 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002031
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002033
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 spin_lock_irqsave(&device_domain_lock, flags);
2035 spin_lock(&iommu->lock);
2036
2037 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002038 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002040 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002041
Joerg Roedel55d94042015-07-22 16:50:40 +02002042 ret = 0;
2043 if (context_present(context))
2044 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002045
Xunlei Pangaec0e862016-12-05 20:09:07 +08002046 /*
2047 * For kdump cases, old valid entries may be cached due to the
2048 * in-flight DMA and copied pgtable, but there is no unmapping
2049 * behaviour for them, thus we need an explicit cache flush for
2050 * the newly-mapped device. For kdump, at this point, the device
2051 * is supposed to finish reset at its driver probe stage, so no
2052 * in-flight DMA will exist, and we don't need to worry anymore
2053 * hereafter.
2054 */
2055 if (context_copied(context)) {
2056 u16 did_old = context_domain_id(context);
2057
2058 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap))
2059 iommu->flush.flush_context(iommu, did_old,
2060 (((u16)bus) << 8) | devfn,
2061 DMA_CCMD_MASK_NOBIT,
2062 DMA_CCMD_DEVICE_INVL);
2063 }
2064
Weidong Hanea6606b2008-12-08 23:08:15 +08002065 pgd = domain->pgd;
2066
Joerg Roedelde24e552015-07-21 14:53:04 +02002067 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002068 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002069
Joerg Roedelde24e552015-07-21 14:53:04 +02002070 /*
2071 * Skip top levels of page tables for iommu which has less agaw
2072 * than default. Unnecessary for PT mode.
2073 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002074 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002075 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002076 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002077 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002078 if (!dma_pte_present(pgd))
2079 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002080 }
2081
David Woodhouse64ae8922014-03-09 12:52:30 -07002082 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002083 if (info && info->ats_supported)
2084 translation = CONTEXT_TT_DEV_IOTLB;
2085 else
2086 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002087
Yu Zhao93a23a72009-05-18 13:51:37 +08002088 context_set_address_root(context, virt_to_phys(pgd));
2089 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002090 } else {
2091 /*
2092 * In pass through mode, AW must be programmed to
2093 * indicate the largest AGAW value supported by
2094 * hardware. And ASR is ignored by hardware.
2095 */
2096 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002097 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002098
2099 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002100 context_set_fault_enable(context);
2101 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002102 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002103
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002104 /*
2105 * It's a non-present to present mapping. If hardware doesn't cache
2106 * non-present entry we only need to flush the write-buffer. If the
2107 * _does_ cache non-present entries, then it does so in the special
2108 * domain #0, which we have to flush:
2109 */
2110 if (cap_caching_mode(iommu->cap)) {
2111 iommu->flush.flush_context(iommu, 0,
2112 (((u16)bus) << 8) | devfn,
2113 DMA_CCMD_MASK_NOBIT,
2114 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002115 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002116 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002117 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002118 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002119 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002120
Joerg Roedel55d94042015-07-22 16:50:40 +02002121 ret = 0;
2122
2123out_unlock:
2124 spin_unlock(&iommu->lock);
2125 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002126
Wei Yang5c365d12016-07-13 13:53:21 +00002127 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002128}
2129
Alex Williamson579305f2014-07-03 09:51:43 -06002130struct domain_context_mapping_data {
2131 struct dmar_domain *domain;
2132 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002133};
2134
2135static int domain_context_mapping_cb(struct pci_dev *pdev,
2136 u16 alias, void *opaque)
2137{
2138 struct domain_context_mapping_data *data = opaque;
2139
2140 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002141 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002142}
2143
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002144static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002145domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002146{
David Woodhouse64ae8922014-03-09 12:52:30 -07002147 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002148 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002149 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002150
David Woodhousee1f167f2014-03-09 15:24:46 -07002151 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002152 if (!iommu)
2153 return -ENODEV;
2154
Alex Williamson579305f2014-07-03 09:51:43 -06002155 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002156 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002157
2158 data.domain = domain;
2159 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002160
2161 return pci_for_each_dma_alias(to_pci_dev(dev),
2162 &domain_context_mapping_cb, &data);
2163}
2164
2165static int domain_context_mapped_cb(struct pci_dev *pdev,
2166 u16 alias, void *opaque)
2167{
2168 struct intel_iommu *iommu = opaque;
2169
2170 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002171}
2172
David Woodhousee1f167f2014-03-09 15:24:46 -07002173static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174{
Weidong Han5331fe62008-12-08 23:00:00 +08002175 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002176 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002177
David Woodhousee1f167f2014-03-09 15:24:46 -07002178 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002179 if (!iommu)
2180 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181
Alex Williamson579305f2014-07-03 09:51:43 -06002182 if (!dev_is_pci(dev))
2183 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002184
Alex Williamson579305f2014-07-03 09:51:43 -06002185 return !pci_for_each_dma_alias(to_pci_dev(dev),
2186 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002187}
2188
Fenghua Yuf5329592009-08-04 15:09:37 -07002189/* Returns a number of VTD pages, but aligned to MM page size */
2190static inline unsigned long aligned_nrpages(unsigned long host_addr,
2191 size_t size)
2192{
2193 host_addr &= ~PAGE_MASK;
2194 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2195}
2196
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002197/* Return largest possible superpage level for a given mapping */
2198static inline int hardware_largepage_caps(struct dmar_domain *domain,
2199 unsigned long iov_pfn,
2200 unsigned long phy_pfn,
2201 unsigned long pages)
2202{
2203 int support, level = 1;
2204 unsigned long pfnmerge;
2205
2206 support = domain->iommu_superpage;
2207
2208 /* To use a large page, the virtual *and* physical addresses
2209 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2210 of them will mean we have to use smaller pages. So just
2211 merge them and check both at once. */
2212 pfnmerge = iov_pfn | phy_pfn;
2213
2214 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2215 pages >>= VTD_STRIDE_SHIFT;
2216 if (!pages)
2217 break;
2218 pfnmerge >>= VTD_STRIDE_SHIFT;
2219 level++;
2220 support--;
2221 }
2222 return level;
2223}
2224
David Woodhouse9051aa02009-06-29 12:30:54 +01002225static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2226 struct scatterlist *sg, unsigned long phys_pfn,
2227 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002228{
2229 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002230 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002231 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002232 unsigned int largepage_lvl = 0;
2233 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002234
Jiang Liu162d1b12014-07-11 14:19:35 +08002235 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002236
2237 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2238 return -EINVAL;
2239
2240 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2241
Jiang Liucc4f14a2014-11-26 09:42:10 +08002242 if (!sg) {
2243 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002244 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2245 }
2246
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002247 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002248 uint64_t tmp;
2249
David Woodhousee1605492009-06-29 11:17:38 +01002250 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002251 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002252 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2253 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002254 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002255 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002256 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002257
David Woodhousee1605492009-06-29 11:17:38 +01002258 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002259 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2260
David Woodhouse5cf0a762014-03-19 16:07:49 +00002261 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002262 if (!pte)
2263 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002264 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002265 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002266 unsigned long nr_superpages, end_pfn;
2267
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002268 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002269 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002270
2271 nr_superpages = sg_res / lvl_pages;
2272 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2273
Jiang Liud41a4ad2014-07-11 14:19:34 +08002274 /*
2275 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002276 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002277 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002278 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002279 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002280 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002281 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002282
David Woodhousee1605492009-06-29 11:17:38 +01002283 }
2284 /* We don't need lock here, nobody else
2285 * touches the iova range
2286 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002287 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002288 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002289 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002290 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2291 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002292 if (dumps) {
2293 dumps--;
2294 debug_dma_dump_mappings(NULL);
2295 }
2296 WARN_ON(1);
2297 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002298
2299 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2300
2301 BUG_ON(nr_pages < lvl_pages);
2302 BUG_ON(sg_res < lvl_pages);
2303
2304 nr_pages -= lvl_pages;
2305 iov_pfn += lvl_pages;
2306 phys_pfn += lvl_pages;
2307 pteval += lvl_pages * VTD_PAGE_SIZE;
2308 sg_res -= lvl_pages;
2309
2310 /* If the next PTE would be the first in a new page, then we
2311 need to flush the cache on the entries we've just written.
2312 And then we'll need to recalculate 'pte', so clear it and
2313 let it get set again in the if (!pte) block above.
2314
2315 If we're done (!nr_pages) we need to flush the cache too.
2316
2317 Also if we've been setting superpages, we may need to
2318 recalculate 'pte' and switch back to smaller pages for the
2319 end of the mapping, if the trailing size is not enough to
2320 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002321 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002322 if (!nr_pages || first_pte_in_page(pte) ||
2323 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002324 domain_flush_cache(domain, first_pte,
2325 (void *)pte - (void *)first_pte);
2326 pte = NULL;
2327 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002328
2329 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002330 sg = sg_next(sg);
2331 }
2332 return 0;
2333}
2334
David Woodhouse9051aa02009-06-29 12:30:54 +01002335static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2336 struct scatterlist *sg, unsigned long nr_pages,
2337 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002338{
David Woodhouse9051aa02009-06-29 12:30:54 +01002339 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2340}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002341
David Woodhouse9051aa02009-06-29 12:30:54 +01002342static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2343 unsigned long phys_pfn, unsigned long nr_pages,
2344 int prot)
2345{
2346 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002347}
2348
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002349static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002350{
Weidong Hanc7151a82008-12-08 22:51:37 +08002351 if (!iommu)
2352 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002353
2354 clear_context_table(iommu, bus, devfn);
2355 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002356 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002357 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002358}
2359
David Woodhouse109b9b02012-05-25 17:43:02 +01002360static inline void unlink_domain_info(struct device_domain_info *info)
2361{
2362 assert_spin_locked(&device_domain_lock);
2363 list_del(&info->link);
2364 list_del(&info->global);
2365 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002366 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002367}
2368
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002369static void domain_remove_dev_info(struct dmar_domain *domain)
2370{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002371 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002372 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002373
2374 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002375 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002376 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002377 spin_unlock_irqrestore(&device_domain_lock, flags);
2378}
2379
2380/*
2381 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002382 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002383 */
David Woodhouse1525a292014-03-06 16:19:30 +00002384static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002385{
2386 struct device_domain_info *info;
2387
2388 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002389 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002390 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002391 return info->domain;
2392 return NULL;
2393}
2394
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002395static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002396dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2397{
2398 struct device_domain_info *info;
2399
2400 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002401 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002402 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002403 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002404
2405 return NULL;
2406}
2407
Joerg Roedel5db31562015-07-22 12:40:43 +02002408static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2409 int bus, int devfn,
2410 struct device *dev,
2411 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002412{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002413 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002414 struct device_domain_info *info;
2415 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002416 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002417
2418 info = alloc_devinfo_mem();
2419 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002420 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002421
Jiang Liu745f2582014-02-19 14:07:26 +08002422 info->bus = bus;
2423 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002424 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2425 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2426 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002427 info->dev = dev;
2428 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002429 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002430
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002431 if (dev && dev_is_pci(dev)) {
2432 struct pci_dev *pdev = to_pci_dev(info->dev);
2433
2434 if (ecap_dev_iotlb_support(iommu->ecap) &&
2435 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2436 dmar_find_matched_atsr_unit(pdev))
2437 info->ats_supported = 1;
2438
2439 if (ecs_enabled(iommu)) {
2440 if (pasid_enabled(iommu)) {
2441 int features = pci_pasid_features(pdev);
2442 if (features >= 0)
2443 info->pasid_supported = features | 1;
2444 }
2445
2446 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2447 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2448 info->pri_supported = 1;
2449 }
2450 }
2451
Jiang Liu745f2582014-02-19 14:07:26 +08002452 spin_lock_irqsave(&device_domain_lock, flags);
2453 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002454 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002455
2456 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002457 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002458 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002459 if (info2) {
2460 found = info2->domain;
2461 info2->dev = dev;
2462 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002463 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002464
Jiang Liu745f2582014-02-19 14:07:26 +08002465 if (found) {
2466 spin_unlock_irqrestore(&device_domain_lock, flags);
2467 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002468 /* Caller must free the original domain */
2469 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002470 }
2471
Joerg Roedeld160aca2015-07-22 11:52:53 +02002472 spin_lock(&iommu->lock);
2473 ret = domain_attach_iommu(domain, iommu);
2474 spin_unlock(&iommu->lock);
2475
2476 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002477 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302478 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002479 return NULL;
2480 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002481
David Woodhouseb718cd32014-03-09 13:11:33 -07002482 list_add(&info->link, &domain->devices);
2483 list_add(&info->global, &device_domain_list);
2484 if (dev)
2485 dev->archdata.iommu = info;
2486 spin_unlock_irqrestore(&device_domain_lock, flags);
2487
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002488 if (dev && domain_context_mapping(domain, dev)) {
2489 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002490 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002491 return NULL;
2492 }
2493
David Woodhouseb718cd32014-03-09 13:11:33 -07002494 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002495}
2496
Alex Williamson579305f2014-07-03 09:51:43 -06002497static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2498{
2499 *(u16 *)opaque = alias;
2500 return 0;
2501}
2502
Joerg Roedel76208352016-08-25 14:25:12 +02002503static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002504{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002505 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002506 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002507 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002508 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002509 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002510 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002511
David Woodhouse146922e2014-03-09 15:44:17 -07002512 iommu = device_to_iommu(dev, &bus, &devfn);
2513 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002514 return NULL;
2515
Joerg Roedel08a7f452015-07-23 18:09:11 +02002516 req_id = ((u16)bus << 8) | devfn;
2517
Alex Williamson579305f2014-07-03 09:51:43 -06002518 if (dev_is_pci(dev)) {
2519 struct pci_dev *pdev = to_pci_dev(dev);
2520
2521 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2522
2523 spin_lock_irqsave(&device_domain_lock, flags);
2524 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2525 PCI_BUS_NUM(dma_alias),
2526 dma_alias & 0xff);
2527 if (info) {
2528 iommu = info->iommu;
2529 domain = info->domain;
2530 }
2531 spin_unlock_irqrestore(&device_domain_lock, flags);
2532
Joerg Roedel76208352016-08-25 14:25:12 +02002533 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002534 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002535 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002536 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002537
David Woodhouse146922e2014-03-09 15:44:17 -07002538 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002539 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002540 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002541 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002542 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002543 domain_exit(domain);
2544 return NULL;
2545 }
2546
Joerg Roedel76208352016-08-25 14:25:12 +02002547out:
Alex Williamson579305f2014-07-03 09:51:43 -06002548
Joerg Roedel76208352016-08-25 14:25:12 +02002549 return domain;
2550}
2551
2552static struct dmar_domain *set_domain_for_dev(struct device *dev,
2553 struct dmar_domain *domain)
2554{
2555 struct intel_iommu *iommu;
2556 struct dmar_domain *tmp;
2557 u16 req_id, dma_alias;
2558 u8 bus, devfn;
2559
2560 iommu = device_to_iommu(dev, &bus, &devfn);
2561 if (!iommu)
2562 return NULL;
2563
2564 req_id = ((u16)bus << 8) | devfn;
2565
2566 if (dev_is_pci(dev)) {
2567 struct pci_dev *pdev = to_pci_dev(dev);
2568
2569 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2570
2571 /* register PCI DMA alias device */
2572 if (req_id != dma_alias) {
2573 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2574 dma_alias & 0xff, NULL, domain);
2575
2576 if (!tmp || tmp != domain)
2577 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002578 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002579 }
2580
Joerg Roedel5db31562015-07-22 12:40:43 +02002581 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002582 if (!tmp || tmp != domain)
2583 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002584
Joerg Roedel76208352016-08-25 14:25:12 +02002585 return domain;
2586}
2587
2588static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2589{
2590 struct dmar_domain *domain, *tmp;
2591
2592 domain = find_domain(dev);
2593 if (domain)
2594 goto out;
2595
2596 domain = find_or_alloc_domain(dev, gaw);
2597 if (!domain)
2598 goto out;
2599
2600 tmp = set_domain_for_dev(dev, domain);
2601 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002602 domain_exit(domain);
2603 domain = tmp;
2604 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002605
Joerg Roedel76208352016-08-25 14:25:12 +02002606out:
2607
David Woodhouseb718cd32014-03-09 13:11:33 -07002608 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002609}
2610
David Woodhouseb2132032009-06-26 18:50:28 +01002611static int iommu_domain_identity_map(struct dmar_domain *domain,
2612 unsigned long long start,
2613 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614{
David Woodhousec5395d52009-06-28 16:35:56 +01002615 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2616 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002617
David Woodhousec5395d52009-06-28 16:35:56 +01002618 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2619 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002620 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002621 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002622 }
2623
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002624 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002625 /*
2626 * RMRR range might have overlap with physical memory range,
2627 * clear it first
2628 */
David Woodhousec5395d52009-06-28 16:35:56 +01002629 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002630
David Woodhousec5395d52009-06-28 16:35:56 +01002631 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2632 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002633 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002634}
2635
Joerg Roedeld66ce542015-09-23 19:00:10 +02002636static int domain_prepare_identity_map(struct device *dev,
2637 struct dmar_domain *domain,
2638 unsigned long long start,
2639 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002640{
David Woodhouse19943b02009-08-04 16:19:20 +01002641 /* For _hardware_ passthrough, don't bother. But for software
2642 passthrough, we do it anyway -- it may indicate a memory
2643 range which is reserved in E820, so which didn't get set
2644 up to start with in si_domain */
2645 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002646 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2647 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002648 return 0;
2649 }
2650
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002651 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2652 dev_name(dev), start, end);
2653
David Woodhouse5595b522009-12-02 09:21:55 +00002654 if (end < start) {
2655 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2656 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2657 dmi_get_system_info(DMI_BIOS_VENDOR),
2658 dmi_get_system_info(DMI_BIOS_VERSION),
2659 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002660 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002661 }
2662
David Woodhouse2ff729f2009-08-26 14:25:41 +01002663 if (end >> agaw_to_width(domain->agaw)) {
2664 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2665 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2666 agaw_to_width(domain->agaw),
2667 dmi_get_system_info(DMI_BIOS_VENDOR),
2668 dmi_get_system_info(DMI_BIOS_VERSION),
2669 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002670 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002671 }
David Woodhouse19943b02009-08-04 16:19:20 +01002672
Joerg Roedeld66ce542015-09-23 19:00:10 +02002673 return iommu_domain_identity_map(domain, start, end);
2674}
2675
2676static int iommu_prepare_identity_map(struct device *dev,
2677 unsigned long long start,
2678 unsigned long long end)
2679{
2680 struct dmar_domain *domain;
2681 int ret;
2682
2683 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2684 if (!domain)
2685 return -ENOMEM;
2686
2687 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002688 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002689 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002691 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002692}
2693
2694static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002695 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002696{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002697 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002698 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002699 return iommu_prepare_identity_map(dev, rmrr->base_address,
2700 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002701}
2702
Suresh Siddhad3f13812011-08-23 17:05:25 -07002703#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002704static inline void iommu_prepare_isa(void)
2705{
2706 struct pci_dev *pdev;
2707 int ret;
2708
2709 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2710 if (!pdev)
2711 return;
2712
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002713 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002714 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002715
2716 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002717 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002718
Yijing Wang9b27e822014-05-20 20:37:52 +08002719 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002720}
2721#else
2722static inline void iommu_prepare_isa(void)
2723{
2724 return;
2725}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002726#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002727
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002728static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002729
Matt Kraai071e1372009-08-23 22:30:22 -07002730static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002731{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002732 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002733
Jiang Liuab8dfe22014-07-11 14:19:27 +08002734 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002735 if (!si_domain)
2736 return -EFAULT;
2737
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002738 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2739 domain_exit(si_domain);
2740 return -EFAULT;
2741 }
2742
Joerg Roedel0dc79712015-07-21 15:40:06 +02002743 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002744
David Woodhouse19943b02009-08-04 16:19:20 +01002745 if (hw)
2746 return 0;
2747
David Woodhousec7ab48d2009-06-26 19:10:36 +01002748 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002749 unsigned long start_pfn, end_pfn;
2750 int i;
2751
2752 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2753 ret = iommu_domain_identity_map(si_domain,
2754 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2755 if (ret)
2756 return ret;
2757 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002758 }
2759
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002760 return 0;
2761}
2762
David Woodhouse9b226622014-03-09 14:03:28 -07002763static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002764{
2765 struct device_domain_info *info;
2766
2767 if (likely(!iommu_identity_mapping))
2768 return 0;
2769
David Woodhouse9b226622014-03-09 14:03:28 -07002770 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002771 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2772 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002773
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002774 return 0;
2775}
2776
Joerg Roedel28ccce02015-07-21 14:45:31 +02002777static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002778{
David Woodhouse0ac72662014-03-09 13:19:22 -07002779 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002780 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002781 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002782
David Woodhouse5913c9b2014-03-09 16:27:31 -07002783 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002784 if (!iommu)
2785 return -ENODEV;
2786
Joerg Roedel5db31562015-07-22 12:40:43 +02002787 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002788 if (ndomain != domain)
2789 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002790
2791 return 0;
2792}
2793
David Woodhouse0b9d9752014-03-09 15:48:15 -07002794static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002795{
2796 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002797 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002798 int i;
2799
Jiang Liu0e242612014-02-19 14:07:34 +08002800 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002801 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002802 /*
2803 * Return TRUE if this RMRR contains the device that
2804 * is passed in.
2805 */
2806 for_each_active_dev_scope(rmrr->devices,
2807 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002808 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002809 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002810 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002811 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002812 }
Jiang Liu0e242612014-02-19 14:07:34 +08002813 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002814 return false;
2815}
2816
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002817/*
2818 * There are a couple cases where we need to restrict the functionality of
2819 * devices associated with RMRRs. The first is when evaluating a device for
2820 * identity mapping because problems exist when devices are moved in and out
2821 * of domains and their respective RMRR information is lost. This means that
2822 * a device with associated RMRRs will never be in a "passthrough" domain.
2823 * The second is use of the device through the IOMMU API. This interface
2824 * expects to have full control of the IOVA space for the device. We cannot
2825 * satisfy both the requirement that RMRR access is maintained and have an
2826 * unencumbered IOVA space. We also have no ability to quiesce the device's
2827 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2828 * We therefore prevent devices associated with an RMRR from participating in
2829 * the IOMMU API, which eliminates them from device assignment.
2830 *
2831 * In both cases we assume that PCI USB devices with RMRRs have them largely
2832 * for historical reasons and that the RMRR space is not actively used post
2833 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002834 *
2835 * The same exception is made for graphics devices, with the requirement that
2836 * any use of the RMRR regions will be torn down before assigning the device
2837 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002838 */
2839static bool device_is_rmrr_locked(struct device *dev)
2840{
2841 if (!device_has_rmrr(dev))
2842 return false;
2843
2844 if (dev_is_pci(dev)) {
2845 struct pci_dev *pdev = to_pci_dev(dev);
2846
David Woodhouse18436af2015-03-25 15:05:47 +00002847 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002848 return false;
2849 }
2850
2851 return true;
2852}
2853
David Woodhouse3bdb2592014-03-09 16:03:08 -07002854static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002855{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002856
David Woodhouse3bdb2592014-03-09 16:03:08 -07002857 if (dev_is_pci(dev)) {
2858 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002859
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002860 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002861 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002862
David Woodhouse3bdb2592014-03-09 16:03:08 -07002863 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2864 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002865
David Woodhouse3bdb2592014-03-09 16:03:08 -07002866 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2867 return 1;
2868
2869 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2870 return 0;
2871
2872 /*
2873 * We want to start off with all devices in the 1:1 domain, and
2874 * take them out later if we find they can't access all of memory.
2875 *
2876 * However, we can't do this for PCI devices behind bridges,
2877 * because all PCI devices behind the same bridge will end up
2878 * with the same source-id on their transactions.
2879 *
2880 * Practically speaking, we can't change things around for these
2881 * devices at run-time, because we can't be sure there'll be no
2882 * DMA transactions in flight for any of their siblings.
2883 *
2884 * So PCI devices (unless they're on the root bus) as well as
2885 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2886 * the 1:1 domain, just in _case_ one of their siblings turns out
2887 * not to be able to map all of memory.
2888 */
2889 if (!pci_is_pcie(pdev)) {
2890 if (!pci_is_root_bus(pdev->bus))
2891 return 0;
2892 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2893 return 0;
2894 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2895 return 0;
2896 } else {
2897 if (device_has_rmrr(dev))
2898 return 0;
2899 }
David Woodhouse6941af22009-07-04 18:24:27 +01002900
David Woodhouse3dfc8132009-07-04 19:11:08 +01002901 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002902 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002903 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002904 * take them out of the 1:1 domain later.
2905 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002906 if (!startup) {
2907 /*
2908 * If the device's dma_mask is less than the system's memory
2909 * size then this is not a candidate for identity mapping.
2910 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002911 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002912
David Woodhouse3bdb2592014-03-09 16:03:08 -07002913 if (dev->coherent_dma_mask &&
2914 dev->coherent_dma_mask < dma_mask)
2915 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002916
David Woodhouse3bdb2592014-03-09 16:03:08 -07002917 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002918 }
David Woodhouse6941af22009-07-04 18:24:27 +01002919
2920 return 1;
2921}
2922
David Woodhousecf04eee2014-03-21 16:49:04 +00002923static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2924{
2925 int ret;
2926
2927 if (!iommu_should_identity_map(dev, 1))
2928 return 0;
2929
Joerg Roedel28ccce02015-07-21 14:45:31 +02002930 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002931 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002932 pr_info("%s identity mapping for device %s\n",
2933 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002934 else if (ret == -ENODEV)
2935 /* device not associated with an iommu */
2936 ret = 0;
2937
2938 return ret;
2939}
2940
2941
Matt Kraai071e1372009-08-23 22:30:22 -07002942static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002943{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002944 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002945 struct dmar_drhd_unit *drhd;
2946 struct intel_iommu *iommu;
2947 struct device *dev;
2948 int i;
2949 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002950
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002951 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002952 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2953 if (ret)
2954 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002955 }
2956
David Woodhousecf04eee2014-03-21 16:49:04 +00002957 for_each_active_iommu(iommu, drhd)
2958 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2959 struct acpi_device_physical_node *pn;
2960 struct acpi_device *adev;
2961
2962 if (dev->bus != &acpi_bus_type)
2963 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002964
David Woodhousecf04eee2014-03-21 16:49:04 +00002965 adev= to_acpi_device(dev);
2966 mutex_lock(&adev->physical_node_lock);
2967 list_for_each_entry(pn, &adev->physical_node_list, node) {
2968 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2969 if (ret)
2970 break;
2971 }
2972 mutex_unlock(&adev->physical_node_lock);
2973 if (ret)
2974 return ret;
2975 }
2976
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002977 return 0;
2978}
2979
Jiang Liuffebeb42014-11-09 22:48:02 +08002980static void intel_iommu_init_qi(struct intel_iommu *iommu)
2981{
2982 /*
2983 * Start from the sane iommu hardware state.
2984 * If the queued invalidation is already initialized by us
2985 * (for example, while enabling interrupt-remapping) then
2986 * we got the things already rolling from a sane state.
2987 */
2988 if (!iommu->qi) {
2989 /*
2990 * Clear any previous faults.
2991 */
2992 dmar_fault(-1, iommu);
2993 /*
2994 * Disable queued invalidation if supported and already enabled
2995 * before OS handover.
2996 */
2997 dmar_disable_qi(iommu);
2998 }
2999
3000 if (dmar_enable_qi(iommu)) {
3001 /*
3002 * Queued Invalidate not enabled, use Register Based Invalidate
3003 */
3004 iommu->flush.flush_context = __iommu_flush_context;
3005 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003006 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003007 iommu->name);
3008 } else {
3009 iommu->flush.flush_context = qi_flush_context;
3010 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003011 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003012 }
3013}
3014
Joerg Roedel091d42e2015-06-12 11:56:10 +02003015static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003016 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003017 struct context_entry **tbl,
3018 int bus, bool ext)
3019{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003020 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003021 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003022 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003023 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003024 phys_addr_t old_ce_phys;
3025
3026 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003027 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003028
3029 for (devfn = 0; devfn < 256; devfn++) {
3030 /* First calculate the correct index */
3031 idx = (ext ? devfn * 2 : devfn) % 256;
3032
3033 if (idx == 0) {
3034 /* First save what we may have and clean up */
3035 if (new_ce) {
3036 tbl[tbl_idx] = new_ce;
3037 __iommu_flush_cache(iommu, new_ce,
3038 VTD_PAGE_SIZE);
3039 pos = 1;
3040 }
3041
3042 if (old_ce)
3043 iounmap(old_ce);
3044
3045 ret = 0;
3046 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003047 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003048 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003049 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003050
3051 if (!old_ce_phys) {
3052 if (ext && devfn == 0) {
3053 /* No LCTP, try UCTP */
3054 devfn = 0x7f;
3055 continue;
3056 } else {
3057 goto out;
3058 }
3059 }
3060
3061 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003062 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3063 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003064 if (!old_ce)
3065 goto out;
3066
3067 new_ce = alloc_pgtable_page(iommu->node);
3068 if (!new_ce)
3069 goto out_unmap;
3070
3071 ret = 0;
3072 }
3073
3074 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003075 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003076
Joerg Roedelcf484d02015-06-12 12:21:46 +02003077 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003078 continue;
3079
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003080 did = context_domain_id(&ce);
3081 if (did >= 0 && did < cap_ndoms(iommu->cap))
3082 set_bit(did, iommu->domain_ids);
3083
Joerg Roedelcf484d02015-06-12 12:21:46 +02003084 /*
3085 * We need a marker for copied context entries. This
3086 * marker needs to work for the old format as well as
3087 * for extended context entries.
3088 *
3089 * Bit 67 of the context entry is used. In the old
3090 * format this bit is available to software, in the
3091 * extended format it is the PGE bit, but PGE is ignored
3092 * by HW if PASIDs are disabled (and thus still
3093 * available).
3094 *
3095 * So disable PASIDs first and then mark the entry
3096 * copied. This means that we don't copy PASID
3097 * translations from the old kernel, but this is fine as
3098 * faults there are not fatal.
3099 */
3100 context_clear_pasid_enable(&ce);
3101 context_set_copied(&ce);
3102
Joerg Roedel091d42e2015-06-12 11:56:10 +02003103 new_ce[idx] = ce;
3104 }
3105
3106 tbl[tbl_idx + pos] = new_ce;
3107
3108 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3109
3110out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003111 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003112
3113out:
3114 return ret;
3115}
3116
3117static int copy_translation_tables(struct intel_iommu *iommu)
3118{
3119 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003120 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003121 phys_addr_t old_rt_phys;
3122 int ctxt_table_entries;
3123 unsigned long flags;
3124 u64 rtaddr_reg;
3125 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003126 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003127
3128 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3129 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003130 new_ext = !!ecap_ecs(iommu->ecap);
3131
3132 /*
3133 * The RTT bit can only be changed when translation is disabled,
3134 * but disabling translation means to open a window for data
3135 * corruption. So bail out and don't copy anything if we would
3136 * have to change the bit.
3137 */
3138 if (new_ext != ext)
3139 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003140
3141 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3142 if (!old_rt_phys)
3143 return -EINVAL;
3144
Dan Williamsdfddb962015-10-09 18:16:46 -04003145 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003146 if (!old_rt)
3147 return -ENOMEM;
3148
3149 /* This is too big for the stack - allocate it from slab */
3150 ctxt_table_entries = ext ? 512 : 256;
3151 ret = -ENOMEM;
3152 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3153 if (!ctxt_tbls)
3154 goto out_unmap;
3155
3156 for (bus = 0; bus < 256; bus++) {
3157 ret = copy_context_table(iommu, &old_rt[bus],
3158 ctxt_tbls, bus, ext);
3159 if (ret) {
3160 pr_err("%s: Failed to copy context table for bus %d\n",
3161 iommu->name, bus);
3162 continue;
3163 }
3164 }
3165
3166 spin_lock_irqsave(&iommu->lock, flags);
3167
3168 /* Context tables are copied, now write them to the root_entry table */
3169 for (bus = 0; bus < 256; bus++) {
3170 int idx = ext ? bus * 2 : bus;
3171 u64 val;
3172
3173 if (ctxt_tbls[idx]) {
3174 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3175 iommu->root_entry[bus].lo = val;
3176 }
3177
3178 if (!ext || !ctxt_tbls[idx + 1])
3179 continue;
3180
3181 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3182 iommu->root_entry[bus].hi = val;
3183 }
3184
3185 spin_unlock_irqrestore(&iommu->lock, flags);
3186
3187 kfree(ctxt_tbls);
3188
3189 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3190
3191 ret = 0;
3192
3193out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003194 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003195
3196 return ret;
3197}
3198
Joseph Cihulab7792602011-05-03 00:08:37 -07003199static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003200{
3201 struct dmar_drhd_unit *drhd;
3202 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003203 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003204 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003205 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003206 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003207
3208 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003209 * for each drhd
3210 * allocate root
3211 * initialize and program root entry to not present
3212 * endfor
3213 */
3214 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003215 /*
3216 * lock not needed as this is only incremented in the single
3217 * threaded kernel __init code path all other access are read
3218 * only
3219 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003220 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003221 g_num_of_iommus++;
3222 continue;
3223 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003224 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003225 }
3226
Jiang Liuffebeb42014-11-09 22:48:02 +08003227 /* Preallocate enough resources for IOMMU hot-addition */
3228 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3229 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3230
Weidong Hand9630fe2008-12-08 11:06:32 +08003231 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3232 GFP_KERNEL);
3233 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003234 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003235 ret = -ENOMEM;
3236 goto error;
3237 }
3238
Omer Pelegaa473242016-04-20 11:33:02 +03003239 for_each_possible_cpu(cpu) {
3240 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3241 cpu);
3242
3243 dfd->tables = kzalloc(g_num_of_iommus *
3244 sizeof(struct deferred_flush_table),
3245 GFP_KERNEL);
3246 if (!dfd->tables) {
3247 ret = -ENOMEM;
3248 goto free_g_iommus;
3249 }
3250
3251 spin_lock_init(&dfd->lock);
3252 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003253 }
3254
Jiang Liu7c919772014-01-06 14:18:18 +08003255 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003256 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003257
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003258 intel_iommu_init_qi(iommu);
3259
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003260 ret = iommu_init_domains(iommu);
3261 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003262 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003263
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003264 init_translation_status(iommu);
3265
Joerg Roedel091d42e2015-06-12 11:56:10 +02003266 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3267 iommu_disable_translation(iommu);
3268 clear_translation_pre_enabled(iommu);
3269 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3270 iommu->name);
3271 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003272
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003273 /*
3274 * TBD:
3275 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003276 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003277 */
3278 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003279 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003280 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003281
Joerg Roedel091d42e2015-06-12 11:56:10 +02003282 if (translation_pre_enabled(iommu)) {
3283 pr_info("Translation already enabled - trying to copy translation structures\n");
3284
3285 ret = copy_translation_tables(iommu);
3286 if (ret) {
3287 /*
3288 * We found the IOMMU with translation
3289 * enabled - but failed to copy over the
3290 * old root-entry table. Try to proceed
3291 * by disabling translation now and
3292 * allocating a clean root-entry table.
3293 * This might cause DMAR faults, but
3294 * probably the dump will still succeed.
3295 */
3296 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3297 iommu->name);
3298 iommu_disable_translation(iommu);
3299 clear_translation_pre_enabled(iommu);
3300 } else {
3301 pr_info("Copied translation tables from previous kernel for %s\n",
3302 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003303 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003304 }
3305 }
3306
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003307 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003308 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003309#ifdef CONFIG_INTEL_IOMMU_SVM
3310 if (pasid_enabled(iommu))
3311 intel_svm_alloc_pasid_tables(iommu);
3312#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003313 }
3314
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003315 /*
3316 * Now that qi is enabled on all iommus, set the root entry and flush
3317 * caches. This is required on some Intel X58 chipsets, otherwise the
3318 * flush_context function will loop forever and the boot hangs.
3319 */
3320 for_each_active_iommu(iommu, drhd) {
3321 iommu_flush_write_buffer(iommu);
3322 iommu_set_root_entry(iommu);
3323 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3324 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3325 }
3326
David Woodhouse19943b02009-08-04 16:19:20 +01003327 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003328 iommu_identity_mapping |= IDENTMAP_ALL;
3329
Suresh Siddhad3f13812011-08-23 17:05:25 -07003330#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003331 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003332#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003333
Ashok Raj21e722c2017-01-30 09:39:53 -08003334 check_tylersburg_isoch();
3335
Joerg Roedel86080cc2015-06-12 12:27:16 +02003336 if (iommu_identity_mapping) {
3337 ret = si_domain_init(hw_pass_through);
3338 if (ret)
3339 goto free_iommu;
3340 }
3341
David Woodhousee0fc7e02009-09-30 09:12:17 -07003342
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003343 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003344 * If we copied translations from a previous kernel in the kdump
3345 * case, we can not assign the devices to domains now, as that
3346 * would eliminate the old mappings. So skip this part and defer
3347 * the assignment to device driver initialization time.
3348 */
3349 if (copied_tables)
3350 goto domains_done;
3351
3352 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003353 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003354 * identity mappings for rmrr, gfx, and isa and may fall back to static
3355 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003356 */
David Woodhouse19943b02009-08-04 16:19:20 +01003357 if (iommu_identity_mapping) {
3358 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3359 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003360 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003361 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003362 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003363 }
David Woodhouse19943b02009-08-04 16:19:20 +01003364 /*
3365 * For each rmrr
3366 * for each dev attached to rmrr
3367 * do
3368 * locate drhd for dev, alloc domain for dev
3369 * allocate free domain
3370 * allocate page table entries for rmrr
3371 * if context not allocated for bus
3372 * allocate and init context
3373 * set present in root table for this bus
3374 * init context with domain, translation etc
3375 * endfor
3376 * endfor
3377 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003378 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003379 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003380 /* some BIOS lists non-exist devices in DMAR table. */
3381 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003382 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003383 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003384 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003385 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003386 }
3387 }
3388
3389 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003390
Joerg Roedela87f4912015-06-12 12:32:54 +02003391domains_done:
3392
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003393 /*
3394 * for each drhd
3395 * enable fault log
3396 * global invalidate context cache
3397 * global invalidate iotlb
3398 * enable translation
3399 */
Jiang Liu7c919772014-01-06 14:18:18 +08003400 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003401 if (drhd->ignored) {
3402 /*
3403 * we always have to disable PMRs or DMA may fail on
3404 * this device
3405 */
3406 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003407 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003408 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003409 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003410
3411 iommu_flush_write_buffer(iommu);
3412
David Woodhousea222a7f2015-10-07 23:35:18 +01003413#ifdef CONFIG_INTEL_IOMMU_SVM
3414 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3415 ret = intel_svm_enable_prq(iommu);
3416 if (ret)
3417 goto free_iommu;
3418 }
3419#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003420 ret = dmar_set_interrupt(iommu);
3421 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003422 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003423
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003424 if (!translation_pre_enabled(iommu))
3425 iommu_enable_translation(iommu);
3426
David Woodhouseb94996c2009-09-19 15:28:12 -07003427 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003428 }
3429
3430 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003431
3432free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003433 for_each_active_iommu(iommu, drhd) {
3434 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003435 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003436 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003437free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003438 for_each_possible_cpu(cpu)
3439 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003440 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003441error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003442 return ret;
3443}
3444
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003445/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003446static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003447 struct dmar_domain *domain,
3448 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003449{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003450 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003451
David Woodhouse875764d2009-06-28 21:20:51 +01003452 /* Restrict dma_mask to the width that the iommu can handle */
3453 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003454 /* Ensure we reserve the whole size-aligned region */
3455 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003456
3457 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003458 /*
3459 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003460 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003461 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003462 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003463 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3464 IOVA_PFN(DMA_BIT_MASK(32)));
3465 if (iova_pfn)
3466 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003467 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003468 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3469 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003470 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003471 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003472 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003473 }
3474
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003475 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003476}
3477
Peter Xub316d022017-05-22 18:28:51 +08003478static struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003479{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003480 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003481 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003482 struct device *i_dev;
3483 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003484
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003485 domain = find_domain(dev);
3486 if (domain)
3487 goto out;
3488
3489 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3490 if (!domain)
3491 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003492
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003493 /* We have a new domain - setup possible RMRRs for the device */
3494 rcu_read_lock();
3495 for_each_rmrr_units(rmrr) {
3496 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3497 i, i_dev) {
3498 if (i_dev != dev)
3499 continue;
3500
3501 ret = domain_prepare_identity_map(dev, domain,
3502 rmrr->base_address,
3503 rmrr->end_address);
3504 if (ret)
3505 dev_err(dev, "Mapping reserved region failed\n");
3506 }
3507 }
3508 rcu_read_unlock();
3509
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003510 tmp = set_domain_for_dev(dev, domain);
3511 if (!tmp || domain != tmp) {
3512 domain_exit(domain);
3513 domain = tmp;
3514 }
3515
3516out:
3517
3518 if (!domain)
3519 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3520
3521
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003522 return domain;
3523}
3524
David Woodhouseecb509e2014-03-09 16:29:55 -07003525/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003526static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003527{
3528 int found;
3529
David Woodhouse3d891942014-03-06 15:59:26 +00003530 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003531 return 1;
3532
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003533 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003534 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003535
David Woodhouse9b226622014-03-09 14:03:28 -07003536 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003537 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003538 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003539 return 1;
3540 else {
3541 /*
3542 * 32 bit DMA is removed from si_domain and fall back
3543 * to non-identity mapping.
3544 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003545 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003546 pr_info("32bit %s uses non-identity mapping\n",
3547 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003548 return 0;
3549 }
3550 } else {
3551 /*
3552 * In case of a detached 64 bit DMA device from vm, the device
3553 * is put into si_domain for identity mapping.
3554 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003555 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003556 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003557 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003558 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003559 pr_info("64bit %s uses identity mapping\n",
3560 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003561 return 1;
3562 }
3563 }
3564 }
3565
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003566 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003567}
3568
David Woodhouse5040a912014-03-09 16:14:00 -07003569static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003570 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003571{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003572 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003573 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003574 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003575 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003576 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003577 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003578 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003579
3580 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003581
David Woodhouse5040a912014-03-09 16:14:00 -07003582 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003583 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003584
David Woodhouse5040a912014-03-09 16:14:00 -07003585 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003586 if (!domain)
3587 return 0;
3588
Weidong Han8c11e792008-12-08 15:29:22 +08003589 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003590 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003591
Omer Peleg2aac6302016-04-20 11:33:57 +03003592 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3593 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003594 goto error;
3595
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003596 /*
3597 * Check if DMAR supports zero-length reads on write only
3598 * mappings..
3599 */
3600 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003601 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003602 prot |= DMA_PTE_READ;
3603 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3604 prot |= DMA_PTE_WRITE;
3605 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003606 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003607 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003608 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003609 * is not a big problem
3610 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003611 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003612 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003613 if (ret)
3614 goto error;
3615
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003616 /* it's a non-present to present mapping. Only flush if caching mode */
3617 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003618 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003619 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003620 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003621 else
Weidong Han8c11e792008-12-08 15:29:22 +08003622 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003623
Omer Peleg2aac6302016-04-20 11:33:57 +03003624 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003625 start_paddr += paddr & ~PAGE_MASK;
3626 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003627
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003628error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003629 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003630 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003631 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003632 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003633 return 0;
3634}
3635
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003636static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3637 unsigned long offset, size_t size,
3638 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003639 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003640{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003641 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003642 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003643}
3644
Omer Pelegaa473242016-04-20 11:33:02 +03003645static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003646{
mark gross80b20dd2008-04-18 13:53:58 -07003647 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003648
Omer Pelegaa473242016-04-20 11:33:02 +03003649 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003650
3651 /* just flush them all */
3652 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003653 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003654 struct deferred_flush_table *flush_table =
3655 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003656 if (!iommu)
3657 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003658
Omer Pelegaa473242016-04-20 11:33:02 +03003659 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003660 continue;
3661
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003662 /* In caching mode, global flushes turn emulation expensive */
3663 if (!cap_caching_mode(iommu->cap))
3664 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003665 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003666 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003667 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003668 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003669 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003670 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003671 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003672 struct dmar_domain *domain = entry->domain;
3673 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003674
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003675 /* On real hardware multiple invalidations are expensive */
3676 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003677 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003678 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003679 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003680 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003681 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003682 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003683 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003684 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003685 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003686 if (freelist)
3687 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003688 }
Omer Pelegaa473242016-04-20 11:33:02 +03003689 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003690 }
3691
Omer Pelegaa473242016-04-20 11:33:02 +03003692 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003693}
3694
Omer Pelegaa473242016-04-20 11:33:02 +03003695static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003696{
Omer Pelegaa473242016-04-20 11:33:02 +03003697 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003698 unsigned long flags;
3699
Omer Pelegaa473242016-04-20 11:33:02 +03003700 spin_lock_irqsave(&flush_data->lock, flags);
3701 flush_unmaps(flush_data);
3702 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003703}
3704
Omer Peleg2aac6302016-04-20 11:33:57 +03003705static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003706 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003707{
3708 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003709 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003710 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003711 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003712 struct deferred_flush_data *flush_data;
3713 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003714
Omer Pelegaa473242016-04-20 11:33:02 +03003715 cpuid = get_cpu();
3716 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3717
3718 /* Flush all CPUs' entries to avoid deferring too much. If
3719 * this becomes a bottleneck, can just flush us, and rely on
3720 * flush timer for the rest.
3721 */
3722 if (flush_data->size == HIGH_WATER_MARK) {
3723 int cpu;
3724
3725 for_each_online_cpu(cpu)
3726 flush_unmaps_timeout(cpu);
3727 }
3728
3729 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003730
Weidong Han8c11e792008-12-08 15:29:22 +08003731 iommu = domain_get_iommu(dom);
3732 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003733
Omer Pelegaa473242016-04-20 11:33:02 +03003734 entry_id = flush_data->tables[iommu_id].next;
3735 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003736
Omer Pelegaa473242016-04-20 11:33:02 +03003737 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003738 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003739 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003740 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003741 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003742
Omer Pelegaa473242016-04-20 11:33:02 +03003743 if (!flush_data->timer_on) {
3744 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3745 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003746 }
Omer Pelegaa473242016-04-20 11:33:02 +03003747 flush_data->size++;
3748 spin_unlock_irqrestore(&flush_data->lock, flags);
3749
3750 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003751}
3752
Omer Peleg769530e2016-04-20 11:33:25 +03003753static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003754{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003755 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003756 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003757 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003758 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003759 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003760 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003761
David Woodhouse73676832009-07-04 14:08:36 +01003762 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003763 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003764
David Woodhouse1525a292014-03-06 16:19:30 +00003765 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003766 BUG_ON(!domain);
3767
Weidong Han8c11e792008-12-08 15:29:22 +08003768 iommu = domain_get_iommu(domain);
3769
Omer Peleg2aac6302016-04-20 11:33:57 +03003770 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003771
Omer Peleg769530e2016-04-20 11:33:25 +03003772 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003773 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003774 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003775
David Woodhoused794dc92009-06-28 00:27:49 +01003776 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003777 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003778
David Woodhouseea8ea462014-03-05 17:09:32 +00003779 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003780
mark gross5e0d2a62008-03-04 15:22:08 -08003781 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003782 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003783 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003784 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003785 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003786 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003787 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003788 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003789 /*
3790 * queue up the release of the unmap to save the 1/6th of the
3791 * cpu used up by the iotlb flush operation...
3792 */
mark gross5e0d2a62008-03-04 15:22:08 -08003793 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003794}
3795
Jiang Liud41a4ad2014-07-11 14:19:34 +08003796static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3797 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003798 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003799{
Omer Peleg769530e2016-04-20 11:33:25 +03003800 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003801}
3802
David Woodhouse5040a912014-03-09 16:14:00 -07003803static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003804 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003805 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003806{
Akinobu Mita36746432014-06-04 16:06:51 -07003807 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003808 int order;
3809
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003810 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003811 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003812
David Woodhouse5040a912014-03-09 16:14:00 -07003813 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003814 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003815 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3816 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003817 flags |= GFP_DMA;
3818 else
3819 flags |= GFP_DMA32;
3820 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003821
Mel Gormand0164ad2015-11-06 16:28:21 -08003822 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003823 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003824
Lucas Stach712c6042017-02-24 14:58:44 -08003825 page = dma_alloc_from_contiguous(dev, count, order, flags);
Akinobu Mita36746432014-06-04 16:06:51 -07003826 if (page && iommu_no_mapping(dev) &&
3827 page_to_phys(page) + size > dev->coherent_dma_mask) {
3828 dma_release_from_contiguous(dev, page, count);
3829 page = NULL;
3830 }
3831 }
3832
3833 if (!page)
3834 page = alloc_pages(flags, order);
3835 if (!page)
3836 return NULL;
3837 memset(page_address(page), 0, size);
3838
3839 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003840 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003841 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003842 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003843 return page_address(page);
3844 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3845 __free_pages(page, order);
3846
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003847 return NULL;
3848}
3849
David Woodhouse5040a912014-03-09 16:14:00 -07003850static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003851 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003852{
3853 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003854 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003855
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003856 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003857 order = get_order(size);
3858
Omer Peleg769530e2016-04-20 11:33:25 +03003859 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003860 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3861 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003862}
3863
David Woodhouse5040a912014-03-09 16:14:00 -07003864static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003865 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003866 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003867{
Omer Peleg769530e2016-04-20 11:33:25 +03003868 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3869 unsigned long nrpages = 0;
3870 struct scatterlist *sg;
3871 int i;
3872
3873 for_each_sg(sglist, sg, nelems, i) {
3874 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3875 }
3876
3877 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003878}
3879
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003880static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003881 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003882{
3883 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003884 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003885
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003886 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003887 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003888 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003889 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003890 }
3891 return nelems;
3892}
3893
David Woodhouse5040a912014-03-09 16:14:00 -07003894static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003895 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003896{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003897 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003898 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003899 size_t size = 0;
3900 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003901 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003902 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003903 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003904 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003905 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906
3907 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003908 if (iommu_no_mapping(dev))
3909 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003910
David Woodhouse5040a912014-03-09 16:14:00 -07003911 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003912 if (!domain)
3913 return 0;
3914
Weidong Han8c11e792008-12-08 15:29:22 +08003915 iommu = domain_get_iommu(domain);
3916
David Woodhouseb536d242009-06-28 14:49:31 +01003917 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003918 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003919
Omer Peleg2aac6302016-04-20 11:33:57 +03003920 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003921 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003922 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003923 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003924 return 0;
3925 }
3926
3927 /*
3928 * Check if DMAR supports zero-length reads on write only
3929 * mappings..
3930 */
3931 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003932 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003933 prot |= DMA_PTE_READ;
3934 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3935 prot |= DMA_PTE_WRITE;
3936
Omer Peleg2aac6302016-04-20 11:33:57 +03003937 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003938
Fenghua Yuf5329592009-08-04 15:09:37 -07003939 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003940 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003941 dma_pte_free_pagetable(domain, start_vpfn,
3942 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003943 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003944 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003945 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003946
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003947 /* it's a non-present to present mapping. Only flush if caching mode */
3948 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003949 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003950 else
Weidong Han8c11e792008-12-08 15:29:22 +08003951 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003952
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003953 return nelems;
3954}
3955
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003956static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3957{
3958 return !dma_addr;
3959}
3960
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003961struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003962 .alloc = intel_alloc_coherent,
3963 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003964 .map_sg = intel_map_sg,
3965 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003966 .map_page = intel_map_page,
3967 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003968 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003969};
3970
3971static inline int iommu_domain_cache_init(void)
3972{
3973 int ret = 0;
3974
3975 iommu_domain_cache = kmem_cache_create("iommu_domain",
3976 sizeof(struct dmar_domain),
3977 0,
3978 SLAB_HWCACHE_ALIGN,
3979
3980 NULL);
3981 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003982 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003983 ret = -ENOMEM;
3984 }
3985
3986 return ret;
3987}
3988
3989static inline int iommu_devinfo_cache_init(void)
3990{
3991 int ret = 0;
3992
3993 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3994 sizeof(struct device_domain_info),
3995 0,
3996 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003997 NULL);
3998 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003999 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004000 ret = -ENOMEM;
4001 }
4002
4003 return ret;
4004}
4005
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004006static int __init iommu_init_mempool(void)
4007{
4008 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004009 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004010 if (ret)
4011 return ret;
4012
4013 ret = iommu_domain_cache_init();
4014 if (ret)
4015 goto domain_error;
4016
4017 ret = iommu_devinfo_cache_init();
4018 if (!ret)
4019 return ret;
4020
4021 kmem_cache_destroy(iommu_domain_cache);
4022domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004023 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004024
4025 return -ENOMEM;
4026}
4027
4028static void __init iommu_exit_mempool(void)
4029{
4030 kmem_cache_destroy(iommu_devinfo_cache);
4031 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004032 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004033}
4034
Dan Williams556ab452010-07-23 15:47:56 -07004035static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4036{
4037 struct dmar_drhd_unit *drhd;
4038 u32 vtbar;
4039 int rc;
4040
4041 /* We know that this device on this chipset has its own IOMMU.
4042 * If we find it under a different IOMMU, then the BIOS is lying
4043 * to us. Hope that the IOMMU for this device is actually
4044 * disabled, and it needs no translation...
4045 */
4046 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4047 if (rc) {
4048 /* "can't" happen */
4049 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4050 return;
4051 }
4052 vtbar &= 0xffff0000;
4053
4054 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4055 drhd = dmar_find_matched_drhd_unit(pdev);
4056 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4057 TAINT_FIRMWARE_WORKAROUND,
4058 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4059 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4060}
4061DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4062
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004063static void __init init_no_remapping_devices(void)
4064{
4065 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004066 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004067 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004068
4069 for_each_drhd_unit(drhd) {
4070 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004071 for_each_active_dev_scope(drhd->devices,
4072 drhd->devices_cnt, i, dev)
4073 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004074 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004075 if (i == drhd->devices_cnt)
4076 drhd->ignored = 1;
4077 }
4078 }
4079
Jiang Liu7c919772014-01-06 14:18:18 +08004080 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004081 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004082 continue;
4083
Jiang Liub683b232014-02-19 14:07:32 +08004084 for_each_active_dev_scope(drhd->devices,
4085 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004086 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004087 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004088 if (i < drhd->devices_cnt)
4089 continue;
4090
David Woodhousec0771df2011-10-14 20:59:46 +01004091 /* This IOMMU has *only* gfx devices. Either bypass it or
4092 set the gfx_mapped flag, as appropriate */
4093 if (dmar_map_gfx) {
4094 intel_iommu_gfx_mapped = 1;
4095 } else {
4096 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004097 for_each_active_dev_scope(drhd->devices,
4098 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004099 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004100 }
4101 }
4102}
4103
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004104#ifdef CONFIG_SUSPEND
4105static int init_iommu_hw(void)
4106{
4107 struct dmar_drhd_unit *drhd;
4108 struct intel_iommu *iommu = NULL;
4109
4110 for_each_active_iommu(iommu, drhd)
4111 if (iommu->qi)
4112 dmar_reenable_qi(iommu);
4113
Joseph Cihulab7792602011-05-03 00:08:37 -07004114 for_each_iommu(iommu, drhd) {
4115 if (drhd->ignored) {
4116 /*
4117 * we always have to disable PMRs or DMA may fail on
4118 * this device
4119 */
4120 if (force_on)
4121 iommu_disable_protect_mem_regions(iommu);
4122 continue;
4123 }
4124
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004125 iommu_flush_write_buffer(iommu);
4126
4127 iommu_set_root_entry(iommu);
4128
4129 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004130 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004131 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4132 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004133 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004134 }
4135
4136 return 0;
4137}
4138
4139static void iommu_flush_all(void)
4140{
4141 struct dmar_drhd_unit *drhd;
4142 struct intel_iommu *iommu;
4143
4144 for_each_active_iommu(iommu, drhd) {
4145 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004146 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004147 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004148 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004149 }
4150}
4151
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004152static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004153{
4154 struct dmar_drhd_unit *drhd;
4155 struct intel_iommu *iommu = NULL;
4156 unsigned long flag;
4157
4158 for_each_active_iommu(iommu, drhd) {
4159 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4160 GFP_ATOMIC);
4161 if (!iommu->iommu_state)
4162 goto nomem;
4163 }
4164
4165 iommu_flush_all();
4166
4167 for_each_active_iommu(iommu, drhd) {
4168 iommu_disable_translation(iommu);
4169
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004170 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004171
4172 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4173 readl(iommu->reg + DMAR_FECTL_REG);
4174 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4175 readl(iommu->reg + DMAR_FEDATA_REG);
4176 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4177 readl(iommu->reg + DMAR_FEADDR_REG);
4178 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4179 readl(iommu->reg + DMAR_FEUADDR_REG);
4180
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004181 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004182 }
4183 return 0;
4184
4185nomem:
4186 for_each_active_iommu(iommu, drhd)
4187 kfree(iommu->iommu_state);
4188
4189 return -ENOMEM;
4190}
4191
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004192static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004193{
4194 struct dmar_drhd_unit *drhd;
4195 struct intel_iommu *iommu = NULL;
4196 unsigned long flag;
4197
4198 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004199 if (force_on)
4200 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4201 else
4202 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004203 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004204 }
4205
4206 for_each_active_iommu(iommu, drhd) {
4207
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004208 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004209
4210 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4211 iommu->reg + DMAR_FECTL_REG);
4212 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4213 iommu->reg + DMAR_FEDATA_REG);
4214 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4215 iommu->reg + DMAR_FEADDR_REG);
4216 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4217 iommu->reg + DMAR_FEUADDR_REG);
4218
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004219 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004220 }
4221
4222 for_each_active_iommu(iommu, drhd)
4223 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004224}
4225
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004226static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004227 .resume = iommu_resume,
4228 .suspend = iommu_suspend,
4229};
4230
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004231static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004232{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004233 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004234}
4235
4236#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004237static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004238#endif /* CONFIG_PM */
4239
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004240
Jiang Liuc2a0b532014-11-09 22:47:56 +08004241int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004242{
4243 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004244 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004245 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004246 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004247
4248 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4249 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004250 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004251
4252 rmrru->hdr = header;
4253 rmrr = (struct acpi_dmar_reserved_memory *)header;
4254 rmrru->base_address = rmrr->base_address;
4255 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004256
4257 length = rmrr->end_address - rmrr->base_address + 1;
4258 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4259 IOMMU_RESV_DIRECT);
4260 if (!rmrru->resv)
4261 goto free_rmrru;
4262
Jiang Liu2e455282014-02-19 14:07:36 +08004263 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4264 ((void *)rmrr) + rmrr->header.length,
4265 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004266 if (rmrru->devices_cnt && rmrru->devices == NULL)
4267 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004268
Jiang Liu2e455282014-02-19 14:07:36 +08004269 list_add(&rmrru->list, &dmar_rmrr_units);
4270
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004271 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004272free_all:
4273 kfree(rmrru->resv);
4274free_rmrru:
4275 kfree(rmrru);
4276out:
4277 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004278}
4279
Jiang Liu6b197242014-11-09 22:47:58 +08004280static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4281{
4282 struct dmar_atsr_unit *atsru;
4283 struct acpi_dmar_atsr *tmp;
4284
4285 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4286 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4287 if (atsr->segment != tmp->segment)
4288 continue;
4289 if (atsr->header.length != tmp->header.length)
4290 continue;
4291 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4292 return atsru;
4293 }
4294
4295 return NULL;
4296}
4297
4298int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004299{
4300 struct acpi_dmar_atsr *atsr;
4301 struct dmar_atsr_unit *atsru;
4302
Jiang Liu6b197242014-11-09 22:47:58 +08004303 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4304 return 0;
4305
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004306 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004307 atsru = dmar_find_atsr(atsr);
4308 if (atsru)
4309 return 0;
4310
4311 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004312 if (!atsru)
4313 return -ENOMEM;
4314
Jiang Liu6b197242014-11-09 22:47:58 +08004315 /*
4316 * If memory is allocated from slab by ACPI _DSM method, we need to
4317 * copy the memory content because the memory buffer will be freed
4318 * on return.
4319 */
4320 atsru->hdr = (void *)(atsru + 1);
4321 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004322 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004323 if (!atsru->include_all) {
4324 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4325 (void *)atsr + atsr->header.length,
4326 &atsru->devices_cnt);
4327 if (atsru->devices_cnt && atsru->devices == NULL) {
4328 kfree(atsru);
4329 return -ENOMEM;
4330 }
4331 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004332
Jiang Liu0e242612014-02-19 14:07:34 +08004333 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004334
4335 return 0;
4336}
4337
Jiang Liu9bdc5312014-01-06 14:18:27 +08004338static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4339{
4340 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4341 kfree(atsru);
4342}
4343
Jiang Liu6b197242014-11-09 22:47:58 +08004344int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4345{
4346 struct acpi_dmar_atsr *atsr;
4347 struct dmar_atsr_unit *atsru;
4348
4349 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4350 atsru = dmar_find_atsr(atsr);
4351 if (atsru) {
4352 list_del_rcu(&atsru->list);
4353 synchronize_rcu();
4354 intel_iommu_free_atsr(atsru);
4355 }
4356
4357 return 0;
4358}
4359
4360int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4361{
4362 int i;
4363 struct device *dev;
4364 struct acpi_dmar_atsr *atsr;
4365 struct dmar_atsr_unit *atsru;
4366
4367 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4368 atsru = dmar_find_atsr(atsr);
4369 if (!atsru)
4370 return 0;
4371
Linus Torvalds194dc872016-07-27 20:03:31 -07004372 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004373 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4374 i, dev)
4375 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004376 }
Jiang Liu6b197242014-11-09 22:47:58 +08004377
4378 return 0;
4379}
4380
Jiang Liuffebeb42014-11-09 22:48:02 +08004381static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4382{
4383 int sp, ret = 0;
4384 struct intel_iommu *iommu = dmaru->iommu;
4385
4386 if (g_iommus[iommu->seq_id])
4387 return 0;
4388
4389 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004390 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004391 iommu->name);
4392 return -ENXIO;
4393 }
4394 if (!ecap_sc_support(iommu->ecap) &&
4395 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004396 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004397 iommu->name);
4398 return -ENXIO;
4399 }
4400 sp = domain_update_iommu_superpage(iommu) - 1;
4401 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004402 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004403 iommu->name);
4404 return -ENXIO;
4405 }
4406
4407 /*
4408 * Disable translation if already enabled prior to OS handover.
4409 */
4410 if (iommu->gcmd & DMA_GCMD_TE)
4411 iommu_disable_translation(iommu);
4412
4413 g_iommus[iommu->seq_id] = iommu;
4414 ret = iommu_init_domains(iommu);
4415 if (ret == 0)
4416 ret = iommu_alloc_root_entry(iommu);
4417 if (ret)
4418 goto out;
4419
David Woodhouse8a94ade2015-03-24 14:54:56 +00004420#ifdef CONFIG_INTEL_IOMMU_SVM
4421 if (pasid_enabled(iommu))
4422 intel_svm_alloc_pasid_tables(iommu);
4423#endif
4424
Jiang Liuffebeb42014-11-09 22:48:02 +08004425 if (dmaru->ignored) {
4426 /*
4427 * we always have to disable PMRs or DMA may fail on this device
4428 */
4429 if (force_on)
4430 iommu_disable_protect_mem_regions(iommu);
4431 return 0;
4432 }
4433
4434 intel_iommu_init_qi(iommu);
4435 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004436
4437#ifdef CONFIG_INTEL_IOMMU_SVM
4438 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4439 ret = intel_svm_enable_prq(iommu);
4440 if (ret)
4441 goto disable_iommu;
4442 }
4443#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004444 ret = dmar_set_interrupt(iommu);
4445 if (ret)
4446 goto disable_iommu;
4447
4448 iommu_set_root_entry(iommu);
4449 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4450 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4451 iommu_enable_translation(iommu);
4452
Jiang Liuffebeb42014-11-09 22:48:02 +08004453 iommu_disable_protect_mem_regions(iommu);
4454 return 0;
4455
4456disable_iommu:
4457 disable_dmar_iommu(iommu);
4458out:
4459 free_dmar_iommu(iommu);
4460 return ret;
4461}
4462
Jiang Liu6b197242014-11-09 22:47:58 +08004463int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4464{
Jiang Liuffebeb42014-11-09 22:48:02 +08004465 int ret = 0;
4466 struct intel_iommu *iommu = dmaru->iommu;
4467
4468 if (!intel_iommu_enabled)
4469 return 0;
4470 if (iommu == NULL)
4471 return -EINVAL;
4472
4473 if (insert) {
4474 ret = intel_iommu_add(dmaru);
4475 } else {
4476 disable_dmar_iommu(iommu);
4477 free_dmar_iommu(iommu);
4478 }
4479
4480 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004481}
4482
Jiang Liu9bdc5312014-01-06 14:18:27 +08004483static void intel_iommu_free_dmars(void)
4484{
4485 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4486 struct dmar_atsr_unit *atsru, *atsr_n;
4487
4488 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4489 list_del(&rmrru->list);
4490 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004491 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004492 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004493 }
4494
Jiang Liu9bdc5312014-01-06 14:18:27 +08004495 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4496 list_del(&atsru->list);
4497 intel_iommu_free_atsr(atsru);
4498 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004499}
4500
4501int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4502{
Jiang Liub683b232014-02-19 14:07:32 +08004503 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004504 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004505 struct pci_dev *bridge = NULL;
4506 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004507 struct acpi_dmar_atsr *atsr;
4508 struct dmar_atsr_unit *atsru;
4509
4510 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004511 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004512 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004513 /* If it's an integrated device, allow ATS */
4514 if (!bridge)
4515 return 1;
4516 /* Connected via non-PCIe: no ATS */
4517 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004518 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004519 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004520 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004521 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004522 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004523 }
4524
Jiang Liu0e242612014-02-19 14:07:34 +08004525 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004526 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4527 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4528 if (atsr->segment != pci_domain_nr(dev->bus))
4529 continue;
4530
Jiang Liub683b232014-02-19 14:07:32 +08004531 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004532 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004533 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004534
4535 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004536 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004537 }
Jiang Liub683b232014-02-19 14:07:32 +08004538 ret = 0;
4539out:
Jiang Liu0e242612014-02-19 14:07:34 +08004540 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004541
Jiang Liub683b232014-02-19 14:07:32 +08004542 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004543}
4544
Jiang Liu59ce0512014-02-19 14:07:35 +08004545int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4546{
4547 int ret = 0;
4548 struct dmar_rmrr_unit *rmrru;
4549 struct dmar_atsr_unit *atsru;
4550 struct acpi_dmar_atsr *atsr;
4551 struct acpi_dmar_reserved_memory *rmrr;
4552
4553 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4554 return 0;
4555
4556 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4557 rmrr = container_of(rmrru->hdr,
4558 struct acpi_dmar_reserved_memory, header);
4559 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4560 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4561 ((void *)rmrr) + rmrr->header.length,
4562 rmrr->segment, rmrru->devices,
4563 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004564 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004565 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004566 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004567 dmar_remove_dev_scope(info, rmrr->segment,
4568 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004569 }
4570 }
4571
4572 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4573 if (atsru->include_all)
4574 continue;
4575
4576 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4577 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4578 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4579 (void *)atsr + atsr->header.length,
4580 atsr->segment, atsru->devices,
4581 atsru->devices_cnt);
4582 if (ret > 0)
4583 break;
4584 else if(ret < 0)
4585 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004586 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004587 if (dmar_remove_dev_scope(info, atsr->segment,
4588 atsru->devices, atsru->devices_cnt))
4589 break;
4590 }
4591 }
4592
4593 return 0;
4594}
4595
Fenghua Yu99dcade2009-11-11 07:23:06 -08004596/*
4597 * Here we only respond to action of unbound device from driver.
4598 *
4599 * Added device is not attached to its DMAR domain here yet. That will happen
4600 * when mapping the device to iova.
4601 */
4602static int device_notifier(struct notifier_block *nb,
4603 unsigned long action, void *data)
4604{
4605 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004606 struct dmar_domain *domain;
4607
David Woodhouse3d891942014-03-06 15:59:26 +00004608 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004609 return 0;
4610
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004611 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004612 return 0;
4613
David Woodhouse1525a292014-03-06 16:19:30 +00004614 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004615 if (!domain)
4616 return 0;
4617
Joerg Roedele6de0f82015-07-22 16:30:36 +02004618 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004619 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004620 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004621
Fenghua Yu99dcade2009-11-11 07:23:06 -08004622 return 0;
4623}
4624
4625static struct notifier_block device_nb = {
4626 .notifier_call = device_notifier,
4627};
4628
Jiang Liu75f05562014-02-19 14:07:37 +08004629static int intel_iommu_memory_notifier(struct notifier_block *nb,
4630 unsigned long val, void *v)
4631{
4632 struct memory_notify *mhp = v;
4633 unsigned long long start, end;
4634 unsigned long start_vpfn, last_vpfn;
4635
4636 switch (val) {
4637 case MEM_GOING_ONLINE:
4638 start = mhp->start_pfn << PAGE_SHIFT;
4639 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4640 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004641 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004642 start, end);
4643 return NOTIFY_BAD;
4644 }
4645 break;
4646
4647 case MEM_OFFLINE:
4648 case MEM_CANCEL_ONLINE:
4649 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4650 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4651 while (start_vpfn <= last_vpfn) {
4652 struct iova *iova;
4653 struct dmar_drhd_unit *drhd;
4654 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004655 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004656
4657 iova = find_iova(&si_domain->iovad, start_vpfn);
4658 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004659 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004660 start_vpfn);
4661 break;
4662 }
4663
4664 iova = split_and_remove_iova(&si_domain->iovad, iova,
4665 start_vpfn, last_vpfn);
4666 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004667 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004668 start_vpfn, last_vpfn);
4669 return NOTIFY_BAD;
4670 }
4671
David Woodhouseea8ea462014-03-05 17:09:32 +00004672 freelist = domain_unmap(si_domain, iova->pfn_lo,
4673 iova->pfn_hi);
4674
Jiang Liu75f05562014-02-19 14:07:37 +08004675 rcu_read_lock();
4676 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004677 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004678 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004679 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004680 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004681 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004682
4683 start_vpfn = iova->pfn_hi + 1;
4684 free_iova_mem(iova);
4685 }
4686 break;
4687 }
4688
4689 return NOTIFY_OK;
4690}
4691
4692static struct notifier_block intel_iommu_memory_nb = {
4693 .notifier_call = intel_iommu_memory_notifier,
4694 .priority = 0
4695};
4696
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004697static void free_all_cpu_cached_iovas(unsigned int cpu)
4698{
4699 int i;
4700
4701 for (i = 0; i < g_num_of_iommus; i++) {
4702 struct intel_iommu *iommu = g_iommus[i];
4703 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004704 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004705
4706 if (!iommu)
4707 continue;
4708
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004709 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004710 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004711
4712 if (!domain)
4713 continue;
4714 free_cpu_cached_iovas(cpu, &domain->iovad);
4715 }
4716 }
4717}
4718
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004719static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004720{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004721 free_all_cpu_cached_iovas(cpu);
4722 flush_unmaps_timeout(cpu);
4723 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004724}
4725
Joerg Roedel161b28a2017-03-28 17:04:52 +02004726static void intel_disable_iommus(void)
4727{
4728 struct intel_iommu *iommu = NULL;
4729 struct dmar_drhd_unit *drhd;
4730
4731 for_each_iommu(iommu, drhd)
4732 iommu_disable_translation(iommu);
4733}
4734
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004735static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4736{
4737 return container_of(dev, struct intel_iommu, iommu.dev);
4738}
4739
Alex Williamsona5459cf2014-06-12 16:12:31 -06004740static ssize_t intel_iommu_show_version(struct device *dev,
4741 struct device_attribute *attr,
4742 char *buf)
4743{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004744 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004745 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4746 return sprintf(buf, "%d:%d\n",
4747 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4748}
4749static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4750
4751static ssize_t intel_iommu_show_address(struct device *dev,
4752 struct device_attribute *attr,
4753 char *buf)
4754{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004755 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004756 return sprintf(buf, "%llx\n", iommu->reg_phys);
4757}
4758static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4759
4760static ssize_t intel_iommu_show_cap(struct device *dev,
4761 struct device_attribute *attr,
4762 char *buf)
4763{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004764 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004765 return sprintf(buf, "%llx\n", iommu->cap);
4766}
4767static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4768
4769static ssize_t intel_iommu_show_ecap(struct device *dev,
4770 struct device_attribute *attr,
4771 char *buf)
4772{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004773 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004774 return sprintf(buf, "%llx\n", iommu->ecap);
4775}
4776static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4777
Alex Williamson2238c082015-07-14 15:24:53 -06004778static ssize_t intel_iommu_show_ndoms(struct device *dev,
4779 struct device_attribute *attr,
4780 char *buf)
4781{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004782 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004783 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4784}
4785static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4786
4787static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4788 struct device_attribute *attr,
4789 char *buf)
4790{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004791 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004792 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4793 cap_ndoms(iommu->cap)));
4794}
4795static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4796
Alex Williamsona5459cf2014-06-12 16:12:31 -06004797static struct attribute *intel_iommu_attrs[] = {
4798 &dev_attr_version.attr,
4799 &dev_attr_address.attr,
4800 &dev_attr_cap.attr,
4801 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004802 &dev_attr_domains_supported.attr,
4803 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004804 NULL,
4805};
4806
4807static struct attribute_group intel_iommu_group = {
4808 .name = "intel-iommu",
4809 .attrs = intel_iommu_attrs,
4810};
4811
4812const struct attribute_group *intel_iommu_groups[] = {
4813 &intel_iommu_group,
4814 NULL,
4815};
4816
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004817int __init intel_iommu_init(void)
4818{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004819 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004820 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004821 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004822
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004823 /* VT-d is required for a TXT/tboot launch, so enforce that */
4824 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004825
Jiang Liu3a5670e2014-02-19 14:07:33 +08004826 if (iommu_init_mempool()) {
4827 if (force_on)
4828 panic("tboot: Failed to initialize iommu memory\n");
4829 return -ENOMEM;
4830 }
4831
4832 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004833 if (dmar_table_init()) {
4834 if (force_on)
4835 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004836 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004837 }
4838
Suresh Siddhac2c72862011-08-23 17:05:19 -07004839 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004840 if (force_on)
4841 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004842 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004843 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004844
Joerg Roedel161b28a2017-03-28 17:04:52 +02004845 if (no_iommu || dmar_disabled) {
4846 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004847 * We exit the function here to ensure IOMMU's remapping and
4848 * mempool aren't setup, which means that the IOMMU's PMRs
4849 * won't be disabled via the call to init_dmars(). So disable
4850 * it explicitly here. The PMRs were setup by tboot prior to
4851 * calling SENTER, but the kernel is expected to reset/tear
4852 * down the PMRs.
4853 */
4854 if (intel_iommu_tboot_noforce) {
4855 for_each_iommu(iommu, drhd)
4856 iommu_disable_protect_mem_regions(iommu);
4857 }
4858
4859 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004860 * Make sure the IOMMUs are switched off, even when we
4861 * boot into a kexec kernel and the previous kernel left
4862 * them enabled
4863 */
4864 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004865 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004866 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004867
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004868 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004869 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004870
4871 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004872 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004873
Joseph Cihula51a63e62011-03-21 11:04:24 -07004874 if (dmar_init_reserved_ranges()) {
4875 if (force_on)
4876 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004877 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004878 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004879
4880 init_no_remapping_devices();
4881
Joseph Cihulab7792602011-05-03 00:08:37 -07004882 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004883 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004884 if (force_on)
4885 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004886 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004887 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004888 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004889 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004890 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004891
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004892#ifdef CONFIG_SWIOTLB
4893 swiotlb = 0;
4894#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004895 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004896
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004897 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004898
Joerg Roedel39ab9552017-02-01 16:56:46 +01004899 for_each_active_iommu(iommu, drhd) {
4900 iommu_device_sysfs_add(&iommu->iommu, NULL,
4901 intel_iommu_groups,
4902 "%s", iommu->name);
4903 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4904 iommu_device_register(&iommu->iommu);
4905 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004906
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004907 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004908 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004909 if (si_domain && !hw_pass_through)
4910 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004911 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4912 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004913 intel_iommu_enabled = 1;
4914
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004915 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004916
4917out_free_reserved_range:
4918 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004919out_free_dmar:
4920 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004921 up_write(&dmar_global_lock);
4922 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004923 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004924}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004925
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004926static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004927{
4928 struct intel_iommu *iommu = opaque;
4929
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004930 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004931 return 0;
4932}
4933
4934/*
4935 * NB - intel-iommu lacks any sort of reference counting for the users of
4936 * dependent devices. If multiple endpoints have intersecting dependent
4937 * devices, unbinding the driver from any one of them will possibly leave
4938 * the others unable to operate.
4939 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004940static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004941{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004942 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004943 return;
4944
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004945 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004946}
4947
Joerg Roedel127c7612015-07-23 17:44:46 +02004948static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004949{
Weidong Hanc7151a82008-12-08 22:51:37 +08004950 struct intel_iommu *iommu;
4951 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004952
Joerg Roedel55d94042015-07-22 16:50:40 +02004953 assert_spin_locked(&device_domain_lock);
4954
Joerg Roedelb608ac32015-07-21 18:19:08 +02004955 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004956 return;
4957
Joerg Roedel127c7612015-07-23 17:44:46 +02004958 iommu = info->iommu;
4959
4960 if (info->dev) {
4961 iommu_disable_dev_iotlb(info);
4962 domain_context_clear(iommu, info->dev);
4963 }
4964
Joerg Roedelb608ac32015-07-21 18:19:08 +02004965 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004966
Joerg Roedeld160aca2015-07-22 11:52:53 +02004967 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004968 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004969 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004970
4971 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004972}
4973
Joerg Roedel55d94042015-07-22 16:50:40 +02004974static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4975 struct device *dev)
4976{
Joerg Roedel127c7612015-07-23 17:44:46 +02004977 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004978 unsigned long flags;
4979
Weidong Hanc7151a82008-12-08 22:51:37 +08004980 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004981 info = dev->archdata.iommu;
4982 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004983 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004984}
4985
4986static int md_domain_init(struct dmar_domain *domain, int guest_width)
4987{
4988 int adjust_width;
4989
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004990 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4991 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004992 domain_reserve_special_ranges(domain);
4993
4994 /* calculate AGAW */
4995 domain->gaw = guest_width;
4996 adjust_width = guestwidth_to_adjustwidth(guest_width);
4997 domain->agaw = width_to_agaw(adjust_width);
4998
Weidong Han5e98c4b2008-12-08 23:03:27 +08004999 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08005000 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01005001 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005002 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08005003
5004 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005005 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005006 if (!domain->pgd)
5007 return -ENOMEM;
5008 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5009 return 0;
5010}
5011
Joerg Roedel00a77de2015-03-26 13:43:08 +01005012static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005013{
Joerg Roedel5d450802008-12-03 14:52:32 +01005014 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005015 struct iommu_domain *domain;
5016
5017 if (type != IOMMU_DOMAIN_UNMANAGED)
5018 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005019
Jiang Liuab8dfe22014-07-11 14:19:27 +08005020 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005021 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005022 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005023 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005024 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005025 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005026 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005027 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005028 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005029 }
Allen Kay8140a952011-10-14 12:32:17 -07005030 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005031
Joerg Roedel00a77de2015-03-26 13:43:08 +01005032 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005033 domain->geometry.aperture_start = 0;
5034 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5035 domain->geometry.force_aperture = true;
5036
Joerg Roedel00a77de2015-03-26 13:43:08 +01005037 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005038}
Kay, Allen M38717942008-09-09 18:37:29 +03005039
Joerg Roedel00a77de2015-03-26 13:43:08 +01005040static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005041{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005042 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005043}
Kay, Allen M38717942008-09-09 18:37:29 +03005044
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005045static int intel_iommu_attach_device(struct iommu_domain *domain,
5046 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005047{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005048 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005049 struct intel_iommu *iommu;
5050 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005051 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005052
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005053 if (device_is_rmrr_locked(dev)) {
5054 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5055 return -EPERM;
5056 }
5057
David Woodhouse7207d8f2014-03-09 16:31:06 -07005058 /* normally dev is not mapped */
5059 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005060 struct dmar_domain *old_domain;
5061
David Woodhouse1525a292014-03-06 16:19:30 +00005062 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005063 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005064 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005065 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005066 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005067
5068 if (!domain_type_is_vm_or_si(old_domain) &&
5069 list_empty(&old_domain->devices))
5070 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005071 }
5072 }
5073
David Woodhouse156baca2014-03-09 14:00:57 -07005074 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005075 if (!iommu)
5076 return -ENODEV;
5077
5078 /* check if this iommu agaw is sufficient for max mapped address */
5079 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005080 if (addr_width > cap_mgaw(iommu->cap))
5081 addr_width = cap_mgaw(iommu->cap);
5082
5083 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005084 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005085 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005086 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005087 return -EFAULT;
5088 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005089 dmar_domain->gaw = addr_width;
5090
5091 /*
5092 * Knock out extra levels of page tables if necessary
5093 */
5094 while (iommu->agaw < dmar_domain->agaw) {
5095 struct dma_pte *pte;
5096
5097 pte = dmar_domain->pgd;
5098 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005099 dmar_domain->pgd = (struct dma_pte *)
5100 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005101 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005102 }
5103 dmar_domain->agaw--;
5104 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005105
Joerg Roedel28ccce02015-07-21 14:45:31 +02005106 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005107}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005108
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005109static void intel_iommu_detach_device(struct iommu_domain *domain,
5110 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005111{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005112 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005113}
Kay, Allen M38717942008-09-09 18:37:29 +03005114
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005115static int intel_iommu_map(struct iommu_domain *domain,
5116 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005117 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005118{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005119 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005120 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005121 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005122 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005123
Joerg Roedeldde57a22008-12-03 15:04:09 +01005124 if (iommu_prot & IOMMU_READ)
5125 prot |= DMA_PTE_READ;
5126 if (iommu_prot & IOMMU_WRITE)
5127 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005128 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5129 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005130
David Woodhouse163cc522009-06-28 00:51:17 +01005131 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005132 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005133 u64 end;
5134
5135 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005136 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005137 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005138 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005139 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005140 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005141 return -EFAULT;
5142 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005143 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005144 }
David Woodhousead051222009-06-28 14:22:28 +01005145 /* Round up size to next multiple of PAGE_SIZE, if it and
5146 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005147 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005148 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5149 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005150 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005151}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005152
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005153static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005154 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005155{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005156 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005157 struct page *freelist = NULL;
5158 struct intel_iommu *iommu;
5159 unsigned long start_pfn, last_pfn;
5160 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005161 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005162
David Woodhouse5cf0a762014-03-19 16:07:49 +00005163 /* Cope with horrid API which requires us to unmap more than the
5164 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005165 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005166
5167 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5168 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5169
David Woodhouseea8ea462014-03-05 17:09:32 +00005170 start_pfn = iova >> VTD_PAGE_SHIFT;
5171 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5172
5173 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5174
5175 npages = last_pfn - start_pfn + 1;
5176
Joerg Roedel29a27712015-07-21 17:17:12 +02005177 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005178 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005179
Joerg Roedel42e8c182015-07-21 15:50:02 +02005180 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5181 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005182 }
5183
5184 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005185
David Woodhouse163cc522009-06-28 00:51:17 +01005186 if (dmar_domain->max_addr == iova + size)
5187 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005188
David Woodhouse5cf0a762014-03-19 16:07:49 +00005189 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005190}
Kay, Allen M38717942008-09-09 18:37:29 +03005191
Joerg Roedeld14d6572008-12-03 15:06:57 +01005192static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305193 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005194{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005195 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005196 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005197 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005198 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005199
David Woodhouse5cf0a762014-03-19 16:07:49 +00005200 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005201 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005202 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005203
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005204 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005205}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005206
Joerg Roedel5d587b82014-09-05 10:50:45 +02005207static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005208{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005209 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005210 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005211 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005212 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005213
Joerg Roedel5d587b82014-09-05 10:50:45 +02005214 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005215}
5216
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005217static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005218{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005219 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005220 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005221 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005222
Alex Williamsona5459cf2014-06-12 16:12:31 -06005223 iommu = device_to_iommu(dev, &bus, &devfn);
5224 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005225 return -ENODEV;
5226
Joerg Roedele3d10af2017-02-01 17:23:22 +01005227 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005228
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005229 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005230
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005231 if (IS_ERR(group))
5232 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005233
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005234 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005235 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005236}
5237
5238static void intel_iommu_remove_device(struct device *dev)
5239{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005240 struct intel_iommu *iommu;
5241 u8 bus, devfn;
5242
5243 iommu = device_to_iommu(dev, &bus, &devfn);
5244 if (!iommu)
5245 return;
5246
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005247 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005248
Joerg Roedele3d10af2017-02-01 17:23:22 +01005249 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005250}
5251
Eric Auger0659b8d2017-01-19 20:57:53 +00005252static void intel_iommu_get_resv_regions(struct device *device,
5253 struct list_head *head)
5254{
5255 struct iommu_resv_region *reg;
5256 struct dmar_rmrr_unit *rmrr;
5257 struct device *i_dev;
5258 int i;
5259
5260 rcu_read_lock();
5261 for_each_rmrr_units(rmrr) {
5262 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5263 i, i_dev) {
5264 if (i_dev != device)
5265 continue;
5266
5267 list_add_tail(&rmrr->resv->list, head);
5268 }
5269 }
5270 rcu_read_unlock();
5271
5272 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5273 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005274 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005275 if (!reg)
5276 return;
5277 list_add_tail(&reg->list, head);
5278}
5279
5280static void intel_iommu_put_resv_regions(struct device *dev,
5281 struct list_head *head)
5282{
5283 struct iommu_resv_region *entry, *next;
5284
5285 list_for_each_entry_safe(entry, next, head, list) {
5286 if (entry->type == IOMMU_RESV_RESERVED)
5287 kfree(entry);
5288 }
Kay, Allen M38717942008-09-09 18:37:29 +03005289}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005290
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005291#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Pan65ca7f52016-12-06 10:14:23 -08005292#define MAX_NR_PASID_BITS (20)
5293static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5294{
5295 /*
5296 * Convert ecap_pss to extend context entry pts encoding, also
5297 * respect the soft pasid_max value set by the iommu.
5298 * - number of PASID bits = ecap_pss + 1
5299 * - number of PASID table entries = 2^(pts + 5)
5300 * Therefore, pts = ecap_pss - 4
5301 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5302 */
5303 if (ecap_pss(iommu->ecap) < 5)
5304 return 0;
5305
5306 /* pasid_max is encoded as actual number of entries not the bits */
5307 return find_first_bit((unsigned long *)&iommu->pasid_max,
5308 MAX_NR_PASID_BITS) - 5;
5309}
5310
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005311int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5312{
5313 struct device_domain_info *info;
5314 struct context_entry *context;
5315 struct dmar_domain *domain;
5316 unsigned long flags;
5317 u64 ctx_lo;
5318 int ret;
5319
5320 domain = get_valid_domain_for_dev(sdev->dev);
5321 if (!domain)
5322 return -EINVAL;
5323
5324 spin_lock_irqsave(&device_domain_lock, flags);
5325 spin_lock(&iommu->lock);
5326
5327 ret = -EINVAL;
5328 info = sdev->dev->archdata.iommu;
5329 if (!info || !info->pasid_supported)
5330 goto out;
5331
5332 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5333 if (WARN_ON(!context))
5334 goto out;
5335
5336 ctx_lo = context[0].lo;
5337
5338 sdev->did = domain->iommu_did[iommu->seq_id];
5339 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5340
5341 if (!(ctx_lo & CONTEXT_PASIDE)) {
5342 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Pan65ca7f52016-12-06 10:14:23 -08005343 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5344 intel_iommu_get_pts(iommu);
5345
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005346 wmb();
5347 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5348 * extended to permit requests-with-PASID if the PASIDE bit
5349 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5350 * however, the PASIDE bit is ignored and requests-with-PASID
5351 * are unconditionally blocked. Which makes less sense.
5352 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5353 * "guest mode" translation types depending on whether ATS
5354 * is available or not. Annoyingly, we can't use the new
5355 * modes *unless* PASIDE is set. */
5356 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5357 ctx_lo &= ~CONTEXT_TT_MASK;
5358 if (info->ats_supported)
5359 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5360 else
5361 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5362 }
5363 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005364 if (iommu->pasid_state_table)
5365 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005366 if (info->pri_supported)
5367 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005368 context[0].lo = ctx_lo;
5369 wmb();
5370 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5371 DMA_CCMD_MASK_NOBIT,
5372 DMA_CCMD_DEVICE_INVL);
5373 }
5374
5375 /* Enable PASID support in the device, if it wasn't already */
5376 if (!info->pasid_enabled)
5377 iommu_enable_dev_iotlb(info);
5378
5379 if (info->ats_enabled) {
5380 sdev->dev_iotlb = 1;
5381 sdev->qdep = info->ats_qdep;
5382 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5383 sdev->qdep = 0;
5384 }
5385 ret = 0;
5386
5387 out:
5388 spin_unlock(&iommu->lock);
5389 spin_unlock_irqrestore(&device_domain_lock, flags);
5390
5391 return ret;
5392}
5393
5394struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5395{
5396 struct intel_iommu *iommu;
5397 u8 bus, devfn;
5398
5399 if (iommu_dummy(dev)) {
5400 dev_warn(dev,
5401 "No IOMMU translation for device; cannot enable SVM\n");
5402 return NULL;
5403 }
5404
5405 iommu = device_to_iommu(dev, &bus, &devfn);
5406 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005407 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005408 return NULL;
5409 }
5410
5411 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005412 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005413 return NULL;
5414 }
5415
5416 return iommu;
5417}
5418#endif /* CONFIG_INTEL_IOMMU_SVM */
5419
Joerg Roedelb0119e82017-02-01 13:23:08 +01005420const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005421 .capable = intel_iommu_capable,
5422 .domain_alloc = intel_iommu_domain_alloc,
5423 .domain_free = intel_iommu_domain_free,
5424 .attach_dev = intel_iommu_attach_device,
5425 .detach_dev = intel_iommu_detach_device,
5426 .map = intel_iommu_map,
5427 .unmap = intel_iommu_unmap,
5428 .map_sg = default_iommu_map_sg,
5429 .iova_to_phys = intel_iommu_iova_to_phys,
5430 .add_device = intel_iommu_add_device,
5431 .remove_device = intel_iommu_remove_device,
5432 .get_resv_regions = intel_iommu_get_resv_regions,
5433 .put_resv_regions = intel_iommu_put_resv_regions,
5434 .device_group = pci_device_group,
5435 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005436};
David Woodhouse9af88142009-02-13 23:18:03 +00005437
Daniel Vetter94526182013-01-20 23:50:13 +01005438static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5439{
5440 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005441 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005442 dmar_map_gfx = 0;
5443}
5444
5445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5452
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005453static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005454{
5455 /*
5456 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005457 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005458 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005459 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005460 rwbf_quirk = 1;
5461}
5462
5463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005470
Adam Jacksoneecfd572010-08-25 21:17:34 +01005471#define GGC 0x52
5472#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5473#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5474#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5475#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5476#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5477#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5478#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5479#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5480
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005481static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005482{
5483 unsigned short ggc;
5484
Adam Jacksoneecfd572010-08-25 21:17:34 +01005485 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005486 return;
5487
Adam Jacksoneecfd572010-08-25 21:17:34 +01005488 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005489 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005490 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005491 } else if (dmar_map_gfx) {
5492 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005493 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005494 intel_iommu_strict = 1;
5495 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005496}
5497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5498DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5499DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5500DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5501
David Woodhousee0fc7e02009-09-30 09:12:17 -07005502/* On Tylersburg chipsets, some BIOSes have been known to enable the
5503 ISOCH DMAR unit for the Azalia sound device, but not give it any
5504 TLB entries, which causes it to deadlock. Check for that. We do
5505 this in a function called from init_dmars(), instead of in a PCI
5506 quirk, because we don't want to print the obnoxious "BIOS broken"
5507 message if VT-d is actually disabled.
5508*/
5509static void __init check_tylersburg_isoch(void)
5510{
5511 struct pci_dev *pdev;
5512 uint32_t vtisochctrl;
5513
5514 /* If there's no Azalia in the system anyway, forget it. */
5515 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5516 if (!pdev)
5517 return;
5518 pci_dev_put(pdev);
5519
5520 /* System Management Registers. Might be hidden, in which case
5521 we can't do the sanity check. But that's OK, because the
5522 known-broken BIOSes _don't_ actually hide it, so far. */
5523 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5524 if (!pdev)
5525 return;
5526
5527 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5528 pci_dev_put(pdev);
5529 return;
5530 }
5531
5532 pci_dev_put(pdev);
5533
5534 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5535 if (vtisochctrl & 1)
5536 return;
5537
5538 /* Drop all bits other than the number of TLB entries */
5539 vtisochctrl &= 0x1c;
5540
5541 /* If we have the recommended number of TLB entries (16), fine. */
5542 if (vtisochctrl == 0x10)
5543 return;
5544
5545 /* Zero TLB entries? You get to ride the short bus to school. */
5546 if (!vtisochctrl) {
5547 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5548 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5549 dmi_get_system_info(DMI_BIOS_VENDOR),
5550 dmi_get_system_info(DMI_BIOS_VERSION),
5551 dmi_get_system_info(DMI_PRODUCT_VERSION));
5552 iommu_identity_mapping |= IDENTMAP_AZALIA;
5553 return;
5554 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005555
5556 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005557 vtisochctrl);
5558}