blob: 6a237d18fabff7f5c9c5172eec046194b46bf4ac [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010048#include <linux/dma-direct.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020049#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070050#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070051#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090052#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070053
Joerg Roedel078e1ee2012-09-26 12:44:43 +020054#include "irq_remapping.h"
55
Fenghua Yu5b6985c2008-10-16 18:02:32 -070056#define ROOT_SIZE VTD_PAGE_SIZE
57#define CONTEXT_SIZE VTD_PAGE_SIZE
58
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070059#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000060#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070061#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070062#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070063
64#define IOAPIC_RANGE_START (0xfee00000)
65#define IOAPIC_RANGE_END (0xfeefffff)
66#define IOVA_START_ADDR (0x1000)
67
Sohil Mehta5e3b4a12017-12-20 11:59:24 -080068#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070069
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070070#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080071#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070072
David Woodhouse2ebe3152009-09-19 07:34:04 -070073#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
74#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
75
76/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
77 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
78#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
79 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
80#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070081
Robin Murphy1b722502015-01-12 17:51:15 +000082/* IO virtual address start page frame number */
83#define IOVA_START_PFN (1)
84
Mark McLoughlinf27be032008-11-20 15:49:43 +000085#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
mark gross5e0d2a62008-03-04 15:22:08 -080086
Andrew Mortondf08cdc2010-09-22 13:05:11 -070087/* page table handling */
88#define LEVEL_STRIDE (9)
89#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
90
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020091/*
92 * This bitmap is used to advertise the page sizes our hardware support
93 * to the IOMMU core, which will then use this information to split
94 * physically contiguous memory regions it is mapping into page sizes
95 * that we support.
96 *
97 * Traditionally the IOMMU core just handed us the mappings directly,
98 * after making sure the size is an order of a 4KiB page and that the
99 * mapping has natural alignment.
100 *
101 * To retain this behavior, we currently advertise that we support
102 * all page sizes that are an order of 4KiB.
103 *
104 * If at some point we'd like to utilize the IOMMU core's new behavior,
105 * we could change this to advertise the real page sizes we support.
106 */
107#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
108
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700109static inline int agaw_to_level(int agaw)
110{
111 return agaw + 2;
112}
113
114static inline int agaw_to_width(int agaw)
115{
Jiang Liu5c645b32014-01-06 14:18:12 +0800116 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700117}
118
119static inline int width_to_agaw(int width)
120{
Jiang Liu5c645b32014-01-06 14:18:12 +0800121 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700122}
123
124static inline unsigned int level_to_offset_bits(int level)
125{
126 return (level - 1) * LEVEL_STRIDE;
127}
128
129static inline int pfn_level_offset(unsigned long pfn, int level)
130{
131 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
132}
133
134static inline unsigned long level_mask(int level)
135{
136 return -1UL << level_to_offset_bits(level);
137}
138
139static inline unsigned long level_size(int level)
140{
141 return 1UL << level_to_offset_bits(level);
142}
143
144static inline unsigned long align_to_level(unsigned long pfn, int level)
145{
146 return (pfn + level_size(level) - 1) & level_mask(level);
147}
David Woodhousefd18de52009-05-10 23:57:41 +0100148
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100149static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
150{
Jiang Liu5c645b32014-01-06 14:18:12 +0800151 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100152}
153
David Woodhousedd4e8312009-06-27 16:21:20 +0100154/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
155 are never going to work. */
156static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
157{
158 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
159}
160
161static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
162{
163 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
164}
165static inline unsigned long page_to_dma_pfn(struct page *pg)
166{
167 return mm_to_dma_pfn(page_to_pfn(pg));
168}
169static inline unsigned long virt_to_dma_pfn(void *p)
170{
171 return page_to_dma_pfn(virt_to_page(p));
172}
173
Weidong Hand9630fe2008-12-08 11:06:32 +0800174/* global iommu list, set NULL for ignored DMAR units */
175static struct intel_iommu **g_iommus;
176
David Woodhousee0fc7e02009-09-30 09:12:17 -0700177static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000178static int rwbf_quirk;
179
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000180/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700181 * set to 1 to panic kernel if can't successfully enable VT-d
182 * (used when kernel is launched w/ TXT)
183 */
184static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700185int intel_iommu_tboot_noforce;
Joseph Cihulab7792602011-05-03 00:08:37 -0700186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000443 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800444};
445
446struct dmar_atsr_unit {
447 struct list_head list; /* list of ATSR units */
448 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000449 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800450 int devices_cnt; /* target device count */
451 u8 include_all:1; /* include all ports */
452};
453
454static LIST_HEAD(dmar_atsr_units);
455static LIST_HEAD(dmar_rmrr_units);
456
457#define for_each_rmrr_units(rmrr) \
458 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
459
mark gross5e0d2a62008-03-04 15:22:08 -0800460/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800461static int g_num_of_iommus;
462
Jiang Liu92d03cc2014-02-19 14:07:28 +0800463static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700464static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200465static void dmar_remove_one_dev_info(struct dmar_domain *domain,
466 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200467static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200468static void domain_context_clear(struct intel_iommu *iommu,
469 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800470static int domain_detach_iommu(struct dmar_domain *domain,
471 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700472
Suresh Siddhad3f13812011-08-23 17:05:25 -0700473#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800474int dmar_disabled = 0;
475#else
476int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700477#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800478
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200479int intel_iommu_enabled = 0;
480EXPORT_SYMBOL_GPL(intel_iommu_enabled);
481
David Woodhouse2d9e6672010-06-15 10:57:57 +0100482static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700483static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800484static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100485static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100486static int intel_iommu_ecs = 1;
Lu Baolu2db15812018-07-08 14:23:21 +0800487static int intel_iommu_pasid28;
David Woodhouseae853dd2015-09-09 11:58:59 +0100488static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100489
David Woodhouseae853dd2015-09-09 11:58:59 +0100490#define IDENTMAP_ALL 1
491#define IDENTMAP_GFX 2
492#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100493
Lu Baolu2db15812018-07-08 14:23:21 +0800494/* Broadwell and Skylake have broken ECS support — normal so-called "second
495 * level" translation of DMA requests-without-PASID doesn't actually happen
496 * unless you also set the NESTE bit in an extended context-entry. Which of
497 * course means that SVM doesn't work because it's trying to do nested
498 * translation of the physical addresses it finds in the process page tables,
499 * through the IOVA->phys mapping found in the "second level" page tables.
500 *
501 * The VT-d specification was retroactively changed to change the definition
502 * of the capability bits and pretend that Broadwell/Skylake never happened...
503 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
504 * for some reason it was the PASID capability bit which was redefined (from
505 * bit 28 on BDW/SKL to bit 40 in future).
506 *
507 * So our test for ECS needs to eschew those implementations which set the old
508 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
509 * Unless we are working around the 'pasid28' limitations, that is, by putting
510 * the device into passthrough mode for normal DMA and thus masking the bug.
511 */
512#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
513 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
514/* PASID support is thus enabled if ECS is enabled and *either* of the old
515 * or new capability bits are set. */
516#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
517 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700518
David Woodhousec0771df2011-10-14 20:59:46 +0100519int intel_iommu_gfx_mapped;
520EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
521
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700522#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
523static DEFINE_SPINLOCK(device_domain_lock);
524static LIST_HEAD(device_domain_list);
525
Joerg Roedelb0119e82017-02-01 13:23:08 +0100526const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100527
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200528static bool translation_pre_enabled(struct intel_iommu *iommu)
529{
530 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
531}
532
Joerg Roedel091d42e2015-06-12 11:56:10 +0200533static void clear_translation_pre_enabled(struct intel_iommu *iommu)
534{
535 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
536}
537
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200538static void init_translation_status(struct intel_iommu *iommu)
539{
540 u32 gsts;
541
542 gsts = readl(iommu->reg + DMAR_GSTS_REG);
543 if (gsts & DMA_GSTS_TES)
544 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
545}
546
Joerg Roedel00a77de2015-03-26 13:43:08 +0100547/* Convert generic 'struct iommu_domain to private struct dmar_domain */
548static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
549{
550 return container_of(dom, struct dmar_domain, domain);
551}
552
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700553static int __init intel_iommu_setup(char *str)
554{
555 if (!str)
556 return -EINVAL;
557 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800558 if (!strncmp(str, "on", 2)) {
559 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200560 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800561 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700562 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200563 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700564 } else if (!strncmp(str, "igfx_off", 8)) {
565 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200566 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700567 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200568 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700569 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800570 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200571 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800572 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100573 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200574 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100575 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100576 } else if (!strncmp(str, "ecs_off", 7)) {
577 printk(KERN_INFO
578 "Intel-IOMMU: disable extended context table support\n");
579 intel_iommu_ecs = 0;
Lu Baolu2db15812018-07-08 14:23:21 +0800580 } else if (!strncmp(str, "pasid28", 7)) {
581 printk(KERN_INFO
582 "Intel-IOMMU: enable pre-production PASID support\n");
583 intel_iommu_pasid28 = 1;
584 iommu_identity_mapping |= IDENTMAP_GFX;
Shaohua Libfd20f12017-04-26 09:18:35 -0700585 } else if (!strncmp(str, "tboot_noforce", 13)) {
586 printk(KERN_INFO
587 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
588 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700589 }
590
591 str += strcspn(str, ",");
592 while (*str == ',')
593 str++;
594 }
595 return 0;
596}
597__setup("intel_iommu=", intel_iommu_setup);
598
599static struct kmem_cache *iommu_domain_cache;
600static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700601
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200602static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
603{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200604 struct dmar_domain **domains;
605 int idx = did >> 8;
606
607 domains = iommu->domains[idx];
608 if (!domains)
609 return NULL;
610
611 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200612}
613
614static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
615 struct dmar_domain *domain)
616{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200617 struct dmar_domain **domains;
618 int idx = did >> 8;
619
620 if (!iommu->domains[idx]) {
621 size_t size = 256 * sizeof(struct dmar_domain *);
622 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
623 }
624
625 domains = iommu->domains[idx];
626 if (WARN_ON(!domains))
627 return;
628 else
629 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200630}
631
Suresh Siddha4c923d42009-10-02 11:01:24 -0700632static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700633{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700634 struct page *page;
635 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700636
Suresh Siddha4c923d42009-10-02 11:01:24 -0700637 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
638 if (page)
639 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700640 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700641}
642
643static inline void free_pgtable_page(void *vaddr)
644{
645 free_page((unsigned long)vaddr);
646}
647
648static inline void *alloc_domain_mem(void)
649{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900650 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700651}
652
Kay, Allen M38717942008-09-09 18:37:29 +0300653static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700654{
655 kmem_cache_free(iommu_domain_cache, vaddr);
656}
657
658static inline void * alloc_devinfo_mem(void)
659{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900660 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_devinfo_mem(void *vaddr)
664{
665 kmem_cache_free(iommu_devinfo_cache, vaddr);
666}
667
Jiang Liuab8dfe22014-07-11 14:19:27 +0800668static inline int domain_type_is_vm(struct dmar_domain *domain)
669{
670 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
671}
672
Joerg Roedel28ccce02015-07-21 14:45:31 +0200673static inline int domain_type_is_si(struct dmar_domain *domain)
674{
675 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
676}
677
Jiang Liuab8dfe22014-07-11 14:19:27 +0800678static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
679{
680 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
681 DOMAIN_FLAG_STATIC_IDENTITY);
682}
Weidong Han1b573682008-12-08 15:34:06 +0800683
Jiang Liu162d1b12014-07-11 14:19:35 +0800684static inline int domain_pfn_supported(struct dmar_domain *domain,
685 unsigned long pfn)
686{
687 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
688
689 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
690}
691
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700692static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800693{
694 unsigned long sagaw;
695 int agaw = -1;
696
697 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700698 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800699 agaw >= 0; agaw--) {
700 if (test_bit(agaw, &sagaw))
701 break;
702 }
703
704 return agaw;
705}
706
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700707/*
708 * Calculate max SAGAW for each iommu.
709 */
710int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
711{
712 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
713}
714
715/*
716 * calculate agaw for each iommu.
717 * "SAGAW" may be different across iommus, use a default agaw, and
718 * get a supported less agaw for iommus that don't support the default agaw.
719 */
720int iommu_calculate_agaw(struct intel_iommu *iommu)
721{
722 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
723}
724
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700725/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800726static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
727{
728 int iommu_id;
729
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700730 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800731 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200732 for_each_domain_iommu(iommu_id, domain)
733 break;
734
Weidong Han8c11e792008-12-08 15:29:22 +0800735 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
736 return NULL;
737
738 return g_iommus[iommu_id];
739}
740
Weidong Han8e6040972008-12-08 15:49:06 +0800741static void domain_update_iommu_coherency(struct dmar_domain *domain)
742{
David Woodhoused0501962014-03-11 17:10:29 -0700743 struct dmar_drhd_unit *drhd;
744 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100745 bool found = false;
746 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800747
David Woodhoused0501962014-03-11 17:10:29 -0700748 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800749
Joerg Roedel29a27712015-07-21 17:17:12 +0200750 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100751 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800752 if (!ecap_coherent(g_iommus[i]->ecap)) {
753 domain->iommu_coherency = 0;
754 break;
755 }
Weidong Han8e6040972008-12-08 15:49:06 +0800756 }
David Woodhoused0501962014-03-11 17:10:29 -0700757 if (found)
758 return;
759
760 /* No hardware attached; use lowest common denominator */
761 rcu_read_lock();
762 for_each_active_iommu(iommu, drhd) {
763 if (!ecap_coherent(iommu->ecap)) {
764 domain->iommu_coherency = 0;
765 break;
766 }
767 }
768 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800769}
770
Jiang Liu161f6932014-07-11 14:19:37 +0800771static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772{
Allen Kay8140a952011-10-14 12:32:17 -0700773 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800774 struct intel_iommu *iommu;
775 int ret = 1;
776
777 rcu_read_lock();
778 for_each_active_iommu(iommu, drhd) {
779 if (iommu != skip) {
780 if (!ecap_sc_support(iommu->ecap)) {
781 ret = 0;
782 break;
783 }
784 }
785 }
786 rcu_read_unlock();
787
788 return ret;
789}
790
791static int domain_update_iommu_superpage(struct intel_iommu *skip)
792{
793 struct dmar_drhd_unit *drhd;
794 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700795 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100796
797 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800798 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100799 }
800
Allen Kay8140a952011-10-14 12:32:17 -0700801 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800802 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700803 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800804 if (iommu != skip) {
805 mask &= cap_super_page_val(iommu->cap);
806 if (!mask)
807 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100808 }
809 }
Jiang Liu0e242612014-02-19 14:07:34 +0800810 rcu_read_unlock();
811
Jiang Liu161f6932014-07-11 14:19:37 +0800812 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100813}
814
Sheng Yang58c610b2009-03-18 15:33:05 +0800815/* Some capabilities may be different across iommus */
816static void domain_update_iommu_cap(struct dmar_domain *domain)
817{
818 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800819 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
820 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800821}
822
David Woodhouse03ecc322015-02-13 14:35:21 +0000823static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
824 u8 bus, u8 devfn, int alloc)
825{
826 struct root_entry *root = &iommu->root_entry[bus];
827 struct context_entry *context;
828 u64 *entry;
829
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200830 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100831 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000832 if (devfn >= 0x80) {
833 devfn -= 0x80;
834 entry = &root->hi;
835 }
836 devfn *= 2;
837 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000838 if (*entry & 1)
839 context = phys_to_virt(*entry & VTD_PAGE_MASK);
840 else {
841 unsigned long phy_addr;
842 if (!alloc)
843 return NULL;
844
845 context = alloc_pgtable_page(iommu->node);
846 if (!context)
847 return NULL;
848
849 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
850 phy_addr = virt_to_phys((void *)context);
851 *entry = phy_addr | 1;
852 __iommu_flush_cache(iommu, entry, sizeof(*entry));
853 }
854 return &context[devfn];
855}
856
David Woodhouse4ed6a542015-05-11 14:59:20 +0100857static int iommu_dummy(struct device *dev)
858{
859 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
860}
861
David Woodhouse156baca2014-03-09 14:00:57 -0700862static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800863{
864 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800865 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700866 struct device *tmp;
867 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800868 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800869 int i;
870
David Woodhouse4ed6a542015-05-11 14:59:20 +0100871 if (iommu_dummy(dev))
872 return NULL;
873
David Woodhouse156baca2014-03-09 14:00:57 -0700874 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700875 struct pci_dev *pf_pdev;
876
David Woodhouse156baca2014-03-09 14:00:57 -0700877 pdev = to_pci_dev(dev);
Jon Derrick5823e332017-08-30 15:05:59 -0600878
879#ifdef CONFIG_X86
880 /* VMD child devices currently cannot be handled individually */
881 if (is_vmd(pdev->bus))
882 return NULL;
883#endif
884
Ashok Raj1c387182016-10-21 15:32:05 -0700885 /* VFs aren't listed in scope tables; we need to look up
886 * the PF instead to find the IOMMU. */
887 pf_pdev = pci_physfn(pdev);
888 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700889 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100890 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700891 dev = &ACPI_COMPANION(dev)->dev;
892
Jiang Liu0e242612014-02-19 14:07:34 +0800893 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800894 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700895 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100896 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800897
Jiang Liub683b232014-02-19 14:07:32 +0800898 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700899 drhd->devices_cnt, i, tmp) {
900 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700901 /* For a VF use its original BDF# not that of the PF
902 * which we used for the IOMMU lookup. Strictly speaking
903 * we could do this for all PCI devices; we only need to
904 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100905 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700906 goto got_pdev;
907
David Woodhouse156baca2014-03-09 14:00:57 -0700908 *bus = drhd->devices[i].bus;
909 *devfn = drhd->devices[i].devfn;
910 goto out;
911 }
912
913 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000914 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700915
916 ptmp = to_pci_dev(tmp);
917 if (ptmp->subordinate &&
918 ptmp->subordinate->number <= pdev->bus->number &&
919 ptmp->subordinate->busn_res.end >= pdev->bus->number)
920 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100921 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800922
David Woodhouse156baca2014-03-09 14:00:57 -0700923 if (pdev && drhd->include_all) {
924 got_pdev:
925 *bus = pdev->bus->number;
926 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800927 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700928 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800929 }
Jiang Liub683b232014-02-19 14:07:32 +0800930 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700931 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800932 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800933
Jiang Liub683b232014-02-19 14:07:32 +0800934 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800935}
936
Weidong Han5331fe62008-12-08 23:00:00 +0800937static void domain_flush_cache(struct dmar_domain *domain,
938 void *addr, int size)
939{
940 if (!domain->iommu_coherency)
941 clflush_cache_range(addr, size);
942}
943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700944static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
945{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000947 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700948 unsigned long flags;
949
950 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000951 context = iommu_context_addr(iommu, bus, devfn, 0);
952 if (context)
953 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 spin_unlock_irqrestore(&iommu->lock, flags);
955 return ret;
956}
957
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700958static void free_context_table(struct intel_iommu *iommu)
959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 int i;
961 unsigned long flags;
962 struct context_entry *context;
963
964 spin_lock_irqsave(&iommu->lock, flags);
965 if (!iommu->root_entry) {
966 goto out;
967 }
968 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000969 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970 if (context)
971 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000972
David Woodhousec83b2f22015-06-12 10:15:49 +0100973 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000974 continue;
975
976 context = iommu_context_addr(iommu, i, 0x80, 0);
977 if (context)
978 free_pgtable_page(context);
979
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700980 }
981 free_pgtable_page(iommu->root_entry);
982 iommu->root_entry = NULL;
983out:
984 spin_unlock_irqrestore(&iommu->lock, flags);
985}
986
David Woodhouseb026fd22009-06-28 10:37:25 +0100987static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000988 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700989{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700990 struct dma_pte *parent, *pte = NULL;
991 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700992 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700993
994 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200995
Jiang Liu162d1b12014-07-11 14:19:35 +0800996 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200997 /* Address beyond IOMMU's addressing capabilities. */
998 return NULL;
999
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001000 parent = domain->pgd;
1001
David Woodhouse5cf0a762014-03-19 16:07:49 +00001002 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003 void *tmp_page;
1004
David Woodhouseb026fd22009-06-28 10:37:25 +01001005 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001007 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001008 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001009 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001010 break;
1011
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001012 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001013 uint64_t pteval;
1014
Suresh Siddha4c923d42009-10-02 11:01:24 -07001015 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016
David Woodhouse206a73c2009-07-01 19:30:28 +01001017 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001019
David Woodhousec85994e2009-07-01 19:21:24 +01001020 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001021 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001022 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001023 /* Someone else set it while we were thinking; use theirs. */
1024 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001025 else
David Woodhousec85994e2009-07-01 19:21:24 +01001026 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001027 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001028 if (level == 1)
1029 break;
1030
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001031 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001032 level--;
1033 }
1034
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 if (!*target_level)
1036 *target_level = level;
1037
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001038 return pte;
1039}
1040
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001041
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001042/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001043static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1044 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001045 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001046{
1047 struct dma_pte *parent, *pte = NULL;
1048 int total = agaw_to_level(domain->agaw);
1049 int offset;
1050
1051 parent = domain->pgd;
1052 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001053 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001054 pte = &parent[offset];
1055 if (level == total)
1056 return pte;
1057
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001058 if (!dma_pte_present(pte)) {
1059 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001061 }
1062
Yijing Wange16922a2014-05-20 20:37:51 +08001063 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001064 *large_page = total;
1065 return pte;
1066 }
1067
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001068 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001069 total--;
1070 }
1071 return NULL;
1072}
1073
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001075static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +01001076 unsigned long start_pfn,
1077 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001078{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001079 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001080 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001081
Jiang Liu162d1b12014-07-11 14:19:35 +08001082 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1083 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001084 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001085
David Woodhouse04b18e62009-06-27 19:15:01 +01001086 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001087 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001088 large_page = 1;
1089 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001090 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001092 continue;
1093 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001094 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001095 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001096 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001097 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001098 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1099
David Woodhouse310a5ab2009-06-28 18:52:20 +01001100 domain_flush_cache(domain, first_pte,
1101 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001102
1103 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001104}
1105
Alex Williamson3269ee02013-06-15 10:27:19 -06001106static void dma_pte_free_level(struct dmar_domain *domain, int level,
David Dillowbc24c572017-06-28 19:42:23 -07001107 int retain_level, struct dma_pte *pte,
1108 unsigned long pfn, unsigned long start_pfn,
1109 unsigned long last_pfn)
Alex Williamson3269ee02013-06-15 10:27:19 -06001110{
1111 pfn = max(start_pfn, pfn);
1112 pte = &pte[pfn_level_offset(pfn, level)];
1113
1114 do {
1115 unsigned long level_pfn;
1116 struct dma_pte *level_pte;
1117
1118 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1119 goto next;
1120
David Dillowf7116e12017-01-30 19:11:11 -08001121 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001122 level_pte = phys_to_virt(dma_pte_addr(pte));
1123
David Dillowbc24c572017-06-28 19:42:23 -07001124 if (level > 2) {
1125 dma_pte_free_level(domain, level - 1, retain_level,
1126 level_pte, level_pfn, start_pfn,
1127 last_pfn);
1128 }
Alex Williamson3269ee02013-06-15 10:27:19 -06001129
David Dillowbc24c572017-06-28 19:42:23 -07001130 /*
1131 * Free the page table if we're below the level we want to
1132 * retain and the range covers the entire table.
1133 */
1134 if (level < retain_level && !(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001135 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001136 dma_clear_pte(pte);
1137 domain_flush_cache(domain, pte, sizeof(*pte));
1138 free_pgtable_page(level_pte);
1139 }
1140next:
1141 pfn += level_size(level);
1142 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1143}
1144
David Dillowbc24c572017-06-28 19:42:23 -07001145/*
1146 * clear last level (leaf) ptes and free page table pages below the
1147 * level we wish to keep intact.
1148 */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001149static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001150 unsigned long start_pfn,
David Dillowbc24c572017-06-28 19:42:23 -07001151 unsigned long last_pfn,
1152 int retain_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001153{
Jiang Liu162d1b12014-07-11 14:19:35 +08001154 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1155 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001156 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001157
Jiang Liud41a4ad2014-07-11 14:19:34 +08001158 dma_pte_clear_range(domain, start_pfn, last_pfn);
1159
David Woodhousef3a0a522009-06-30 03:40:07 +01001160 /* We don't need lock here; nobody else touches the iova range */
David Dillowbc24c572017-06-28 19:42:23 -07001161 dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
Alex Williamson3269ee02013-06-15 10:27:19 -06001162 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001163
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001164 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001165 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001166 free_pgtable_page(domain->pgd);
1167 domain->pgd = NULL;
1168 }
1169}
1170
David Woodhouseea8ea462014-03-05 17:09:32 +00001171/* When a page at a given level is being unlinked from its parent, we don't
1172 need to *modify* it at all. All we need to do is make a list of all the
1173 pages which can be freed just as soon as we've flushed the IOTLB and we
1174 know the hardware page-walk will no longer touch them.
1175 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1176 be freed. */
1177static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1178 int level, struct dma_pte *pte,
1179 struct page *freelist)
1180{
1181 struct page *pg;
1182
1183 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1184 pg->freelist = freelist;
1185 freelist = pg;
1186
1187 if (level == 1)
1188 return freelist;
1189
Jiang Liuadeb2592014-04-09 10:20:39 +08001190 pte = page_address(pg);
1191 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001192 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1193 freelist = dma_pte_list_pagetables(domain, level - 1,
1194 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001195 pte++;
1196 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001197
1198 return freelist;
1199}
1200
1201static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1202 struct dma_pte *pte, unsigned long pfn,
1203 unsigned long start_pfn,
1204 unsigned long last_pfn,
1205 struct page *freelist)
1206{
1207 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1208
1209 pfn = max(start_pfn, pfn);
1210 pte = &pte[pfn_level_offset(pfn, level)];
1211
1212 do {
1213 unsigned long level_pfn;
1214
1215 if (!dma_pte_present(pte))
1216 goto next;
1217
1218 level_pfn = pfn & level_mask(level);
1219
1220 /* If range covers entire pagetable, free it */
1221 if (start_pfn <= level_pfn &&
1222 last_pfn >= level_pfn + level_size(level) - 1) {
1223 /* These suborbinate page tables are going away entirely. Don't
1224 bother to clear them; we're just going to *free* them. */
1225 if (level > 1 && !dma_pte_superpage(pte))
1226 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1227
1228 dma_clear_pte(pte);
1229 if (!first_pte)
1230 first_pte = pte;
1231 last_pte = pte;
1232 } else if (level > 1) {
1233 /* Recurse down into a level that isn't *entirely* obsolete */
1234 freelist = dma_pte_clear_level(domain, level - 1,
1235 phys_to_virt(dma_pte_addr(pte)),
1236 level_pfn, start_pfn, last_pfn,
1237 freelist);
1238 }
1239next:
1240 pfn += level_size(level);
1241 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1242
1243 if (first_pte)
1244 domain_flush_cache(domain, first_pte,
1245 (void *)++last_pte - (void *)first_pte);
1246
1247 return freelist;
1248}
1249
1250/* We can't just free the pages because the IOMMU may still be walking
1251 the page tables, and may have cached the intermediate levels. The
1252 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001253static struct page *domain_unmap(struct dmar_domain *domain,
1254 unsigned long start_pfn,
1255 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001256{
David Woodhouseea8ea462014-03-05 17:09:32 +00001257 struct page *freelist = NULL;
1258
Jiang Liu162d1b12014-07-11 14:19:35 +08001259 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1260 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001261 BUG_ON(start_pfn > last_pfn);
1262
1263 /* we don't need lock here; nobody else touches the iova range */
1264 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1265 domain->pgd, 0, start_pfn, last_pfn, NULL);
1266
1267 /* free pgd */
1268 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1269 struct page *pgd_page = virt_to_page(domain->pgd);
1270 pgd_page->freelist = freelist;
1271 freelist = pgd_page;
1272
1273 domain->pgd = NULL;
1274 }
1275
1276 return freelist;
1277}
1278
Joerg Roedelb6904202015-08-13 11:32:18 +02001279static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001280{
1281 struct page *pg;
1282
1283 while ((pg = freelist)) {
1284 freelist = pg->freelist;
1285 free_pgtable_page(page_address(pg));
1286 }
1287}
1288
Joerg Roedel13cf0172017-08-11 11:40:10 +02001289static void iova_entry_free(unsigned long data)
1290{
1291 struct page *freelist = (struct page *)data;
1292
1293 dma_free_pagelist(freelist);
1294}
1295
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001296/* iommu handling */
1297static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1298{
1299 struct root_entry *root;
1300 unsigned long flags;
1301
Suresh Siddha4c923d42009-10-02 11:01:24 -07001302 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001303 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001304 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001305 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001307 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001308
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001309 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001310
1311 spin_lock_irqsave(&iommu->lock, flags);
1312 iommu->root_entry = root;
1313 spin_unlock_irqrestore(&iommu->lock, flags);
1314
1315 return 0;
1316}
1317
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001318static void iommu_set_root_entry(struct intel_iommu *iommu)
1319{
David Woodhouse03ecc322015-02-13 14:35:21 +00001320 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001321 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322 unsigned long flag;
1323
David Woodhouse03ecc322015-02-13 14:35:21 +00001324 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001325 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001326 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001328 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001329 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001330
David Woodhousec416daa2009-05-10 20:30:58 +01001331 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001332
1333 /* Make sure hardware complete it */
1334 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001335 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001337 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338}
1339
1340static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1341{
1342 u32 val;
1343 unsigned long flag;
1344
David Woodhouse9af88142009-02-13 23:18:03 +00001345 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001348 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001349 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001350
1351 /* Make sure hardware complete it */
1352 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001353 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001354
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001355 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001356}
1357
1358/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001359static void __iommu_flush_context(struct intel_iommu *iommu,
1360 u16 did, u16 source_id, u8 function_mask,
1361 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001362{
1363 u64 val = 0;
1364 unsigned long flag;
1365
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366 switch (type) {
1367 case DMA_CCMD_GLOBAL_INVL:
1368 val = DMA_CCMD_GLOBAL_INVL;
1369 break;
1370 case DMA_CCMD_DOMAIN_INVL:
1371 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1372 break;
1373 case DMA_CCMD_DEVICE_INVL:
1374 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1375 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1376 break;
1377 default:
1378 BUG();
1379 }
1380 val |= DMA_CCMD_ICC;
1381
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001382 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1384
1385 /* Make sure hardware complete it */
1386 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1387 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1388
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001389 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001390}
1391
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001393static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1394 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001395{
1396 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1397 u64 val = 0, val_iva = 0;
1398 unsigned long flag;
1399
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400 switch (type) {
1401 case DMA_TLB_GLOBAL_FLUSH:
1402 /* global flush doesn't need set IVA_REG */
1403 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1404 break;
1405 case DMA_TLB_DSI_FLUSH:
1406 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1407 break;
1408 case DMA_TLB_PSI_FLUSH:
1409 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001410 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411 val_iva = size_order | addr;
1412 break;
1413 default:
1414 BUG();
1415 }
1416 /* Note: set drain read/write */
1417#if 0
1418 /*
1419 * This is probably to be super secure.. Looks like we can
1420 * ignore it without any impact.
1421 */
1422 if (cap_read_drain(iommu->cap))
1423 val |= DMA_TLB_READ_DRAIN;
1424#endif
1425 if (cap_write_drain(iommu->cap))
1426 val |= DMA_TLB_WRITE_DRAIN;
1427
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001428 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001429 /* Note: Only uses first TLB reg currently */
1430 if (val_iva)
1431 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1432 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1433
1434 /* Make sure hardware complete it */
1435 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1436 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1437
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001438 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001439
1440 /* check IOTLB invalidation granularity */
1441 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001442 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001443 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001444 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001445 (unsigned long long)DMA_TLB_IIRG(type),
1446 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001447}
1448
David Woodhouse64ae8922014-03-09 12:52:30 -07001449static struct device_domain_info *
1450iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1451 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001452{
Yu Zhao93a23a72009-05-18 13:51:37 +08001453 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001454
Joerg Roedel55d94042015-07-22 16:50:40 +02001455 assert_spin_locked(&device_domain_lock);
1456
Yu Zhao93a23a72009-05-18 13:51:37 +08001457 if (!iommu->qi)
1458 return NULL;
1459
Yu Zhao93a23a72009-05-18 13:51:37 +08001460 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001461 if (info->iommu == iommu && info->bus == bus &&
1462 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001463 if (info->ats_supported && info->dev)
1464 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001465 break;
1466 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001467
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001468 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001469}
1470
Omer Peleg0824c592016-04-20 19:03:35 +03001471static void domain_update_iotlb(struct dmar_domain *domain)
1472{
1473 struct device_domain_info *info;
1474 bool has_iotlb_device = false;
1475
1476 assert_spin_locked(&device_domain_lock);
1477
1478 list_for_each_entry(info, &domain->devices, link) {
1479 struct pci_dev *pdev;
1480
1481 if (!info->dev || !dev_is_pci(info->dev))
1482 continue;
1483
1484 pdev = to_pci_dev(info->dev);
1485 if (pdev->ats_enabled) {
1486 has_iotlb_device = true;
1487 break;
1488 }
1489 }
1490
1491 domain->has_iotlb_device = has_iotlb_device;
1492}
1493
Yu Zhao93a23a72009-05-18 13:51:37 +08001494static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1495{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001496 struct pci_dev *pdev;
1497
Omer Peleg0824c592016-04-20 19:03:35 +03001498 assert_spin_locked(&device_domain_lock);
1499
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001500 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001501 return;
1502
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001503 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001504
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001505#ifdef CONFIG_INTEL_IOMMU_SVM
1506 /* The PCIe spec, in its wisdom, declares that the behaviour of
1507 the device if you enable PASID support after ATS support is
1508 undefined. So always enable PASID support on devices which
1509 have it, even if we can't yet know if we're ever going to
1510 use it. */
1511 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1512 info->pasid_enabled = 1;
1513
1514 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1515 info->pri_enabled = 1;
1516#endif
1517 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1518 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001519 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001520 info->ats_qdep = pci_ats_queue_depth(pdev);
1521 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001522}
1523
1524static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1525{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001526 struct pci_dev *pdev;
1527
Omer Peleg0824c592016-04-20 19:03:35 +03001528 assert_spin_locked(&device_domain_lock);
1529
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001530 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001531 return;
1532
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001533 pdev = to_pci_dev(info->dev);
1534
1535 if (info->ats_enabled) {
1536 pci_disable_ats(pdev);
1537 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001538 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001539 }
1540#ifdef CONFIG_INTEL_IOMMU_SVM
1541 if (info->pri_enabled) {
1542 pci_disable_pri(pdev);
1543 info->pri_enabled = 0;
1544 }
1545 if (info->pasid_enabled) {
1546 pci_disable_pasid(pdev);
1547 info->pasid_enabled = 0;
1548 }
1549#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001550}
1551
1552static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1553 u64 addr, unsigned mask)
1554{
1555 u16 sid, qdep;
1556 unsigned long flags;
1557 struct device_domain_info *info;
1558
Omer Peleg0824c592016-04-20 19:03:35 +03001559 if (!domain->has_iotlb_device)
1560 return;
1561
Yu Zhao93a23a72009-05-18 13:51:37 +08001562 spin_lock_irqsave(&device_domain_lock, flags);
1563 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001564 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001565 continue;
1566
1567 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001568 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001569 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1570 }
1571 spin_unlock_irqrestore(&device_domain_lock, flags);
1572}
1573
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001574static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1575 struct dmar_domain *domain,
1576 unsigned long pfn, unsigned int pages,
1577 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001578{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001579 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001580 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001581 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001582
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583 BUG_ON(pages == 0);
1584
David Woodhouseea8ea462014-03-05 17:09:32 +00001585 if (ih)
1586 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001588 * Fallback to domain selective flush if no PSI support or the size is
1589 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001590 * PSI requires page size to be 2 ^ x, and the base address is naturally
1591 * aligned to the size
1592 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001593 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1594 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001595 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001596 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001597 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001598 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001599
1600 /*
Nadav Amit82653632010-04-01 13:24:40 +03001601 * In caching mode, changes of pages from non-present to present require
1602 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001603 */
Nadav Amit82653632010-04-01 13:24:40 +03001604 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xu9d2e6502018-01-10 13:51:37 +08001605 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606}
1607
Peter Xueed91a02018-05-04 10:34:52 +08001608/* Notification for newly created mappings */
1609static inline void __mapping_notify_one(struct intel_iommu *iommu,
1610 struct dmar_domain *domain,
1611 unsigned long pfn, unsigned int pages)
1612{
1613 /* It's a non-present to present mapping. Only flush if caching mode */
1614 if (cap_caching_mode(iommu->cap))
1615 iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
1616 else
1617 iommu_flush_write_buffer(iommu);
1618}
1619
Joerg Roedel13cf0172017-08-11 11:40:10 +02001620static void iommu_flush_iova(struct iova_domain *iovad)
1621{
1622 struct dmar_domain *domain;
1623 int idx;
1624
1625 domain = container_of(iovad, struct dmar_domain, iovad);
1626
1627 for_each_domain_iommu(idx, domain) {
1628 struct intel_iommu *iommu = g_iommus[idx];
1629 u16 did = domain->iommu_did[iommu->seq_id];
1630
1631 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
1632
1633 if (!cap_caching_mode(iommu->cap))
1634 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1635 0, MAX_AGAW_PFN_WIDTH);
1636 }
1637}
1638
mark grossf8bab732008-02-08 04:18:38 -08001639static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1640{
1641 u32 pmen;
1642 unsigned long flags;
1643
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001644 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001645 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1646 pmen &= ~DMA_PMEN_EPM;
1647 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1648
1649 /* wait for the protected region status bit to clear */
1650 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1651 readl, !(pmen & DMA_PMEN_PRS), pmen);
1652
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001653 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001654}
1655
Jiang Liu2a41cce2014-07-11 14:19:33 +08001656static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657{
1658 u32 sts;
1659 unsigned long flags;
1660
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001661 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001662 iommu->gcmd |= DMA_GCMD_TE;
1663 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
1665 /* Make sure hardware complete it */
1666 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001667 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001669 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670}
1671
Jiang Liu2a41cce2014-07-11 14:19:33 +08001672static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673{
1674 u32 sts;
1675 unsigned long flag;
1676
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001677 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001678 iommu->gcmd &= ~DMA_GCMD_TE;
1679 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1680
1681 /* Make sure hardware complete it */
1682 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001683 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001685 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686}
1687
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001688
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689static int iommu_init_domains(struct intel_iommu *iommu)
1690{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001691 u32 ndomains, nlongs;
1692 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001693
1694 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001695 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001696 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001697 nlongs = BITS_TO_LONGS(ndomains);
1698
Donald Dutile94a91b502009-08-20 16:51:34 -04001699 spin_lock_init(&iommu->lock);
1700
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001701 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1702 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001703 pr_err("%s: Allocating domain id array failed\n",
1704 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705 return -ENOMEM;
1706 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001707
Wei Yang86f004c2016-05-21 02:41:51 +00001708 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001709 iommu->domains = kzalloc(size, GFP_KERNEL);
1710
1711 if (iommu->domains) {
1712 size = 256 * sizeof(struct dmar_domain *);
1713 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1714 }
1715
1716 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001717 pr_err("%s: Allocating domain array failed\n",
1718 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001719 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001720 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001721 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001722 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723 return -ENOMEM;
1724 }
1725
Joerg Roedel8bf47812015-07-21 10:41:21 +02001726
1727
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001728 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001729 * If Caching mode is set, then invalid translations are tagged
1730 * with domain-id 0, hence we need to pre-allocate it. We also
1731 * use domain-id 0 as a marker for non-allocated domain-id, so
1732 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001733 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001734 set_bit(0, iommu->domain_ids);
1735
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736 return 0;
1737}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001738
Jiang Liuffebeb42014-11-09 22:48:02 +08001739static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001740{
Joerg Roedel29a27712015-07-21 17:17:12 +02001741 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001742 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001743
Joerg Roedel29a27712015-07-21 17:17:12 +02001744 if (!iommu->domains || !iommu->domain_ids)
1745 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001746
Joerg Roedelbea64032016-11-08 15:08:26 +01001747again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001748 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001749 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1750 struct dmar_domain *domain;
1751
1752 if (info->iommu != iommu)
1753 continue;
1754
1755 if (!info->dev || !info->domain)
1756 continue;
1757
1758 domain = info->domain;
1759
Joerg Roedelbea64032016-11-08 15:08:26 +01001760 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001761
Joerg Roedelbea64032016-11-08 15:08:26 +01001762 if (!domain_type_is_vm_or_si(domain)) {
1763 /*
1764 * The domain_exit() function can't be called under
1765 * device_domain_lock, as it takes this lock itself.
1766 * So release the lock here and re-run the loop
1767 * afterwards.
1768 */
1769 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001770 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001771 goto again;
1772 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001774 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001775
1776 if (iommu->gcmd & DMA_GCMD_TE)
1777 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001778}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001779
Jiang Liuffebeb42014-11-09 22:48:02 +08001780static void free_dmar_iommu(struct intel_iommu *iommu)
1781{
1782 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001783 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001784 int i;
1785
1786 for (i = 0; i < elems; i++)
1787 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001788 kfree(iommu->domains);
1789 kfree(iommu->domain_ids);
1790 iommu->domains = NULL;
1791 iommu->domain_ids = NULL;
1792 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001793
Weidong Hand9630fe2008-12-08 11:06:32 +08001794 g_iommus[iommu->seq_id] = NULL;
1795
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001796 /* free context mapping */
1797 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001798
1799#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001800 if (pasid_enabled(iommu)) {
1801 if (ecap_prs(iommu->ecap))
1802 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001803 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001804 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001805#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001806}
1807
Jiang Liuab8dfe22014-07-11 14:19:27 +08001808static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001809{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001810 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811
1812 domain = alloc_domain_mem();
1813 if (!domain)
1814 return NULL;
1815
Jiang Liuab8dfe22014-07-11 14:19:27 +08001816 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001817 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001818 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001819 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001820 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001821
1822 return domain;
1823}
1824
Joerg Roedeld160aca2015-07-22 11:52:53 +02001825/* Must be called with iommu->lock */
1826static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001827 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001828{
Jiang Liu44bde612014-07-11 14:19:29 +08001829 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001830 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001831
Joerg Roedel55d94042015-07-22 16:50:40 +02001832 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001833 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001834
Joerg Roedel29a27712015-07-21 17:17:12 +02001835 domain->iommu_refcnt[iommu->seq_id] += 1;
1836 domain->iommu_count += 1;
1837 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001838 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001839 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1840
1841 if (num >= ndomains) {
1842 pr_err("%s: No free domain ids\n", iommu->name);
1843 domain->iommu_refcnt[iommu->seq_id] -= 1;
1844 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001845 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001846 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001847
Joerg Roedeld160aca2015-07-22 11:52:53 +02001848 set_bit(num, iommu->domain_ids);
1849 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001850
Joerg Roedeld160aca2015-07-22 11:52:53 +02001851 domain->iommu_did[iommu->seq_id] = num;
1852 domain->nid = iommu->node;
1853
Jiang Liufb170fb2014-07-11 14:19:28 +08001854 domain_update_iommu_cap(domain);
1855 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001856
Joerg Roedel55d94042015-07-22 16:50:40 +02001857 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001858}
1859
1860static int domain_detach_iommu(struct dmar_domain *domain,
1861 struct intel_iommu *iommu)
1862{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001863 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001864
Joerg Roedel55d94042015-07-22 16:50:40 +02001865 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001866 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001867
Joerg Roedel29a27712015-07-21 17:17:12 +02001868 domain->iommu_refcnt[iommu->seq_id] -= 1;
1869 count = --domain->iommu_count;
1870 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001871 num = domain->iommu_did[iommu->seq_id];
1872 clear_bit(num, iommu->domain_ids);
1873 set_iommu_domain(iommu, num, NULL);
1874
Jiang Liufb170fb2014-07-11 14:19:28 +08001875 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001876 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001877 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001878
1879 return count;
1880}
1881
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001882static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001883static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884
Joseph Cihula51a63e62011-03-21 11:04:24 -07001885static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001886{
1887 struct pci_dev *pdev = NULL;
1888 struct iova *iova;
1889 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890
Zhen Leiaa3ac942017-09-21 16:52:45 +01001891 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001892
Mark Gross8a443df2008-03-04 14:59:31 -08001893 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1894 &reserved_rbtree_key);
1895
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001896 /* IOAPIC ranges shouldn't be accessed by DMA */
1897 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1898 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001899 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001900 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001901 return -ENODEV;
1902 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903
1904 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1905 for_each_pci_dev(pdev) {
1906 struct resource *r;
1907
1908 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1909 r = &pdev->resource[i];
1910 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1911 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001912 iova = reserve_iova(&reserved_iova_list,
1913 IOVA_PFN(r->start),
1914 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001915 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001916 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001917 return -ENODEV;
1918 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001919 }
1920 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001921 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001922}
1923
1924static void domain_reserve_special_ranges(struct dmar_domain *domain)
1925{
1926 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1927}
1928
1929static inline int guestwidth_to_adjustwidth(int gaw)
1930{
1931 int agaw;
1932 int r = (gaw - 12) % 9;
1933
1934 if (r == 0)
1935 agaw = gaw;
1936 else
1937 agaw = gaw + 9 - r;
1938 if (agaw > 64)
1939 agaw = 64;
1940 return agaw;
1941}
1942
Joerg Roedeldc534b22015-07-22 12:44:02 +02001943static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1944 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001945{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946 int adjust_width, agaw;
1947 unsigned long sagaw;
Joerg Roedel13cf0172017-08-11 11:40:10 +02001948 int err;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949
Zhen Leiaa3ac942017-09-21 16:52:45 +01001950 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel13cf0172017-08-11 11:40:10 +02001951
1952 err = init_iova_flush_queue(&domain->iovad,
1953 iommu_flush_iova, iova_entry_free);
1954 if (err)
1955 return err;
1956
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001957 domain_reserve_special_ranges(domain);
1958
1959 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001960 if (guest_width > cap_mgaw(iommu->cap))
1961 guest_width = cap_mgaw(iommu->cap);
1962 domain->gaw = guest_width;
1963 adjust_width = guestwidth_to_adjustwidth(guest_width);
1964 agaw = width_to_agaw(adjust_width);
1965 sagaw = cap_sagaw(iommu->cap);
1966 if (!test_bit(agaw, &sagaw)) {
1967 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001968 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001969 agaw = find_next_bit(&sagaw, 5, agaw);
1970 if (agaw >= 5)
1971 return -ENODEV;
1972 }
1973 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001974
Weidong Han8e6040972008-12-08 15:49:06 +08001975 if (ecap_coherent(iommu->ecap))
1976 domain->iommu_coherency = 1;
1977 else
1978 domain->iommu_coherency = 0;
1979
Sheng Yang58c610b2009-03-18 15:33:05 +08001980 if (ecap_sc_support(iommu->ecap))
1981 domain->iommu_snooping = 1;
1982 else
1983 domain->iommu_snooping = 0;
1984
David Woodhouse214e39a2014-03-19 10:38:49 +00001985 if (intel_iommu_superpage)
1986 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1987 else
1988 domain->iommu_superpage = 0;
1989
Suresh Siddha4c923d42009-10-02 11:01:24 -07001990 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001991
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001992 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001993 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001994 if (!domain->pgd)
1995 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001996 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001997 return 0;
1998}
1999
2000static void domain_exit(struct dmar_domain *domain)
2001{
David Woodhouseea8ea462014-03-05 17:09:32 +00002002 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003
2004 /* Domain 0 is reserved, so dont process it */
2005 if (!domain)
2006 return;
2007
Joerg Roedeld160aca2015-07-22 11:52:53 +02002008 /* Remove associated devices and clear attached or cached domains */
2009 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002010 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002011 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002012
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002013 /* destroy iovas */
2014 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002015
David Woodhouseea8ea462014-03-05 17:09:32 +00002016 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002017
David Woodhouseea8ea462014-03-05 17:09:32 +00002018 dma_free_pagelist(freelist);
2019
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002020 free_domain_mem(domain);
2021}
2022
David Woodhouse64ae8922014-03-09 12:52:30 -07002023static int domain_context_mapping_one(struct dmar_domain *domain,
2024 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002025 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002026{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002027 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002028 int translation = CONTEXT_TT_MULTI_LEVEL;
2029 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002030 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002031 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002032 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002033 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002034
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002035 WARN_ON(did == 0);
2036
Joerg Roedel28ccce02015-07-21 14:45:31 +02002037 if (hw_pass_through && domain_type_is_si(domain))
2038 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039
2040 pr_debug("Set context mapping for %02x:%02x.%d\n",
2041 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002042
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002043 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002044
Joerg Roedel55d94042015-07-22 16:50:40 +02002045 spin_lock_irqsave(&device_domain_lock, flags);
2046 spin_lock(&iommu->lock);
2047
2048 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002049 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002050 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002051 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002052
Joerg Roedel55d94042015-07-22 16:50:40 +02002053 ret = 0;
2054 if (context_present(context))
2055 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002056
Xunlei Pangaec0e862016-12-05 20:09:07 +08002057 /*
2058 * For kdump cases, old valid entries may be cached due to the
2059 * in-flight DMA and copied pgtable, but there is no unmapping
2060 * behaviour for them, thus we need an explicit cache flush for
2061 * the newly-mapped device. For kdump, at this point, the device
2062 * is supposed to finish reset at its driver probe stage, so no
2063 * in-flight DMA will exist, and we don't need to worry anymore
2064 * hereafter.
2065 */
2066 if (context_copied(context)) {
2067 u16 did_old = context_domain_id(context);
2068
Christos Gkekasb117e032017-10-08 23:33:31 +01002069 if (did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangaec0e862016-12-05 20:09:07 +08002070 iommu->flush.flush_context(iommu, did_old,
2071 (((u16)bus) << 8) | devfn,
2072 DMA_CCMD_MASK_NOBIT,
2073 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002074 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2075 DMA_TLB_DSI_FLUSH);
2076 }
Xunlei Pangaec0e862016-12-05 20:09:07 +08002077 }
2078
Weidong Hanea6606b2008-12-08 23:08:15 +08002079 pgd = domain->pgd;
2080
Joerg Roedelde24e552015-07-21 14:53:04 +02002081 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002082 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002083
Joerg Roedelde24e552015-07-21 14:53:04 +02002084 /*
2085 * Skip top levels of page tables for iommu which has less agaw
2086 * than default. Unnecessary for PT mode.
2087 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002088 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002089 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002090 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002091 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002092 if (!dma_pte_present(pgd))
2093 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002094 }
2095
David Woodhouse64ae8922014-03-09 12:52:30 -07002096 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002097 if (info && info->ats_supported)
2098 translation = CONTEXT_TT_DEV_IOTLB;
2099 else
2100 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002101
Yu Zhao93a23a72009-05-18 13:51:37 +08002102 context_set_address_root(context, virt_to_phys(pgd));
2103 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002104 } else {
2105 /*
2106 * In pass through mode, AW must be programmed to
2107 * indicate the largest AGAW value supported by
2108 * hardware. And ASR is ignored by hardware.
2109 */
2110 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002111 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002112
2113 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002114 context_set_fault_enable(context);
2115 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002116 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002117
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002118 /*
2119 * It's a non-present to present mapping. If hardware doesn't cache
2120 * non-present entry we only need to flush the write-buffer. If the
2121 * _does_ cache non-present entries, then it does so in the special
2122 * domain #0, which we have to flush:
2123 */
2124 if (cap_caching_mode(iommu->cap)) {
2125 iommu->flush.flush_context(iommu, 0,
2126 (((u16)bus) << 8) | devfn,
2127 DMA_CCMD_MASK_NOBIT,
2128 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002129 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002130 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002131 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002132 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002133 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002134
Joerg Roedel55d94042015-07-22 16:50:40 +02002135 ret = 0;
2136
2137out_unlock:
2138 spin_unlock(&iommu->lock);
2139 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002140
Wei Yang5c365d12016-07-13 13:53:21 +00002141 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002142}
2143
Alex Williamson579305f2014-07-03 09:51:43 -06002144struct domain_context_mapping_data {
2145 struct dmar_domain *domain;
2146 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002147};
2148
2149static int domain_context_mapping_cb(struct pci_dev *pdev,
2150 u16 alias, void *opaque)
2151{
2152 struct domain_context_mapping_data *data = opaque;
2153
2154 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002155 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002156}
2157
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002158static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002159domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002160{
David Woodhouse64ae8922014-03-09 12:52:30 -07002161 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002162 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002163 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002164
David Woodhousee1f167f2014-03-09 15:24:46 -07002165 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002166 if (!iommu)
2167 return -ENODEV;
2168
Alex Williamson579305f2014-07-03 09:51:43 -06002169 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002170 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002171
2172 data.domain = domain;
2173 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002174
2175 return pci_for_each_dma_alias(to_pci_dev(dev),
2176 &domain_context_mapping_cb, &data);
2177}
2178
2179static int domain_context_mapped_cb(struct pci_dev *pdev,
2180 u16 alias, void *opaque)
2181{
2182 struct intel_iommu *iommu = opaque;
2183
2184 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002185}
2186
David Woodhousee1f167f2014-03-09 15:24:46 -07002187static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002188{
Weidong Han5331fe62008-12-08 23:00:00 +08002189 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002190 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002191
David Woodhousee1f167f2014-03-09 15:24:46 -07002192 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002193 if (!iommu)
2194 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195
Alex Williamson579305f2014-07-03 09:51:43 -06002196 if (!dev_is_pci(dev))
2197 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002198
Alex Williamson579305f2014-07-03 09:51:43 -06002199 return !pci_for_each_dma_alias(to_pci_dev(dev),
2200 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002201}
2202
Fenghua Yuf5329592009-08-04 15:09:37 -07002203/* Returns a number of VTD pages, but aligned to MM page size */
2204static inline unsigned long aligned_nrpages(unsigned long host_addr,
2205 size_t size)
2206{
2207 host_addr &= ~PAGE_MASK;
2208 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2209}
2210
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002211/* Return largest possible superpage level for a given mapping */
2212static inline int hardware_largepage_caps(struct dmar_domain *domain,
2213 unsigned long iov_pfn,
2214 unsigned long phy_pfn,
2215 unsigned long pages)
2216{
2217 int support, level = 1;
2218 unsigned long pfnmerge;
2219
2220 support = domain->iommu_superpage;
2221
2222 /* To use a large page, the virtual *and* physical addresses
2223 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2224 of them will mean we have to use smaller pages. So just
2225 merge them and check both at once. */
2226 pfnmerge = iov_pfn | phy_pfn;
2227
2228 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2229 pages >>= VTD_STRIDE_SHIFT;
2230 if (!pages)
2231 break;
2232 pfnmerge >>= VTD_STRIDE_SHIFT;
2233 level++;
2234 support--;
2235 }
2236 return level;
2237}
2238
David Woodhouse9051aa02009-06-29 12:30:54 +01002239static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2240 struct scatterlist *sg, unsigned long phys_pfn,
2241 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002242{
2243 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002244 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002245 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002246 unsigned int largepage_lvl = 0;
2247 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002248
Jiang Liu162d1b12014-07-11 14:19:35 +08002249 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002250
2251 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2252 return -EINVAL;
2253
2254 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2255
Jiang Liucc4f14a2014-11-26 09:42:10 +08002256 if (!sg) {
2257 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002258 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2259 }
2260
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002261 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002262 uint64_t tmp;
2263
David Woodhousee1605492009-06-29 11:17:38 +01002264 if (!sg_res) {
Robin Murphy29a90b72017-09-28 15:14:01 +01002265 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2266
Fenghua Yuf5329592009-08-04 15:09:37 -07002267 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphy29a90b72017-09-28 15:14:01 +01002268 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002269 sg->dma_length = sg->length;
Robin Murphy29a90b72017-09-28 15:14:01 +01002270 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002271 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002272 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002273
David Woodhousee1605492009-06-29 11:17:38 +01002274 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002275 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2276
David Woodhouse5cf0a762014-03-19 16:07:49 +00002277 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002278 if (!pte)
2279 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002280 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002281 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002282 unsigned long nr_superpages, end_pfn;
2283
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002284 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002285 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002286
2287 nr_superpages = sg_res / lvl_pages;
2288 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2289
Jiang Liud41a4ad2014-07-11 14:19:34 +08002290 /*
2291 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002292 * removed to make room for superpage(s).
David Dillowbc24c572017-06-28 19:42:23 -07002293 * We're adding new large pages, so make sure
2294 * we don't remove their parent tables.
Jiang Liud41a4ad2014-07-11 14:19:34 +08002295 */
David Dillowbc24c572017-06-28 19:42:23 -07002296 dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
2297 largepage_lvl + 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002298 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002299 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002300 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002301
David Woodhousee1605492009-06-29 11:17:38 +01002302 }
2303 /* We don't need lock here, nobody else
2304 * touches the iova range
2305 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002306 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002307 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002308 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002309 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2310 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002311 if (dumps) {
2312 dumps--;
2313 debug_dma_dump_mappings(NULL);
2314 }
2315 WARN_ON(1);
2316 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002317
2318 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2319
2320 BUG_ON(nr_pages < lvl_pages);
2321 BUG_ON(sg_res < lvl_pages);
2322
2323 nr_pages -= lvl_pages;
2324 iov_pfn += lvl_pages;
2325 phys_pfn += lvl_pages;
2326 pteval += lvl_pages * VTD_PAGE_SIZE;
2327 sg_res -= lvl_pages;
2328
2329 /* If the next PTE would be the first in a new page, then we
2330 need to flush the cache on the entries we've just written.
2331 And then we'll need to recalculate 'pte', so clear it and
2332 let it get set again in the if (!pte) block above.
2333
2334 If we're done (!nr_pages) we need to flush the cache too.
2335
2336 Also if we've been setting superpages, we may need to
2337 recalculate 'pte' and switch back to smaller pages for the
2338 end of the mapping, if the trailing size is not enough to
2339 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002340 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002341 if (!nr_pages || first_pte_in_page(pte) ||
2342 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002343 domain_flush_cache(domain, first_pte,
2344 (void *)pte - (void *)first_pte);
2345 pte = NULL;
2346 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002347
2348 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002349 sg = sg_next(sg);
2350 }
2351 return 0;
2352}
2353
Peter Xu87684fd2018-05-04 10:34:53 +08002354static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2355 struct scatterlist *sg, unsigned long phys_pfn,
2356 unsigned long nr_pages, int prot)
2357{
2358 int ret;
2359 struct intel_iommu *iommu;
2360
2361 /* Do the real mapping first */
2362 ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
2363 if (ret)
2364 return ret;
2365
2366 /* Notify about the new mapping */
2367 if (domain_type_is_vm(domain)) {
2368 /* VM typed domains can have more than one IOMMUs */
2369 int iommu_id;
2370 for_each_domain_iommu(iommu_id, domain) {
2371 iommu = g_iommus[iommu_id];
2372 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2373 }
2374 } else {
2375 /* General domains only have one IOMMU */
2376 iommu = domain_get_iommu(domain);
2377 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2378 }
2379
2380 return 0;
2381}
2382
David Woodhouse9051aa02009-06-29 12:30:54 +01002383static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2384 struct scatterlist *sg, unsigned long nr_pages,
2385 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386{
Peter Xu87684fd2018-05-04 10:34:53 +08002387 return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
David Woodhouse9051aa02009-06-29 12:30:54 +01002388}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002389
David Woodhouse9051aa02009-06-29 12:30:54 +01002390static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2391 unsigned long phys_pfn, unsigned long nr_pages,
2392 int prot)
2393{
Peter Xu87684fd2018-05-04 10:34:53 +08002394 return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002395}
2396
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002397static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002398{
Filippo Sironi50822192017-08-31 10:58:11 +02002399 unsigned long flags;
2400 struct context_entry *context;
2401 u16 did_old;
2402
Weidong Hanc7151a82008-12-08 22:51:37 +08002403 if (!iommu)
2404 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002405
Filippo Sironi50822192017-08-31 10:58:11 +02002406 spin_lock_irqsave(&iommu->lock, flags);
2407 context = iommu_context_addr(iommu, bus, devfn, 0);
2408 if (!context) {
2409 spin_unlock_irqrestore(&iommu->lock, flags);
2410 return;
2411 }
2412 did_old = context_domain_id(context);
2413 context_clear_entry(context);
2414 __iommu_flush_cache(iommu, context, sizeof(*context));
2415 spin_unlock_irqrestore(&iommu->lock, flags);
2416 iommu->flush.flush_context(iommu,
2417 did_old,
2418 (((u16)bus) << 8) | devfn,
2419 DMA_CCMD_MASK_NOBIT,
2420 DMA_CCMD_DEVICE_INVL);
2421 iommu->flush.flush_iotlb(iommu,
2422 did_old,
2423 0,
2424 0,
2425 DMA_TLB_DSI_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002426}
2427
David Woodhouse109b9b02012-05-25 17:43:02 +01002428static inline void unlink_domain_info(struct device_domain_info *info)
2429{
2430 assert_spin_locked(&device_domain_lock);
2431 list_del(&info->link);
2432 list_del(&info->global);
2433 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002434 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002435}
2436
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002437static void domain_remove_dev_info(struct dmar_domain *domain)
2438{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002439 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002440 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002441
2442 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002443 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002444 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002445 spin_unlock_irqrestore(&device_domain_lock, flags);
2446}
2447
2448/*
2449 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002450 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002451 */
David Woodhouse1525a292014-03-06 16:19:30 +00002452static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002453{
2454 struct device_domain_info *info;
2455
2456 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002457 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002458 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002459 return info->domain;
2460 return NULL;
2461}
2462
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002463static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002464dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2465{
2466 struct device_domain_info *info;
2467
2468 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002469 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002470 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002471 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002472
2473 return NULL;
2474}
2475
Joerg Roedel5db31562015-07-22 12:40:43 +02002476static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2477 int bus, int devfn,
2478 struct device *dev,
2479 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002480{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002481 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002482 struct device_domain_info *info;
2483 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002484 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002485
2486 info = alloc_devinfo_mem();
2487 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002488 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002489
Jiang Liu745f2582014-02-19 14:07:26 +08002490 info->bus = bus;
2491 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002492 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2493 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2494 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002495 info->dev = dev;
2496 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002497 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002498
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002499 if (dev && dev_is_pci(dev)) {
2500 struct pci_dev *pdev = to_pci_dev(info->dev);
2501
Gil Kupfercef74402018-05-10 17:56:02 -05002502 if (!pci_ats_disabled() &&
2503 ecap_dev_iotlb_support(iommu->ecap) &&
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002504 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2505 dmar_find_matched_atsr_unit(pdev))
2506 info->ats_supported = 1;
2507
2508 if (ecs_enabled(iommu)) {
2509 if (pasid_enabled(iommu)) {
2510 int features = pci_pasid_features(pdev);
2511 if (features >= 0)
2512 info->pasid_supported = features | 1;
2513 }
2514
2515 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2516 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2517 info->pri_supported = 1;
2518 }
2519 }
2520
Jiang Liu745f2582014-02-19 14:07:26 +08002521 spin_lock_irqsave(&device_domain_lock, flags);
2522 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002523 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002524
2525 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002526 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002527 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002528 if (info2) {
2529 found = info2->domain;
2530 info2->dev = dev;
2531 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002532 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002533
Jiang Liu745f2582014-02-19 14:07:26 +08002534 if (found) {
2535 spin_unlock_irqrestore(&device_domain_lock, flags);
2536 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002537 /* Caller must free the original domain */
2538 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002539 }
2540
Joerg Roedeld160aca2015-07-22 11:52:53 +02002541 spin_lock(&iommu->lock);
2542 ret = domain_attach_iommu(domain, iommu);
2543 spin_unlock(&iommu->lock);
2544
2545 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002546 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302547 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002548 return NULL;
2549 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002550
David Woodhouseb718cd32014-03-09 13:11:33 -07002551 list_add(&info->link, &domain->devices);
2552 list_add(&info->global, &device_domain_list);
2553 if (dev)
2554 dev->archdata.iommu = info;
2555 spin_unlock_irqrestore(&device_domain_lock, flags);
2556
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002557 if (dev && domain_context_mapping(domain, dev)) {
2558 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002559 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002560 return NULL;
2561 }
2562
David Woodhouseb718cd32014-03-09 13:11:33 -07002563 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002564}
2565
Alex Williamson579305f2014-07-03 09:51:43 -06002566static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2567{
2568 *(u16 *)opaque = alias;
2569 return 0;
2570}
2571
Joerg Roedel76208352016-08-25 14:25:12 +02002572static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002573{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002574 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002575 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002576 struct intel_iommu *iommu;
Lu Baolufcc35c62018-05-04 13:08:17 +08002577 u16 dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002578 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002579 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002580
David Woodhouse146922e2014-03-09 15:44:17 -07002581 iommu = device_to_iommu(dev, &bus, &devfn);
2582 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002583 return NULL;
2584
2585 if (dev_is_pci(dev)) {
2586 struct pci_dev *pdev = to_pci_dev(dev);
2587
2588 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2589
2590 spin_lock_irqsave(&device_domain_lock, flags);
2591 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2592 PCI_BUS_NUM(dma_alias),
2593 dma_alias & 0xff);
2594 if (info) {
2595 iommu = info->iommu;
2596 domain = info->domain;
2597 }
2598 spin_unlock_irqrestore(&device_domain_lock, flags);
2599
Joerg Roedel76208352016-08-25 14:25:12 +02002600 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002601 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002602 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002603 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002604
David Woodhouse146922e2014-03-09 15:44:17 -07002605 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002606 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002607 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002608 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002609 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002610 domain_exit(domain);
2611 return NULL;
2612 }
2613
Joerg Roedel76208352016-08-25 14:25:12 +02002614out:
Alex Williamson579305f2014-07-03 09:51:43 -06002615
Joerg Roedel76208352016-08-25 14:25:12 +02002616 return domain;
2617}
2618
2619static struct dmar_domain *set_domain_for_dev(struct device *dev,
2620 struct dmar_domain *domain)
2621{
2622 struct intel_iommu *iommu;
2623 struct dmar_domain *tmp;
2624 u16 req_id, dma_alias;
2625 u8 bus, devfn;
2626
2627 iommu = device_to_iommu(dev, &bus, &devfn);
2628 if (!iommu)
2629 return NULL;
2630
2631 req_id = ((u16)bus << 8) | devfn;
2632
2633 if (dev_is_pci(dev)) {
2634 struct pci_dev *pdev = to_pci_dev(dev);
2635
2636 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2637
2638 /* register PCI DMA alias device */
2639 if (req_id != dma_alias) {
2640 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2641 dma_alias & 0xff, NULL, domain);
2642
2643 if (!tmp || tmp != domain)
2644 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002645 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002646 }
2647
Joerg Roedel5db31562015-07-22 12:40:43 +02002648 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002649 if (!tmp || tmp != domain)
2650 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002651
Joerg Roedel76208352016-08-25 14:25:12 +02002652 return domain;
2653}
2654
2655static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2656{
2657 struct dmar_domain *domain, *tmp;
2658
2659 domain = find_domain(dev);
2660 if (domain)
2661 goto out;
2662
2663 domain = find_or_alloc_domain(dev, gaw);
2664 if (!domain)
2665 goto out;
2666
2667 tmp = set_domain_for_dev(dev, domain);
2668 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002669 domain_exit(domain);
2670 domain = tmp;
2671 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002672
Joerg Roedel76208352016-08-25 14:25:12 +02002673out:
2674
David Woodhouseb718cd32014-03-09 13:11:33 -07002675 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002676}
2677
David Woodhouseb2132032009-06-26 18:50:28 +01002678static int iommu_domain_identity_map(struct dmar_domain *domain,
2679 unsigned long long start,
2680 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002681{
David Woodhousec5395d52009-06-28 16:35:56 +01002682 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2683 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002684
David Woodhousec5395d52009-06-28 16:35:56 +01002685 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2686 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002687 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002688 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689 }
2690
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002691 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002692 /*
2693 * RMRR range might have overlap with physical memory range,
2694 * clear it first
2695 */
David Woodhousec5395d52009-06-28 16:35:56 +01002696 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002697
Peter Xu87684fd2018-05-04 10:34:53 +08002698 return __domain_mapping(domain, first_vpfn, NULL,
2699 first_vpfn, last_vpfn - first_vpfn + 1,
2700 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002701}
2702
Joerg Roedeld66ce542015-09-23 19:00:10 +02002703static int domain_prepare_identity_map(struct device *dev,
2704 struct dmar_domain *domain,
2705 unsigned long long start,
2706 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002707{
David Woodhouse19943b02009-08-04 16:19:20 +01002708 /* For _hardware_ passthrough, don't bother. But for software
2709 passthrough, we do it anyway -- it may indicate a memory
2710 range which is reserved in E820, so which didn't get set
2711 up to start with in si_domain */
2712 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002713 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2714 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002715 return 0;
2716 }
2717
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002718 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2719 dev_name(dev), start, end);
2720
David Woodhouse5595b522009-12-02 09:21:55 +00002721 if (end < start) {
2722 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2723 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2724 dmi_get_system_info(DMI_BIOS_VENDOR),
2725 dmi_get_system_info(DMI_BIOS_VERSION),
2726 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002727 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002728 }
2729
David Woodhouse2ff729f2009-08-26 14:25:41 +01002730 if (end >> agaw_to_width(domain->agaw)) {
2731 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2732 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2733 agaw_to_width(domain->agaw),
2734 dmi_get_system_info(DMI_BIOS_VENDOR),
2735 dmi_get_system_info(DMI_BIOS_VERSION),
2736 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002737 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002738 }
David Woodhouse19943b02009-08-04 16:19:20 +01002739
Joerg Roedeld66ce542015-09-23 19:00:10 +02002740 return iommu_domain_identity_map(domain, start, end);
2741}
2742
2743static int iommu_prepare_identity_map(struct device *dev,
2744 unsigned long long start,
2745 unsigned long long end)
2746{
2747 struct dmar_domain *domain;
2748 int ret;
2749
2750 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2751 if (!domain)
2752 return -ENOMEM;
2753
2754 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002755 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002756 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002757
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002758 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002759}
2760
2761static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002762 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002763{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002764 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002766 return iommu_prepare_identity_map(dev, rmrr->base_address,
2767 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002768}
2769
Suresh Siddhad3f13812011-08-23 17:05:25 -07002770#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002771static inline void iommu_prepare_isa(void)
2772{
2773 struct pci_dev *pdev;
2774 int ret;
2775
2776 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2777 if (!pdev)
2778 return;
2779
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002780 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002781 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002782
2783 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002784 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002785
Yijing Wang9b27e822014-05-20 20:37:52 +08002786 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002787}
2788#else
2789static inline void iommu_prepare_isa(void)
2790{
2791 return;
2792}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002793#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002794
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002795static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002796
Matt Kraai071e1372009-08-23 22:30:22 -07002797static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002798{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002799 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002800
Jiang Liuab8dfe22014-07-11 14:19:27 +08002801 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002802 if (!si_domain)
2803 return -EFAULT;
2804
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002805 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2806 domain_exit(si_domain);
2807 return -EFAULT;
2808 }
2809
Joerg Roedel0dc79712015-07-21 15:40:06 +02002810 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002811
David Woodhouse19943b02009-08-04 16:19:20 +01002812 if (hw)
2813 return 0;
2814
David Woodhousec7ab48d2009-06-26 19:10:36 +01002815 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002816 unsigned long start_pfn, end_pfn;
2817 int i;
2818
2819 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2820 ret = iommu_domain_identity_map(si_domain,
2821 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2822 if (ret)
2823 return ret;
2824 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002825 }
2826
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002827 return 0;
2828}
2829
David Woodhouse9b226622014-03-09 14:03:28 -07002830static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002831{
2832 struct device_domain_info *info;
2833
2834 if (likely(!iommu_identity_mapping))
2835 return 0;
2836
David Woodhouse9b226622014-03-09 14:03:28 -07002837 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002838 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2839 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002840
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002841 return 0;
2842}
2843
Joerg Roedel28ccce02015-07-21 14:45:31 +02002844static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002845{
David Woodhouse0ac72662014-03-09 13:19:22 -07002846 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002847 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002848 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002849
David Woodhouse5913c9b2014-03-09 16:27:31 -07002850 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002851 if (!iommu)
2852 return -ENODEV;
2853
Joerg Roedel5db31562015-07-22 12:40:43 +02002854 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002855 if (ndomain != domain)
2856 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002857
2858 return 0;
2859}
2860
David Woodhouse0b9d9752014-03-09 15:48:15 -07002861static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002862{
2863 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002864 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002865 int i;
2866
Jiang Liu0e242612014-02-19 14:07:34 +08002867 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002868 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002869 /*
2870 * Return TRUE if this RMRR contains the device that
2871 * is passed in.
2872 */
2873 for_each_active_dev_scope(rmrr->devices,
2874 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002875 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002876 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002877 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002878 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002879 }
Jiang Liu0e242612014-02-19 14:07:34 +08002880 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002881 return false;
2882}
2883
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002884/*
2885 * There are a couple cases where we need to restrict the functionality of
2886 * devices associated with RMRRs. The first is when evaluating a device for
2887 * identity mapping because problems exist when devices are moved in and out
2888 * of domains and their respective RMRR information is lost. This means that
2889 * a device with associated RMRRs will never be in a "passthrough" domain.
2890 * The second is use of the device through the IOMMU API. This interface
2891 * expects to have full control of the IOVA space for the device. We cannot
2892 * satisfy both the requirement that RMRR access is maintained and have an
2893 * unencumbered IOVA space. We also have no ability to quiesce the device's
2894 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2895 * We therefore prevent devices associated with an RMRR from participating in
2896 * the IOMMU API, which eliminates them from device assignment.
2897 *
2898 * In both cases we assume that PCI USB devices with RMRRs have them largely
2899 * for historical reasons and that the RMRR space is not actively used post
2900 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002901 *
2902 * The same exception is made for graphics devices, with the requirement that
2903 * any use of the RMRR regions will be torn down before assigning the device
2904 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002905 */
2906static bool device_is_rmrr_locked(struct device *dev)
2907{
2908 if (!device_has_rmrr(dev))
2909 return false;
2910
2911 if (dev_is_pci(dev)) {
2912 struct pci_dev *pdev = to_pci_dev(dev);
2913
David Woodhouse18436af2015-03-25 15:05:47 +00002914 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002915 return false;
2916 }
2917
2918 return true;
2919}
2920
David Woodhouse3bdb2592014-03-09 16:03:08 -07002921static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002922{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002923
David Woodhouse3bdb2592014-03-09 16:03:08 -07002924 if (dev_is_pci(dev)) {
2925 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002926
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002927 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002928 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002929
David Woodhouse3bdb2592014-03-09 16:03:08 -07002930 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2931 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002932
David Woodhouse3bdb2592014-03-09 16:03:08 -07002933 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2934 return 1;
2935
2936 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2937 return 0;
2938
2939 /*
2940 * We want to start off with all devices in the 1:1 domain, and
2941 * take them out later if we find they can't access all of memory.
2942 *
2943 * However, we can't do this for PCI devices behind bridges,
2944 * because all PCI devices behind the same bridge will end up
2945 * with the same source-id on their transactions.
2946 *
2947 * Practically speaking, we can't change things around for these
2948 * devices at run-time, because we can't be sure there'll be no
2949 * DMA transactions in flight for any of their siblings.
2950 *
2951 * So PCI devices (unless they're on the root bus) as well as
2952 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2953 * the 1:1 domain, just in _case_ one of their siblings turns out
2954 * not to be able to map all of memory.
2955 */
2956 if (!pci_is_pcie(pdev)) {
2957 if (!pci_is_root_bus(pdev->bus))
2958 return 0;
2959 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2960 return 0;
2961 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2962 return 0;
2963 } else {
2964 if (device_has_rmrr(dev))
2965 return 0;
2966 }
David Woodhouse6941af22009-07-04 18:24:27 +01002967
David Woodhouse3dfc8132009-07-04 19:11:08 +01002968 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002969 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002970 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002971 * take them out of the 1:1 domain later.
2972 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002973 if (!startup) {
2974 /*
2975 * If the device's dma_mask is less than the system's memory
2976 * size then this is not a candidate for identity mapping.
2977 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002978 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002979
David Woodhouse3bdb2592014-03-09 16:03:08 -07002980 if (dev->coherent_dma_mask &&
2981 dev->coherent_dma_mask < dma_mask)
2982 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002983
David Woodhouse3bdb2592014-03-09 16:03:08 -07002984 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002985 }
David Woodhouse6941af22009-07-04 18:24:27 +01002986
2987 return 1;
2988}
2989
David Woodhousecf04eee2014-03-21 16:49:04 +00002990static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2991{
2992 int ret;
2993
2994 if (!iommu_should_identity_map(dev, 1))
2995 return 0;
2996
Joerg Roedel28ccce02015-07-21 14:45:31 +02002997 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002998 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002999 pr_info("%s identity mapping for device %s\n",
3000 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00003001 else if (ret == -ENODEV)
3002 /* device not associated with an iommu */
3003 ret = 0;
3004
3005 return ret;
3006}
3007
3008
Matt Kraai071e1372009-08-23 22:30:22 -07003009static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003010{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003011 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00003012 struct dmar_drhd_unit *drhd;
3013 struct intel_iommu *iommu;
3014 struct device *dev;
3015 int i;
3016 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003017
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003018 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00003019 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
3020 if (ret)
3021 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003022 }
3023
David Woodhousecf04eee2014-03-21 16:49:04 +00003024 for_each_active_iommu(iommu, drhd)
3025 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
3026 struct acpi_device_physical_node *pn;
3027 struct acpi_device *adev;
3028
3029 if (dev->bus != &acpi_bus_type)
3030 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02003031
David Woodhousecf04eee2014-03-21 16:49:04 +00003032 adev= to_acpi_device(dev);
3033 mutex_lock(&adev->physical_node_lock);
3034 list_for_each_entry(pn, &adev->physical_node_list, node) {
3035 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
3036 if (ret)
3037 break;
3038 }
3039 mutex_unlock(&adev->physical_node_lock);
3040 if (ret)
3041 return ret;
3042 }
3043
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003044 return 0;
3045}
3046
Jiang Liuffebeb42014-11-09 22:48:02 +08003047static void intel_iommu_init_qi(struct intel_iommu *iommu)
3048{
3049 /*
3050 * Start from the sane iommu hardware state.
3051 * If the queued invalidation is already initialized by us
3052 * (for example, while enabling interrupt-remapping) then
3053 * we got the things already rolling from a sane state.
3054 */
3055 if (!iommu->qi) {
3056 /*
3057 * Clear any previous faults.
3058 */
3059 dmar_fault(-1, iommu);
3060 /*
3061 * Disable queued invalidation if supported and already enabled
3062 * before OS handover.
3063 */
3064 dmar_disable_qi(iommu);
3065 }
3066
3067 if (dmar_enable_qi(iommu)) {
3068 /*
3069 * Queued Invalidate not enabled, use Register Based Invalidate
3070 */
3071 iommu->flush.flush_context = __iommu_flush_context;
3072 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003073 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003074 iommu->name);
3075 } else {
3076 iommu->flush.flush_context = qi_flush_context;
3077 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003078 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003079 }
3080}
3081
Joerg Roedel091d42e2015-06-12 11:56:10 +02003082static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003083 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003084 struct context_entry **tbl,
3085 int bus, bool ext)
3086{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003087 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003088 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003089 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003090 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003091 phys_addr_t old_ce_phys;
3092
3093 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003094 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003095
3096 for (devfn = 0; devfn < 256; devfn++) {
3097 /* First calculate the correct index */
3098 idx = (ext ? devfn * 2 : devfn) % 256;
3099
3100 if (idx == 0) {
3101 /* First save what we may have and clean up */
3102 if (new_ce) {
3103 tbl[tbl_idx] = new_ce;
3104 __iommu_flush_cache(iommu, new_ce,
3105 VTD_PAGE_SIZE);
3106 pos = 1;
3107 }
3108
3109 if (old_ce)
3110 iounmap(old_ce);
3111
3112 ret = 0;
3113 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003114 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003115 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003116 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003117
3118 if (!old_ce_phys) {
3119 if (ext && devfn == 0) {
3120 /* No LCTP, try UCTP */
3121 devfn = 0x7f;
3122 continue;
3123 } else {
3124 goto out;
3125 }
3126 }
3127
3128 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003129 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3130 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003131 if (!old_ce)
3132 goto out;
3133
3134 new_ce = alloc_pgtable_page(iommu->node);
3135 if (!new_ce)
3136 goto out_unmap;
3137
3138 ret = 0;
3139 }
3140
3141 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003142 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003143
Joerg Roedelcf484d02015-06-12 12:21:46 +02003144 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003145 continue;
3146
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003147 did = context_domain_id(&ce);
3148 if (did >= 0 && did < cap_ndoms(iommu->cap))
3149 set_bit(did, iommu->domain_ids);
3150
Joerg Roedelcf484d02015-06-12 12:21:46 +02003151 /*
3152 * We need a marker for copied context entries. This
3153 * marker needs to work for the old format as well as
3154 * for extended context entries.
3155 *
3156 * Bit 67 of the context entry is used. In the old
3157 * format this bit is available to software, in the
3158 * extended format it is the PGE bit, but PGE is ignored
3159 * by HW if PASIDs are disabled (and thus still
3160 * available).
3161 *
3162 * So disable PASIDs first and then mark the entry
3163 * copied. This means that we don't copy PASID
3164 * translations from the old kernel, but this is fine as
3165 * faults there are not fatal.
3166 */
3167 context_clear_pasid_enable(&ce);
3168 context_set_copied(&ce);
3169
Joerg Roedel091d42e2015-06-12 11:56:10 +02003170 new_ce[idx] = ce;
3171 }
3172
3173 tbl[tbl_idx + pos] = new_ce;
3174
3175 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3176
3177out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003178 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003179
3180out:
3181 return ret;
3182}
3183
3184static int copy_translation_tables(struct intel_iommu *iommu)
3185{
3186 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003187 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003188 phys_addr_t old_rt_phys;
3189 int ctxt_table_entries;
3190 unsigned long flags;
3191 u64 rtaddr_reg;
3192 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003193 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003194
3195 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3196 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003197 new_ext = !!ecap_ecs(iommu->ecap);
3198
3199 /*
3200 * The RTT bit can only be changed when translation is disabled,
3201 * but disabling translation means to open a window for data
3202 * corruption. So bail out and don't copy anything if we would
3203 * have to change the bit.
3204 */
3205 if (new_ext != ext)
3206 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003207
3208 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3209 if (!old_rt_phys)
3210 return -EINVAL;
3211
Dan Williamsdfddb962015-10-09 18:16:46 -04003212 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003213 if (!old_rt)
3214 return -ENOMEM;
3215
3216 /* This is too big for the stack - allocate it from slab */
3217 ctxt_table_entries = ext ? 512 : 256;
3218 ret = -ENOMEM;
Kees Cook6396bb22018-06-12 14:03:40 -07003219 ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003220 if (!ctxt_tbls)
3221 goto out_unmap;
3222
3223 for (bus = 0; bus < 256; bus++) {
3224 ret = copy_context_table(iommu, &old_rt[bus],
3225 ctxt_tbls, bus, ext);
3226 if (ret) {
3227 pr_err("%s: Failed to copy context table for bus %d\n",
3228 iommu->name, bus);
3229 continue;
3230 }
3231 }
3232
3233 spin_lock_irqsave(&iommu->lock, flags);
3234
3235 /* Context tables are copied, now write them to the root_entry table */
3236 for (bus = 0; bus < 256; bus++) {
3237 int idx = ext ? bus * 2 : bus;
3238 u64 val;
3239
3240 if (ctxt_tbls[idx]) {
3241 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3242 iommu->root_entry[bus].lo = val;
3243 }
3244
3245 if (!ext || !ctxt_tbls[idx + 1])
3246 continue;
3247
3248 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3249 iommu->root_entry[bus].hi = val;
3250 }
3251
3252 spin_unlock_irqrestore(&iommu->lock, flags);
3253
3254 kfree(ctxt_tbls);
3255
3256 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3257
3258 ret = 0;
3259
3260out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003261 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003262
3263 return ret;
3264}
3265
Joseph Cihulab7792602011-05-03 00:08:37 -07003266static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003267{
3268 struct dmar_drhd_unit *drhd;
3269 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003270 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003271 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003272 struct intel_iommu *iommu;
Joerg Roedel13cf0172017-08-11 11:40:10 +02003273 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003274
3275 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003276 * for each drhd
3277 * allocate root
3278 * initialize and program root entry to not present
3279 * endfor
3280 */
3281 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003282 /*
3283 * lock not needed as this is only incremented in the single
3284 * threaded kernel __init code path all other access are read
3285 * only
3286 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003287 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003288 g_num_of_iommus++;
3289 continue;
3290 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003291 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003292 }
3293
Jiang Liuffebeb42014-11-09 22:48:02 +08003294 /* Preallocate enough resources for IOMMU hot-addition */
3295 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3296 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3297
Weidong Hand9630fe2008-12-08 11:06:32 +08003298 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3299 GFP_KERNEL);
3300 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003301 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003302 ret = -ENOMEM;
3303 goto error;
3304 }
3305
Jiang Liu7c919772014-01-06 14:18:18 +08003306 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003307 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003308
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003309 intel_iommu_init_qi(iommu);
3310
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003311 ret = iommu_init_domains(iommu);
3312 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003313 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003314
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003315 init_translation_status(iommu);
3316
Joerg Roedel091d42e2015-06-12 11:56:10 +02003317 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3318 iommu_disable_translation(iommu);
3319 clear_translation_pre_enabled(iommu);
3320 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3321 iommu->name);
3322 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003323
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003324 /*
3325 * TBD:
3326 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003327 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003328 */
3329 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003330 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003331 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003332
Joerg Roedel091d42e2015-06-12 11:56:10 +02003333 if (translation_pre_enabled(iommu)) {
3334 pr_info("Translation already enabled - trying to copy translation structures\n");
3335
3336 ret = copy_translation_tables(iommu);
3337 if (ret) {
3338 /*
3339 * We found the IOMMU with translation
3340 * enabled - but failed to copy over the
3341 * old root-entry table. Try to proceed
3342 * by disabling translation now and
3343 * allocating a clean root-entry table.
3344 * This might cause DMAR faults, but
3345 * probably the dump will still succeed.
3346 */
3347 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3348 iommu->name);
3349 iommu_disable_translation(iommu);
3350 clear_translation_pre_enabled(iommu);
3351 } else {
3352 pr_info("Copied translation tables from previous kernel for %s\n",
3353 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003354 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003355 }
3356 }
3357
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003358 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003359 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003360#ifdef CONFIG_INTEL_IOMMU_SVM
3361 if (pasid_enabled(iommu))
3362 intel_svm_alloc_pasid_tables(iommu);
3363#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003364 }
3365
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003366 /*
3367 * Now that qi is enabled on all iommus, set the root entry and flush
3368 * caches. This is required on some Intel X58 chipsets, otherwise the
3369 * flush_context function will loop forever and the boot hangs.
3370 */
3371 for_each_active_iommu(iommu, drhd) {
3372 iommu_flush_write_buffer(iommu);
3373 iommu_set_root_entry(iommu);
3374 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3375 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3376 }
3377
David Woodhouse19943b02009-08-04 16:19:20 +01003378 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003379 iommu_identity_mapping |= IDENTMAP_ALL;
3380
Suresh Siddhad3f13812011-08-23 17:05:25 -07003381#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003382 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003383#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003384
Ashok Raj21e722c2017-01-30 09:39:53 -08003385 check_tylersburg_isoch();
3386
Joerg Roedel86080cc2015-06-12 12:27:16 +02003387 if (iommu_identity_mapping) {
3388 ret = si_domain_init(hw_pass_through);
3389 if (ret)
3390 goto free_iommu;
3391 }
3392
David Woodhousee0fc7e02009-09-30 09:12:17 -07003393
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003394 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003395 * If we copied translations from a previous kernel in the kdump
3396 * case, we can not assign the devices to domains now, as that
3397 * would eliminate the old mappings. So skip this part and defer
3398 * the assignment to device driver initialization time.
3399 */
3400 if (copied_tables)
3401 goto domains_done;
3402
3403 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003404 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003405 * identity mappings for rmrr, gfx, and isa and may fall back to static
3406 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003407 */
David Woodhouse19943b02009-08-04 16:19:20 +01003408 if (iommu_identity_mapping) {
3409 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3410 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003411 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003412 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003413 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003414 }
David Woodhouse19943b02009-08-04 16:19:20 +01003415 /*
3416 * For each rmrr
3417 * for each dev attached to rmrr
3418 * do
3419 * locate drhd for dev, alloc domain for dev
3420 * allocate free domain
3421 * allocate page table entries for rmrr
3422 * if context not allocated for bus
3423 * allocate and init context
3424 * set present in root table for this bus
3425 * init context with domain, translation etc
3426 * endfor
3427 * endfor
3428 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003429 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003430 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003431 /* some BIOS lists non-exist devices in DMAR table. */
3432 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003433 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003434 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003435 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003436 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003437 }
3438 }
3439
3440 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003441
Joerg Roedela87f4912015-06-12 12:32:54 +02003442domains_done:
3443
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003444 /*
3445 * for each drhd
3446 * enable fault log
3447 * global invalidate context cache
3448 * global invalidate iotlb
3449 * enable translation
3450 */
Jiang Liu7c919772014-01-06 14:18:18 +08003451 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003452 if (drhd->ignored) {
3453 /*
3454 * we always have to disable PMRs or DMA may fail on
3455 * this device
3456 */
3457 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003458 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003459 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003460 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003461
3462 iommu_flush_write_buffer(iommu);
3463
David Woodhousea222a7f2015-10-07 23:35:18 +01003464#ifdef CONFIG_INTEL_IOMMU_SVM
3465 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3466 ret = intel_svm_enable_prq(iommu);
3467 if (ret)
3468 goto free_iommu;
3469 }
3470#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003471 ret = dmar_set_interrupt(iommu);
3472 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003473 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003474
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003475 if (!translation_pre_enabled(iommu))
3476 iommu_enable_translation(iommu);
3477
David Woodhouseb94996c2009-09-19 15:28:12 -07003478 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003479 }
3480
3481 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003482
3483free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003484 for_each_active_iommu(iommu, drhd) {
3485 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003486 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003487 }
Joerg Roedel13cf0172017-08-11 11:40:10 +02003488
Weidong Hand9630fe2008-12-08 11:06:32 +08003489 kfree(g_iommus);
Joerg Roedel13cf0172017-08-11 11:40:10 +02003490
Jiang Liu989d51f2014-02-19 14:07:21 +08003491error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003492 return ret;
3493}
3494
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003495/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003496static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003497 struct dmar_domain *domain,
3498 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003499{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003500 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003501
David Woodhouse875764d2009-06-28 21:20:51 +01003502 /* Restrict dma_mask to the width that the iommu can handle */
3503 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003504 /* Ensure we reserve the whole size-aligned region */
3505 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003506
3507 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003508 /*
3509 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003510 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003511 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003512 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003513 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003514 IOVA_PFN(DMA_BIT_MASK(32)), false);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003515 if (iova_pfn)
3516 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003517 }
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003518 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3519 IOVA_PFN(dma_mask), true);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003520 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003521 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003522 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003523 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003524 }
3525
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003526 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003527}
3528
Peter Xub316d022017-05-22 18:28:51 +08003529static struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003530{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003531 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003532 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003533 struct device *i_dev;
3534 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003535
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003536 domain = find_domain(dev);
3537 if (domain)
3538 goto out;
3539
3540 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3541 if (!domain)
3542 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003543
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003544 /* We have a new domain - setup possible RMRRs for the device */
3545 rcu_read_lock();
3546 for_each_rmrr_units(rmrr) {
3547 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3548 i, i_dev) {
3549 if (i_dev != dev)
3550 continue;
3551
3552 ret = domain_prepare_identity_map(dev, domain,
3553 rmrr->base_address,
3554 rmrr->end_address);
3555 if (ret)
3556 dev_err(dev, "Mapping reserved region failed\n");
3557 }
3558 }
3559 rcu_read_unlock();
3560
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003561 tmp = set_domain_for_dev(dev, domain);
3562 if (!tmp || domain != tmp) {
3563 domain_exit(domain);
3564 domain = tmp;
3565 }
3566
3567out:
3568
3569 if (!domain)
3570 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3571
3572
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003573 return domain;
3574}
3575
David Woodhouseecb509e2014-03-09 16:29:55 -07003576/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003577static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003578{
3579 int found;
3580
David Woodhouse3d891942014-03-06 15:59:26 +00003581 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003582 return 1;
3583
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003584 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003585 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003586
David Woodhouse9b226622014-03-09 14:03:28 -07003587 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003588 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003589 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003590 return 1;
3591 else {
3592 /*
3593 * 32 bit DMA is removed from si_domain and fall back
3594 * to non-identity mapping.
3595 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003596 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003597 pr_info("32bit %s uses non-identity mapping\n",
3598 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003599 return 0;
3600 }
3601 } else {
3602 /*
3603 * In case of a detached 64 bit DMA device from vm, the device
3604 * is put into si_domain for identity mapping.
3605 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003606 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003607 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003608 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003609 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003610 pr_info("64bit %s uses identity mapping\n",
3611 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003612 return 1;
3613 }
3614 }
3615 }
3616
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003617 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003618}
3619
David Woodhouse5040a912014-03-09 16:14:00 -07003620static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003621 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003622{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003623 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003624 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003625 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003626 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003627 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003628 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003629 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003630
3631 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003632
David Woodhouse5040a912014-03-09 16:14:00 -07003633 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003634 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003635
David Woodhouse5040a912014-03-09 16:14:00 -07003636 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003637 if (!domain)
3638 return 0;
3639
Weidong Han8c11e792008-12-08 15:29:22 +08003640 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003641 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003642
Omer Peleg2aac6302016-04-20 11:33:57 +03003643 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3644 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003645 goto error;
3646
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003647 /*
3648 * Check if DMAR supports zero-length reads on write only
3649 * mappings..
3650 */
3651 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003652 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003653 prot |= DMA_PTE_READ;
3654 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3655 prot |= DMA_PTE_WRITE;
3656 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003657 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003658 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003659 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003660 * is not a big problem
3661 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003662 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003663 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003664 if (ret)
3665 goto error;
3666
Omer Peleg2aac6302016-04-20 11:33:57 +03003667 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003668 start_paddr += paddr & ~PAGE_MASK;
3669 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003670
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003671error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003672 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003673 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003674 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003675 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003676 return 0;
3677}
3678
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003679static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3680 unsigned long offset, size_t size,
3681 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003682 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003683{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003684 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003685 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003686}
3687
Omer Peleg769530e2016-04-20 11:33:25 +03003688static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003689{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003690 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003691 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003692 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003693 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003694 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003695 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003696
David Woodhouse73676832009-07-04 14:08:36 +01003697 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003698 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003699
David Woodhouse1525a292014-03-06 16:19:30 +00003700 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003701 BUG_ON(!domain);
3702
Weidong Han8c11e792008-12-08 15:29:22 +08003703 iommu = domain_get_iommu(domain);
3704
Omer Peleg2aac6302016-04-20 11:33:57 +03003705 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003706
Omer Peleg769530e2016-04-20 11:33:25 +03003707 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003708 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003709 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003710
David Woodhoused794dc92009-06-28 00:27:49 +01003711 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003712 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003713
David Woodhouseea8ea462014-03-05 17:09:32 +00003714 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003715
mark gross5e0d2a62008-03-04 15:22:08 -08003716 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003717 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003718 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003719 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003720 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003721 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003722 } else {
Joerg Roedel13cf0172017-08-11 11:40:10 +02003723 queue_iova(&domain->iovad, iova_pfn, nrpages,
3724 (unsigned long)freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003725 /*
3726 * queue up the release of the unmap to save the 1/6th of the
3727 * cpu used up by the iotlb flush operation...
3728 */
mark gross5e0d2a62008-03-04 15:22:08 -08003729 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003730}
3731
Jiang Liud41a4ad2014-07-11 14:19:34 +08003732static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3733 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003734 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003735{
Omer Peleg769530e2016-04-20 11:33:25 +03003736 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003737}
3738
David Woodhouse5040a912014-03-09 16:14:00 -07003739static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003740 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003741 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003742{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003743 struct page *page = NULL;
3744 int order;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003745
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003746 size = PAGE_ALIGN(size);
3747 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003748
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003749 if (!iommu_no_mapping(dev))
3750 flags &= ~(GFP_DMA | GFP_DMA32);
3751 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3752 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3753 flags |= GFP_DMA;
3754 else
3755 flags |= GFP_DMA32;
3756 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003757
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003758 if (gfpflags_allow_blocking(flags)) {
3759 unsigned int count = size >> PAGE_SHIFT;
3760
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07003761 page = dma_alloc_from_contiguous(dev, count, order,
3762 flags & __GFP_NOWARN);
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003763 if (page && iommu_no_mapping(dev) &&
3764 page_to_phys(page) + size > dev->coherent_dma_mask) {
3765 dma_release_from_contiguous(dev, page, count);
3766 page = NULL;
3767 }
3768 }
3769
3770 if (!page)
3771 page = alloc_pages(flags, order);
3772 if (!page)
3773 return NULL;
3774 memset(page_address(page), 0, size);
3775
3776 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3777 DMA_BIDIRECTIONAL,
3778 dev->coherent_dma_mask);
3779 if (*dma_handle)
3780 return page_address(page);
3781 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3782 __free_pages(page, order);
3783
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003784 return NULL;
3785}
3786
David Woodhouse5040a912014-03-09 16:14:00 -07003787static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003788 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003789{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003790 int order;
3791 struct page *page = virt_to_page(vaddr);
3792
3793 size = PAGE_ALIGN(size);
3794 order = get_order(size);
3795
3796 intel_unmap(dev, dma_handle, size);
3797 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3798 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003799}
3800
David Woodhouse5040a912014-03-09 16:14:00 -07003801static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003802 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003803 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003804{
Omer Peleg769530e2016-04-20 11:33:25 +03003805 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3806 unsigned long nrpages = 0;
3807 struct scatterlist *sg;
3808 int i;
3809
3810 for_each_sg(sglist, sg, nelems, i) {
3811 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3812 }
3813
3814 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003815}
3816
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003817static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003818 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003819{
3820 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003821 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003822
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003823 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003824 BUG_ON(!sg_page(sg));
Robin Murphy29a90b72017-09-28 15:14:01 +01003825 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003826 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003827 }
3828 return nelems;
3829}
3830
David Woodhouse5040a912014-03-09 16:14:00 -07003831static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003832 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003833{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003834 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003835 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003836 size_t size = 0;
3837 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003838 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003839 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003840 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003841 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003842 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003843
3844 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003845 if (iommu_no_mapping(dev))
3846 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003847
David Woodhouse5040a912014-03-09 16:14:00 -07003848 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003849 if (!domain)
3850 return 0;
3851
Weidong Han8c11e792008-12-08 15:29:22 +08003852 iommu = domain_get_iommu(domain);
3853
David Woodhouseb536d242009-06-28 14:49:31 +01003854 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003855 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856
Omer Peleg2aac6302016-04-20 11:33:57 +03003857 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003858 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003859 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003860 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003861 return 0;
3862 }
3863
3864 /*
3865 * Check if DMAR supports zero-length reads on write only
3866 * mappings..
3867 */
3868 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003869 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003870 prot |= DMA_PTE_READ;
3871 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3872 prot |= DMA_PTE_WRITE;
3873
Omer Peleg2aac6302016-04-20 11:33:57 +03003874 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003875
Fenghua Yuf5329592009-08-04 15:09:37 -07003876 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003877 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003878 dma_pte_free_pagetable(domain, start_vpfn,
David Dillowbc24c572017-06-28 19:42:23 -07003879 start_vpfn + size - 1,
3880 agaw_to_level(domain->agaw) + 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003881 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003882 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003883 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003884
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003885 return nelems;
3886}
3887
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003888static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3889{
3890 return !dma_addr;
3891}
3892
Arvind Yadav01e19322017-06-28 16:39:32 +05303893const struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003894 .alloc = intel_alloc_coherent,
3895 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003896 .map_sg = intel_map_sg,
3897 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003898 .map_page = intel_map_page,
3899 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003900 .mapping_error = intel_mapping_error,
Christoph Hellwig5860acc2017-05-22 11:38:27 +02003901#ifdef CONFIG_X86
Christoph Hellwigfec777c2018-03-19 11:38:15 +01003902 .dma_supported = dma_direct_supported,
Christoph Hellwig5860acc2017-05-22 11:38:27 +02003903#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003904};
3905
3906static inline int iommu_domain_cache_init(void)
3907{
3908 int ret = 0;
3909
3910 iommu_domain_cache = kmem_cache_create("iommu_domain",
3911 sizeof(struct dmar_domain),
3912 0,
3913 SLAB_HWCACHE_ALIGN,
3914
3915 NULL);
3916 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003917 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003918 ret = -ENOMEM;
3919 }
3920
3921 return ret;
3922}
3923
3924static inline int iommu_devinfo_cache_init(void)
3925{
3926 int ret = 0;
3927
3928 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3929 sizeof(struct device_domain_info),
3930 0,
3931 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003932 NULL);
3933 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003934 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003935 ret = -ENOMEM;
3936 }
3937
3938 return ret;
3939}
3940
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003941static int __init iommu_init_mempool(void)
3942{
3943 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003944 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003945 if (ret)
3946 return ret;
3947
3948 ret = iommu_domain_cache_init();
3949 if (ret)
3950 goto domain_error;
3951
3952 ret = iommu_devinfo_cache_init();
3953 if (!ret)
3954 return ret;
3955
3956 kmem_cache_destroy(iommu_domain_cache);
3957domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003958 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959
3960 return -ENOMEM;
3961}
3962
3963static void __init iommu_exit_mempool(void)
3964{
3965 kmem_cache_destroy(iommu_devinfo_cache);
3966 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003967 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003968}
3969
Dan Williams556ab452010-07-23 15:47:56 -07003970static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3971{
3972 struct dmar_drhd_unit *drhd;
3973 u32 vtbar;
3974 int rc;
3975
3976 /* We know that this device on this chipset has its own IOMMU.
3977 * If we find it under a different IOMMU, then the BIOS is lying
3978 * to us. Hope that the IOMMU for this device is actually
3979 * disabled, and it needs no translation...
3980 */
3981 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3982 if (rc) {
3983 /* "can't" happen */
3984 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3985 return;
3986 }
3987 vtbar &= 0xffff0000;
3988
3989 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3990 drhd = dmar_find_matched_drhd_unit(pdev);
3991 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3992 TAINT_FIRMWARE_WORKAROUND,
3993 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3994 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3995}
3996DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3997
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003998static void __init init_no_remapping_devices(void)
3999{
4000 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004001 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004002 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004003
4004 for_each_drhd_unit(drhd) {
4005 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004006 for_each_active_dev_scope(drhd->devices,
4007 drhd->devices_cnt, i, dev)
4008 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004009 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004010 if (i == drhd->devices_cnt)
4011 drhd->ignored = 1;
4012 }
4013 }
4014
Jiang Liu7c919772014-01-06 14:18:18 +08004015 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004016 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004017 continue;
4018
Jiang Liub683b232014-02-19 14:07:32 +08004019 for_each_active_dev_scope(drhd->devices,
4020 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004021 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004022 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004023 if (i < drhd->devices_cnt)
4024 continue;
4025
David Woodhousec0771df2011-10-14 20:59:46 +01004026 /* This IOMMU has *only* gfx devices. Either bypass it or
4027 set the gfx_mapped flag, as appropriate */
4028 if (dmar_map_gfx) {
4029 intel_iommu_gfx_mapped = 1;
4030 } else {
4031 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004032 for_each_active_dev_scope(drhd->devices,
4033 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004034 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004035 }
4036 }
4037}
4038
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004039#ifdef CONFIG_SUSPEND
4040static int init_iommu_hw(void)
4041{
4042 struct dmar_drhd_unit *drhd;
4043 struct intel_iommu *iommu = NULL;
4044
4045 for_each_active_iommu(iommu, drhd)
4046 if (iommu->qi)
4047 dmar_reenable_qi(iommu);
4048
Joseph Cihulab7792602011-05-03 00:08:37 -07004049 for_each_iommu(iommu, drhd) {
4050 if (drhd->ignored) {
4051 /*
4052 * we always have to disable PMRs or DMA may fail on
4053 * this device
4054 */
4055 if (force_on)
4056 iommu_disable_protect_mem_regions(iommu);
4057 continue;
4058 }
4059
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004060 iommu_flush_write_buffer(iommu);
4061
4062 iommu_set_root_entry(iommu);
4063
4064 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004065 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004066 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4067 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004068 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004069 }
4070
4071 return 0;
4072}
4073
4074static void iommu_flush_all(void)
4075{
4076 struct dmar_drhd_unit *drhd;
4077 struct intel_iommu *iommu;
4078
4079 for_each_active_iommu(iommu, drhd) {
4080 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004081 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004082 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004083 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004084 }
4085}
4086
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004087static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004088{
4089 struct dmar_drhd_unit *drhd;
4090 struct intel_iommu *iommu = NULL;
4091 unsigned long flag;
4092
4093 for_each_active_iommu(iommu, drhd) {
Kees Cook6396bb22018-06-12 14:03:40 -07004094 iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004095 GFP_ATOMIC);
4096 if (!iommu->iommu_state)
4097 goto nomem;
4098 }
4099
4100 iommu_flush_all();
4101
4102 for_each_active_iommu(iommu, drhd) {
4103 iommu_disable_translation(iommu);
4104
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004105 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004106
4107 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4108 readl(iommu->reg + DMAR_FECTL_REG);
4109 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4110 readl(iommu->reg + DMAR_FEDATA_REG);
4111 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4112 readl(iommu->reg + DMAR_FEADDR_REG);
4113 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4114 readl(iommu->reg + DMAR_FEUADDR_REG);
4115
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004116 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004117 }
4118 return 0;
4119
4120nomem:
4121 for_each_active_iommu(iommu, drhd)
4122 kfree(iommu->iommu_state);
4123
4124 return -ENOMEM;
4125}
4126
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004127static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004128{
4129 struct dmar_drhd_unit *drhd;
4130 struct intel_iommu *iommu = NULL;
4131 unsigned long flag;
4132
4133 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004134 if (force_on)
4135 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4136 else
4137 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004138 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004139 }
4140
4141 for_each_active_iommu(iommu, drhd) {
4142
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004143 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004144
4145 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4146 iommu->reg + DMAR_FECTL_REG);
4147 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4148 iommu->reg + DMAR_FEDATA_REG);
4149 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4150 iommu->reg + DMAR_FEADDR_REG);
4151 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4152 iommu->reg + DMAR_FEUADDR_REG);
4153
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004154 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004155 }
4156
4157 for_each_active_iommu(iommu, drhd)
4158 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004159}
4160
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004161static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004162 .resume = iommu_resume,
4163 .suspend = iommu_suspend,
4164};
4165
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004166static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004167{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004168 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004169}
4170
4171#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004172static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004173#endif /* CONFIG_PM */
4174
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004175
Jiang Liuc2a0b532014-11-09 22:47:56 +08004176int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004177{
4178 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004179 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004180 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004181 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004182
4183 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4184 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004185 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004186
4187 rmrru->hdr = header;
4188 rmrr = (struct acpi_dmar_reserved_memory *)header;
4189 rmrru->base_address = rmrr->base_address;
4190 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004191
4192 length = rmrr->end_address - rmrr->base_address + 1;
4193 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4194 IOMMU_RESV_DIRECT);
4195 if (!rmrru->resv)
4196 goto free_rmrru;
4197
Jiang Liu2e455282014-02-19 14:07:36 +08004198 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4199 ((void *)rmrr) + rmrr->header.length,
4200 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004201 if (rmrru->devices_cnt && rmrru->devices == NULL)
4202 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004203
Jiang Liu2e455282014-02-19 14:07:36 +08004204 list_add(&rmrru->list, &dmar_rmrr_units);
4205
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004206 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004207free_all:
4208 kfree(rmrru->resv);
4209free_rmrru:
4210 kfree(rmrru);
4211out:
4212 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004213}
4214
Jiang Liu6b197242014-11-09 22:47:58 +08004215static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4216{
4217 struct dmar_atsr_unit *atsru;
4218 struct acpi_dmar_atsr *tmp;
4219
4220 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4221 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4222 if (atsr->segment != tmp->segment)
4223 continue;
4224 if (atsr->header.length != tmp->header.length)
4225 continue;
4226 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4227 return atsru;
4228 }
4229
4230 return NULL;
4231}
4232
4233int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004234{
4235 struct acpi_dmar_atsr *atsr;
4236 struct dmar_atsr_unit *atsru;
4237
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004238 if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
Jiang Liu6b197242014-11-09 22:47:58 +08004239 return 0;
4240
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004241 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004242 atsru = dmar_find_atsr(atsr);
4243 if (atsru)
4244 return 0;
4245
4246 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004247 if (!atsru)
4248 return -ENOMEM;
4249
Jiang Liu6b197242014-11-09 22:47:58 +08004250 /*
4251 * If memory is allocated from slab by ACPI _DSM method, we need to
4252 * copy the memory content because the memory buffer will be freed
4253 * on return.
4254 */
4255 atsru->hdr = (void *)(atsru + 1);
4256 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004257 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004258 if (!atsru->include_all) {
4259 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4260 (void *)atsr + atsr->header.length,
4261 &atsru->devices_cnt);
4262 if (atsru->devices_cnt && atsru->devices == NULL) {
4263 kfree(atsru);
4264 return -ENOMEM;
4265 }
4266 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004267
Jiang Liu0e242612014-02-19 14:07:34 +08004268 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004269
4270 return 0;
4271}
4272
Jiang Liu9bdc5312014-01-06 14:18:27 +08004273static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4274{
4275 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4276 kfree(atsru);
4277}
4278
Jiang Liu6b197242014-11-09 22:47:58 +08004279int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4280{
4281 struct acpi_dmar_atsr *atsr;
4282 struct dmar_atsr_unit *atsru;
4283
4284 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4285 atsru = dmar_find_atsr(atsr);
4286 if (atsru) {
4287 list_del_rcu(&atsru->list);
4288 synchronize_rcu();
4289 intel_iommu_free_atsr(atsru);
4290 }
4291
4292 return 0;
4293}
4294
4295int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4296{
4297 int i;
4298 struct device *dev;
4299 struct acpi_dmar_atsr *atsr;
4300 struct dmar_atsr_unit *atsru;
4301
4302 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4303 atsru = dmar_find_atsr(atsr);
4304 if (!atsru)
4305 return 0;
4306
Linus Torvalds194dc872016-07-27 20:03:31 -07004307 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004308 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4309 i, dev)
4310 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004311 }
Jiang Liu6b197242014-11-09 22:47:58 +08004312
4313 return 0;
4314}
4315
Jiang Liuffebeb42014-11-09 22:48:02 +08004316static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4317{
4318 int sp, ret = 0;
4319 struct intel_iommu *iommu = dmaru->iommu;
4320
4321 if (g_iommus[iommu->seq_id])
4322 return 0;
4323
4324 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004325 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004326 iommu->name);
4327 return -ENXIO;
4328 }
4329 if (!ecap_sc_support(iommu->ecap) &&
4330 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004331 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004332 iommu->name);
4333 return -ENXIO;
4334 }
4335 sp = domain_update_iommu_superpage(iommu) - 1;
4336 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004337 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004338 iommu->name);
4339 return -ENXIO;
4340 }
4341
4342 /*
4343 * Disable translation if already enabled prior to OS handover.
4344 */
4345 if (iommu->gcmd & DMA_GCMD_TE)
4346 iommu_disable_translation(iommu);
4347
4348 g_iommus[iommu->seq_id] = iommu;
4349 ret = iommu_init_domains(iommu);
4350 if (ret == 0)
4351 ret = iommu_alloc_root_entry(iommu);
4352 if (ret)
4353 goto out;
4354
David Woodhouse8a94ade2015-03-24 14:54:56 +00004355#ifdef CONFIG_INTEL_IOMMU_SVM
4356 if (pasid_enabled(iommu))
4357 intel_svm_alloc_pasid_tables(iommu);
4358#endif
4359
Jiang Liuffebeb42014-11-09 22:48:02 +08004360 if (dmaru->ignored) {
4361 /*
4362 * we always have to disable PMRs or DMA may fail on this device
4363 */
4364 if (force_on)
4365 iommu_disable_protect_mem_regions(iommu);
4366 return 0;
4367 }
4368
4369 intel_iommu_init_qi(iommu);
4370 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004371
4372#ifdef CONFIG_INTEL_IOMMU_SVM
4373 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4374 ret = intel_svm_enable_prq(iommu);
4375 if (ret)
4376 goto disable_iommu;
4377 }
4378#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004379 ret = dmar_set_interrupt(iommu);
4380 if (ret)
4381 goto disable_iommu;
4382
4383 iommu_set_root_entry(iommu);
4384 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4385 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4386 iommu_enable_translation(iommu);
4387
Jiang Liuffebeb42014-11-09 22:48:02 +08004388 iommu_disable_protect_mem_regions(iommu);
4389 return 0;
4390
4391disable_iommu:
4392 disable_dmar_iommu(iommu);
4393out:
4394 free_dmar_iommu(iommu);
4395 return ret;
4396}
4397
Jiang Liu6b197242014-11-09 22:47:58 +08004398int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4399{
Jiang Liuffebeb42014-11-09 22:48:02 +08004400 int ret = 0;
4401 struct intel_iommu *iommu = dmaru->iommu;
4402
4403 if (!intel_iommu_enabled)
4404 return 0;
4405 if (iommu == NULL)
4406 return -EINVAL;
4407
4408 if (insert) {
4409 ret = intel_iommu_add(dmaru);
4410 } else {
4411 disable_dmar_iommu(iommu);
4412 free_dmar_iommu(iommu);
4413 }
4414
4415 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004416}
4417
Jiang Liu9bdc5312014-01-06 14:18:27 +08004418static void intel_iommu_free_dmars(void)
4419{
4420 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4421 struct dmar_atsr_unit *atsru, *atsr_n;
4422
4423 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4424 list_del(&rmrru->list);
4425 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004426 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004427 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004428 }
4429
Jiang Liu9bdc5312014-01-06 14:18:27 +08004430 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4431 list_del(&atsru->list);
4432 intel_iommu_free_atsr(atsru);
4433 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004434}
4435
4436int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4437{
Jiang Liub683b232014-02-19 14:07:32 +08004438 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004439 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004440 struct pci_dev *bridge = NULL;
4441 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004442 struct acpi_dmar_atsr *atsr;
4443 struct dmar_atsr_unit *atsru;
4444
4445 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004446 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004447 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004448 /* If it's an integrated device, allow ATS */
4449 if (!bridge)
4450 return 1;
4451 /* Connected via non-PCIe: no ATS */
4452 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004453 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004454 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004455 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004456 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004457 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004458 }
4459
Jiang Liu0e242612014-02-19 14:07:34 +08004460 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004461 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4462 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4463 if (atsr->segment != pci_domain_nr(dev->bus))
4464 continue;
4465
Jiang Liub683b232014-02-19 14:07:32 +08004466 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004467 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004468 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004469
4470 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004471 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004472 }
Jiang Liub683b232014-02-19 14:07:32 +08004473 ret = 0;
4474out:
Jiang Liu0e242612014-02-19 14:07:34 +08004475 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004476
Jiang Liub683b232014-02-19 14:07:32 +08004477 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004478}
4479
Jiang Liu59ce0512014-02-19 14:07:35 +08004480int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4481{
4482 int ret = 0;
4483 struct dmar_rmrr_unit *rmrru;
4484 struct dmar_atsr_unit *atsru;
4485 struct acpi_dmar_atsr *atsr;
4486 struct acpi_dmar_reserved_memory *rmrr;
4487
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004488 if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
Jiang Liu59ce0512014-02-19 14:07:35 +08004489 return 0;
4490
4491 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4492 rmrr = container_of(rmrru->hdr,
4493 struct acpi_dmar_reserved_memory, header);
4494 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4495 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4496 ((void *)rmrr) + rmrr->header.length,
4497 rmrr->segment, rmrru->devices,
4498 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004499 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004500 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004501 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004502 dmar_remove_dev_scope(info, rmrr->segment,
4503 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004504 }
4505 }
4506
4507 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4508 if (atsru->include_all)
4509 continue;
4510
4511 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4512 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4513 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4514 (void *)atsr + atsr->header.length,
4515 atsr->segment, atsru->devices,
4516 atsru->devices_cnt);
4517 if (ret > 0)
4518 break;
4519 else if(ret < 0)
4520 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004521 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004522 if (dmar_remove_dev_scope(info, atsr->segment,
4523 atsru->devices, atsru->devices_cnt))
4524 break;
4525 }
4526 }
4527
4528 return 0;
4529}
4530
Fenghua Yu99dcade2009-11-11 07:23:06 -08004531/*
4532 * Here we only respond to action of unbound device from driver.
4533 *
4534 * Added device is not attached to its DMAR domain here yet. That will happen
4535 * when mapping the device to iova.
4536 */
4537static int device_notifier(struct notifier_block *nb,
4538 unsigned long action, void *data)
4539{
4540 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004541 struct dmar_domain *domain;
4542
David Woodhouse3d891942014-03-06 15:59:26 +00004543 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004544 return 0;
4545
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004546 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004547 return 0;
4548
David Woodhouse1525a292014-03-06 16:19:30 +00004549 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004550 if (!domain)
4551 return 0;
4552
Joerg Roedele6de0f82015-07-22 16:30:36 +02004553 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004554 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004555 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004556
Fenghua Yu99dcade2009-11-11 07:23:06 -08004557 return 0;
4558}
4559
4560static struct notifier_block device_nb = {
4561 .notifier_call = device_notifier,
4562};
4563
Jiang Liu75f05562014-02-19 14:07:37 +08004564static int intel_iommu_memory_notifier(struct notifier_block *nb,
4565 unsigned long val, void *v)
4566{
4567 struct memory_notify *mhp = v;
4568 unsigned long long start, end;
4569 unsigned long start_vpfn, last_vpfn;
4570
4571 switch (val) {
4572 case MEM_GOING_ONLINE:
4573 start = mhp->start_pfn << PAGE_SHIFT;
4574 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4575 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004576 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004577 start, end);
4578 return NOTIFY_BAD;
4579 }
4580 break;
4581
4582 case MEM_OFFLINE:
4583 case MEM_CANCEL_ONLINE:
4584 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4585 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4586 while (start_vpfn <= last_vpfn) {
4587 struct iova *iova;
4588 struct dmar_drhd_unit *drhd;
4589 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004590 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004591
4592 iova = find_iova(&si_domain->iovad, start_vpfn);
4593 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004594 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004595 start_vpfn);
4596 break;
4597 }
4598
4599 iova = split_and_remove_iova(&si_domain->iovad, iova,
4600 start_vpfn, last_vpfn);
4601 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004602 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004603 start_vpfn, last_vpfn);
4604 return NOTIFY_BAD;
4605 }
4606
David Woodhouseea8ea462014-03-05 17:09:32 +00004607 freelist = domain_unmap(si_domain, iova->pfn_lo,
4608 iova->pfn_hi);
4609
Jiang Liu75f05562014-02-19 14:07:37 +08004610 rcu_read_lock();
4611 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004612 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004613 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004614 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004615 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004616 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004617
4618 start_vpfn = iova->pfn_hi + 1;
4619 free_iova_mem(iova);
4620 }
4621 break;
4622 }
4623
4624 return NOTIFY_OK;
4625}
4626
4627static struct notifier_block intel_iommu_memory_nb = {
4628 .notifier_call = intel_iommu_memory_notifier,
4629 .priority = 0
4630};
4631
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004632static void free_all_cpu_cached_iovas(unsigned int cpu)
4633{
4634 int i;
4635
4636 for (i = 0; i < g_num_of_iommus; i++) {
4637 struct intel_iommu *iommu = g_iommus[i];
4638 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004639 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004640
4641 if (!iommu)
4642 continue;
4643
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004644 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004645 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004646
4647 if (!domain)
4648 continue;
4649 free_cpu_cached_iovas(cpu, &domain->iovad);
4650 }
4651 }
4652}
4653
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004654static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004655{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004656 free_all_cpu_cached_iovas(cpu);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004657 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004658}
4659
Joerg Roedel161b28a2017-03-28 17:04:52 +02004660static void intel_disable_iommus(void)
4661{
4662 struct intel_iommu *iommu = NULL;
4663 struct dmar_drhd_unit *drhd;
4664
4665 for_each_iommu(iommu, drhd)
4666 iommu_disable_translation(iommu);
4667}
4668
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004669static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4670{
Joerg Roedel2926a2aa2017-08-14 17:19:26 +02004671 struct iommu_device *iommu_dev = dev_to_iommu_device(dev);
4672
4673 return container_of(iommu_dev, struct intel_iommu, iommu);
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004674}
4675
Alex Williamsona5459cf2014-06-12 16:12:31 -06004676static ssize_t intel_iommu_show_version(struct device *dev,
4677 struct device_attribute *attr,
4678 char *buf)
4679{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004680 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004681 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4682 return sprintf(buf, "%d:%d\n",
4683 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4684}
4685static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4686
4687static ssize_t intel_iommu_show_address(struct device *dev,
4688 struct device_attribute *attr,
4689 char *buf)
4690{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004691 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004692 return sprintf(buf, "%llx\n", iommu->reg_phys);
4693}
4694static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4695
4696static ssize_t intel_iommu_show_cap(struct device *dev,
4697 struct device_attribute *attr,
4698 char *buf)
4699{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004700 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004701 return sprintf(buf, "%llx\n", iommu->cap);
4702}
4703static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4704
4705static ssize_t intel_iommu_show_ecap(struct device *dev,
4706 struct device_attribute *attr,
4707 char *buf)
4708{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004709 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004710 return sprintf(buf, "%llx\n", iommu->ecap);
4711}
4712static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4713
Alex Williamson2238c082015-07-14 15:24:53 -06004714static ssize_t intel_iommu_show_ndoms(struct device *dev,
4715 struct device_attribute *attr,
4716 char *buf)
4717{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004718 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004719 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4720}
4721static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4722
4723static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4724 struct device_attribute *attr,
4725 char *buf)
4726{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004727 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004728 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4729 cap_ndoms(iommu->cap)));
4730}
4731static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4732
Alex Williamsona5459cf2014-06-12 16:12:31 -06004733static struct attribute *intel_iommu_attrs[] = {
4734 &dev_attr_version.attr,
4735 &dev_attr_address.attr,
4736 &dev_attr_cap.attr,
4737 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004738 &dev_attr_domains_supported.attr,
4739 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004740 NULL,
4741};
4742
4743static struct attribute_group intel_iommu_group = {
4744 .name = "intel-iommu",
4745 .attrs = intel_iommu_attrs,
4746};
4747
4748const struct attribute_group *intel_iommu_groups[] = {
4749 &intel_iommu_group,
4750 NULL,
4751};
4752
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004753int __init intel_iommu_init(void)
4754{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004755 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004756 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004757 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004758
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004759 /* VT-d is required for a TXT/tboot launch, so enforce that */
4760 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004761
Jiang Liu3a5670e2014-02-19 14:07:33 +08004762 if (iommu_init_mempool()) {
4763 if (force_on)
4764 panic("tboot: Failed to initialize iommu memory\n");
4765 return -ENOMEM;
4766 }
4767
4768 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004769 if (dmar_table_init()) {
4770 if (force_on)
4771 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004772 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004773 }
4774
Suresh Siddhac2c72862011-08-23 17:05:19 -07004775 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004776 if (force_on)
4777 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004778 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004779 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004780
Joerg Roedelec154bf2017-10-06 15:00:53 +02004781 up_write(&dmar_global_lock);
4782
4783 /*
4784 * The bus notifier takes the dmar_global_lock, so lockdep will
4785 * complain later when we register it under the lock.
4786 */
4787 dmar_register_bus_notifier();
4788
4789 down_write(&dmar_global_lock);
4790
Joerg Roedel161b28a2017-03-28 17:04:52 +02004791 if (no_iommu || dmar_disabled) {
4792 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004793 * We exit the function here to ensure IOMMU's remapping and
4794 * mempool aren't setup, which means that the IOMMU's PMRs
4795 * won't be disabled via the call to init_dmars(). So disable
4796 * it explicitly here. The PMRs were setup by tboot prior to
4797 * calling SENTER, but the kernel is expected to reset/tear
4798 * down the PMRs.
4799 */
4800 if (intel_iommu_tboot_noforce) {
4801 for_each_iommu(iommu, drhd)
4802 iommu_disable_protect_mem_regions(iommu);
4803 }
4804
4805 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004806 * Make sure the IOMMUs are switched off, even when we
4807 * boot into a kexec kernel and the previous kernel left
4808 * them enabled
4809 */
4810 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004811 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004812 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004813
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004814 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004815 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004816
4817 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004818 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004819
Joseph Cihula51a63e62011-03-21 11:04:24 -07004820 if (dmar_init_reserved_ranges()) {
4821 if (force_on)
4822 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004823 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004824 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004825
4826 init_no_remapping_devices();
4827
Joseph Cihulab7792602011-05-03 00:08:37 -07004828 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004829 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004830 if (force_on)
4831 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004832 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004833 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004834 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004835 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004836 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004837
Christoph Hellwig4fac8072017-12-24 13:57:08 +01004838#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004839 swiotlb = 0;
4840#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004841 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004842
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004843 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004844
Joerg Roedel39ab9552017-02-01 16:56:46 +01004845 for_each_active_iommu(iommu, drhd) {
4846 iommu_device_sysfs_add(&iommu->iommu, NULL,
4847 intel_iommu_groups,
4848 "%s", iommu->name);
4849 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4850 iommu_device_register(&iommu->iommu);
4851 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004852
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004853 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004854 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004855 if (si_domain && !hw_pass_through)
4856 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004857 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4858 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004859 intel_iommu_enabled = 1;
4860
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004861 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004862
4863out_free_reserved_range:
4864 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004865out_free_dmar:
4866 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004867 up_write(&dmar_global_lock);
4868 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004869 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004870}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004871
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004872static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004873{
4874 struct intel_iommu *iommu = opaque;
4875
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004876 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004877 return 0;
4878}
4879
4880/*
4881 * NB - intel-iommu lacks any sort of reference counting for the users of
4882 * dependent devices. If multiple endpoints have intersecting dependent
4883 * devices, unbinding the driver from any one of them will possibly leave
4884 * the others unable to operate.
4885 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004886static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004887{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004888 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004889 return;
4890
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004891 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004892}
4893
Joerg Roedel127c7612015-07-23 17:44:46 +02004894static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004895{
Weidong Hanc7151a82008-12-08 22:51:37 +08004896 struct intel_iommu *iommu;
4897 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004898
Joerg Roedel55d94042015-07-22 16:50:40 +02004899 assert_spin_locked(&device_domain_lock);
4900
Joerg Roedelb608ac32015-07-21 18:19:08 +02004901 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004902 return;
4903
Joerg Roedel127c7612015-07-23 17:44:46 +02004904 iommu = info->iommu;
4905
4906 if (info->dev) {
4907 iommu_disable_dev_iotlb(info);
4908 domain_context_clear(iommu, info->dev);
4909 }
4910
Joerg Roedelb608ac32015-07-21 18:19:08 +02004911 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004912
Joerg Roedeld160aca2015-07-22 11:52:53 +02004913 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004914 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004915 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004916
4917 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004918}
4919
Joerg Roedel55d94042015-07-22 16:50:40 +02004920static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4921 struct device *dev)
4922{
Joerg Roedel127c7612015-07-23 17:44:46 +02004923 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004924 unsigned long flags;
4925
Weidong Hanc7151a82008-12-08 22:51:37 +08004926 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004927 info = dev->archdata.iommu;
4928 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004929 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004930}
4931
4932static int md_domain_init(struct dmar_domain *domain, int guest_width)
4933{
4934 int adjust_width;
4935
Zhen Leiaa3ac942017-09-21 16:52:45 +01004936 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004937 domain_reserve_special_ranges(domain);
4938
4939 /* calculate AGAW */
4940 domain->gaw = guest_width;
4941 adjust_width = guestwidth_to_adjustwidth(guest_width);
4942 domain->agaw = width_to_agaw(adjust_width);
4943
Weidong Han5e98c4b2008-12-08 23:03:27 +08004944 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004945 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004946 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004947 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004948
4949 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004950 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004951 if (!domain->pgd)
4952 return -ENOMEM;
4953 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4954 return 0;
4955}
4956
Joerg Roedel00a77de2015-03-26 13:43:08 +01004957static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004958{
Joerg Roedel5d450802008-12-03 14:52:32 +01004959 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004960 struct iommu_domain *domain;
4961
4962 if (type != IOMMU_DOMAIN_UNMANAGED)
4963 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004964
Jiang Liuab8dfe22014-07-11 14:19:27 +08004965 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004966 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004967 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004968 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004969 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004970 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004971 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004972 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004973 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004974 }
Allen Kay8140a952011-10-14 12:32:17 -07004975 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004976
Joerg Roedel00a77de2015-03-26 13:43:08 +01004977 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004978 domain->geometry.aperture_start = 0;
4979 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4980 domain->geometry.force_aperture = true;
4981
Joerg Roedel00a77de2015-03-26 13:43:08 +01004982 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004983}
Kay, Allen M38717942008-09-09 18:37:29 +03004984
Joerg Roedel00a77de2015-03-26 13:43:08 +01004985static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004986{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004987 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004988}
Kay, Allen M38717942008-09-09 18:37:29 +03004989
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004990static int intel_iommu_attach_device(struct iommu_domain *domain,
4991 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004992{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004993 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004994 struct intel_iommu *iommu;
4995 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004996 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004997
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004998 if (device_is_rmrr_locked(dev)) {
4999 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5000 return -EPERM;
5001 }
5002
David Woodhouse7207d8f2014-03-09 16:31:06 -07005003 /* normally dev is not mapped */
5004 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005005 struct dmar_domain *old_domain;
5006
David Woodhouse1525a292014-03-06 16:19:30 +00005007 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005008 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005009 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005010 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005011 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005012
5013 if (!domain_type_is_vm_or_si(old_domain) &&
5014 list_empty(&old_domain->devices))
5015 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005016 }
5017 }
5018
David Woodhouse156baca2014-03-09 14:00:57 -07005019 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005020 if (!iommu)
5021 return -ENODEV;
5022
5023 /* check if this iommu agaw is sufficient for max mapped address */
5024 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005025 if (addr_width > cap_mgaw(iommu->cap))
5026 addr_width = cap_mgaw(iommu->cap);
5027
5028 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005029 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005030 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005031 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005032 return -EFAULT;
5033 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005034 dmar_domain->gaw = addr_width;
5035
5036 /*
5037 * Knock out extra levels of page tables if necessary
5038 */
5039 while (iommu->agaw < dmar_domain->agaw) {
5040 struct dma_pte *pte;
5041
5042 pte = dmar_domain->pgd;
5043 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005044 dmar_domain->pgd = (struct dma_pte *)
5045 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005046 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005047 }
5048 dmar_domain->agaw--;
5049 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005050
Joerg Roedel28ccce02015-07-21 14:45:31 +02005051 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005052}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005053
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005054static void intel_iommu_detach_device(struct iommu_domain *domain,
5055 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005056{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005057 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005058}
Kay, Allen M38717942008-09-09 18:37:29 +03005059
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005060static int intel_iommu_map(struct iommu_domain *domain,
5061 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005062 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005063{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005064 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005065 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005066 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005067 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005068
Joerg Roedeldde57a22008-12-03 15:04:09 +01005069 if (iommu_prot & IOMMU_READ)
5070 prot |= DMA_PTE_READ;
5071 if (iommu_prot & IOMMU_WRITE)
5072 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005073 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5074 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005075
David Woodhouse163cc522009-06-28 00:51:17 +01005076 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005077 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005078 u64 end;
5079
5080 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005081 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005082 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005083 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005084 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005085 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005086 return -EFAULT;
5087 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005088 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005089 }
David Woodhousead051222009-06-28 14:22:28 +01005090 /* Round up size to next multiple of PAGE_SIZE, if it and
5091 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005092 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005093 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5094 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005095 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005096}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005097
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005098static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005099 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005100{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005101 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005102 struct page *freelist = NULL;
David Woodhouseea8ea462014-03-05 17:09:32 +00005103 unsigned long start_pfn, last_pfn;
5104 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005105 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005106
David Woodhouse5cf0a762014-03-19 16:07:49 +00005107 /* Cope with horrid API which requires us to unmap more than the
5108 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005109 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005110
5111 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5112 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5113
David Woodhouseea8ea462014-03-05 17:09:32 +00005114 start_pfn = iova >> VTD_PAGE_SHIFT;
5115 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5116
5117 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5118
5119 npages = last_pfn - start_pfn + 1;
5120
Shaokun Zhangf746a022018-03-22 18:18:06 +08005121 for_each_domain_iommu(iommu_id, dmar_domain)
Joerg Roedel42e8c182015-07-21 15:50:02 +02005122 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5123 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005124
5125 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005126
David Woodhouse163cc522009-06-28 00:51:17 +01005127 if (dmar_domain->max_addr == iova + size)
5128 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005129
David Woodhouse5cf0a762014-03-19 16:07:49 +00005130 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005131}
Kay, Allen M38717942008-09-09 18:37:29 +03005132
Joerg Roedeld14d6572008-12-03 15:06:57 +01005133static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305134 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005135{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005136 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005137 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005138 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005139 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005140
David Woodhouse5cf0a762014-03-19 16:07:49 +00005141 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005142 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005143 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005144
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005145 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005146}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005147
Joerg Roedel5d587b82014-09-05 10:50:45 +02005148static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005149{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005150 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005151 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005152 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005153 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005154
Joerg Roedel5d587b82014-09-05 10:50:45 +02005155 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005156}
5157
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005158static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005159{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005160 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005161 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005162 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005163
Alex Williamsona5459cf2014-06-12 16:12:31 -06005164 iommu = device_to_iommu(dev, &bus, &devfn);
5165 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005166 return -ENODEV;
5167
Joerg Roedele3d10af2017-02-01 17:23:22 +01005168 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005169
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005170 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005171
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005172 if (IS_ERR(group))
5173 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005174
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005175 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005176 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005177}
5178
5179static void intel_iommu_remove_device(struct device *dev)
5180{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005181 struct intel_iommu *iommu;
5182 u8 bus, devfn;
5183
5184 iommu = device_to_iommu(dev, &bus, &devfn);
5185 if (!iommu)
5186 return;
5187
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005188 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005189
Joerg Roedele3d10af2017-02-01 17:23:22 +01005190 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005191}
5192
Eric Auger0659b8d2017-01-19 20:57:53 +00005193static void intel_iommu_get_resv_regions(struct device *device,
5194 struct list_head *head)
5195{
5196 struct iommu_resv_region *reg;
5197 struct dmar_rmrr_unit *rmrr;
5198 struct device *i_dev;
5199 int i;
5200
5201 rcu_read_lock();
5202 for_each_rmrr_units(rmrr) {
5203 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5204 i, i_dev) {
5205 if (i_dev != device)
5206 continue;
5207
5208 list_add_tail(&rmrr->resv->list, head);
5209 }
5210 }
5211 rcu_read_unlock();
5212
5213 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5214 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005215 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005216 if (!reg)
5217 return;
5218 list_add_tail(&reg->list, head);
5219}
5220
5221static void intel_iommu_put_resv_regions(struct device *dev,
5222 struct list_head *head)
5223{
5224 struct iommu_resv_region *entry, *next;
5225
5226 list_for_each_entry_safe(entry, next, head, list) {
5227 if (entry->type == IOMMU_RESV_RESERVED)
5228 kfree(entry);
5229 }
Kay, Allen M38717942008-09-09 18:37:29 +03005230}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005231
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005232#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Pan65ca7f52016-12-06 10:14:23 -08005233#define MAX_NR_PASID_BITS (20)
5234static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5235{
5236 /*
5237 * Convert ecap_pss to extend context entry pts encoding, also
5238 * respect the soft pasid_max value set by the iommu.
5239 * - number of PASID bits = ecap_pss + 1
5240 * - number of PASID table entries = 2^(pts + 5)
5241 * Therefore, pts = ecap_pss - 4
5242 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5243 */
5244 if (ecap_pss(iommu->ecap) < 5)
5245 return 0;
5246
5247 /* pasid_max is encoded as actual number of entries not the bits */
5248 return find_first_bit((unsigned long *)&iommu->pasid_max,
5249 MAX_NR_PASID_BITS) - 5;
5250}
5251
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005252int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5253{
5254 struct device_domain_info *info;
5255 struct context_entry *context;
5256 struct dmar_domain *domain;
5257 unsigned long flags;
5258 u64 ctx_lo;
5259 int ret;
5260
5261 domain = get_valid_domain_for_dev(sdev->dev);
5262 if (!domain)
5263 return -EINVAL;
5264
5265 spin_lock_irqsave(&device_domain_lock, flags);
5266 spin_lock(&iommu->lock);
5267
5268 ret = -EINVAL;
5269 info = sdev->dev->archdata.iommu;
5270 if (!info || !info->pasid_supported)
5271 goto out;
5272
5273 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5274 if (WARN_ON(!context))
5275 goto out;
5276
5277 ctx_lo = context[0].lo;
5278
5279 sdev->did = domain->iommu_did[iommu->seq_id];
5280 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5281
5282 if (!(ctx_lo & CONTEXT_PASIDE)) {
Ashok Raj11b93eb2017-08-08 13:29:28 -07005283 if (iommu->pasid_state_table)
5284 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Pan65ca7f52016-12-06 10:14:23 -08005285 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5286 intel_iommu_get_pts(iommu);
5287
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005288 wmb();
5289 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5290 * extended to permit requests-with-PASID if the PASIDE bit
5291 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5292 * however, the PASIDE bit is ignored and requests-with-PASID
5293 * are unconditionally blocked. Which makes less sense.
5294 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5295 * "guest mode" translation types depending on whether ATS
5296 * is available or not. Annoyingly, we can't use the new
5297 * modes *unless* PASIDE is set. */
5298 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5299 ctx_lo &= ~CONTEXT_TT_MASK;
5300 if (info->ats_supported)
5301 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5302 else
5303 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5304 }
5305 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005306 if (iommu->pasid_state_table)
5307 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005308 if (info->pri_supported)
5309 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005310 context[0].lo = ctx_lo;
5311 wmb();
5312 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5313 DMA_CCMD_MASK_NOBIT,
5314 DMA_CCMD_DEVICE_INVL);
5315 }
5316
5317 /* Enable PASID support in the device, if it wasn't already */
5318 if (!info->pasid_enabled)
5319 iommu_enable_dev_iotlb(info);
5320
5321 if (info->ats_enabled) {
5322 sdev->dev_iotlb = 1;
5323 sdev->qdep = info->ats_qdep;
5324 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5325 sdev->qdep = 0;
5326 }
5327 ret = 0;
5328
5329 out:
5330 spin_unlock(&iommu->lock);
5331 spin_unlock_irqrestore(&device_domain_lock, flags);
5332
5333 return ret;
5334}
5335
5336struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5337{
5338 struct intel_iommu *iommu;
5339 u8 bus, devfn;
5340
5341 if (iommu_dummy(dev)) {
5342 dev_warn(dev,
5343 "No IOMMU translation for device; cannot enable SVM\n");
5344 return NULL;
5345 }
5346
5347 iommu = device_to_iommu(dev, &bus, &devfn);
5348 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005349 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005350 return NULL;
5351 }
5352
5353 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005354 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005355 return NULL;
5356 }
5357
5358 return iommu;
5359}
5360#endif /* CONFIG_INTEL_IOMMU_SVM */
5361
Joerg Roedelb0119e82017-02-01 13:23:08 +01005362const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005363 .capable = intel_iommu_capable,
5364 .domain_alloc = intel_iommu_domain_alloc,
5365 .domain_free = intel_iommu_domain_free,
5366 .attach_dev = intel_iommu_attach_device,
5367 .detach_dev = intel_iommu_detach_device,
5368 .map = intel_iommu_map,
5369 .unmap = intel_iommu_unmap,
5370 .map_sg = default_iommu_map_sg,
5371 .iova_to_phys = intel_iommu_iova_to_phys,
5372 .add_device = intel_iommu_add_device,
5373 .remove_device = intel_iommu_remove_device,
5374 .get_resv_regions = intel_iommu_get_resv_regions,
5375 .put_resv_regions = intel_iommu_put_resv_regions,
5376 .device_group = pci_device_group,
5377 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005378};
David Woodhouse9af88142009-02-13 23:18:03 +00005379
Daniel Vetter94526182013-01-20 23:50:13 +01005380static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5381{
5382 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005383 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005384 dmar_map_gfx = 0;
5385}
5386
5387DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5388DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5389DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5390DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5391DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5392DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5393DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5394
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005395static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005396{
5397 /*
5398 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005399 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005400 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005401 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005402 rwbf_quirk = 1;
5403}
5404
5405DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005406DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5407DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5408DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5409DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5411DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005412
Adam Jacksoneecfd572010-08-25 21:17:34 +01005413#define GGC 0x52
5414#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5415#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5416#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5417#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5418#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5419#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5420#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5421#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5422
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005423static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005424{
5425 unsigned short ggc;
5426
Adam Jacksoneecfd572010-08-25 21:17:34 +01005427 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005428 return;
5429
Adam Jacksoneecfd572010-08-25 21:17:34 +01005430 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005431 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005432 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005433 } else if (dmar_map_gfx) {
5434 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005435 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005436 intel_iommu_strict = 1;
5437 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005438}
5439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5443
David Woodhousee0fc7e02009-09-30 09:12:17 -07005444/* On Tylersburg chipsets, some BIOSes have been known to enable the
5445 ISOCH DMAR unit for the Azalia sound device, but not give it any
5446 TLB entries, which causes it to deadlock. Check for that. We do
5447 this in a function called from init_dmars(), instead of in a PCI
5448 quirk, because we don't want to print the obnoxious "BIOS broken"
5449 message if VT-d is actually disabled.
5450*/
5451static void __init check_tylersburg_isoch(void)
5452{
5453 struct pci_dev *pdev;
5454 uint32_t vtisochctrl;
5455
5456 /* If there's no Azalia in the system anyway, forget it. */
5457 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5458 if (!pdev)
5459 return;
5460 pci_dev_put(pdev);
5461
5462 /* System Management Registers. Might be hidden, in which case
5463 we can't do the sanity check. But that's OK, because the
5464 known-broken BIOSes _don't_ actually hide it, so far. */
5465 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5466 if (!pdev)
5467 return;
5468
5469 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5470 pci_dev_put(pdev);
5471 return;
5472 }
5473
5474 pci_dev_put(pdev);
5475
5476 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5477 if (vtisochctrl & 1)
5478 return;
5479
5480 /* Drop all bits other than the number of TLB entries */
5481 vtisochctrl &= 0x1c;
5482
5483 /* If we have the recommended number of TLB entries (16), fine. */
5484 if (vtisochctrl == 0x10)
5485 return;
5486
5487 /* Zero TLB entries? You get to ride the short bus to school. */
5488 if (!vtisochctrl) {
5489 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5490 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5491 dmi_get_system_info(DMI_BIOS_VENDOR),
5492 dmi_get_system_info(DMI_BIOS_VERSION),
5493 dmi_get_system_info(DMI_PRODUCT_VERSION));
5494 iommu_identity_mapping |= IDENTMAP_AZALIA;
5495 return;
5496 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005497
5498 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005499 vtisochctrl);
5500}