blob: a341927d95367e80b2e0cc41051e3a77088eea88 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
Bjorn Helgaas932a6522019-02-08 16:06:00 -060022#define dev_fmt(fmt) pr_fmt(fmt)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020023
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080036#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030037#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080038#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040039#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030040#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010041#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030042#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010043#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070044#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100045#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020046#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080047#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070048#include <linux/dma-contiguous.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010049#include <linux/dma-direct.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020050#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070051#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090053#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070054
Joerg Roedel078e1ee2012-09-26 12:44:43 +020055#include "irq_remapping.h"
Lu Baolu56283172018-07-14 15:46:54 +080056#include "intel-pasid.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020057
Fenghua Yu5b6985c2008-10-16 18:02:32 -070058#define ROOT_SIZE VTD_PAGE_SIZE
59#define CONTEXT_SIZE VTD_PAGE_SIZE
60
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070061#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000062#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070063#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070064#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070065
66#define IOAPIC_RANGE_START (0xfee00000)
67#define IOAPIC_RANGE_END (0xfeefffff)
68#define IOVA_START_ADDR (0x1000)
69
Sohil Mehta5e3b4a12017-12-20 11:59:24 -080070#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070071
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070072#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080073#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070074
David Woodhouse2ebe3152009-09-19 07:34:04 -070075#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
76#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
77
78/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
79 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
80#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
81 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
82#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070083
Robin Murphy1b722502015-01-12 17:51:15 +000084/* IO virtual address start page frame number */
85#define IOVA_START_PFN (1)
86
Mark McLoughlinf27be032008-11-20 15:49:43 +000087#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
mark gross5e0d2a62008-03-04 15:22:08 -080088
Andrew Mortondf08cdc2010-09-22 13:05:11 -070089/* page table handling */
90#define LEVEL_STRIDE (9)
91#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
92
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020093/*
94 * This bitmap is used to advertise the page sizes our hardware support
95 * to the IOMMU core, which will then use this information to split
96 * physically contiguous memory regions it is mapping into page sizes
97 * that we support.
98 *
99 * Traditionally the IOMMU core just handed us the mappings directly,
100 * after making sure the size is an order of a 4KiB page and that the
101 * mapping has natural alignment.
102 *
103 * To retain this behavior, we currently advertise that we support
104 * all page sizes that are an order of 4KiB.
105 *
106 * If at some point we'd like to utilize the IOMMU core's new behavior,
107 * we could change this to advertise the real page sizes we support.
108 */
109#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
110
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700111static inline int agaw_to_level(int agaw)
112{
113 return agaw + 2;
114}
115
116static inline int agaw_to_width(int agaw)
117{
Jiang Liu5c645b32014-01-06 14:18:12 +0800118 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700119}
120
121static inline int width_to_agaw(int width)
122{
Jiang Liu5c645b32014-01-06 14:18:12 +0800123 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700124}
125
126static inline unsigned int level_to_offset_bits(int level)
127{
128 return (level - 1) * LEVEL_STRIDE;
129}
130
131static inline int pfn_level_offset(unsigned long pfn, int level)
132{
133 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
134}
135
136static inline unsigned long level_mask(int level)
137{
138 return -1UL << level_to_offset_bits(level);
139}
140
141static inline unsigned long level_size(int level)
142{
143 return 1UL << level_to_offset_bits(level);
144}
145
146static inline unsigned long align_to_level(unsigned long pfn, int level)
147{
148 return (pfn + level_size(level) - 1) & level_mask(level);
149}
David Woodhousefd18de52009-05-10 23:57:41 +0100150
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100151static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
152{
Jiang Liu5c645b32014-01-06 14:18:12 +0800153 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100154}
155
David Woodhousedd4e8312009-06-27 16:21:20 +0100156/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
157 are never going to work. */
158static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
159{
160 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
161}
162
163static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
164{
165 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
166}
167static inline unsigned long page_to_dma_pfn(struct page *pg)
168{
169 return mm_to_dma_pfn(page_to_pfn(pg));
170}
171static inline unsigned long virt_to_dma_pfn(void *p)
172{
173 return page_to_dma_pfn(virt_to_page(p));
174}
175
Weidong Hand9630fe2008-12-08 11:06:32 +0800176/* global iommu list, set NULL for ignored DMAR units */
177static struct intel_iommu **g_iommus;
178
David Woodhousee0fc7e02009-09-30 09:12:17 -0700179static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000180static int rwbf_quirk;
181
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000182/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700183 * set to 1 to panic kernel if can't successfully enable VT-d
184 * (used when kernel is launched w/ TXT)
185 */
186static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700187int intel_iommu_tboot_noforce;
Lu Baolu89a60792018-10-23 15:45:01 +0800188static int no_platform_optin;
Joseph Cihulab7792602011-05-03 00:08:37 -0700189
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000190#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000191
Joerg Roedel091d42e2015-06-12 11:56:10 +0200192/*
193 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
194 * if marked present.
195 */
196static phys_addr_t root_entry_lctp(struct root_entry *re)
197{
198 if (!(re->lo & 1))
199 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000200
Joerg Roedel091d42e2015-06-12 11:56:10 +0200201 return re->lo & VTD_PAGE_MASK;
202}
203
204/*
205 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
206 * if marked present.
207 */
208static phys_addr_t root_entry_uctp(struct root_entry *re)
209{
210 if (!(re->hi & 1))
211 return 0;
212
213 return re->hi & VTD_PAGE_MASK;
214}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000215
Joerg Roedelcf484d02015-06-12 12:21:46 +0200216static inline void context_clear_pasid_enable(struct context_entry *context)
217{
218 context->lo &= ~(1ULL << 11);
219}
220
221static inline bool context_pasid_enabled(struct context_entry *context)
222{
223 return !!(context->lo & (1ULL << 11));
224}
225
226static inline void context_set_copied(struct context_entry *context)
227{
228 context->hi |= (1ull << 3);
229}
230
231static inline bool context_copied(struct context_entry *context)
232{
233 return !!(context->hi & (1ULL << 3));
234}
235
236static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000237{
238 return (context->lo & 1);
239}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200240
Sohil Mehta26b86092018-09-11 17:11:36 -0700241bool context_present(struct context_entry *context)
Joerg Roedelcf484d02015-06-12 12:21:46 +0200242{
243 return context_pasid_enabled(context) ?
244 __context_present(context) :
245 __context_present(context) && !context_copied(context);
246}
247
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000248static inline void context_set_present(struct context_entry *context)
249{
250 context->lo |= 1;
251}
252
253static inline void context_set_fault_enable(struct context_entry *context)
254{
255 context->lo &= (((u64)-1) << 2) | 1;
256}
257
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000258static inline void context_set_translation_type(struct context_entry *context,
259 unsigned long value)
260{
261 context->lo &= (((u64)-1) << 4) | 3;
262 context->lo |= (value & 3) << 2;
263}
264
265static inline void context_set_address_root(struct context_entry *context,
266 unsigned long value)
267{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800268 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000269 context->lo |= value & VTD_PAGE_MASK;
270}
271
272static inline void context_set_address_width(struct context_entry *context,
273 unsigned long value)
274{
275 context->hi |= value & 7;
276}
277
278static inline void context_set_domain_id(struct context_entry *context,
279 unsigned long value)
280{
281 context->hi |= (value & ((1 << 16) - 1)) << 8;
282}
283
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200284static inline int context_domain_id(struct context_entry *c)
285{
286 return((c->hi >> 8) & 0xffff);
287}
288
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000289static inline void context_clear_entry(struct context_entry *context)
290{
291 context->lo = 0;
292 context->hi = 0;
293}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000294
Mark McLoughlin622ba122008-11-20 15:49:46 +0000295/*
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700296 * This domain is a statically identity mapping domain.
297 * 1. This domain creats a static 1:1 mapping to all usable memory.
298 * 2. It maps to each iommu if successful.
299 * 3. Each iommu mapps to this domain if successful.
300 */
David Woodhouse19943b02009-08-04 16:19:20 +0100301static struct dmar_domain *si_domain;
302static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700303
Joerg Roedel28ccce02015-07-21 14:45:31 +0200304/*
305 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800306 * across iommus may be owned in one domain, e.g. kvm guest.
307 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800308#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800309
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700310/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800311#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700312
Joerg Roedel29a27712015-07-21 17:17:12 +0200313#define for_each_domain_iommu(idx, domain) \
314 for (idx = 0; idx < g_num_of_iommus; idx++) \
315 if (domain->iommu_refcnt[idx])
316
Jiang Liub94e4112014-02-19 14:07:25 +0800317struct dmar_rmrr_unit {
318 struct list_head list; /* list of rmrr units */
319 struct acpi_dmar_header *hdr; /* ACPI header */
320 u64 base_address; /* reserved base address*/
321 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000322 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800323 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000324 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800325};
326
327struct dmar_atsr_unit {
328 struct list_head list; /* list of ATSR units */
329 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000330 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800331 int devices_cnt; /* target device count */
332 u8 include_all:1; /* include all ports */
333};
334
335static LIST_HEAD(dmar_atsr_units);
336static LIST_HEAD(dmar_rmrr_units);
337
338#define for_each_rmrr_units(rmrr) \
339 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
340
mark gross5e0d2a62008-03-04 15:22:08 -0800341/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800342static int g_num_of_iommus;
343
Jiang Liu92d03cc2014-02-19 14:07:28 +0800344static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700345static void domain_remove_dev_info(struct dmar_domain *domain);
Bjorn Helgaas71753232019-02-08 16:06:15 -0600346static void dmar_remove_one_dev_info(struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200347static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200348static void domain_context_clear(struct intel_iommu *iommu,
349 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800350static int domain_detach_iommu(struct dmar_domain *domain,
351 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700352
Suresh Siddhad3f13812011-08-23 17:05:25 -0700353#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800354int dmar_disabled = 0;
355#else
356int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700357#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800358
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200359int intel_iommu_enabled = 0;
360EXPORT_SYMBOL_GPL(intel_iommu_enabled);
361
David Woodhouse2d9e6672010-06-15 10:57:57 +0100362static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700363static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800364static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100365static int intel_iommu_superpage = 1;
Lu Baolu765b6a92018-12-10 09:58:55 +0800366static int intel_iommu_sm = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100367static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100368
David Woodhouseae853dd2015-09-09 11:58:59 +0100369#define IDENTMAP_ALL 1
370#define IDENTMAP_GFX 2
371#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100372
Lu Baolu765b6a92018-12-10 09:58:55 +0800373#define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
374#define pasid_supported(iommu) (sm_supported(iommu) && \
375 ecap_pasid((iommu)->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700376
David Woodhousec0771df2011-10-14 20:59:46 +0100377int intel_iommu_gfx_mapped;
378EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
379
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700380#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
381static DEFINE_SPINLOCK(device_domain_lock);
382static LIST_HEAD(device_domain_list);
383
Lu Baolu85319dc2018-07-14 15:46:58 +0800384/*
385 * Iterate over elements in device_domain_list and call the specified
Lu Baolu0bbeb012018-12-10 09:58:56 +0800386 * callback @fn against each element.
Lu Baolu85319dc2018-07-14 15:46:58 +0800387 */
388int for_each_device_domain(int (*fn)(struct device_domain_info *info,
389 void *data), void *data)
390{
391 int ret = 0;
Lu Baolu0bbeb012018-12-10 09:58:56 +0800392 unsigned long flags;
Lu Baolu85319dc2018-07-14 15:46:58 +0800393 struct device_domain_info *info;
394
Lu Baolu0bbeb012018-12-10 09:58:56 +0800395 spin_lock_irqsave(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800396 list_for_each_entry(info, &device_domain_list, global) {
397 ret = fn(info, data);
Lu Baolu0bbeb012018-12-10 09:58:56 +0800398 if (ret) {
399 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800400 return ret;
Lu Baolu0bbeb012018-12-10 09:58:56 +0800401 }
Lu Baolu85319dc2018-07-14 15:46:58 +0800402 }
Lu Baolu0bbeb012018-12-10 09:58:56 +0800403 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800404
405 return 0;
406}
407
Joerg Roedelb0119e82017-02-01 13:23:08 +0100408const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100409
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200410static bool translation_pre_enabled(struct intel_iommu *iommu)
411{
412 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
413}
414
Joerg Roedel091d42e2015-06-12 11:56:10 +0200415static void clear_translation_pre_enabled(struct intel_iommu *iommu)
416{
417 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
418}
419
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200420static void init_translation_status(struct intel_iommu *iommu)
421{
422 u32 gsts;
423
424 gsts = readl(iommu->reg + DMAR_GSTS_REG);
425 if (gsts & DMA_GSTS_TES)
426 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
427}
428
Joerg Roedel00a77de2015-03-26 13:43:08 +0100429/* Convert generic 'struct iommu_domain to private struct dmar_domain */
430static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
431{
432 return container_of(dom, struct dmar_domain, domain);
433}
434
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700435static int __init intel_iommu_setup(char *str)
436{
437 if (!str)
438 return -EINVAL;
439 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800440 if (!strncmp(str, "on", 2)) {
441 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200442 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800443 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700444 dmar_disabled = 1;
Lu Baolu89a60792018-10-23 15:45:01 +0800445 no_platform_optin = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200446 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700447 } else if (!strncmp(str, "igfx_off", 8)) {
448 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200449 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700450 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200451 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700452 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800453 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200454 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800455 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100456 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200457 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100458 intel_iommu_superpage = 0;
Lu Baolu765b6a92018-12-10 09:58:55 +0800459 } else if (!strncmp(str, "sm_off", 6)) {
460 pr_info("Intel-IOMMU: disable scalable mode support\n");
461 intel_iommu_sm = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700462 } else if (!strncmp(str, "tboot_noforce", 13)) {
463 printk(KERN_INFO
464 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
465 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700466 }
467
468 str += strcspn(str, ",");
469 while (*str == ',')
470 str++;
471 }
472 return 0;
473}
474__setup("intel_iommu=", intel_iommu_setup);
475
476static struct kmem_cache *iommu_domain_cache;
477static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700478
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200479static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
480{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200481 struct dmar_domain **domains;
482 int idx = did >> 8;
483
484 domains = iommu->domains[idx];
485 if (!domains)
486 return NULL;
487
488 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200489}
490
491static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
492 struct dmar_domain *domain)
493{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200494 struct dmar_domain **domains;
495 int idx = did >> 8;
496
497 if (!iommu->domains[idx]) {
498 size_t size = 256 * sizeof(struct dmar_domain *);
499 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
500 }
501
502 domains = iommu->domains[idx];
503 if (WARN_ON(!domains))
504 return;
505 else
506 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200507}
508
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800509void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700510{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700511 struct page *page;
512 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700513
Suresh Siddha4c923d42009-10-02 11:01:24 -0700514 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
515 if (page)
516 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700517 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700518}
519
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800520void free_pgtable_page(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700521{
522 free_page((unsigned long)vaddr);
523}
524
525static inline void *alloc_domain_mem(void)
526{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900527 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700528}
529
Kay, Allen M38717942008-09-09 18:37:29 +0300530static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700531{
532 kmem_cache_free(iommu_domain_cache, vaddr);
533}
534
535static inline void * alloc_devinfo_mem(void)
536{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900537 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700538}
539
540static inline void free_devinfo_mem(void *vaddr)
541{
542 kmem_cache_free(iommu_devinfo_cache, vaddr);
543}
544
Jiang Liuab8dfe22014-07-11 14:19:27 +0800545static inline int domain_type_is_vm(struct dmar_domain *domain)
546{
547 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
548}
549
Joerg Roedel28ccce02015-07-21 14:45:31 +0200550static inline int domain_type_is_si(struct dmar_domain *domain)
551{
552 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
553}
554
Jiang Liuab8dfe22014-07-11 14:19:27 +0800555static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
556{
557 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
558 DOMAIN_FLAG_STATIC_IDENTITY);
559}
Weidong Han1b573682008-12-08 15:34:06 +0800560
Jiang Liu162d1b12014-07-11 14:19:35 +0800561static inline int domain_pfn_supported(struct dmar_domain *domain,
562 unsigned long pfn)
563{
564 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
565
566 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
567}
568
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700569static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800570{
571 unsigned long sagaw;
572 int agaw = -1;
573
574 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700575 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800576 agaw >= 0; agaw--) {
577 if (test_bit(agaw, &sagaw))
578 break;
579 }
580
581 return agaw;
582}
583
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700584/*
585 * Calculate max SAGAW for each iommu.
586 */
587int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
588{
589 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
590}
591
592/*
593 * calculate agaw for each iommu.
594 * "SAGAW" may be different across iommus, use a default agaw, and
595 * get a supported less agaw for iommus that don't support the default agaw.
596 */
597int iommu_calculate_agaw(struct intel_iommu *iommu)
598{
599 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
600}
601
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700602/* This functionin only returns single iommu in a domain */
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800603struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
Weidong Han8c11e792008-12-08 15:29:22 +0800604{
605 int iommu_id;
606
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700607 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800608 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200609 for_each_domain_iommu(iommu_id, domain)
610 break;
611
Weidong Han8c11e792008-12-08 15:29:22 +0800612 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
613 return NULL;
614
615 return g_iommus[iommu_id];
616}
617
Weidong Han8e6040972008-12-08 15:49:06 +0800618static void domain_update_iommu_coherency(struct dmar_domain *domain)
619{
David Woodhoused0501962014-03-11 17:10:29 -0700620 struct dmar_drhd_unit *drhd;
621 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100622 bool found = false;
623 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800624
David Woodhoused0501962014-03-11 17:10:29 -0700625 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800626
Joerg Roedel29a27712015-07-21 17:17:12 +0200627 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100628 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800629 if (!ecap_coherent(g_iommus[i]->ecap)) {
630 domain->iommu_coherency = 0;
631 break;
632 }
Weidong Han8e6040972008-12-08 15:49:06 +0800633 }
David Woodhoused0501962014-03-11 17:10:29 -0700634 if (found)
635 return;
636
637 /* No hardware attached; use lowest common denominator */
638 rcu_read_lock();
639 for_each_active_iommu(iommu, drhd) {
640 if (!ecap_coherent(iommu->ecap)) {
641 domain->iommu_coherency = 0;
642 break;
643 }
644 }
645 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800646}
647
Jiang Liu161f6932014-07-11 14:19:37 +0800648static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100649{
Allen Kay8140a952011-10-14 12:32:17 -0700650 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800651 struct intel_iommu *iommu;
652 int ret = 1;
653
654 rcu_read_lock();
655 for_each_active_iommu(iommu, drhd) {
656 if (iommu != skip) {
657 if (!ecap_sc_support(iommu->ecap)) {
658 ret = 0;
659 break;
660 }
661 }
662 }
663 rcu_read_unlock();
664
665 return ret;
666}
667
668static int domain_update_iommu_superpage(struct intel_iommu *skip)
669{
670 struct dmar_drhd_unit *drhd;
671 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700672 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100673
674 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800675 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100676 }
677
Allen Kay8140a952011-10-14 12:32:17 -0700678 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800679 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700680 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800681 if (iommu != skip) {
682 mask &= cap_super_page_val(iommu->cap);
683 if (!mask)
684 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100685 }
686 }
Jiang Liu0e242612014-02-19 14:07:34 +0800687 rcu_read_unlock();
688
Jiang Liu161f6932014-07-11 14:19:37 +0800689 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100690}
691
Sheng Yang58c610b2009-03-18 15:33:05 +0800692/* Some capabilities may be different across iommus */
693static void domain_update_iommu_cap(struct dmar_domain *domain)
694{
695 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800696 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
697 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800698}
699
Sohil Mehta26b86092018-09-11 17:11:36 -0700700struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
701 u8 devfn, int alloc)
David Woodhouse03ecc322015-02-13 14:35:21 +0000702{
703 struct root_entry *root = &iommu->root_entry[bus];
704 struct context_entry *context;
705 u64 *entry;
706
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200707 entry = &root->lo;
Lu Baolu765b6a92018-12-10 09:58:55 +0800708 if (sm_supported(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000709 if (devfn >= 0x80) {
710 devfn -= 0x80;
711 entry = &root->hi;
712 }
713 devfn *= 2;
714 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000715 if (*entry & 1)
716 context = phys_to_virt(*entry & VTD_PAGE_MASK);
717 else {
718 unsigned long phy_addr;
719 if (!alloc)
720 return NULL;
721
722 context = alloc_pgtable_page(iommu->node);
723 if (!context)
724 return NULL;
725
726 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
727 phy_addr = virt_to_phys((void *)context);
728 *entry = phy_addr | 1;
729 __iommu_flush_cache(iommu, entry, sizeof(*entry));
730 }
731 return &context[devfn];
732}
733
David Woodhouse4ed6a542015-05-11 14:59:20 +0100734static int iommu_dummy(struct device *dev)
735{
736 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
737}
738
David Woodhouse156baca2014-03-09 14:00:57 -0700739static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800740{
741 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800742 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700743 struct device *tmp;
744 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800745 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800746 int i;
747
David Woodhouse4ed6a542015-05-11 14:59:20 +0100748 if (iommu_dummy(dev))
749 return NULL;
750
David Woodhouse156baca2014-03-09 14:00:57 -0700751 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700752 struct pci_dev *pf_pdev;
753
David Woodhouse156baca2014-03-09 14:00:57 -0700754 pdev = to_pci_dev(dev);
Jon Derrick5823e332017-08-30 15:05:59 -0600755
756#ifdef CONFIG_X86
757 /* VMD child devices currently cannot be handled individually */
758 if (is_vmd(pdev->bus))
759 return NULL;
760#endif
761
Ashok Raj1c387182016-10-21 15:32:05 -0700762 /* VFs aren't listed in scope tables; we need to look up
763 * the PF instead to find the IOMMU. */
764 pf_pdev = pci_physfn(pdev);
765 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700766 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100767 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700768 dev = &ACPI_COMPANION(dev)->dev;
769
Jiang Liu0e242612014-02-19 14:07:34 +0800770 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800771 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700772 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100773 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800774
Jiang Liub683b232014-02-19 14:07:32 +0800775 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700776 drhd->devices_cnt, i, tmp) {
777 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700778 /* For a VF use its original BDF# not that of the PF
779 * which we used for the IOMMU lookup. Strictly speaking
780 * we could do this for all PCI devices; we only need to
781 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100782 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700783 goto got_pdev;
784
David Woodhouse156baca2014-03-09 14:00:57 -0700785 *bus = drhd->devices[i].bus;
786 *devfn = drhd->devices[i].devfn;
787 goto out;
788 }
789
790 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000791 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700792
793 ptmp = to_pci_dev(tmp);
794 if (ptmp->subordinate &&
795 ptmp->subordinate->number <= pdev->bus->number &&
796 ptmp->subordinate->busn_res.end >= pdev->bus->number)
797 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100798 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800799
David Woodhouse156baca2014-03-09 14:00:57 -0700800 if (pdev && drhd->include_all) {
801 got_pdev:
802 *bus = pdev->bus->number;
803 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800804 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700805 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800806 }
Jiang Liub683b232014-02-19 14:07:32 +0800807 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700808 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800809 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800810
Jiang Liub683b232014-02-19 14:07:32 +0800811 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800812}
813
Weidong Han5331fe62008-12-08 23:00:00 +0800814static void domain_flush_cache(struct dmar_domain *domain,
815 void *addr, int size)
816{
817 if (!domain->iommu_coherency)
818 clflush_cache_range(addr, size);
819}
820
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700821static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
822{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700823 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000824 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700825 unsigned long flags;
826
827 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000828 context = iommu_context_addr(iommu, bus, devfn, 0);
829 if (context)
830 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700831 spin_unlock_irqrestore(&iommu->lock, flags);
832 return ret;
833}
834
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700835static void free_context_table(struct intel_iommu *iommu)
836{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700837 int i;
838 unsigned long flags;
839 struct context_entry *context;
840
841 spin_lock_irqsave(&iommu->lock, flags);
842 if (!iommu->root_entry) {
843 goto out;
844 }
845 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000846 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700847 if (context)
848 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000849
Lu Baolu765b6a92018-12-10 09:58:55 +0800850 if (!sm_supported(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000851 continue;
852
853 context = iommu_context_addr(iommu, i, 0x80, 0);
854 if (context)
855 free_pgtable_page(context);
856
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700857 }
858 free_pgtable_page(iommu->root_entry);
859 iommu->root_entry = NULL;
860out:
861 spin_unlock_irqrestore(&iommu->lock, flags);
862}
863
David Woodhouseb026fd22009-06-28 10:37:25 +0100864static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000865 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700866{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600867 struct dma_pte *parent, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700868 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700869 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870
871 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200872
Jiang Liu162d1b12014-07-11 14:19:35 +0800873 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200874 /* Address beyond IOMMU's addressing capabilities. */
875 return NULL;
876
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700877 parent = domain->pgd;
878
David Woodhouse5cf0a762014-03-19 16:07:49 +0000879 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700880 void *tmp_page;
881
David Woodhouseb026fd22009-06-28 10:37:25 +0100882 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700883 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000884 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100885 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000886 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700887 break;
888
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000889 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100890 uint64_t pteval;
891
Suresh Siddha4c923d42009-10-02 11:01:24 -0700892 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700893
David Woodhouse206a73c2009-07-01 19:30:28 +0100894 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700895 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100896
David Woodhousec85994e2009-07-01 19:21:24 +0100897 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400898 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800899 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100900 /* Someone else set it while we were thinking; use theirs. */
901 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800902 else
David Woodhousec85994e2009-07-01 19:21:24 +0100903 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700904 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000905 if (level == 1)
906 break;
907
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000908 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700909 level--;
910 }
911
David Woodhouse5cf0a762014-03-19 16:07:49 +0000912 if (!*target_level)
913 *target_level = level;
914
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700915 return pte;
916}
917
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100918
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700919/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100920static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
921 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100922 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700923{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600924 struct dma_pte *parent, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700925 int total = agaw_to_level(domain->agaw);
926 int offset;
927
928 parent = domain->pgd;
929 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100930 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700931 pte = &parent[offset];
932 if (level == total)
933 return pte;
934
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100935 if (!dma_pte_present(pte)) {
936 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700937 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100938 }
939
Yijing Wange16922a2014-05-20 20:37:51 +0800940 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100941 *large_page = total;
942 return pte;
943 }
944
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000945 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946 total--;
947 }
948 return NULL;
949}
950
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700951/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000952static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +0100953 unsigned long start_pfn,
954 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700955{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600956 unsigned int large_page;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100957 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700958
Jiang Liu162d1b12014-07-11 14:19:35 +0800959 BUG_ON(!domain_pfn_supported(domain, start_pfn));
960 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -0700961 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100962
David Woodhouse04b18e62009-06-27 19:15:01 +0100963 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700964 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100965 large_page = 1;
966 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100967 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100968 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100969 continue;
970 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100971 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100972 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100973 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100974 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100975 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
976
David Woodhouse310a5ab2009-06-28 18:52:20 +0100977 domain_flush_cache(domain, first_pte,
978 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700979
980 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700981}
982
Alex Williamson3269ee02013-06-15 10:27:19 -0600983static void dma_pte_free_level(struct dmar_domain *domain, int level,
David Dillowbc24c572017-06-28 19:42:23 -0700984 int retain_level, struct dma_pte *pte,
985 unsigned long pfn, unsigned long start_pfn,
986 unsigned long last_pfn)
Alex Williamson3269ee02013-06-15 10:27:19 -0600987{
988 pfn = max(start_pfn, pfn);
989 pte = &pte[pfn_level_offset(pfn, level)];
990
991 do {
992 unsigned long level_pfn;
993 struct dma_pte *level_pte;
994
995 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
996 goto next;
997
David Dillowf7116e12017-01-30 19:11:11 -0800998 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -0600999 level_pte = phys_to_virt(dma_pte_addr(pte));
1000
David Dillowbc24c572017-06-28 19:42:23 -07001001 if (level > 2) {
1002 dma_pte_free_level(domain, level - 1, retain_level,
1003 level_pte, level_pfn, start_pfn,
1004 last_pfn);
1005 }
Alex Williamson3269ee02013-06-15 10:27:19 -06001006
David Dillowbc24c572017-06-28 19:42:23 -07001007 /*
1008 * Free the page table if we're below the level we want to
1009 * retain and the range covers the entire table.
1010 */
1011 if (level < retain_level && !(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001012 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001013 dma_clear_pte(pte);
1014 domain_flush_cache(domain, pte, sizeof(*pte));
1015 free_pgtable_page(level_pte);
1016 }
1017next:
1018 pfn += level_size(level);
1019 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1020}
1021
David Dillowbc24c572017-06-28 19:42:23 -07001022/*
1023 * clear last level (leaf) ptes and free page table pages below the
1024 * level we wish to keep intact.
1025 */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001026static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001027 unsigned long start_pfn,
David Dillowbc24c572017-06-28 19:42:23 -07001028 unsigned long last_pfn,
1029 int retain_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030{
Jiang Liu162d1b12014-07-11 14:19:35 +08001031 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1032 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001033 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001034
Jiang Liud41a4ad2014-07-11 14:19:34 +08001035 dma_pte_clear_range(domain, start_pfn, last_pfn);
1036
David Woodhousef3a0a522009-06-30 03:40:07 +01001037 /* We don't need lock here; nobody else touches the iova range */
David Dillowbc24c572017-06-28 19:42:23 -07001038 dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
Alex Williamson3269ee02013-06-15 10:27:19 -06001039 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001040
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001041 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001042 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 free_pgtable_page(domain->pgd);
1044 domain->pgd = NULL;
1045 }
1046}
1047
David Woodhouseea8ea462014-03-05 17:09:32 +00001048/* When a page at a given level is being unlinked from its parent, we don't
1049 need to *modify* it at all. All we need to do is make a list of all the
1050 pages which can be freed just as soon as we've flushed the IOTLB and we
1051 know the hardware page-walk will no longer touch them.
1052 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1053 be freed. */
1054static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1055 int level, struct dma_pte *pte,
1056 struct page *freelist)
1057{
1058 struct page *pg;
1059
1060 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1061 pg->freelist = freelist;
1062 freelist = pg;
1063
1064 if (level == 1)
1065 return freelist;
1066
Jiang Liuadeb2592014-04-09 10:20:39 +08001067 pte = page_address(pg);
1068 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001069 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1070 freelist = dma_pte_list_pagetables(domain, level - 1,
1071 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001072 pte++;
1073 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001074
1075 return freelist;
1076}
1077
1078static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1079 struct dma_pte *pte, unsigned long pfn,
1080 unsigned long start_pfn,
1081 unsigned long last_pfn,
1082 struct page *freelist)
1083{
1084 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1085
1086 pfn = max(start_pfn, pfn);
1087 pte = &pte[pfn_level_offset(pfn, level)];
1088
1089 do {
1090 unsigned long level_pfn;
1091
1092 if (!dma_pte_present(pte))
1093 goto next;
1094
1095 level_pfn = pfn & level_mask(level);
1096
1097 /* If range covers entire pagetable, free it */
1098 if (start_pfn <= level_pfn &&
1099 last_pfn >= level_pfn + level_size(level) - 1) {
1100 /* These suborbinate page tables are going away entirely. Don't
1101 bother to clear them; we're just going to *free* them. */
1102 if (level > 1 && !dma_pte_superpage(pte))
1103 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1104
1105 dma_clear_pte(pte);
1106 if (!first_pte)
1107 first_pte = pte;
1108 last_pte = pte;
1109 } else if (level > 1) {
1110 /* Recurse down into a level that isn't *entirely* obsolete */
1111 freelist = dma_pte_clear_level(domain, level - 1,
1112 phys_to_virt(dma_pte_addr(pte)),
1113 level_pfn, start_pfn, last_pfn,
1114 freelist);
1115 }
1116next:
1117 pfn += level_size(level);
1118 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1119
1120 if (first_pte)
1121 domain_flush_cache(domain, first_pte,
1122 (void *)++last_pte - (void *)first_pte);
1123
1124 return freelist;
1125}
1126
1127/* We can't just free the pages because the IOMMU may still be walking
1128 the page tables, and may have cached the intermediate levels. The
1129 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001130static struct page *domain_unmap(struct dmar_domain *domain,
1131 unsigned long start_pfn,
1132 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001133{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001134 struct page *freelist;
David Woodhouseea8ea462014-03-05 17:09:32 +00001135
Jiang Liu162d1b12014-07-11 14:19:35 +08001136 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1137 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001138 BUG_ON(start_pfn > last_pfn);
1139
1140 /* we don't need lock here; nobody else touches the iova range */
1141 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1142 domain->pgd, 0, start_pfn, last_pfn, NULL);
1143
1144 /* free pgd */
1145 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1146 struct page *pgd_page = virt_to_page(domain->pgd);
1147 pgd_page->freelist = freelist;
1148 freelist = pgd_page;
1149
1150 domain->pgd = NULL;
1151 }
1152
1153 return freelist;
1154}
1155
Joerg Roedelb6904202015-08-13 11:32:18 +02001156static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001157{
1158 struct page *pg;
1159
1160 while ((pg = freelist)) {
1161 freelist = pg->freelist;
1162 free_pgtable_page(page_address(pg));
1163 }
1164}
1165
Joerg Roedel13cf0172017-08-11 11:40:10 +02001166static void iova_entry_free(unsigned long data)
1167{
1168 struct page *freelist = (struct page *)data;
1169
1170 dma_free_pagelist(freelist);
1171}
1172
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001173/* iommu handling */
1174static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1175{
1176 struct root_entry *root;
1177 unsigned long flags;
1178
Suresh Siddha4c923d42009-10-02 11:01:24 -07001179 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001180 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001181 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001182 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001184 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001185
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001186 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187
1188 spin_lock_irqsave(&iommu->lock, flags);
1189 iommu->root_entry = root;
1190 spin_unlock_irqrestore(&iommu->lock, flags);
1191
1192 return 0;
1193}
1194
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001195static void iommu_set_root_entry(struct intel_iommu *iommu)
1196{
David Woodhouse03ecc322015-02-13 14:35:21 +00001197 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001198 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001199 unsigned long flag;
1200
David Woodhouse03ecc322015-02-13 14:35:21 +00001201 addr = virt_to_phys(iommu->root_entry);
Lu Baolu7373a8c2018-12-10 09:59:03 +08001202 if (sm_supported(iommu))
1203 addr |= DMA_RTADDR_SMT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001204
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001205 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001206 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001207
David Woodhousec416daa2009-05-10 20:30:58 +01001208 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001209
1210 /* Make sure hardware complete it */
1211 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001212 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001213
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001214 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001215}
1216
Lu Baolu6f7db752018-12-10 09:59:00 +08001217void iommu_flush_write_buffer(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001218{
1219 u32 val;
1220 unsigned long flag;
1221
David Woodhouse9af88142009-02-13 23:18:03 +00001222 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001225 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001226 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001230 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233}
1234
1235/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001236static void __iommu_flush_context(struct intel_iommu *iommu,
1237 u16 did, u16 source_id, u8 function_mask,
1238 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001239{
1240 u64 val = 0;
1241 unsigned long flag;
1242
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243 switch (type) {
1244 case DMA_CCMD_GLOBAL_INVL:
1245 val = DMA_CCMD_GLOBAL_INVL;
1246 break;
1247 case DMA_CCMD_DOMAIN_INVL:
1248 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1249 break;
1250 case DMA_CCMD_DEVICE_INVL:
1251 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1252 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1253 break;
1254 default:
1255 BUG();
1256 }
1257 val |= DMA_CCMD_ICC;
1258
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001259 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001260 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1261
1262 /* Make sure hardware complete it */
1263 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1264 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1265
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001266 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001267}
1268
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001269/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001270static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1271 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001272{
1273 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1274 u64 val = 0, val_iva = 0;
1275 unsigned long flag;
1276
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001277 switch (type) {
1278 case DMA_TLB_GLOBAL_FLUSH:
1279 /* global flush doesn't need set IVA_REG */
1280 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1281 break;
1282 case DMA_TLB_DSI_FLUSH:
1283 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1284 break;
1285 case DMA_TLB_PSI_FLUSH:
1286 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001287 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001288 val_iva = size_order | addr;
1289 break;
1290 default:
1291 BUG();
1292 }
1293 /* Note: set drain read/write */
1294#if 0
1295 /*
1296 * This is probably to be super secure.. Looks like we can
1297 * ignore it without any impact.
1298 */
1299 if (cap_read_drain(iommu->cap))
1300 val |= DMA_TLB_READ_DRAIN;
1301#endif
1302 if (cap_write_drain(iommu->cap))
1303 val |= DMA_TLB_WRITE_DRAIN;
1304
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001305 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306 /* Note: Only uses first TLB reg currently */
1307 if (val_iva)
1308 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1309 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1310
1311 /* Make sure hardware complete it */
1312 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1313 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1314
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001315 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316
1317 /* check IOTLB invalidation granularity */
1318 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001319 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001321 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001322 (unsigned long long)DMA_TLB_IIRG(type),
1323 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324}
1325
David Woodhouse64ae8922014-03-09 12:52:30 -07001326static struct device_domain_info *
1327iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1328 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329{
Yu Zhao93a23a72009-05-18 13:51:37 +08001330 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001331
Joerg Roedel55d94042015-07-22 16:50:40 +02001332 assert_spin_locked(&device_domain_lock);
1333
Yu Zhao93a23a72009-05-18 13:51:37 +08001334 if (!iommu->qi)
1335 return NULL;
1336
Yu Zhao93a23a72009-05-18 13:51:37 +08001337 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001338 if (info->iommu == iommu && info->bus == bus &&
1339 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001340 if (info->ats_supported && info->dev)
1341 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001342 break;
1343 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001344
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001345 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001346}
1347
Omer Peleg0824c592016-04-20 19:03:35 +03001348static void domain_update_iotlb(struct dmar_domain *domain)
1349{
1350 struct device_domain_info *info;
1351 bool has_iotlb_device = false;
1352
1353 assert_spin_locked(&device_domain_lock);
1354
1355 list_for_each_entry(info, &domain->devices, link) {
1356 struct pci_dev *pdev;
1357
1358 if (!info->dev || !dev_is_pci(info->dev))
1359 continue;
1360
1361 pdev = to_pci_dev(info->dev);
1362 if (pdev->ats_enabled) {
1363 has_iotlb_device = true;
1364 break;
1365 }
1366 }
1367
1368 domain->has_iotlb_device = has_iotlb_device;
1369}
1370
Yu Zhao93a23a72009-05-18 13:51:37 +08001371static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1372{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001373 struct pci_dev *pdev;
1374
Omer Peleg0824c592016-04-20 19:03:35 +03001375 assert_spin_locked(&device_domain_lock);
1376
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001377 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001378 return;
1379
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001380 pdev = to_pci_dev(info->dev);
Jacob Pan1c48db42018-06-07 09:57:00 -07001381 /* For IOMMU that supports device IOTLB throttling (DIT), we assign
1382 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
1383 * queue depth at PF level. If DIT is not set, PFSID will be treated as
1384 * reserved, which should be set to 0.
1385 */
1386 if (!ecap_dit(info->iommu->ecap))
1387 info->pfsid = 0;
1388 else {
1389 struct pci_dev *pf_pdev;
1390
1391 /* pdev will be returned if device is not a vf */
1392 pf_pdev = pci_physfn(pdev);
1393 info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
1394 }
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001395
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001396#ifdef CONFIG_INTEL_IOMMU_SVM
1397 /* The PCIe spec, in its wisdom, declares that the behaviour of
1398 the device if you enable PASID support after ATS support is
1399 undefined. So always enable PASID support on devices which
1400 have it, even if we can't yet know if we're ever going to
1401 use it. */
1402 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1403 info->pasid_enabled = 1;
1404
Kuppuswamy Sathyanarayanan1b84778a2019-02-19 11:04:52 -08001405 if (info->pri_supported &&
1406 (info->pasid_enabled ? pci_prg_resp_pasid_required(pdev) : 1) &&
1407 !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001408 info->pri_enabled = 1;
1409#endif
Mika Westerbergfb58fdc2018-10-29 13:47:08 +03001410 if (!pdev->untrusted && info->ats_supported &&
1411 !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001412 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001413 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001414 info->ats_qdep = pci_ats_queue_depth(pdev);
1415 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001416}
1417
1418static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1419{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001420 struct pci_dev *pdev;
1421
Omer Peleg0824c592016-04-20 19:03:35 +03001422 assert_spin_locked(&device_domain_lock);
1423
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001424 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001425 return;
1426
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001427 pdev = to_pci_dev(info->dev);
1428
1429 if (info->ats_enabled) {
1430 pci_disable_ats(pdev);
1431 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001432 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001433 }
1434#ifdef CONFIG_INTEL_IOMMU_SVM
1435 if (info->pri_enabled) {
1436 pci_disable_pri(pdev);
1437 info->pri_enabled = 0;
1438 }
1439 if (info->pasid_enabled) {
1440 pci_disable_pasid(pdev);
1441 info->pasid_enabled = 0;
1442 }
1443#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001444}
1445
1446static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1447 u64 addr, unsigned mask)
1448{
1449 u16 sid, qdep;
1450 unsigned long flags;
1451 struct device_domain_info *info;
1452
Omer Peleg0824c592016-04-20 19:03:35 +03001453 if (!domain->has_iotlb_device)
1454 return;
1455
Yu Zhao93a23a72009-05-18 13:51:37 +08001456 spin_lock_irqsave(&device_domain_lock, flags);
1457 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001458 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001459 continue;
1460
1461 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001462 qdep = info->ats_qdep;
Jacob Pan1c48db42018-06-07 09:57:00 -07001463 qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
1464 qdep, addr, mask);
Yu Zhao93a23a72009-05-18 13:51:37 +08001465 }
1466 spin_unlock_irqrestore(&device_domain_lock, flags);
1467}
1468
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001469static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1470 struct dmar_domain *domain,
1471 unsigned long pfn, unsigned int pages,
1472 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001474 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001475 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001476 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001477
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001478 BUG_ON(pages == 0);
1479
David Woodhouseea8ea462014-03-05 17:09:32 +00001480 if (ih)
1481 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001483 * Fallback to domain selective flush if no PSI support or the size is
1484 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001485 * PSI requires page size to be 2 ^ x, and the base address is naturally
1486 * aligned to the size
1487 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001488 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1489 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001490 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001491 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001492 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001493 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001494
1495 /*
Nadav Amit82653632010-04-01 13:24:40 +03001496 * In caching mode, changes of pages from non-present to present require
1497 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001498 */
Nadav Amit82653632010-04-01 13:24:40 +03001499 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xu9d2e6502018-01-10 13:51:37 +08001500 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001501}
1502
Peter Xueed91a02018-05-04 10:34:52 +08001503/* Notification for newly created mappings */
1504static inline void __mapping_notify_one(struct intel_iommu *iommu,
1505 struct dmar_domain *domain,
1506 unsigned long pfn, unsigned int pages)
1507{
1508 /* It's a non-present to present mapping. Only flush if caching mode */
1509 if (cap_caching_mode(iommu->cap))
1510 iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
1511 else
1512 iommu_flush_write_buffer(iommu);
1513}
1514
Joerg Roedel13cf0172017-08-11 11:40:10 +02001515static void iommu_flush_iova(struct iova_domain *iovad)
1516{
1517 struct dmar_domain *domain;
1518 int idx;
1519
1520 domain = container_of(iovad, struct dmar_domain, iovad);
1521
1522 for_each_domain_iommu(idx, domain) {
1523 struct intel_iommu *iommu = g_iommus[idx];
1524 u16 did = domain->iommu_did[iommu->seq_id];
1525
1526 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
1527
1528 if (!cap_caching_mode(iommu->cap))
1529 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1530 0, MAX_AGAW_PFN_WIDTH);
1531 }
1532}
1533
mark grossf8bab732008-02-08 04:18:38 -08001534static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1535{
1536 u32 pmen;
1537 unsigned long flags;
1538
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001539 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001540 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1541 pmen &= ~DMA_PMEN_EPM;
1542 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1543
1544 /* wait for the protected region status bit to clear */
1545 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1546 readl, !(pmen & DMA_PMEN_PRS), pmen);
1547
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001548 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001549}
1550
Jiang Liu2a41cce2014-07-11 14:19:33 +08001551static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001552{
1553 u32 sts;
1554 unsigned long flags;
1555
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001556 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001557 iommu->gcmd |= DMA_GCMD_TE;
1558 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001559
1560 /* Make sure hardware complete it */
1561 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001562 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001563
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001564 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001565}
1566
Jiang Liu2a41cce2014-07-11 14:19:33 +08001567static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568{
1569 u32 sts;
1570 unsigned long flag;
1571
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001572 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001573 iommu->gcmd &= ~DMA_GCMD_TE;
1574 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1575
1576 /* Make sure hardware complete it */
1577 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001578 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001580 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001581}
1582
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001583
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001584static int iommu_init_domains(struct intel_iommu *iommu)
1585{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001586 u32 ndomains, nlongs;
1587 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588
1589 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001590 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001591 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001592 nlongs = BITS_TO_LONGS(ndomains);
1593
Donald Dutile94a91b502009-08-20 16:51:34 -04001594 spin_lock_init(&iommu->lock);
1595
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001596 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1597 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001598 pr_err("%s: Allocating domain id array failed\n",
1599 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 return -ENOMEM;
1601 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001602
Wei Yang86f004c2016-05-21 02:41:51 +00001603 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001604 iommu->domains = kzalloc(size, GFP_KERNEL);
1605
1606 if (iommu->domains) {
1607 size = 256 * sizeof(struct dmar_domain *);
1608 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1609 }
1610
1611 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001612 pr_err("%s: Allocating domain array failed\n",
1613 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001614 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001615 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001616 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001617 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001618 return -ENOMEM;
1619 }
1620
Joerg Roedel8bf47812015-07-21 10:41:21 +02001621
1622
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001623 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001624 * If Caching mode is set, then invalid translations are tagged
1625 * with domain-id 0, hence we need to pre-allocate it. We also
1626 * use domain-id 0 as a marker for non-allocated domain-id, so
1627 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001628 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001629 set_bit(0, iommu->domain_ids);
1630
Lu Baolu3b33d4a2018-12-10 09:58:59 +08001631 /*
1632 * Vt-d spec rev3.0 (section 6.2.3.1) requires that each pasid
1633 * entry for first-level or pass-through translation modes should
1634 * be programmed with a domain id different from those used for
1635 * second-level or nested translation. We reserve a domain id for
1636 * this purpose.
1637 */
1638 if (sm_supported(iommu))
1639 set_bit(FLPT_DEFAULT_DID, iommu->domain_ids);
1640
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001641 return 0;
1642}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643
Jiang Liuffebeb42014-11-09 22:48:02 +08001644static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001645{
Joerg Roedel29a27712015-07-21 17:17:12 +02001646 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001647 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001648
Joerg Roedel29a27712015-07-21 17:17:12 +02001649 if (!iommu->domains || !iommu->domain_ids)
1650 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001651
Joerg Roedelbea64032016-11-08 15:08:26 +01001652again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001653 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001654 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1655 struct dmar_domain *domain;
1656
1657 if (info->iommu != iommu)
1658 continue;
1659
1660 if (!info->dev || !info->domain)
1661 continue;
1662
1663 domain = info->domain;
1664
Joerg Roedelbea64032016-11-08 15:08:26 +01001665 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001666
Joerg Roedelbea64032016-11-08 15:08:26 +01001667 if (!domain_type_is_vm_or_si(domain)) {
1668 /*
1669 * The domain_exit() function can't be called under
1670 * device_domain_lock, as it takes this lock itself.
1671 * So release the lock here and re-run the loop
1672 * afterwards.
1673 */
1674 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001675 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001676 goto again;
1677 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001678 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001679 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680
1681 if (iommu->gcmd & DMA_GCMD_TE)
1682 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001683}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684
Jiang Liuffebeb42014-11-09 22:48:02 +08001685static void free_dmar_iommu(struct intel_iommu *iommu)
1686{
1687 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001688 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 int i;
1690
1691 for (i = 0; i < elems; i++)
1692 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001693 kfree(iommu->domains);
1694 kfree(iommu->domain_ids);
1695 iommu->domains = NULL;
1696 iommu->domain_ids = NULL;
1697 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698
Weidong Hand9630fe2008-12-08 11:06:32 +08001699 g_iommus[iommu->seq_id] = NULL;
1700
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001701 /* free context mapping */
1702 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001703
1704#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08001705 if (pasid_supported(iommu)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01001706 if (ecap_prs(iommu->ecap))
1707 intel_svm_finish_prq(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001708 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001709#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710}
1711
Jiang Liuab8dfe22014-07-11 14:19:27 +08001712static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001714 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715
1716 domain = alloc_domain_mem();
1717 if (!domain)
1718 return NULL;
1719
Jiang Liuab8dfe22014-07-11 14:19:27 +08001720 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001721 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001722 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001723 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001724 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725
1726 return domain;
1727}
1728
Joerg Roedeld160aca2015-07-22 11:52:53 +02001729/* Must be called with iommu->lock */
1730static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001731 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732{
Jiang Liu44bde612014-07-11 14:19:29 +08001733 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001734 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001735
Joerg Roedel55d94042015-07-22 16:50:40 +02001736 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001737 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001738
Joerg Roedel29a27712015-07-21 17:17:12 +02001739 domain->iommu_refcnt[iommu->seq_id] += 1;
1740 domain->iommu_count += 1;
1741 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001742 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001743 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1744
1745 if (num >= ndomains) {
1746 pr_err("%s: No free domain ids\n", iommu->name);
1747 domain->iommu_refcnt[iommu->seq_id] -= 1;
1748 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001749 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001750 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001751
Joerg Roedeld160aca2015-07-22 11:52:53 +02001752 set_bit(num, iommu->domain_ids);
1753 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001754
Joerg Roedeld160aca2015-07-22 11:52:53 +02001755 domain->iommu_did[iommu->seq_id] = num;
1756 domain->nid = iommu->node;
1757
Jiang Liufb170fb2014-07-11 14:19:28 +08001758 domain_update_iommu_cap(domain);
1759 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001760
Joerg Roedel55d94042015-07-22 16:50:40 +02001761 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001762}
1763
1764static int domain_detach_iommu(struct dmar_domain *domain,
1765 struct intel_iommu *iommu)
1766{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001767 int num, count;
Jiang Liufb170fb2014-07-11 14:19:28 +08001768
Joerg Roedel55d94042015-07-22 16:50:40 +02001769 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001770 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001771
Joerg Roedel29a27712015-07-21 17:17:12 +02001772 domain->iommu_refcnt[iommu->seq_id] -= 1;
1773 count = --domain->iommu_count;
1774 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001775 num = domain->iommu_did[iommu->seq_id];
1776 clear_bit(num, iommu->domain_ids);
1777 set_iommu_domain(iommu, num, NULL);
1778
Jiang Liufb170fb2014-07-11 14:19:28 +08001779 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001780 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001781 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001782
1783 return count;
1784}
1785
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001786static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001787static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001788
Joseph Cihula51a63e62011-03-21 11:04:24 -07001789static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790{
1791 struct pci_dev *pdev = NULL;
1792 struct iova *iova;
1793 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001794
Zhen Leiaa3ac942017-09-21 16:52:45 +01001795 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001796
Mark Gross8a443df2008-03-04 14:59:31 -08001797 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1798 &reserved_rbtree_key);
1799
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001800 /* IOAPIC ranges shouldn't be accessed by DMA */
1801 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1802 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001803 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001804 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001805 return -ENODEV;
1806 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807
1808 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1809 for_each_pci_dev(pdev) {
1810 struct resource *r;
1811
1812 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1813 r = &pdev->resource[i];
1814 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1815 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001816 iova = reserve_iova(&reserved_iova_list,
1817 IOVA_PFN(r->start),
1818 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001819 if (!iova) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06001820 pci_err(pdev, "Reserve iova for %pR failed\n", r);
Joseph Cihula51a63e62011-03-21 11:04:24 -07001821 return -ENODEV;
1822 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001823 }
1824 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001825 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001826}
1827
1828static void domain_reserve_special_ranges(struct dmar_domain *domain)
1829{
1830 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1831}
1832
1833static inline int guestwidth_to_adjustwidth(int gaw)
1834{
1835 int agaw;
1836 int r = (gaw - 12) % 9;
1837
1838 if (r == 0)
1839 agaw = gaw;
1840 else
1841 agaw = gaw + 9 - r;
1842 if (agaw > 64)
1843 agaw = 64;
1844 return agaw;
1845}
1846
Joerg Roedeldc534b22015-07-22 12:44:02 +02001847static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1848 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001849{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850 int adjust_width, agaw;
1851 unsigned long sagaw;
Joerg Roedel13cf0172017-08-11 11:40:10 +02001852 int err;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001853
Zhen Leiaa3ac942017-09-21 16:52:45 +01001854 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel13cf0172017-08-11 11:40:10 +02001855
1856 err = init_iova_flush_queue(&domain->iovad,
1857 iommu_flush_iova, iova_entry_free);
1858 if (err)
1859 return err;
1860
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861 domain_reserve_special_ranges(domain);
1862
1863 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001864 if (guest_width > cap_mgaw(iommu->cap))
1865 guest_width = cap_mgaw(iommu->cap);
1866 domain->gaw = guest_width;
1867 adjust_width = guestwidth_to_adjustwidth(guest_width);
1868 agaw = width_to_agaw(adjust_width);
1869 sagaw = cap_sagaw(iommu->cap);
1870 if (!test_bit(agaw, &sagaw)) {
1871 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001872 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001873 agaw = find_next_bit(&sagaw, 5, agaw);
1874 if (agaw >= 5)
1875 return -ENODEV;
1876 }
1877 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878
Weidong Han8e6040972008-12-08 15:49:06 +08001879 if (ecap_coherent(iommu->ecap))
1880 domain->iommu_coherency = 1;
1881 else
1882 domain->iommu_coherency = 0;
1883
Sheng Yang58c610b2009-03-18 15:33:05 +08001884 if (ecap_sc_support(iommu->ecap))
1885 domain->iommu_snooping = 1;
1886 else
1887 domain->iommu_snooping = 0;
1888
David Woodhouse214e39a2014-03-19 10:38:49 +00001889 if (intel_iommu_superpage)
1890 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1891 else
1892 domain->iommu_superpage = 0;
1893
Suresh Siddha4c923d42009-10-02 11:01:24 -07001894 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001895
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001896 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001897 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001898 if (!domain->pgd)
1899 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001900 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 return 0;
1902}
1903
1904static void domain_exit(struct dmar_domain *domain)
1905{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001906 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001907
Joerg Roedeld160aca2015-07-22 11:52:53 +02001908 /* Remove associated devices and clear attached or cached domains */
1909 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001910 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001911 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001912
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001913 /* destroy iovas */
1914 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001915
David Woodhouseea8ea462014-03-05 17:09:32 +00001916 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001917
David Woodhouseea8ea462014-03-05 17:09:32 +00001918 dma_free_pagelist(freelist);
1919
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001920 free_domain_mem(domain);
1921}
1922
Lu Baolu7373a8c2018-12-10 09:59:03 +08001923/*
1924 * Get the PASID directory size for scalable mode context entry.
1925 * Value of X in the PDTS field of a scalable mode context entry
1926 * indicates PASID directory with 2^(X + 7) entries.
1927 */
1928static inline unsigned long context_get_sm_pds(struct pasid_table *table)
1929{
1930 int pds, max_pde;
1931
1932 max_pde = table->max_pasid >> PASID_PDE_SHIFT;
1933 pds = find_first_bit((unsigned long *)&max_pde, MAX_NR_PASID_BITS);
1934 if (pds < 7)
1935 return 0;
1936
1937 return pds - 7;
1938}
1939
1940/*
1941 * Set the RID_PASID field of a scalable mode context entry. The
1942 * IOMMU hardware will use the PASID value set in this field for
1943 * DMA translations of DMA requests without PASID.
1944 */
1945static inline void
1946context_set_sm_rid2pasid(struct context_entry *context, unsigned long pasid)
1947{
1948 context->hi |= pasid & ((1 << 20) - 1);
1949 context->hi |= (1 << 20);
1950}
1951
1952/*
1953 * Set the DTE(Device-TLB Enable) field of a scalable mode context
1954 * entry.
1955 */
1956static inline void context_set_sm_dte(struct context_entry *context)
1957{
1958 context->lo |= (1 << 2);
1959}
1960
1961/*
1962 * Set the PRE(Page Request Enable) field of a scalable mode context
1963 * entry.
1964 */
1965static inline void context_set_sm_pre(struct context_entry *context)
1966{
1967 context->lo |= (1 << 4);
1968}
1969
1970/* Convert value to context PASID directory size field coding. */
1971#define context_pdts(pds) (((pds) & 0x7) << 9)
1972
David Woodhouse64ae8922014-03-09 12:52:30 -07001973static int domain_context_mapping_one(struct dmar_domain *domain,
1974 struct intel_iommu *iommu,
Lu Baoluca6e3222018-12-10 09:59:02 +08001975 struct pasid_table *table,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001976 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001977{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001978 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001979 int translation = CONTEXT_TT_MULTI_LEVEL;
1980 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001981 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001982 unsigned long flags;
Lu Baolu7373a8c2018-12-10 09:59:03 +08001983 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001984
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001985 WARN_ON(did == 0);
1986
Joerg Roedel28ccce02015-07-21 14:45:31 +02001987 if (hw_pass_through && domain_type_is_si(domain))
1988 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001989
1990 pr_debug("Set context mapping for %02x:%02x.%d\n",
1991 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001992
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001993 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08001994
Joerg Roedel55d94042015-07-22 16:50:40 +02001995 spin_lock_irqsave(&device_domain_lock, flags);
1996 spin_lock(&iommu->lock);
1997
1998 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00001999 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002000 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002001 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002
Joerg Roedel55d94042015-07-22 16:50:40 +02002003 ret = 0;
2004 if (context_present(context))
2005 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002006
Xunlei Pangaec0e862016-12-05 20:09:07 +08002007 /*
2008 * For kdump cases, old valid entries may be cached due to the
2009 * in-flight DMA and copied pgtable, but there is no unmapping
2010 * behaviour for them, thus we need an explicit cache flush for
2011 * the newly-mapped device. For kdump, at this point, the device
2012 * is supposed to finish reset at its driver probe stage, so no
2013 * in-flight DMA will exist, and we don't need to worry anymore
2014 * hereafter.
2015 */
2016 if (context_copied(context)) {
2017 u16 did_old = context_domain_id(context);
2018
Christos Gkekasb117e032017-10-08 23:33:31 +01002019 if (did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangaec0e862016-12-05 20:09:07 +08002020 iommu->flush.flush_context(iommu, did_old,
2021 (((u16)bus) << 8) | devfn,
2022 DMA_CCMD_MASK_NOBIT,
2023 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002024 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2025 DMA_TLB_DSI_FLUSH);
2026 }
Xunlei Pangaec0e862016-12-05 20:09:07 +08002027 }
2028
Joerg Roedelde24e552015-07-21 14:53:04 +02002029 context_clear_entry(context);
Weidong Hanea6606b2008-12-08 23:08:15 +08002030
Lu Baolu7373a8c2018-12-10 09:59:03 +08002031 if (sm_supported(iommu)) {
2032 unsigned long pds;
Joerg Roedelde24e552015-07-21 14:53:04 +02002033
Lu Baolu7373a8c2018-12-10 09:59:03 +08002034 WARN_ON(!table);
2035
2036 /* Setup the PASID DIR pointer: */
2037 pds = context_get_sm_pds(table);
2038 context->lo = (u64)virt_to_phys(table->table) |
2039 context_pdts(pds);
2040
2041 /* Setup the RID_PASID field: */
2042 context_set_sm_rid2pasid(context, PASID_RID2PASID);
2043
2044 /*
2045 * Setup the Device-TLB enable bit and Page request
2046 * Enable bit:
2047 */
David Woodhouse64ae8922014-03-09 12:52:30 -07002048 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002049 if (info && info->ats_supported)
Lu Baolu7373a8c2018-12-10 09:59:03 +08002050 context_set_sm_dte(context);
2051 if (info && info->pri_supported)
2052 context_set_sm_pre(context);
Joerg Roedelde24e552015-07-21 14:53:04 +02002053 } else {
Lu Baolu7373a8c2018-12-10 09:59:03 +08002054 struct dma_pte *pgd = domain->pgd;
2055 int agaw;
2056
2057 context_set_domain_id(context, did);
2058 context_set_translation_type(context, translation);
2059
2060 if (translation != CONTEXT_TT_PASS_THROUGH) {
2061 /*
2062 * Skip top levels of page tables for iommu which has
2063 * less agaw than default. Unnecessary for PT mode.
2064 */
2065 for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
2066 ret = -ENOMEM;
2067 pgd = phys_to_virt(dma_pte_addr(pgd));
2068 if (!dma_pte_present(pgd))
2069 goto out_unlock;
2070 }
2071
2072 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
2073 if (info && info->ats_supported)
2074 translation = CONTEXT_TT_DEV_IOTLB;
2075 else
2076 translation = CONTEXT_TT_MULTI_LEVEL;
2077
2078 context_set_address_root(context, virt_to_phys(pgd));
2079 context_set_address_width(context, agaw);
2080 } else {
2081 /*
2082 * In pass through mode, AW must be programmed to
2083 * indicate the largest AGAW value supported by
2084 * hardware. And ASR is ignored by hardware.
2085 */
2086 context_set_address_width(context, iommu->msagaw);
2087 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002088 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002089
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002090 context_set_fault_enable(context);
2091 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002092 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002093
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002094 /*
2095 * It's a non-present to present mapping. If hardware doesn't cache
2096 * non-present entry we only need to flush the write-buffer. If the
2097 * _does_ cache non-present entries, then it does so in the special
2098 * domain #0, which we have to flush:
2099 */
2100 if (cap_caching_mode(iommu->cap)) {
2101 iommu->flush.flush_context(iommu, 0,
2102 (((u16)bus) << 8) | devfn,
2103 DMA_CCMD_MASK_NOBIT,
2104 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002105 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002106 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002107 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002108 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002109 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002110
Joerg Roedel55d94042015-07-22 16:50:40 +02002111 ret = 0;
2112
2113out_unlock:
2114 spin_unlock(&iommu->lock);
2115 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002116
Wei Yang5c365d12016-07-13 13:53:21 +00002117 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002118}
2119
Alex Williamson579305f2014-07-03 09:51:43 -06002120struct domain_context_mapping_data {
2121 struct dmar_domain *domain;
2122 struct intel_iommu *iommu;
Lu Baoluca6e3222018-12-10 09:59:02 +08002123 struct pasid_table *table;
Alex Williamson579305f2014-07-03 09:51:43 -06002124};
2125
2126static int domain_context_mapping_cb(struct pci_dev *pdev,
2127 u16 alias, void *opaque)
2128{
2129 struct domain_context_mapping_data *data = opaque;
2130
2131 return domain_context_mapping_one(data->domain, data->iommu,
Lu Baoluca6e3222018-12-10 09:59:02 +08002132 data->table, PCI_BUS_NUM(alias),
2133 alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002134}
2135
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002136static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002137domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002138{
Lu Baoluca6e3222018-12-10 09:59:02 +08002139 struct domain_context_mapping_data data;
2140 struct pasid_table *table;
David Woodhouse64ae8922014-03-09 12:52:30 -07002141 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002142 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002143
David Woodhousee1f167f2014-03-09 15:24:46 -07002144 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002145 if (!iommu)
2146 return -ENODEV;
2147
Lu Baoluca6e3222018-12-10 09:59:02 +08002148 table = intel_pasid_get_table(dev);
2149
Alex Williamson579305f2014-07-03 09:51:43 -06002150 if (!dev_is_pci(dev))
Lu Baoluca6e3222018-12-10 09:59:02 +08002151 return domain_context_mapping_one(domain, iommu, table,
2152 bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002153
2154 data.domain = domain;
2155 data.iommu = iommu;
Lu Baoluca6e3222018-12-10 09:59:02 +08002156 data.table = table;
Alex Williamson579305f2014-07-03 09:51:43 -06002157
2158 return pci_for_each_dma_alias(to_pci_dev(dev),
2159 &domain_context_mapping_cb, &data);
2160}
2161
2162static int domain_context_mapped_cb(struct pci_dev *pdev,
2163 u16 alias, void *opaque)
2164{
2165 struct intel_iommu *iommu = opaque;
2166
2167 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002168}
2169
David Woodhousee1f167f2014-03-09 15:24:46 -07002170static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002171{
Weidong Han5331fe62008-12-08 23:00:00 +08002172 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002173 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002174
David Woodhousee1f167f2014-03-09 15:24:46 -07002175 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002176 if (!iommu)
2177 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002178
Alex Williamson579305f2014-07-03 09:51:43 -06002179 if (!dev_is_pci(dev))
2180 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002181
Alex Williamson579305f2014-07-03 09:51:43 -06002182 return !pci_for_each_dma_alias(to_pci_dev(dev),
2183 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184}
2185
Fenghua Yuf5329592009-08-04 15:09:37 -07002186/* Returns a number of VTD pages, but aligned to MM page size */
2187static inline unsigned long aligned_nrpages(unsigned long host_addr,
2188 size_t size)
2189{
2190 host_addr &= ~PAGE_MASK;
2191 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2192}
2193
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002194/* Return largest possible superpage level for a given mapping */
2195static inline int hardware_largepage_caps(struct dmar_domain *domain,
2196 unsigned long iov_pfn,
2197 unsigned long phy_pfn,
2198 unsigned long pages)
2199{
2200 int support, level = 1;
2201 unsigned long pfnmerge;
2202
2203 support = domain->iommu_superpage;
2204
2205 /* To use a large page, the virtual *and* physical addresses
2206 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2207 of them will mean we have to use smaller pages. So just
2208 merge them and check both at once. */
2209 pfnmerge = iov_pfn | phy_pfn;
2210
2211 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2212 pages >>= VTD_STRIDE_SHIFT;
2213 if (!pages)
2214 break;
2215 pfnmerge >>= VTD_STRIDE_SHIFT;
2216 level++;
2217 support--;
2218 }
2219 return level;
2220}
2221
David Woodhouse9051aa02009-06-29 12:30:54 +01002222static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2223 struct scatterlist *sg, unsigned long phys_pfn,
2224 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002225{
2226 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002227 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002228 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002229 unsigned int largepage_lvl = 0;
2230 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002231
Jiang Liu162d1b12014-07-11 14:19:35 +08002232 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002233
2234 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2235 return -EINVAL;
2236
2237 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2238
Jiang Liucc4f14a2014-11-26 09:42:10 +08002239 if (!sg) {
2240 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002241 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2242 }
2243
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002244 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002245 uint64_t tmp;
2246
David Woodhousee1605492009-06-29 11:17:38 +01002247 if (!sg_res) {
Robin Murphy29a90b72017-09-28 15:14:01 +01002248 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2249
Fenghua Yuf5329592009-08-04 15:09:37 -07002250 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphy29a90b72017-09-28 15:14:01 +01002251 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002252 sg->dma_length = sg->length;
Robin Murphy29a90b72017-09-28 15:14:01 +01002253 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002254 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002255 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002256
David Woodhousee1605492009-06-29 11:17:38 +01002257 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002258 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2259
David Woodhouse5cf0a762014-03-19 16:07:49 +00002260 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002261 if (!pte)
2262 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002263 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002264 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002265 unsigned long nr_superpages, end_pfn;
2266
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002267 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002268 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002269
2270 nr_superpages = sg_res / lvl_pages;
2271 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2272
Jiang Liud41a4ad2014-07-11 14:19:34 +08002273 /*
2274 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002275 * removed to make room for superpage(s).
David Dillowbc24c572017-06-28 19:42:23 -07002276 * We're adding new large pages, so make sure
2277 * we don't remove their parent tables.
Jiang Liud41a4ad2014-07-11 14:19:34 +08002278 */
David Dillowbc24c572017-06-28 19:42:23 -07002279 dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
2280 largepage_lvl + 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002281 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002282 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002283 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002284
David Woodhousee1605492009-06-29 11:17:38 +01002285 }
2286 /* We don't need lock here, nobody else
2287 * touches the iova range
2288 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002289 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002290 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002291 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002292 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2293 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002294 if (dumps) {
2295 dumps--;
2296 debug_dma_dump_mappings(NULL);
2297 }
2298 WARN_ON(1);
2299 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002300
2301 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2302
2303 BUG_ON(nr_pages < lvl_pages);
2304 BUG_ON(sg_res < lvl_pages);
2305
2306 nr_pages -= lvl_pages;
2307 iov_pfn += lvl_pages;
2308 phys_pfn += lvl_pages;
2309 pteval += lvl_pages * VTD_PAGE_SIZE;
2310 sg_res -= lvl_pages;
2311
2312 /* If the next PTE would be the first in a new page, then we
2313 need to flush the cache on the entries we've just written.
2314 And then we'll need to recalculate 'pte', so clear it and
2315 let it get set again in the if (!pte) block above.
2316
2317 If we're done (!nr_pages) we need to flush the cache too.
2318
2319 Also if we've been setting superpages, we may need to
2320 recalculate 'pte' and switch back to smaller pages for the
2321 end of the mapping, if the trailing size is not enough to
2322 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002323 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002324 if (!nr_pages || first_pte_in_page(pte) ||
2325 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002326 domain_flush_cache(domain, first_pte,
2327 (void *)pte - (void *)first_pte);
2328 pte = NULL;
2329 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002330
2331 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002332 sg = sg_next(sg);
2333 }
2334 return 0;
2335}
2336
Peter Xu87684fd2018-05-04 10:34:53 +08002337static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2338 struct scatterlist *sg, unsigned long phys_pfn,
2339 unsigned long nr_pages, int prot)
2340{
2341 int ret;
2342 struct intel_iommu *iommu;
2343
2344 /* Do the real mapping first */
2345 ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
2346 if (ret)
2347 return ret;
2348
2349 /* Notify about the new mapping */
2350 if (domain_type_is_vm(domain)) {
2351 /* VM typed domains can have more than one IOMMUs */
2352 int iommu_id;
2353 for_each_domain_iommu(iommu_id, domain) {
2354 iommu = g_iommus[iommu_id];
2355 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2356 }
2357 } else {
2358 /* General domains only have one IOMMU */
2359 iommu = domain_get_iommu(domain);
2360 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2361 }
2362
2363 return 0;
2364}
2365
David Woodhouse9051aa02009-06-29 12:30:54 +01002366static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2367 struct scatterlist *sg, unsigned long nr_pages,
2368 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002369{
Peter Xu87684fd2018-05-04 10:34:53 +08002370 return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
David Woodhouse9051aa02009-06-29 12:30:54 +01002371}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002372
David Woodhouse9051aa02009-06-29 12:30:54 +01002373static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2374 unsigned long phys_pfn, unsigned long nr_pages,
2375 int prot)
2376{
Peter Xu87684fd2018-05-04 10:34:53 +08002377 return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002378}
2379
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002380static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002381{
Filippo Sironi50822192017-08-31 10:58:11 +02002382 unsigned long flags;
2383 struct context_entry *context;
2384 u16 did_old;
2385
Weidong Hanc7151a82008-12-08 22:51:37 +08002386 if (!iommu)
2387 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002388
Filippo Sironi50822192017-08-31 10:58:11 +02002389 spin_lock_irqsave(&iommu->lock, flags);
2390 context = iommu_context_addr(iommu, bus, devfn, 0);
2391 if (!context) {
2392 spin_unlock_irqrestore(&iommu->lock, flags);
2393 return;
2394 }
2395 did_old = context_domain_id(context);
2396 context_clear_entry(context);
2397 __iommu_flush_cache(iommu, context, sizeof(*context));
2398 spin_unlock_irqrestore(&iommu->lock, flags);
2399 iommu->flush.flush_context(iommu,
2400 did_old,
2401 (((u16)bus) << 8) | devfn,
2402 DMA_CCMD_MASK_NOBIT,
2403 DMA_CCMD_DEVICE_INVL);
2404 iommu->flush.flush_iotlb(iommu,
2405 did_old,
2406 0,
2407 0,
2408 DMA_TLB_DSI_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002409}
2410
David Woodhouse109b9b02012-05-25 17:43:02 +01002411static inline void unlink_domain_info(struct device_domain_info *info)
2412{
2413 assert_spin_locked(&device_domain_lock);
2414 list_del(&info->link);
2415 list_del(&info->global);
2416 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002417 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002418}
2419
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002420static void domain_remove_dev_info(struct dmar_domain *domain)
2421{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002422 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002423 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002424
2425 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002426 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002427 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002428 spin_unlock_irqrestore(&device_domain_lock, flags);
2429}
2430
2431/*
2432 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002433 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002434 */
David Woodhouse1525a292014-03-06 16:19:30 +00002435static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002436{
2437 struct device_domain_info *info;
2438
2439 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002440 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002441 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002442 return info->domain;
2443 return NULL;
2444}
2445
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002446static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002447dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2448{
2449 struct device_domain_info *info;
2450
2451 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002452 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002453 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002454 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002455
2456 return NULL;
2457}
2458
Joerg Roedel5db31562015-07-22 12:40:43 +02002459static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2460 int bus, int devfn,
2461 struct device *dev,
2462 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002463{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002464 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002465 struct device_domain_info *info;
2466 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002467 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002468
2469 info = alloc_devinfo_mem();
2470 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002471 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002472
Jiang Liu745f2582014-02-19 14:07:26 +08002473 info->bus = bus;
2474 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002475 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2476 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2477 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002478 info->dev = dev;
2479 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002480 info->iommu = iommu;
Lu Baolucc580e42018-07-14 15:46:59 +08002481 info->pasid_table = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002482
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002483 if (dev && dev_is_pci(dev)) {
2484 struct pci_dev *pdev = to_pci_dev(info->dev);
2485
Gil Kupfercef74402018-05-10 17:56:02 -05002486 if (!pci_ats_disabled() &&
2487 ecap_dev_iotlb_support(iommu->ecap) &&
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002488 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2489 dmar_find_matched_atsr_unit(pdev))
2490 info->ats_supported = 1;
2491
Lu Baolu765b6a92018-12-10 09:58:55 +08002492 if (sm_supported(iommu)) {
2493 if (pasid_supported(iommu)) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002494 int features = pci_pasid_features(pdev);
2495 if (features >= 0)
2496 info->pasid_supported = features | 1;
2497 }
2498
2499 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2500 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2501 info->pri_supported = 1;
2502 }
2503 }
2504
Jiang Liu745f2582014-02-19 14:07:26 +08002505 spin_lock_irqsave(&device_domain_lock, flags);
2506 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002507 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002508
2509 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002510 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002511 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002512 if (info2) {
2513 found = info2->domain;
2514 info2->dev = dev;
2515 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002516 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002517
Jiang Liu745f2582014-02-19 14:07:26 +08002518 if (found) {
2519 spin_unlock_irqrestore(&device_domain_lock, flags);
2520 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002521 /* Caller must free the original domain */
2522 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002523 }
2524
Joerg Roedeld160aca2015-07-22 11:52:53 +02002525 spin_lock(&iommu->lock);
2526 ret = domain_attach_iommu(domain, iommu);
2527 spin_unlock(&iommu->lock);
2528
2529 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002530 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302531 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002532 return NULL;
2533 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002534
David Woodhouseb718cd32014-03-09 13:11:33 -07002535 list_add(&info->link, &domain->devices);
2536 list_add(&info->global, &device_domain_list);
2537 if (dev)
2538 dev->archdata.iommu = info;
Lu Baolu0bbeb012018-12-10 09:58:56 +08002539 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolua7fc93f2018-07-14 15:47:00 +08002540
Lu Baolu0bbeb012018-12-10 09:58:56 +08002541 /* PASID table is mandatory for a PCI device in scalable mode. */
2542 if (dev && dev_is_pci(dev) && sm_supported(iommu)) {
Lu Baolua7fc93f2018-07-14 15:47:00 +08002543 ret = intel_pasid_alloc_table(dev);
2544 if (ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002545 dev_err(dev, "PASID table allocation failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002546 dmar_remove_one_dev_info(dev);
Lu Baolu0bbeb012018-12-10 09:58:56 +08002547 return NULL;
Lu Baolua7fc93f2018-07-14 15:47:00 +08002548 }
Lu Baoluef848b72018-12-10 09:59:01 +08002549
2550 /* Setup the PASID entry for requests without PASID: */
2551 spin_lock(&iommu->lock);
2552 if (hw_pass_through && domain_type_is_si(domain))
2553 ret = intel_pasid_setup_pass_through(iommu, domain,
2554 dev, PASID_RID2PASID);
2555 else
2556 ret = intel_pasid_setup_second_level(iommu, domain,
2557 dev, PASID_RID2PASID);
2558 spin_unlock(&iommu->lock);
2559 if (ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002560 dev_err(dev, "Setup RID2PASID failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002561 dmar_remove_one_dev_info(dev);
Lu Baoluef848b72018-12-10 09:59:01 +08002562 return NULL;
Lu Baolua7fc93f2018-07-14 15:47:00 +08002563 }
2564 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002565
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002566 if (dev && domain_context_mapping(domain, dev)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002567 dev_err(dev, "Domain context map failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002568 dmar_remove_one_dev_info(dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002569 return NULL;
2570 }
2571
David Woodhouseb718cd32014-03-09 13:11:33 -07002572 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002573}
2574
Alex Williamson579305f2014-07-03 09:51:43 -06002575static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2576{
2577 *(u16 *)opaque = alias;
2578 return 0;
2579}
2580
Joerg Roedel76208352016-08-25 14:25:12 +02002581static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002582{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06002583 struct device_domain_info *info;
Joerg Roedel76208352016-08-25 14:25:12 +02002584 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002585 struct intel_iommu *iommu;
Lu Baolufcc35c62018-05-04 13:08:17 +08002586 u16 dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002587 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002588 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002589
David Woodhouse146922e2014-03-09 15:44:17 -07002590 iommu = device_to_iommu(dev, &bus, &devfn);
2591 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002592 return NULL;
2593
2594 if (dev_is_pci(dev)) {
2595 struct pci_dev *pdev = to_pci_dev(dev);
2596
2597 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2598
2599 spin_lock_irqsave(&device_domain_lock, flags);
2600 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2601 PCI_BUS_NUM(dma_alias),
2602 dma_alias & 0xff);
2603 if (info) {
2604 iommu = info->iommu;
2605 domain = info->domain;
2606 }
2607 spin_unlock_irqrestore(&device_domain_lock, flags);
2608
Joerg Roedel76208352016-08-25 14:25:12 +02002609 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002610 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002611 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002612 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002613
David Woodhouse146922e2014-03-09 15:44:17 -07002614 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002615 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002616 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002617 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002618 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002619 domain_exit(domain);
2620 return NULL;
2621 }
2622
Joerg Roedel76208352016-08-25 14:25:12 +02002623out:
Alex Williamson579305f2014-07-03 09:51:43 -06002624
Joerg Roedel76208352016-08-25 14:25:12 +02002625 return domain;
2626}
2627
2628static struct dmar_domain *set_domain_for_dev(struct device *dev,
2629 struct dmar_domain *domain)
2630{
2631 struct intel_iommu *iommu;
2632 struct dmar_domain *tmp;
2633 u16 req_id, dma_alias;
2634 u8 bus, devfn;
2635
2636 iommu = device_to_iommu(dev, &bus, &devfn);
2637 if (!iommu)
2638 return NULL;
2639
2640 req_id = ((u16)bus << 8) | devfn;
2641
2642 if (dev_is_pci(dev)) {
2643 struct pci_dev *pdev = to_pci_dev(dev);
2644
2645 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2646
2647 /* register PCI DMA alias device */
2648 if (req_id != dma_alias) {
2649 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2650 dma_alias & 0xff, NULL, domain);
2651
2652 if (!tmp || tmp != domain)
2653 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002654 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655 }
2656
Joerg Roedel5db31562015-07-22 12:40:43 +02002657 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002658 if (!tmp || tmp != domain)
2659 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002660
Joerg Roedel76208352016-08-25 14:25:12 +02002661 return domain;
2662}
2663
2664static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2665{
2666 struct dmar_domain *domain, *tmp;
2667
2668 domain = find_domain(dev);
2669 if (domain)
2670 goto out;
2671
2672 domain = find_or_alloc_domain(dev, gaw);
2673 if (!domain)
2674 goto out;
2675
2676 tmp = set_domain_for_dev(dev, domain);
2677 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002678 domain_exit(domain);
2679 domain = tmp;
2680 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002681
Joerg Roedel76208352016-08-25 14:25:12 +02002682out:
2683
David Woodhouseb718cd32014-03-09 13:11:33 -07002684 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002685}
2686
David Woodhouseb2132032009-06-26 18:50:28 +01002687static int iommu_domain_identity_map(struct dmar_domain *domain,
2688 unsigned long long start,
2689 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690{
David Woodhousec5395d52009-06-28 16:35:56 +01002691 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2692 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002693
David Woodhousec5395d52009-06-28 16:35:56 +01002694 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2695 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002696 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002697 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002698 }
2699
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002700 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002701 /*
2702 * RMRR range might have overlap with physical memory range,
2703 * clear it first
2704 */
David Woodhousec5395d52009-06-28 16:35:56 +01002705 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002706
Peter Xu87684fd2018-05-04 10:34:53 +08002707 return __domain_mapping(domain, first_vpfn, NULL,
2708 first_vpfn, last_vpfn - first_vpfn + 1,
2709 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002710}
2711
Joerg Roedeld66ce542015-09-23 19:00:10 +02002712static int domain_prepare_identity_map(struct device *dev,
2713 struct dmar_domain *domain,
2714 unsigned long long start,
2715 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002716{
David Woodhouse19943b02009-08-04 16:19:20 +01002717 /* For _hardware_ passthrough, don't bother. But for software
2718 passthrough, we do it anyway -- it may indicate a memory
2719 range which is reserved in E820, so which didn't get set
2720 up to start with in si_domain */
2721 if (domain == si_domain && hw_pass_through) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002722 dev_warn(dev, "Ignoring identity map for HW passthrough [0x%Lx - 0x%Lx]\n",
2723 start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002724 return 0;
2725 }
2726
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002727 dev_info(dev, "Setting identity map [0x%Lx - 0x%Lx]\n", start, end);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002728
David Woodhouse5595b522009-12-02 09:21:55 +00002729 if (end < start) {
2730 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2731 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2732 dmi_get_system_info(DMI_BIOS_VENDOR),
2733 dmi_get_system_info(DMI_BIOS_VERSION),
2734 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002735 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002736 }
2737
David Woodhouse2ff729f2009-08-26 14:25:41 +01002738 if (end >> agaw_to_width(domain->agaw)) {
2739 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2740 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2741 agaw_to_width(domain->agaw),
2742 dmi_get_system_info(DMI_BIOS_VENDOR),
2743 dmi_get_system_info(DMI_BIOS_VERSION),
2744 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002745 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002746 }
David Woodhouse19943b02009-08-04 16:19:20 +01002747
Joerg Roedeld66ce542015-09-23 19:00:10 +02002748 return iommu_domain_identity_map(domain, start, end);
2749}
2750
2751static int iommu_prepare_identity_map(struct device *dev,
2752 unsigned long long start,
2753 unsigned long long end)
2754{
2755 struct dmar_domain *domain;
2756 int ret;
2757
2758 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2759 if (!domain)
2760 return -ENOMEM;
2761
2762 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002763 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002764 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002766 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002767}
2768
2769static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002770 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002771{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002772 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002773 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002774 return iommu_prepare_identity_map(dev, rmrr->base_address,
2775 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002776}
2777
Suresh Siddhad3f13812011-08-23 17:05:25 -07002778#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002779static inline void iommu_prepare_isa(void)
2780{
2781 struct pci_dev *pdev;
2782 int ret;
2783
2784 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2785 if (!pdev)
2786 return;
2787
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002788 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002789 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002790
2791 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002792 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002793
Yijing Wang9b27e822014-05-20 20:37:52 +08002794 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002795}
2796#else
2797static inline void iommu_prepare_isa(void)
2798{
2799 return;
2800}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002801#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002802
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002803static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002804
Matt Kraai071e1372009-08-23 22:30:22 -07002805static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002806{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06002807 int nid, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002808
Jiang Liuab8dfe22014-07-11 14:19:27 +08002809 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002810 if (!si_domain)
2811 return -EFAULT;
2812
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002813 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2814 domain_exit(si_domain);
2815 return -EFAULT;
2816 }
2817
Joerg Roedel0dc79712015-07-21 15:40:06 +02002818 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002819
David Woodhouse19943b02009-08-04 16:19:20 +01002820 if (hw)
2821 return 0;
2822
David Woodhousec7ab48d2009-06-26 19:10:36 +01002823 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002824 unsigned long start_pfn, end_pfn;
2825 int i;
2826
2827 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2828 ret = iommu_domain_identity_map(si_domain,
2829 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2830 if (ret)
2831 return ret;
2832 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002833 }
2834
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002835 return 0;
2836}
2837
David Woodhouse9b226622014-03-09 14:03:28 -07002838static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002839{
2840 struct device_domain_info *info;
2841
2842 if (likely(!iommu_identity_mapping))
2843 return 0;
2844
David Woodhouse9b226622014-03-09 14:03:28 -07002845 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002846 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2847 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002848
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002849 return 0;
2850}
2851
Joerg Roedel28ccce02015-07-21 14:45:31 +02002852static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002853{
David Woodhouse0ac72662014-03-09 13:19:22 -07002854 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002855 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002856 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002857
David Woodhouse5913c9b2014-03-09 16:27:31 -07002858 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002859 if (!iommu)
2860 return -ENODEV;
2861
Joerg Roedel5db31562015-07-22 12:40:43 +02002862 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002863 if (ndomain != domain)
2864 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002865
2866 return 0;
2867}
2868
David Woodhouse0b9d9752014-03-09 15:48:15 -07002869static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002870{
2871 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002872 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002873 int i;
2874
Jiang Liu0e242612014-02-19 14:07:34 +08002875 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002876 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002877 /*
2878 * Return TRUE if this RMRR contains the device that
2879 * is passed in.
2880 */
2881 for_each_active_dev_scope(rmrr->devices,
2882 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002883 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002884 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002885 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002886 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002887 }
Jiang Liu0e242612014-02-19 14:07:34 +08002888 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002889 return false;
2890}
2891
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002892/*
2893 * There are a couple cases where we need to restrict the functionality of
2894 * devices associated with RMRRs. The first is when evaluating a device for
2895 * identity mapping because problems exist when devices are moved in and out
2896 * of domains and their respective RMRR information is lost. This means that
2897 * a device with associated RMRRs will never be in a "passthrough" domain.
2898 * The second is use of the device through the IOMMU API. This interface
2899 * expects to have full control of the IOVA space for the device. We cannot
2900 * satisfy both the requirement that RMRR access is maintained and have an
2901 * unencumbered IOVA space. We also have no ability to quiesce the device's
2902 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2903 * We therefore prevent devices associated with an RMRR from participating in
2904 * the IOMMU API, which eliminates them from device assignment.
2905 *
2906 * In both cases we assume that PCI USB devices with RMRRs have them largely
2907 * for historical reasons and that the RMRR space is not actively used post
2908 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002909 *
2910 * The same exception is made for graphics devices, with the requirement that
2911 * any use of the RMRR regions will be torn down before assigning the device
2912 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002913 */
2914static bool device_is_rmrr_locked(struct device *dev)
2915{
2916 if (!device_has_rmrr(dev))
2917 return false;
2918
2919 if (dev_is_pci(dev)) {
2920 struct pci_dev *pdev = to_pci_dev(dev);
2921
David Woodhouse18436af2015-03-25 15:05:47 +00002922 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002923 return false;
2924 }
2925
2926 return true;
2927}
2928
David Woodhouse3bdb2592014-03-09 16:03:08 -07002929static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002930{
David Woodhouse3bdb2592014-03-09 16:03:08 -07002931 if (dev_is_pci(dev)) {
2932 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002933
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002934 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002935 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002936
Lu Baolu89a60792018-10-23 15:45:01 +08002937 /*
2938 * Prevent any device marked as untrusted from getting
2939 * placed into the statically identity mapping domain.
2940 */
2941 if (pdev->untrusted)
2942 return 0;
2943
David Woodhouse3bdb2592014-03-09 16:03:08 -07002944 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2945 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002946
David Woodhouse3bdb2592014-03-09 16:03:08 -07002947 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2948 return 1;
2949
2950 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2951 return 0;
2952
2953 /*
2954 * We want to start off with all devices in the 1:1 domain, and
2955 * take them out later if we find they can't access all of memory.
2956 *
2957 * However, we can't do this for PCI devices behind bridges,
2958 * because all PCI devices behind the same bridge will end up
2959 * with the same source-id on their transactions.
2960 *
2961 * Practically speaking, we can't change things around for these
2962 * devices at run-time, because we can't be sure there'll be no
2963 * DMA transactions in flight for any of their siblings.
2964 *
2965 * So PCI devices (unless they're on the root bus) as well as
2966 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2967 * the 1:1 domain, just in _case_ one of their siblings turns out
2968 * not to be able to map all of memory.
2969 */
2970 if (!pci_is_pcie(pdev)) {
2971 if (!pci_is_root_bus(pdev->bus))
2972 return 0;
2973 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2974 return 0;
2975 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2976 return 0;
2977 } else {
2978 if (device_has_rmrr(dev))
2979 return 0;
2980 }
David Woodhouse6941af22009-07-04 18:24:27 +01002981
David Woodhouse3dfc8132009-07-04 19:11:08 +01002982 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002983 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002984 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002985 * take them out of the 1:1 domain later.
2986 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002987 if (!startup) {
2988 /*
2989 * If the device's dma_mask is less than the system's memory
2990 * size then this is not a candidate for identity mapping.
2991 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002992 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002993
David Woodhouse3bdb2592014-03-09 16:03:08 -07002994 if (dev->coherent_dma_mask &&
2995 dev->coherent_dma_mask < dma_mask)
2996 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002997
David Woodhouse3bdb2592014-03-09 16:03:08 -07002998 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002999 }
David Woodhouse6941af22009-07-04 18:24:27 +01003000
3001 return 1;
3002}
3003
David Woodhousecf04eee2014-03-21 16:49:04 +00003004static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
3005{
3006 int ret;
3007
3008 if (!iommu_should_identity_map(dev, 1))
3009 return 0;
3010
Joerg Roedel28ccce02015-07-21 14:45:31 +02003011 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00003012 if (!ret)
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003013 dev_info(dev, "%s identity mapping\n",
3014 hw ? "Hardware" : "Software");
David Woodhousecf04eee2014-03-21 16:49:04 +00003015 else if (ret == -ENODEV)
3016 /* device not associated with an iommu */
3017 ret = 0;
3018
3019 return ret;
3020}
3021
3022
Matt Kraai071e1372009-08-23 22:30:22 -07003023static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003024{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003025 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00003026 struct dmar_drhd_unit *drhd;
3027 struct intel_iommu *iommu;
3028 struct device *dev;
3029 int i;
3030 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003031
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003032 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00003033 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
3034 if (ret)
3035 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003036 }
3037
David Woodhousecf04eee2014-03-21 16:49:04 +00003038 for_each_active_iommu(iommu, drhd)
3039 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
3040 struct acpi_device_physical_node *pn;
3041 struct acpi_device *adev;
3042
3043 if (dev->bus != &acpi_bus_type)
3044 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02003045
David Woodhousecf04eee2014-03-21 16:49:04 +00003046 adev= to_acpi_device(dev);
3047 mutex_lock(&adev->physical_node_lock);
3048 list_for_each_entry(pn, &adev->physical_node_list, node) {
3049 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
3050 if (ret)
3051 break;
3052 }
3053 mutex_unlock(&adev->physical_node_lock);
3054 if (ret)
3055 return ret;
3056 }
3057
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003058 return 0;
3059}
3060
Jiang Liuffebeb42014-11-09 22:48:02 +08003061static void intel_iommu_init_qi(struct intel_iommu *iommu)
3062{
3063 /*
3064 * Start from the sane iommu hardware state.
3065 * If the queued invalidation is already initialized by us
3066 * (for example, while enabling interrupt-remapping) then
3067 * we got the things already rolling from a sane state.
3068 */
3069 if (!iommu->qi) {
3070 /*
3071 * Clear any previous faults.
3072 */
3073 dmar_fault(-1, iommu);
3074 /*
3075 * Disable queued invalidation if supported and already enabled
3076 * before OS handover.
3077 */
3078 dmar_disable_qi(iommu);
3079 }
3080
3081 if (dmar_enable_qi(iommu)) {
3082 /*
3083 * Queued Invalidate not enabled, use Register Based Invalidate
3084 */
3085 iommu->flush.flush_context = __iommu_flush_context;
3086 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003087 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003088 iommu->name);
3089 } else {
3090 iommu->flush.flush_context = qi_flush_context;
3091 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003092 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003093 }
3094}
3095
Joerg Roedel091d42e2015-06-12 11:56:10 +02003096static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003097 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003098 struct context_entry **tbl,
3099 int bus, bool ext)
3100{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003101 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003102 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003103 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003104 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003105 phys_addr_t old_ce_phys;
3106
3107 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003108 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003109
3110 for (devfn = 0; devfn < 256; devfn++) {
3111 /* First calculate the correct index */
3112 idx = (ext ? devfn * 2 : devfn) % 256;
3113
3114 if (idx == 0) {
3115 /* First save what we may have and clean up */
3116 if (new_ce) {
3117 tbl[tbl_idx] = new_ce;
3118 __iommu_flush_cache(iommu, new_ce,
3119 VTD_PAGE_SIZE);
3120 pos = 1;
3121 }
3122
3123 if (old_ce)
Pan Bian829383e2018-11-21 17:53:47 +08003124 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003125
3126 ret = 0;
3127 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003128 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003129 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003130 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003131
3132 if (!old_ce_phys) {
3133 if (ext && devfn == 0) {
3134 /* No LCTP, try UCTP */
3135 devfn = 0x7f;
3136 continue;
3137 } else {
3138 goto out;
3139 }
3140 }
3141
3142 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003143 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3144 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003145 if (!old_ce)
3146 goto out;
3147
3148 new_ce = alloc_pgtable_page(iommu->node);
3149 if (!new_ce)
3150 goto out_unmap;
3151
3152 ret = 0;
3153 }
3154
3155 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003156 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003157
Joerg Roedelcf484d02015-06-12 12:21:46 +02003158 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003159 continue;
3160
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003161 did = context_domain_id(&ce);
3162 if (did >= 0 && did < cap_ndoms(iommu->cap))
3163 set_bit(did, iommu->domain_ids);
3164
Joerg Roedelcf484d02015-06-12 12:21:46 +02003165 /*
3166 * We need a marker for copied context entries. This
3167 * marker needs to work for the old format as well as
3168 * for extended context entries.
3169 *
3170 * Bit 67 of the context entry is used. In the old
3171 * format this bit is available to software, in the
3172 * extended format it is the PGE bit, but PGE is ignored
3173 * by HW if PASIDs are disabled (and thus still
3174 * available).
3175 *
3176 * So disable PASIDs first and then mark the entry
3177 * copied. This means that we don't copy PASID
3178 * translations from the old kernel, but this is fine as
3179 * faults there are not fatal.
3180 */
3181 context_clear_pasid_enable(&ce);
3182 context_set_copied(&ce);
3183
Joerg Roedel091d42e2015-06-12 11:56:10 +02003184 new_ce[idx] = ce;
3185 }
3186
3187 tbl[tbl_idx + pos] = new_ce;
3188
3189 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3190
3191out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003192 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003193
3194out:
3195 return ret;
3196}
3197
3198static int copy_translation_tables(struct intel_iommu *iommu)
3199{
3200 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003201 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003202 phys_addr_t old_rt_phys;
3203 int ctxt_table_entries;
3204 unsigned long flags;
3205 u64 rtaddr_reg;
3206 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003207 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003208
3209 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3210 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003211 new_ext = !!ecap_ecs(iommu->ecap);
3212
3213 /*
3214 * The RTT bit can only be changed when translation is disabled,
3215 * but disabling translation means to open a window for data
3216 * corruption. So bail out and don't copy anything if we would
3217 * have to change the bit.
3218 */
3219 if (new_ext != ext)
3220 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003221
3222 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3223 if (!old_rt_phys)
3224 return -EINVAL;
3225
Dan Williamsdfddb962015-10-09 18:16:46 -04003226 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003227 if (!old_rt)
3228 return -ENOMEM;
3229
3230 /* This is too big for the stack - allocate it from slab */
3231 ctxt_table_entries = ext ? 512 : 256;
3232 ret = -ENOMEM;
Kees Cook6396bb22018-06-12 14:03:40 -07003233 ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003234 if (!ctxt_tbls)
3235 goto out_unmap;
3236
3237 for (bus = 0; bus < 256; bus++) {
3238 ret = copy_context_table(iommu, &old_rt[bus],
3239 ctxt_tbls, bus, ext);
3240 if (ret) {
3241 pr_err("%s: Failed to copy context table for bus %d\n",
3242 iommu->name, bus);
3243 continue;
3244 }
3245 }
3246
3247 spin_lock_irqsave(&iommu->lock, flags);
3248
3249 /* Context tables are copied, now write them to the root_entry table */
3250 for (bus = 0; bus < 256; bus++) {
3251 int idx = ext ? bus * 2 : bus;
3252 u64 val;
3253
3254 if (ctxt_tbls[idx]) {
3255 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3256 iommu->root_entry[bus].lo = val;
3257 }
3258
3259 if (!ext || !ctxt_tbls[idx + 1])
3260 continue;
3261
3262 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3263 iommu->root_entry[bus].hi = val;
3264 }
3265
3266 spin_unlock_irqrestore(&iommu->lock, flags);
3267
3268 kfree(ctxt_tbls);
3269
3270 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3271
3272 ret = 0;
3273
3274out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003275 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003276
3277 return ret;
3278}
3279
Joseph Cihulab7792602011-05-03 00:08:37 -07003280static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003281{
3282 struct dmar_drhd_unit *drhd;
3283 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003284 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003285 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003286 struct intel_iommu *iommu;
Joerg Roedel13cf0172017-08-11 11:40:10 +02003287 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003288
3289 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003290 * for each drhd
3291 * allocate root
3292 * initialize and program root entry to not present
3293 * endfor
3294 */
3295 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003296 /*
3297 * lock not needed as this is only incremented in the single
3298 * threaded kernel __init code path all other access are read
3299 * only
3300 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003301 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003302 g_num_of_iommus++;
3303 continue;
3304 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003305 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003306 }
3307
Jiang Liuffebeb42014-11-09 22:48:02 +08003308 /* Preallocate enough resources for IOMMU hot-addition */
3309 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3310 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3311
Weidong Hand9630fe2008-12-08 11:06:32 +08003312 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3313 GFP_KERNEL);
3314 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003315 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003316 ret = -ENOMEM;
3317 goto error;
3318 }
3319
Jiang Liu7c919772014-01-06 14:18:18 +08003320 for_each_active_iommu(iommu, drhd) {
Lu Baolu56283172018-07-14 15:46:54 +08003321 /*
3322 * Find the max pasid size of all IOMMU's in the system.
3323 * We need to ensure the system pasid table is no bigger
3324 * than the smallest supported.
3325 */
Lu Baolu765b6a92018-12-10 09:58:55 +08003326 if (pasid_supported(iommu)) {
Lu Baolu56283172018-07-14 15:46:54 +08003327 u32 temp = 2 << ecap_pss(iommu->ecap);
3328
3329 intel_pasid_max_id = min_t(u32, temp,
3330 intel_pasid_max_id);
3331 }
3332
Weidong Hand9630fe2008-12-08 11:06:32 +08003333 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003334
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003335 intel_iommu_init_qi(iommu);
3336
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003337 ret = iommu_init_domains(iommu);
3338 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003339 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003340
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003341 init_translation_status(iommu);
3342
Joerg Roedel091d42e2015-06-12 11:56:10 +02003343 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3344 iommu_disable_translation(iommu);
3345 clear_translation_pre_enabled(iommu);
3346 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3347 iommu->name);
3348 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003349
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003350 /*
3351 * TBD:
3352 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003353 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003354 */
3355 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003356 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003357 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003358
Joerg Roedel091d42e2015-06-12 11:56:10 +02003359 if (translation_pre_enabled(iommu)) {
3360 pr_info("Translation already enabled - trying to copy translation structures\n");
3361
3362 ret = copy_translation_tables(iommu);
3363 if (ret) {
3364 /*
3365 * We found the IOMMU with translation
3366 * enabled - but failed to copy over the
3367 * old root-entry table. Try to proceed
3368 * by disabling translation now and
3369 * allocating a clean root-entry table.
3370 * This might cause DMAR faults, but
3371 * probably the dump will still succeed.
3372 */
3373 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3374 iommu->name);
3375 iommu_disable_translation(iommu);
3376 clear_translation_pre_enabled(iommu);
3377 } else {
3378 pr_info("Copied translation tables from previous kernel for %s\n",
3379 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003380 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003381 }
3382 }
3383
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003384 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003385 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003386#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08003387 if (pasid_supported(iommu))
Lu Baolud9737952018-07-14 15:47:02 +08003388 intel_svm_init(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00003389#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003390 }
3391
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003392 /*
3393 * Now that qi is enabled on all iommus, set the root entry and flush
3394 * caches. This is required on some Intel X58 chipsets, otherwise the
3395 * flush_context function will loop forever and the boot hangs.
3396 */
3397 for_each_active_iommu(iommu, drhd) {
3398 iommu_flush_write_buffer(iommu);
3399 iommu_set_root_entry(iommu);
3400 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3401 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3402 }
3403
David Woodhouse19943b02009-08-04 16:19:20 +01003404 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003405 iommu_identity_mapping |= IDENTMAP_ALL;
3406
Suresh Siddhad3f13812011-08-23 17:05:25 -07003407#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003408 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003409#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003410
Ashok Raj21e722c2017-01-30 09:39:53 -08003411 check_tylersburg_isoch();
3412
Joerg Roedel86080cc2015-06-12 12:27:16 +02003413 if (iommu_identity_mapping) {
3414 ret = si_domain_init(hw_pass_through);
3415 if (ret)
3416 goto free_iommu;
3417 }
3418
David Woodhousee0fc7e02009-09-30 09:12:17 -07003419
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003420 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003421 * If we copied translations from a previous kernel in the kdump
3422 * case, we can not assign the devices to domains now, as that
3423 * would eliminate the old mappings. So skip this part and defer
3424 * the assignment to device driver initialization time.
3425 */
3426 if (copied_tables)
3427 goto domains_done;
3428
3429 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003430 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003431 * identity mappings for rmrr, gfx, and isa and may fall back to static
3432 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003433 */
David Woodhouse19943b02009-08-04 16:19:20 +01003434 if (iommu_identity_mapping) {
3435 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3436 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003437 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003438 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003439 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003440 }
David Woodhouse19943b02009-08-04 16:19:20 +01003441 /*
3442 * For each rmrr
3443 * for each dev attached to rmrr
3444 * do
3445 * locate drhd for dev, alloc domain for dev
3446 * allocate free domain
3447 * allocate page table entries for rmrr
3448 * if context not allocated for bus
3449 * allocate and init context
3450 * set present in root table for this bus
3451 * init context with domain, translation etc
3452 * endfor
3453 * endfor
3454 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003455 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003456 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003457 /* some BIOS lists non-exist devices in DMAR table. */
3458 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003459 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003460 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003461 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003462 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003463 }
3464 }
3465
3466 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003467
Joerg Roedela87f4912015-06-12 12:32:54 +02003468domains_done:
3469
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003470 /*
3471 * for each drhd
3472 * enable fault log
3473 * global invalidate context cache
3474 * global invalidate iotlb
3475 * enable translation
3476 */
Jiang Liu7c919772014-01-06 14:18:18 +08003477 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003478 if (drhd->ignored) {
3479 /*
3480 * we always have to disable PMRs or DMA may fail on
3481 * this device
3482 */
3483 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003484 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003485 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003486 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003487
3488 iommu_flush_write_buffer(iommu);
3489
David Woodhousea222a7f2015-10-07 23:35:18 +01003490#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08003491 if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01003492 ret = intel_svm_enable_prq(iommu);
3493 if (ret)
3494 goto free_iommu;
3495 }
3496#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003497 ret = dmar_set_interrupt(iommu);
3498 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003499 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003500
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003501 if (!translation_pre_enabled(iommu))
3502 iommu_enable_translation(iommu);
3503
David Woodhouseb94996c2009-09-19 15:28:12 -07003504 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003505 }
3506
3507 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003508
3509free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003510 for_each_active_iommu(iommu, drhd) {
3511 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003512 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003513 }
Joerg Roedel13cf0172017-08-11 11:40:10 +02003514
Weidong Hand9630fe2008-12-08 11:06:32 +08003515 kfree(g_iommus);
Joerg Roedel13cf0172017-08-11 11:40:10 +02003516
Jiang Liu989d51f2014-02-19 14:07:21 +08003517error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003518 return ret;
3519}
3520
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003521/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003522static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003523 struct dmar_domain *domain,
3524 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003525{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06003526 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003527
David Woodhouse875764d2009-06-28 21:20:51 +01003528 /* Restrict dma_mask to the width that the iommu can handle */
3529 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003530 /* Ensure we reserve the whole size-aligned region */
3531 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003532
3533 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003534 /*
3535 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003536 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003537 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003538 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003539 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003540 IOVA_PFN(DMA_BIT_MASK(32)), false);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003541 if (iova_pfn)
3542 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003543 }
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003544 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3545 IOVA_PFN(dma_mask), true);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003546 if (unlikely(!iova_pfn)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003547 dev_err(dev, "Allocating %ld-page iova failed", nrpages);
Omer Peleg2aac6302016-04-20 11:33:57 +03003548 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003549 }
3550
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003551 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003552}
3553
Lu Baolu9ddbfb42018-07-14 15:46:57 +08003554struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003555{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003556 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003557 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003558 struct device *i_dev;
3559 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003560
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003561 domain = find_domain(dev);
3562 if (domain)
3563 goto out;
3564
3565 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3566 if (!domain)
3567 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003568
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003569 /* We have a new domain - setup possible RMRRs for the device */
3570 rcu_read_lock();
3571 for_each_rmrr_units(rmrr) {
3572 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3573 i, i_dev) {
3574 if (i_dev != dev)
3575 continue;
3576
3577 ret = domain_prepare_identity_map(dev, domain,
3578 rmrr->base_address,
3579 rmrr->end_address);
3580 if (ret)
3581 dev_err(dev, "Mapping reserved region failed\n");
3582 }
3583 }
3584 rcu_read_unlock();
3585
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003586 tmp = set_domain_for_dev(dev, domain);
3587 if (!tmp || domain != tmp) {
3588 domain_exit(domain);
3589 domain = tmp;
3590 }
3591
3592out:
3593
3594 if (!domain)
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003595 dev_err(dev, "Allocating domain failed\n");
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003596
3597
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003598 return domain;
3599}
3600
David Woodhouseecb509e2014-03-09 16:29:55 -07003601/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003602static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003603{
3604 int found;
3605
David Woodhouse3d891942014-03-06 15:59:26 +00003606 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003607 return 1;
3608
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003609 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003610 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003611
David Woodhouse9b226622014-03-09 14:03:28 -07003612 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003613 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003614 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003615 return 1;
3616 else {
3617 /*
3618 * 32 bit DMA is removed from si_domain and fall back
3619 * to non-identity mapping.
3620 */
Bjorn Helgaas71753232019-02-08 16:06:15 -06003621 dmar_remove_one_dev_info(dev);
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003622 dev_info(dev, "32bit DMA uses non-identity mapping\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003623 return 0;
3624 }
3625 } else {
3626 /*
3627 * In case of a detached 64 bit DMA device from vm, the device
3628 * is put into si_domain for identity mapping.
3629 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003630 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003631 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003632 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003633 if (!ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003634 dev_info(dev, "64bit DMA uses identity mapping\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003635 return 1;
3636 }
3637 }
3638 }
3639
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003640 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003641}
3642
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003643static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3644 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003645{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003646 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003647 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003648 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003649 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003650 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003651 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003652 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003653
3654 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003655
David Woodhouse5040a912014-03-09 16:14:00 -07003656 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003657 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003658
David Woodhouse5040a912014-03-09 16:14:00 -07003659 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003660 if (!domain)
Christoph Hellwig524a6692018-11-21 19:34:10 +01003661 return DMA_MAPPING_ERROR;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003662
Weidong Han8c11e792008-12-08 15:29:22 +08003663 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003664 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003665
Omer Peleg2aac6302016-04-20 11:33:57 +03003666 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3667 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003668 goto error;
3669
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003670 /*
3671 * Check if DMAR supports zero-length reads on write only
3672 * mappings..
3673 */
3674 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003675 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003676 prot |= DMA_PTE_READ;
3677 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3678 prot |= DMA_PTE_WRITE;
3679 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003680 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003681 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003682 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003683 * is not a big problem
3684 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003685 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003686 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003687 if (ret)
3688 goto error;
3689
Omer Peleg2aac6302016-04-20 11:33:57 +03003690 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003691 start_paddr += paddr & ~PAGE_MASK;
3692 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003693
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003694error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003695 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003696 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003697 dev_err(dev, "Device request: %zx@%llx dir %d --- failed\n",
3698 size, (unsigned long long)paddr, dir);
Christoph Hellwig524a6692018-11-21 19:34:10 +01003699 return DMA_MAPPING_ERROR;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003700}
3701
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003702static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3703 unsigned long offset, size_t size,
3704 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003705 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003706{
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003707 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3708 dir, *dev->dma_mask);
3709}
3710
3711static dma_addr_t intel_map_resource(struct device *dev, phys_addr_t phys_addr,
3712 size_t size, enum dma_data_direction dir,
3713 unsigned long attrs)
3714{
3715 return __intel_map_single(dev, phys_addr, size, dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003716}
3717
Omer Peleg769530e2016-04-20 11:33:25 +03003718static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003719{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003720 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003721 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003722 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003723 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003724 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003725 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003726
David Woodhouse73676832009-07-04 14:08:36 +01003727 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003728 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003729
David Woodhouse1525a292014-03-06 16:19:30 +00003730 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003731 BUG_ON(!domain);
3732
Weidong Han8c11e792008-12-08 15:29:22 +08003733 iommu = domain_get_iommu(domain);
3734
Omer Peleg2aac6302016-04-20 11:33:57 +03003735 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003736
Omer Peleg769530e2016-04-20 11:33:25 +03003737 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003738 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003739 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003740
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003741 dev_dbg(dev, "Device unmapping: pfn %lx-%lx\n", start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003742
David Woodhouseea8ea462014-03-05 17:09:32 +00003743 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003744
mark gross5e0d2a62008-03-04 15:22:08 -08003745 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003746 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003747 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003748 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003749 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003750 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003751 } else {
Joerg Roedel13cf0172017-08-11 11:40:10 +02003752 queue_iova(&domain->iovad, iova_pfn, nrpages,
3753 (unsigned long)freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003754 /*
3755 * queue up the release of the unmap to save the 1/6th of the
3756 * cpu used up by the iotlb flush operation...
3757 */
mark gross5e0d2a62008-03-04 15:22:08 -08003758 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003759}
3760
Jiang Liud41a4ad2014-07-11 14:19:34 +08003761static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3762 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003763 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003764{
Omer Peleg769530e2016-04-20 11:33:25 +03003765 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003766}
3767
David Woodhouse5040a912014-03-09 16:14:00 -07003768static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003769 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003770 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003771{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003772 struct page *page = NULL;
3773 int order;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003774
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003775 size = PAGE_ALIGN(size);
3776 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003777
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003778 if (!iommu_no_mapping(dev))
3779 flags &= ~(GFP_DMA | GFP_DMA32);
3780 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3781 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3782 flags |= GFP_DMA;
3783 else
3784 flags |= GFP_DMA32;
3785 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003786
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003787 if (gfpflags_allow_blocking(flags)) {
3788 unsigned int count = size >> PAGE_SHIFT;
3789
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07003790 page = dma_alloc_from_contiguous(dev, count, order,
3791 flags & __GFP_NOWARN);
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003792 if (page && iommu_no_mapping(dev) &&
3793 page_to_phys(page) + size > dev->coherent_dma_mask) {
3794 dma_release_from_contiguous(dev, page, count);
3795 page = NULL;
3796 }
3797 }
3798
3799 if (!page)
3800 page = alloc_pages(flags, order);
3801 if (!page)
3802 return NULL;
3803 memset(page_address(page), 0, size);
3804
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003805 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3806 DMA_BIDIRECTIONAL,
3807 dev->coherent_dma_mask);
Christoph Hellwig524a6692018-11-21 19:34:10 +01003808 if (*dma_handle != DMA_MAPPING_ERROR)
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003809 return page_address(page);
3810 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3811 __free_pages(page, order);
3812
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003813 return NULL;
3814}
3815
David Woodhouse5040a912014-03-09 16:14:00 -07003816static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003817 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003818{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003819 int order;
3820 struct page *page = virt_to_page(vaddr);
3821
3822 size = PAGE_ALIGN(size);
3823 order = get_order(size);
3824
3825 intel_unmap(dev, dma_handle, size);
3826 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3827 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003828}
3829
David Woodhouse5040a912014-03-09 16:14:00 -07003830static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003831 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003832 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003833{
Omer Peleg769530e2016-04-20 11:33:25 +03003834 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3835 unsigned long nrpages = 0;
3836 struct scatterlist *sg;
3837 int i;
3838
3839 for_each_sg(sglist, sg, nelems, i) {
3840 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3841 }
3842
3843 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003844}
3845
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003846static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003847 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003848{
3849 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003850 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003851
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003852 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003853 BUG_ON(!sg_page(sg));
Robin Murphy29a90b72017-09-28 15:14:01 +01003854 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003855 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856 }
3857 return nelems;
3858}
3859
David Woodhouse5040a912014-03-09 16:14:00 -07003860static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003861 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003862{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003863 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003864 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003865 size_t size = 0;
3866 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003867 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003868 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003869 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003870 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003871 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003872
3873 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003874 if (iommu_no_mapping(dev))
3875 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003876
David Woodhouse5040a912014-03-09 16:14:00 -07003877 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003878 if (!domain)
3879 return 0;
3880
Weidong Han8c11e792008-12-08 15:29:22 +08003881 iommu = domain_get_iommu(domain);
3882
David Woodhouseb536d242009-06-28 14:49:31 +01003883 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003884 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003885
Omer Peleg2aac6302016-04-20 11:33:57 +03003886 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003887 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003888 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003889 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003890 return 0;
3891 }
3892
3893 /*
3894 * Check if DMAR supports zero-length reads on write only
3895 * mappings..
3896 */
3897 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003898 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003899 prot |= DMA_PTE_READ;
3900 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3901 prot |= DMA_PTE_WRITE;
3902
Omer Peleg2aac6302016-04-20 11:33:57 +03003903 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003904
Fenghua Yuf5329592009-08-04 15:09:37 -07003905 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003906 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003907 dma_pte_free_pagetable(domain, start_vpfn,
David Dillowbc24c572017-06-28 19:42:23 -07003908 start_vpfn + size - 1,
3909 agaw_to_level(domain->agaw) + 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003910 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003911 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003912 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003913
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003914 return nelems;
3915}
3916
Christoph Hellwig02b4da52018-09-17 19:10:31 +02003917static const struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003918 .alloc = intel_alloc_coherent,
3919 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003920 .map_sg = intel_map_sg,
3921 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003922 .map_page = intel_map_page,
3923 .unmap_page = intel_unmap_page,
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003924 .map_resource = intel_map_resource,
3925 .unmap_resource = intel_unmap_page,
Christoph Hellwigfec777c2018-03-19 11:38:15 +01003926 .dma_supported = dma_direct_supported,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003927};
3928
3929static inline int iommu_domain_cache_init(void)
3930{
3931 int ret = 0;
3932
3933 iommu_domain_cache = kmem_cache_create("iommu_domain",
3934 sizeof(struct dmar_domain),
3935 0,
3936 SLAB_HWCACHE_ALIGN,
3937
3938 NULL);
3939 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003940 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003941 ret = -ENOMEM;
3942 }
3943
3944 return ret;
3945}
3946
3947static inline int iommu_devinfo_cache_init(void)
3948{
3949 int ret = 0;
3950
3951 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3952 sizeof(struct device_domain_info),
3953 0,
3954 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003955 NULL);
3956 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003957 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003958 ret = -ENOMEM;
3959 }
3960
3961 return ret;
3962}
3963
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003964static int __init iommu_init_mempool(void)
3965{
3966 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003967 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003968 if (ret)
3969 return ret;
3970
3971 ret = iommu_domain_cache_init();
3972 if (ret)
3973 goto domain_error;
3974
3975 ret = iommu_devinfo_cache_init();
3976 if (!ret)
3977 return ret;
3978
3979 kmem_cache_destroy(iommu_domain_cache);
3980domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003981 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003982
3983 return -ENOMEM;
3984}
3985
3986static void __init iommu_exit_mempool(void)
3987{
3988 kmem_cache_destroy(iommu_devinfo_cache);
3989 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003990 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003991}
3992
Dan Williams556ab452010-07-23 15:47:56 -07003993static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3994{
3995 struct dmar_drhd_unit *drhd;
3996 u32 vtbar;
3997 int rc;
3998
3999 /* We know that this device on this chipset has its own IOMMU.
4000 * If we find it under a different IOMMU, then the BIOS is lying
4001 * to us. Hope that the IOMMU for this device is actually
4002 * disabled, and it needs no translation...
4003 */
4004 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4005 if (rc) {
4006 /* "can't" happen */
4007 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4008 return;
4009 }
4010 vtbar &= 0xffff0000;
4011
4012 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4013 drhd = dmar_find_matched_drhd_unit(pdev);
4014 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4015 TAINT_FIRMWARE_WORKAROUND,
4016 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4017 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4018}
4019DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4020
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004021static void __init init_no_remapping_devices(void)
4022{
4023 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004024 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004025 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004026
4027 for_each_drhd_unit(drhd) {
4028 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004029 for_each_active_dev_scope(drhd->devices,
4030 drhd->devices_cnt, i, dev)
4031 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004032 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004033 if (i == drhd->devices_cnt)
4034 drhd->ignored = 1;
4035 }
4036 }
4037
Jiang Liu7c919772014-01-06 14:18:18 +08004038 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004039 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004040 continue;
4041
Jiang Liub683b232014-02-19 14:07:32 +08004042 for_each_active_dev_scope(drhd->devices,
4043 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004044 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004045 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004046 if (i < drhd->devices_cnt)
4047 continue;
4048
David Woodhousec0771df2011-10-14 20:59:46 +01004049 /* This IOMMU has *only* gfx devices. Either bypass it or
4050 set the gfx_mapped flag, as appropriate */
4051 if (dmar_map_gfx) {
4052 intel_iommu_gfx_mapped = 1;
4053 } else {
4054 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004055 for_each_active_dev_scope(drhd->devices,
4056 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004057 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004058 }
4059 }
4060}
4061
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004062#ifdef CONFIG_SUSPEND
4063static int init_iommu_hw(void)
4064{
4065 struct dmar_drhd_unit *drhd;
4066 struct intel_iommu *iommu = NULL;
4067
4068 for_each_active_iommu(iommu, drhd)
4069 if (iommu->qi)
4070 dmar_reenable_qi(iommu);
4071
Joseph Cihulab7792602011-05-03 00:08:37 -07004072 for_each_iommu(iommu, drhd) {
4073 if (drhd->ignored) {
4074 /*
4075 * we always have to disable PMRs or DMA may fail on
4076 * this device
4077 */
4078 if (force_on)
4079 iommu_disable_protect_mem_regions(iommu);
4080 continue;
4081 }
4082
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004083 iommu_flush_write_buffer(iommu);
4084
4085 iommu_set_root_entry(iommu);
4086
4087 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004088 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004089 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4090 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004091 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004092 }
4093
4094 return 0;
4095}
4096
4097static void iommu_flush_all(void)
4098{
4099 struct dmar_drhd_unit *drhd;
4100 struct intel_iommu *iommu;
4101
4102 for_each_active_iommu(iommu, drhd) {
4103 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004104 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004105 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004106 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004107 }
4108}
4109
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004110static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004111{
4112 struct dmar_drhd_unit *drhd;
4113 struct intel_iommu *iommu = NULL;
4114 unsigned long flag;
4115
4116 for_each_active_iommu(iommu, drhd) {
Kees Cook6396bb22018-06-12 14:03:40 -07004117 iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004118 GFP_ATOMIC);
4119 if (!iommu->iommu_state)
4120 goto nomem;
4121 }
4122
4123 iommu_flush_all();
4124
4125 for_each_active_iommu(iommu, drhd) {
4126 iommu_disable_translation(iommu);
4127
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004128 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004129
4130 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4131 readl(iommu->reg + DMAR_FECTL_REG);
4132 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4133 readl(iommu->reg + DMAR_FEDATA_REG);
4134 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4135 readl(iommu->reg + DMAR_FEADDR_REG);
4136 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4137 readl(iommu->reg + DMAR_FEUADDR_REG);
4138
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004139 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004140 }
4141 return 0;
4142
4143nomem:
4144 for_each_active_iommu(iommu, drhd)
4145 kfree(iommu->iommu_state);
4146
4147 return -ENOMEM;
4148}
4149
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004150static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004151{
4152 struct dmar_drhd_unit *drhd;
4153 struct intel_iommu *iommu = NULL;
4154 unsigned long flag;
4155
4156 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004157 if (force_on)
4158 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4159 else
4160 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004161 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004162 }
4163
4164 for_each_active_iommu(iommu, drhd) {
4165
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004166 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004167
4168 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4169 iommu->reg + DMAR_FECTL_REG);
4170 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4171 iommu->reg + DMAR_FEDATA_REG);
4172 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4173 iommu->reg + DMAR_FEADDR_REG);
4174 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4175 iommu->reg + DMAR_FEUADDR_REG);
4176
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004177 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004178 }
4179
4180 for_each_active_iommu(iommu, drhd)
4181 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004182}
4183
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004184static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004185 .resume = iommu_resume,
4186 .suspend = iommu_suspend,
4187};
4188
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004189static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004190{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004191 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004192}
4193
4194#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004195static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004196#endif /* CONFIG_PM */
4197
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198
Jiang Liuc2a0b532014-11-09 22:47:56 +08004199int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004200{
4201 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004202 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004203 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004204 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004205
4206 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4207 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004208 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004209
4210 rmrru->hdr = header;
4211 rmrr = (struct acpi_dmar_reserved_memory *)header;
4212 rmrru->base_address = rmrr->base_address;
4213 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004214
4215 length = rmrr->end_address - rmrr->base_address + 1;
4216 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4217 IOMMU_RESV_DIRECT);
4218 if (!rmrru->resv)
4219 goto free_rmrru;
4220
Jiang Liu2e455282014-02-19 14:07:36 +08004221 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4222 ((void *)rmrr) + rmrr->header.length,
4223 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004224 if (rmrru->devices_cnt && rmrru->devices == NULL)
4225 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004226
Jiang Liu2e455282014-02-19 14:07:36 +08004227 list_add(&rmrru->list, &dmar_rmrr_units);
4228
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004229 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004230free_all:
4231 kfree(rmrru->resv);
4232free_rmrru:
4233 kfree(rmrru);
4234out:
4235 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004236}
4237
Jiang Liu6b197242014-11-09 22:47:58 +08004238static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4239{
4240 struct dmar_atsr_unit *atsru;
4241 struct acpi_dmar_atsr *tmp;
4242
4243 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4244 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4245 if (atsr->segment != tmp->segment)
4246 continue;
4247 if (atsr->header.length != tmp->header.length)
4248 continue;
4249 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4250 return atsru;
4251 }
4252
4253 return NULL;
4254}
4255
4256int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004257{
4258 struct acpi_dmar_atsr *atsr;
4259 struct dmar_atsr_unit *atsru;
4260
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004261 if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
Jiang Liu6b197242014-11-09 22:47:58 +08004262 return 0;
4263
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004264 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004265 atsru = dmar_find_atsr(atsr);
4266 if (atsru)
4267 return 0;
4268
4269 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004270 if (!atsru)
4271 return -ENOMEM;
4272
Jiang Liu6b197242014-11-09 22:47:58 +08004273 /*
4274 * If memory is allocated from slab by ACPI _DSM method, we need to
4275 * copy the memory content because the memory buffer will be freed
4276 * on return.
4277 */
4278 atsru->hdr = (void *)(atsru + 1);
4279 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004280 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004281 if (!atsru->include_all) {
4282 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4283 (void *)atsr + atsr->header.length,
4284 &atsru->devices_cnt);
4285 if (atsru->devices_cnt && atsru->devices == NULL) {
4286 kfree(atsru);
4287 return -ENOMEM;
4288 }
4289 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004290
Jiang Liu0e242612014-02-19 14:07:34 +08004291 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004292
4293 return 0;
4294}
4295
Jiang Liu9bdc5312014-01-06 14:18:27 +08004296static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4297{
4298 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4299 kfree(atsru);
4300}
4301
Jiang Liu6b197242014-11-09 22:47:58 +08004302int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4303{
4304 struct acpi_dmar_atsr *atsr;
4305 struct dmar_atsr_unit *atsru;
4306
4307 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4308 atsru = dmar_find_atsr(atsr);
4309 if (atsru) {
4310 list_del_rcu(&atsru->list);
4311 synchronize_rcu();
4312 intel_iommu_free_atsr(atsru);
4313 }
4314
4315 return 0;
4316}
4317
4318int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4319{
4320 int i;
4321 struct device *dev;
4322 struct acpi_dmar_atsr *atsr;
4323 struct dmar_atsr_unit *atsru;
4324
4325 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4326 atsru = dmar_find_atsr(atsr);
4327 if (!atsru)
4328 return 0;
4329
Linus Torvalds194dc872016-07-27 20:03:31 -07004330 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004331 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4332 i, dev)
4333 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004334 }
Jiang Liu6b197242014-11-09 22:47:58 +08004335
4336 return 0;
4337}
4338
Jiang Liuffebeb42014-11-09 22:48:02 +08004339static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4340{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004341 int sp, ret;
Jiang Liuffebeb42014-11-09 22:48:02 +08004342 struct intel_iommu *iommu = dmaru->iommu;
4343
4344 if (g_iommus[iommu->seq_id])
4345 return 0;
4346
4347 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004348 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004349 iommu->name);
4350 return -ENXIO;
4351 }
4352 if (!ecap_sc_support(iommu->ecap) &&
4353 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004354 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004355 iommu->name);
4356 return -ENXIO;
4357 }
4358 sp = domain_update_iommu_superpage(iommu) - 1;
4359 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004360 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004361 iommu->name);
4362 return -ENXIO;
4363 }
4364
4365 /*
4366 * Disable translation if already enabled prior to OS handover.
4367 */
4368 if (iommu->gcmd & DMA_GCMD_TE)
4369 iommu_disable_translation(iommu);
4370
4371 g_iommus[iommu->seq_id] = iommu;
4372 ret = iommu_init_domains(iommu);
4373 if (ret == 0)
4374 ret = iommu_alloc_root_entry(iommu);
4375 if (ret)
4376 goto out;
4377
David Woodhouse8a94ade2015-03-24 14:54:56 +00004378#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08004379 if (pasid_supported(iommu))
Lu Baolud9737952018-07-14 15:47:02 +08004380 intel_svm_init(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00004381#endif
4382
Jiang Liuffebeb42014-11-09 22:48:02 +08004383 if (dmaru->ignored) {
4384 /*
4385 * we always have to disable PMRs or DMA may fail on this device
4386 */
4387 if (force_on)
4388 iommu_disable_protect_mem_regions(iommu);
4389 return 0;
4390 }
4391
4392 intel_iommu_init_qi(iommu);
4393 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004394
4395#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08004396 if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01004397 ret = intel_svm_enable_prq(iommu);
4398 if (ret)
4399 goto disable_iommu;
4400 }
4401#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004402 ret = dmar_set_interrupt(iommu);
4403 if (ret)
4404 goto disable_iommu;
4405
4406 iommu_set_root_entry(iommu);
4407 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4408 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4409 iommu_enable_translation(iommu);
4410
Jiang Liuffebeb42014-11-09 22:48:02 +08004411 iommu_disable_protect_mem_regions(iommu);
4412 return 0;
4413
4414disable_iommu:
4415 disable_dmar_iommu(iommu);
4416out:
4417 free_dmar_iommu(iommu);
4418 return ret;
4419}
4420
Jiang Liu6b197242014-11-09 22:47:58 +08004421int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4422{
Jiang Liuffebeb42014-11-09 22:48:02 +08004423 int ret = 0;
4424 struct intel_iommu *iommu = dmaru->iommu;
4425
4426 if (!intel_iommu_enabled)
4427 return 0;
4428 if (iommu == NULL)
4429 return -EINVAL;
4430
4431 if (insert) {
4432 ret = intel_iommu_add(dmaru);
4433 } else {
4434 disable_dmar_iommu(iommu);
4435 free_dmar_iommu(iommu);
4436 }
4437
4438 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004439}
4440
Jiang Liu9bdc5312014-01-06 14:18:27 +08004441static void intel_iommu_free_dmars(void)
4442{
4443 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4444 struct dmar_atsr_unit *atsru, *atsr_n;
4445
4446 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4447 list_del(&rmrru->list);
4448 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004449 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004450 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004451 }
4452
Jiang Liu9bdc5312014-01-06 14:18:27 +08004453 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4454 list_del(&atsru->list);
4455 intel_iommu_free_atsr(atsru);
4456 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004457}
4458
4459int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4460{
Jiang Liub683b232014-02-19 14:07:32 +08004461 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004462 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004463 struct pci_dev *bridge = NULL;
4464 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004465 struct acpi_dmar_atsr *atsr;
4466 struct dmar_atsr_unit *atsru;
4467
4468 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004469 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004470 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004471 /* If it's an integrated device, allow ATS */
4472 if (!bridge)
4473 return 1;
4474 /* Connected via non-PCIe: no ATS */
4475 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004476 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004477 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004478 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004479 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004480 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004481 }
4482
Jiang Liu0e242612014-02-19 14:07:34 +08004483 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004484 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4485 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4486 if (atsr->segment != pci_domain_nr(dev->bus))
4487 continue;
4488
Jiang Liub683b232014-02-19 14:07:32 +08004489 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004490 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004491 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004492
4493 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004494 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004495 }
Jiang Liub683b232014-02-19 14:07:32 +08004496 ret = 0;
4497out:
Jiang Liu0e242612014-02-19 14:07:34 +08004498 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004499
Jiang Liub683b232014-02-19 14:07:32 +08004500 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004501}
4502
Jiang Liu59ce0512014-02-19 14:07:35 +08004503int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4504{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004505 int ret;
Jiang Liu59ce0512014-02-19 14:07:35 +08004506 struct dmar_rmrr_unit *rmrru;
4507 struct dmar_atsr_unit *atsru;
4508 struct acpi_dmar_atsr *atsr;
4509 struct acpi_dmar_reserved_memory *rmrr;
4510
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004511 if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
Jiang Liu59ce0512014-02-19 14:07:35 +08004512 return 0;
4513
4514 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4515 rmrr = container_of(rmrru->hdr,
4516 struct acpi_dmar_reserved_memory, header);
4517 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4518 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4519 ((void *)rmrr) + rmrr->header.length,
4520 rmrr->segment, rmrru->devices,
4521 rmrru->devices_cnt);
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004522 if (ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004523 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004524 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004525 dmar_remove_dev_scope(info, rmrr->segment,
4526 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004527 }
4528 }
4529
4530 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4531 if (atsru->include_all)
4532 continue;
4533
4534 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4535 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4536 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4537 (void *)atsr + atsr->header.length,
4538 atsr->segment, atsru->devices,
4539 atsru->devices_cnt);
4540 if (ret > 0)
4541 break;
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004542 else if (ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004543 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004544 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004545 if (dmar_remove_dev_scope(info, atsr->segment,
4546 atsru->devices, atsru->devices_cnt))
4547 break;
4548 }
4549 }
4550
4551 return 0;
4552}
4553
Fenghua Yu99dcade2009-11-11 07:23:06 -08004554/*
4555 * Here we only respond to action of unbound device from driver.
4556 *
4557 * Added device is not attached to its DMAR domain here yet. That will happen
4558 * when mapping the device to iova.
4559 */
4560static int device_notifier(struct notifier_block *nb,
4561 unsigned long action, void *data)
4562{
4563 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004564 struct dmar_domain *domain;
4565
David Woodhouse3d891942014-03-06 15:59:26 +00004566 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004567 return 0;
4568
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004569 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004570 return 0;
4571
David Woodhouse1525a292014-03-06 16:19:30 +00004572 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004573 if (!domain)
4574 return 0;
4575
Bjorn Helgaas71753232019-02-08 16:06:15 -06004576 dmar_remove_one_dev_info(dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004577 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004578 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004579
Fenghua Yu99dcade2009-11-11 07:23:06 -08004580 return 0;
4581}
4582
4583static struct notifier_block device_nb = {
4584 .notifier_call = device_notifier,
4585};
4586
Jiang Liu75f05562014-02-19 14:07:37 +08004587static int intel_iommu_memory_notifier(struct notifier_block *nb,
4588 unsigned long val, void *v)
4589{
4590 struct memory_notify *mhp = v;
4591 unsigned long long start, end;
4592 unsigned long start_vpfn, last_vpfn;
4593
4594 switch (val) {
4595 case MEM_GOING_ONLINE:
4596 start = mhp->start_pfn << PAGE_SHIFT;
4597 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4598 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004599 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004600 start, end);
4601 return NOTIFY_BAD;
4602 }
4603 break;
4604
4605 case MEM_OFFLINE:
4606 case MEM_CANCEL_ONLINE:
4607 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4608 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4609 while (start_vpfn <= last_vpfn) {
4610 struct iova *iova;
4611 struct dmar_drhd_unit *drhd;
4612 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004613 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004614
4615 iova = find_iova(&si_domain->iovad, start_vpfn);
4616 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004617 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004618 start_vpfn);
4619 break;
4620 }
4621
4622 iova = split_and_remove_iova(&si_domain->iovad, iova,
4623 start_vpfn, last_vpfn);
4624 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004625 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004626 start_vpfn, last_vpfn);
4627 return NOTIFY_BAD;
4628 }
4629
David Woodhouseea8ea462014-03-05 17:09:32 +00004630 freelist = domain_unmap(si_domain, iova->pfn_lo,
4631 iova->pfn_hi);
4632
Jiang Liu75f05562014-02-19 14:07:37 +08004633 rcu_read_lock();
4634 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004635 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004636 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004637 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004638 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004639 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004640
4641 start_vpfn = iova->pfn_hi + 1;
4642 free_iova_mem(iova);
4643 }
4644 break;
4645 }
4646
4647 return NOTIFY_OK;
4648}
4649
4650static struct notifier_block intel_iommu_memory_nb = {
4651 .notifier_call = intel_iommu_memory_notifier,
4652 .priority = 0
4653};
4654
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004655static void free_all_cpu_cached_iovas(unsigned int cpu)
4656{
4657 int i;
4658
4659 for (i = 0; i < g_num_of_iommus; i++) {
4660 struct intel_iommu *iommu = g_iommus[i];
4661 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004662 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004663
4664 if (!iommu)
4665 continue;
4666
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004667 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004668 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004669
4670 if (!domain)
4671 continue;
4672 free_cpu_cached_iovas(cpu, &domain->iovad);
4673 }
4674 }
4675}
4676
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004677static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004678{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004679 free_all_cpu_cached_iovas(cpu);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004680 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004681}
4682
Joerg Roedel161b28a2017-03-28 17:04:52 +02004683static void intel_disable_iommus(void)
4684{
4685 struct intel_iommu *iommu = NULL;
4686 struct dmar_drhd_unit *drhd;
4687
4688 for_each_iommu(iommu, drhd)
4689 iommu_disable_translation(iommu);
4690}
4691
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004692static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4693{
Joerg Roedel2926a2aa2017-08-14 17:19:26 +02004694 struct iommu_device *iommu_dev = dev_to_iommu_device(dev);
4695
4696 return container_of(iommu_dev, struct intel_iommu, iommu);
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004697}
4698
Alex Williamsona5459cf2014-06-12 16:12:31 -06004699static ssize_t intel_iommu_show_version(struct device *dev,
4700 struct device_attribute *attr,
4701 char *buf)
4702{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004703 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004704 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4705 return sprintf(buf, "%d:%d\n",
4706 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4707}
4708static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4709
4710static ssize_t intel_iommu_show_address(struct device *dev,
4711 struct device_attribute *attr,
4712 char *buf)
4713{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004714 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004715 return sprintf(buf, "%llx\n", iommu->reg_phys);
4716}
4717static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4718
4719static ssize_t intel_iommu_show_cap(struct device *dev,
4720 struct device_attribute *attr,
4721 char *buf)
4722{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004723 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004724 return sprintf(buf, "%llx\n", iommu->cap);
4725}
4726static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4727
4728static ssize_t intel_iommu_show_ecap(struct device *dev,
4729 struct device_attribute *attr,
4730 char *buf)
4731{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004732 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004733 return sprintf(buf, "%llx\n", iommu->ecap);
4734}
4735static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4736
Alex Williamson2238c082015-07-14 15:24:53 -06004737static ssize_t intel_iommu_show_ndoms(struct device *dev,
4738 struct device_attribute *attr,
4739 char *buf)
4740{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004741 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004742 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4743}
4744static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4745
4746static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4747 struct device_attribute *attr,
4748 char *buf)
4749{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004750 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004751 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4752 cap_ndoms(iommu->cap)));
4753}
4754static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4755
Alex Williamsona5459cf2014-06-12 16:12:31 -06004756static struct attribute *intel_iommu_attrs[] = {
4757 &dev_attr_version.attr,
4758 &dev_attr_address.attr,
4759 &dev_attr_cap.attr,
4760 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004761 &dev_attr_domains_supported.attr,
4762 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004763 NULL,
4764};
4765
4766static struct attribute_group intel_iommu_group = {
4767 .name = "intel-iommu",
4768 .attrs = intel_iommu_attrs,
4769};
4770
4771const struct attribute_group *intel_iommu_groups[] = {
4772 &intel_iommu_group,
4773 NULL,
4774};
4775
Lu Baolu89a60792018-10-23 15:45:01 +08004776static int __init platform_optin_force_iommu(void)
4777{
4778 struct pci_dev *pdev = NULL;
4779 bool has_untrusted_dev = false;
4780
4781 if (!dmar_platform_optin() || no_platform_optin)
4782 return 0;
4783
4784 for_each_pci_dev(pdev) {
4785 if (pdev->untrusted) {
4786 has_untrusted_dev = true;
4787 break;
4788 }
4789 }
4790
4791 if (!has_untrusted_dev)
4792 return 0;
4793
4794 if (no_iommu || dmar_disabled)
4795 pr_info("Intel-IOMMU force enabled due to platform opt in\n");
4796
4797 /*
4798 * If Intel-IOMMU is disabled by default, we will apply identity
4799 * map for all devices except those marked as being untrusted.
4800 */
4801 if (dmar_disabled)
4802 iommu_identity_mapping |= IDENTMAP_ALL;
4803
4804 dmar_disabled = 0;
4805#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
4806 swiotlb = 0;
4807#endif
4808 no_iommu = 0;
4809
4810 return 1;
4811}
4812
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004813int __init intel_iommu_init(void)
4814{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004815 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004816 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004817 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004818
Lu Baolu89a60792018-10-23 15:45:01 +08004819 /*
4820 * Intel IOMMU is required for a TXT/tboot launch or platform
4821 * opt in, so enforce that.
4822 */
4823 force_on = tboot_force_iommu() || platform_optin_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004824
Jiang Liu3a5670e2014-02-19 14:07:33 +08004825 if (iommu_init_mempool()) {
4826 if (force_on)
4827 panic("tboot: Failed to initialize iommu memory\n");
4828 return -ENOMEM;
4829 }
4830
4831 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004832 if (dmar_table_init()) {
4833 if (force_on)
4834 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004835 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004836 }
4837
Suresh Siddhac2c72862011-08-23 17:05:19 -07004838 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004839 if (force_on)
4840 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004841 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004842 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004843
Joerg Roedelec154bf2017-10-06 15:00:53 +02004844 up_write(&dmar_global_lock);
4845
4846 /*
4847 * The bus notifier takes the dmar_global_lock, so lockdep will
4848 * complain later when we register it under the lock.
4849 */
4850 dmar_register_bus_notifier();
4851
4852 down_write(&dmar_global_lock);
4853
Joerg Roedel161b28a2017-03-28 17:04:52 +02004854 if (no_iommu || dmar_disabled) {
4855 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004856 * We exit the function here to ensure IOMMU's remapping and
4857 * mempool aren't setup, which means that the IOMMU's PMRs
4858 * won't be disabled via the call to init_dmars(). So disable
4859 * it explicitly here. The PMRs were setup by tboot prior to
4860 * calling SENTER, but the kernel is expected to reset/tear
4861 * down the PMRs.
4862 */
4863 if (intel_iommu_tboot_noforce) {
4864 for_each_iommu(iommu, drhd)
4865 iommu_disable_protect_mem_regions(iommu);
4866 }
4867
4868 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004869 * Make sure the IOMMUs are switched off, even when we
4870 * boot into a kexec kernel and the previous kernel left
4871 * them enabled
4872 */
4873 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004874 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004875 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004876
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004877 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004878 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004879
4880 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004881 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004882
Joseph Cihula51a63e62011-03-21 11:04:24 -07004883 if (dmar_init_reserved_ranges()) {
4884 if (force_on)
4885 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004886 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004887 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004888
4889 init_no_remapping_devices();
4890
Joseph Cihulab7792602011-05-03 00:08:37 -07004891 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004892 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004893 if (force_on)
4894 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004895 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004896 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004897 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004898 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004899 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004900
Christoph Hellwig4fac8072017-12-24 13:57:08 +01004901#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004902 swiotlb = 0;
4903#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004904 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004905
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004906 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004907
Joerg Roedel39ab9552017-02-01 16:56:46 +01004908 for_each_active_iommu(iommu, drhd) {
4909 iommu_device_sysfs_add(&iommu->iommu, NULL,
4910 intel_iommu_groups,
4911 "%s", iommu->name);
4912 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4913 iommu_device_register(&iommu->iommu);
4914 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004915
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004916 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004917 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004918 if (si_domain && !hw_pass_through)
4919 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004920 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4921 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004922 intel_iommu_enabled = 1;
Sohil Mehtaee2636b2018-09-11 17:11:38 -07004923 intel_iommu_debugfs_init();
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004924
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004925 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004926
4927out_free_reserved_range:
4928 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004929out_free_dmar:
4930 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004931 up_write(&dmar_global_lock);
4932 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004933 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004934}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004935
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004936static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004937{
4938 struct intel_iommu *iommu = opaque;
4939
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004940 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004941 return 0;
4942}
4943
4944/*
4945 * NB - intel-iommu lacks any sort of reference counting for the users of
4946 * dependent devices. If multiple endpoints have intersecting dependent
4947 * devices, unbinding the driver from any one of them will possibly leave
4948 * the others unable to operate.
4949 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004950static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004951{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004952 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004953 return;
4954
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004955 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004956}
4957
Joerg Roedel127c7612015-07-23 17:44:46 +02004958static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004959{
Weidong Hanc7151a82008-12-08 22:51:37 +08004960 struct intel_iommu *iommu;
4961 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004962
Joerg Roedel55d94042015-07-22 16:50:40 +02004963 assert_spin_locked(&device_domain_lock);
4964
Joerg Roedelb608ac32015-07-21 18:19:08 +02004965 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004966 return;
4967
Joerg Roedel127c7612015-07-23 17:44:46 +02004968 iommu = info->iommu;
4969
4970 if (info->dev) {
Lu Baoluef848b72018-12-10 09:59:01 +08004971 if (dev_is_pci(info->dev) && sm_supported(iommu))
4972 intel_pasid_tear_down_entry(iommu, info->dev,
4973 PASID_RID2PASID);
4974
Joerg Roedel127c7612015-07-23 17:44:46 +02004975 iommu_disable_dev_iotlb(info);
4976 domain_context_clear(iommu, info->dev);
Lu Baolua7fc93f2018-07-14 15:47:00 +08004977 intel_pasid_free_table(info->dev);
Joerg Roedel127c7612015-07-23 17:44:46 +02004978 }
4979
Joerg Roedelb608ac32015-07-21 18:19:08 +02004980 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004981
Joerg Roedeld160aca2015-07-22 11:52:53 +02004982 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004983 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004984 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004985
4986 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004987}
4988
Bjorn Helgaas71753232019-02-08 16:06:15 -06004989static void dmar_remove_one_dev_info(struct device *dev)
Joerg Roedel55d94042015-07-22 16:50:40 +02004990{
Joerg Roedel127c7612015-07-23 17:44:46 +02004991 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004992 unsigned long flags;
4993
Weidong Hanc7151a82008-12-08 22:51:37 +08004994 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004995 info = dev->archdata.iommu;
4996 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004997 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004998}
4999
5000static int md_domain_init(struct dmar_domain *domain, int guest_width)
5001{
5002 int adjust_width;
5003
Zhen Leiaa3ac942017-09-21 16:52:45 +01005004 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005005 domain_reserve_special_ranges(domain);
5006
5007 /* calculate AGAW */
5008 domain->gaw = guest_width;
5009 adjust_width = guestwidth_to_adjustwidth(guest_width);
5010 domain->agaw = width_to_agaw(adjust_width);
5011
Weidong Han5e98c4b2008-12-08 23:03:27 +08005012 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08005013 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01005014 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005015 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08005016
5017 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005018 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005019 if (!domain->pgd)
5020 return -ENOMEM;
5021 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5022 return 0;
5023}
5024
Joerg Roedel00a77de2015-03-26 13:43:08 +01005025static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005026{
Joerg Roedel5d450802008-12-03 14:52:32 +01005027 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005028 struct iommu_domain *domain;
5029
5030 if (type != IOMMU_DOMAIN_UNMANAGED)
5031 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005032
Jiang Liuab8dfe22014-07-11 14:19:27 +08005033 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005034 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005035 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005036 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005037 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005038 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005039 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005040 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005041 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005042 }
Allen Kay8140a952011-10-14 12:32:17 -07005043 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005044
Joerg Roedel00a77de2015-03-26 13:43:08 +01005045 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005046 domain->geometry.aperture_start = 0;
5047 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5048 domain->geometry.force_aperture = true;
5049
Joerg Roedel00a77de2015-03-26 13:43:08 +01005050 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005051}
Kay, Allen M38717942008-09-09 18:37:29 +03005052
Joerg Roedel00a77de2015-03-26 13:43:08 +01005053static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005054{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005055 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005056}
Kay, Allen M38717942008-09-09 18:37:29 +03005057
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005058static int intel_iommu_attach_device(struct iommu_domain *domain,
5059 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005060{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005061 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005062 struct intel_iommu *iommu;
5063 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005064 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005065
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005066 if (device_is_rmrr_locked(dev)) {
5067 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5068 return -EPERM;
5069 }
5070
David Woodhouse7207d8f2014-03-09 16:31:06 -07005071 /* normally dev is not mapped */
5072 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005073 struct dmar_domain *old_domain;
5074
David Woodhouse1525a292014-03-06 16:19:30 +00005075 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005076 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005077 rcu_read_lock();
Bjorn Helgaas71753232019-02-08 16:06:15 -06005078 dmar_remove_one_dev_info(dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005079 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005080
5081 if (!domain_type_is_vm_or_si(old_domain) &&
5082 list_empty(&old_domain->devices))
5083 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005084 }
5085 }
5086
David Woodhouse156baca2014-03-09 14:00:57 -07005087 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005088 if (!iommu)
5089 return -ENODEV;
5090
5091 /* check if this iommu agaw is sufficient for max mapped address */
5092 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005093 if (addr_width > cap_mgaw(iommu->cap))
5094 addr_width = cap_mgaw(iommu->cap);
5095
5096 if (dmar_domain->max_addr > (1LL << addr_width)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005097 dev_err(dev, "%s: iommu width (%d) is not "
5098 "sufficient for the mapped address (%llx)\n",
5099 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005100 return -EFAULT;
5101 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005102 dmar_domain->gaw = addr_width;
5103
5104 /*
5105 * Knock out extra levels of page tables if necessary
5106 */
5107 while (iommu->agaw < dmar_domain->agaw) {
5108 struct dma_pte *pte;
5109
5110 pte = dmar_domain->pgd;
5111 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005112 dmar_domain->pgd = (struct dma_pte *)
5113 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005114 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005115 }
5116 dmar_domain->agaw--;
5117 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005118
Joerg Roedel28ccce02015-07-21 14:45:31 +02005119 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005120}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005121
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005122static void intel_iommu_detach_device(struct iommu_domain *domain,
5123 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005124{
Bjorn Helgaas71753232019-02-08 16:06:15 -06005125 dmar_remove_one_dev_info(dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005126}
Kay, Allen M38717942008-09-09 18:37:29 +03005127
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005128static int intel_iommu_map(struct iommu_domain *domain,
5129 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005130 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005131{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005132 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005133 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005134 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005135 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005136
Joerg Roedeldde57a22008-12-03 15:04:09 +01005137 if (iommu_prot & IOMMU_READ)
5138 prot |= DMA_PTE_READ;
5139 if (iommu_prot & IOMMU_WRITE)
5140 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005141 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5142 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005143
David Woodhouse163cc522009-06-28 00:51:17 +01005144 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005145 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005146 u64 end;
5147
5148 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005149 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005150 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005151 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005152 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005153 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005154 return -EFAULT;
5155 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005156 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005157 }
David Woodhousead051222009-06-28 14:22:28 +01005158 /* Round up size to next multiple of PAGE_SIZE, if it and
5159 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005160 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005161 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5162 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005163 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005164}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005165
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005166static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005167 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005168{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005169 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005170 struct page *freelist = NULL;
David Woodhouseea8ea462014-03-05 17:09:32 +00005171 unsigned long start_pfn, last_pfn;
5172 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005173 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005174
David Woodhouse5cf0a762014-03-19 16:07:49 +00005175 /* Cope with horrid API which requires us to unmap more than the
5176 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005177 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005178
5179 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5180 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5181
David Woodhouseea8ea462014-03-05 17:09:32 +00005182 start_pfn = iova >> VTD_PAGE_SHIFT;
5183 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5184
5185 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5186
5187 npages = last_pfn - start_pfn + 1;
5188
Shaokun Zhangf746a022018-03-22 18:18:06 +08005189 for_each_domain_iommu(iommu_id, dmar_domain)
Joerg Roedel42e8c182015-07-21 15:50:02 +02005190 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5191 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005192
5193 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005194
David Woodhouse163cc522009-06-28 00:51:17 +01005195 if (dmar_domain->max_addr == iova + size)
5196 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005197
David Woodhouse5cf0a762014-03-19 16:07:49 +00005198 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005199}
Kay, Allen M38717942008-09-09 18:37:29 +03005200
Joerg Roedeld14d6572008-12-03 15:06:57 +01005201static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305202 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005203{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005204 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005205 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005206 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005207 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005208
David Woodhouse5cf0a762014-03-19 16:07:49 +00005209 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005210 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005211 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005212
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005213 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005214}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005215
Joerg Roedel5d587b82014-09-05 10:50:45 +02005216static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005217{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005218 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005219 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005220 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005221 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005222
Joerg Roedel5d587b82014-09-05 10:50:45 +02005223 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005224}
5225
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005226static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005227{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005228 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005229 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005230 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005231
Alex Williamsona5459cf2014-06-12 16:12:31 -06005232 iommu = device_to_iommu(dev, &bus, &devfn);
5233 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005234 return -ENODEV;
5235
Joerg Roedele3d10af2017-02-01 17:23:22 +01005236 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005237
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005238 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005239
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005240 if (IS_ERR(group))
5241 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005242
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005243 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005244 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005245}
5246
5247static void intel_iommu_remove_device(struct device *dev)
5248{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005249 struct intel_iommu *iommu;
5250 u8 bus, devfn;
5251
5252 iommu = device_to_iommu(dev, &bus, &devfn);
5253 if (!iommu)
5254 return;
5255
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005256 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005257
Joerg Roedele3d10af2017-02-01 17:23:22 +01005258 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005259}
5260
Eric Auger0659b8d2017-01-19 20:57:53 +00005261static void intel_iommu_get_resv_regions(struct device *device,
5262 struct list_head *head)
5263{
5264 struct iommu_resv_region *reg;
5265 struct dmar_rmrr_unit *rmrr;
5266 struct device *i_dev;
5267 int i;
5268
5269 rcu_read_lock();
5270 for_each_rmrr_units(rmrr) {
5271 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5272 i, i_dev) {
5273 if (i_dev != device)
5274 continue;
5275
5276 list_add_tail(&rmrr->resv->list, head);
5277 }
5278 }
5279 rcu_read_unlock();
5280
5281 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5282 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005283 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005284 if (!reg)
5285 return;
5286 list_add_tail(&reg->list, head);
5287}
5288
5289static void intel_iommu_put_resv_regions(struct device *dev,
5290 struct list_head *head)
5291{
5292 struct iommu_resv_region *entry, *next;
5293
5294 list_for_each_entry_safe(entry, next, head, list) {
5295 if (entry->type == IOMMU_RESV_RESERVED)
5296 kfree(entry);
5297 }
Kay, Allen M38717942008-09-09 18:37:29 +03005298}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005299
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005300#ifdef CONFIG_INTEL_IOMMU_SVM
5301int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5302{
5303 struct device_domain_info *info;
5304 struct context_entry *context;
5305 struct dmar_domain *domain;
5306 unsigned long flags;
5307 u64 ctx_lo;
5308 int ret;
5309
5310 domain = get_valid_domain_for_dev(sdev->dev);
5311 if (!domain)
5312 return -EINVAL;
5313
5314 spin_lock_irqsave(&device_domain_lock, flags);
5315 spin_lock(&iommu->lock);
5316
5317 ret = -EINVAL;
5318 info = sdev->dev->archdata.iommu;
5319 if (!info || !info->pasid_supported)
5320 goto out;
5321
5322 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5323 if (WARN_ON(!context))
5324 goto out;
5325
5326 ctx_lo = context[0].lo;
5327
5328 sdev->did = domain->iommu_did[iommu->seq_id];
5329 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5330
5331 if (!(ctx_lo & CONTEXT_PASIDE)) {
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005332 ctx_lo |= CONTEXT_PASIDE;
5333 context[0].lo = ctx_lo;
5334 wmb();
5335 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5336 DMA_CCMD_MASK_NOBIT,
5337 DMA_CCMD_DEVICE_INVL);
5338 }
5339
5340 /* Enable PASID support in the device, if it wasn't already */
5341 if (!info->pasid_enabled)
5342 iommu_enable_dev_iotlb(info);
5343
5344 if (info->ats_enabled) {
5345 sdev->dev_iotlb = 1;
5346 sdev->qdep = info->ats_qdep;
5347 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5348 sdev->qdep = 0;
5349 }
5350 ret = 0;
5351
5352 out:
5353 spin_unlock(&iommu->lock);
5354 spin_unlock_irqrestore(&device_domain_lock, flags);
5355
5356 return ret;
5357}
5358
5359struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5360{
5361 struct intel_iommu *iommu;
5362 u8 bus, devfn;
5363
5364 if (iommu_dummy(dev)) {
5365 dev_warn(dev,
5366 "No IOMMU translation for device; cannot enable SVM\n");
5367 return NULL;
5368 }
5369
5370 iommu = device_to_iommu(dev, &bus, &devfn);
5371 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005372 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005373 return NULL;
5374 }
5375
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005376 return iommu;
5377}
5378#endif /* CONFIG_INTEL_IOMMU_SVM */
5379
Joerg Roedelb0119e82017-02-01 13:23:08 +01005380const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005381 .capable = intel_iommu_capable,
5382 .domain_alloc = intel_iommu_domain_alloc,
5383 .domain_free = intel_iommu_domain_free,
5384 .attach_dev = intel_iommu_attach_device,
5385 .detach_dev = intel_iommu_detach_device,
5386 .map = intel_iommu_map,
5387 .unmap = intel_iommu_unmap,
Eric Auger0659b8d2017-01-19 20:57:53 +00005388 .iova_to_phys = intel_iommu_iova_to_phys,
5389 .add_device = intel_iommu_add_device,
5390 .remove_device = intel_iommu_remove_device,
5391 .get_resv_regions = intel_iommu_get_resv_regions,
5392 .put_resv_regions = intel_iommu_put_resv_regions,
5393 .device_group = pci_device_group,
5394 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005395};
David Woodhouse9af88142009-02-13 23:18:03 +00005396
Daniel Vetter94526182013-01-20 23:50:13 +01005397static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5398{
5399 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005400 pci_info(dev, "Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005401 dmar_map_gfx = 0;
5402}
5403
5404DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5405DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5406DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5407DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5408DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5409DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5411
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005412static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005413{
5414 /*
5415 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005416 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005417 */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005418 pci_info(dev, "Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005419 rwbf_quirk = 1;
5420}
5421
5422DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5424DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5425DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005429
Adam Jacksoneecfd572010-08-25 21:17:34 +01005430#define GGC 0x52
5431#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5432#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5433#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5434#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5435#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5436#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5437#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5438#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5439
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005440static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005441{
5442 unsigned short ggc;
5443
Adam Jacksoneecfd572010-08-25 21:17:34 +01005444 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005445 return;
5446
Adam Jacksoneecfd572010-08-25 21:17:34 +01005447 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005448 pci_info(dev, "BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005449 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005450 } else if (dmar_map_gfx) {
5451 /* we have to ensure the gfx device is idle before we flush */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005452 pci_info(dev, "Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005453 intel_iommu_strict = 1;
5454 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005455}
5456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5460
David Woodhousee0fc7e02009-09-30 09:12:17 -07005461/* On Tylersburg chipsets, some BIOSes have been known to enable the
5462 ISOCH DMAR unit for the Azalia sound device, but not give it any
5463 TLB entries, which causes it to deadlock. Check for that. We do
5464 this in a function called from init_dmars(), instead of in a PCI
5465 quirk, because we don't want to print the obnoxious "BIOS broken"
5466 message if VT-d is actually disabled.
5467*/
5468static void __init check_tylersburg_isoch(void)
5469{
5470 struct pci_dev *pdev;
5471 uint32_t vtisochctrl;
5472
5473 /* If there's no Azalia in the system anyway, forget it. */
5474 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5475 if (!pdev)
5476 return;
5477 pci_dev_put(pdev);
5478
5479 /* System Management Registers. Might be hidden, in which case
5480 we can't do the sanity check. But that's OK, because the
5481 known-broken BIOSes _don't_ actually hide it, so far. */
5482 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5483 if (!pdev)
5484 return;
5485
5486 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5487 pci_dev_put(pdev);
5488 return;
5489 }
5490
5491 pci_dev_put(pdev);
5492
5493 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5494 if (vtisochctrl & 1)
5495 return;
5496
5497 /* Drop all bits other than the number of TLB entries */
5498 vtisochctrl &= 0x1c;
5499
5500 /* If we have the recommended number of TLB entries (16), fine. */
5501 if (vtisochctrl == 0x10)
5502 return;
5503
5504 /* Zero TLB entries? You get to ride the short bus to school. */
5505 if (!vtisochctrl) {
5506 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5507 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5508 dmi_get_system_info(DMI_BIOS_VENDOR),
5509 dmi_get_system_info(DMI_BIOS_VERSION),
5510 dmi_get_system_info(DMI_PRODUCT_VERSION));
5511 iommu_identity_mapping |= IDENTMAP_AZALIA;
5512 return;
5513 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005514
5515 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005516 vtisochctrl);
5517}