blob: 2e83dbe5ecc00082ee901434879ffe3d29aef363 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001113 if (!intel_using_power_well(dev_priv->dev) &&
1114 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
1209static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
1216 reg = TRANSCONF(pipe);
1217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Jesse Barnes040484a2011-01-03 12:14:26 -08001608 reg = TRANSCONF(pipe);
1609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001662 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001663 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Jesse Barnes040484a2011-01-03 12:14:26 -08001680 reg = TRANSCONF(pipe);
1681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001703 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001705 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter01a415f2012-10-27 15:58:40 +02002372static void ivb_modeset_global_resources(struct drm_device *dev)
2373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct intel_crtc *pipe_B_crtc =
2376 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2377 struct intel_crtc *pipe_C_crtc =
2378 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2379 uint32_t temp;
2380
2381 /* When everything is off disable fdi C so that we could enable fdi B
2382 * with all lanes. XXX: This misses the case where a pipe is not using
2383 * any pch resources and so doesn't need any fdi lanes. */
2384 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2385 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2386 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2387
2388 temp = I915_READ(SOUTH_CHICKEN1);
2389 temp &= ~FDI_BC_BIFURCATION_SELECT;
2390 DRM_DEBUG_KMS("disabling fdi C rx\n");
2391 I915_WRITE(SOUTH_CHICKEN1, temp);
2392 }
2393}
2394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395/* The FDI link training functions for ILK/Ibexpeak. */
2396static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2397{
2398 struct drm_device *dev = crtc->dev;
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2401 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002402 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002405 /* FDI needs bits from pipe & plane first */
2406 assert_pipe_enabled(dev_priv, pipe);
2407 assert_plane_enabled(dev_priv, plane);
2408
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2410 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IMR(pipe);
2412 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002413 temp &= ~FDI_RX_SYMBOL_LOCK;
2414 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 I915_WRITE(reg, temp);
2416 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 udelay(150);
2418
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_TX_CTL(pipe);
2421 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002422 temp &= ~(7 << 19);
2423 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_RX_CTL(pipe);
2429 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2433
2434 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 udelay(150);
2436
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002437 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002438 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2439 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2440 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002441
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002443 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2446
2447 if ((temp & FDI_RX_BIT_LOCK)) {
2448 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 break;
2451 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002453 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455
2456 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 reg = FDI_TX_CTL(pipe);
2458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_CTL(pipe);
2464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 temp &= ~FDI_LINK_TRAIN_NONE;
2466 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 I915_WRITE(reg, temp);
2468
2469 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 udelay(150);
2471
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2476
2477 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 DRM_DEBUG_KMS("FDI train 2 done.\n");
2480 break;
2481 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002483 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485
2486 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002487
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488}
2489
Akshay Joshi0206e352011-08-16 15:34:10 -04002490static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2492 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2493 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2494 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2495};
2496
2497/* The FDI link training functions for SNB/Cougarpoint. */
2498static void gen6_fdi_link_train(struct drm_crtc *crtc)
2499{
2500 struct drm_device *dev = crtc->dev;
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2503 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002504 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2507 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_IMR(pipe);
2509 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 temp &= ~FDI_RX_SYMBOL_LOCK;
2511 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 udelay(150);
2516
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002520 temp &= ~(7 << 19);
2521 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_1;
2524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2525 /* SNB-B */
2526 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528
Daniel Vetterd74cf322012-10-26 10:58:13 +02002529 I915_WRITE(FDI_RX_MISC(pipe),
2530 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2531
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 reg = FDI_RX_CTL(pipe);
2533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 if (HAS_PCH_CPT(dev)) {
2535 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2537 } else {
2538 temp &= ~FDI_LINK_TRAIN_NONE;
2539 temp |= FDI_LINK_TRAIN_PATTERN_1;
2540 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2542
2543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 udelay(150);
2545
Akshay Joshi0206e352011-08-16 15:34:10 -04002546 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 reg = FDI_TX_CTL(pipe);
2548 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 I915_WRITE(reg, temp);
2552
2553 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 udelay(500);
2555
Sean Paulfa37d392012-03-02 12:53:39 -05002556 for (retry = 0; retry < 5; retry++) {
2557 reg = FDI_RX_IIR(pipe);
2558 temp = I915_READ(reg);
2559 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2560 if (temp & FDI_RX_BIT_LOCK) {
2561 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2562 DRM_DEBUG_KMS("FDI train 1 done.\n");
2563 break;
2564 }
2565 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 }
Sean Paulfa37d392012-03-02 12:53:39 -05002567 if (retry < 5)
2568 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 }
2570 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572
2573 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_NONE;
2577 temp |= FDI_LINK_TRAIN_PATTERN_2;
2578 if (IS_GEN6(dev)) {
2579 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2580 /* SNB-B */
2581 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2582 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 reg = FDI_RX_CTL(pipe);
2586 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587 if (HAS_PCH_CPT(dev)) {
2588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2589 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2590 } else {
2591 temp &= ~FDI_LINK_TRAIN_NONE;
2592 temp |= FDI_LINK_TRAIN_PATTERN_2;
2593 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(reg, temp);
2595
2596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 udelay(150);
2598
Akshay Joshi0206e352011-08-16 15:34:10 -04002599 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 I915_WRITE(reg, temp);
2605
2606 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 udelay(500);
2608
Sean Paulfa37d392012-03-02 12:53:39 -05002609 for (retry = 0; retry < 5; retry++) {
2610 reg = FDI_RX_IIR(pipe);
2611 temp = I915_READ(reg);
2612 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2613 if (temp & FDI_RX_SYMBOL_LOCK) {
2614 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2615 DRM_DEBUG_KMS("FDI train 2 done.\n");
2616 break;
2617 }
2618 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 }
Sean Paulfa37d392012-03-02 12:53:39 -05002620 if (retry < 5)
2621 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 }
2623 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625
2626 DRM_DEBUG_KMS("FDI train done.\n");
2627}
2628
Jesse Barnes357555c2011-04-28 15:09:55 -07002629/* Manual link training for Ivy Bridge A0 parts */
2630static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2631{
2632 struct drm_device *dev = crtc->dev;
2633 struct drm_i915_private *dev_priv = dev->dev_private;
2634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2635 int pipe = intel_crtc->pipe;
2636 u32 reg, temp, i;
2637
2638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
2640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
2642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
2644 I915_WRITE(reg, temp);
2645
2646 POSTING_READ(reg);
2647 udelay(150);
2648
Daniel Vetter01a415f2012-10-27 15:58:40 +02002649 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2650 I915_READ(FDI_RX_IIR(pipe)));
2651
Jesse Barnes357555c2011-04-28 15:09:55 -07002652 /* enable CPU FDI TX and PCH FDI RX */
2653 reg = FDI_TX_CTL(pipe);
2654 temp = I915_READ(reg);
2655 temp &= ~(7 << 19);
2656 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2657 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2658 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002661 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002662 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2663
Daniel Vetterd74cf322012-10-26 10:58:13 +02002664 I915_WRITE(FDI_RX_MISC(pipe),
2665 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2666
Jesse Barnes357555c2011-04-28 15:09:55 -07002667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 temp &= ~FDI_LINK_TRAIN_AUTO;
2670 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2671 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002672 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002673 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2674
2675 POSTING_READ(reg);
2676 udelay(150);
2677
Akshay Joshi0206e352011-08-16 15:34:10 -04002678 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002679 reg = FDI_TX_CTL(pipe);
2680 temp = I915_READ(reg);
2681 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2682 temp |= snb_b_fdi_train_param[i];
2683 I915_WRITE(reg, temp);
2684
2685 POSTING_READ(reg);
2686 udelay(500);
2687
2688 reg = FDI_RX_IIR(pipe);
2689 temp = I915_READ(reg);
2690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2691
2692 if (temp & FDI_RX_BIT_LOCK ||
2693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002696 break;
2697 }
2698 }
2699 if (i == 4)
2700 DRM_ERROR("FDI train 1 fail!\n");
2701
2702 /* Train 2 */
2703 reg = FDI_TX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2706 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2707 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2708 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2709 I915_WRITE(reg, temp);
2710
2711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2715 I915_WRITE(reg, temp);
2716
2717 POSTING_READ(reg);
2718 udelay(150);
2719
Akshay Joshi0206e352011-08-16 15:34:10 -04002720 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002721 reg = FDI_TX_CTL(pipe);
2722 temp = I915_READ(reg);
2723 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2724 temp |= snb_b_fdi_train_param[i];
2725 I915_WRITE(reg, temp);
2726
2727 POSTING_READ(reg);
2728 udelay(500);
2729
2730 reg = FDI_RX_IIR(pipe);
2731 temp = I915_READ(reg);
2732 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2733
2734 if (temp & FDI_RX_SYMBOL_LOCK) {
2735 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002736 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002737 break;
2738 }
2739 }
2740 if (i == 4)
2741 DRM_ERROR("FDI train 2 fail!\n");
2742
2743 DRM_DEBUG_KMS("FDI train done.\n");
2744}
2745
Daniel Vetter88cefb62012-08-12 19:27:14 +02002746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002750 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002752
Jesse Barnesc64e3112010-09-10 11:27:03 -07002753
Jesse Barnes0e23b992010-09-10 11:10:00 -07002754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2761
2762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 udelay(200);
2764
2765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 temp = I915_READ(reg);
2767 I915_WRITE(reg, temp | FDI_PCDCLK);
2768
2769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002770 udelay(200);
2771
Paulo Zanoni20749732012-11-23 15:30:38 -02002772 /* Enable CPU FDI TX PLL, always on for Ironlake */
2773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
2775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777
Paulo Zanoni20749732012-11-23 15:30:38 -02002778 POSTING_READ(reg);
2779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002780 }
2781}
2782
Daniel Vetter88cefb62012-08-12 19:27:14 +02002783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2784{
2785 struct drm_device *dev = intel_crtc->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 int pipe = intel_crtc->pipe;
2788 u32 reg, temp;
2789
2790 /* Switch from PCDclk to Rawclk */
2791 reg = FDI_RX_CTL(pipe);
2792 temp = I915_READ(reg);
2793 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2794
2795 /* Disable CPU FDI TX PLL */
2796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2799
2800 POSTING_READ(reg);
2801 udelay(100);
2802
2803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2806
2807 /* Wait for the clocks to turn off. */
2808 POSTING_READ(reg);
2809 udelay(100);
2810}
2811
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002812static void ironlake_fdi_disable(struct drm_crtc *crtc)
2813{
2814 struct drm_device *dev = crtc->dev;
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2817 int pipe = intel_crtc->pipe;
2818 u32 reg, temp;
2819
2820 /* disable CPU FDI tx and PCH FDI rx */
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2824 POSTING_READ(reg);
2825
2826 reg = FDI_RX_CTL(pipe);
2827 temp = I915_READ(reg);
2828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2831
2832 POSTING_READ(reg);
2833 udelay(100);
2834
2835 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002836 if (HAS_PCH_IBX(dev)) {
2837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002838 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002839
2840 /* still set train pattern 1 */
2841 reg = FDI_TX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 temp &= ~FDI_LINK_TRAIN_NONE;
2844 temp |= FDI_LINK_TRAIN_PATTERN_1;
2845 I915_WRITE(reg, temp);
2846
2847 reg = FDI_RX_CTL(pipe);
2848 temp = I915_READ(reg);
2849 if (HAS_PCH_CPT(dev)) {
2850 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2851 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2852 } else {
2853 temp &= ~FDI_LINK_TRAIN_NONE;
2854 temp |= FDI_LINK_TRAIN_PATTERN_1;
2855 }
2856 /* BPC in FDI rx is consistent with that in PIPECONF */
2857 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002859 I915_WRITE(reg, temp);
2860
2861 POSTING_READ(reg);
2862 udelay(100);
2863}
2864
Chris Wilson5bb61642012-09-27 21:25:58 +01002865static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2866{
2867 struct drm_device *dev = crtc->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002870 unsigned long flags;
2871 bool pending;
2872
Ville Syrjälä10d83732013-01-29 18:13:34 +02002873 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2874 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002875 return false;
2876
2877 spin_lock_irqsave(&dev->event_lock, flags);
2878 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2879 spin_unlock_irqrestore(&dev->event_lock, flags);
2880
2881 return pending;
2882}
2883
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002884static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2885{
Chris Wilson0f911282012-04-17 10:05:38 +01002886 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002888
2889 if (crtc->fb == NULL)
2890 return;
2891
Daniel Vetter2c10d572012-12-20 21:24:07 +01002892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2893
Chris Wilson5bb61642012-09-27 21:25:58 +01002894 wait_event(dev_priv->pending_flip_queue,
2895 !intel_crtc_has_pending_flip(crtc));
2896
Chris Wilson0f911282012-04-17 10:05:38 +01002897 mutex_lock(&dev->struct_mutex);
2898 intel_finish_fb(crtc->fb);
2899 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002900}
2901
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002902/* Program iCLKIP clock to the desired frequency */
2903static void lpt_program_iclkip(struct drm_crtc *crtc)
2904{
2905 struct drm_device *dev = crtc->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2908 u32 temp;
2909
Daniel Vetter09153002012-12-12 14:06:44 +01002910 mutex_lock(&dev_priv->dpio_lock);
2911
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912 /* It is necessary to ungate the pixclk gate prior to programming
2913 * the divisors, and gate it back when it is done.
2914 */
2915 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2916
2917 /* Disable SSCCTL */
2918 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002919 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2920 SBI_SSCCTL_DISABLE,
2921 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002922
2923 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2924 if (crtc->mode.clock == 20000) {
2925 auxdiv = 1;
2926 divsel = 0x41;
2927 phaseinc = 0x20;
2928 } else {
2929 /* The iCLK virtual clock root frequency is in MHz,
2930 * but the crtc->mode.clock in in KHz. To get the divisors,
2931 * it is necessary to divide one by another, so we
2932 * convert the virtual clock precision to KHz here for higher
2933 * precision.
2934 */
2935 u32 iclk_virtual_root_freq = 172800 * 1000;
2936 u32 iclk_pi_range = 64;
2937 u32 desired_divisor, msb_divisor_value, pi_value;
2938
2939 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2940 msb_divisor_value = desired_divisor / iclk_pi_range;
2941 pi_value = desired_divisor % iclk_pi_range;
2942
2943 auxdiv = 0;
2944 divsel = msb_divisor_value - 2;
2945 phaseinc = pi_value;
2946 }
2947
2948 /* This should not happen with any sane values */
2949 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2950 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2951 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2952 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2953
2954 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2955 crtc->mode.clock,
2956 auxdiv,
2957 divsel,
2958 phasedir,
2959 phaseinc);
2960
2961 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002962 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002963 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2964 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2965 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2966 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2967 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2968 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002969 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002970
2971 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002972 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2974 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002975 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002976
2977 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002978 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002979 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981
2982 /* Wait for initialization time */
2983 udelay(24);
2984
2985 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002986
2987 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002988}
2989
Jesse Barnesf67a5592011-01-05 10:31:48 -08002990/*
2991 * Enable PCH resources required for PCH ports:
2992 * - PCH PLLs
2993 * - FDI training & RX/TX
2994 * - update transcoder timings
2995 * - DP transcoding bits
2996 * - transcoder
2997 */
2998static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002999{
3000 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003001 struct drm_i915_private *dev_priv = dev->dev_private;
3002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3003 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003004 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003005
Chris Wilsone7e164d2012-05-11 09:21:25 +01003006 assert_transcoder_disabled(dev_priv, pipe);
3007
Daniel Vettercd986ab2012-10-26 10:58:12 +02003008 /* Write the TU size bits before fdi link training, so that error
3009 * detection works. */
3010 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3011 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3012
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003014 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003015
Daniel Vetter572deb32012-10-27 18:46:14 +02003016 /* XXX: pch pll's can be enabled any time before we enable the PCH
3017 * transcoder, and we actually should do this to not upset any PCH
3018 * transcoder that already use the clock when we share it.
3019 *
3020 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3021 * unconditionally resets the pll - we need that to have the right LVDS
3022 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003023 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003024
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003025 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003026 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003027
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003028 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003029 switch (pipe) {
3030 default:
3031 case 0:
3032 temp |= TRANSA_DPLL_ENABLE;
3033 sel = TRANSA_DPLLB_SEL;
3034 break;
3035 case 1:
3036 temp |= TRANSB_DPLL_ENABLE;
3037 sel = TRANSB_DPLLB_SEL;
3038 break;
3039 case 2:
3040 temp |= TRANSC_DPLL_ENABLE;
3041 sel = TRANSC_DPLLB_SEL;
3042 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003043 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003044 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3045 temp |= sel;
3046 else
3047 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003049 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003050
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003051 /* set transcoder timing, panel must allow it */
3052 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3054 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3055 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3056
3057 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3058 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3059 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003060 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003061
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003062 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003063
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064 /* For PCH DP, enable TRANS_DP_CTL */
3065 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003066 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3067 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003068 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003069 reg = TRANS_DP_CTL(pipe);
3070 temp = I915_READ(reg);
3071 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003072 TRANS_DP_SYNC_MASK |
3073 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 temp |= (TRANS_DP_OUTPUT_ENABLE |
3075 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003076 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077
3078 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
3083 switch (intel_trans_dp_port_sel(crtc)) {
3084 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 break;
3087 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 break;
3090 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003092 break;
3093 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003094 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 }
3096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 }
3099
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003100 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003101}
3102
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003103static void lpt_pch_enable(struct drm_crtc *crtc)
3104{
3105 struct drm_device *dev = crtc->dev;
3106 struct drm_i915_private *dev_priv = dev->dev_private;
3107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003108 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003109
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003110 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003112 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003113
Paulo Zanoni0540e482012-10-31 18:12:40 -02003114 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003115 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3116 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3117 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003118
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003119 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3120 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3121 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3122 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003123
Paulo Zanoni937bb612012-10-31 18:12:47 -02003124 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003125}
3126
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3128{
3129 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3130
3131 if (pll == NULL)
3132 return;
3133
3134 if (pll->refcount == 0) {
3135 WARN(1, "bad PCH PLL refcount\n");
3136 return;
3137 }
3138
3139 --pll->refcount;
3140 intel_crtc->pch_pll = NULL;
3141}
3142
3143static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3144{
3145 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3146 struct intel_pch_pll *pll;
3147 int i;
3148
3149 pll = intel_crtc->pch_pll;
3150 if (pll) {
3151 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3152 intel_crtc->base.base.id, pll->pll_reg);
3153 goto prepare;
3154 }
3155
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003156 if (HAS_PCH_IBX(dev_priv->dev)) {
3157 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3158 i = intel_crtc->pipe;
3159 pll = &dev_priv->pch_plls[i];
3160
3161 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3162 intel_crtc->base.base.id, pll->pll_reg);
3163
3164 goto found;
3165 }
3166
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003167 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3168 pll = &dev_priv->pch_plls[i];
3169
3170 /* Only want to check enabled timings first */
3171 if (pll->refcount == 0)
3172 continue;
3173
3174 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3175 fp == I915_READ(pll->fp0_reg)) {
3176 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3177 intel_crtc->base.base.id,
3178 pll->pll_reg, pll->refcount, pll->active);
3179
3180 goto found;
3181 }
3182 }
3183
3184 /* Ok no matching timings, maybe there's a free one? */
3185 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3186 pll = &dev_priv->pch_plls[i];
3187 if (pll->refcount == 0) {
3188 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3189 intel_crtc->base.base.id, pll->pll_reg);
3190 goto found;
3191 }
3192 }
3193
3194 return NULL;
3195
3196found:
3197 intel_crtc->pch_pll = pll;
3198 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003199 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003200prepare: /* separate function? */
3201 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003202
Chris Wilsone04c7352012-05-02 20:43:56 +01003203 /* Wait for the clocks to stabilize before rewriting the regs */
3204 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205 POSTING_READ(pll->pll_reg);
3206 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003207
3208 I915_WRITE(pll->fp0_reg, fp);
3209 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210 pll->on = false;
3211 return pll;
3212}
3213
Jesse Barnesd4270e52011-10-11 10:43:02 -07003214void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3215{
3216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003217 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003218 u32 temp;
3219
3220 temp = I915_READ(dslreg);
3221 udelay(500);
3222 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003223 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003224 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003225 }
3226}
3227
Jesse Barnesf67a5592011-01-05 10:31:48 -08003228static void ironlake_crtc_enable(struct drm_crtc *crtc)
3229{
3230 struct drm_device *dev = crtc->dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003233 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003234 int pipe = intel_crtc->pipe;
3235 int plane = intel_crtc->plane;
3236 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003237
Daniel Vetter08a48462012-07-02 11:43:47 +02003238 WARN_ON(!crtc->enabled);
3239
Jesse Barnesf67a5592011-01-05 10:31:48 -08003240 if (intel_crtc->active)
3241 return;
3242
3243 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003244
3245 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3246 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3247
Jesse Barnesf67a5592011-01-05 10:31:48 -08003248 intel_update_watermarks(dev);
3249
3250 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3251 temp = I915_READ(PCH_LVDS);
3252 if ((temp & LVDS_PORT_EN) == 0)
3253 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3254 }
3255
Jesse Barnesf67a5592011-01-05 10:31:48 -08003256
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003257 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003258 /* Note: FDI PLL enabling _must_ be done before we enable the
3259 * cpu pipes, hence this is separate from all the other fdi/pch
3260 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003261 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003262 } else {
3263 assert_fdi_tx_disabled(dev_priv, pipe);
3264 assert_fdi_rx_disabled(dev_priv, pipe);
3265 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003266
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003267 for_each_encoder_on_crtc(dev, crtc, encoder)
3268 if (encoder->pre_enable)
3269 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270
3271 /* Enable panel fitting for LVDS */
3272 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003273 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3274 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003275 /* Force use of hard-coded filter coefficients
3276 * as some pre-programmed values are broken,
3277 * e.g. x201.
3278 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003279 if (IS_IVYBRIDGE(dev))
3280 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3281 PF_PIPE_SEL_IVB(pipe));
3282 else
3283 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003284 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3285 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286 }
3287
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003288 /*
3289 * On ILK+ LUT must be loaded before the pipe is running but with
3290 * clocks enabled
3291 */
3292 intel_crtc_load_lut(crtc);
3293
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003294 intel_enable_pipe(dev_priv, pipe,
3295 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296 intel_enable_plane(dev_priv, plane, pipe);
3297
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003298 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003299 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003301 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003302 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003303 mutex_unlock(&dev->struct_mutex);
3304
Chris Wilson6b383a72010-09-13 13:54:26 +01003305 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003306
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003307 for_each_encoder_on_crtc(dev, crtc, encoder)
3308 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003309
3310 if (HAS_PCH_CPT(dev))
3311 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003312
3313 /*
3314 * There seems to be a race in PCH platform hw (at least on some
3315 * outputs) where an enabled pipe still completes any pageflip right
3316 * away (as if the pipe is off) instead of waiting for vblank. As soon
3317 * as the first vblank happend, everything works as expected. Hence just
3318 * wait for one vblank before returning to avoid strange things
3319 * happening.
3320 */
3321 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003322}
3323
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003324static void haswell_crtc_enable(struct drm_crtc *crtc)
3325{
3326 struct drm_device *dev = crtc->dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3329 struct intel_encoder *encoder;
3330 int pipe = intel_crtc->pipe;
3331 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332
3333 WARN_ON(!crtc->enabled);
3334
3335 if (intel_crtc->active)
3336 return;
3337
3338 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003339
3340 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3341 if (intel_crtc->config.has_pch_encoder)
3342 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3343
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003344 intel_update_watermarks(dev);
3345
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003346 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003347 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348
3349 for_each_encoder_on_crtc(dev, crtc, encoder)
3350 if (encoder->pre_enable)
3351 encoder->pre_enable(encoder);
3352
Paulo Zanoni1f544382012-10-24 11:32:00 -02003353 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003354
Paulo Zanoni1f544382012-10-24 11:32:00 -02003355 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003356 if (dev_priv->pch_pf_size &&
3357 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003358 /* Force use of hard-coded filter coefficients
3359 * as some pre-programmed values are broken,
3360 * e.g. x201.
3361 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003362 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3363 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3365 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3366 }
3367
3368 /*
3369 * On ILK+ LUT must be loaded before the pipe is running but with
3370 * clocks enabled
3371 */
3372 intel_crtc_load_lut(crtc);
3373
Paulo Zanoni1f544382012-10-24 11:32:00 -02003374 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003375 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003376
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003377 intel_enable_pipe(dev_priv, pipe,
3378 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379 intel_enable_plane(dev_priv, plane, pipe);
3380
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003381 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003382 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003383
3384 mutex_lock(&dev->struct_mutex);
3385 intel_update_fbc(dev);
3386 mutex_unlock(&dev->struct_mutex);
3387
3388 intel_crtc_update_cursor(crtc, true);
3389
3390 for_each_encoder_on_crtc(dev, crtc, encoder)
3391 encoder->enable(encoder);
3392
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003393 /*
3394 * There seems to be a race in PCH platform hw (at least on some
3395 * outputs) where an enabled pipe still completes any pageflip right
3396 * away (as if the pipe is off) instead of waiting for vblank. As soon
3397 * as the first vblank happend, everything works as expected. Hence just
3398 * wait for one vblank before returning to avoid strange things
3399 * happening.
3400 */
3401 intel_wait_for_vblank(dev, intel_crtc->pipe);
3402}
3403
Jesse Barnes6be4a602010-09-10 10:26:01 -07003404static void ironlake_crtc_disable(struct drm_crtc *crtc)
3405{
3406 struct drm_device *dev = crtc->dev;
3407 struct drm_i915_private *dev_priv = dev->dev_private;
3408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003409 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410 int pipe = intel_crtc->pipe;
3411 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003414
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003415 if (!intel_crtc->active)
3416 return;
3417
Daniel Vetterea9d7582012-07-10 10:42:52 +02003418 for_each_encoder_on_crtc(dev, crtc, encoder)
3419 encoder->disable(encoder);
3420
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003421 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003422 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003423 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003424
Jesse Barnesb24e7172011-01-04 15:09:30 -08003425 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003426
Chris Wilson973d04f2011-07-08 12:22:37 +01003427 if (dev_priv->cfb_plane == plane)
3428 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003429
Paulo Zanoni86642812013-04-12 17:57:57 -03003430 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003431 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Jesse Barnes6be4a602010-09-10 10:26:01 -07003433 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003434 I915_WRITE(PF_CTL(pipe), 0);
3435 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003436
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003437 for_each_encoder_on_crtc(dev, crtc, encoder)
3438 if (encoder->post_disable)
3439 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003443 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003444 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003445
3446 if (HAS_PCH_CPT(dev)) {
3447 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = TRANS_DP_CTL(pipe);
3449 temp = I915_READ(reg);
3450 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003451 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003453
3454 /* disable DPLL_SEL */
3455 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003456 switch (pipe) {
3457 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003458 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003459 break;
3460 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003462 break;
3463 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003464 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003465 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003466 break;
3467 default:
3468 BUG(); /* wtf */
3469 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003470 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003471 }
3472
3473 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003474 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003475
Daniel Vetter88cefb62012-08-12 19:27:14 +02003476 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003477
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003478 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003479 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003480
3481 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003482 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003483 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003484}
3485
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003486static void haswell_crtc_disable(struct drm_crtc *crtc)
3487{
3488 struct drm_device *dev = crtc->dev;
3489 struct drm_i915_private *dev_priv = dev->dev_private;
3490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3491 struct intel_encoder *encoder;
3492 int pipe = intel_crtc->pipe;
3493 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003494 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003495
3496 if (!intel_crtc->active)
3497 return;
3498
3499 for_each_encoder_on_crtc(dev, crtc, encoder)
3500 encoder->disable(encoder);
3501
3502 intel_crtc_wait_for_pending_flips(crtc);
3503 drm_vblank_off(dev, pipe);
3504 intel_crtc_update_cursor(crtc, false);
3505
3506 intel_disable_plane(dev_priv, plane, pipe);
3507
3508 if (dev_priv->cfb_plane == plane)
3509 intel_disable_fbc(dev);
3510
Paulo Zanoni86642812013-04-12 17:57:57 -03003511 if (intel_crtc->config.has_pch_encoder)
3512 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003513 intel_disable_pipe(dev_priv, pipe);
3514
Paulo Zanoniad80a812012-10-24 16:06:19 -02003515 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003516
Paulo Zanonif7708f72013-03-22 14:16:38 -03003517 /* XXX: Once we have proper panel fitter state tracking implemented with
3518 * hardware state read/check support we should switch to only disable
3519 * the panel fitter when we know it's used. */
3520 if (intel_using_power_well(dev)) {
3521 I915_WRITE(PF_CTL(pipe), 0);
3522 I915_WRITE(PF_WIN_SZ(pipe), 0);
3523 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003524
Paulo Zanoni1f544382012-10-24 11:32:00 -02003525 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003526
3527 for_each_encoder_on_crtc(dev, crtc, encoder)
3528 if (encoder->post_disable)
3529 encoder->post_disable(encoder);
3530
Daniel Vetter88adfff2013-03-28 10:42:01 +01003531 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003532 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003533 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003534 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003535 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536
3537 intel_crtc->active = false;
3538 intel_update_watermarks(dev);
3539
3540 mutex_lock(&dev->struct_mutex);
3541 intel_update_fbc(dev);
3542 mutex_unlock(&dev->struct_mutex);
3543}
3544
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003545static void ironlake_crtc_off(struct drm_crtc *crtc)
3546{
3547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3548 intel_put_pch_pll(intel_crtc);
3549}
3550
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003551static void haswell_crtc_off(struct drm_crtc *crtc)
3552{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554
3555 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3556 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003557 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003558
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003559 intel_ddi_put_crtc_pll(crtc);
3560}
3561
Daniel Vetter02e792f2009-09-15 22:57:34 +02003562static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3563{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003564 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003565 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003567
Chris Wilson23f09ce2010-08-12 13:53:37 +01003568 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003569 dev_priv->mm.interruptible = false;
3570 (void) intel_overlay_switch_off(intel_crtc->overlay);
3571 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003572 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003573 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003574
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003575 /* Let userspace switch the overlay on again. In most cases userspace
3576 * has to recompute where to put it anyway.
3577 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003578}
3579
Egbert Eich61bc95c2013-03-04 09:24:38 -05003580/**
3581 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3582 * cursor plane briefly if not already running after enabling the display
3583 * plane.
3584 * This workaround avoids occasional blank screens when self refresh is
3585 * enabled.
3586 */
3587static void
3588g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3589{
3590 u32 cntl = I915_READ(CURCNTR(pipe));
3591
3592 if ((cntl & CURSOR_MODE) == 0) {
3593 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3594
3595 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3596 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3597 intel_wait_for_vblank(dev_priv->dev, pipe);
3598 I915_WRITE(CURCNTR(pipe), cntl);
3599 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3600 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3601 }
3602}
3603
Jesse Barnes89b667f2013-04-18 14:51:36 -07003604static void valleyview_crtc_enable(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 struct intel_encoder *encoder;
3610 int pipe = intel_crtc->pipe;
3611 int plane = intel_crtc->plane;
3612
3613 WARN_ON(!crtc->enabled);
3614
3615 if (intel_crtc->active)
3616 return;
3617
3618 intel_crtc->active = true;
3619 intel_update_watermarks(dev);
3620
3621 mutex_lock(&dev_priv->dpio_lock);
3622
3623 for_each_encoder_on_crtc(dev, crtc, encoder)
3624 if (encoder->pre_pll_enable)
3625 encoder->pre_pll_enable(encoder);
3626
3627 intel_enable_pll(dev_priv, pipe);
3628
3629 for_each_encoder_on_crtc(dev, crtc, encoder)
3630 if (encoder->pre_enable)
3631 encoder->pre_enable(encoder);
3632
3633 /* VLV wants encoder enabling _before_ the pipe is up. */
3634 for_each_encoder_on_crtc(dev, crtc, encoder)
3635 encoder->enable(encoder);
3636
3637 intel_enable_pipe(dev_priv, pipe, false);
3638 intel_enable_plane(dev_priv, plane, pipe);
3639
3640 intel_crtc_load_lut(crtc);
3641 intel_update_fbc(dev);
3642
3643 /* Give the overlay scaler a chance to enable if it's on this pipe */
3644 intel_crtc_dpms_overlay(intel_crtc, true);
3645 intel_crtc_update_cursor(crtc, true);
3646
3647 mutex_unlock(&dev_priv->dpio_lock);
3648}
3649
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003650static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003651{
3652 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003653 struct drm_i915_private *dev_priv = dev->dev_private;
3654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003655 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003656 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003657 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003658
Daniel Vetter08a48462012-07-02 11:43:47 +02003659 WARN_ON(!crtc->enabled);
3660
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003661 if (intel_crtc->active)
3662 return;
3663
3664 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003665 intel_update_watermarks(dev);
3666
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003667 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003668
3669 for_each_encoder_on_crtc(dev, crtc, encoder)
3670 if (encoder->pre_enable)
3671 encoder->pre_enable(encoder);
3672
Jesse Barnes040484a2011-01-03 12:14:26 -08003673 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003674 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003675 if (IS_G4X(dev))
3676 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003677
3678 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003679 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003680
3681 /* Give the overlay scaler a chance to enable if it's on this pipe */
3682 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003683 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003684
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003685 for_each_encoder_on_crtc(dev, crtc, encoder)
3686 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003687}
3688
Daniel Vetter87476d62013-04-11 16:29:06 +02003689static void i9xx_pfit_disable(struct intel_crtc *crtc)
3690{
3691 struct drm_device *dev = crtc->base.dev;
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 enum pipe pipe;
3694 uint32_t pctl = I915_READ(PFIT_CONTROL);
3695
3696 assert_pipe_disabled(dev_priv, crtc->pipe);
3697
3698 if (INTEL_INFO(dev)->gen >= 4)
3699 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3700 else
3701 pipe = PIPE_B;
3702
3703 if (pipe == crtc->pipe) {
3704 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3705 I915_WRITE(PFIT_CONTROL, 0);
3706 }
3707}
3708
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003709static void i9xx_crtc_disable(struct drm_crtc *crtc)
3710{
3711 struct drm_device *dev = crtc->dev;
3712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003714 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003715 int pipe = intel_crtc->pipe;
3716 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003717
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003718 if (!intel_crtc->active)
3719 return;
3720
Daniel Vetterea9d7582012-07-10 10:42:52 +02003721 for_each_encoder_on_crtc(dev, crtc, encoder)
3722 encoder->disable(encoder);
3723
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003724 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003725 intel_crtc_wait_for_pending_flips(crtc);
3726 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003728 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729
Chris Wilson973d04f2011-07-08 12:22:37 +01003730 if (dev_priv->cfb_plane == plane)
3731 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732
Jesse Barnesb24e7172011-01-04 15:09:30 -08003733 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003734 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003735
Daniel Vetter87476d62013-04-11 16:29:06 +02003736 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003737
Jesse Barnes89b667f2013-04-18 14:51:36 -07003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 if (encoder->post_disable)
3740 encoder->post_disable(encoder);
3741
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003742 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003744 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003745 intel_update_fbc(dev);
3746 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003747}
3748
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003749static void i9xx_crtc_off(struct drm_crtc *crtc)
3750{
3751}
3752
Daniel Vetter976f8a22012-07-08 22:34:21 +02003753static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3754 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_master_private *master_priv;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003760
3761 if (!dev->primary->master)
3762 return;
3763
3764 master_priv = dev->primary->master->driver_priv;
3765 if (!master_priv->sarea_priv)
3766 return;
3767
Jesse Barnes79e53942008-11-07 14:24:08 -08003768 switch (pipe) {
3769 case 0:
3770 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3771 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3772 break;
3773 case 1:
3774 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3775 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3776 break;
3777 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003778 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003779 break;
3780 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003781}
3782
Daniel Vetter976f8a22012-07-08 22:34:21 +02003783/**
3784 * Sets the power management mode of the pipe and plane.
3785 */
3786void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003787{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003788 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003790 struct intel_encoder *intel_encoder;
3791 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003792
Daniel Vetter976f8a22012-07-08 22:34:21 +02003793 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3794 enable |= intel_encoder->connectors_active;
3795
3796 if (enable)
3797 dev_priv->display.crtc_enable(crtc);
3798 else
3799 dev_priv->display.crtc_disable(crtc);
3800
3801 intel_crtc_update_sarea(crtc, enable);
3802}
3803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804static void intel_crtc_disable(struct drm_crtc *crtc)
3805{
3806 struct drm_device *dev = crtc->dev;
3807 struct drm_connector *connector;
3808 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003810
3811 /* crtc should still be enabled when we disable it. */
3812 WARN_ON(!crtc->enabled);
3813
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003814 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003815 dev_priv->display.crtc_disable(crtc);
3816 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817 dev_priv->display.off(crtc);
3818
Chris Wilson931872f2012-01-16 23:01:13 +00003819 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3820 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003821
3822 if (crtc->fb) {
3823 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003824 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826 crtc->fb = NULL;
3827 }
3828
3829 /* Update computed state. */
3830 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3831 if (!connector->encoder || !connector->encoder->crtc)
3832 continue;
3833
3834 if (connector->encoder->crtc != crtc)
3835 continue;
3836
3837 connector->dpms = DRM_MODE_DPMS_OFF;
3838 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003839 }
3840}
3841
Daniel Vettera261b242012-07-26 19:21:47 +02003842void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003843{
Daniel Vettera261b242012-07-26 19:21:47 +02003844 struct drm_crtc *crtc;
3845
3846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3847 if (crtc->enabled)
3848 intel_crtc_disable(crtc);
3849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003850}
3851
Chris Wilsonea5b2132010-08-04 13:50:23 +01003852void intel_encoder_destroy(struct drm_encoder *encoder)
3853{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003854 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003855
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856 drm_encoder_cleanup(encoder);
3857 kfree(intel_encoder);
3858}
3859
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003860/* Simple dpms helper for encodres with just one connector, no cloning and only
3861 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3862 * state of the entire output pipe. */
3863void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3864{
3865 if (mode == DRM_MODE_DPMS_ON) {
3866 encoder->connectors_active = true;
3867
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003868 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003869 } else {
3870 encoder->connectors_active = false;
3871
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003872 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003873 }
3874}
3875
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003876/* Cross check the actual hw state with our own modeset state tracking (and it's
3877 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003878static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003879{
3880 if (connector->get_hw_state(connector)) {
3881 struct intel_encoder *encoder = connector->encoder;
3882 struct drm_crtc *crtc;
3883 bool encoder_enabled;
3884 enum pipe pipe;
3885
3886 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3887 connector->base.base.id,
3888 drm_get_connector_name(&connector->base));
3889
3890 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3891 "wrong connector dpms state\n");
3892 WARN(connector->base.encoder != &encoder->base,
3893 "active connector not linked to encoder\n");
3894 WARN(!encoder->connectors_active,
3895 "encoder->connectors_active not set\n");
3896
3897 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3898 WARN(!encoder_enabled, "encoder not enabled\n");
3899 if (WARN_ON(!encoder->base.crtc))
3900 return;
3901
3902 crtc = encoder->base.crtc;
3903
3904 WARN(!crtc->enabled, "crtc not enabled\n");
3905 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3906 WARN(pipe != to_intel_crtc(crtc)->pipe,
3907 "encoder active on the wrong pipe\n");
3908 }
3909}
3910
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911/* Even simpler default implementation, if there's really no special case to
3912 * consider. */
3913void intel_connector_dpms(struct drm_connector *connector, int mode)
3914{
3915 struct intel_encoder *encoder = intel_attached_encoder(connector);
3916
3917 /* All the simple cases only support two dpms states. */
3918 if (mode != DRM_MODE_DPMS_ON)
3919 mode = DRM_MODE_DPMS_OFF;
3920
3921 if (mode == connector->dpms)
3922 return;
3923
3924 connector->dpms = mode;
3925
3926 /* Only need to change hw state when actually enabled */
3927 if (encoder->base.crtc)
3928 intel_encoder_dpms(encoder, mode);
3929 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003930 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003931
Daniel Vetterb9805142012-08-31 17:37:33 +02003932 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003933}
3934
Daniel Vetterf0947c32012-07-02 13:10:34 +02003935/* Simple connector->get_hw_state implementation for encoders that support only
3936 * one connector and no cloning and hence the encoder state determines the state
3937 * of the connector. */
3938bool intel_connector_get_hw_state(struct intel_connector *connector)
3939{
Daniel Vetter24929352012-07-02 20:28:59 +02003940 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003941 struct intel_encoder *encoder = connector->encoder;
3942
3943 return encoder->get_hw_state(encoder, &pipe);
3944}
3945
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003946static bool intel_crtc_compute_config(struct drm_crtc *crtc,
3947 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08003948{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003949 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003950 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01003951
Eric Anholtbad720f2009-10-22 16:11:14 -07003952 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003953 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003954 if (pipe_config->requested_mode.clock * 3
3955 > IRONLAKE_FDI_FREQ * 4)
Jesse Barnes2377b742010-07-07 14:06:43 -07003956 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003957 }
Chris Wilson89749352010-09-12 18:25:19 +01003958
Daniel Vetterf9bef082012-04-15 19:53:19 +02003959 /* All interlaced capable intel hw wants timings in frames. Note though
3960 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3961 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01003962 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02003963 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003964
Chris Wilson44f46b422012-06-21 13:19:59 +03003965 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3966 * with a hsync front porch of 0.
3967 */
3968 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3969 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3970 return false;
3971
Daniel Vetterbd080ee2013-04-17 20:01:39 +02003972 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01003973 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02003974 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01003975 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
3976 * for lvds. */
3977 pipe_config->pipe_bpp = 8*3;
3978 }
3979
Jesse Barnes79e53942008-11-07 14:24:08 -08003980 return true;
3981}
3982
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003983static int valleyview_get_display_clock_speed(struct drm_device *dev)
3984{
3985 return 400000; /* FIXME */
3986}
3987
Jesse Barnese70236a2009-09-21 10:42:27 -07003988static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003989{
Jesse Barnese70236a2009-09-21 10:42:27 -07003990 return 400000;
3991}
Jesse Barnes79e53942008-11-07 14:24:08 -08003992
Jesse Barnese70236a2009-09-21 10:42:27 -07003993static int i915_get_display_clock_speed(struct drm_device *dev)
3994{
3995 return 333000;
3996}
Jesse Barnes79e53942008-11-07 14:24:08 -08003997
Jesse Barnese70236a2009-09-21 10:42:27 -07003998static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3999{
4000 return 200000;
4001}
Jesse Barnes79e53942008-11-07 14:24:08 -08004002
Jesse Barnese70236a2009-09-21 10:42:27 -07004003static int i915gm_get_display_clock_speed(struct drm_device *dev)
4004{
4005 u16 gcfgc = 0;
4006
4007 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4008
4009 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004010 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004011 else {
4012 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4013 case GC_DISPLAY_CLOCK_333_MHZ:
4014 return 333000;
4015 default:
4016 case GC_DISPLAY_CLOCK_190_200_MHZ:
4017 return 190000;
4018 }
4019 }
4020}
Jesse Barnes79e53942008-11-07 14:24:08 -08004021
Jesse Barnese70236a2009-09-21 10:42:27 -07004022static int i865_get_display_clock_speed(struct drm_device *dev)
4023{
4024 return 266000;
4025}
4026
4027static int i855_get_display_clock_speed(struct drm_device *dev)
4028{
4029 u16 hpllcc = 0;
4030 /* Assume that the hardware is in the high speed state. This
4031 * should be the default.
4032 */
4033 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4034 case GC_CLOCK_133_200:
4035 case GC_CLOCK_100_200:
4036 return 200000;
4037 case GC_CLOCK_166_250:
4038 return 250000;
4039 case GC_CLOCK_100_133:
4040 return 133000;
4041 }
4042
4043 /* Shouldn't happen */
4044 return 0;
4045}
4046
4047static int i830_get_display_clock_speed(struct drm_device *dev)
4048{
4049 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004050}
4051
Zhenyu Wang2c072452009-06-05 15:38:42 +08004052static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004053intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004054{
4055 while (*num > 0xffffff || *den > 0xffffff) {
4056 *num >>= 1;
4057 *den >>= 1;
4058 }
4059}
4060
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004061void
4062intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4063 int pixel_clock, int link_clock,
4064 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004065{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004066 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004067 m_n->gmch_m = bits_per_pixel * pixel_clock;
4068 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004069 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004070 m_n->link_m = pixel_clock;
4071 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004072 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004073}
4074
Chris Wilsona7615032011-01-12 17:04:08 +00004075static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4076{
Keith Packard72bbe582011-09-26 16:09:45 -07004077 if (i915_panel_use_ssc >= 0)
4078 return i915_panel_use_ssc != 0;
4079 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004080 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004081}
4082
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004083static int vlv_get_refclk(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 int refclk = 27000; /* for DP & HDMI */
4088
4089 return 100000; /* only one validated so far */
4090
4091 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4092 refclk = 96000;
4093 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4094 if (intel_panel_use_ssc(dev_priv))
4095 refclk = 100000;
4096 else
4097 refclk = 96000;
4098 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4099 refclk = 100000;
4100 }
4101
4102 return refclk;
4103}
4104
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004105static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct drm_i915_private *dev_priv = dev->dev_private;
4109 int refclk;
4110
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004111 if (IS_VALLEYVIEW(dev)) {
4112 refclk = vlv_get_refclk(crtc);
4113 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004114 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4115 refclk = dev_priv->lvds_ssc_freq * 1000;
4116 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4117 refclk / 1000);
4118 } else if (!IS_GEN2(dev)) {
4119 refclk = 96000;
4120 } else {
4121 refclk = 48000;
4122 }
4123
4124 return refclk;
4125}
4126
Daniel Vetterf47709a2013-03-28 10:42:02 +01004127static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004128{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004129 unsigned dotclock = crtc->config.adjusted_mode.clock;
4130 struct dpll *clock = &crtc->config.dpll;
4131
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004132 /* SDVO TV has fixed PLL values depend on its clock range,
4133 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004134 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004135 clock->p1 = 2;
4136 clock->p2 = 10;
4137 clock->n = 3;
4138 clock->m1 = 16;
4139 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004140 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004141 clock->p1 = 1;
4142 clock->p2 = 10;
4143 clock->n = 6;
4144 clock->m1 = 12;
4145 clock->m2 = 8;
4146 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004147
4148 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004149}
4150
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004151static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4152{
4153 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4154}
4155
4156static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4157{
4158 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4159}
4160
Daniel Vetterf47709a2013-03-28 10:42:02 +01004161static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004162 intel_clock_t *reduced_clock)
4163{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004164 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004165 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004166 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004167 u32 fp, fp2 = 0;
4168
4169 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004170 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004171 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004172 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004173 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004174 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004175 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004176 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004177 }
4178
4179 I915_WRITE(FP0(pipe), fp);
4180
Daniel Vetterf47709a2013-03-28 10:42:02 +01004181 crtc->lowfreq_avail = false;
4182 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004183 reduced_clock && i915_powersave) {
4184 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004185 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004186 } else {
4187 I915_WRITE(FP1(pipe), fp);
4188 }
4189}
4190
Jesse Barnes89b667f2013-04-18 14:51:36 -07004191static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4192{
4193 u32 reg_val;
4194
4195 /*
4196 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4197 * and set it to a reasonable value instead.
4198 */
4199 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4200 reg_val &= 0xffffff00;
4201 reg_val |= 0x00000030;
4202 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4203
4204 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4205 reg_val &= 0x8cffffff;
4206 reg_val = 0x8c000000;
4207 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4208
4209 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4210 reg_val &= 0xffffff00;
4211 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4212
4213 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4214 reg_val &= 0x00ffffff;
4215 reg_val |= 0xb0000000;
4216 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4217}
4218
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004219static void intel_dp_set_m_n(struct intel_crtc *crtc)
4220{
4221 if (crtc->config.has_pch_encoder)
4222 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4223 else
4224 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4225}
4226
Daniel Vetterf47709a2013-03-28 10:42:02 +01004227static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004229 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004230 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004231 struct drm_display_mode *adjusted_mode =
4232 &crtc->config.adjusted_mode;
4233 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004234 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004235 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004236 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004237 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004238 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004239
Daniel Vetter09153002012-12-12 14:06:44 +01004240 mutex_lock(&dev_priv->dpio_lock);
4241
Jesse Barnes89b667f2013-04-18 14:51:36 -07004242 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004243
Daniel Vetterf47709a2013-03-28 10:42:02 +01004244 bestn = crtc->config.dpll.n;
4245 bestm1 = crtc->config.dpll.m1;
4246 bestm2 = crtc->config.dpll.m2;
4247 bestp1 = crtc->config.dpll.p1;
4248 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004249
Jesse Barnes89b667f2013-04-18 14:51:36 -07004250 /* See eDP HDMI DPIO driver vbios notes doc */
4251
4252 /* PLL B needs special handling */
4253 if (pipe)
4254 vlv_pllb_recal_opamp(dev_priv);
4255
4256 /* Set up Tx target for periodic Rcomp update */
4257 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4258
4259 /* Disable target IRef on PLL */
4260 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4261 reg_val &= 0x00ffffff;
4262 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4263
4264 /* Disable fast lock */
4265 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4266
4267 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004268 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4269 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4270 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004271 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004272 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
4273 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4274 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4275 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4276 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4277
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004278 mdiv |= DPIO_ENABLE_CALIBRATION;
4279 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4280
Jesse Barnes89b667f2013-04-18 14:51:36 -07004281 /* Set HBR and RBR LPF coefficients */
4282 if (adjusted_mode->clock == 162000 ||
4283 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4284 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4285 0x005f0021);
4286 else
4287 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4288 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004289
Jesse Barnes89b667f2013-04-18 14:51:36 -07004290 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4291 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4292 /* Use SSC source */
4293 if (!pipe)
4294 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4295 0x0df40000);
4296 else
4297 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4298 0x0df70000);
4299 } else { /* HDMI or VGA */
4300 /* Use bend source */
4301 if (!pipe)
4302 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4303 0x0df70000);
4304 else
4305 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4306 0x0df40000);
4307 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004308
Jesse Barnes89b667f2013-04-18 14:51:36 -07004309 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4310 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4311 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4312 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4313 coreclk |= 0x01000000;
4314 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4315
4316 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4317
4318 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4319 if (encoder->pre_pll_enable)
4320 encoder->pre_pll_enable(encoder);
4321
4322 /* Enable DPIO clock input */
4323 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4324 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4325 if (pipe)
4326 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004327
4328 dpll |= DPLL_VCO_ENABLE;
4329 I915_WRITE(DPLL(pipe), dpll);
4330 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004331 udelay(150);
4332
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004333 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4334 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4335
Daniel Vetter198a037f2013-04-19 11:14:37 +02004336 dpll_md = 0;
4337 if (crtc->config.pixel_multiplier > 1) {
4338 dpll_md = (crtc->config.pixel_multiplier - 1)
4339 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304340 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004341 I915_WRITE(DPLL_MD(pipe), dpll_md);
4342 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004343
Jesse Barnes89b667f2013-04-18 14:51:36 -07004344 if (crtc->config.has_dp_encoder)
4345 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004346
4347 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004348}
4349
Daniel Vetterf47709a2013-03-28 10:42:02 +01004350static void i9xx_update_pll(struct intel_crtc *crtc,
4351 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004352 int num_connectors)
4353{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004354 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004355 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004356 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004357 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004358 u32 dpll;
4359 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004360 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004361
Daniel Vetterf47709a2013-03-28 10:42:02 +01004362 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304363
Daniel Vetterf47709a2013-03-28 10:42:02 +01004364 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4365 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004366
4367 dpll = DPLL_VGA_MODE_DIS;
4368
Daniel Vetterf47709a2013-03-28 10:42:02 +01004369 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004370 dpll |= DPLLB_MODE_LVDS;
4371 else
4372 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004373
Daniel Vetter198a037f2013-04-19 11:14:37 +02004374 if ((crtc->config.pixel_multiplier > 1) &&
4375 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4376 dpll |= (crtc->config.pixel_multiplier - 1)
4377 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004378 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004379
4380 if (is_sdvo)
4381 dpll |= DPLL_DVO_HIGH_SPEED;
4382
Daniel Vetterf47709a2013-03-28 10:42:02 +01004383 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004384 dpll |= DPLL_DVO_HIGH_SPEED;
4385
4386 /* compute bitmask from p1 value */
4387 if (IS_PINEVIEW(dev))
4388 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4389 else {
4390 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4391 if (IS_G4X(dev) && reduced_clock)
4392 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4393 }
4394 switch (clock->p2) {
4395 case 5:
4396 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4397 break;
4398 case 7:
4399 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4400 break;
4401 case 10:
4402 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4403 break;
4404 case 14:
4405 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4406 break;
4407 }
4408 if (INTEL_INFO(dev)->gen >= 4)
4409 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4410
Daniel Vetterf47709a2013-03-28 10:42:02 +01004411 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004412 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004413 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004414 /* XXX: just matching BIOS for now */
4415 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4416 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004417 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004418 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4419 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4420 else
4421 dpll |= PLL_REF_INPUT_DREFCLK;
4422
4423 dpll |= DPLL_VCO_ENABLE;
4424 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4425 POSTING_READ(DPLL(pipe));
4426 udelay(150);
4427
Daniel Vetterf47709a2013-03-28 10:42:02 +01004428 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004429 if (encoder->pre_pll_enable)
4430 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004431
Daniel Vetterf47709a2013-03-28 10:42:02 +01004432 if (crtc->config.has_dp_encoder)
4433 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004434
4435 I915_WRITE(DPLL(pipe), dpll);
4436
4437 /* Wait for the clocks to stabilize. */
4438 POSTING_READ(DPLL(pipe));
4439 udelay(150);
4440
4441 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004442 u32 dpll_md = 0;
4443 if (crtc->config.pixel_multiplier > 1) {
4444 dpll_md = (crtc->config.pixel_multiplier - 1)
4445 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004446 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004447 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004448 } else {
4449 /* The pixel multiplier can only be updated once the
4450 * DPLL is enabled and the clocks are stable.
4451 *
4452 * So write it again.
4453 */
4454 I915_WRITE(DPLL(pipe), dpll);
4455 }
4456}
4457
Daniel Vetterf47709a2013-03-28 10:42:02 +01004458static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004459 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004460 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004461 int num_connectors)
4462{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004463 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004464 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004465 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004466 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004467 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004468 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004469
Daniel Vetterf47709a2013-03-28 10:42:02 +01004470 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304471
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004472 dpll = DPLL_VGA_MODE_DIS;
4473
Daniel Vetterf47709a2013-03-28 10:42:02 +01004474 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004475 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4476 } else {
4477 if (clock->p1 == 2)
4478 dpll |= PLL_P1_DIVIDE_BY_TWO;
4479 else
4480 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4481 if (clock->p2 == 4)
4482 dpll |= PLL_P2_DIVIDE_BY_4;
4483 }
4484
Daniel Vetterf47709a2013-03-28 10:42:02 +01004485 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004486 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4487 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4488 else
4489 dpll |= PLL_REF_INPUT_DREFCLK;
4490
4491 dpll |= DPLL_VCO_ENABLE;
4492 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4493 POSTING_READ(DPLL(pipe));
4494 udelay(150);
4495
Daniel Vetterf47709a2013-03-28 10:42:02 +01004496 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004497 if (encoder->pre_pll_enable)
4498 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004499
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004500 I915_WRITE(DPLL(pipe), dpll);
4501
4502 /* Wait for the clocks to stabilize. */
4503 POSTING_READ(DPLL(pipe));
4504 udelay(150);
4505
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004506 /* The pixel multiplier can only be updated once the
4507 * DPLL is enabled and the clocks are stable.
4508 *
4509 * So write it again.
4510 */
4511 I915_WRITE(DPLL(pipe), dpll);
4512}
4513
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004514static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4515 struct drm_display_mode *mode,
4516 struct drm_display_mode *adjusted_mode)
4517{
4518 struct drm_device *dev = intel_crtc->base.dev;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
4520 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004521 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004522 uint32_t vsyncshift;
4523
4524 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4525 /* the chip adds 2 halflines automatically */
4526 adjusted_mode->crtc_vtotal -= 1;
4527 adjusted_mode->crtc_vblank_end -= 1;
4528 vsyncshift = adjusted_mode->crtc_hsync_start
4529 - adjusted_mode->crtc_htotal / 2;
4530 } else {
4531 vsyncshift = 0;
4532 }
4533
4534 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004535 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004536
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004537 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004538 (adjusted_mode->crtc_hdisplay - 1) |
4539 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004540 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004541 (adjusted_mode->crtc_hblank_start - 1) |
4542 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004543 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004544 (adjusted_mode->crtc_hsync_start - 1) |
4545 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4546
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004547 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004548 (adjusted_mode->crtc_vdisplay - 1) |
4549 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004550 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004551 (adjusted_mode->crtc_vblank_start - 1) |
4552 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004553 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004554 (adjusted_mode->crtc_vsync_start - 1) |
4555 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4556
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004557 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4558 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4559 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4560 * bits. */
4561 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4562 (pipe == PIPE_B || pipe == PIPE_C))
4563 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4564
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004565 /* pipesrc controls the size that is scaled from, which should
4566 * always be the user's requested size.
4567 */
4568 I915_WRITE(PIPESRC(pipe),
4569 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4570}
4571
Daniel Vetter84b046f2013-02-19 18:48:54 +01004572static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4573{
4574 struct drm_device *dev = intel_crtc->base.dev;
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576 uint32_t pipeconf;
4577
4578 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4579
4580 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4581 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4582 * core speed.
4583 *
4584 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4585 * pipe == 0 check?
4586 */
4587 if (intel_crtc->config.requested_mode.clock >
4588 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4589 pipeconf |= PIPECONF_DOUBLE_WIDE;
4590 else
4591 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4592 }
4593
4594 /* default to 8bpc */
4595 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
4596 if (intel_crtc->config.has_dp_encoder) {
4597 if (intel_crtc->config.dither) {
4598 pipeconf |= PIPECONF_6BPC |
4599 PIPECONF_DITHER_EN |
4600 PIPECONF_DITHER_TYPE_SP;
4601 }
4602 }
4603
4604 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(&intel_crtc->base,
4605 INTEL_OUTPUT_EDP)) {
4606 if (intel_crtc->config.dither) {
4607 pipeconf |= PIPECONF_6BPC |
4608 PIPECONF_ENABLE |
4609 I965_PIPECONF_ACTIVE;
4610 }
4611 }
4612
4613 if (HAS_PIPE_CXSR(dev)) {
4614 if (intel_crtc->lowfreq_avail) {
4615 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4616 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4617 } else {
4618 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4619 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4620 }
4621 }
4622
4623 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4624 if (!IS_GEN2(dev) &&
4625 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4626 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4627 else
4628 pipeconf |= PIPECONF_PROGRESSIVE;
4629
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004630 if (IS_VALLEYVIEW(dev)) {
4631 if (intel_crtc->config.limited_color_range)
4632 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4633 else
4634 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4635 }
4636
Daniel Vetter84b046f2013-02-19 18:48:54 +01004637 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4638 POSTING_READ(PIPECONF(intel_crtc->pipe));
4639}
4640
Eric Anholtf564048e2011-03-30 13:01:02 -07004641static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004642 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004643 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004644{
4645 struct drm_device *dev = crtc->dev;
4646 struct drm_i915_private *dev_priv = dev->dev_private;
4647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004648 struct drm_display_mode *adjusted_mode =
4649 &intel_crtc->config.adjusted_mode;
4650 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004651 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004652 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004653 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004654 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004655 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004656 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004657 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004658 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004659 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004660 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004661
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004662 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004663 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004664 case INTEL_OUTPUT_LVDS:
4665 is_lvds = true;
4666 break;
4667 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004668 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004669 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004670 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004671 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004672 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004673 case INTEL_OUTPUT_TVOUT:
4674 is_tv = true;
4675 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004676 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004677
Eric Anholtc751ce42010-03-25 11:48:48 -07004678 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004679 }
4680
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004681 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004682
Ma Lingd4906092009-03-18 20:13:27 +08004683 /*
4684 * Returns a set of divisors for the desired target clock with the given
4685 * refclk, or FALSE. The returned values represent the clock equation:
4686 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4687 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004688 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004689 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4690 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004691 if (!ok) {
4692 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004693 return -EINVAL;
4694 }
4695
4696 /* Ensure that the cursor is valid for the new mode before changing... */
4697 intel_crtc_update_cursor(crtc, true);
4698
4699 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004700 /*
4701 * Ensure we match the reduced clock's P to the target clock.
4702 * If the clocks don't match, we can't switch the display clock
4703 * by using the FP0/FP1. In such case we will disable the LVDS
4704 * downclock feature.
4705 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004706 has_reduced_clock = limit->find_pll(limit, crtc,
4707 dev_priv->lvds_downclock,
4708 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004709 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004710 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004711 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004712 /* Compat-code for transition, will disappear. */
4713 if (!intel_crtc->config.clock_set) {
4714 intel_crtc->config.dpll.n = clock.n;
4715 intel_crtc->config.dpll.m1 = clock.m1;
4716 intel_crtc->config.dpll.m2 = clock.m2;
4717 intel_crtc->config.dpll.p1 = clock.p1;
4718 intel_crtc->config.dpll.p2 = clock.p2;
4719 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004720
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004721 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004722 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004723
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004724 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004725 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304726 has_reduced_clock ? &reduced_clock : NULL,
4727 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004728 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004729 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004730 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004731 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004732 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004733 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004734
Eric Anholtf564048e2011-03-30 13:01:02 -07004735 /* Set up the display plane register */
4736 dspcntr = DISPPLANE_GAMMA_ENABLE;
4737
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004738 if (!IS_VALLEYVIEW(dev)) {
4739 if (pipe == 0)
4740 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4741 else
4742 dspcntr |= DISPPLANE_SEL_PIPE_B;
4743 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004744
Ville Syrjälä2582a852013-04-17 17:48:47 +03004745 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004746 drm_mode_debug_printmodeline(mode);
4747
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004748 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004749
4750 /* pipesrc and dspsize control the size that is scaled from,
4751 * which should always be the user's requested size.
4752 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004753 I915_WRITE(DSPSIZE(plane),
4754 ((mode->vdisplay - 1) << 16) |
4755 (mode->hdisplay - 1));
4756 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004757
Daniel Vetter84b046f2013-02-19 18:48:54 +01004758 i9xx_set_pipeconf(intel_crtc);
4759
Eric Anholtf564048e2011-03-30 13:01:02 -07004760 I915_WRITE(DSPCNTR(plane), dspcntr);
4761 POSTING_READ(DSPCNTR(plane));
4762
Daniel Vetter94352cf2012-07-05 22:51:56 +02004763 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004764
4765 intel_update_watermarks(dev);
4766
Eric Anholtf564048e2011-03-30 13:01:02 -07004767 return ret;
4768}
4769
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004770static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4771 struct intel_crtc_config *pipe_config)
4772{
4773 struct drm_device *dev = crtc->base.dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 uint32_t tmp;
4776
4777 tmp = I915_READ(PIPECONF(crtc->pipe));
4778 if (!(tmp & PIPECONF_ENABLE))
4779 return false;
4780
4781 return true;
4782}
4783
Paulo Zanonidde86e22012-12-01 12:04:25 -02004784static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004785{
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004788 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004789 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004790 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004791 bool has_cpu_edp = false;
4792 bool has_pch_edp = false;
4793 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004794 bool has_ck505 = false;
4795 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004796
4797 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004798 list_for_each_entry(encoder, &mode_config->encoder_list,
4799 base.head) {
4800 switch (encoder->type) {
4801 case INTEL_OUTPUT_LVDS:
4802 has_panel = true;
4803 has_lvds = true;
4804 break;
4805 case INTEL_OUTPUT_EDP:
4806 has_panel = true;
4807 if (intel_encoder_is_pch_edp(&encoder->base))
4808 has_pch_edp = true;
4809 else
4810 has_cpu_edp = true;
4811 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004812 }
4813 }
4814
Keith Packard99eb6a02011-09-26 14:29:12 -07004815 if (HAS_PCH_IBX(dev)) {
4816 has_ck505 = dev_priv->display_clock_mode;
4817 can_ssc = has_ck505;
4818 } else {
4819 has_ck505 = false;
4820 can_ssc = true;
4821 }
4822
4823 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4824 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4825 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004826
4827 /* Ironlake: try to setup display ref clock before DPLL
4828 * enabling. This is only under driver's control after
4829 * PCH B stepping, previous chipset stepping should be
4830 * ignoring this setting.
4831 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004832 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004833
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004834 /* As we must carefully and slowly disable/enable each source in turn,
4835 * compute the final state we want first and check if we need to
4836 * make any changes at all.
4837 */
4838 final = val;
4839 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004840 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004841 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07004842 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004843 final |= DREF_NONSPREAD_SOURCE_ENABLE;
4844
4845 final &= ~DREF_SSC_SOURCE_MASK;
4846 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4847 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004848
Keith Packard199e5d72011-09-22 12:01:57 -07004849 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004850 final |= DREF_SSC_SOURCE_ENABLE;
4851
4852 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4853 final |= DREF_SSC1_ENABLE;
4854
4855 if (has_cpu_edp) {
4856 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4857 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4858 else
4859 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4860 } else
4861 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4862 } else {
4863 final |= DREF_SSC_SOURCE_DISABLE;
4864 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4865 }
4866
4867 if (final == val)
4868 return;
4869
4870 /* Always enable nonspread source */
4871 val &= ~DREF_NONSPREAD_SOURCE_MASK;
4872
4873 if (has_ck505)
4874 val |= DREF_NONSPREAD_CK505_ENABLE;
4875 else
4876 val |= DREF_NONSPREAD_SOURCE_ENABLE;
4877
4878 if (has_panel) {
4879 val &= ~DREF_SSC_SOURCE_MASK;
4880 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004881
Keith Packard199e5d72011-09-22 12:01:57 -07004882 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004883 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004884 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004885 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004886 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004887 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004888
4889 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004890 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004891 POSTING_READ(PCH_DREF_CONTROL);
4892 udelay(200);
4893
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004894 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004895
4896 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004897 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004898 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004899 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004900 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004901 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004902 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004903 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004904 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004905 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004906
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004907 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004908 POSTING_READ(PCH_DREF_CONTROL);
4909 udelay(200);
4910 } else {
4911 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4912
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004913 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07004914
4915 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004916 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004917
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004918 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004919 POSTING_READ(PCH_DREF_CONTROL);
4920 udelay(200);
4921
4922 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004923 val &= ~DREF_SSC_SOURCE_MASK;
4924 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004925
4926 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004927 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004928
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004929 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004930 POSTING_READ(PCH_DREF_CONTROL);
4931 udelay(200);
4932 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004933
4934 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004935}
4936
Paulo Zanonidde86e22012-12-01 12:04:25 -02004937/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4938static void lpt_init_pch_refclk(struct drm_device *dev)
4939{
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 struct drm_mode_config *mode_config = &dev->mode_config;
4942 struct intel_encoder *encoder;
4943 bool has_vga = false;
4944 bool is_sdv = false;
4945 u32 tmp;
4946
4947 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4948 switch (encoder->type) {
4949 case INTEL_OUTPUT_ANALOG:
4950 has_vga = true;
4951 break;
4952 }
4953 }
4954
4955 if (!has_vga)
4956 return;
4957
Daniel Vetterc00db242013-01-22 15:33:27 +01004958 mutex_lock(&dev_priv->dpio_lock);
4959
Paulo Zanonidde86e22012-12-01 12:04:25 -02004960 /* XXX: Rip out SDV support once Haswell ships for real. */
4961 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4962 is_sdv = true;
4963
4964 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4965 tmp &= ~SBI_SSCCTL_DISABLE;
4966 tmp |= SBI_SSCCTL_PATHALT;
4967 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4968
4969 udelay(24);
4970
4971 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4972 tmp &= ~SBI_SSCCTL_PATHALT;
4973 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4974
4975 if (!is_sdv) {
4976 tmp = I915_READ(SOUTH_CHICKEN2);
4977 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4978 I915_WRITE(SOUTH_CHICKEN2, tmp);
4979
4980 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4981 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4982 DRM_ERROR("FDI mPHY reset assert timeout\n");
4983
4984 tmp = I915_READ(SOUTH_CHICKEN2);
4985 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4986 I915_WRITE(SOUTH_CHICKEN2, tmp);
4987
4988 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4989 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4990 100))
4991 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4992 }
4993
4994 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4995 tmp &= ~(0xFF << 24);
4996 tmp |= (0x12 << 24);
4997 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4998
Paulo Zanonidde86e22012-12-01 12:04:25 -02004999 if (is_sdv) {
5000 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5001 tmp |= 0x7FFF;
5002 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5003 }
5004
5005 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5006 tmp |= (1 << 11);
5007 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5008
5009 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5010 tmp |= (1 << 11);
5011 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5012
5013 if (is_sdv) {
5014 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5015 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5016 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5017
5018 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5019 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5020 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5021
5022 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5023 tmp |= (0x3F << 8);
5024 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5025
5026 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5027 tmp |= (0x3F << 8);
5028 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5029 }
5030
5031 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5032 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5033 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5034
5035 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5036 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5037 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5038
5039 if (!is_sdv) {
5040 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5041 tmp &= ~(7 << 13);
5042 tmp |= (5 << 13);
5043 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5044
5045 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5046 tmp &= ~(7 << 13);
5047 tmp |= (5 << 13);
5048 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5049 }
5050
5051 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5052 tmp &= ~0xFF;
5053 tmp |= 0x1C;
5054 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5055
5056 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5057 tmp &= ~0xFF;
5058 tmp |= 0x1C;
5059 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5060
5061 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5062 tmp &= ~(0xFF << 16);
5063 tmp |= (0x1C << 16);
5064 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5065
5066 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5067 tmp &= ~(0xFF << 16);
5068 tmp |= (0x1C << 16);
5069 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5070
5071 if (!is_sdv) {
5072 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5073 tmp |= (1 << 27);
5074 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5075
5076 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5077 tmp |= (1 << 27);
5078 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5079
5080 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5081 tmp &= ~(0xF << 28);
5082 tmp |= (4 << 28);
5083 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5084
5085 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5086 tmp &= ~(0xF << 28);
5087 tmp |= (4 << 28);
5088 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5089 }
5090
5091 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5092 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5093 tmp |= SBI_DBUFF0_ENABLE;
5094 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005095
5096 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005097}
5098
5099/*
5100 * Initialize reference clocks when the driver loads
5101 */
5102void intel_init_pch_refclk(struct drm_device *dev)
5103{
5104 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5105 ironlake_init_pch_refclk(dev);
5106 else if (HAS_PCH_LPT(dev))
5107 lpt_init_pch_refclk(dev);
5108}
5109
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005110static int ironlake_get_refclk(struct drm_crtc *crtc)
5111{
5112 struct drm_device *dev = crtc->dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
5114 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005115 struct intel_encoder *edp_encoder = NULL;
5116 int num_connectors = 0;
5117 bool is_lvds = false;
5118
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005119 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005120 switch (encoder->type) {
5121 case INTEL_OUTPUT_LVDS:
5122 is_lvds = true;
5123 break;
5124 case INTEL_OUTPUT_EDP:
5125 edp_encoder = encoder;
5126 break;
5127 }
5128 num_connectors++;
5129 }
5130
5131 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5132 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5133 dev_priv->lvds_ssc_freq);
5134 return dev_priv->lvds_ssc_freq * 1000;
5135 }
5136
5137 return 120000;
5138}
5139
Paulo Zanonic8203562012-09-12 10:06:29 -03005140static void ironlake_set_pipeconf(struct drm_crtc *crtc,
Daniel Vetterd8b32242013-04-25 17:54:44 +02005141 struct drm_display_mode *adjusted_mode)
Paulo Zanonic8203562012-09-12 10:06:29 -03005142{
5143 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5145 int pipe = intel_crtc->pipe;
5146 uint32_t val;
5147
5148 val = I915_READ(PIPECONF(pipe));
5149
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005150 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005151 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005152 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005153 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005154 break;
5155 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005156 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005157 break;
5158 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005159 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005160 break;
5161 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005162 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005163 break;
5164 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005165 /* Case prevented by intel_choose_pipe_bpp_dither. */
5166 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005167 }
5168
5169 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005170 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005171 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5172
5173 val &= ~PIPECONF_INTERLACE_MASK;
5174 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5175 val |= PIPECONF_INTERLACED_ILK;
5176 else
5177 val |= PIPECONF_PROGRESSIVE;
5178
Daniel Vetter50f3b012013-03-27 00:44:56 +01005179 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005180 val |= PIPECONF_COLOR_RANGE_SELECT;
5181 else
5182 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5183
Paulo Zanonic8203562012-09-12 10:06:29 -03005184 I915_WRITE(PIPECONF(pipe), val);
5185 POSTING_READ(PIPECONF(pipe));
5186}
5187
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005188/*
5189 * Set up the pipe CSC unit.
5190 *
5191 * Currently only full range RGB to limited range RGB conversion
5192 * is supported, but eventually this should handle various
5193 * RGB<->YCbCr scenarios as well.
5194 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005195static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005196{
5197 struct drm_device *dev = crtc->dev;
5198 struct drm_i915_private *dev_priv = dev->dev_private;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 int pipe = intel_crtc->pipe;
5201 uint16_t coeff = 0x7800; /* 1.0 */
5202
5203 /*
5204 * TODO: Check what kind of values actually come out of the pipe
5205 * with these coeff/postoff values and adjust to get the best
5206 * accuracy. Perhaps we even need to take the bpc value into
5207 * consideration.
5208 */
5209
Daniel Vetter50f3b012013-03-27 00:44:56 +01005210 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005211 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5212
5213 /*
5214 * GY/GU and RY/RU should be the other way around according
5215 * to BSpec, but reality doesn't agree. Just set them up in
5216 * a way that results in the correct picture.
5217 */
5218 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5219 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5220
5221 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5222 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5223
5224 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5225 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5226
5227 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5228 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5229 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5230
5231 if (INTEL_INFO(dev)->gen > 6) {
5232 uint16_t postoff = 0;
5233
Daniel Vetter50f3b012013-03-27 00:44:56 +01005234 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005235 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5236
5237 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5238 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5239 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5240
5241 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5242 } else {
5243 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5244
Daniel Vetter50f3b012013-03-27 00:44:56 +01005245 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005246 mode |= CSC_BLACK_SCREEN_OFFSET;
5247
5248 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5249 }
5250}
5251
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005252static void haswell_set_pipeconf(struct drm_crtc *crtc,
Daniel Vetterd8b32242013-04-25 17:54:44 +02005253 struct drm_display_mode *adjusted_mode)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005254{
5255 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005257 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005258 uint32_t val;
5259
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005260 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005261
5262 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005263 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005264 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5265
5266 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5268 val |= PIPECONF_INTERLACED_ILK;
5269 else
5270 val |= PIPECONF_PROGRESSIVE;
5271
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005272 I915_WRITE(PIPECONF(cpu_transcoder), val);
5273 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005274}
5275
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005276static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5277 struct drm_display_mode *adjusted_mode,
5278 intel_clock_t *clock,
5279 bool *has_reduced_clock,
5280 intel_clock_t *reduced_clock)
5281{
5282 struct drm_device *dev = crtc->dev;
5283 struct drm_i915_private *dev_priv = dev->dev_private;
5284 struct intel_encoder *intel_encoder;
5285 int refclk;
5286 const intel_limit_t *limit;
5287 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5288
5289 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5290 switch (intel_encoder->type) {
5291 case INTEL_OUTPUT_LVDS:
5292 is_lvds = true;
5293 break;
5294 case INTEL_OUTPUT_SDVO:
5295 case INTEL_OUTPUT_HDMI:
5296 is_sdvo = true;
5297 if (intel_encoder->needs_tv_clock)
5298 is_tv = true;
5299 break;
5300 case INTEL_OUTPUT_TVOUT:
5301 is_tv = true;
5302 break;
5303 }
5304 }
5305
5306 refclk = ironlake_get_refclk(crtc);
5307
5308 /*
5309 * Returns a set of divisors for the desired target clock with the given
5310 * refclk, or FALSE. The returned values represent the clock equation:
5311 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5312 */
5313 limit = intel_limit(crtc, refclk);
5314 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5315 clock);
5316 if (!ret)
5317 return false;
5318
5319 if (is_lvds && dev_priv->lvds_downclock_avail) {
5320 /*
5321 * Ensure we match the reduced clock's P to the target clock.
5322 * If the clocks don't match, we can't switch the display clock
5323 * by using the FP0/FP1. In such case we will disable the LVDS
5324 * downclock feature.
5325 */
5326 *has_reduced_clock = limit->find_pll(limit, crtc,
5327 dev_priv->lvds_downclock,
5328 refclk,
5329 clock,
5330 reduced_clock);
5331 }
5332
5333 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005334 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005335
5336 return true;
5337}
5338
Daniel Vetter01a415f2012-10-27 15:58:40 +02005339static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342 uint32_t temp;
5343
5344 temp = I915_READ(SOUTH_CHICKEN1);
5345 if (temp & FDI_BC_BIFURCATION_SELECT)
5346 return;
5347
5348 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5349 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5350
5351 temp |= FDI_BC_BIFURCATION_SELECT;
5352 DRM_DEBUG_KMS("enabling fdi C rx\n");
5353 I915_WRITE(SOUTH_CHICKEN1, temp);
5354 POSTING_READ(SOUTH_CHICKEN1);
5355}
5356
5357static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5358{
5359 struct drm_device *dev = intel_crtc->base.dev;
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 struct intel_crtc *pipe_B_crtc =
5362 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5363
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005364 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5365 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005366 if (intel_crtc->fdi_lanes > 4) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005367 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5368 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005369 /* Clamp lanes to avoid programming the hw with bogus values. */
5370 intel_crtc->fdi_lanes = 4;
5371
5372 return false;
5373 }
5374
Ben Widawsky7eb552a2013-03-13 14:05:41 -07005375 if (INTEL_INFO(dev)->num_pipes == 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005376 return true;
5377
5378 switch (intel_crtc->pipe) {
5379 case PIPE_A:
5380 return true;
5381 case PIPE_B:
5382 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5383 intel_crtc->fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005384 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5385 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005386 /* Clamp lanes to avoid programming the hw with bogus values. */
5387 intel_crtc->fdi_lanes = 2;
5388
5389 return false;
5390 }
5391
5392 if (intel_crtc->fdi_lanes > 2)
5393 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5394 else
5395 cpt_enable_fdi_bc_bifurcation(dev);
5396
5397 return true;
5398 case PIPE_C:
5399 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5400 if (intel_crtc->fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005401 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5402 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005403 /* Clamp lanes to avoid programming the hw with bogus values. */
5404 intel_crtc->fdi_lanes = 2;
5405
5406 return false;
5407 }
5408 } else {
5409 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5410 return false;
5411 }
5412
5413 cpt_enable_fdi_bc_bifurcation(dev);
5414
5415 return true;
5416 default:
5417 BUG();
5418 }
5419}
5420
Paulo Zanonid4b19312012-11-29 11:29:32 -02005421int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5422{
5423 /*
5424 * Account for spread spectrum to avoid
5425 * oversubscribing the link. Max center spread
5426 * is 2.5%; use 5% for safety's sake.
5427 */
5428 u32 bps = target_clock * bpp * 21 / 20;
5429 return bps / (link_bw * 8) + 1;
5430}
5431
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005432void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5433 struct intel_link_m_n *m_n)
5434{
5435 struct drm_device *dev = crtc->base.dev;
5436 struct drm_i915_private *dev_priv = dev->dev_private;
5437 int pipe = crtc->pipe;
5438
5439 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5440 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5441 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5442 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5443}
5444
5445void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5446 struct intel_link_m_n *m_n)
5447{
5448 struct drm_device *dev = crtc->base.dev;
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005451 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005452
5453 if (INTEL_INFO(dev)->gen >= 5) {
5454 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5455 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5456 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5457 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5458 } else {
5459 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5460 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5461 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5462 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5463 }
5464}
5465
5466static void ironlake_fdi_set_m_n(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005467{
5468 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08005469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005470 struct drm_display_mode *adjusted_mode =
5471 &intel_crtc->config.adjusted_mode;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005472 struct intel_link_m_n m_n = {0};
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005473 int target_clock, lane, link_bw;
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005474
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005475 /* FDI is a binary signal running at ~2.7GHz, encoding
5476 * each output octet as 10 bits. The actual frequency
5477 * is stored as a divider into a 100MHz clock, and the
5478 * mode pixel clock is stored in units of 1KHz.
5479 * Hence the bw of each lane in terms of the mode signal
5480 * is:
5481 */
5482 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005483
Daniel Vetterdf92b1e2013-03-28 10:41:58 +01005484 if (intel_crtc->config.pixel_target_clock)
5485 target_clock = intel_crtc->config.pixel_target_clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005486 else
5487 target_clock = adjusted_mode->clock;
5488
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005489 lane = ironlake_get_lanes_required(target_clock, link_bw,
5490 intel_crtc->config.pipe_bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005491
5492 intel_crtc->fdi_lanes = lane;
5493
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005494 if (intel_crtc->config.pixel_multiplier > 1)
5495 link_bw *= intel_crtc->config.pixel_multiplier;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005496 intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane, target_clock,
5497 link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005498
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005499 intel_cpu_transcoder_set_m_n(intel_crtc, &m_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005500}
5501
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005502static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5503{
5504 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5505}
5506
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005507static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005508 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005509 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005510{
5511 struct drm_crtc *crtc = &intel_crtc->base;
5512 struct drm_device *dev = crtc->dev;
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 struct intel_encoder *intel_encoder;
5515 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005516 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005517 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005518
5519 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5520 switch (intel_encoder->type) {
5521 case INTEL_OUTPUT_LVDS:
5522 is_lvds = true;
5523 break;
5524 case INTEL_OUTPUT_SDVO:
5525 case INTEL_OUTPUT_HDMI:
5526 is_sdvo = true;
5527 if (intel_encoder->needs_tv_clock)
5528 is_tv = true;
5529 break;
5530 case INTEL_OUTPUT_TVOUT:
5531 is_tv = true;
5532 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005533 }
5534
5535 num_connectors++;
5536 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005537
Chris Wilsonc1858122010-12-03 21:35:48 +00005538 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005539 factor = 21;
5540 if (is_lvds) {
5541 if ((intel_panel_use_ssc(dev_priv) &&
5542 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005543 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005544 factor = 25;
5545 } else if (is_sdvo && is_tv)
5546 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005547
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005548 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005549 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005550
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005551 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5552 *fp2 |= FP_CB_TUNE;
5553
Chris Wilson5eddb702010-09-11 13:48:45 +01005554 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005555
Eric Anholta07d6782011-03-30 13:01:08 -07005556 if (is_lvds)
5557 dpll |= DPLLB_MODE_LVDS;
5558 else
5559 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005560
5561 if (intel_crtc->config.pixel_multiplier > 1) {
5562 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5563 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005564 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005565
5566 if (is_sdvo)
5567 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005568 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005569 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005570
Eric Anholta07d6782011-03-30 13:01:08 -07005571 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005572 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005573 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005574 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005575
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005576 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005577 case 5:
5578 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5579 break;
5580 case 7:
5581 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5582 break;
5583 case 10:
5584 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5585 break;
5586 case 14:
5587 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5588 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005589 }
5590
5591 if (is_sdvo && is_tv)
5592 dpll |= PLL_REF_INPUT_TVCLKINBC;
5593 else if (is_tv)
5594 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005595 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005596 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005597 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005598 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005599 else
5600 dpll |= PLL_REF_INPUT_DREFCLK;
5601
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005602 return dpll;
5603}
5604
Jesse Barnes79e53942008-11-07 14:24:08 -08005605static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005606 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005607 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005608{
5609 struct drm_device *dev = crtc->dev;
5610 struct drm_i915_private *dev_priv = dev->dev_private;
5611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005612 struct drm_display_mode *adjusted_mode =
5613 &intel_crtc->config.adjusted_mode;
5614 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005615 int pipe = intel_crtc->pipe;
5616 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005617 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005618 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005619 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005620 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005621 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005622 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005623 int ret;
Daniel Vetterd8b32242013-04-25 17:54:44 +02005624 bool fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005625
5626 for_each_encoder_on_crtc(dev, crtc, encoder) {
5627 switch (encoder->type) {
5628 case INTEL_OUTPUT_LVDS:
5629 is_lvds = true;
5630 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005631 }
5632
5633 num_connectors++;
5634 }
5635
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005636 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5637 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5638
Daniel Vetter3b117c82013-04-17 20:15:07 +02005639 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005640
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005641 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5642 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005643 if (!ok) {
5644 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5645 return -EINVAL;
5646 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005647 /* Compat-code for transition, will disappear. */
5648 if (!intel_crtc->config.clock_set) {
5649 intel_crtc->config.dpll.n = clock.n;
5650 intel_crtc->config.dpll.m1 = clock.m1;
5651 intel_crtc->config.dpll.m2 = clock.m2;
5652 intel_crtc->config.dpll.p1 = clock.p1;
5653 intel_crtc->config.dpll.p2 = clock.p2;
5654 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005655
5656 /* Ensure that the cursor is valid for the new mode before changing... */
5657 intel_crtc_update_cursor(crtc, true);
5658
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005659 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005660 drm_mode_debug_printmodeline(mode);
5661
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005662 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005663 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005664 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005665
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005666 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005667 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005668 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005669
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005670 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005671 &fp, &reduced_clock,
5672 has_reduced_clock ? &fp2 : NULL);
5673
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005674 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5675 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005676 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5677 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005678 return -EINVAL;
5679 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005680 } else
5681 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005682
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005683 if (intel_crtc->config.has_dp_encoder)
5684 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
Daniel Vetterdafd2262012-11-26 17:22:07 +01005686 for_each_encoder_on_crtc(dev, crtc, encoder)
5687 if (encoder->pre_pll_enable)
5688 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005689
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005690 if (intel_crtc->pch_pll) {
5691 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005692
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005693 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005694 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005695 udelay(150);
5696
Eric Anholt8febb292011-03-30 13:01:07 -07005697 /* The pixel multiplier can only be updated once the
5698 * DPLL is enabled and the clocks are stable.
5699 *
5700 * So write it again.
5701 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005702 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005703 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005704
Chris Wilson5eddb702010-09-11 13:48:45 +01005705 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005706 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005707 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005708 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005709 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005710 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005711 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005712 }
5713 }
5714
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005715 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005716
Daniel Vetter01a415f2012-10-27 15:58:40 +02005717 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5718 * ironlake_check_fdi_lanes. */
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005719 intel_crtc->fdi_lanes = 0;
5720 if (intel_crtc->config.has_pch_encoder)
5721 ironlake_fdi_set_m_n(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01005722
Daniel Vetter01a415f2012-10-27 15:58:40 +02005723 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005724
Daniel Vetterd8b32242013-04-25 17:54:44 +02005725 ironlake_set_pipeconf(crtc, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005726
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005727 /* Set up the display plane register */
5728 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005729 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005730
Daniel Vetter94352cf2012-07-05 22:51:56 +02005731 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005732
5733 intel_update_watermarks(dev);
5734
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005735 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5736
Daniel Vetter01a415f2012-10-27 15:58:40 +02005737 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005738}
5739
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005740static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5741 struct intel_crtc_config *pipe_config)
5742{
5743 struct drm_device *dev = crtc->base.dev;
5744 struct drm_i915_private *dev_priv = dev->dev_private;
5745 uint32_t tmp;
5746
5747 tmp = I915_READ(PIPECONF(crtc->pipe));
5748 if (!(tmp & PIPECONF_ENABLE))
5749 return false;
5750
Daniel Vetter88adfff2013-03-28 10:42:01 +01005751 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE)
5752 pipe_config->has_pch_encoder = true;
5753
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005754 return true;
5755}
5756
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005757static void haswell_modeset_global_resources(struct drm_device *dev)
5758{
5759 struct drm_i915_private *dev_priv = dev->dev_private;
5760 bool enable = false;
5761 struct intel_crtc *crtc;
5762 struct intel_encoder *encoder;
5763
5764 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5765 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5766 enable = true;
5767 /* XXX: Should check for edp transcoder here, but thanks to init
5768 * sequence that's not yet available. Just in case desktop eDP
5769 * on PORT D is possible on haswell, too. */
5770 }
5771
5772 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5773 base.head) {
5774 if (encoder->type != INTEL_OUTPUT_EDP &&
5775 encoder->connectors_active)
5776 enable = true;
5777 }
5778
5779 /* Even the eDP panel fitter is outside the always-on well. */
5780 if (dev_priv->pch_pf_size)
5781 enable = true;
5782
5783 intel_set_power_well(dev, enable);
5784}
5785
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005786static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005787 int x, int y,
5788 struct drm_framebuffer *fb)
5789{
5790 struct drm_device *dev = crtc->dev;
5791 struct drm_i915_private *dev_priv = dev->dev_private;
5792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005793 struct drm_display_mode *adjusted_mode =
5794 &intel_crtc->config.adjusted_mode;
5795 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005796 int pipe = intel_crtc->pipe;
5797 int plane = intel_crtc->plane;
5798 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005799 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005800 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005801 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005802
5803 for_each_encoder_on_crtc(dev, crtc, encoder) {
5804 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005805 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005806 if (!intel_encoder_is_pch_edp(&encoder->base))
5807 is_cpu_edp = true;
5808 break;
5809 }
5810
5811 num_connectors++;
5812 }
5813
Daniel Vetterbba21812013-03-22 10:53:40 +01005814 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005815 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005816 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005817 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005818
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005819 /* We are not sure yet this won't happen. */
5820 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5821 INTEL_PCH_TYPE(dev));
5822
5823 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5824 num_connectors, pipe_name(pipe));
5825
Daniel Vetter3b117c82013-04-17 20:15:07 +02005826 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005827 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5828
5829 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5830
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005831 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5832 return -EINVAL;
5833
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005834 /* Ensure that the cursor is valid for the new mode before changing... */
5835 intel_crtc_update_cursor(crtc, true);
5836
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005837 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005838 drm_mode_debug_printmodeline(mode);
5839
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005840 if (intel_crtc->config.has_dp_encoder)
5841 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005842
5843 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005844
5845 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5846
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005847 if (intel_crtc->config.has_pch_encoder)
5848 ironlake_fdi_set_m_n(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005849
Daniel Vetterd8b32242013-04-25 17:54:44 +02005850 haswell_set_pipeconf(crtc, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005851
Daniel Vetter50f3b012013-03-27 00:44:56 +01005852 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005853
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005854 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005855 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005856 POSTING_READ(DSPCNTR(plane));
5857
5858 ret = intel_pipe_set_base(crtc, x, y, fb);
5859
5860 intel_update_watermarks(dev);
5861
5862 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5863
Jesse Barnes79e53942008-11-07 14:24:08 -08005864 return ret;
5865}
5866
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005867static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5868 struct intel_crtc_config *pipe_config)
5869{
5870 struct drm_device *dev = crtc->base.dev;
5871 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005872 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005873 uint32_t tmp;
5874
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005875 if (!intel_using_power_well(dev_priv->dev) &&
5876 cpu_transcoder != TRANSCODER_EDP)
5877 return false;
5878
5879 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005880 if (!(tmp & PIPECONF_ENABLE))
5881 return false;
5882
Daniel Vetter88adfff2013-03-28 10:42:01 +01005883 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005884 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005885 * DDI E. So just check whether this pipe is wired to DDI E and whether
5886 * the PCH transcoder is on.
5887 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005888 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005889 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
5890 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE)
5891 pipe_config->has_pch_encoder = true;
5892
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005893 return true;
5894}
5895
Eric Anholtf564048e2011-03-30 13:01:02 -07005896static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005897 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005898 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005899{
5900 struct drm_device *dev = crtc->dev;
5901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005902 struct drm_encoder_helper_funcs *encoder_funcs;
5903 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005905 struct drm_display_mode *adjusted_mode =
5906 &intel_crtc->config.adjusted_mode;
5907 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005908 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005909 int ret;
5910
Eric Anholt0b701d22011-03-30 13:01:03 -07005911 drm_vblank_pre_modeset(dev, pipe);
5912
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005913 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5914
Jesse Barnes79e53942008-11-07 14:24:08 -08005915 drm_vblank_post_modeset(dev, pipe);
5916
Daniel Vetter9256aa12012-10-31 19:26:13 +01005917 if (ret != 0)
5918 return ret;
5919
5920 for_each_encoder_on_crtc(dev, crtc, encoder) {
5921 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5922 encoder->base.base.id,
5923 drm_get_encoder_name(&encoder->base),
5924 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005925 if (encoder->mode_set) {
5926 encoder->mode_set(encoder);
5927 } else {
5928 encoder_funcs = encoder->base.helper_private;
5929 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5930 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01005931 }
5932
5933 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005934}
5935
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005936static bool intel_eld_uptodate(struct drm_connector *connector,
5937 int reg_eldv, uint32_t bits_eldv,
5938 int reg_elda, uint32_t bits_elda,
5939 int reg_edid)
5940{
5941 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5942 uint8_t *eld = connector->eld;
5943 uint32_t i;
5944
5945 i = I915_READ(reg_eldv);
5946 i &= bits_eldv;
5947
5948 if (!eld[0])
5949 return !i;
5950
5951 if (!i)
5952 return false;
5953
5954 i = I915_READ(reg_elda);
5955 i &= ~bits_elda;
5956 I915_WRITE(reg_elda, i);
5957
5958 for (i = 0; i < eld[2]; i++)
5959 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5960 return false;
5961
5962 return true;
5963}
5964
Wu Fengguange0dac652011-09-05 14:25:34 +08005965static void g4x_write_eld(struct drm_connector *connector,
5966 struct drm_crtc *crtc)
5967{
5968 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5969 uint8_t *eld = connector->eld;
5970 uint32_t eldv;
5971 uint32_t len;
5972 uint32_t i;
5973
5974 i = I915_READ(G4X_AUD_VID_DID);
5975
5976 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5977 eldv = G4X_ELDV_DEVCL_DEVBLC;
5978 else
5979 eldv = G4X_ELDV_DEVCTG;
5980
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005981 if (intel_eld_uptodate(connector,
5982 G4X_AUD_CNTL_ST, eldv,
5983 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5984 G4X_HDMIW_HDMIEDID))
5985 return;
5986
Wu Fengguange0dac652011-09-05 14:25:34 +08005987 i = I915_READ(G4X_AUD_CNTL_ST);
5988 i &= ~(eldv | G4X_ELD_ADDR);
5989 len = (i >> 9) & 0x1f; /* ELD buffer size */
5990 I915_WRITE(G4X_AUD_CNTL_ST, i);
5991
5992 if (!eld[0])
5993 return;
5994
5995 len = min_t(uint8_t, eld[2], len);
5996 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5997 for (i = 0; i < len; i++)
5998 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5999
6000 i = I915_READ(G4X_AUD_CNTL_ST);
6001 i |= eldv;
6002 I915_WRITE(G4X_AUD_CNTL_ST, i);
6003}
6004
Wang Xingchao83358c852012-08-16 22:43:37 +08006005static void haswell_write_eld(struct drm_connector *connector,
6006 struct drm_crtc *crtc)
6007{
6008 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6009 uint8_t *eld = connector->eld;
6010 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006012 uint32_t eldv;
6013 uint32_t i;
6014 int len;
6015 int pipe = to_intel_crtc(crtc)->pipe;
6016 int tmp;
6017
6018 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6019 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6020 int aud_config = HSW_AUD_CFG(pipe);
6021 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6022
6023
6024 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6025
6026 /* Audio output enable */
6027 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6028 tmp = I915_READ(aud_cntrl_st2);
6029 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6030 I915_WRITE(aud_cntrl_st2, tmp);
6031
6032 /* Wait for 1 vertical blank */
6033 intel_wait_for_vblank(dev, pipe);
6034
6035 /* Set ELD valid state */
6036 tmp = I915_READ(aud_cntrl_st2);
6037 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6038 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6039 I915_WRITE(aud_cntrl_st2, tmp);
6040 tmp = I915_READ(aud_cntrl_st2);
6041 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6042
6043 /* Enable HDMI mode */
6044 tmp = I915_READ(aud_config);
6045 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6046 /* clear N_programing_enable and N_value_index */
6047 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6048 I915_WRITE(aud_config, tmp);
6049
6050 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6051
6052 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006053 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006054
6055 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6056 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6057 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6058 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6059 } else
6060 I915_WRITE(aud_config, 0);
6061
6062 if (intel_eld_uptodate(connector,
6063 aud_cntrl_st2, eldv,
6064 aud_cntl_st, IBX_ELD_ADDRESS,
6065 hdmiw_hdmiedid))
6066 return;
6067
6068 i = I915_READ(aud_cntrl_st2);
6069 i &= ~eldv;
6070 I915_WRITE(aud_cntrl_st2, i);
6071
6072 if (!eld[0])
6073 return;
6074
6075 i = I915_READ(aud_cntl_st);
6076 i &= ~IBX_ELD_ADDRESS;
6077 I915_WRITE(aud_cntl_st, i);
6078 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6079 DRM_DEBUG_DRIVER("port num:%d\n", i);
6080
6081 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6082 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6083 for (i = 0; i < len; i++)
6084 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6085
6086 i = I915_READ(aud_cntrl_st2);
6087 i |= eldv;
6088 I915_WRITE(aud_cntrl_st2, i);
6089
6090}
6091
Wu Fengguange0dac652011-09-05 14:25:34 +08006092static void ironlake_write_eld(struct drm_connector *connector,
6093 struct drm_crtc *crtc)
6094{
6095 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6096 uint8_t *eld = connector->eld;
6097 uint32_t eldv;
6098 uint32_t i;
6099 int len;
6100 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006101 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006102 int aud_cntl_st;
6103 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006104 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006105
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006106 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006107 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6108 aud_config = IBX_AUD_CFG(pipe);
6109 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006110 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006111 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006112 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6113 aud_config = CPT_AUD_CFG(pipe);
6114 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006115 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006116 }
6117
Wang Xingchao9b138a82012-08-09 16:52:18 +08006118 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006119
6120 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006121 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006122 if (!i) {
6123 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6124 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006125 eldv = IBX_ELD_VALIDB;
6126 eldv |= IBX_ELD_VALIDB << 4;
6127 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006128 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006129 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006130 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006131 }
6132
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006133 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6134 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6135 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006136 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6137 } else
6138 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006139
6140 if (intel_eld_uptodate(connector,
6141 aud_cntrl_st2, eldv,
6142 aud_cntl_st, IBX_ELD_ADDRESS,
6143 hdmiw_hdmiedid))
6144 return;
6145
Wu Fengguange0dac652011-09-05 14:25:34 +08006146 i = I915_READ(aud_cntrl_st2);
6147 i &= ~eldv;
6148 I915_WRITE(aud_cntrl_st2, i);
6149
6150 if (!eld[0])
6151 return;
6152
Wu Fengguange0dac652011-09-05 14:25:34 +08006153 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006154 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006155 I915_WRITE(aud_cntl_st, i);
6156
6157 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6158 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6159 for (i = 0; i < len; i++)
6160 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6161
6162 i = I915_READ(aud_cntrl_st2);
6163 i |= eldv;
6164 I915_WRITE(aud_cntrl_st2, i);
6165}
6166
6167void intel_write_eld(struct drm_encoder *encoder,
6168 struct drm_display_mode *mode)
6169{
6170 struct drm_crtc *crtc = encoder->crtc;
6171 struct drm_connector *connector;
6172 struct drm_device *dev = encoder->dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
6174
6175 connector = drm_select_eld(encoder, mode);
6176 if (!connector)
6177 return;
6178
6179 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6180 connector->base.id,
6181 drm_get_connector_name(connector),
6182 connector->encoder->base.id,
6183 drm_get_encoder_name(connector->encoder));
6184
6185 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6186
6187 if (dev_priv->display.write_eld)
6188 dev_priv->display.write_eld(connector, crtc);
6189}
6190
Jesse Barnes79e53942008-11-07 14:24:08 -08006191/** Loads the palette/gamma unit for the CRTC with the prepared values */
6192void intel_crtc_load_lut(struct drm_crtc *crtc)
6193{
6194 struct drm_device *dev = crtc->dev;
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006197 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006198 int i;
6199
6200 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006201 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006202 return;
6203
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006204 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006205 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006206 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006207
Jesse Barnes79e53942008-11-07 14:24:08 -08006208 for (i = 0; i < 256; i++) {
6209 I915_WRITE(palreg + 4 * i,
6210 (intel_crtc->lut_r[i] << 16) |
6211 (intel_crtc->lut_g[i] << 8) |
6212 intel_crtc->lut_b[i]);
6213 }
6214}
6215
Chris Wilson560b85b2010-08-07 11:01:38 +01006216static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6217{
6218 struct drm_device *dev = crtc->dev;
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6221 bool visible = base != 0;
6222 u32 cntl;
6223
6224 if (intel_crtc->cursor_visible == visible)
6225 return;
6226
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006227 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006228 if (visible) {
6229 /* On these chipsets we can only modify the base whilst
6230 * the cursor is disabled.
6231 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006232 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006233
6234 cntl &= ~(CURSOR_FORMAT_MASK);
6235 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6236 cntl |= CURSOR_ENABLE |
6237 CURSOR_GAMMA_ENABLE |
6238 CURSOR_FORMAT_ARGB;
6239 } else
6240 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006241 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006242
6243 intel_crtc->cursor_visible = visible;
6244}
6245
6246static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6247{
6248 struct drm_device *dev = crtc->dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6251 int pipe = intel_crtc->pipe;
6252 bool visible = base != 0;
6253
6254 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006255 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006256 if (base) {
6257 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6258 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6259 cntl |= pipe << 28; /* Connect to correct pipe */
6260 } else {
6261 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6262 cntl |= CURSOR_MODE_DISABLE;
6263 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006264 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006265
6266 intel_crtc->cursor_visible = visible;
6267 }
6268 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006269 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006270}
6271
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006272static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6273{
6274 struct drm_device *dev = crtc->dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6277 int pipe = intel_crtc->pipe;
6278 bool visible = base != 0;
6279
6280 if (intel_crtc->cursor_visible != visible) {
6281 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6282 if (base) {
6283 cntl &= ~CURSOR_MODE;
6284 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6285 } else {
6286 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6287 cntl |= CURSOR_MODE_DISABLE;
6288 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006289 if (IS_HASWELL(dev))
6290 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006291 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6292
6293 intel_crtc->cursor_visible = visible;
6294 }
6295 /* and commit changes on next vblank */
6296 I915_WRITE(CURBASE_IVB(pipe), base);
6297}
6298
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006299/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006300static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6301 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006302{
6303 struct drm_device *dev = crtc->dev;
6304 struct drm_i915_private *dev_priv = dev->dev_private;
6305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6306 int pipe = intel_crtc->pipe;
6307 int x = intel_crtc->cursor_x;
6308 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006309 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006310 bool visible;
6311
6312 pos = 0;
6313
Chris Wilson6b383a72010-09-13 13:54:26 +01006314 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006315 base = intel_crtc->cursor_addr;
6316 if (x > (int) crtc->fb->width)
6317 base = 0;
6318
6319 if (y > (int) crtc->fb->height)
6320 base = 0;
6321 } else
6322 base = 0;
6323
6324 if (x < 0) {
6325 if (x + intel_crtc->cursor_width < 0)
6326 base = 0;
6327
6328 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6329 x = -x;
6330 }
6331 pos |= x << CURSOR_X_SHIFT;
6332
6333 if (y < 0) {
6334 if (y + intel_crtc->cursor_height < 0)
6335 base = 0;
6336
6337 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6338 y = -y;
6339 }
6340 pos |= y << CURSOR_Y_SHIFT;
6341
6342 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006343 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006344 return;
6345
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006346 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006347 I915_WRITE(CURPOS_IVB(pipe), pos);
6348 ivb_update_cursor(crtc, base);
6349 } else {
6350 I915_WRITE(CURPOS(pipe), pos);
6351 if (IS_845G(dev) || IS_I865G(dev))
6352 i845_update_cursor(crtc, base);
6353 else
6354 i9xx_update_cursor(crtc, base);
6355 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006356}
6357
Jesse Barnes79e53942008-11-07 14:24:08 -08006358static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006359 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006360 uint32_t handle,
6361 uint32_t width, uint32_t height)
6362{
6363 struct drm_device *dev = crtc->dev;
6364 struct drm_i915_private *dev_priv = dev->dev_private;
6365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006366 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006367 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006368 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006369
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 /* if we want to turn off the cursor ignore width and height */
6371 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006372 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006373 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006374 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006375 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006376 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006377 }
6378
6379 /* Currently we only support 64x64 cursors */
6380 if (width != 64 || height != 64) {
6381 DRM_ERROR("we currently only support 64x64 cursors\n");
6382 return -EINVAL;
6383 }
6384
Chris Wilson05394f32010-11-08 19:18:58 +00006385 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006386 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006387 return -ENOENT;
6388
Chris Wilson05394f32010-11-08 19:18:58 +00006389 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006390 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006391 ret = -ENOMEM;
6392 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006393 }
6394
Dave Airlie71acb5e2008-12-30 20:31:46 +10006395 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006396 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006397 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006398 unsigned alignment;
6399
Chris Wilsond9e86c02010-11-10 16:40:20 +00006400 if (obj->tiling_mode) {
6401 DRM_ERROR("cursor cannot be tiled\n");
6402 ret = -EINVAL;
6403 goto fail_locked;
6404 }
6405
Chris Wilson693db182013-03-05 14:52:39 +00006406 /* Note that the w/a also requires 2 PTE of padding following
6407 * the bo. We currently fill all unused PTE with the shadow
6408 * page and so we should always have valid PTE following the
6409 * cursor preventing the VT-d warning.
6410 */
6411 alignment = 0;
6412 if (need_vtd_wa(dev))
6413 alignment = 64*1024;
6414
6415 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006416 if (ret) {
6417 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006418 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006419 }
6420
Chris Wilsond9e86c02010-11-10 16:40:20 +00006421 ret = i915_gem_object_put_fence(obj);
6422 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006423 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006424 goto fail_unpin;
6425 }
6426
Chris Wilson05394f32010-11-08 19:18:58 +00006427 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006428 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006429 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006430 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006431 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6432 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006433 if (ret) {
6434 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006435 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006436 }
Chris Wilson05394f32010-11-08 19:18:58 +00006437 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006438 }
6439
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006440 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006441 I915_WRITE(CURSIZE, (height << 12) | width);
6442
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006443 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006444 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006445 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006446 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006447 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6448 } else
6449 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006450 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006451 }
Jesse Barnes80824002009-09-10 15:28:06 -07006452
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006453 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006454
6455 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006456 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006457 intel_crtc->cursor_width = width;
6458 intel_crtc->cursor_height = height;
6459
Chris Wilson6b383a72010-09-13 13:54:26 +01006460 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006461
Jesse Barnes79e53942008-11-07 14:24:08 -08006462 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006463fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006464 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006465fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006466 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006467fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006468 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006469 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006470}
6471
6472static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6473{
Jesse Barnes79e53942008-11-07 14:24:08 -08006474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006475
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006476 intel_crtc->cursor_x = x;
6477 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006478
Chris Wilson6b383a72010-09-13 13:54:26 +01006479 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006480
6481 return 0;
6482}
6483
6484/** Sets the color ramps on behalf of RandR */
6485void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6486 u16 blue, int regno)
6487{
6488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6489
6490 intel_crtc->lut_r[regno] = red >> 8;
6491 intel_crtc->lut_g[regno] = green >> 8;
6492 intel_crtc->lut_b[regno] = blue >> 8;
6493}
6494
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006495void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6496 u16 *blue, int regno)
6497{
6498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6499
6500 *red = intel_crtc->lut_r[regno] << 8;
6501 *green = intel_crtc->lut_g[regno] << 8;
6502 *blue = intel_crtc->lut_b[regno] << 8;
6503}
6504
Jesse Barnes79e53942008-11-07 14:24:08 -08006505static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006506 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006507{
James Simmons72034252010-08-03 01:33:19 +01006508 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006510
James Simmons72034252010-08-03 01:33:19 +01006511 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006512 intel_crtc->lut_r[i] = red[i] >> 8;
6513 intel_crtc->lut_g[i] = green[i] >> 8;
6514 intel_crtc->lut_b[i] = blue[i] >> 8;
6515 }
6516
6517 intel_crtc_load_lut(crtc);
6518}
6519
Jesse Barnes79e53942008-11-07 14:24:08 -08006520/* VESA 640x480x72Hz mode to set on the pipe */
6521static struct drm_display_mode load_detect_mode = {
6522 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6523 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6524};
6525
Chris Wilsond2dff872011-04-19 08:36:26 +01006526static struct drm_framebuffer *
6527intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006528 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006529 struct drm_i915_gem_object *obj)
6530{
6531 struct intel_framebuffer *intel_fb;
6532 int ret;
6533
6534 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6535 if (!intel_fb) {
6536 drm_gem_object_unreference_unlocked(&obj->base);
6537 return ERR_PTR(-ENOMEM);
6538 }
6539
6540 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6541 if (ret) {
6542 drm_gem_object_unreference_unlocked(&obj->base);
6543 kfree(intel_fb);
6544 return ERR_PTR(ret);
6545 }
6546
6547 return &intel_fb->base;
6548}
6549
6550static u32
6551intel_framebuffer_pitch_for_width(int width, int bpp)
6552{
6553 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6554 return ALIGN(pitch, 64);
6555}
6556
6557static u32
6558intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6559{
6560 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6561 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6562}
6563
6564static struct drm_framebuffer *
6565intel_framebuffer_create_for_mode(struct drm_device *dev,
6566 struct drm_display_mode *mode,
6567 int depth, int bpp)
6568{
6569 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006570 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006571
6572 obj = i915_gem_alloc_object(dev,
6573 intel_framebuffer_size_for_mode(mode, bpp));
6574 if (obj == NULL)
6575 return ERR_PTR(-ENOMEM);
6576
6577 mode_cmd.width = mode->hdisplay;
6578 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006579 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6580 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006581 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006582
6583 return intel_framebuffer_create(dev, &mode_cmd, obj);
6584}
6585
6586static struct drm_framebuffer *
6587mode_fits_in_fbdev(struct drm_device *dev,
6588 struct drm_display_mode *mode)
6589{
6590 struct drm_i915_private *dev_priv = dev->dev_private;
6591 struct drm_i915_gem_object *obj;
6592 struct drm_framebuffer *fb;
6593
6594 if (dev_priv->fbdev == NULL)
6595 return NULL;
6596
6597 obj = dev_priv->fbdev->ifb.obj;
6598 if (obj == NULL)
6599 return NULL;
6600
6601 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006602 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6603 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006604 return NULL;
6605
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006606 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006607 return NULL;
6608
6609 return fb;
6610}
6611
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006612bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006613 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006614 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006615{
6616 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006617 struct intel_encoder *intel_encoder =
6618 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006619 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006620 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006621 struct drm_crtc *crtc = NULL;
6622 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006623 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006624 int i = -1;
6625
Chris Wilsond2dff872011-04-19 08:36:26 +01006626 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6627 connector->base.id, drm_get_connector_name(connector),
6628 encoder->base.id, drm_get_encoder_name(encoder));
6629
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 /*
6631 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006632 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006633 * - if the connector already has an assigned crtc, use it (but make
6634 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006635 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 * - try to find the first unused crtc that can drive this connector,
6637 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006638 */
6639
6640 /* See if we already have a CRTC for this connector */
6641 if (encoder->crtc) {
6642 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006643
Daniel Vetter7b240562012-12-12 00:35:33 +01006644 mutex_lock(&crtc->mutex);
6645
Daniel Vetter24218aa2012-08-12 19:27:11 +02006646 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006647 old->load_detect_temp = false;
6648
6649 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006650 if (connector->dpms != DRM_MODE_DPMS_ON)
6651 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006652
Chris Wilson71731882011-04-19 23:10:58 +01006653 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006654 }
6655
6656 /* Find an unused one (if possible) */
6657 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6658 i++;
6659 if (!(encoder->possible_crtcs & (1 << i)))
6660 continue;
6661 if (!possible_crtc->enabled) {
6662 crtc = possible_crtc;
6663 break;
6664 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006665 }
6666
6667 /*
6668 * If we didn't find an unused CRTC, don't use any.
6669 */
6670 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006671 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6672 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006673 }
6674
Daniel Vetter7b240562012-12-12 00:35:33 +01006675 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006676 intel_encoder->new_crtc = to_intel_crtc(crtc);
6677 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006678
6679 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006680 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006681 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006682 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006683
Chris Wilson64927112011-04-20 07:25:26 +01006684 if (!mode)
6685 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006686
Chris Wilsond2dff872011-04-19 08:36:26 +01006687 /* We need a framebuffer large enough to accommodate all accesses
6688 * that the plane may generate whilst we perform load detection.
6689 * We can not rely on the fbcon either being present (we get called
6690 * during its initialisation to detect all boot displays, or it may
6691 * not even exist) or that it is large enough to satisfy the
6692 * requested mode.
6693 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006694 fb = mode_fits_in_fbdev(dev, mode);
6695 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006696 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006697 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6698 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006699 } else
6700 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006701 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006702 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006703 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006704 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006705 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006706
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006707 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006708 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006709 if (old->release_fb)
6710 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006711 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006712 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006713 }
Chris Wilson71731882011-04-19 23:10:58 +01006714
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006716 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006717 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006718}
6719
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006720void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006721 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006722{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006723 struct intel_encoder *intel_encoder =
6724 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006725 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006726 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727
Chris Wilsond2dff872011-04-19 08:36:26 +01006728 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6729 connector->base.id, drm_get_connector_name(connector),
6730 encoder->base.id, drm_get_encoder_name(encoder));
6731
Chris Wilson8261b192011-04-19 23:18:09 +01006732 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006733 to_intel_connector(connector)->new_encoder = NULL;
6734 intel_encoder->new_crtc = NULL;
6735 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006736
Daniel Vetter36206362012-12-10 20:42:17 +01006737 if (old->release_fb) {
6738 drm_framebuffer_unregister_private(old->release_fb);
6739 drm_framebuffer_unreference(old->release_fb);
6740 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006741
Daniel Vetter67c96402013-01-23 16:25:09 +00006742 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006743 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 }
6745
Eric Anholtc751ce42010-03-25 11:48:48 -07006746 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006747 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6748 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006749
6750 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006751}
6752
6753/* Returns the clock of the currently programmed mode of the given pipe. */
6754static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6755{
6756 struct drm_i915_private *dev_priv = dev->dev_private;
6757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6758 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006759 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 u32 fp;
6761 intel_clock_t clock;
6762
6763 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006764 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006766 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006767
6768 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006769 if (IS_PINEVIEW(dev)) {
6770 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6771 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006772 } else {
6773 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6774 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6775 }
6776
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006777 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006778 if (IS_PINEVIEW(dev))
6779 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6780 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006781 else
6782 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006783 DPLL_FPA01_P1_POST_DIV_SHIFT);
6784
6785 switch (dpll & DPLL_MODE_MASK) {
6786 case DPLLB_MODE_DAC_SERIAL:
6787 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6788 5 : 10;
6789 break;
6790 case DPLLB_MODE_LVDS:
6791 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6792 7 : 14;
6793 break;
6794 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006795 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6797 return 0;
6798 }
6799
6800 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006801 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006802 } else {
6803 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6804
6805 if (is_lvds) {
6806 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6807 DPLL_FPA01_P1_POST_DIV_SHIFT);
6808 clock.p2 = 14;
6809
6810 if ((dpll & PLL_REF_INPUT_MASK) ==
6811 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6812 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006813 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 } else
Shaohua Li21778322009-02-23 15:19:16 +08006815 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 } else {
6817 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6818 clock.p1 = 2;
6819 else {
6820 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6821 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6822 }
6823 if (dpll & PLL_P2_DIVIDE_BY_4)
6824 clock.p2 = 4;
6825 else
6826 clock.p2 = 2;
6827
Shaohua Li21778322009-02-23 15:19:16 +08006828 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 }
6830 }
6831
6832 /* XXX: It would be nice to validate the clocks, but we can't reuse
6833 * i830PllIsValid() because it relies on the xf86_config connector
6834 * configuration being accurate, which it isn't necessarily.
6835 */
6836
6837 return clock.dot;
6838}
6839
6840/** Returns the currently programmed mode of the given pipe. */
6841struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6842 struct drm_crtc *crtc)
6843{
Jesse Barnes548f2452011-02-17 10:40:53 -08006844 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006846 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006847 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006848 int htot = I915_READ(HTOTAL(cpu_transcoder));
6849 int hsync = I915_READ(HSYNC(cpu_transcoder));
6850 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6851 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006852
6853 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6854 if (!mode)
6855 return NULL;
6856
6857 mode->clock = intel_crtc_clock_get(dev, crtc);
6858 mode->hdisplay = (htot & 0xffff) + 1;
6859 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6860 mode->hsync_start = (hsync & 0xffff) + 1;
6861 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6862 mode->vdisplay = (vtot & 0xffff) + 1;
6863 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6864 mode->vsync_start = (vsync & 0xffff) + 1;
6865 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6866
6867 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006868
6869 return mode;
6870}
6871
Daniel Vetter3dec0092010-08-20 21:40:52 +02006872static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006873{
6874 struct drm_device *dev = crtc->dev;
6875 drm_i915_private_t *dev_priv = dev->dev_private;
6876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6877 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006878 int dpll_reg = DPLL(pipe);
6879 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006880
Eric Anholtbad720f2009-10-22 16:11:14 -07006881 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006882 return;
6883
6884 if (!dev_priv->lvds_downclock_avail)
6885 return;
6886
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006887 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006888 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006889 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006890
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006891 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006892
6893 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6894 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006895 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006896
Jesse Barnes652c3932009-08-17 13:31:43 -07006897 dpll = I915_READ(dpll_reg);
6898 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006899 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006900 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006901}
6902
6903static void intel_decrease_pllclock(struct drm_crtc *crtc)
6904{
6905 struct drm_device *dev = crtc->dev;
6906 drm_i915_private_t *dev_priv = dev->dev_private;
6907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006908
Eric Anholtbad720f2009-10-22 16:11:14 -07006909 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006910 return;
6911
6912 if (!dev_priv->lvds_downclock_avail)
6913 return;
6914
6915 /*
6916 * Since this is called by a timer, we should never get here in
6917 * the manual case.
6918 */
6919 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006920 int pipe = intel_crtc->pipe;
6921 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006922 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006923
Zhao Yakui44d98a62009-10-09 11:39:40 +08006924 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006925
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006926 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006927
Chris Wilson074b5e12012-05-02 12:07:06 +01006928 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006929 dpll |= DISPLAY_RATE_SELECT_FPA1;
6930 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006931 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006932 dpll = I915_READ(dpll_reg);
6933 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006934 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006935 }
6936
6937}
6938
Chris Wilsonf047e392012-07-21 12:31:41 +01006939void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006940{
Chris Wilsonf047e392012-07-21 12:31:41 +01006941 i915_update_gfx_val(dev->dev_private);
6942}
6943
6944void intel_mark_idle(struct drm_device *dev)
6945{
Chris Wilson725a5b52013-01-08 11:02:57 +00006946 struct drm_crtc *crtc;
6947
6948 if (!i915_powersave)
6949 return;
6950
6951 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6952 if (!crtc->fb)
6953 continue;
6954
6955 intel_decrease_pllclock(crtc);
6956 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006957}
6958
6959void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6960{
6961 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006962 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006963
6964 if (!i915_powersave)
6965 return;
6966
Jesse Barnes652c3932009-08-17 13:31:43 -07006967 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006968 if (!crtc->fb)
6969 continue;
6970
Chris Wilsonf047e392012-07-21 12:31:41 +01006971 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6972 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006973 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006974}
6975
Jesse Barnes79e53942008-11-07 14:24:08 -08006976static void intel_crtc_destroy(struct drm_crtc *crtc)
6977{
6978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006979 struct drm_device *dev = crtc->dev;
6980 struct intel_unpin_work *work;
6981 unsigned long flags;
6982
6983 spin_lock_irqsave(&dev->event_lock, flags);
6984 work = intel_crtc->unpin_work;
6985 intel_crtc->unpin_work = NULL;
6986 spin_unlock_irqrestore(&dev->event_lock, flags);
6987
6988 if (work) {
6989 cancel_work_sync(&work->work);
6990 kfree(work);
6991 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006992
6993 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006994
Jesse Barnes79e53942008-11-07 14:24:08 -08006995 kfree(intel_crtc);
6996}
6997
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006998static void intel_unpin_work_fn(struct work_struct *__work)
6999{
7000 struct intel_unpin_work *work =
7001 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007002 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007003
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007004 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007005 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007006 drm_gem_object_unreference(&work->pending_flip_obj->base);
7007 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007008
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007009 intel_update_fbc(dev);
7010 mutex_unlock(&dev->struct_mutex);
7011
7012 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7013 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7014
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007015 kfree(work);
7016}
7017
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007018static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007019 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007020{
7021 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7023 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007024 unsigned long flags;
7025
7026 /* Ignore early vblank irqs */
7027 if (intel_crtc == NULL)
7028 return;
7029
7030 spin_lock_irqsave(&dev->event_lock, flags);
7031 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007032
7033 /* Ensure we don't miss a work->pending update ... */
7034 smp_rmb();
7035
7036 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007037 spin_unlock_irqrestore(&dev->event_lock, flags);
7038 return;
7039 }
7040
Chris Wilsone7d841c2012-12-03 11:36:30 +00007041 /* and that the unpin work is consistent wrt ->pending. */
7042 smp_rmb();
7043
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007044 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007045
Rob Clark45a066e2012-10-08 14:50:40 -05007046 if (work->event)
7047 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007048
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007049 drm_vblank_put(dev, intel_crtc->pipe);
7050
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007051 spin_unlock_irqrestore(&dev->event_lock, flags);
7052
Daniel Vetter2c10d572012-12-20 21:24:07 +01007053 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007054
7055 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007056
7057 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007058}
7059
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007060void intel_finish_page_flip(struct drm_device *dev, int pipe)
7061{
7062 drm_i915_private_t *dev_priv = dev->dev_private;
7063 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7064
Mario Kleiner49b14a52010-12-09 07:00:07 +01007065 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007066}
7067
7068void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7069{
7070 drm_i915_private_t *dev_priv = dev->dev_private;
7071 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7072
Mario Kleiner49b14a52010-12-09 07:00:07 +01007073 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007074}
7075
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007076void intel_prepare_page_flip(struct drm_device *dev, int plane)
7077{
7078 drm_i915_private_t *dev_priv = dev->dev_private;
7079 struct intel_crtc *intel_crtc =
7080 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7081 unsigned long flags;
7082
Chris Wilsone7d841c2012-12-03 11:36:30 +00007083 /* NB: An MMIO update of the plane base pointer will also
7084 * generate a page-flip completion irq, i.e. every modeset
7085 * is also accompanied by a spurious intel_prepare_page_flip().
7086 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007087 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007088 if (intel_crtc->unpin_work)
7089 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007090 spin_unlock_irqrestore(&dev->event_lock, flags);
7091}
7092
Chris Wilsone7d841c2012-12-03 11:36:30 +00007093inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7094{
7095 /* Ensure that the work item is consistent when activating it ... */
7096 smp_wmb();
7097 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7098 /* and that it is marked active as soon as the irq could fire. */
7099 smp_wmb();
7100}
7101
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007102static int intel_gen2_queue_flip(struct drm_device *dev,
7103 struct drm_crtc *crtc,
7104 struct drm_framebuffer *fb,
7105 struct drm_i915_gem_object *obj)
7106{
7107 struct drm_i915_private *dev_priv = dev->dev_private;
7108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007109 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007110 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007111 int ret;
7112
Daniel Vetter6d90c952012-04-26 23:28:05 +02007113 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007114 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007115 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007116
Daniel Vetter6d90c952012-04-26 23:28:05 +02007117 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007118 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007119 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007120
7121 /* Can't queue multiple flips, so wait for the previous
7122 * one to finish before executing the next.
7123 */
7124 if (intel_crtc->plane)
7125 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7126 else
7127 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007128 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7129 intel_ring_emit(ring, MI_NOOP);
7130 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7131 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7132 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007133 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007134 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007135
7136 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007137 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007138 return 0;
7139
7140err_unpin:
7141 intel_unpin_fb_obj(obj);
7142err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007143 return ret;
7144}
7145
7146static int intel_gen3_queue_flip(struct drm_device *dev,
7147 struct drm_crtc *crtc,
7148 struct drm_framebuffer *fb,
7149 struct drm_i915_gem_object *obj)
7150{
7151 struct drm_i915_private *dev_priv = dev->dev_private;
7152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007154 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155 int ret;
7156
Daniel Vetter6d90c952012-04-26 23:28:05 +02007157 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007159 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160
Daniel Vetter6d90c952012-04-26 23:28:05 +02007161 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007163 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164
7165 if (intel_crtc->plane)
7166 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7167 else
7168 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007169 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7170 intel_ring_emit(ring, MI_NOOP);
7171 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7172 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7173 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007174 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007175 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007176
Chris Wilsone7d841c2012-12-03 11:36:30 +00007177 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007178 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007179 return 0;
7180
7181err_unpin:
7182 intel_unpin_fb_obj(obj);
7183err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007184 return ret;
7185}
7186
7187static int intel_gen4_queue_flip(struct drm_device *dev,
7188 struct drm_crtc *crtc,
7189 struct drm_framebuffer *fb,
7190 struct drm_i915_gem_object *obj)
7191{
7192 struct drm_i915_private *dev_priv = dev->dev_private;
7193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7194 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007195 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007196 int ret;
7197
Daniel Vetter6d90c952012-04-26 23:28:05 +02007198 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007200 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007201
Daniel Vetter6d90c952012-04-26 23:28:05 +02007202 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007203 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007204 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007205
7206 /* i965+ uses the linear or tiled offsets from the
7207 * Display Registers (which do not change across a page-flip)
7208 * so we need only reprogram the base address.
7209 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007210 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7211 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7212 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007213 intel_ring_emit(ring,
7214 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7215 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007216
7217 /* XXX Enabling the panel-fitter across page-flip is so far
7218 * untested on non-native modes, so ignore it for now.
7219 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7220 */
7221 pf = 0;
7222 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007223 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007224
7225 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007226 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007227 return 0;
7228
7229err_unpin:
7230 intel_unpin_fb_obj(obj);
7231err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007232 return ret;
7233}
7234
7235static int intel_gen6_queue_flip(struct drm_device *dev,
7236 struct drm_crtc *crtc,
7237 struct drm_framebuffer *fb,
7238 struct drm_i915_gem_object *obj)
7239{
7240 struct drm_i915_private *dev_priv = dev->dev_private;
7241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007242 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243 uint32_t pf, pipesrc;
7244 int ret;
7245
Daniel Vetter6d90c952012-04-26 23:28:05 +02007246 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007248 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007252 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007253
Daniel Vetter6d90c952012-04-26 23:28:05 +02007254 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7255 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7256 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007257 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258
Chris Wilson99d9acd2012-04-17 20:37:00 +01007259 /* Contrary to the suggestions in the documentation,
7260 * "Enable Panel Fitter" does not seem to be required when page
7261 * flipping with a non-native mode, and worse causes a normal
7262 * modeset to fail.
7263 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7264 */
7265 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007267 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007268
7269 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007271 return 0;
7272
7273err_unpin:
7274 intel_unpin_fb_obj(obj);
7275err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276 return ret;
7277}
7278
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007279/*
7280 * On gen7 we currently use the blit ring because (in early silicon at least)
7281 * the render ring doesn't give us interrpts for page flip completion, which
7282 * means clients will hang after the first flip is queued. Fortunately the
7283 * blit ring generates interrupts properly, so use it instead.
7284 */
7285static int intel_gen7_queue_flip(struct drm_device *dev,
7286 struct drm_crtc *crtc,
7287 struct drm_framebuffer *fb,
7288 struct drm_i915_gem_object *obj)
7289{
7290 struct drm_i915_private *dev_priv = dev->dev_private;
7291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7292 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007293 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007294 int ret;
7295
7296 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7297 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007298 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007299
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007300 switch(intel_crtc->plane) {
7301 case PLANE_A:
7302 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7303 break;
7304 case PLANE_B:
7305 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7306 break;
7307 case PLANE_C:
7308 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7309 break;
7310 default:
7311 WARN_ONCE(1, "unknown plane in flip command\n");
7312 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007313 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007314 }
7315
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007316 ret = intel_ring_begin(ring, 4);
7317 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007318 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007319
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007320 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007321 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007322 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007323 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007324
7325 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007326 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007327 return 0;
7328
7329err_unpin:
7330 intel_unpin_fb_obj(obj);
7331err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007332 return ret;
7333}
7334
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335static int intel_default_queue_flip(struct drm_device *dev,
7336 struct drm_crtc *crtc,
7337 struct drm_framebuffer *fb,
7338 struct drm_i915_gem_object *obj)
7339{
7340 return -ENODEV;
7341}
7342
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007343static int intel_crtc_page_flip(struct drm_crtc *crtc,
7344 struct drm_framebuffer *fb,
7345 struct drm_pending_vblank_event *event)
7346{
7347 struct drm_device *dev = crtc->dev;
7348 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007349 struct drm_framebuffer *old_fb = crtc->fb;
7350 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7352 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007353 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007354 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007355
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007356 /* Can't change pixel format via MI display flips. */
7357 if (fb->pixel_format != crtc->fb->pixel_format)
7358 return -EINVAL;
7359
7360 /*
7361 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7362 * Note that pitch changes could also affect these register.
7363 */
7364 if (INTEL_INFO(dev)->gen > 3 &&
7365 (fb->offsets[0] != crtc->fb->offsets[0] ||
7366 fb->pitches[0] != crtc->fb->pitches[0]))
7367 return -EINVAL;
7368
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007369 work = kzalloc(sizeof *work, GFP_KERNEL);
7370 if (work == NULL)
7371 return -ENOMEM;
7372
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007373 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007374 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007375 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007376 INIT_WORK(&work->work, intel_unpin_work_fn);
7377
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007378 ret = drm_vblank_get(dev, intel_crtc->pipe);
7379 if (ret)
7380 goto free_work;
7381
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007382 /* We borrow the event spin lock for protecting unpin_work */
7383 spin_lock_irqsave(&dev->event_lock, flags);
7384 if (intel_crtc->unpin_work) {
7385 spin_unlock_irqrestore(&dev->event_lock, flags);
7386 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007387 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007388
7389 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007390 return -EBUSY;
7391 }
7392 intel_crtc->unpin_work = work;
7393 spin_unlock_irqrestore(&dev->event_lock, flags);
7394
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007395 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7396 flush_workqueue(dev_priv->wq);
7397
Chris Wilson79158102012-05-23 11:13:58 +01007398 ret = i915_mutex_lock_interruptible(dev);
7399 if (ret)
7400 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007401
Jesse Barnes75dfca82010-02-10 15:09:44 -08007402 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007403 drm_gem_object_reference(&work->old_fb_obj->base);
7404 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007405
7406 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007407
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007408 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007409
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007410 work->enable_stall_check = true;
7411
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007412 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007413 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007414
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007415 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7416 if (ret)
7417 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007418
Chris Wilson7782de32011-07-08 12:22:41 +01007419 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007420 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007421 mutex_unlock(&dev->struct_mutex);
7422
Jesse Barnese5510fa2010-07-01 16:48:37 -07007423 trace_i915_flip_request(intel_crtc->plane, obj);
7424
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007425 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007426
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007427cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007428 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007429 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007430 drm_gem_object_unreference(&work->old_fb_obj->base);
7431 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007432 mutex_unlock(&dev->struct_mutex);
7433
Chris Wilson79158102012-05-23 11:13:58 +01007434cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007435 spin_lock_irqsave(&dev->event_lock, flags);
7436 intel_crtc->unpin_work = NULL;
7437 spin_unlock_irqrestore(&dev->event_lock, flags);
7438
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007439 drm_vblank_put(dev, intel_crtc->pipe);
7440free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007441 kfree(work);
7442
7443 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007444}
7445
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007446static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007447 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7448 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007449};
7450
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007451bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7452{
7453 struct intel_encoder *other_encoder;
7454 struct drm_crtc *crtc = &encoder->new_crtc->base;
7455
7456 if (WARN_ON(!crtc))
7457 return false;
7458
7459 list_for_each_entry(other_encoder,
7460 &crtc->dev->mode_config.encoder_list,
7461 base.head) {
7462
7463 if (&other_encoder->new_crtc->base != crtc ||
7464 encoder == other_encoder)
7465 continue;
7466 else
7467 return true;
7468 }
7469
7470 return false;
7471}
7472
Daniel Vetter50f56112012-07-02 09:35:43 +02007473static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7474 struct drm_crtc *crtc)
7475{
7476 struct drm_device *dev;
7477 struct drm_crtc *tmp;
7478 int crtc_mask = 1;
7479
7480 WARN(!crtc, "checking null crtc?\n");
7481
7482 dev = crtc->dev;
7483
7484 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7485 if (tmp == crtc)
7486 break;
7487 crtc_mask <<= 1;
7488 }
7489
7490 if (encoder->possible_crtcs & crtc_mask)
7491 return true;
7492 return false;
7493}
7494
Daniel Vetter9a935852012-07-05 22:34:27 +02007495/**
7496 * intel_modeset_update_staged_output_state
7497 *
7498 * Updates the staged output configuration state, e.g. after we've read out the
7499 * current hw state.
7500 */
7501static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7502{
7503 struct intel_encoder *encoder;
7504 struct intel_connector *connector;
7505
7506 list_for_each_entry(connector, &dev->mode_config.connector_list,
7507 base.head) {
7508 connector->new_encoder =
7509 to_intel_encoder(connector->base.encoder);
7510 }
7511
7512 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7513 base.head) {
7514 encoder->new_crtc =
7515 to_intel_crtc(encoder->base.crtc);
7516 }
7517}
7518
7519/**
7520 * intel_modeset_commit_output_state
7521 *
7522 * This function copies the stage display pipe configuration to the real one.
7523 */
7524static void intel_modeset_commit_output_state(struct drm_device *dev)
7525{
7526 struct intel_encoder *encoder;
7527 struct intel_connector *connector;
7528
7529 list_for_each_entry(connector, &dev->mode_config.connector_list,
7530 base.head) {
7531 connector->base.encoder = &connector->new_encoder->base;
7532 }
7533
7534 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7535 base.head) {
7536 encoder->base.crtc = &encoder->new_crtc->base;
7537 }
7538}
7539
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007540static int
7541pipe_config_set_bpp(struct drm_crtc *crtc,
7542 struct drm_framebuffer *fb,
7543 struct intel_crtc_config *pipe_config)
7544{
7545 struct drm_device *dev = crtc->dev;
7546 struct drm_connector *connector;
7547 int bpp;
7548
Daniel Vetterd42264b2013-03-28 16:38:08 +01007549 switch (fb->pixel_format) {
7550 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007551 bpp = 8*3; /* since we go through a colormap */
7552 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007553 case DRM_FORMAT_XRGB1555:
7554 case DRM_FORMAT_ARGB1555:
7555 /* checked in intel_framebuffer_init already */
7556 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7557 return -EINVAL;
7558 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007559 bpp = 6*3; /* min is 18bpp */
7560 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007561 case DRM_FORMAT_XBGR8888:
7562 case DRM_FORMAT_ABGR8888:
7563 /* checked in intel_framebuffer_init already */
7564 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7565 return -EINVAL;
7566 case DRM_FORMAT_XRGB8888:
7567 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007568 bpp = 8*3;
7569 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007570 case DRM_FORMAT_XRGB2101010:
7571 case DRM_FORMAT_ARGB2101010:
7572 case DRM_FORMAT_XBGR2101010:
7573 case DRM_FORMAT_ABGR2101010:
7574 /* checked in intel_framebuffer_init already */
7575 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007576 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007577 bpp = 10*3;
7578 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007579 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007580 default:
7581 DRM_DEBUG_KMS("unsupported depth\n");
7582 return -EINVAL;
7583 }
7584
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007585 pipe_config->pipe_bpp = bpp;
7586
7587 /* Clamp display bpp to EDID value */
7588 list_for_each_entry(connector, &dev->mode_config.connector_list,
7589 head) {
7590 if (connector->encoder && connector->encoder->crtc != crtc)
7591 continue;
7592
7593 /* Don't use an invalid EDID bpc value */
7594 if (connector->display_info.bpc &&
7595 connector->display_info.bpc * 3 < bpp) {
7596 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7597 bpp, connector->display_info.bpc*3);
7598 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7599 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007600
7601 /* Clamp bpp to 8 on screens without EDID 1.4 */
7602 if (connector->display_info.bpc == 0 && bpp > 24) {
7603 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7604 bpp);
7605 pipe_config->pipe_bpp = 24;
7606 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007607 }
7608
7609 return bpp;
7610}
7611
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007612static struct intel_crtc_config *
7613intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007614 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007615 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007616{
7617 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007618 struct drm_encoder_helper_funcs *encoder_funcs;
7619 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007620 struct intel_crtc_config *pipe_config;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007621 int plane_bpp;
Daniel Vetter7758a112012-07-08 19:40:39 +02007622
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007623 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7624 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007625 return ERR_PTR(-ENOMEM);
7626
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007627 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7628 drm_mode_copy(&pipe_config->requested_mode, mode);
7629
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007630 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7631 if (plane_bpp < 0)
7632 goto fail;
7633
Daniel Vetter7758a112012-07-08 19:40:39 +02007634 /* Pass our mode to the connectors and the CRTC to give them a chance to
7635 * adjust it according to limitations or connector properties, and also
7636 * a chance to reject the mode entirely.
7637 */
7638 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7639 base.head) {
7640
7641 if (&encoder->new_crtc->base != crtc)
7642 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007643
7644 if (encoder->compute_config) {
7645 if (!(encoder->compute_config(encoder, pipe_config))) {
7646 DRM_DEBUG_KMS("Encoder config failure\n");
7647 goto fail;
7648 }
7649
7650 continue;
7651 }
7652
Daniel Vetter7758a112012-07-08 19:40:39 +02007653 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007654 if (!(encoder_funcs->mode_fixup(&encoder->base,
7655 &pipe_config->requested_mode,
7656 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007657 DRM_DEBUG_KMS("Encoder fixup failed\n");
7658 goto fail;
7659 }
7660 }
7661
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007662 if (!(intel_crtc_compute_config(crtc, pipe_config))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007663 DRM_DEBUG_KMS("CRTC fixup failed\n");
7664 goto fail;
7665 }
7666 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7667
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007668 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7669 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7670 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7671
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007672 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007673fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007674 kfree(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +02007675 return ERR_PTR(-EINVAL);
7676}
7677
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007678/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7679 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7680static void
7681intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7682 unsigned *prepare_pipes, unsigned *disable_pipes)
7683{
7684 struct intel_crtc *intel_crtc;
7685 struct drm_device *dev = crtc->dev;
7686 struct intel_encoder *encoder;
7687 struct intel_connector *connector;
7688 struct drm_crtc *tmp_crtc;
7689
7690 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7691
7692 /* Check which crtcs have changed outputs connected to them, these need
7693 * to be part of the prepare_pipes mask. We don't (yet) support global
7694 * modeset across multiple crtcs, so modeset_pipes will only have one
7695 * bit set at most. */
7696 list_for_each_entry(connector, &dev->mode_config.connector_list,
7697 base.head) {
7698 if (connector->base.encoder == &connector->new_encoder->base)
7699 continue;
7700
7701 if (connector->base.encoder) {
7702 tmp_crtc = connector->base.encoder->crtc;
7703
7704 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7705 }
7706
7707 if (connector->new_encoder)
7708 *prepare_pipes |=
7709 1 << connector->new_encoder->new_crtc->pipe;
7710 }
7711
7712 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7713 base.head) {
7714 if (encoder->base.crtc == &encoder->new_crtc->base)
7715 continue;
7716
7717 if (encoder->base.crtc) {
7718 tmp_crtc = encoder->base.crtc;
7719
7720 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7721 }
7722
7723 if (encoder->new_crtc)
7724 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7725 }
7726
7727 /* Check for any pipes that will be fully disabled ... */
7728 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7729 base.head) {
7730 bool used = false;
7731
7732 /* Don't try to disable disabled crtcs. */
7733 if (!intel_crtc->base.enabled)
7734 continue;
7735
7736 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7737 base.head) {
7738 if (encoder->new_crtc == intel_crtc)
7739 used = true;
7740 }
7741
7742 if (!used)
7743 *disable_pipes |= 1 << intel_crtc->pipe;
7744 }
7745
7746
7747 /* set_mode is also used to update properties on life display pipes. */
7748 intel_crtc = to_intel_crtc(crtc);
7749 if (crtc->enabled)
7750 *prepare_pipes |= 1 << intel_crtc->pipe;
7751
Daniel Vetterb6c51642013-04-12 18:48:43 +02007752 /*
7753 * For simplicity do a full modeset on any pipe where the output routing
7754 * changed. We could be more clever, but that would require us to be
7755 * more careful with calling the relevant encoder->mode_set functions.
7756 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007757 if (*prepare_pipes)
7758 *modeset_pipes = *prepare_pipes;
7759
7760 /* ... and mask these out. */
7761 *modeset_pipes &= ~(*disable_pipes);
7762 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007763
7764 /*
7765 * HACK: We don't (yet) fully support global modesets. intel_set_config
7766 * obies this rule, but the modeset restore mode of
7767 * intel_modeset_setup_hw_state does not.
7768 */
7769 *modeset_pipes &= 1 << intel_crtc->pipe;
7770 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007771
7772 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7773 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007774}
7775
Daniel Vetterea9d7582012-07-10 10:42:52 +02007776static bool intel_crtc_in_use(struct drm_crtc *crtc)
7777{
7778 struct drm_encoder *encoder;
7779 struct drm_device *dev = crtc->dev;
7780
7781 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7782 if (encoder->crtc == crtc)
7783 return true;
7784
7785 return false;
7786}
7787
7788static void
7789intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7790{
7791 struct intel_encoder *intel_encoder;
7792 struct intel_crtc *intel_crtc;
7793 struct drm_connector *connector;
7794
7795 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7796 base.head) {
7797 if (!intel_encoder->base.crtc)
7798 continue;
7799
7800 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7801
7802 if (prepare_pipes & (1 << intel_crtc->pipe))
7803 intel_encoder->connectors_active = false;
7804 }
7805
7806 intel_modeset_commit_output_state(dev);
7807
7808 /* Update computed state. */
7809 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7810 base.head) {
7811 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7812 }
7813
7814 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7815 if (!connector->encoder || !connector->encoder->crtc)
7816 continue;
7817
7818 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7819
7820 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007821 struct drm_property *dpms_property =
7822 dev->mode_config.dpms_property;
7823
Daniel Vetterea9d7582012-07-10 10:42:52 +02007824 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007825 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007826 dpms_property,
7827 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007828
7829 intel_encoder = to_intel_encoder(connector->encoder);
7830 intel_encoder->connectors_active = true;
7831 }
7832 }
7833
7834}
7835
Daniel Vetter25c5b262012-07-08 22:08:04 +02007836#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7837 list_for_each_entry((intel_crtc), \
7838 &(dev)->mode_config.crtc_list, \
7839 base.head) \
7840 if (mask & (1 <<(intel_crtc)->pipe)) \
7841
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007842static bool
7843intel_pipe_config_compare(struct intel_crtc_config *current_config,
7844 struct intel_crtc_config *pipe_config)
7845{
Daniel Vetter88adfff2013-03-28 10:42:01 +01007846 if (current_config->has_pch_encoder != pipe_config->has_pch_encoder) {
7847 DRM_ERROR("mismatch in has_pch_encoder "
7848 "(expected %i, found %i)\n",
7849 current_config->has_pch_encoder,
7850 pipe_config->has_pch_encoder);
7851 return false;
7852 }
7853
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007854 return true;
7855}
7856
Daniel Vetterb9805142012-08-31 17:37:33 +02007857void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007858intel_modeset_check_state(struct drm_device *dev)
7859{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007860 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007861 struct intel_crtc *crtc;
7862 struct intel_encoder *encoder;
7863 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007864 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007865
7866 list_for_each_entry(connector, &dev->mode_config.connector_list,
7867 base.head) {
7868 /* This also checks the encoder/connector hw state with the
7869 * ->get_hw_state callbacks. */
7870 intel_connector_check_state(connector);
7871
7872 WARN(&connector->new_encoder->base != connector->base.encoder,
7873 "connector's staged encoder doesn't match current encoder\n");
7874 }
7875
7876 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7877 base.head) {
7878 bool enabled = false;
7879 bool active = false;
7880 enum pipe pipe, tracked_pipe;
7881
7882 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7883 encoder->base.base.id,
7884 drm_get_encoder_name(&encoder->base));
7885
7886 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7887 "encoder's stage crtc doesn't match current crtc\n");
7888 WARN(encoder->connectors_active && !encoder->base.crtc,
7889 "encoder's active_connectors set, but no crtc\n");
7890
7891 list_for_each_entry(connector, &dev->mode_config.connector_list,
7892 base.head) {
7893 if (connector->base.encoder != &encoder->base)
7894 continue;
7895 enabled = true;
7896 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7897 active = true;
7898 }
7899 WARN(!!encoder->base.crtc != enabled,
7900 "encoder's enabled state mismatch "
7901 "(expected %i, found %i)\n",
7902 !!encoder->base.crtc, enabled);
7903 WARN(active && !encoder->base.crtc,
7904 "active encoder with no crtc\n");
7905
7906 WARN(encoder->connectors_active != active,
7907 "encoder's computed active state doesn't match tracked active state "
7908 "(expected %i, found %i)\n", active, encoder->connectors_active);
7909
7910 active = encoder->get_hw_state(encoder, &pipe);
7911 WARN(active != encoder->connectors_active,
7912 "encoder's hw state doesn't match sw tracking "
7913 "(expected %i, found %i)\n",
7914 encoder->connectors_active, active);
7915
7916 if (!encoder->base.crtc)
7917 continue;
7918
7919 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7920 WARN(active && pipe != tracked_pipe,
7921 "active encoder's pipe doesn't match"
7922 "(expected %i, found %i)\n",
7923 tracked_pipe, pipe);
7924
7925 }
7926
7927 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7928 base.head) {
7929 bool enabled = false;
7930 bool active = false;
7931
7932 DRM_DEBUG_KMS("[CRTC:%d]\n",
7933 crtc->base.base.id);
7934
7935 WARN(crtc->active && !crtc->base.enabled,
7936 "active crtc, but not enabled in sw tracking\n");
7937
7938 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7939 base.head) {
7940 if (encoder->base.crtc != &crtc->base)
7941 continue;
7942 enabled = true;
7943 if (encoder->connectors_active)
7944 active = true;
7945 }
7946 WARN(active != crtc->active,
7947 "crtc's computed active state doesn't match tracked active state "
7948 "(expected %i, found %i)\n", active, crtc->active);
7949 WARN(enabled != crtc->base.enabled,
7950 "crtc's computed enabled state doesn't match tracked enabled state "
7951 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7952
Daniel Vetter88adfff2013-03-28 10:42:01 +01007953 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007954 active = dev_priv->display.get_pipe_config(crtc,
7955 &pipe_config);
7956 WARN(crtc->active != active,
7957 "crtc active state doesn't match with hw state "
7958 "(expected %i, found %i)\n", crtc->active, active);
7959
7960 WARN(active &&
7961 !intel_pipe_config_compare(&crtc->config, &pipe_config),
7962 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007963 }
7964}
7965
Daniel Vetterf30da182013-04-11 20:22:50 +02007966static int __intel_set_mode(struct drm_crtc *crtc,
7967 struct drm_display_mode *mode,
7968 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007969{
7970 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007971 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007972 struct drm_display_mode *saved_mode, *saved_hwmode;
7973 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007974 struct intel_crtc *intel_crtc;
7975 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007976 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007977
Tim Gardner3ac18232012-12-07 07:54:26 -07007978 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007979 if (!saved_mode)
7980 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007981 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007982
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007983 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007984 &prepare_pipes, &disable_pipes);
7985
Tim Gardner3ac18232012-12-07 07:54:26 -07007986 *saved_hwmode = crtc->hwmode;
7987 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007988
Daniel Vetter25c5b262012-07-08 22:08:04 +02007989 /* Hack: Because we don't (yet) support global modeset on multiple
7990 * crtcs, we don't keep track of the new mode for more than one crtc.
7991 * Hence simply check whether any bit is set in modeset_pipes in all the
7992 * pieces of code that are not yet converted to deal with mutliple crtcs
7993 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007994 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007995 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007996 if (IS_ERR(pipe_config)) {
7997 ret = PTR_ERR(pipe_config);
7998 pipe_config = NULL;
7999
Tim Gardner3ac18232012-12-07 07:54:26 -07008000 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008001 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008002 }
8003
Daniel Vetter460da9162013-03-27 00:44:51 +01008004 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8005 intel_crtc_disable(&intel_crtc->base);
8006
Daniel Vetterea9d7582012-07-10 10:42:52 +02008007 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8008 if (intel_crtc->base.enabled)
8009 dev_priv->display.crtc_disable(&intel_crtc->base);
8010 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008011
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008012 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8013 * to set it here already despite that we pass it down the callchain.
8014 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008015 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008016 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008017 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008018 /* mode_set/enable/disable functions rely on a correct pipe
8019 * config. */
8020 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008021 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008022 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008023
Daniel Vetterea9d7582012-07-10 10:42:52 +02008024 /* Only after disabling all output pipelines that will be changed can we
8025 * update the the output configuration. */
8026 intel_modeset_update_state(dev, prepare_pipes);
8027
Daniel Vetter47fab732012-10-26 10:58:18 +02008028 if (dev_priv->display.modeset_global_resources)
8029 dev_priv->display.modeset_global_resources(dev);
8030
Daniel Vettera6778b32012-07-02 09:56:42 +02008031 /* Set up the DPLL and any encoders state that needs to adjust or depend
8032 * on the DPLL.
8033 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008034 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008035 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008036 x, y, fb);
8037 if (ret)
8038 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008039 }
8040
8041 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008042 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8043 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008044
Daniel Vetter25c5b262012-07-08 22:08:04 +02008045 if (modeset_pipes) {
8046 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008047 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008048
Daniel Vetter25c5b262012-07-08 22:08:04 +02008049 /* Calculate and store various constants which
8050 * are later needed by vblank and swap-completion
8051 * timestamping. They are derived from true hwmode.
8052 */
8053 drm_calc_timestamping_constants(crtc);
8054 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008055
8056 /* FIXME: add subpixel order */
8057done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008058 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008059 crtc->hwmode = *saved_hwmode;
8060 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008061 }
8062
Tim Gardner3ac18232012-12-07 07:54:26 -07008063out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008064 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008065 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008066 return ret;
8067}
8068
Daniel Vetterf30da182013-04-11 20:22:50 +02008069int intel_set_mode(struct drm_crtc *crtc,
8070 struct drm_display_mode *mode,
8071 int x, int y, struct drm_framebuffer *fb)
8072{
8073 int ret;
8074
8075 ret = __intel_set_mode(crtc, mode, x, y, fb);
8076
8077 if (ret == 0)
8078 intel_modeset_check_state(crtc->dev);
8079
8080 return ret;
8081}
8082
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008083void intel_crtc_restore_mode(struct drm_crtc *crtc)
8084{
8085 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8086}
8087
Daniel Vetter25c5b262012-07-08 22:08:04 +02008088#undef for_each_intel_crtc_masked
8089
Daniel Vetterd9e55602012-07-04 22:16:09 +02008090static void intel_set_config_free(struct intel_set_config *config)
8091{
8092 if (!config)
8093 return;
8094
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008095 kfree(config->save_connector_encoders);
8096 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008097 kfree(config);
8098}
8099
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008100static int intel_set_config_save_state(struct drm_device *dev,
8101 struct intel_set_config *config)
8102{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008103 struct drm_encoder *encoder;
8104 struct drm_connector *connector;
8105 int count;
8106
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008107 config->save_encoder_crtcs =
8108 kcalloc(dev->mode_config.num_encoder,
8109 sizeof(struct drm_crtc *), GFP_KERNEL);
8110 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008111 return -ENOMEM;
8112
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008113 config->save_connector_encoders =
8114 kcalloc(dev->mode_config.num_connector,
8115 sizeof(struct drm_encoder *), GFP_KERNEL);
8116 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008117 return -ENOMEM;
8118
8119 /* Copy data. Note that driver private data is not affected.
8120 * Should anything bad happen only the expected state is
8121 * restored, not the drivers personal bookkeeping.
8122 */
8123 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008124 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008125 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008126 }
8127
8128 count = 0;
8129 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008130 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008131 }
8132
8133 return 0;
8134}
8135
8136static void intel_set_config_restore_state(struct drm_device *dev,
8137 struct intel_set_config *config)
8138{
Daniel Vetter9a935852012-07-05 22:34:27 +02008139 struct intel_encoder *encoder;
8140 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008141 int count;
8142
8143 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008144 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8145 encoder->new_crtc =
8146 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008147 }
8148
8149 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008150 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8151 connector->new_encoder =
8152 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008153 }
8154}
8155
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008156static void
8157intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8158 struct intel_set_config *config)
8159{
8160
8161 /* We should be able to check here if the fb has the same properties
8162 * and then just flip_or_move it */
8163 if (set->crtc->fb != set->fb) {
8164 /* If we have no fb then treat it as a full mode set */
8165 if (set->crtc->fb == NULL) {
8166 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8167 config->mode_changed = true;
8168 } else if (set->fb == NULL) {
8169 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008170 } else if (set->fb->pixel_format !=
8171 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008172 config->mode_changed = true;
8173 } else
8174 config->fb_changed = true;
8175 }
8176
Daniel Vetter835c5872012-07-10 18:11:08 +02008177 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008178 config->fb_changed = true;
8179
8180 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8181 DRM_DEBUG_KMS("modes are different, full mode set\n");
8182 drm_mode_debug_printmodeline(&set->crtc->mode);
8183 drm_mode_debug_printmodeline(set->mode);
8184 config->mode_changed = true;
8185 }
8186}
8187
Daniel Vetter2e431052012-07-04 22:42:15 +02008188static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008189intel_modeset_stage_output_state(struct drm_device *dev,
8190 struct drm_mode_set *set,
8191 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008192{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008193 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008194 struct intel_connector *connector;
8195 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008196 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008197
Damien Lespiau9abdda72013-02-13 13:29:23 +00008198 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008199 * of connectors. For paranoia, double-check this. */
8200 WARN_ON(!set->fb && (set->num_connectors != 0));
8201 WARN_ON(set->fb && (set->num_connectors == 0));
8202
Daniel Vetter50f56112012-07-02 09:35:43 +02008203 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008204 list_for_each_entry(connector, &dev->mode_config.connector_list,
8205 base.head) {
8206 /* Otherwise traverse passed in connector list and get encoders
8207 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008208 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008209 if (set->connectors[ro] == &connector->base) {
8210 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008211 break;
8212 }
8213 }
8214
Daniel Vetter9a935852012-07-05 22:34:27 +02008215 /* If we disable the crtc, disable all its connectors. Also, if
8216 * the connector is on the changing crtc but not on the new
8217 * connector list, disable it. */
8218 if ((!set->fb || ro == set->num_connectors) &&
8219 connector->base.encoder &&
8220 connector->base.encoder->crtc == set->crtc) {
8221 connector->new_encoder = NULL;
8222
8223 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8224 connector->base.base.id,
8225 drm_get_connector_name(&connector->base));
8226 }
8227
8228
8229 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008230 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008231 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008232 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008233 }
8234 /* connector->new_encoder is now updated for all connectors. */
8235
8236 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008237 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008238 list_for_each_entry(connector, &dev->mode_config.connector_list,
8239 base.head) {
8240 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008241 continue;
8242
Daniel Vetter9a935852012-07-05 22:34:27 +02008243 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008244
8245 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008246 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008247 new_crtc = set->crtc;
8248 }
8249
8250 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008251 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8252 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008253 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008254 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008255 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8256
8257 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8258 connector->base.base.id,
8259 drm_get_connector_name(&connector->base),
8260 new_crtc->base.id);
8261 }
8262
8263 /* Check for any encoders that needs to be disabled. */
8264 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8265 base.head) {
8266 list_for_each_entry(connector,
8267 &dev->mode_config.connector_list,
8268 base.head) {
8269 if (connector->new_encoder == encoder) {
8270 WARN_ON(!connector->new_encoder->new_crtc);
8271
8272 goto next_encoder;
8273 }
8274 }
8275 encoder->new_crtc = NULL;
8276next_encoder:
8277 /* Only now check for crtc changes so we don't miss encoders
8278 * that will be disabled. */
8279 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008280 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008281 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008282 }
8283 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008284 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008285
Daniel Vetter2e431052012-07-04 22:42:15 +02008286 return 0;
8287}
8288
8289static int intel_crtc_set_config(struct drm_mode_set *set)
8290{
8291 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008292 struct drm_mode_set save_set;
8293 struct intel_set_config *config;
8294 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008295
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008296 BUG_ON(!set);
8297 BUG_ON(!set->crtc);
8298 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008299
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008300 /* Enforce sane interface api - has been abused by the fb helper. */
8301 BUG_ON(!set->mode && set->fb);
8302 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008303
Daniel Vetter2e431052012-07-04 22:42:15 +02008304 if (set->fb) {
8305 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8306 set->crtc->base.id, set->fb->base.id,
8307 (int)set->num_connectors, set->x, set->y);
8308 } else {
8309 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008310 }
8311
8312 dev = set->crtc->dev;
8313
8314 ret = -ENOMEM;
8315 config = kzalloc(sizeof(*config), GFP_KERNEL);
8316 if (!config)
8317 goto out_config;
8318
8319 ret = intel_set_config_save_state(dev, config);
8320 if (ret)
8321 goto out_config;
8322
8323 save_set.crtc = set->crtc;
8324 save_set.mode = &set->crtc->mode;
8325 save_set.x = set->crtc->x;
8326 save_set.y = set->crtc->y;
8327 save_set.fb = set->crtc->fb;
8328
8329 /* Compute whether we need a full modeset, only an fb base update or no
8330 * change at all. In the future we might also check whether only the
8331 * mode changed, e.g. for LVDS where we only change the panel fitter in
8332 * such cases. */
8333 intel_set_config_compute_mode_changes(set, config);
8334
Daniel Vetter9a935852012-07-05 22:34:27 +02008335 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008336 if (ret)
8337 goto fail;
8338
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008339 if (config->mode_changed) {
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008340 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008341 DRM_DEBUG_KMS("attempting to set mode from"
8342 " userspace\n");
8343 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008344 }
8345
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008346 ret = intel_set_mode(set->crtc, set->mode,
8347 set->x, set->y, set->fb);
8348 if (ret) {
8349 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8350 set->crtc->base.id, ret);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008351 goto fail;
8352 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008353 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008354 intel_crtc_wait_for_pending_flips(set->crtc);
8355
Daniel Vetter4f660f42012-07-02 09:47:37 +02008356 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008357 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008358 }
8359
Daniel Vetterd9e55602012-07-04 22:16:09 +02008360 intel_set_config_free(config);
8361
Daniel Vetter50f56112012-07-02 09:35:43 +02008362 return 0;
8363
8364fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008365 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008366
8367 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008368 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008369 intel_set_mode(save_set.crtc, save_set.mode,
8370 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008371 DRM_ERROR("failed to restore config after modeset failure\n");
8372
Daniel Vetterd9e55602012-07-04 22:16:09 +02008373out_config:
8374 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008375 return ret;
8376}
8377
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008378static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008379 .cursor_set = intel_crtc_cursor_set,
8380 .cursor_move = intel_crtc_cursor_move,
8381 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008382 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008383 .destroy = intel_crtc_destroy,
8384 .page_flip = intel_crtc_page_flip,
8385};
8386
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008387static void intel_cpu_pll_init(struct drm_device *dev)
8388{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008389 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008390 intel_ddi_pll_init(dev);
8391}
8392
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008393static void intel_pch_pll_init(struct drm_device *dev)
8394{
8395 drm_i915_private_t *dev_priv = dev->dev_private;
8396 int i;
8397
8398 if (dev_priv->num_pch_pll == 0) {
8399 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8400 return;
8401 }
8402
8403 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8404 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8405 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8406 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8407 }
8408}
8409
Hannes Ederb358d0a2008-12-18 21:18:47 +01008410static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008411{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008412 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 struct intel_crtc *intel_crtc;
8414 int i;
8415
8416 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8417 if (intel_crtc == NULL)
8418 return;
8419
8420 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8421
8422 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008423 for (i = 0; i < 256; i++) {
8424 intel_crtc->lut_r[i] = i;
8425 intel_crtc->lut_g[i] = i;
8426 intel_crtc->lut_b[i] = i;
8427 }
8428
Jesse Barnes80824002009-09-10 15:28:06 -07008429 /* Swap pipes & planes for FBC on pre-965 */
8430 intel_crtc->pipe = pipe;
8431 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008432 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008433 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008434 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008435 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008436 }
8437
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008438 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8439 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8440 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8441 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8442
Jesse Barnes79e53942008-11-07 14:24:08 -08008443 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008444}
8445
Carl Worth08d7b3d2009-04-29 14:43:54 -07008446int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008447 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008448{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008449 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008450 struct drm_mode_object *drmmode_obj;
8451 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008452
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008453 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8454 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008455
Daniel Vetterc05422d2009-08-11 16:05:30 +02008456 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8457 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008458
Daniel Vetterc05422d2009-08-11 16:05:30 +02008459 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008460 DRM_ERROR("no such CRTC id\n");
8461 return -EINVAL;
8462 }
8463
Daniel Vetterc05422d2009-08-11 16:05:30 +02008464 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8465 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008466
Daniel Vetterc05422d2009-08-11 16:05:30 +02008467 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008468}
8469
Daniel Vetter66a92782012-07-12 20:08:18 +02008470static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008471{
Daniel Vetter66a92782012-07-12 20:08:18 +02008472 struct drm_device *dev = encoder->base.dev;
8473 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008474 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008475 int entry = 0;
8476
Daniel Vetter66a92782012-07-12 20:08:18 +02008477 list_for_each_entry(source_encoder,
8478 &dev->mode_config.encoder_list, base.head) {
8479
8480 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008481 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008482
8483 /* Intel hw has only one MUX where enocoders could be cloned. */
8484 if (encoder->cloneable && source_encoder->cloneable)
8485 index_mask |= (1 << entry);
8486
Jesse Barnes79e53942008-11-07 14:24:08 -08008487 entry++;
8488 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008489
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 return index_mask;
8491}
8492
Chris Wilson4d302442010-12-14 19:21:29 +00008493static bool has_edp_a(struct drm_device *dev)
8494{
8495 struct drm_i915_private *dev_priv = dev->dev_private;
8496
8497 if (!IS_MOBILE(dev))
8498 return false;
8499
8500 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8501 return false;
8502
8503 if (IS_GEN5(dev) &&
8504 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8505 return false;
8506
8507 return true;
8508}
8509
Jesse Barnes79e53942008-11-07 14:24:08 -08008510static void intel_setup_outputs(struct drm_device *dev)
8511{
Eric Anholt725e30a2009-01-22 13:01:02 -08008512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008513 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008514 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008515 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008516
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008517 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008518 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8519 /* disable the panel fitter on everything but LVDS */
8520 I915_WRITE(PFIT_CONTROL, 0);
8521 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008522
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008523 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008524 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008525
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008526 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008527 int found;
8528
8529 /* Haswell uses DDI functions to detect digital outputs */
8530 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8531 /* DDI A only supports eDP */
8532 if (found)
8533 intel_ddi_init(dev, PORT_A);
8534
8535 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8536 * register */
8537 found = I915_READ(SFUSE_STRAP);
8538
8539 if (found & SFUSE_STRAP_DDIB_DETECTED)
8540 intel_ddi_init(dev, PORT_B);
8541 if (found & SFUSE_STRAP_DDIC_DETECTED)
8542 intel_ddi_init(dev, PORT_C);
8543 if (found & SFUSE_STRAP_DDID_DETECTED)
8544 intel_ddi_init(dev, PORT_D);
8545 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008546 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008547 dpd_is_edp = intel_dpd_is_edp(dev);
8548
8549 if (has_edp_a(dev))
8550 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008551
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008552 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008553 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008554 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008555 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008556 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008557 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008558 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008559 }
8560
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008561 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008562 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008563
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008564 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008565 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008566
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008567 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008568 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008569
Daniel Vetter270b3042012-10-27 15:52:05 +02008570 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008571 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008572 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308573 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008574 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8575 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308576
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008577 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008578 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8579 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008580 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8581 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008582 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008583 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008584 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008585
Paulo Zanonie2debe92013-02-18 19:00:27 -03008586 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008587 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008588 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008589 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8590 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008591 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008592 }
Ma Ling27185ae2009-08-24 13:50:23 +08008593
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008594 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8595 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008596 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008597 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008598 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008599
8600 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008601
Paulo Zanonie2debe92013-02-18 19:00:27 -03008602 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008603 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008604 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008605 }
Ma Ling27185ae2009-08-24 13:50:23 +08008606
Paulo Zanonie2debe92013-02-18 19:00:27 -03008607 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008608
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008609 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8610 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008611 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008612 }
8613 if (SUPPORTS_INTEGRATED_DP(dev)) {
8614 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008615 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008616 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008617 }
Ma Ling27185ae2009-08-24 13:50:23 +08008618
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008619 if (SUPPORTS_INTEGRATED_DP(dev) &&
8620 (I915_READ(DP_D) & DP_DETECTED)) {
8621 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008622 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008623 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008624 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008625 intel_dvo_init(dev);
8626
Zhenyu Wang103a1962009-11-27 11:44:36 +08008627 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008628 intel_tv_init(dev);
8629
Chris Wilson4ef69c72010-09-09 15:14:28 +01008630 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8631 encoder->base.possible_crtcs = encoder->crtc_mask;
8632 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008633 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008634 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008635
Paulo Zanonidde86e22012-12-01 12:04:25 -02008636 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008637
8638 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008639}
8640
8641static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8642{
8643 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008644
8645 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008646 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008647
8648 kfree(intel_fb);
8649}
8650
8651static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008652 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008653 unsigned int *handle)
8654{
8655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008656 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008657
Chris Wilson05394f32010-11-08 19:18:58 +00008658 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008659}
8660
8661static const struct drm_framebuffer_funcs intel_fb_funcs = {
8662 .destroy = intel_user_framebuffer_destroy,
8663 .create_handle = intel_user_framebuffer_create_handle,
8664};
8665
Dave Airlie38651672010-03-30 05:34:13 +00008666int intel_framebuffer_init(struct drm_device *dev,
8667 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008668 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008669 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008670{
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 int ret;
8672
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008673 if (obj->tiling_mode == I915_TILING_Y) {
8674 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008675 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008676 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008677
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008678 if (mode_cmd->pitches[0] & 63) {
8679 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8680 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008681 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008682 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008683
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008684 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008685 if (mode_cmd->pitches[0] > 32768) {
8686 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8687 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008688 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008689 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008690
8691 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008692 mode_cmd->pitches[0] != obj->stride) {
8693 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8694 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008695 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008696 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008697
Ville Syrjälä57779d02012-10-31 17:50:14 +02008698 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008699 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008700 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008701 case DRM_FORMAT_RGB565:
8702 case DRM_FORMAT_XRGB8888:
8703 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008704 break;
8705 case DRM_FORMAT_XRGB1555:
8706 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008707 if (INTEL_INFO(dev)->gen > 3) {
8708 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008709 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008710 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008711 break;
8712 case DRM_FORMAT_XBGR8888:
8713 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008714 case DRM_FORMAT_XRGB2101010:
8715 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008716 case DRM_FORMAT_XBGR2101010:
8717 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008718 if (INTEL_INFO(dev)->gen < 4) {
8719 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008720 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008721 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008722 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008723 case DRM_FORMAT_YUYV:
8724 case DRM_FORMAT_UYVY:
8725 case DRM_FORMAT_YVYU:
8726 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008727 if (INTEL_INFO(dev)->gen < 5) {
8728 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008729 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008730 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008731 break;
8732 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008733 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008734 return -EINVAL;
8735 }
8736
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008737 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8738 if (mode_cmd->offsets[0] != 0)
8739 return -EINVAL;
8740
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008741 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8742 intel_fb->obj = obj;
8743
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8745 if (ret) {
8746 DRM_ERROR("framebuffer init failed %d\n", ret);
8747 return ret;
8748 }
8749
Jesse Barnes79e53942008-11-07 14:24:08 -08008750 return 0;
8751}
8752
Jesse Barnes79e53942008-11-07 14:24:08 -08008753static struct drm_framebuffer *
8754intel_user_framebuffer_create(struct drm_device *dev,
8755 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008756 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008757{
Chris Wilson05394f32010-11-08 19:18:58 +00008758 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008759
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008760 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8761 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008762 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008763 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008764
Chris Wilsond2dff872011-04-19 08:36:26 +01008765 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008766}
8767
Jesse Barnes79e53942008-11-07 14:24:08 -08008768static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008770 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008771};
8772
Jesse Barnese70236a2009-09-21 10:42:27 -07008773/* Set up chip specific display functions */
8774static void intel_init_display(struct drm_device *dev)
8775{
8776 struct drm_i915_private *dev_priv = dev->dev_private;
8777
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008778 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008779 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008780 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008781 dev_priv->display.crtc_enable = haswell_crtc_enable;
8782 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008783 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008784 dev_priv->display.update_plane = ironlake_update_plane;
8785 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008786 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008787 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008788 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8789 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008790 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008791 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07008792 } else if (IS_VALLEYVIEW(dev)) {
8793 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8794 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8795 dev_priv->display.crtc_enable = valleyview_crtc_enable;
8796 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8797 dev_priv->display.off = i9xx_crtc_off;
8798 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008799 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008800 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008801 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008802 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8803 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008804 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008805 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008806 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008807
Jesse Barnese70236a2009-09-21 10:42:27 -07008808 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008809 if (IS_VALLEYVIEW(dev))
8810 dev_priv->display.get_display_clock_speed =
8811 valleyview_get_display_clock_speed;
8812 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008813 dev_priv->display.get_display_clock_speed =
8814 i945_get_display_clock_speed;
8815 else if (IS_I915G(dev))
8816 dev_priv->display.get_display_clock_speed =
8817 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008818 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008819 dev_priv->display.get_display_clock_speed =
8820 i9xx_misc_get_display_clock_speed;
8821 else if (IS_I915GM(dev))
8822 dev_priv->display.get_display_clock_speed =
8823 i915gm_get_display_clock_speed;
8824 else if (IS_I865G(dev))
8825 dev_priv->display.get_display_clock_speed =
8826 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008827 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008828 dev_priv->display.get_display_clock_speed =
8829 i855_get_display_clock_speed;
8830 else /* 852, 830 */
8831 dev_priv->display.get_display_clock_speed =
8832 i830_get_display_clock_speed;
8833
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008834 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008835 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008836 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008837 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008838 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008839 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008840 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008841 } else if (IS_IVYBRIDGE(dev)) {
8842 /* FIXME: detect B0+ stepping and use auto training */
8843 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008844 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008845 dev_priv->display.modeset_global_resources =
8846 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008847 } else if (IS_HASWELL(dev)) {
8848 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008849 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008850 dev_priv->display.modeset_global_resources =
8851 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008852 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008853 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008854 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008855 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008856
8857 /* Default just returns -ENODEV to indicate unsupported */
8858 dev_priv->display.queue_flip = intel_default_queue_flip;
8859
8860 switch (INTEL_INFO(dev)->gen) {
8861 case 2:
8862 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8863 break;
8864
8865 case 3:
8866 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8867 break;
8868
8869 case 4:
8870 case 5:
8871 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8872 break;
8873
8874 case 6:
8875 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8876 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008877 case 7:
8878 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8879 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008880 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008881}
8882
Jesse Barnesb690e962010-07-19 13:53:12 -07008883/*
8884 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8885 * resume, or other times. This quirk makes sure that's the case for
8886 * affected systems.
8887 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008888static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008889{
8890 struct drm_i915_private *dev_priv = dev->dev_private;
8891
8892 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008893 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008894}
8895
Keith Packard435793d2011-07-12 14:56:22 -07008896/*
8897 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8898 */
8899static void quirk_ssc_force_disable(struct drm_device *dev)
8900{
8901 struct drm_i915_private *dev_priv = dev->dev_private;
8902 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008903 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008904}
8905
Carsten Emde4dca20e2012-03-15 15:56:26 +01008906/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008907 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8908 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008909 */
8910static void quirk_invert_brightness(struct drm_device *dev)
8911{
8912 struct drm_i915_private *dev_priv = dev->dev_private;
8913 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008914 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008915}
8916
8917struct intel_quirk {
8918 int device;
8919 int subsystem_vendor;
8920 int subsystem_device;
8921 void (*hook)(struct drm_device *dev);
8922};
8923
Egbert Eich5f85f172012-10-14 15:46:38 +02008924/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8925struct intel_dmi_quirk {
8926 void (*hook)(struct drm_device *dev);
8927 const struct dmi_system_id (*dmi_id_list)[];
8928};
8929
8930static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8931{
8932 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8933 return 1;
8934}
8935
8936static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8937 {
8938 .dmi_id_list = &(const struct dmi_system_id[]) {
8939 {
8940 .callback = intel_dmi_reverse_brightness,
8941 .ident = "NCR Corporation",
8942 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8943 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8944 },
8945 },
8946 { } /* terminating entry */
8947 },
8948 .hook = quirk_invert_brightness,
8949 },
8950};
8951
Ben Widawskyc43b5632012-04-16 14:07:40 -07008952static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008953 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008954 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008955
Jesse Barnesb690e962010-07-19 13:53:12 -07008956 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8957 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8958
Jesse Barnesb690e962010-07-19 13:53:12 -07008959 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8960 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8961
Daniel Vetterccd0d362012-10-10 23:13:59 +02008962 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008963 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008964 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008965
8966 /* Lenovo U160 cannot use SSC on LVDS */
8967 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008968
8969 /* Sony Vaio Y cannot use SSC on LVDS */
8970 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008971
8972 /* Acer Aspire 5734Z must invert backlight brightness */
8973 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008974
8975 /* Acer/eMachines G725 */
8976 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008977
8978 /* Acer/eMachines e725 */
8979 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008980
8981 /* Acer/Packard Bell NCL20 */
8982 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008983
8984 /* Acer Aspire 4736Z */
8985 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008986};
8987
8988static void intel_init_quirks(struct drm_device *dev)
8989{
8990 struct pci_dev *d = dev->pdev;
8991 int i;
8992
8993 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8994 struct intel_quirk *q = &intel_quirks[i];
8995
8996 if (d->device == q->device &&
8997 (d->subsystem_vendor == q->subsystem_vendor ||
8998 q->subsystem_vendor == PCI_ANY_ID) &&
8999 (d->subsystem_device == q->subsystem_device ||
9000 q->subsystem_device == PCI_ANY_ID))
9001 q->hook(dev);
9002 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009003 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9004 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9005 intel_dmi_quirks[i].hook(dev);
9006 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009007}
9008
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009009/* Disable the VGA plane that we never use */
9010static void i915_disable_vga(struct drm_device *dev)
9011{
9012 struct drm_i915_private *dev_priv = dev->dev_private;
9013 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009014 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009015
9016 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009017 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009018 sr1 = inb(VGA_SR_DATA);
9019 outb(sr1 | 1<<5, VGA_SR_DATA);
9020 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9021 udelay(300);
9022
9023 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9024 POSTING_READ(vga_reg);
9025}
9026
Daniel Vetterf8175862012-04-10 15:50:11 +02009027void intel_modeset_init_hw(struct drm_device *dev)
9028{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009029 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009030
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009031 intel_prepare_ddi(dev);
9032
Daniel Vetterf8175862012-04-10 15:50:11 +02009033 intel_init_clock_gating(dev);
9034
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009035 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009036 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009037 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009038}
9039
Jesse Barnes79e53942008-11-07 14:24:08 -08009040void intel_modeset_init(struct drm_device *dev)
9041{
Jesse Barnes652c3932009-08-17 13:31:43 -07009042 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009043 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009044
9045 drm_mode_config_init(dev);
9046
9047 dev->mode_config.min_width = 0;
9048 dev->mode_config.min_height = 0;
9049
Dave Airlie019d96c2011-09-29 16:20:42 +01009050 dev->mode_config.preferred_depth = 24;
9051 dev->mode_config.prefer_shadow = 1;
9052
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009053 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009054
Jesse Barnesb690e962010-07-19 13:53:12 -07009055 intel_init_quirks(dev);
9056
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009057 intel_init_pm(dev);
9058
Ben Widawskye3c74752013-04-05 13:12:39 -07009059 if (INTEL_INFO(dev)->num_pipes == 0)
9060 return;
9061
Jesse Barnese70236a2009-09-21 10:42:27 -07009062 intel_init_display(dev);
9063
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009064 if (IS_GEN2(dev)) {
9065 dev->mode_config.max_width = 2048;
9066 dev->mode_config.max_height = 2048;
9067 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009068 dev->mode_config.max_width = 4096;
9069 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009070 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009071 dev->mode_config.max_width = 8192;
9072 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009073 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009074 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009075
Zhao Yakui28c97732009-10-09 11:39:41 +08009076 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009077 INTEL_INFO(dev)->num_pipes,
9078 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009079
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009080 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009081 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009082 for (j = 0; j < dev_priv->num_plane; j++) {
9083 ret = intel_plane_init(dev, i, j);
9084 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009085 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9086 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009087 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009088 }
9089
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009090 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009091 intel_pch_pll_init(dev);
9092
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009093 /* Just disable it once at startup */
9094 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009095 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009096
9097 /* Just in case the BIOS is doing something questionable. */
9098 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009099}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009100
Daniel Vetter24929352012-07-02 20:28:59 +02009101static void
9102intel_connector_break_all_links(struct intel_connector *connector)
9103{
9104 connector->base.dpms = DRM_MODE_DPMS_OFF;
9105 connector->base.encoder = NULL;
9106 connector->encoder->connectors_active = false;
9107 connector->encoder->base.crtc = NULL;
9108}
9109
Daniel Vetter7fad7982012-07-04 17:51:47 +02009110static void intel_enable_pipe_a(struct drm_device *dev)
9111{
9112 struct intel_connector *connector;
9113 struct drm_connector *crt = NULL;
9114 struct intel_load_detect_pipe load_detect_temp;
9115
9116 /* We can't just switch on the pipe A, we need to set things up with a
9117 * proper mode and output configuration. As a gross hack, enable pipe A
9118 * by enabling the load detect pipe once. */
9119 list_for_each_entry(connector,
9120 &dev->mode_config.connector_list,
9121 base.head) {
9122 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9123 crt = &connector->base;
9124 break;
9125 }
9126 }
9127
9128 if (!crt)
9129 return;
9130
9131 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9132 intel_release_load_detect_pipe(crt, &load_detect_temp);
9133
9134
9135}
9136
Daniel Vetterfa555832012-10-10 23:14:00 +02009137static bool
9138intel_check_plane_mapping(struct intel_crtc *crtc)
9139{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009140 struct drm_device *dev = crtc->base.dev;
9141 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009142 u32 reg, val;
9143
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009144 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009145 return true;
9146
9147 reg = DSPCNTR(!crtc->plane);
9148 val = I915_READ(reg);
9149
9150 if ((val & DISPLAY_PLANE_ENABLE) &&
9151 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9152 return false;
9153
9154 return true;
9155}
9156
Daniel Vetter24929352012-07-02 20:28:59 +02009157static void intel_sanitize_crtc(struct intel_crtc *crtc)
9158{
9159 struct drm_device *dev = crtc->base.dev;
9160 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009161 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009162
Daniel Vetter24929352012-07-02 20:28:59 +02009163 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009164 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009165 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9166
9167 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009168 * disable the crtc (and hence change the state) if it is wrong. Note
9169 * that gen4+ has a fixed plane -> pipe mapping. */
9170 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009171 struct intel_connector *connector;
9172 bool plane;
9173
Daniel Vetter24929352012-07-02 20:28:59 +02009174 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9175 crtc->base.base.id);
9176
9177 /* Pipe has the wrong plane attached and the plane is active.
9178 * Temporarily change the plane mapping and disable everything
9179 * ... */
9180 plane = crtc->plane;
9181 crtc->plane = !plane;
9182 dev_priv->display.crtc_disable(&crtc->base);
9183 crtc->plane = plane;
9184
9185 /* ... and break all links. */
9186 list_for_each_entry(connector, &dev->mode_config.connector_list,
9187 base.head) {
9188 if (connector->encoder->base.crtc != &crtc->base)
9189 continue;
9190
9191 intel_connector_break_all_links(connector);
9192 }
9193
9194 WARN_ON(crtc->active);
9195 crtc->base.enabled = false;
9196 }
Daniel Vetter24929352012-07-02 20:28:59 +02009197
Daniel Vetter7fad7982012-07-04 17:51:47 +02009198 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9199 crtc->pipe == PIPE_A && !crtc->active) {
9200 /* BIOS forgot to enable pipe A, this mostly happens after
9201 * resume. Force-enable the pipe to fix this, the update_dpms
9202 * call below we restore the pipe to the right state, but leave
9203 * the required bits on. */
9204 intel_enable_pipe_a(dev);
9205 }
9206
Daniel Vetter24929352012-07-02 20:28:59 +02009207 /* Adjust the state of the output pipe according to whether we
9208 * have active connectors/encoders. */
9209 intel_crtc_update_dpms(&crtc->base);
9210
9211 if (crtc->active != crtc->base.enabled) {
9212 struct intel_encoder *encoder;
9213
9214 /* This can happen either due to bugs in the get_hw_state
9215 * functions or because the pipe is force-enabled due to the
9216 * pipe A quirk. */
9217 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9218 crtc->base.base.id,
9219 crtc->base.enabled ? "enabled" : "disabled",
9220 crtc->active ? "enabled" : "disabled");
9221
9222 crtc->base.enabled = crtc->active;
9223
9224 /* Because we only establish the connector -> encoder ->
9225 * crtc links if something is active, this means the
9226 * crtc is now deactivated. Break the links. connector
9227 * -> encoder links are only establish when things are
9228 * actually up, hence no need to break them. */
9229 WARN_ON(crtc->active);
9230
9231 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9232 WARN_ON(encoder->connectors_active);
9233 encoder->base.crtc = NULL;
9234 }
9235 }
9236}
9237
9238static void intel_sanitize_encoder(struct intel_encoder *encoder)
9239{
9240 struct intel_connector *connector;
9241 struct drm_device *dev = encoder->base.dev;
9242
9243 /* We need to check both for a crtc link (meaning that the
9244 * encoder is active and trying to read from a pipe) and the
9245 * pipe itself being active. */
9246 bool has_active_crtc = encoder->base.crtc &&
9247 to_intel_crtc(encoder->base.crtc)->active;
9248
9249 if (encoder->connectors_active && !has_active_crtc) {
9250 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9251 encoder->base.base.id,
9252 drm_get_encoder_name(&encoder->base));
9253
9254 /* Connector is active, but has no active pipe. This is
9255 * fallout from our resume register restoring. Disable
9256 * the encoder manually again. */
9257 if (encoder->base.crtc) {
9258 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9259 encoder->base.base.id,
9260 drm_get_encoder_name(&encoder->base));
9261 encoder->disable(encoder);
9262 }
9263
9264 /* Inconsistent output/port/pipe state happens presumably due to
9265 * a bug in one of the get_hw_state functions. Or someplace else
9266 * in our code, like the register restore mess on resume. Clamp
9267 * things to off as a safer default. */
9268 list_for_each_entry(connector,
9269 &dev->mode_config.connector_list,
9270 base.head) {
9271 if (connector->encoder != encoder)
9272 continue;
9273
9274 intel_connector_break_all_links(connector);
9275 }
9276 }
9277 /* Enabled encoders without active connectors will be fixed in
9278 * the crtc fixup. */
9279}
9280
Daniel Vetter44cec742013-01-25 17:53:21 +01009281void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009282{
9283 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009284 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009285
9286 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9287 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009288 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009289 }
9290}
9291
Daniel Vetter24929352012-07-02 20:28:59 +02009292/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9293 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009294void intel_modeset_setup_hw_state(struct drm_device *dev,
9295 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009296{
9297 struct drm_i915_private *dev_priv = dev->dev_private;
9298 enum pipe pipe;
9299 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009300 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009301 struct intel_crtc *crtc;
9302 struct intel_encoder *encoder;
9303 struct intel_connector *connector;
9304
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009305 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009306 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9307
9308 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9309 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9310 case TRANS_DDI_EDP_INPUT_A_ON:
9311 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9312 pipe = PIPE_A;
9313 break;
9314 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9315 pipe = PIPE_B;
9316 break;
9317 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9318 pipe = PIPE_C;
9319 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009320 default:
9321 /* A bogus value has been programmed, disable
9322 * the transcoder */
9323 WARN(1, "Bogus eDP source %08x\n", tmp);
9324 intel_ddi_disable_transcoder_func(dev_priv,
9325 TRANSCODER_EDP);
9326 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009327 }
9328
9329 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009330 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009331
9332 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9333 pipe_name(pipe));
9334 }
9335 }
9336
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009337setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009338 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9339 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009340 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009341 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009342 crtc->config.cpu_transcoder = tmp;
9343
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009344 crtc->active = dev_priv->display.get_pipe_config(crtc,
9345 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009346
9347 crtc->base.enabled = crtc->active;
9348
9349 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9350 crtc->base.base.id,
9351 crtc->active ? "enabled" : "disabled");
9352 }
9353
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009354 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009355 intel_ddi_setup_hw_pll_state(dev);
9356
Daniel Vetter24929352012-07-02 20:28:59 +02009357 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9358 base.head) {
9359 pipe = 0;
9360
9361 if (encoder->get_hw_state(encoder, &pipe)) {
9362 encoder->base.crtc =
9363 dev_priv->pipe_to_crtc_mapping[pipe];
9364 } else {
9365 encoder->base.crtc = NULL;
9366 }
9367
9368 encoder->connectors_active = false;
9369 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9370 encoder->base.base.id,
9371 drm_get_encoder_name(&encoder->base),
9372 encoder->base.crtc ? "enabled" : "disabled",
9373 pipe);
9374 }
9375
9376 list_for_each_entry(connector, &dev->mode_config.connector_list,
9377 base.head) {
9378 if (connector->get_hw_state(connector)) {
9379 connector->base.dpms = DRM_MODE_DPMS_ON;
9380 connector->encoder->connectors_active = true;
9381 connector->base.encoder = &connector->encoder->base;
9382 } else {
9383 connector->base.dpms = DRM_MODE_DPMS_OFF;
9384 connector->base.encoder = NULL;
9385 }
9386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9387 connector->base.base.id,
9388 drm_get_connector_name(&connector->base),
9389 connector->base.encoder ? "enabled" : "disabled");
9390 }
9391
9392 /* HW state is read out, now we need to sanitize this mess. */
9393 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9394 base.head) {
9395 intel_sanitize_encoder(encoder);
9396 }
9397
9398 for_each_pipe(pipe) {
9399 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9400 intel_sanitize_crtc(crtc);
9401 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009402
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009403 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009404 /*
9405 * We need to use raw interfaces for restoring state to avoid
9406 * checking (bogus) intermediate states.
9407 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009408 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009409 struct drm_crtc *crtc =
9410 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009411
9412 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9413 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009414 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009415 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9416 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009417
9418 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009419 } else {
9420 intel_modeset_update_staged_output_state(dev);
9421 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009422
9423 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009424
9425 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009426}
9427
9428void intel_modeset_gem_init(struct drm_device *dev)
9429{
Chris Wilson1833b132012-05-09 11:56:28 +01009430 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009431
9432 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009433
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009434 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009435}
9436
9437void intel_modeset_cleanup(struct drm_device *dev)
9438{
Jesse Barnes652c3932009-08-17 13:31:43 -07009439 struct drm_i915_private *dev_priv = dev->dev_private;
9440 struct drm_crtc *crtc;
9441 struct intel_crtc *intel_crtc;
9442
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009443 /*
9444 * Interrupts and polling as the first thing to avoid creating havoc.
9445 * Too much stuff here (turning of rps, connectors, ...) would
9446 * experience fancy races otherwise.
9447 */
9448 drm_irq_uninstall(dev);
9449 cancel_work_sync(&dev_priv->hotplug_work);
9450 /*
9451 * Due to the hpd irq storm handling the hotplug work can re-arm the
9452 * poll handlers. Hence disable polling after hpd handling is shut down.
9453 */
Keith Packardf87ea762010-10-03 19:36:26 -07009454 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009455
Jesse Barnes652c3932009-08-17 13:31:43 -07009456 mutex_lock(&dev->struct_mutex);
9457
Jesse Barnes723bfd72010-10-07 16:01:13 -07009458 intel_unregister_dsm_handler();
9459
Jesse Barnes652c3932009-08-17 13:31:43 -07009460 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9461 /* Skip inactive CRTCs */
9462 if (!crtc->fb)
9463 continue;
9464
9465 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009466 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009467 }
9468
Chris Wilson973d04f2011-07-08 12:22:37 +01009469 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009470
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009471 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009472
Daniel Vetter930ebb42012-06-29 23:32:16 +02009473 ironlake_teardown_rc6(dev);
9474
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009475 mutex_unlock(&dev->struct_mutex);
9476
Chris Wilson1630fe72011-07-08 12:22:42 +01009477 /* flush any delayed tasks or pending work */
9478 flush_scheduled_work();
9479
Jani Nikuladc652f92013-04-12 15:18:38 +03009480 /* destroy backlight, if any, before the connectors */
9481 intel_panel_destroy_backlight(dev);
9482
Jesse Barnes79e53942008-11-07 14:24:08 -08009483 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009484
9485 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009486}
9487
Dave Airlie28d52042009-09-21 14:33:58 +10009488/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009489 * Return which encoder is currently attached for connector.
9490 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009491struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009492{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009493 return &intel_attached_encoder(connector)->base;
9494}
Jesse Barnes79e53942008-11-07 14:24:08 -08009495
Chris Wilsondf0e9242010-09-09 16:20:55 +01009496void intel_connector_attach_encoder(struct intel_connector *connector,
9497 struct intel_encoder *encoder)
9498{
9499 connector->encoder = encoder;
9500 drm_mode_connector_attach_encoder(&connector->base,
9501 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009502}
Dave Airlie28d52042009-09-21 14:33:58 +10009503
9504/*
9505 * set vga decode state - true == enable VGA decode
9506 */
9507int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9508{
9509 struct drm_i915_private *dev_priv = dev->dev_private;
9510 u16 gmch_ctrl;
9511
9512 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9513 if (state)
9514 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9515 else
9516 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9517 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9518 return 0;
9519}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009520
9521#ifdef CONFIG_DEBUG_FS
9522#include <linux/seq_file.h>
9523
9524struct intel_display_error_state {
9525 struct intel_cursor_error_state {
9526 u32 control;
9527 u32 position;
9528 u32 base;
9529 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009530 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009531
9532 struct intel_pipe_error_state {
9533 u32 conf;
9534 u32 source;
9535
9536 u32 htotal;
9537 u32 hblank;
9538 u32 hsync;
9539 u32 vtotal;
9540 u32 vblank;
9541 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009542 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009543
9544 struct intel_plane_error_state {
9545 u32 control;
9546 u32 stride;
9547 u32 size;
9548 u32 pos;
9549 u32 addr;
9550 u32 surface;
9551 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009552 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009553};
9554
9555struct intel_display_error_state *
9556intel_display_capture_error_state(struct drm_device *dev)
9557{
Akshay Joshi0206e352011-08-16 15:34:10 -04009558 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009559 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009560 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009561 int i;
9562
9563 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9564 if (error == NULL)
9565 return NULL;
9566
Damien Lespiau52331302012-08-15 19:23:25 +01009567 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009568 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9569
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009570 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9571 error->cursor[i].control = I915_READ(CURCNTR(i));
9572 error->cursor[i].position = I915_READ(CURPOS(i));
9573 error->cursor[i].base = I915_READ(CURBASE(i));
9574 } else {
9575 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9576 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9577 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9578 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009579
9580 error->plane[i].control = I915_READ(DSPCNTR(i));
9581 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009582 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009583 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009584 error->plane[i].pos = I915_READ(DSPPOS(i));
9585 }
Paulo Zanonica291362013-03-06 20:03:14 -03009586 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9587 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009588 if (INTEL_INFO(dev)->gen >= 4) {
9589 error->plane[i].surface = I915_READ(DSPSURF(i));
9590 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9591 }
9592
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009593 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009594 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009595 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9596 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9597 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9598 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9599 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9600 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009601 }
9602
9603 return error;
9604}
9605
9606void
9607intel_display_print_error_state(struct seq_file *m,
9608 struct drm_device *dev,
9609 struct intel_display_error_state *error)
9610{
9611 int i;
9612
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009613 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009614 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009615 seq_printf(m, "Pipe [%d]:\n", i);
9616 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9617 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9618 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9619 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9620 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9621 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9622 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9623 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9624
9625 seq_printf(m, "Plane [%d]:\n", i);
9626 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9627 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009628 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009629 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009630 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9631 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009632 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009633 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009634 if (INTEL_INFO(dev)->gen >= 4) {
9635 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9636 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9637 }
9638
9639 seq_printf(m, "Cursor [%d]:\n", i);
9640 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9641 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9642 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9643 }
9644}
9645#endif