blob: 770ec90e37a5a9b3c53e56ad3e43dfe06548bcf5 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 uint32_t ch_ctl = intel_dp->output_reg + 0x10;
332 uint32_t status;
333 bool done;
334
Paulo Zanoni22b8bf12013-02-18 19:00:23 -0300335 if (HAS_DDI(dev)) {
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100336 switch (intel_dig_port->port) {
337 case PORT_A:
338 ch_ctl = DPA_AUX_CH_CTL;
339 break;
340 case PORT_B:
341 ch_ctl = PCH_DPB_AUX_CH_CTL;
342 break;
343 case PORT_C:
344 ch_ctl = PCH_DPC_AUX_CH_CTL;
345 break;
346 case PORT_D:
347 ch_ctl = PCH_DPD_AUX_CH_CTL;
348 break;
349 default:
350 BUG();
351 }
352 }
353
Daniel Vetteref04f002012-12-01 21:03:59 +0100354#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100355 if (has_aux_irq)
356 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
357 else
358 done = wait_for_atomic(C, 10) == 0;
359 if (!done)
360 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
361 has_aux_irq);
362#undef C
363
364 return status;
365}
366
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100368intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 uint8_t *send, int send_bytes,
370 uint8_t *recv, int recv_size)
371{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100372 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
374 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376 uint32_t ch_ctl = output_reg + 0x10;
377 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100378 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700380 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200381 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100382 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
383
384 /* dp aux is extremely sensitive to irq latency, hence request the
385 * lowest possible wakeup latency and so prevent the cpu from going into
386 * deep sleep states.
387 */
388 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700389
Paulo Zanoni22b8bf12013-02-18 19:00:23 -0300390 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200391 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200392 case PORT_A:
393 ch_ctl = DPA_AUX_CH_CTL;
394 ch_data = DPA_AUX_CH_DATA1;
395 break;
396 case PORT_B:
397 ch_ctl = PCH_DPB_AUX_CH_CTL;
398 ch_data = PCH_DPB_AUX_CH_DATA1;
399 break;
400 case PORT_C:
401 ch_ctl = PCH_DPC_AUX_CH_CTL;
402 ch_data = PCH_DPC_AUX_CH_DATA1;
403 break;
404 case PORT_D:
405 ch_ctl = PCH_DPD_AUX_CH_CTL;
406 ch_data = PCH_DPD_AUX_CH_DATA1;
407 break;
408 default:
409 BUG();
410 }
411 }
412
Keith Packard9b984da2011-09-19 13:54:47 -0700413 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 * and would like to run at 2MHz. So, take the
416 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700417 *
418 * Note that PCH attached eDP panels should use a 125MHz input
419 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 */
Adam Jackson1c958222011-10-14 17:22:25 -0400421 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200422 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200423 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
424 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530425 aux_clock_divider = 100;
426 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800427 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800428 else
429 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
430 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200431 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800432 else
433 aux_clock_divider = intel_hrawclk(dev) / 2;
434
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200435 if (IS_GEN6(dev))
436 precharge = 3;
437 else
438 precharge = 5;
439
Jesse Barnes11bee432011-08-01 15:02:20 -0700440 /* Try to wait for any previous AUX channel activity */
441 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100442 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700443 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
444 break;
445 msleep(1);
446 }
447
448 if (try == 3) {
449 WARN(1, "dp_aux_ch not started status 0x%08x\n",
450 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100451 ret = -EBUSY;
452 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100453 }
454
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700455 /* Must try at least 3 times according to DP spec */
456 for (try = 0; try < 5; try++) {
457 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100458 for (i = 0; i < send_bytes; i += 4)
459 I915_WRITE(ch_data + i,
460 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400461
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700462 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100463 I915_WRITE(ch_ctl,
464 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100465 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100466 DP_AUX_CH_CTL_TIME_OUT_400us |
467 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
468 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
469 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100473
474 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400475
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700476 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 I915_WRITE(ch_ctl,
478 status |
479 DP_AUX_CH_CTL_DONE |
480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400482
483 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
484 DP_AUX_CH_CTL_RECEIVE_ERROR))
485 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
526
527 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528}
529
530/* Write data to the aux channel in native mode */
531static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint16_t address, uint8_t *send, int send_bytes)
534{
535 int ret;
536 uint8_t msg[20];
537 int msg_bytes;
538 uint8_t ack;
539
Keith Packard9b984da2011-09-19 13:54:47 -0700540 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 if (send_bytes > 16)
542 return -1;
543 msg[0] = AUX_NATIVE_WRITE << 4;
544 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800545 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 msg[3] = send_bytes - 1;
547 memcpy(&msg[4], send, send_bytes);
548 msg_bytes = send_bytes + 4;
549 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 if (ret < 0)
552 return ret;
553 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
554 break;
555 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
556 udelay(100);
557 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700558 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 }
560 return send_bytes;
561}
562
563/* Write a single byte to the aux channel in native mode */
564static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100565intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 uint16_t address, uint8_t byte)
567{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100568 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* read bytes from a native aux channel */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *recv, int recv_bytes)
575{
576 uint8_t msg[4];
577 int msg_bytes;
578 uint8_t reply[20];
579 int reply_bytes;
580 uint8_t ack;
581 int ret;
582
Keith Packard9b984da2011-09-19 13:54:47 -0700583 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 msg[0] = AUX_NATIVE_READ << 4;
585 msg[1] = address >> 8;
586 msg[2] = address & 0xff;
587 msg[3] = recv_bytes - 1;
588
589 msg_bytes = 4;
590 reply_bytes = recv_bytes + 1;
591
592 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100593 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700595 if (ret == 0)
596 return -EPROTO;
597 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 return ret;
599 ack = reply[0];
600 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
601 memcpy(recv, reply + 1, ret - 1);
602 return ret - 1;
603 }
604 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
605 udelay(100);
606 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700607 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
609}
610
611static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000612intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
613 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614{
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616 struct intel_dp *intel_dp = container_of(adapter,
617 struct intel_dp,
618 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000619 uint16_t address = algo_data->address;
620 uint8_t msg[5];
621 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000622 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 int msg_bytes;
624 int reply_bytes;
625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Keith Packard9b984da2011-09-19 13:54:47 -0700627 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 /* Set up the command byte */
629 if (mode & MODE_I2C_READ)
630 msg[0] = AUX_I2C_READ << 4;
631 else
632 msg[0] = AUX_I2C_WRITE << 4;
633
634 if (!(mode & MODE_I2C_STOP))
635 msg[0] |= AUX_I2C_MOT << 4;
636
637 msg[1] = address >> 8;
638 msg[2] = address;
639
640 switch (mode) {
641 case MODE_I2C_WRITE:
642 msg[3] = 0;
643 msg[4] = write_byte;
644 msg_bytes = 5;
645 reply_bytes = 1;
646 break;
647 case MODE_I2C_READ:
648 msg[3] = 0;
649 msg_bytes = 4;
650 reply_bytes = 2;
651 break;
652 default:
653 msg_bytes = 3;
654 reply_bytes = 1;
655 break;
656 }
657
David Flynn8316f332010-12-08 16:10:21 +0000658 for (retry = 0; retry < 5; retry++) {
659 ret = intel_dp_aux_ch(intel_dp,
660 msg, msg_bytes,
661 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000662 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000663 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000664 return ret;
665 }
David Flynn8316f332010-12-08 16:10:21 +0000666
667 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
668 case AUX_NATIVE_REPLY_ACK:
669 /* I2C-over-AUX Reply field is only valid
670 * when paired with AUX ACK.
671 */
672 break;
673 case AUX_NATIVE_REPLY_NACK:
674 DRM_DEBUG_KMS("aux_ch native nack\n");
675 return -EREMOTEIO;
676 case AUX_NATIVE_REPLY_DEFER:
677 udelay(100);
678 continue;
679 default:
680 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
681 reply[0]);
682 return -EREMOTEIO;
683 }
684
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 switch (reply[0] & AUX_I2C_REPLY_MASK) {
686 case AUX_I2C_REPLY_ACK:
687 if (mode == MODE_I2C_READ) {
688 *read_byte = reply[1];
689 }
690 return reply_bytes - 1;
691 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000692 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000693 return -EREMOTEIO;
694 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000695 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000696 udelay(100);
697 break;
698 default:
David Flynn8316f332010-12-08 16:10:21 +0000699 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 return -EREMOTEIO;
701 }
702 }
David Flynn8316f332010-12-08 16:10:21 +0000703
704 DRM_ERROR("too many retries, giving up\n");
705 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706}
707
708static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800710 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711{
Keith Packard0b5c5412011-09-28 16:41:05 -0700712 int ret;
713
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800714 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 intel_dp->algo.running = false;
716 intel_dp->algo.address = 0;
717 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Akshay Joshi0206e352011-08-16 15:34:10 -0400719 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720 intel_dp->adapter.owner = THIS_MODULE;
721 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400722 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
724 intel_dp->adapter.algo_data = &intel_dp->algo;
725 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
726
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 ironlake_edp_panel_vdd_on(intel_dp);
728 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700729 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700730 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731}
732
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200733bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200734intel_dp_mode_fixup(struct drm_encoder *encoder,
735 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 struct drm_display_mode *adjusted_mode)
737{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100738 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100739 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700741 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200742 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
746
Jani Nikuladd06f902012-10-19 14:51:50 +0300747 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
748 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
749 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300750 intel_pch_panel_fitting(dev,
751 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100752 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100753 }
754
Daniel Vettercb1793c2012-06-04 18:39:21 +0200755 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200756 return false;
757
Daniel Vetter083f9562012-04-20 20:23:49 +0200758 DRM_DEBUG_KMS("DP link computation with max lane count %i "
759 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200760 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200761
Daniel Vettercb1793c2012-06-04 18:39:21 +0200762 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200763 return false;
764
765 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200766
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200767 if (intel_dp->color_range_auto) {
768 /*
769 * See:
770 * CEA-861-E - 5.1 Default Encoding Parameters
771 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
772 */
773 if (bpp != 18 && drm_mode_cea_vic(adjusted_mode) > 1)
774 intel_dp->color_range = DP_COLOR_RANGE_16_235;
775 else
776 intel_dp->color_range = 0;
777 }
778
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200779 if (intel_dp->color_range)
780 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
781
Daniel Vetter71244652012-06-04 18:39:20 +0200782 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200783
Jesse Barnes2514bc52012-06-21 15:13:50 -0700784 for (clock = 0; clock <= max_clock; clock++) {
785 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200786 int link_bw_clock =
787 drm_dp_bw_code_to_link_rate(bws[clock]);
788 int link_avail = intel_dp_max_data_rate(link_bw_clock,
789 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790
Daniel Vetter083f9562012-04-20 20:23:49 +0200791 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100792 intel_dp->link_bw = bws[clock];
793 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200794 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200795 DRM_DEBUG_KMS("DP link bw %02x lane "
796 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100797 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200798 adjusted_mode->clock, bpp);
799 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
800 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 return true;
802 }
803 }
804 }
Dave Airliefe27d532010-06-30 11:46:17 +1000805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 return false;
807}
808
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809void
810intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
811 struct drm_display_mode *adjusted_mode)
812{
813 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200814 struct intel_encoder *intel_encoder;
815 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816 struct drm_i915_private *dev_priv = dev->dev_private;
817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700818 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100819 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800820 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200821 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822
823 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700824 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200826 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
827 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200829 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
830 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700831 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100832 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700833 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834 }
835 }
836
837 /*
838 * Compute the GMCH and Link ratios. The '3' here is
839 * the number of bytes_per_pixel post-LUT, which we always
840 * set up for 8-bits of R/G/B, or 3 bytes total.
841 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100842 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
843 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844
Paulo Zanoni22b8bf12013-02-18 19:00:23 -0300845 if (HAS_DDI(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200846 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
847 TU_SIZE(m_n.tu) | m_n.gmch_m);
848 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
849 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
850 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300851 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300852 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800853 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
854 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
855 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530856 } else if (IS_VALLEYVIEW(dev)) {
857 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
858 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
859 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
860 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800862 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300863 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800864 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
865 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
866 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867 }
868}
869
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300870void intel_dp_init_link_config(struct intel_dp *intel_dp)
871{
872 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
873 intel_dp->link_configuration[0] = intel_dp->link_bw;
874 intel_dp->link_configuration[1] = intel_dp->lane_count;
875 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
876 /*
877 * Check for DPCD version > 1.1 and enhanced framing support
878 */
879 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
880 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
881 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
882 }
883}
884
Daniel Vetterea9b6002012-11-29 15:59:31 +0100885static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
886{
887 struct drm_device *dev = crtc->dev;
888 struct drm_i915_private *dev_priv = dev->dev_private;
889 u32 dpa_ctl;
890
891 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
892 dpa_ctl = I915_READ(DP_A);
893 dpa_ctl &= ~DP_PLL_FREQ_MASK;
894
895 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100896 /* For a long time we've carried around a ILK-DevA w/a for the
897 * 160MHz clock. If we're really unlucky, it's still required.
898 */
899 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100900 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100901 } else {
902 dpa_ctl |= DP_PLL_FREQ_270MHZ;
903 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100904
Daniel Vetterea9b6002012-11-29 15:59:31 +0100905 I915_WRITE(DP_A, dpa_ctl);
906
907 POSTING_READ(DP_A);
908 udelay(500);
909}
910
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911static void
912intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
913 struct drm_display_mode *adjusted_mode)
914{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800915 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700916 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200918 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
920
Keith Packard417e8222011-11-01 19:54:11 -0700921 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800922 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700923 *
924 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800925 * SNB CPU
926 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700927 * CPT PCH
928 *
929 * IBX PCH and CPU are the same for almost everything,
930 * except that the CPU DP PLL is configured in this
931 * register
932 *
933 * CPT PCH is quite different, having many bits moved
934 * to the TRANS_DP_CTL register instead. That
935 * configuration happens (oddly) in ironlake_pch_enable
936 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400937
Keith Packard417e8222011-11-01 19:54:11 -0700938 /* Preserve the BIOS-computed detected bit. This is
939 * supposed to be read-only.
940 */
941 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942
Keith Packard417e8222011-11-01 19:54:11 -0700943 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700944 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945
Chris Wilsonea5b2132010-08-04 13:50:23 +0100946 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100948 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 break;
950 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100951 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952 break;
953 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100954 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 break;
956 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800957 if (intel_dp->has_audio) {
958 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
959 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100960 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800961 intel_write_eld(encoder, adjusted_mode);
962 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300963
964 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Keith Packard417e8222011-11-01 19:54:11 -0700966 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800967
Gajanan Bhat19c03922012-09-27 19:13:07 +0530968 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800969 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
970 intel_dp->DP |= DP_SYNC_HS_HIGH;
971 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
972 intel_dp->DP |= DP_SYNC_VS_HIGH;
973 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
974
975 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
976 intel_dp->DP |= DP_ENHANCED_FRAMING;
977
978 intel_dp->DP |= intel_crtc->pipe << 29;
979
980 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800981 if (adjusted_mode->clock < 200000)
982 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
983 else
984 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
985 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200986 if (!HAS_PCH_SPLIT(dev))
987 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700988
989 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
990 intel_dp->DP |= DP_SYNC_HS_HIGH;
991 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
992 intel_dp->DP |= DP_SYNC_VS_HIGH;
993 intel_dp->DP |= DP_LINK_TRAIN_OFF;
994
995 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
996 intel_dp->DP |= DP_ENHANCED_FRAMING;
997
998 if (intel_crtc->pipe == 1)
999 intel_dp->DP |= DP_PIPEB_SELECT;
1000
1001 if (is_cpu_edp(intel_dp)) {
1002 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -07001003 if (adjusted_mode->clock < 200000)
1004 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1005 else
1006 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1007 }
1008 } else {
1009 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001010 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001011
1012 if (is_cpu_edp(intel_dp))
1013 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014}
1015
Keith Packard99ea7122011-11-01 19:57:50 -07001016#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1017#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1018
1019#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1020#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1021
1022#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1023#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1024
1025static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1026 u32 mask,
1027 u32 value)
1028{
Paulo Zanoni30add222012-10-26 19:05:45 -02001029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001030 struct drm_i915_private *dev_priv = dev->dev_private;
1031
1032 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1033 mask, value,
1034 I915_READ(PCH_PP_STATUS),
1035 I915_READ(PCH_PP_CONTROL));
1036
1037 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1038 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1039 I915_READ(PCH_PP_STATUS),
1040 I915_READ(PCH_PP_CONTROL));
1041 }
1042}
1043
1044static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048}
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001053 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Keith Packard99ea7122011-11-01 19:57:50 -07001056static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1060}
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard99ea7122011-11-01 19:57:50 -07001062
Keith Packard832dd3c2011-11-01 19:34:06 -07001063/* Read the current pp_control value, unlocking the register if it
1064 * is locked
1065 */
1066
1067static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1068{
1069 u32 control = I915_READ(PCH_PP_CONTROL);
1070
1071 control &= ~PANEL_UNLOCK_MASK;
1072 control |= PANEL_UNLOCK_REGS;
1073 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001074}
1075
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001076void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001077{
Paulo Zanoni30add222012-10-26 19:05:45 -02001078 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 u32 pp;
1081
Keith Packard97af61f572011-09-28 16:23:51 -07001082 if (!is_edp(intel_dp))
1083 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001084 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001085
Keith Packardbd943152011-09-18 23:09:52 -07001086 WARN(intel_dp->want_panel_vdd,
1087 "eDP VDD already requested on\n");
1088
1089 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Keith Packardbd943152011-09-18 23:09:52 -07001091 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1092 DRM_DEBUG_KMS("eDP VDD already on\n");
1093 return;
1094 }
1095
Keith Packard99ea7122011-11-01 19:57:50 -07001096 if (!ironlake_edp_have_panel_power(intel_dp))
1097 ironlake_wait_panel_power_cycle(intel_dp);
1098
Keith Packard832dd3c2011-11-01 19:34:06 -07001099 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001100 pp |= EDP_FORCE_VDD;
1101 I915_WRITE(PCH_PP_CONTROL, pp);
1102 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001103 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1104 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001105
1106 /*
1107 * If the panel wasn't on, delay before accessing aux channel
1108 */
1109 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001110 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001111 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001112 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001113}
1114
Keith Packardbd943152011-09-18 23:09:52 -07001115static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001116{
Paulo Zanoni30add222012-10-26 19:05:45 -02001117 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 u32 pp;
1120
Daniel Vettera0e99e62012-12-02 01:05:46 +01001121 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1122
Keith Packardbd943152011-09-18 23:09:52 -07001123 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001124 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001125 pp &= ~EDP_FORCE_VDD;
1126 I915_WRITE(PCH_PP_CONTROL, pp);
1127 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001128
Keith Packardbd943152011-09-18 23:09:52 -07001129 /* Make sure sequencer is idle before allowing subsequent activity */
1130 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1131 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001132
1133 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001134 }
1135}
1136
1137static void ironlake_panel_vdd_work(struct work_struct *__work)
1138{
1139 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1140 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001141 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001142
Keith Packard627f7672011-10-31 11:30:10 -07001143 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001144 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001145 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001146}
1147
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001148void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001149{
Keith Packard97af61f572011-09-28 16:23:51 -07001150 if (!is_edp(intel_dp))
1151 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001152
Keith Packardbd943152011-09-18 23:09:52 -07001153 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1154 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001155
Keith Packardbd943152011-09-18 23:09:52 -07001156 intel_dp->want_panel_vdd = false;
1157
1158 if (sync) {
1159 ironlake_panel_vdd_off_sync(intel_dp);
1160 } else {
1161 /*
1162 * Queue the timer to fire a long
1163 * time from now (relative to the power down delay)
1164 * to keep the panel power up across a sequence of operations
1165 */
1166 schedule_delayed_work(&intel_dp->panel_vdd_work,
1167 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1168 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001169}
1170
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001171void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001172{
Paulo Zanoni30add222012-10-26 19:05:45 -02001173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001174 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001175 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001176
Keith Packard97af61f572011-09-28 16:23:51 -07001177 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001178 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001179
1180 DRM_DEBUG_KMS("Turn eDP power on\n");
1181
1182 if (ironlake_edp_have_panel_power(intel_dp)) {
1183 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001184 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001185 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001186
Keith Packard99ea7122011-11-01 19:57:50 -07001187 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001188
Keith Packard832dd3c2011-11-01 19:34:06 -07001189 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001190 if (IS_GEN5(dev)) {
1191 /* ILK workaround: disable reset around power sequence */
1192 pp &= ~PANEL_POWER_RESET;
1193 I915_WRITE(PCH_PP_CONTROL, pp);
1194 POSTING_READ(PCH_PP_CONTROL);
1195 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001196
Keith Packard1c0ae802011-09-19 13:59:29 -07001197 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001198 if (!IS_GEN5(dev))
1199 pp |= PANEL_POWER_RESET;
1200
Jesse Barnes9934c132010-07-22 13:18:19 -07001201 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001202 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001203
Keith Packard99ea7122011-11-01 19:57:50 -07001204 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001205
Keith Packard05ce1a42011-09-29 16:33:01 -07001206 if (IS_GEN5(dev)) {
1207 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1208 I915_WRITE(PCH_PP_CONTROL, pp);
1209 POSTING_READ(PCH_PP_CONTROL);
1210 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001211}
1212
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001213void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001214{
Paulo Zanoni30add222012-10-26 19:05:45 -02001215 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001216 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001217 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001218
Keith Packard97af61f572011-09-28 16:23:51 -07001219 if (!is_edp(intel_dp))
1220 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001221
Keith Packard99ea7122011-11-01 19:57:50 -07001222 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001223
Daniel Vetter6cb49832012-05-20 17:14:50 +02001224 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001225
Keith Packard832dd3c2011-11-01 19:34:06 -07001226 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001227 /* We need to switch off panel power _and_ force vdd, for otherwise some
1228 * panels get very unhappy and cease to work. */
1229 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001230 I915_WRITE(PCH_PP_CONTROL, pp);
1231 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Daniel Vetter35a38552012-08-12 22:17:14 +02001233 intel_dp->want_panel_vdd = false;
1234
Keith Packard99ea7122011-11-01 19:57:50 -07001235 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001236}
1237
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001238void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001239{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001240 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1241 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001242 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001243 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244 u32 pp;
1245
Keith Packardf01eca22011-09-28 16:48:10 -07001246 if (!is_edp(intel_dp))
1247 return;
1248
Zhao Yakui28c97732009-10-09 11:39:41 +08001249 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001250 /*
1251 * If we enable the backlight right away following a panel power
1252 * on, we may see slight flicker as the panel syncs with the eDP
1253 * link. So delay a bit to make sure the image is solid before
1254 * allowing it to appear.
1255 */
Keith Packardf01eca22011-09-28 16:48:10 -07001256 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001257 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001258 pp |= EDP_BLC_ENABLE;
1259 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001260 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001261
1262 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001263}
1264
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001265void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001266{
Paulo Zanoni30add222012-10-26 19:05:45 -02001267 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001268 struct drm_i915_private *dev_priv = dev->dev_private;
1269 u32 pp;
1270
Keith Packardf01eca22011-09-28 16:48:10 -07001271 if (!is_edp(intel_dp))
1272 return;
1273
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001274 intel_panel_disable_backlight(dev);
1275
Zhao Yakui28c97732009-10-09 11:39:41 +08001276 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001277 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001278 pp &= ~EDP_BLC_ENABLE;
1279 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001280 POSTING_READ(PCH_PP_CONTROL);
1281 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001282}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001283
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001284static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001285{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001286 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1287 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1288 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 u32 dpa_ctl;
1291
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001292 assert_pipe_disabled(dev_priv,
1293 to_intel_crtc(crtc)->pipe);
1294
Jesse Barnesd240f202010-08-13 15:43:26 -07001295 DRM_DEBUG_KMS("\n");
1296 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001297 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1298 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1299
1300 /* We don't adjust intel_dp->DP while tearing down the link, to
1301 * facilitate link retraining (e.g. after hotplug). Hence clear all
1302 * enable bits here to ensure that we don't enable too much. */
1303 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1304 intel_dp->DP |= DP_PLL_ENABLE;
1305 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001306 POSTING_READ(DP_A);
1307 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001308}
1309
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001310static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001311{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1313 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1314 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001315 struct drm_i915_private *dev_priv = dev->dev_private;
1316 u32 dpa_ctl;
1317
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001318 assert_pipe_disabled(dev_priv,
1319 to_intel_crtc(crtc)->pipe);
1320
Jesse Barnesd240f202010-08-13 15:43:26 -07001321 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001322 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1323 "dp pll off, should be on\n");
1324 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1325
1326 /* We can't rely on the value tracked for the DP register in
1327 * intel_dp->DP because link_down must not change that (otherwise link
1328 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001329 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001330 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001331 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001332 udelay(200);
1333}
1334
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001335/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001336void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001337{
1338 int ret, i;
1339
1340 /* Should have a valid DPCD by this point */
1341 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1342 return;
1343
1344 if (mode != DRM_MODE_DPMS_ON) {
1345 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1346 DP_SET_POWER_D3);
1347 if (ret != 1)
1348 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1349 } else {
1350 /*
1351 * When turning on, we need to retry for 1ms to give the sink
1352 * time to wake up.
1353 */
1354 for (i = 0; i < 3; i++) {
1355 ret = intel_dp_aux_native_write_1(intel_dp,
1356 DP_SET_POWER,
1357 DP_SET_POWER_D0);
1358 if (ret == 1)
1359 break;
1360 msleep(1);
1361 }
1362 }
1363}
1364
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001365static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1366 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001367{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001368 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1369 struct drm_device *dev = encoder->base.dev;
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001372
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001373 if (!(tmp & DP_PORT_EN))
1374 return false;
1375
1376 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1377 *pipe = PORT_TO_PIPE_CPT(tmp);
1378 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1379 *pipe = PORT_TO_PIPE(tmp);
1380 } else {
1381 u32 trans_sel;
1382 u32 trans_dp;
1383 int i;
1384
1385 switch (intel_dp->output_reg) {
1386 case PCH_DP_B:
1387 trans_sel = TRANS_DP_PORT_SEL_B;
1388 break;
1389 case PCH_DP_C:
1390 trans_sel = TRANS_DP_PORT_SEL_C;
1391 break;
1392 case PCH_DP_D:
1393 trans_sel = TRANS_DP_PORT_SEL_D;
1394 break;
1395 default:
1396 return true;
1397 }
1398
1399 for_each_pipe(i) {
1400 trans_dp = I915_READ(TRANS_DP_CTL(i));
1401 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1402 *pipe = i;
1403 return true;
1404 }
1405 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001406
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001407 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1408 intel_dp->output_reg);
1409 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001410
1411 return true;
1412}
1413
Daniel Vettere8cb4552012-07-01 13:05:48 +02001414static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001415{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001416 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001417
1418 /* Make sure the panel is off before trying to change the mode. But also
1419 * ensure that we have vdd while we switch off the panel. */
1420 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001421 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001422 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001423 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001424
1425 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1426 if (!is_cpu_edp(intel_dp))
1427 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001428}
1429
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001430static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001431{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001432 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1433
Daniel Vetter37398502012-09-06 22:15:44 +02001434 if (is_cpu_edp(intel_dp)) {
1435 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001436 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001437 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001438}
1439
Daniel Vettere8cb4552012-07-01 13:05:48 +02001440static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001441{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1443 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001444 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001445 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001447 if (WARN_ON(dp_reg & DP_PORT_EN))
1448 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449
1450 ironlake_edp_panel_vdd_on(intel_dp);
1451 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1452 intel_dp_start_link_train(intel_dp);
1453 ironlake_edp_panel_on(intel_dp);
1454 ironlake_edp_panel_vdd_off(intel_dp, true);
1455 intel_dp_complete_link_train(intel_dp);
1456 ironlake_edp_backlight_on(intel_dp);
1457}
1458
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001459static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001461 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001462
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001463 if (is_cpu_edp(intel_dp))
1464 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465}
1466
1467/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001468 * Native read with retry for link status and receiver capability reads for
1469 * cases where the sink may still be asleep.
1470 */
1471static bool
1472intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1473 uint8_t *recv, int recv_bytes)
1474{
1475 int ret, i;
1476
1477 /*
1478 * Sinks are *supposed* to come up within 1ms from an off state,
1479 * but we're also supposed to retry 3 times per the spec.
1480 */
1481 for (i = 0; i < 3; i++) {
1482 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1483 recv_bytes);
1484 if (ret == recv_bytes)
1485 return true;
1486 msleep(1);
1487 }
1488
1489 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001490}
1491
1492/*
1493 * Fetch AUX CH registers 0x202 - 0x207 which contain
1494 * link status information
1495 */
1496static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001497intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001498{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001499 return intel_dp_aux_native_read_retry(intel_dp,
1500 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001501 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001502 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503}
1504
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505#if 0
1506static char *voltage_names[] = {
1507 "0.4V", "0.6V", "0.8V", "1.2V"
1508};
1509static char *pre_emph_names[] = {
1510 "0dB", "3.5dB", "6dB", "9.5dB"
1511};
1512static char *link_train_names[] = {
1513 "pattern 1", "pattern 2", "idle", "off"
1514};
1515#endif
1516
1517/*
1518 * These are source-specific values; current Intel hardware supports
1519 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1520 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
1522static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001523intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524{
Paulo Zanoni30add222012-10-26 19:05:45 -02001525 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001526
1527 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1528 return DP_TRAIN_VOLTAGE_SWING_800;
1529 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1530 return DP_TRAIN_VOLTAGE_SWING_1200;
1531 else
1532 return DP_TRAIN_VOLTAGE_SWING_800;
1533}
1534
1535static uint8_t
1536intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1537{
Paulo Zanoni30add222012-10-26 19:05:45 -02001538 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001539
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001540 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001541 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1542 case DP_TRAIN_VOLTAGE_SWING_400:
1543 return DP_TRAIN_PRE_EMPHASIS_9_5;
1544 case DP_TRAIN_VOLTAGE_SWING_600:
1545 return DP_TRAIN_PRE_EMPHASIS_6;
1546 case DP_TRAIN_VOLTAGE_SWING_800:
1547 return DP_TRAIN_PRE_EMPHASIS_3_5;
1548 case DP_TRAIN_VOLTAGE_SWING_1200:
1549 default:
1550 return DP_TRAIN_PRE_EMPHASIS_0;
1551 }
1552 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001553 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1554 case DP_TRAIN_VOLTAGE_SWING_400:
1555 return DP_TRAIN_PRE_EMPHASIS_6;
1556 case DP_TRAIN_VOLTAGE_SWING_600:
1557 case DP_TRAIN_VOLTAGE_SWING_800:
1558 return DP_TRAIN_PRE_EMPHASIS_3_5;
1559 default:
1560 return DP_TRAIN_PRE_EMPHASIS_0;
1561 }
1562 } else {
1563 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1564 case DP_TRAIN_VOLTAGE_SWING_400:
1565 return DP_TRAIN_PRE_EMPHASIS_6;
1566 case DP_TRAIN_VOLTAGE_SWING_600:
1567 return DP_TRAIN_PRE_EMPHASIS_6;
1568 case DP_TRAIN_VOLTAGE_SWING_800:
1569 return DP_TRAIN_PRE_EMPHASIS_3_5;
1570 case DP_TRAIN_VOLTAGE_SWING_1200:
1571 default:
1572 return DP_TRAIN_PRE_EMPHASIS_0;
1573 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001574 }
1575}
1576
1577static void
Keith Packard93f62da2011-11-01 19:45:03 -07001578intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001579{
1580 uint8_t v = 0;
1581 uint8_t p = 0;
1582 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001583 uint8_t voltage_max;
1584 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001585
Jesse Barnes33a34e42010-09-08 12:42:02 -07001586 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001587 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1588 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001589
1590 if (this_v > v)
1591 v = this_v;
1592 if (this_p > p)
1593 p = this_p;
1594 }
1595
Keith Packard1a2eb462011-11-16 16:26:07 -08001596 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001597 if (v >= voltage_max)
1598 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001599
Keith Packard1a2eb462011-11-16 16:26:07 -08001600 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1601 if (p >= preemph_max)
1602 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001603
1604 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001605 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606}
1607
1608static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001609intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001611 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001612
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001613 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001614 case DP_TRAIN_VOLTAGE_SWING_400:
1615 default:
1616 signal_levels |= DP_VOLTAGE_0_4;
1617 break;
1618 case DP_TRAIN_VOLTAGE_SWING_600:
1619 signal_levels |= DP_VOLTAGE_0_6;
1620 break;
1621 case DP_TRAIN_VOLTAGE_SWING_800:
1622 signal_levels |= DP_VOLTAGE_0_8;
1623 break;
1624 case DP_TRAIN_VOLTAGE_SWING_1200:
1625 signal_levels |= DP_VOLTAGE_1_2;
1626 break;
1627 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001628 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001629 case DP_TRAIN_PRE_EMPHASIS_0:
1630 default:
1631 signal_levels |= DP_PRE_EMPHASIS_0;
1632 break;
1633 case DP_TRAIN_PRE_EMPHASIS_3_5:
1634 signal_levels |= DP_PRE_EMPHASIS_3_5;
1635 break;
1636 case DP_TRAIN_PRE_EMPHASIS_6:
1637 signal_levels |= DP_PRE_EMPHASIS_6;
1638 break;
1639 case DP_TRAIN_PRE_EMPHASIS_9_5:
1640 signal_levels |= DP_PRE_EMPHASIS_9_5;
1641 break;
1642 }
1643 return signal_levels;
1644}
1645
Zhenyu Wange3421a12010-04-08 09:43:27 +08001646/* Gen6's DP voltage swing and pre-emphasis control */
1647static uint32_t
1648intel_gen6_edp_signal_levels(uint8_t train_set)
1649{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001650 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1651 DP_TRAIN_PRE_EMPHASIS_MASK);
1652 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001653 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001654 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1655 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1656 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1657 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001658 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001659 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1660 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001661 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001662 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1663 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001664 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001665 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1666 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001667 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001668 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1669 "0x%x\n", signal_levels);
1670 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001671 }
1672}
1673
Keith Packard1a2eb462011-11-16 16:26:07 -08001674/* Gen7's DP voltage swing and pre-emphasis control */
1675static uint32_t
1676intel_gen7_edp_signal_levels(uint8_t train_set)
1677{
1678 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1679 DP_TRAIN_PRE_EMPHASIS_MASK);
1680 switch (signal_levels) {
1681 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1682 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1683 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1684 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1685 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1686 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1687
1688 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1689 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1690 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1691 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1692
1693 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1694 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1695 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1696 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1697
1698 default:
1699 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1700 "0x%x\n", signal_levels);
1701 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1702 }
1703}
1704
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001705/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1706static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001707intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001708{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001709 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1710 DP_TRAIN_PRE_EMPHASIS_MASK);
1711 switch (signal_levels) {
1712 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1713 return DDI_BUF_EMP_400MV_0DB_HSW;
1714 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1715 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1716 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1717 return DDI_BUF_EMP_400MV_6DB_HSW;
1718 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1719 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001720
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001721 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1722 return DDI_BUF_EMP_600MV_0DB_HSW;
1723 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1724 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1725 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1726 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001728 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1729 return DDI_BUF_EMP_800MV_0DB_HSW;
1730 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1731 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1732 default:
1733 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1734 "0x%x\n", signal_levels);
1735 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737}
1738
Paulo Zanonif0a34242012-12-06 16:51:50 -02001739/* Properly updates "DP" with the correct signal levels. */
1740static void
1741intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1742{
1743 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1744 struct drm_device *dev = intel_dig_port->base.base.dev;
1745 uint32_t signal_levels, mask;
1746 uint8_t train_set = intel_dp->train_set[0];
1747
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001748 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001749 signal_levels = intel_hsw_signal_levels(train_set);
1750 mask = DDI_BUF_EMP_MASK;
1751 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1752 signal_levels = intel_gen7_edp_signal_levels(train_set);
1753 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1754 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1755 signal_levels = intel_gen6_edp_signal_levels(train_set);
1756 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1757 } else {
1758 signal_levels = intel_gen4_signal_levels(train_set);
1759 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1760 }
1761
1762 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1763
1764 *DP = (*DP & ~mask) | signal_levels;
1765}
1766
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001768intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001769 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001770 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001771{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001772 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1773 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001774 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001775 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001777 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001778
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001779 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001780 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001781
1782 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1783 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1784 else
1785 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1786
1787 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1788 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1789 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001790
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001791 if (port != PORT_A) {
1792 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1793 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001794
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001795 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1796 DP_TP_STATUS_IDLE_DONE), 1))
1797 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1798
1799 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1800 }
1801
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001802 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1803
1804 break;
1805 case DP_TRAINING_PATTERN_1:
1806 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1807 break;
1808 case DP_TRAINING_PATTERN_2:
1809 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1810 break;
1811 case DP_TRAINING_PATTERN_3:
1812 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1813 break;
1814 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001815 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001816
1817 } else if (HAS_PCH_CPT(dev) &&
1818 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001819 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1820
1821 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1822 case DP_TRAINING_PATTERN_DISABLE:
1823 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1824 break;
1825 case DP_TRAINING_PATTERN_1:
1826 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1827 break;
1828 case DP_TRAINING_PATTERN_2:
1829 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1830 break;
1831 case DP_TRAINING_PATTERN_3:
1832 DRM_ERROR("DP training pattern 3 not supported\n");
1833 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1834 break;
1835 }
1836
1837 } else {
1838 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1839
1840 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1841 case DP_TRAINING_PATTERN_DISABLE:
1842 dp_reg_value |= DP_LINK_TRAIN_OFF;
1843 break;
1844 case DP_TRAINING_PATTERN_1:
1845 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1846 break;
1847 case DP_TRAINING_PATTERN_2:
1848 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1849 break;
1850 case DP_TRAINING_PATTERN_3:
1851 DRM_ERROR("DP training pattern 3 not supported\n");
1852 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1853 break;
1854 }
1855 }
1856
Chris Wilsonea5b2132010-08-04 13:50:23 +01001857 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1858 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001859
Chris Wilsonea5b2132010-08-04 13:50:23 +01001860 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001861 DP_TRAINING_PATTERN_SET,
1862 dp_train_pat);
1863
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001864 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1865 DP_TRAINING_PATTERN_DISABLE) {
1866 ret = intel_dp_aux_native_write(intel_dp,
1867 DP_TRAINING_LANE0_SET,
1868 intel_dp->train_set,
1869 intel_dp->lane_count);
1870 if (ret != intel_dp->lane_count)
1871 return false;
1872 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873
1874 return true;
1875}
1876
Jesse Barnes33a34e42010-09-08 12:42:02 -07001877/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001878void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001879intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001881 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001882 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001883 int i;
1884 uint8_t voltage;
1885 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001886 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001887 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001888
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001889 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001890 intel_ddi_prepare_link_retrain(encoder);
1891
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001892 /* Write the link configuration data */
1893 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1894 intel_dp->link_configuration,
1895 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001896
1897 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001898
Jesse Barnes33a34e42010-09-08 12:42:02 -07001899 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001901 voltage_tries = 0;
1902 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001903 clock_recovery = false;
1904 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001905 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001906 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001907
Paulo Zanonif0a34242012-12-06 16:51:50 -02001908 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909
Daniel Vettera7c96552012-10-18 10:15:30 +02001910 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001911 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001912 DP_TRAINING_PATTERN_1 |
1913 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001915
Daniel Vettera7c96552012-10-18 10:15:30 +02001916 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001917 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1918 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001919 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001920 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001921
Daniel Vetter01916272012-10-18 10:15:25 +02001922 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001923 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001924 clock_recovery = true;
1925 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001927
1928 /* Check to see if we've tried the max voltage */
1929 for (i = 0; i < intel_dp->lane_count; i++)
1930 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1931 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001932 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001933 ++loop_tries;
1934 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001935 DRM_DEBUG_KMS("too many full retries, give up\n");
1936 break;
1937 }
1938 memset(intel_dp->train_set, 0, 4);
1939 voltage_tries = 0;
1940 continue;
1941 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001942
1943 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001944 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001945 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001946 if (voltage_tries == 5) {
1947 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1948 break;
1949 }
1950 } else
1951 voltage_tries = 0;
1952 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001953
1954 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001955 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001956 }
1957
Jesse Barnes33a34e42010-09-08 12:42:02 -07001958 intel_dp->DP = DP;
1959}
1960
Paulo Zanonic19b0662012-10-15 15:51:41 -03001961void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001962intel_dp_complete_link_train(struct intel_dp *intel_dp)
1963{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001964 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001965 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001966 uint32_t DP = intel_dp->DP;
1967
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001968 /* channel equalization */
1969 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001970 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001971 channel_eq = false;
1972 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001973 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001974
Jesse Barnes37f80972011-01-05 14:45:24 -08001975 if (cr_tries > 5) {
1976 DRM_ERROR("failed to train DP, aborting\n");
1977 intel_dp_link_down(intel_dp);
1978 break;
1979 }
1980
Paulo Zanonif0a34242012-12-06 16:51:50 -02001981 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001982
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001983 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001984 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001985 DP_TRAINING_PATTERN_2 |
1986 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001987 break;
1988
Daniel Vettera7c96552012-10-18 10:15:30 +02001989 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001990 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001991 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001992
Jesse Barnes37f80972011-01-05 14:45:24 -08001993 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001994 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001995 intel_dp_start_link_train(intel_dp);
1996 cr_tries++;
1997 continue;
1998 }
1999
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002000 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002001 channel_eq = true;
2002 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002003 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002004
Jesse Barnes37f80972011-01-05 14:45:24 -08002005 /* Try 5 times, then try clock recovery if that fails */
2006 if (tries > 5) {
2007 intel_dp_link_down(intel_dp);
2008 intel_dp_start_link_train(intel_dp);
2009 tries = 0;
2010 cr_tries++;
2011 continue;
2012 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002013
2014 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002015 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002016 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002017 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002018
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002019 if (channel_eq)
2020 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2021
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002022 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002023}
2024
2025static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002026intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002027{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002028 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2029 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002031 struct intel_crtc *intel_crtc =
2032 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002033 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034
Paulo Zanonic19b0662012-10-15 15:51:41 -03002035 /*
2036 * DDI code has a strict mode set sequence and we should try to respect
2037 * it, otherwise we might hang the machine in many different ways. So we
2038 * really should be disabling the port only on a complete crtc_disable
2039 * sequence. This function is just called under two conditions on DDI
2040 * code:
2041 * - Link train failed while doing crtc_enable, and on this case we
2042 * really should respect the mode set sequence and wait for a
2043 * crtc_disable.
2044 * - Someone turned the monitor off and intel_dp_check_link_status
2045 * called us. We don't need to disable the whole port on this case, so
2046 * when someone turns the monitor on again,
2047 * intel_ddi_prepare_link_retrain will take care of redoing the link
2048 * train.
2049 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002050 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002051 return;
2052
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002053 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002054 return;
2055
Zhao Yakui28c97732009-10-09 11:39:41 +08002056 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002057
Keith Packard1a2eb462011-11-16 16:26:07 -08002058 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002059 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002060 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002061 } else {
2062 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002063 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002064 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002065 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002066
Daniel Vetterab527ef2012-11-29 15:59:33 +01002067 /* We don't really know why we're doing this */
2068 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002069
Daniel Vetter493a7082012-05-30 12:31:56 +02002070 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002071 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002072 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002073
Eric Anholt5bddd172010-11-18 09:32:59 +08002074 /* Hardware workaround: leaving our transcoder select
2075 * set to transcoder B while it's off will prevent the
2076 * corresponding HDMI output on transcoder A.
2077 *
2078 * Combine this with another hardware workaround:
2079 * transcoder select bit can only be cleared while the
2080 * port is enabled.
2081 */
2082 DP &= ~DP_PIPEB_SELECT;
2083 I915_WRITE(intel_dp->output_reg, DP);
2084
2085 /* Changes to enable or select take place the vblank
2086 * after being written.
2087 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002088 if (WARN_ON(crtc == NULL)) {
2089 /* We should never try to disable a port without a crtc
2090 * attached. For paranoia keep the code around for a
2091 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002092 POSTING_READ(intel_dp->output_reg);
2093 msleep(50);
2094 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002095 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002096 }
2097
Wu Fengguang832afda2011-12-09 20:42:21 +08002098 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002099 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2100 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002101 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002102}
2103
Keith Packard26d61aa2011-07-25 20:01:09 -07002104static bool
2105intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002106{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002107 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2108
Keith Packard92fd8fd2011-07-25 19:50:10 -07002109 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002110 sizeof(intel_dp->dpcd)) == 0)
2111 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002112
Damien Lespiau577c7a52012-12-13 16:09:02 +00002113 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2114 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2115 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2116
Adam Jacksonedb39242012-09-18 10:58:49 -04002117 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2118 return false; /* DPCD not present */
2119
2120 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2121 DP_DWN_STRM_PORT_PRESENT))
2122 return true; /* native DP sink */
2123
2124 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2125 return true; /* no per-port downstream info */
2126
2127 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2128 intel_dp->downstream_ports,
2129 DP_MAX_DOWNSTREAM_PORTS) == 0)
2130 return false; /* downstream port status fetch failed */
2131
2132 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002133}
2134
Adam Jackson0d198322012-05-14 16:05:47 -04002135static void
2136intel_dp_probe_oui(struct intel_dp *intel_dp)
2137{
2138 u8 buf[3];
2139
2140 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2141 return;
2142
Daniel Vetter351cfc32012-06-12 13:20:47 +02002143 ironlake_edp_panel_vdd_on(intel_dp);
2144
Adam Jackson0d198322012-05-14 16:05:47 -04002145 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2146 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2147 buf[0], buf[1], buf[2]);
2148
2149 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2150 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2151 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002152
2153 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002154}
2155
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002156static bool
2157intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2158{
2159 int ret;
2160
2161 ret = intel_dp_aux_native_read_retry(intel_dp,
2162 DP_DEVICE_SERVICE_IRQ_VECTOR,
2163 sink_irq_vector, 1);
2164 if (!ret)
2165 return false;
2166
2167 return true;
2168}
2169
2170static void
2171intel_dp_handle_test_request(struct intel_dp *intel_dp)
2172{
2173 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002174 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002175}
2176
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177/*
2178 * According to DP spec
2179 * 5.1.2:
2180 * 1. Read DPCD
2181 * 2. Configure link according to Receiver Capabilities
2182 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2183 * 4. Check link status on receipt of hot-plug interrupt
2184 */
2185
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002186void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002187intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002189 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002190 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002191 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002192
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002193 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002194 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002195
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002196 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002197 return;
2198
Keith Packard92fd8fd2011-07-25 19:50:10 -07002199 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002200 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002201 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002202 return;
2203 }
2204
Keith Packard92fd8fd2011-07-25 19:50:10 -07002205 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002206 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002207 intel_dp_link_down(intel_dp);
2208 return;
2209 }
2210
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002211 /* Try to read the source of the interrupt */
2212 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2213 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2214 /* Clear interrupt source */
2215 intel_dp_aux_native_write_1(intel_dp,
2216 DP_DEVICE_SERVICE_IRQ_VECTOR,
2217 sink_irq_vector);
2218
2219 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2220 intel_dp_handle_test_request(intel_dp);
2221 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2222 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2223 }
2224
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002225 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002226 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002227 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002228 intel_dp_start_link_train(intel_dp);
2229 intel_dp_complete_link_train(intel_dp);
2230 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002231}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002232
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002233/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002234static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002235intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002236{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002237 uint8_t *dpcd = intel_dp->dpcd;
2238 bool hpd;
2239 uint8_t type;
2240
2241 if (!intel_dp_get_dpcd(intel_dp))
2242 return connector_status_disconnected;
2243
2244 /* if there's no downstream port, we're done */
2245 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002246 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002247
2248 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2249 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2250 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002251 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002252 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002253 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002254 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002255 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2256 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002257 }
2258
2259 /* If no HPD, poke DDC gently */
2260 if (drm_probe_ddc(&intel_dp->adapter))
2261 return connector_status_connected;
2262
2263 /* Well we tried, say unknown for unreliable port types */
2264 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2265 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2266 return connector_status_unknown;
2267
2268 /* Anything else is out of spec, warn and ignore */
2269 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002270 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002271}
2272
2273static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002274ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002275{
Paulo Zanoni30add222012-10-26 19:05:45 -02002276 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002277 struct drm_i915_private *dev_priv = dev->dev_private;
2278 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002279 enum drm_connector_status status;
2280
Chris Wilsonfe16d942011-02-12 10:29:38 +00002281 /* Can't disconnect eDP, but you can close the lid... */
2282 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002283 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002284 if (status == connector_status_unknown)
2285 status = connector_status_connected;
2286 return status;
2287 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002288
Damien Lespiau1b469632012-12-13 16:09:01 +00002289 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2290 return connector_status_disconnected;
2291
Keith Packard26d61aa2011-07-25 20:01:09 -07002292 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002293}
2294
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002295static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002296g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002297{
Paulo Zanoni30add222012-10-26 19:05:45 -02002298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002299 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002301 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002302
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002303 switch (intel_dig_port->port) {
2304 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002305 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002307 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002308 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002309 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002310 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002311 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002312 break;
2313 default:
2314 return connector_status_unknown;
2315 }
2316
Chris Wilson10f76a32012-05-11 18:01:32 +01002317 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002318 return connector_status_disconnected;
2319
Keith Packard26d61aa2011-07-25 20:01:09 -07002320 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002321}
2322
Keith Packard8c241fe2011-09-28 16:38:44 -07002323static struct edid *
2324intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2325{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002326 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002327
Jani Nikula9cd300e2012-10-19 14:51:52 +03002328 /* use cached edid if we have one */
2329 if (intel_connector->edid) {
2330 struct edid *edid;
2331 int size;
2332
2333 /* invalid edid */
2334 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002335 return NULL;
2336
Jani Nikula9cd300e2012-10-19 14:51:52 +03002337 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002338 edid = kmalloc(size, GFP_KERNEL);
2339 if (!edid)
2340 return NULL;
2341
Jani Nikula9cd300e2012-10-19 14:51:52 +03002342 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002343 return edid;
2344 }
2345
Jani Nikula9cd300e2012-10-19 14:51:52 +03002346 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002347}
2348
2349static int
2350intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2351{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002352 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002353
Jani Nikula9cd300e2012-10-19 14:51:52 +03002354 /* use cached edid if we have one */
2355 if (intel_connector->edid) {
2356 /* invalid edid */
2357 if (IS_ERR(intel_connector->edid))
2358 return 0;
2359
2360 return intel_connector_update_modes(connector,
2361 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002362 }
2363
Jani Nikula9cd300e2012-10-19 14:51:52 +03002364 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002365}
2366
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002367static enum drm_connector_status
2368intel_dp_detect(struct drm_connector *connector, bool force)
2369{
2370 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2372 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002373 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002374 enum drm_connector_status status;
2375 struct edid *edid = NULL;
2376
2377 intel_dp->has_audio = false;
2378
2379 if (HAS_PCH_SPLIT(dev))
2380 status = ironlake_dp_detect(intel_dp);
2381 else
2382 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002383
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002384 if (status != connector_status_connected)
2385 return status;
2386
Adam Jackson0d198322012-05-14 16:05:47 -04002387 intel_dp_probe_oui(intel_dp);
2388
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002389 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2390 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002391 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002392 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002393 if (edid) {
2394 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002395 kfree(edid);
2396 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002397 }
2398
Paulo Zanonid63885d2012-10-26 19:05:49 -02002399 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2400 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002401 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002402}
2403
2404static int intel_dp_get_modes(struct drm_connector *connector)
2405{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002406 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002407 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002408 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002409 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002410
2411 /* We should parse the EDID data and find out if it has an audio sink
2412 */
2413
Keith Packard8c241fe2011-09-28 16:38:44 -07002414 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002415 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002416 return ret;
2417
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002418 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002419 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002420 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002421 mode = drm_mode_duplicate(dev,
2422 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002423 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002424 drm_mode_probed_add(connector, mode);
2425 return 1;
2426 }
2427 }
2428 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002429}
2430
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002431static bool
2432intel_dp_detect_audio(struct drm_connector *connector)
2433{
2434 struct intel_dp *intel_dp = intel_attached_dp(connector);
2435 struct edid *edid;
2436 bool has_audio = false;
2437
Keith Packard8c241fe2011-09-28 16:38:44 -07002438 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002439 if (edid) {
2440 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002441 kfree(edid);
2442 }
2443
2444 return has_audio;
2445}
2446
Chris Wilsonf6849602010-09-19 09:29:33 +01002447static int
2448intel_dp_set_property(struct drm_connector *connector,
2449 struct drm_property *property,
2450 uint64_t val)
2451{
Chris Wilsone953fd72011-02-21 22:23:52 +00002452 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002453 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002454 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2455 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002456 int ret;
2457
Rob Clark662595d2012-10-11 20:36:04 -05002458 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002459 if (ret)
2460 return ret;
2461
Chris Wilson3f43c482011-05-12 22:17:24 +01002462 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002463 int i = val;
2464 bool has_audio;
2465
2466 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002467 return 0;
2468
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002469 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002470
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002471 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002472 has_audio = intel_dp_detect_audio(connector);
2473 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002474 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002475
2476 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002477 return 0;
2478
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002479 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002480 goto done;
2481 }
2482
Chris Wilsone953fd72011-02-21 22:23:52 +00002483 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002484 switch (val) {
2485 case INTEL_BROADCAST_RGB_AUTO:
2486 intel_dp->color_range_auto = true;
2487 break;
2488 case INTEL_BROADCAST_RGB_FULL:
2489 intel_dp->color_range_auto = false;
2490 intel_dp->color_range = 0;
2491 break;
2492 case INTEL_BROADCAST_RGB_LIMITED:
2493 intel_dp->color_range_auto = false;
2494 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2495 break;
2496 default:
2497 return -EINVAL;
2498 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002499 goto done;
2500 }
2501
Yuly Novikov53b41832012-10-26 12:04:00 +03002502 if (is_edp(intel_dp) &&
2503 property == connector->dev->mode_config.scaling_mode_property) {
2504 if (val == DRM_MODE_SCALE_NONE) {
2505 DRM_DEBUG_KMS("no scaling not supported\n");
2506 return -EINVAL;
2507 }
2508
2509 if (intel_connector->panel.fitting_mode == val) {
2510 /* the eDP scaling property is not changed */
2511 return 0;
2512 }
2513 intel_connector->panel.fitting_mode = val;
2514
2515 goto done;
2516 }
2517
Chris Wilsonf6849602010-09-19 09:29:33 +01002518 return -EINVAL;
2519
2520done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002521 if (intel_encoder->base.crtc)
2522 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002523
2524 return 0;
2525}
2526
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002528intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002529{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002530 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002531 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002532 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002533
Jani Nikula9cd300e2012-10-19 14:51:52 +03002534 if (!IS_ERR_OR_NULL(intel_connector->edid))
2535 kfree(intel_connector->edid);
2536
Jani Nikula1d508702012-10-19 14:51:49 +03002537 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002538 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002539 intel_panel_fini(&intel_connector->panel);
2540 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002541
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542 drm_sysfs_connector_remove(connector);
2543 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002544 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002545}
2546
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002547void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002548{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002549 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2550 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002551
2552 i2c_del_adapter(&intel_dp->adapter);
2553 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002554 if (is_edp(intel_dp)) {
2555 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2556 ironlake_panel_vdd_off_sync(intel_dp);
2557 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002558 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002559}
2560
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002561static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002562 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002564 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002565};
2566
2567static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002568 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569 .detect = intel_dp_detect,
2570 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002571 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572 .destroy = intel_dp_destroy,
2573};
2574
2575static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2576 .get_modes = intel_dp_get_modes,
2577 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002578 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002579};
2580
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002581static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002582 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002583};
2584
Chris Wilson995b6762010-08-20 13:23:26 +01002585static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002586intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002587{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002588 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002589
Jesse Barnes885a5012011-07-07 11:11:01 -07002590 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002591}
2592
Zhenyu Wange3421a12010-04-08 09:43:27 +08002593/* Return which DP Port should be selected for Transcoder DP control */
2594int
Akshay Joshi0206e352011-08-16 15:34:10 -04002595intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002596{
2597 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002598 struct intel_encoder *intel_encoder;
2599 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002600
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002601 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2602 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002603
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002604 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2605 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002606 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002607 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002608
Zhenyu Wange3421a12010-04-08 09:43:27 +08002609 return -1;
2610}
2611
Zhao Yakui36e83a12010-06-12 14:32:21 +08002612/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002613bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002614{
2615 struct drm_i915_private *dev_priv = dev->dev_private;
2616 struct child_device_config *p_child;
2617 int i;
2618
2619 if (!dev_priv->child_dev_num)
2620 return false;
2621
2622 for (i = 0; i < dev_priv->child_dev_num; i++) {
2623 p_child = dev_priv->child_dev + i;
2624
2625 if (p_child->dvo_port == PORT_IDPD &&
2626 p_child->device_type == DEVICE_TYPE_eDP)
2627 return true;
2628 }
2629 return false;
2630}
2631
Chris Wilsonf6849602010-09-19 09:29:33 +01002632static void
2633intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2634{
Yuly Novikov53b41832012-10-26 12:04:00 +03002635 struct intel_connector *intel_connector = to_intel_connector(connector);
2636
Chris Wilson3f43c482011-05-12 22:17:24 +01002637 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002638 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002639 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002640
2641 if (is_edp(intel_dp)) {
2642 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002643 drm_object_attach_property(
2644 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002645 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002646 DRM_MODE_SCALE_ASPECT);
2647 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002648 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002649}
2650
Daniel Vetter67a54562012-10-20 20:57:45 +02002651static void
2652intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002653 struct intel_dp *intel_dp,
2654 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002655{
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct edp_power_seq cur, vbt, spec, final;
2658 u32 pp_on, pp_off, pp_div, pp;
2659
2660 /* Workaround: Need to write PP_CONTROL with the unlock key as
2661 * the very first thing. */
2662 pp = ironlake_get_pp_control(dev_priv);
2663 I915_WRITE(PCH_PP_CONTROL, pp);
2664
2665 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2666 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2667 pp_div = I915_READ(PCH_PP_DIVISOR);
2668
2669 /* Pull timing values out of registers */
2670 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2671 PANEL_POWER_UP_DELAY_SHIFT;
2672
2673 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2674 PANEL_LIGHT_ON_DELAY_SHIFT;
2675
2676 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2677 PANEL_LIGHT_OFF_DELAY_SHIFT;
2678
2679 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2680 PANEL_POWER_DOWN_DELAY_SHIFT;
2681
2682 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2683 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2684
2685 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2686 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2687
2688 vbt = dev_priv->edp.pps;
2689
2690 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2691 * our hw here, which are all in 100usec. */
2692 spec.t1_t3 = 210 * 10;
2693 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2694 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2695 spec.t10 = 500 * 10;
2696 /* This one is special and actually in units of 100ms, but zero
2697 * based in the hw (so we need to add 100 ms). But the sw vbt
2698 * table multiplies it with 1000 to make it in units of 100usec,
2699 * too. */
2700 spec.t11_t12 = (510 + 100) * 10;
2701
2702 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2703 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2704
2705 /* Use the max of the register settings and vbt. If both are
2706 * unset, fall back to the spec limits. */
2707#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2708 spec.field : \
2709 max(cur.field, vbt.field))
2710 assign_final(t1_t3);
2711 assign_final(t8);
2712 assign_final(t9);
2713 assign_final(t10);
2714 assign_final(t11_t12);
2715#undef assign_final
2716
2717#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2718 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2719 intel_dp->backlight_on_delay = get_delay(t8);
2720 intel_dp->backlight_off_delay = get_delay(t9);
2721 intel_dp->panel_power_down_delay = get_delay(t10);
2722 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2723#undef get_delay
2724
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002725 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2726 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2727 intel_dp->panel_power_cycle_delay);
2728
2729 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2730 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2731
2732 if (out)
2733 *out = final;
2734}
2735
2736static void
2737intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2738 struct intel_dp *intel_dp,
2739 struct edp_power_seq *seq)
2740{
2741 struct drm_i915_private *dev_priv = dev->dev_private;
2742 u32 pp_on, pp_off, pp_div;
2743
Daniel Vetter67a54562012-10-20 20:57:45 +02002744 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002745 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2746 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2747 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2748 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002749 /* Compute the divisor for the pp clock, simply match the Bspec
2750 * formula. */
2751 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2752 << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002753 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002754 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2755
2756 /* Haswell doesn't have any port selection bits for the panel
2757 * power sequencer any more. */
2758 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2759 if (is_cpu_edp(intel_dp))
2760 pp_on |= PANEL_POWER_PORT_DP_A;
2761 else
2762 pp_on |= PANEL_POWER_PORT_DP_D;
2763 }
2764
2765 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2766 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2767 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2768
Daniel Vetter67a54562012-10-20 20:57:45 +02002769 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2770 I915_READ(PCH_PP_ON_DELAYS),
2771 I915_READ(PCH_PP_OFF_DELAYS),
2772 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002773}
2774
2775void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002776intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2777 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002779 struct drm_connector *connector = &intel_connector->base;
2780 struct intel_dp *intel_dp = &intel_dig_port->dp;
2781 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2782 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002784 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002785 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002786 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002787 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002788 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002789
Daniel Vetter07679352012-09-06 22:15:42 +02002790 /* Preserve the current hw state. */
2791 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002792 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002793
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002794 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002795 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002796 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002797
Gajanan Bhat19c03922012-09-27 19:13:07 +05302798 /*
2799 * FIXME : We need to initialize built-in panels before external panels.
2800 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2801 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002802 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302803 type = DRM_MODE_CONNECTOR_eDP;
2804 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002805 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002806 type = DRM_MODE_CONNECTOR_eDP;
2807 intel_encoder->type = INTEL_OUTPUT_EDP;
2808 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002809 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2810 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2811 * rewrite it.
2812 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002813 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002814 }
2815
Adam Jacksonb3295302010-07-16 14:46:28 -04002816 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002817 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2818
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002819 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002820 connector->interlace_allowed = true;
2821 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002822
Daniel Vetter66a92782012-07-12 20:08:18 +02002823 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2824 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002825
Chris Wilsondf0e9242010-09-09 16:20:55 +01002826 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002827 drm_sysfs_connector_add(connector);
2828
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002829 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002830 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2831 else
2832 intel_connector->get_hw_state = intel_connector_get_hw_state;
2833
Daniel Vettere8cb4552012-07-01 13:05:48 +02002834
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002835 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002836 switch (port) {
2837 case PORT_A:
2838 name = "DPDDC-A";
2839 break;
2840 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002841 dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002842 name = "DPDDC-B";
2843 break;
2844 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002845 dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002846 name = "DPDDC-C";
2847 break;
2848 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002849 dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002850 name = "DPDDC-D";
2851 break;
2852 default:
2853 WARN(1, "Invalid port %c\n", port_name(port));
2854 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002855 }
2856
Daniel Vetter67a54562012-10-20 20:57:45 +02002857 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002858 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002859
2860 intel_dp_i2c_init(intel_dp, intel_connector, name);
2861
Daniel Vetter67a54562012-10-20 20:57:45 +02002862 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002863 if (is_edp(intel_dp)) {
2864 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002865 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002866 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002867
2868 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002869 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002870 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002871
Keith Packard59f3e272011-07-25 20:01:56 -07002872 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002873 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2874 dev_priv->no_aux_handshake =
2875 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002876 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2877 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002878 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002879 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002880 intel_dp_encoder_destroy(&intel_encoder->base);
2881 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002882 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002883 }
Jesse Barnes89667382010-10-07 16:01:21 -07002884
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002885 /* We now know it's not a ghost, init power sequence regs. */
2886 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2887 &power_seq);
2888
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002889 ironlake_edp_panel_vdd_on(intel_dp);
2890 edid = drm_get_edid(connector, &intel_dp->adapter);
2891 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002892 if (drm_add_edid_modes(connector, edid)) {
2893 drm_mode_connector_update_edid_property(connector, edid);
2894 drm_edid_to_eld(connector, edid);
2895 } else {
2896 kfree(edid);
2897 edid = ERR_PTR(-EINVAL);
2898 }
2899 } else {
2900 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002901 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002902 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002903
2904 /* prefer fixed mode from EDID if available */
2905 list_for_each_entry(scan, &connector->probed_modes, head) {
2906 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2907 fixed_mode = drm_mode_duplicate(dev, scan);
2908 break;
2909 }
2910 }
2911
2912 /* fallback to VBT if available for eDP */
2913 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2914 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2915 if (fixed_mode)
2916 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2917 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002918
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002919 ironlake_edp_panel_vdd_off(intel_dp, false);
2920 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002921
Jesse Barnes4d926462010-10-07 16:01:07 -07002922 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002923 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002924 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002925 }
2926
Chris Wilsonf6849602010-09-19 09:29:33 +01002927 intel_dp_add_properties(intel_dp, connector);
2928
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002929 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2930 * 0xd. Failure to do so will result in spurious interrupts being
2931 * generated on the port when a cable is not attached.
2932 */
2933 if (IS_G4X(dev) && !IS_GM45(dev)) {
2934 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2935 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2936 }
2937}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002938
2939void
2940intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2941{
2942 struct intel_digital_port *intel_dig_port;
2943 struct intel_encoder *intel_encoder;
2944 struct drm_encoder *encoder;
2945 struct intel_connector *intel_connector;
2946
2947 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2948 if (!intel_dig_port)
2949 return;
2950
2951 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2952 if (!intel_connector) {
2953 kfree(intel_dig_port);
2954 return;
2955 }
2956
2957 intel_encoder = &intel_dig_port->base;
2958 encoder = &intel_encoder->base;
2959
2960 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2961 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002962 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002963
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002964 intel_encoder->enable = intel_enable_dp;
2965 intel_encoder->pre_enable = intel_pre_enable_dp;
2966 intel_encoder->disable = intel_disable_dp;
2967 intel_encoder->post_disable = intel_post_disable_dp;
2968 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002969
Paulo Zanoni174edf12012-10-26 19:05:50 -02002970 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002971 intel_dig_port->dp.output_reg = output_reg;
2972
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002973 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002974 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2975 intel_encoder->cloneable = false;
2976 intel_encoder->hot_plug = intel_dp_hot_plug;
2977
2978 intel_dp_init_connector(intel_dig_port, intel_connector);
2979}