blob: 32c8a675e5a4a33c89a12cdfd69d3d558b92f95f [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Zyngier4f8d6632012-12-10 16:29:28 +00002/*
3 * Copyright (C) 2012,2013 - ARM Ltd
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 *
6 * Derived from arch/arm/include/asm/kvm_host.h:
7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
Marc Zyngier4f8d6632012-12-10 16:29:28 +00009 */
10
11#ifndef __ARM64_KVM_HOST_H__
12#define __ARM64_KVM_HOST_H__
13
Dave Martin3f61f402018-09-28 14:39:08 +010014#include <linux/bitmap.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020015#include <linux/types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010016#include <linux/jump_label.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020017#include <linux/kvm_types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010018#include <linux/percpu.h>
Julien Thierry85738e02019-01-31 14:58:48 +000019#include <asm/arch_gicv3.h>
Dave Martin3f61f402018-09-28 14:39:08 +010020#include <asm/barrier.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010021#include <asm/cpufeature.h>
Marc Zyngier1e0cf162019-07-05 23:35:56 +010022#include <asm/cputype.h>
James Morse4f5abad2018-01-15 19:39:00 +000023#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000024#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000025#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000026#include <asm/kvm_asm.h>
Dave Martine6b673b2018-04-06 14:55:59 +010027#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000028
Eric Augerc1426e42015-03-04 11:14:34 +010029#define __KVM_HAVE_ARCH_INTC_INITIALIZED
30
Linu Cherian955a3fc2017-03-08 11:38:35 +053031#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020032#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000033
34#include <kvm/arm_vgic.h>
35#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080036#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000037
Ming Leief748912015-09-02 14:31:21 +080038#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
39
Amit Daniel Kachhapa22fa322019-04-23 10:12:36 +053040#define KVM_VCPU_MAX_FEATURES 7
Marc Zyngier4f8d6632012-12-10 16:29:28 +000041
Andrew Jones7b244e22017-06-04 14:43:58 +020042#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020043 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020044#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Marc Zyngier358b28f2018-12-20 11:36:07 +000045#define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2)
Steven Price8564d632019-10-21 16:28:18 +010046#define KVM_REQ_RECORD_STEAL KVM_ARCH_REQ(3)
Marc Zyngierd9c38722020-03-04 20:33:28 +000047#define KVM_REQ_RELOAD_GICv4 KVM_ARCH_REQ(4)
Christoffer Dallb13216c2016-04-27 10:28:00 +010048
Christoffer Dall61bbe382017-10-27 19:57:51 +020049DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
50
Dave Martin9033bba2019-02-28 18:46:44 +000051extern unsigned int kvm_sve_max_vl;
Dave Martina3be8362019-04-12 15:30:58 +010052int kvm_arm_init_sve(void);
Dave Martin0f062bf2019-02-28 18:33:00 +000053
Will Deacon6951e482014-08-26 15:13:20 +010054int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000055int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Sean Christopherson19bcc892019-12-18 13:55:27 -080056void kvm_arm_vcpu_destroy(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080057int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010058void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000059
Christoffer Dalle329fb72018-12-11 15:26:31 +010060struct kvm_vmid {
Marc Zyngier4f8d6632012-12-10 16:29:28 +000061 /* The VMID generation used for the virt. memory system */
62 u64 vmid_gen;
63 u32 vmid;
Christoffer Dalle329fb72018-12-11 15:26:31 +010064};
65
66struct kvm_arch {
67 struct kvm_vmid vmid;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000068
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010069 /* stage2 entry level table */
Marc Zyngier4f8d6632012-12-10 16:29:28 +000070 pgd_t *pgd;
Christoffer Dalle329fb72018-12-11 15:26:31 +010071 phys_addr_t pgd_phys;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000072
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010073 /* VTCR_EL2 value for this VM */
74 u64 vtcr;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000075
Marc Zyngier94d0e592016-10-18 18:37:49 +010076 /* The last vcpu id that ran on each physical CPU */
77 int __percpu *last_vcpu_ran;
78
Andre Przywara3caa2d82014-06-02 16:26:01 +020079 /* The maximum number of vCPUs depends on the used GIC model */
80 int max_vcpus;
81
Marc Zyngier4f8d6632012-12-10 16:29:28 +000082 /* Interrupt controller */
83 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +000084
85 /* Mandated version of PSCI */
86 u32 psci_version;
Christoffer Dallc7262002019-10-11 13:07:05 +020087
88 /*
89 * If we encounter a data abort without valid instruction syndrome
90 * information, report this to user space. User space can (and
91 * should) opt in to this feature if KVM_CAP_ARM_NISV_TO_USER is
92 * supported.
93 */
94 bool return_nisv_io_abort_to_user;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000095};
96
97#define KVM_NR_MEM_OBJS 40
98
99/*
100 * We don't want allocation failures within the mmu code, so we preallocate
101 * enough memory for a single page fault in a cache.
102 */
103struct kvm_mmu_memory_cache {
104 int nobjs;
105 void *objects[KVM_NR_MEM_OBJS];
106};
107
108struct kvm_vcpu_fault_info {
109 u32 esr_el2; /* Hyp Syndrom Register */
110 u64 far_el2; /* Hyp Fault Address Register */
111 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000112 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000113};
114
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000115/*
116 * 0 is reserved as an invalid value.
117 * Order should be kept in sync with the save/restore code.
118 */
119enum vcpu_sysreg {
120 __INVALID_SYSREG__,
121 MPIDR_EL1, /* MultiProcessor Affinity Register */
122 CSSELR_EL1, /* Cache Size Selection Register */
123 SCTLR_EL1, /* System Control Register */
124 ACTLR_EL1, /* Auxiliary Control Register */
125 CPACR_EL1, /* Coprocessor Access Control */
Dave Martin73433762018-09-28 14:39:16 +0100126 ZCR_EL1, /* SVE Control */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000127 TTBR0_EL1, /* Translation Table Base Register 0 */
128 TTBR1_EL1, /* Translation Table Base Register 1 */
129 TCR_EL1, /* Translation Control Register */
130 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800131 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
132 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000133 FAR_EL1, /* Fault Address Register */
134 MAIR_EL1, /* Memory Attribute Indirection Register */
135 VBAR_EL1, /* Vector Base Address Register */
136 CONTEXTIDR_EL1, /* Context ID Register */
137 TPIDR_EL0, /* Thread ID, User R/W */
138 TPIDRRO_EL0, /* Thread ID, User R/O */
139 TPIDR_EL1, /* Thread ID, Privileged */
140 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
141 CNTKCTL_EL1, /* Timer Control Register (EL1) */
142 PAR_EL1, /* Physical Address Register */
143 MDSCR_EL1, /* Monitor Debug System Control Register */
144 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000145 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000146
Shannon Zhaoab946832015-06-18 16:01:53 +0800147 /* Performance Monitors Registers */
148 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800149 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800150 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
151 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
152 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800153 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
154 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
155 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800156 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800157 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800158 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800159 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800160 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800161
Mark Rutland384b40c2019-04-23 10:12:35 +0530162 /* Pointer Authentication Registers in a strict increasing order. */
163 APIAKEYLO_EL1,
164 APIAKEYHI_EL1,
165 APIBKEYLO_EL1,
166 APIBKEYHI_EL1,
167 APDAKEYLO_EL1,
168 APDAKEYHI_EL1,
169 APDBKEYLO_EL1,
170 APDBKEYHI_EL1,
171 APGAKEYLO_EL1,
172 APGAKEYHI_EL1,
173
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000174 /* 32bit specific registers. Keep them at the end of the range */
175 DACR32_EL2, /* Domain Access Control Register */
176 IFSR32_EL2, /* Instruction Fault Status Register */
177 FPEXC32_EL2, /* Floating-Point Exception Control Register */
178 DBGVCR32_EL2, /* Debug Vector Catch Register */
179
180 NR_SYS_REGS /* Nothing after this line! */
181};
182
183/* 32bit mapping */
184#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
185#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
186#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
187#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
188#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
189#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
190#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
191#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
192#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
193#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
194#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
195#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
196#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
197#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
198#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
199#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
200#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
201#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
202#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
203#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
204#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
205#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
206#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
207#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
208#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
209#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
210#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
211#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
212#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
213
214#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
215#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
216#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
217#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
218#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
219#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
220#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
221
222#define NR_COPRO_REGS (NR_SYS_REGS * 2)
223
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000224struct kvm_cpu_context {
225 struct kvm_regs gp_regs;
Marc Zyngier40033a62013-02-06 19:17:50 +0000226 union {
227 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100228 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000229 };
James Morsec97e1662018-01-08 15:38:05 +0000230
231 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000232};
233
Andrew Murrayeb412382019-04-09 20:22:12 +0100234struct kvm_pmu_events {
235 u32 events_host;
236 u32 events_guest;
237};
238
Andrew Murray630a1682019-04-09 20:22:11 +0100239struct kvm_host_data {
240 struct kvm_cpu_context host_ctxt;
Andrew Murrayeb412382019-04-09 20:22:12 +0100241 struct kvm_pmu_events pmu_events;
Andrew Murray630a1682019-04-09 20:22:11 +0100242};
243
244typedef struct kvm_host_data kvm_host_data_t;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000245
Marc Zyngier358b28f2018-12-20 11:36:07 +0000246struct vcpu_reset_state {
247 unsigned long pc;
248 unsigned long r0;
249 bool be;
250 bool reset;
251};
252
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000253struct kvm_vcpu_arch {
254 struct kvm_cpu_context ctxt;
Dave Martinb43b5dd2018-09-28 14:39:17 +0100255 void *sve_state;
256 unsigned int sve_max_vl;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000257
258 /* HYP configuration */
259 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100260 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000261
262 /* Exception Information */
263 struct kvm_vcpu_fault_info fault;
264
Marc Zyngier55e37482018-05-29 13:11:16 +0100265 /* State of various workarounds, see kvm_asm.h for bit assignment */
266 u64 workaround_flags;
267
Dave Martinfa89d31c2018-05-08 14:47:23 +0100268 /* Miscellaneous vcpu state flags */
269 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100270
Alex Bennée84e690b2015-07-07 17:30:00 +0100271 /*
272 * We maintain more than a single set of debug registers to support
273 * debugging the guest from the host and to maintain separate host and
274 * guest state during world switches. vcpu_debug_state are the debug
275 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100276 * the host registers which are saved and restored during
277 * world switches. external_debug_state contains the debug
278 * values we want to debug the guest. This is set via the
279 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100280 *
281 * debug_ptr points to the set of debug registers that should be loaded
282 * onto the hardware when running the guest.
283 */
284 struct kvm_guest_debug_arch *debug_ptr;
285 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100286 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100287
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000288 /* Pointer to host CPU context */
Andrew Murray630a1682019-04-09 20:22:11 +0100289 struct kvm_cpu_context *host_cpu_context;
Dave Martine6b673b2018-04-06 14:55:59 +0100290
291 struct thread_info *host_thread_info; /* hyp VA */
292 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
293
Will Deaconf85279b2016-09-22 11:35:43 +0100294 struct {
295 /* {Break,watch}point registers */
296 struct kvm_guest_debug_arch regs;
297 /* Statistical profiling extension */
298 u64 pmscr_el1;
299 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000300
301 /* VGIC state */
302 struct vgic_cpu vgic_cpu;
303 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800304 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000305
306 /*
307 * Anything that is not used directly from assembly code goes
308 * here.
309 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000310
Alex Bennée337b99b2015-07-07 17:29:58 +0100311 /*
312 * Guest registers we preserve during guest debugging.
313 *
314 * These shadow registers are updated by the kvm_handle_sys_reg
315 * trap handler if the guest accesses or updates them while we
316 * are using guest debug.
317 */
318 struct {
319 u32 mdscr_el1;
320 } guest_debug_preserved;
321
Eric Auger37815282015-09-25 23:41:14 +0200322 /* vcpu power-off state */
323 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000324
Eric Auger3b928302015-09-25 23:41:17 +0200325 /* Don't run the guest (internal implementation need) */
326 bool pause;
327
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000328 /* Cache some mmu pages needed inside spinlock regions */
329 struct kvm_mmu_memory_cache mmu_page_cache;
330
331 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100332 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000333 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
334
335 /* Detect first run of a vcpu */
336 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000337
338 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
339 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100340
Marc Zyngier358b28f2018-12-20 11:36:07 +0000341 /* Additional reset state */
342 struct vcpu_reset_state reset_state;
343
Christoffer Dalld47533d2017-12-23 21:53:48 +0100344 /* True when deferrable sysregs are loaded on the physical CPU,
345 * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
346 bool sysregs_loaded_on_cpu;
Steven Price8564d632019-10-21 16:28:18 +0100347
348 /* Guest PV state */
349 struct {
350 u64 steal;
351 u64 last_steal;
352 gpa_t base;
353 } steal;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000354};
355
Dave Martinb43b5dd2018-09-28 14:39:17 +0100356/* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */
357#define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \
358 sve_ffr_offset((vcpu)->arch.sve_max_vl)))
359
Dave Martine1c9c982018-09-28 14:39:19 +0100360#define vcpu_sve_state_size(vcpu) ({ \
361 size_t __size_ret; \
362 unsigned int __vcpu_vq; \
363 \
364 if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \
365 __size_ret = 0; \
366 } else { \
367 __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \
368 __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \
369 } \
370 \
371 __size_ret; \
372})
373
Dave Martinfa89d31c2018-05-08 14:47:23 +0100374/* vcpu_arch flags field values: */
375#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100376#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
377#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
378#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100379#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martin1765edb2018-09-28 14:39:12 +0100380#define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */
Dave Martin9033bba2019-02-28 18:46:44 +0000381#define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530382#define KVM_ARM64_GUEST_HAS_PTRAUTH (1 << 7) /* PTRAUTH exposed to guest */
Dave Martin1765edb2018-09-28 14:39:12 +0100383
384#define vcpu_has_sve(vcpu) (system_supports_sve() && \
385 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE))
Dave Martinfa89d31c2018-05-08 14:47:23 +0100386
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530387#define vcpu_has_ptrauth(vcpu) ((system_supports_address_auth() || \
388 system_supports_generic_auth()) && \
389 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_PTRAUTH))
390
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000391#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100392
393/*
394 * Only use __vcpu_sys_reg if you know you want the memory backed version of a
395 * register, and not the one most recently accessed by a running VCPU. For
396 * example, for userspace access or for system registers that are never context
397 * switched, but only emulated.
398 */
399#define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
400
Christoffer Dallda6f1662018-11-29 12:20:01 +0100401u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100402void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100403
Marc Zyngier72564012014-04-24 10:27:13 +0100404/*
405 * CP14 and CP15 live in the same array, as they are backed by the
406 * same system registers.
407 */
408#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
409#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000410
411struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000412 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000413};
414
415struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000416 u64 halt_successful_poll;
417 u64 halt_attempted_poll;
418 u64 halt_poll_invalid;
419 u64 halt_wakeup;
420 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000421 u64 wfe_exit_stat;
422 u64 wfi_exit_stat;
423 u64 mmio_exit_user;
424 u64 mmio_exit_kernel;
425 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000426};
427
Anup Patel473bdc02013-09-30 14:20:06 +0530428int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000429unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
430int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000431int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
432int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100433int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
434 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100435
James Morse539aee02018-07-19 16:24:24 +0100436int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
437 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000438
439#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000440int kvm_unmap_hva_range(struct kvm *kvm,
441 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800442int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000443int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
444int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000445
Christoffer Dallb13216c2016-04-27 10:28:00 +0100446void kvm_arm_halt_guest(struct kvm *kvm);
447void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000448
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100449u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000450
451/*
452 * The couple of isb() below are there to guarantee the same behaviour
453 * on VHE as on !VHE, where the eret to EL1 acts as a context
454 * synchronization event.
455 */
456#define kvm_call_hyp(f, ...) \
457 do { \
458 if (has_vhe()) { \
459 f(__VA_ARGS__); \
460 isb(); \
461 } else { \
462 __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__); \
463 } \
464 } while(0)
465
466#define kvm_call_hyp_ret(f, ...) \
467 ({ \
468 typeof(f(__VA_ARGS__)) ret; \
469 \
470 if (has_vhe()) { \
471 ret = f(__VA_ARGS__); \
472 isb(); \
473 } else { \
474 ret = __kvm_call_hyp(kvm_ksym_ref(f), \
475 ##__VA_ARGS__); \
476 } \
477 \
478 ret; \
479 })
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000480
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200481void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800482void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000483
484int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
485 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000486void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
487 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000488
Marc Zyngier0e20f5e2019-12-13 13:25:25 +0000489/* MMIO helpers */
490void kvm_mmio_write_buf(void *buf, unsigned int len, unsigned long data);
491unsigned long kvm_mmio_read_buf(const void *buf, unsigned int len);
492
493int kvm_handle_mmio_return(struct kvm_vcpu *vcpu, struct kvm_run *run);
494int io_mem_abort(struct kvm_vcpu *vcpu, struct kvm_run *run,
495 phys_addr_t fault_ipa);
496
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000497int kvm_perf_init(void);
498int kvm_perf_teardown(void);
499
Steven Priceb48c1a42019-10-21 16:28:16 +0100500long kvm_hypercall_pv_features(struct kvm_vcpu *vcpu);
Steven Price8564d632019-10-21 16:28:18 +0100501gpa_t kvm_init_stolen_time(struct kvm_vcpu *vcpu);
502void kvm_update_stolen_time(struct kvm_vcpu *vcpu);
503
Steven Price58772e92019-10-21 16:28:20 +0100504int kvm_arm_pvtime_set_attr(struct kvm_vcpu *vcpu,
505 struct kvm_device_attr *attr);
506int kvm_arm_pvtime_get_attr(struct kvm_vcpu *vcpu,
507 struct kvm_device_attr *attr);
508int kvm_arm_pvtime_has_attr(struct kvm_vcpu *vcpu,
509 struct kvm_device_attr *attr);
510
Steven Price8564d632019-10-21 16:28:18 +0100511static inline void kvm_arm_pvtime_vcpu_init(struct kvm_vcpu_arch *vcpu_arch)
512{
513 vcpu_arch->steal.base = GPA_INVALID;
514}
515
516static inline bool kvm_arm_is_pvtime_enabled(struct kvm_vcpu_arch *vcpu_arch)
517{
518 return (vcpu_arch->steal.base != GPA_INVALID);
519}
Steven Priceb48c1a42019-10-21 16:28:16 +0100520
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100521void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
522
Andre Przywara4429fc62014-06-02 15:37:13 +0200523struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
524
Andrew Murray630a1682019-04-09 20:22:11 +0100525DECLARE_PER_CPU(kvm_host_data_t, kvm_host_data);
Christoffer Dall4464e212017-10-08 17:01:56 +0200526
Marc Zyngier1e0cf162019-07-05 23:35:56 +0100527static inline void kvm_init_host_cpu_context(struct kvm_cpu_context *cpu_ctxt)
Marc Zyngier32f13952019-01-19 15:29:54 +0000528{
529 /* The host's MPIDR is immutable, so let's set it up at boot time */
Marc Zyngier1e0cf162019-07-05 23:35:56 +0100530 cpu_ctxt->sys_regs[MPIDR_EL1] = read_cpuid_mpidr();
Marc Zyngier32f13952019-01-19 15:29:54 +0000531}
532
Will Deacon7c364472018-08-08 16:10:54 +0100533void __kvm_enable_ssbs(void);
534
Marc Zyngier12fda812016-06-30 18:40:45 +0100535static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
Marc Zyngier092bd142012-12-17 17:07:52 +0000536 unsigned long hyp_stack_ptr,
537 unsigned long vector_ptr)
538{
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100539 /*
540 * Calculate the raw per-cpu offset without a translation from the
541 * kernel's mapping to the linear mapping, and store it in tpidr_el2
542 * so that we can use adr_l to access per-cpu variables in EL2.
543 */
Andrew Murray630a1682019-04-09 20:22:11 +0100544 u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_data) -
545 (u64)kvm_ksym_ref(kvm_host_data));
Christoffer Dall4464e212017-10-08 17:01:56 +0200546
Marc Zyngier092bd142012-12-17 17:07:52 +0000547 /*
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100548 * Call initialization code, and switch to the full blown HYP code.
549 * If the cpucaps haven't been finalized yet, something has gone very
550 * wrong, and hyp will crash and burn when it uses any
551 * cpus_have_const_cap() wrapper.
Marc Zyngier092bd142012-12-17 17:07:52 +0000552 */
Suzuki K Pouloseb51c6ac2020-01-13 23:30:17 +0000553 BUG_ON(!system_capabilities_finalized());
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100554 __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2);
Will Deacon7c364472018-08-08 16:10:54 +0100555
556 /*
557 * Disabling SSBD on a non-VHE system requires us to enable SSBS
558 * at EL2.
559 */
560 if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) &&
561 arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) {
562 kvm_call_hyp(__kvm_enable_ssbs);
563 }
Marc Zyngier092bd142012-12-17 17:07:52 +0000564}
565
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000566static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100567{
568 /*
569 * The Arm architecture specifies that implementation of SVE
570 * requires VHE also to be implemented. The KVM code for arm64
571 * relies on this when SVE is present:
572 */
573 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100574 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000575
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000576 /* Some implementations have defects that confine them to VHE */
Steven Pricee85d68f2019-12-16 11:56:29 +0000577 if (cpus_have_cap(ARM64_WORKAROUND_SPECULATIVE_AT_VHE))
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000578 return true;
579
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000580 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100581}
582
Mark Rutland384b40c2019-04-23 10:12:35 +0530583void kvm_arm_vcpu_ptrauth_trap(struct kvm_vcpu *vcpu);
584
Radim Krčmář0865e632014-08-28 15:13:02 +0200585static inline void kvm_arch_hardware_unsetup(void) {}
586static inline void kvm_arch_sync_events(struct kvm *kvm) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200587static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200588static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200589
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100590void kvm_arm_init_debug(void);
591void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
592void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100593void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800594int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
595 struct kvm_device_attr *attr);
596int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
597 struct kvm_device_attr *attr);
598int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
599 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100600
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100601static inline void __cpu_init_stage2(void) {}
Marc Zyngier21a41792016-02-22 10:57:30 +0000602
Dave Martine6b673b2018-04-06 14:55:59 +0100603/* Guest/host FPSIMD coordination helpers */
604int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
605void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
606void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
607void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
608
Andrew Murrayeb412382019-04-09 20:22:12 +0100609static inline bool kvm_pmu_counter_deferred(struct perf_event_attr *attr)
610{
Andrew Murray435e53f2019-04-09 20:22:15 +0100611 return (!has_vhe() && attr->exclude_host);
Andrew Murrayeb412382019-04-09 20:22:12 +0100612}
613
Dave Martine6b673b2018-04-06 14:55:59 +0100614#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
615static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000616{
Dave Martine6b673b2018-04-06 14:55:59 +0100617 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000618}
Andrew Murrayeb412382019-04-09 20:22:12 +0100619
620void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr);
621void kvm_clr_pmu_events(u32 clr);
Andrew Murray3d91bef2019-04-09 20:22:14 +0100622
Andrew Murray435e53f2019-04-09 20:22:15 +0100623void kvm_vcpu_pmu_restore_guest(struct kvm_vcpu *vcpu);
624void kvm_vcpu_pmu_restore_host(struct kvm_vcpu *vcpu);
Andrew Murrayeb412382019-04-09 20:22:12 +0100625#else
626static inline void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr) {}
627static inline void kvm_clr_pmu_events(u32 clr) {}
Dave Martine6b673b2018-04-06 14:55:59 +0100628#endif
Dave Martin17eed272017-10-31 15:51:16 +0000629
Andre Przywarac118bbb2019-05-03 15:27:48 +0100630#define KVM_BP_HARDEN_UNKNOWN -1
631#define KVM_BP_HARDEN_WA_NEEDED 0
632#define KVM_BP_HARDEN_NOT_REQUIRED 1
633
634static inline int kvm_arm_harden_branch_predictor(void)
Marc Zyngier6167ec52018-02-06 17:56:14 +0000635{
Andre Przywarac118bbb2019-05-03 15:27:48 +0100636 switch (get_spectre_v2_workaround_state()) {
637 case ARM64_BP_HARDEN_WA_NEEDED:
638 return KVM_BP_HARDEN_WA_NEEDED;
639 case ARM64_BP_HARDEN_NOT_REQUIRED:
640 return KVM_BP_HARDEN_NOT_REQUIRED;
641 case ARM64_BP_HARDEN_UNKNOWN:
642 default:
643 return KVM_BP_HARDEN_UNKNOWN;
644 }
Marc Zyngier6167ec52018-02-06 17:56:14 +0000645}
646
Marc Zyngier5d81f7d2018-05-29 13:11:18 +0100647#define KVM_SSBD_UNKNOWN -1
648#define KVM_SSBD_FORCE_DISABLE 0
649#define KVM_SSBD_KERNEL 1
650#define KVM_SSBD_FORCE_ENABLE 2
651#define KVM_SSBD_MITIGATED 3
652
653static inline int kvm_arm_have_ssbd(void)
654{
655 switch (arm64_get_ssbd_state()) {
656 case ARM64_SSBD_FORCE_DISABLE:
657 return KVM_SSBD_FORCE_DISABLE;
658 case ARM64_SSBD_KERNEL:
659 return KVM_SSBD_KERNEL;
660 case ARM64_SSBD_FORCE_ENABLE:
661 return KVM_SSBD_FORCE_ENABLE;
662 case ARM64_SSBD_MITIGATED:
663 return KVM_SSBD_MITIGATED;
664 case ARM64_SSBD_UNKNOWN:
665 default:
666 return KVM_SSBD_UNKNOWN;
667 }
668}
669
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200670void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
671void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
672
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100673void kvm_set_ipa_limit(void);
674
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700675#define __KVM_HAVE_ARCH_VM_ALLOC
676struct kvm *kvm_arch_alloc_vm(void);
677void kvm_arch_free_vm(struct kvm *kvm);
678
Marc Zyngierbca607e2018-10-01 13:40:36 +0100679int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100680
Dave Martin92e68b22019-04-10 17:17:37 +0100681int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int feature);
Dave Martin9033bba2019-02-28 18:46:44 +0000682bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu);
683
684#define kvm_arm_vcpu_sve_finalized(vcpu) \
685 ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED)
Dave Martin7dd32a02018-12-19 14:27:01 +0000686
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000687#endif /* __ARM64_KVM_HOST_H__ */