blob: 52a9e2d2fc73de32a71f0cf1cef38bb05697830f [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020035#include "r8169_firmware.h"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Heiner Kallweit81cd17a2019-07-24 23:34:45 +020064#define MC_FILTER_LIMIT 32
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Heiner Kallweit145a40e2019-06-10 18:25:29 +020076#define RTL_CFG_NO_GBIT 1
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020079#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
80#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
81#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
82#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
83#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
84#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020087 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020088 RTL_GIGA_MAC_VER_02,
89 RTL_GIGA_MAC_VER_03,
90 RTL_GIGA_MAC_VER_04,
91 RTL_GIGA_MAC_VER_05,
92 RTL_GIGA_MAC_VER_06,
93 RTL_GIGA_MAC_VER_07,
94 RTL_GIGA_MAC_VER_08,
95 RTL_GIGA_MAC_VER_09,
96 RTL_GIGA_MAC_VER_10,
97 RTL_GIGA_MAC_VER_11,
98 RTL_GIGA_MAC_VER_12,
99 RTL_GIGA_MAC_VER_13,
100 RTL_GIGA_MAC_VER_14,
101 RTL_GIGA_MAC_VER_15,
102 RTL_GIGA_MAC_VER_16,
103 RTL_GIGA_MAC_VER_17,
104 RTL_GIGA_MAC_VER_18,
105 RTL_GIGA_MAC_VER_19,
106 RTL_GIGA_MAC_VER_20,
107 RTL_GIGA_MAC_VER_21,
108 RTL_GIGA_MAC_VER_22,
109 RTL_GIGA_MAC_VER_23,
110 RTL_GIGA_MAC_VER_24,
111 RTL_GIGA_MAC_VER_25,
112 RTL_GIGA_MAC_VER_26,
113 RTL_GIGA_MAC_VER_27,
114 RTL_GIGA_MAC_VER_28,
115 RTL_GIGA_MAC_VER_29,
116 RTL_GIGA_MAC_VER_30,
117 RTL_GIGA_MAC_VER_31,
118 RTL_GIGA_MAC_VER_32,
119 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800120 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800121 RTL_GIGA_MAC_VER_35,
122 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800123 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800124 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800125 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800126 RTL_GIGA_MAC_VER_40,
127 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000128 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000129 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800130 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800131 RTL_GIGA_MAC_VER_45,
132 RTL_GIGA_MAC_VER_46,
133 RTL_GIGA_MAC_VER_47,
134 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800135 RTL_GIGA_MAC_VER_49,
136 RTL_GIGA_MAC_VER_50,
137 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200138 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
Francois Romieud58d46b2011-05-03 16:38:29 +0200141#define JUMBO_1K ETH_DATA_LEN
142#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
143#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
144#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
145#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
146
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800147static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200149 const char *fw_name;
150} rtl_chip_infos[] = {
151 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200152 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
153 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
154 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
155 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
156 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200157 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200158 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
159 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200160 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200161 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
163 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
164 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
166 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
167 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
168 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
169 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
170 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
172 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
173 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
175 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
176 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
177 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
178 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
179 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
181 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
182 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
183 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
184 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
185 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
186 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
187 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
188 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
189 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
190 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
191 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
192 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200193 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
194 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
195 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200196 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
197 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
198 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
199 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
200 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
201 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
202 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Benoit Taine9baa3c32014-08-08 15:56:03 +0200205static const struct pci_device_id rtl8169_pci_tbl[] = {
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200206 { PCI_VDEVICE(REALTEK, 0x2502) },
207 { PCI_VDEVICE(REALTEK, 0x2600) },
208 { PCI_VDEVICE(REALTEK, 0x8129) },
209 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
210 { PCI_VDEVICE(REALTEK, 0x8161) },
211 { PCI_VDEVICE(REALTEK, 0x8167) },
212 { PCI_VDEVICE(REALTEK, 0x8168) },
213 { PCI_VDEVICE(NCUBE, 0x8168) },
214 { PCI_VDEVICE(REALTEK, 0x8169) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100215 { PCI_VENDOR_ID_DLINK, 0x4300,
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200216 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
Heiner Kallweit9d9f3fb2019-06-15 09:58:21 +0200217 { PCI_VDEVICE(DLINK, 0x4300) },
218 { PCI_VDEVICE(DLINK, 0x4302) },
219 { PCI_VDEVICE(AT, 0xc107) },
220 { PCI_VDEVICE(USR, 0x0116) },
221 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
222 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100223 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
226MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
227
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200228static struct {
229 u32 msg_enable;
230} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Francois Romieu07d3f512007-02-21 22:40:46 +0100232enum rtl_registers {
233 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100234 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100235 MAR0 = 8, /* Multicast filter. */
236 CounterAddrLow = 0x10,
237 CounterAddrHigh = 0x14,
238 TxDescStartAddrLow = 0x20,
239 TxDescStartAddrHigh = 0x24,
240 TxHDescStartAddrLow = 0x28,
241 TxHDescStartAddrHigh = 0x2c,
242 FLASH = 0x30,
243 ERSR = 0x36,
244 ChipCmd = 0x37,
245 TxPoll = 0x38,
246 IntrMask = 0x3c,
247 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700248
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800249 TxConfig = 0x40,
250#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
251#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
252
253 RxConfig = 0x44,
254#define RX128_INT_EN (1 << 15) /* 8111c and later */
255#define RX_MULTI_EN (1 << 14) /* 8111c only */
256#define RXCFG_FIFO_SHIFT 13
257 /* No threshold before first PCI xfer */
258#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000259#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800260#define RXCFG_DMA_SHIFT 8
261 /* Unlimited maximum PCI burst. */
262#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700263
Francois Romieu07d3f512007-02-21 22:40:46 +0100264 RxMissed = 0x4c,
265 Cfg9346 = 0x50,
266 Config0 = 0x51,
267 Config1 = 0x52,
268 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200269#define PME_SIGNAL (1 << 5) /* 8168c and later */
270
Francois Romieu07d3f512007-02-21 22:40:46 +0100271 Config3 = 0x54,
272 Config4 = 0x55,
273 Config5 = 0x56,
274 MultiIntr = 0x5c,
275 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 PHYstatus = 0x6c,
277 RxMaxSize = 0xda,
278 CPlusCmd = 0xe0,
279 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300280
281#define RTL_COALESCE_MASK 0x0f
282#define RTL_COALESCE_SHIFT 4
283#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
284#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
285
Francois Romieu07d3f512007-02-21 22:40:46 +0100286 RxDescAddrLow = 0xe4,
287 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000288 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
289
290#define NoEarlyTx 0x3f /* Max value : no early transmit. */
291
292 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
293
294#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800295#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000296
Francois Romieu07d3f512007-02-21 22:40:46 +0100297 FuncEvent = 0xf0,
298 FuncEventMask = 0xf4,
299 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800300 IBCR0 = 0xf8,
301 IBCR2 = 0xf9,
302 IBIMR0 = 0xfa,
303 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100304 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Francois Romieuf162a5d2008-06-01 22:37:49 +0200307enum rtl8168_8101_registers {
308 CSIDR = 0x64,
309 CSIAR = 0x68,
310#define CSIAR_FLAG 0x80000000
311#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200312#define CSIAR_BYTE_ENABLE 0x0000f000
313#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000314 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200315 EPHYAR = 0x80,
316#define EPHYAR_FLAG 0x80000000
317#define EPHYAR_WRITE_CMD 0x80000000
318#define EPHYAR_REG_MASK 0x1f
319#define EPHYAR_REG_SHIFT 16
320#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800321 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800322#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800323#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200324 DBG_REG = 0xd1,
325#define FIX_NAK_1 (1 << 4)
326#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800327 TWSI = 0xd2,
328 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800330#define TX_EMPTY (1 << 5)
331#define RX_EMPTY (1 << 4)
332#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800333#define EN_NDP (1 << 3)
334#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000336 EFUSEAR = 0xdc,
337#define EFUSEAR_FLAG 0x80000000
338#define EFUSEAR_WRITE_CMD 0x80000000
339#define EFUSEAR_READ_CMD 0x00000000
340#define EFUSEAR_REG_MASK 0x03ff
341#define EFUSEAR_REG_SHIFT 8
342#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800343 MISC_1 = 0xf2,
344#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200345};
346
françois romieuc0e45c12011-01-03 15:08:04 +0000347enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800348 LED_FREQ = 0x1a,
349 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000350 ERIDR = 0x70,
351 ERIAR = 0x74,
352#define ERIAR_FLAG 0x80000000
353#define ERIAR_WRITE_CMD 0x80000000
354#define ERIAR_READ_CMD 0x00000000
355#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000356#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800357#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
358#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
359#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800360#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800361#define ERIAR_MASK_SHIFT 12
362#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
363#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800364#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800365#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000367 EPHY_RXER_NUM = 0x7c,
368 OCPDR = 0xb0, /* OCP GPHY access */
369#define OCPDR_WRITE_CMD 0x80000000
370#define OCPDR_READ_CMD 0x00000000
371#define OCPDR_REG_MASK 0x7f
372#define OCPDR_GPHY_REG_SHIFT 16
373#define OCPDR_DATA_MASK 0xffff
374 OCPAR = 0xb4,
375#define OCPAR_FLAG 0x80000000
376#define OCPAR_GPHY_WRITE_CMD 0x8000f060
377#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800378 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000379 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
380 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200381#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800382#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800383#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800384#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800385#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000386};
387
Francois Romieu07d3f512007-02-21 22:40:46 +0100388enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100390 SYSErr = 0x8000,
391 PCSTimeout = 0x4000,
392 SWInt = 0x0100,
393 TxDescUnavail = 0x0080,
394 RxFIFOOver = 0x0040,
395 LinkChg = 0x0020,
396 RxOverflow = 0x0010,
397 TxErr = 0x0008,
398 TxOK = 0x0004,
399 RxErr = 0x0002,
400 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200403 RxRWT = (1 << 22),
404 RxRES = (1 << 21),
405 RxRUNT = (1 << 20),
406 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100410 CmdReset = 0x10,
411 CmdRxEnb = 0x08,
412 CmdTxEnb = 0x04,
413 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Francois Romieu275391a2007-02-23 23:50:28 +0100415 /* TXPoll register p.5 */
416 HPQ = 0x80, /* Poll cmd on the high prio queue */
417 NPQ = 0x40, /* Poll cmd on the low prio queue */
418 FSWInt = 0x01, /* Forced software interrupt */
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100421 Cfg9346_Lock = 0x00,
422 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100425 AcceptErr = 0x20,
426 AcceptRunt = 0x10,
427 AcceptBroadcast = 0x08,
428 AcceptMulticast = 0x04,
429 AcceptMyPhys = 0x02,
430 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200431#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 /* TxConfigBits */
434 TxInterFrameGapShift = 24,
435 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
436
Francois Romieu5d06a992006-02-23 00:47:58 +0100437 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200438 LEDS1 = (1 << 7),
439 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200440 Speed_down = (1 << 4),
441 MEMMAP = (1 << 3),
442 IOMAP = (1 << 2),
443 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100444 PMEnable = (1 << 0), /* Power Management Enable */
445
Francois Romieu6dccd162007-02-13 23:38:05 +0100446 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000447 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000448 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100449 PCI_Clock_66MHz = 0x01,
450 PCI_Clock_33MHz = 0x00,
451
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100452 /* Config3 register p.25 */
453 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
454 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200455 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800456 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200457 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458
Francois Romieud58d46b2011-05-03 16:38:29 +0200459 /* Config4 register */
460 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
461
Francois Romieu5d06a992006-02-23 00:47:58 +0100462 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
464 MWF = (1 << 5), /* Accept Multicast wakeup frame */
465 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200466 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100467 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000469 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200472 EnableBist = (1 << 15), // 8168 8101
473 Mac_dbgo_oe = (1 << 14), // 8168 8101
474 Normal_mode = (1 << 13), // unused
475 Force_half_dup = (1 << 12), // 8168 8101
476 Force_rxflow_en = (1 << 11), // 8168 8101
477 Force_txflow_en = (1 << 10), // 8168 8101
478 Cxpl_dbg_sel = (1 << 9), // 8168 8101
479 ASF = (1 << 8), // 8168 8101
480 PktCntrDisable = (1 << 7), // 8168 8101
481 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 RxVlan = (1 << 6),
483 RxChkSum = (1 << 5),
484 PCIDAC = (1 << 4),
485 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200486#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200487#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 TBI_Enable = 0x80,
491 TxFlowCtrl = 0x40,
492 RxFlowCtrl = 0x20,
493 _1000bpsF = 0x10,
494 _100bps = 0x08,
495 _10bps = 0x04,
496 LinkStatus = 0x02,
497 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200499 /* ResetCounterCommand */
500 CounterReset = 0x1,
501
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200502 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800504
505 /* magic enable v2 */
506 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507};
508
Francois Romieu2b7b4312011-04-18 22:53:24 -0700509enum rtl_desc_bit {
510 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
512 RingEnd = (1 << 30), /* End of descriptor ring */
513 FirstFrag = (1 << 29), /* First segment of a packet */
514 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700515};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Francois Romieu2b7b4312011-04-18 22:53:24 -0700517/* Generic case. */
518enum rtl_tx_desc_bit {
519 /* First doubleword. */
520 TD_LSO = (1 << 27), /* Large Send Offload */
521#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu2b7b4312011-04-18 22:53:24 -0700523 /* Second doubleword. */
524 TxVlanTag = (1 << 17), /* Add VLAN tag */
525};
526
527/* 8169, 8168b and 810x except 8102e. */
528enum rtl_tx_desc_bit_0 {
529 /* First doubleword. */
530#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
531 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
532 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
533 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
534};
535
536/* 8102e, 8168c and beyond. */
537enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800538 /* First doubleword. */
539 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800540 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800541#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800542#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800543
Francois Romieu2b7b4312011-04-18 22:53:24 -0700544 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800545#define TCPHO_SHIFT 18
546#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700547#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800548 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
549 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700550 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
551 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
552};
553
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 /* Rx private */
556 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500557 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
559#define RxProtoUDP (PID1)
560#define RxProtoTCP (PID0)
561#define RxProtoIP (PID1 | PID0)
562#define RxProtoMask RxProtoIP
563
564 IPFail = (1 << 16), /* IP checksum failed */
565 UDPFail = (1 << 15), /* UDP/IP checksum failed */
566 TCPFail = (1 << 14), /* TCP/IP checksum failed */
567 RxVlanTag = (1 << 16), /* VLAN tag available */
568};
569
570#define RsvdMask 0x3fffc000
571
Heiner Kallweit0170d592019-07-26 21:48:32 +0200572#define RTL_GSO_MAX_SIZE_V1 32000
573#define RTL_GSO_MAX_SEGS_V1 24
574#define RTL_GSO_MAX_SIZE_V2 64000
575#define RTL_GSO_MAX_SEGS_V2 64
576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200578 __le32 opts1;
579 __le32 opts2;
580 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581};
582
583struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200584 __le32 opts1;
585 __le32 opts2;
586 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589struct ring_info {
590 struct sk_buff *skb;
591 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
Ivan Vecera355423d2009-02-06 21:49:57 -0800594struct rtl8169_counters {
595 __le64 tx_packets;
596 __le64 rx_packets;
597 __le64 tx_errors;
598 __le32 rx_errors;
599 __le16 rx_missed;
600 __le16 align_errors;
601 __le32 tx_one_collision;
602 __le32 tx_multi_collision;
603 __le64 rx_unicast;
604 __le64 rx_broadcast;
605 __le32 rx_multicast;
606 __le16 tx_aborted;
607 __le16 tx_underun;
608};
609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200610struct rtl8169_tc_offsets {
611 bool inited;
612 __le64 tx_errors;
613 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200614 __le16 tx_aborted;
615};
616
Francois Romieuda78dbf2012-01-26 14:18:23 +0100617enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800618 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100619 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_MAX
621};
622
Junchang Wang8027aa22012-03-04 23:30:32 +0100623struct rtl8169_stats {
624 u64 packets;
625 u64 bytes;
626 struct u64_stats_sync syncp;
627};
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629struct rtl8169_private {
630 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200631 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000632 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100633 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700634 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200635 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200636 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
638 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100640 struct rtl8169_stats rx_stats;
641 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
643 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
644 dma_addr_t TxPhyAddr;
645 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000646 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 u16 cp_cmd;
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100649 u16 irq_mask;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200650 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000651
Francois Romieu4422bcd2012-01-26 11:23:32 +0100652 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100653 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
654 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100655 struct work_struct work;
656 } wk;
657
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100658 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200659 unsigned supports_gmii:1;
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +0200660 unsigned aspm_manageable:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200661 dma_addr_t counters_phys_addr;
662 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200663 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000664 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000665
Heiner Kallweit254764e2019-01-22 22:23:41 +0100666 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200667 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800668
669 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670};
671
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200672typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
673
Ralf Baechle979b6c12005-06-13 14:30:40 -0700674MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200676module_param_named(debug, debug.msg_enable, int, 0);
677MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100678MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000680MODULE_FIRMWARE(FIRMWARE_8168D_1);
681MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000682MODULE_FIRMWARE(FIRMWARE_8168E_1);
683MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400684MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800685MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800686MODULE_FIRMWARE(FIRMWARE_8168F_1);
687MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800688MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800689MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800690MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800691MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000692MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000693MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000694MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800695MODULE_FIRMWARE(FIRMWARE_8168H_1);
696MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200697MODULE_FIRMWARE(FIRMWARE_8107E_1);
698MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100700static inline struct device *tp_to_dev(struct rtl8169_private *tp)
701{
702 return &tp->pci_dev->dev;
703}
704
Francois Romieuda78dbf2012-01-26 14:18:23 +0100705static void rtl_lock_work(struct rtl8169_private *tp)
706{
707 mutex_lock(&tp->wk.mutex);
708}
709
710static void rtl_unlock_work(struct rtl8169_private *tp)
711{
712 mutex_unlock(&tp->wk.mutex);
713}
714
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100715static void rtl_lock_config_regs(struct rtl8169_private *tp)
716{
717 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
718}
719
720static void rtl_unlock_config_regs(struct rtl8169_private *tp)
721{
722 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
723}
724
Heiner Kallweitcb732002018-03-20 07:45:35 +0100725static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200726{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100727 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800728 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200729}
730
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200731static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
732{
733 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
734 tp->mac_version != RTL_GIGA_MAC_VER_39;
735}
736
Francois Romieuffc46952012-07-06 14:19:23 +0200737struct rtl_cond {
738 bool (*check)(struct rtl8169_private *);
739 const char *msg;
740};
741
742static void rtl_udelay(unsigned int d)
743{
744 udelay(d);
745}
746
747static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
748 void (*delay)(unsigned int), unsigned int d, int n,
749 bool high)
750{
751 int i;
752
753 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200754 if (c->check(tp) == high)
755 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200756 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200757 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200758 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
759 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200760 return false;
761}
762
763static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
764 const struct rtl_cond *c,
765 unsigned int d, int n)
766{
767 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
768}
769
770static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
771 const struct rtl_cond *c,
772 unsigned int d, int n)
773{
774 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
775}
776
777static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
778 const struct rtl_cond *c,
779 unsigned int d, int n)
780{
781 return rtl_loop_wait(tp, c, msleep, d, n, true);
782}
783
784static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
785 const struct rtl_cond *c,
786 unsigned int d, int n)
787{
788 return rtl_loop_wait(tp, c, msleep, d, n, false);
789}
790
791#define DECLARE_RTL_COND(name) \
792static bool name ## _check(struct rtl8169_private *); \
793 \
794static const struct rtl_cond name = { \
795 .check = name ## _check, \
796 .msg = #name \
797}; \
798 \
799static bool name ## _check(struct rtl8169_private *tp)
800
Hayes Wangc5583862012-07-02 17:23:22 +0800801static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
802{
803 if (reg & 0xffff0001) {
804 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
805 return true;
806 }
807 return false;
808}
809
810DECLARE_RTL_COND(rtl_ocp_gphy_cond)
811{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200812 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800813}
814
815static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
816{
Hayes Wangc5583862012-07-02 17:23:22 +0800817 if (rtl_ocp_reg_failure(tp, reg))
818 return;
819
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200820 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800821
822 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
823}
824
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200825static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
Hayes Wangc5583862012-07-02 17:23:22 +0800826{
Hayes Wangc5583862012-07-02 17:23:22 +0800827 if (rtl_ocp_reg_failure(tp, reg))
828 return 0;
829
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200830 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800831
832 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200833 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
Hayes Wangc5583862012-07-02 17:23:22 +0800834}
835
Hayes Wangc5583862012-07-02 17:23:22 +0800836static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
837{
Hayes Wangc5583862012-07-02 17:23:22 +0800838 if (rtl_ocp_reg_failure(tp, reg))
839 return;
840
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200841 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800842}
843
844static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
845{
Hayes Wangc5583862012-07-02 17:23:22 +0800846 if (rtl_ocp_reg_failure(tp, reg))
847 return 0;
848
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200849 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800850
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200851 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800852}
853
854#define OCP_STD_PHY_BASE 0xa400
855
856static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
857{
858 if (reg == 0x1f) {
859 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
860 return;
861 }
862
863 if (tp->ocp_base != OCP_STD_PHY_BASE)
864 reg -= 0x10;
865
866 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
867}
868
869static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
870{
871 if (tp->ocp_base != OCP_STD_PHY_BASE)
872 reg -= 0x10;
873
874 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
875}
876
hayeswangeee37862013-04-01 22:23:38 +0000877static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
878{
879 if (reg == 0x1f) {
880 tp->ocp_base = value << 4;
881 return;
882 }
883
884 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
885}
886
887static int mac_mcu_read(struct rtl8169_private *tp, int reg)
888{
889 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
890}
891
Francois Romieuffc46952012-07-06 14:19:23 +0200892DECLARE_RTL_COND(rtl_phyar_cond)
893{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200894 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200895}
896
Francois Romieu24192212012-07-06 20:19:42 +0200897static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200899 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Francois Romieuffc46952012-07-06 14:19:23 +0200901 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700902 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700903 * According to hardware specs a 20us delay is required after write
904 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700905 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700906 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
Francois Romieu24192212012-07-06 20:19:42 +0200909static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910{
Francois Romieuffc46952012-07-06 14:19:23 +0200911 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200913 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Francois Romieuffc46952012-07-06 14:19:23 +0200915 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200916 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
Francois Romieuffc46952012-07-06 14:19:23 +0200917
Timo Teräs81a95f02010-06-09 17:31:48 -0700918 /*
919 * According to hardware specs a 20us delay is required after read
920 * complete indication, but before sending next command.
921 */
922 udelay(20);
923
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return value;
925}
926
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800927DECLARE_RTL_COND(rtl_ocpar_cond)
928{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200929 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800930}
931
Francois Romieu24192212012-07-06 20:19:42 +0200932static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000933{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200934 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
935 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
936 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000937
Francois Romieuffc46952012-07-06 14:19:23 +0200938 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000939}
940
Francois Romieu24192212012-07-06 20:19:42 +0200941static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000942{
Francois Romieu24192212012-07-06 20:19:42 +0200943 r8168dp_1_mdio_access(tp, reg,
944 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000945}
946
Francois Romieu24192212012-07-06 20:19:42 +0200947static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000948{
Francois Romieu24192212012-07-06 20:19:42 +0200949 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000950
951 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200952 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
953 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000954
Francois Romieuffc46952012-07-06 14:19:23 +0200955 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200956 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
françois romieuc0e45c12011-01-03 15:08:04 +0000957}
958
françois romieue6de30d2011-01-03 15:08:37 +0000959#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
960
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000962{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200963 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000964}
965
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200966static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000967{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200968 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000969}
970
Francois Romieu24192212012-07-06 20:19:42 +0200971static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000972{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200973 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000974
Francois Romieu24192212012-07-06 20:19:42 +0200975 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000976
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200977 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000978}
979
Francois Romieu24192212012-07-06 20:19:42 +0200980static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000981{
982 int value;
983
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000985
Francois Romieu24192212012-07-06 20:19:42 +0200986 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +0000987
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200988 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000989
990 return value;
991}
992
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200993static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +0200994{
Heiner Kallweit5f950522019-05-31 19:53:28 +0200995 switch (tp->mac_version) {
996 case RTL_GIGA_MAC_VER_27:
997 r8168dp_1_mdio_write(tp, location, val);
998 break;
999 case RTL_GIGA_MAC_VER_28:
1000 case RTL_GIGA_MAC_VER_31:
1001 r8168dp_2_mdio_write(tp, location, val);
1002 break;
1003 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1004 r8168g_mdio_write(tp, location, val);
1005 break;
1006 default:
1007 r8169_mdio_write(tp, location, val);
1008 break;
1009 }
Francois Romieudacf8152008-08-02 20:44:13 +02001010}
1011
françois romieu4da19632011-01-03 15:07:55 +00001012static int rtl_readphy(struct rtl8169_private *tp, int location)
1013{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001014 switch (tp->mac_version) {
1015 case RTL_GIGA_MAC_VER_27:
1016 return r8168dp_1_mdio_read(tp, location);
1017 case RTL_GIGA_MAC_VER_28:
1018 case RTL_GIGA_MAC_VER_31:
1019 return r8168dp_2_mdio_read(tp, location);
1020 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1021 return r8168g_mdio_read(tp, location);
1022 default:
1023 return r8169_mdio_read(tp, location);
1024 }
françois romieu4da19632011-01-03 15:07:55 +00001025}
1026
1027static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1028{
1029 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1030}
1031
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001033{
1034 int val;
1035
françois romieu4da19632011-01-03 15:07:55 +00001036 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001037 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001038}
1039
Francois Romieuffc46952012-07-06 14:19:23 +02001040DECLARE_RTL_COND(rtl_ephyar_cond)
1041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001043}
1044
Francois Romieufdf6fc02012-07-06 22:40:38 +02001045static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001046{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001047 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001048 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1049
Francois Romieuffc46952012-07-06 14:19:23 +02001050 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1051
1052 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001053}
1054
Francois Romieufdf6fc02012-07-06 22:40:38 +02001055static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001056{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001057 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001058
Francois Romieuffc46952012-07-06 14:19:23 +02001059 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001061}
1062
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001063DECLARE_RTL_COND(rtl_eriar_cond)
1064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001066}
1067
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001068static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1069 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001070{
Hayes Wang133ac402011-07-06 15:58:05 +08001071 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 RTL_W32(tp, ERIDR, val);
1073 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001074
Francois Romieuffc46952012-07-06 14:19:23 +02001075 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001076}
1077
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001078static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1079 u32 val)
1080{
1081 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1082}
1083
1084static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001085{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001086 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001087
Francois Romieuffc46952012-07-06 14:19:23 +02001088 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001089 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001090}
1091
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001092static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1093{
1094 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1095}
1096
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001097static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001098 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001099{
1100 u32 val;
1101
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001102 val = rtl_eri_read(tp, addr);
1103 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001104}
1105
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001106static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1107 u32 p)
1108{
1109 rtl_w0w1_eri(tp, addr, mask, p, 0);
1110}
1111
1112static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1113 u32 m)
1114{
1115 rtl_w0w1_eri(tp, addr, mask, 0, m);
1116}
1117
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001118static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1119{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001121 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001122 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
1125static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1126{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001127 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001128}
1129
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1131 u32 data)
1132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 RTL_W32(tp, OCPDR, data);
1134 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001135 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1136}
1137
1138static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1139 u32 data)
1140{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001141 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1142 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001143}
1144
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001145static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001146{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001147 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001148
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001149 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001150}
1151
1152#define OOB_CMD_RESET 0x00
1153#define OOB_CMD_DRIVER_START 0x05
1154#define OOB_CMD_DRIVER_STOP 0x06
1155
1156static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1157{
1158 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1159}
1160
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001161DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001162{
1163 u16 reg;
1164
1165 reg = rtl8168_get_ocp_reg(tp);
1166
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001168}
1169
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001170DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1171{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001172 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173}
1174
1175DECLARE_RTL_COND(rtl_ocp_tx_cond)
1176{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001177 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001178}
1179
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001180static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1181{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001182 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001183 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001184 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1185 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001186}
1187
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001188static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001189{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001190 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1191 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001192}
1193
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1195{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001196 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1197 r8168ep_ocp_write(tp, 0x01, 0x30,
1198 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001199 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1200}
1201
1202static void rtl8168_driver_start(struct rtl8169_private *tp)
1203{
1204 switch (tp->mac_version) {
1205 case RTL_GIGA_MAC_VER_27:
1206 case RTL_GIGA_MAC_VER_28:
1207 case RTL_GIGA_MAC_VER_31:
1208 rtl8168dp_driver_start(tp);
1209 break;
1210 case RTL_GIGA_MAC_VER_49:
1211 case RTL_GIGA_MAC_VER_50:
1212 case RTL_GIGA_MAC_VER_51:
1213 rtl8168ep_driver_start(tp);
1214 break;
1215 default:
1216 BUG();
1217 break;
1218 }
1219}
1220
1221static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1222{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001223 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1224 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001225}
1226
1227static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1228{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001229 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001230 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1231 r8168ep_ocp_write(tp, 0x01, 0x30,
1232 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001233 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1234}
1235
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001236static void rtl8168_driver_stop(struct rtl8169_private *tp)
1237{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001238 switch (tp->mac_version) {
1239 case RTL_GIGA_MAC_VER_27:
1240 case RTL_GIGA_MAC_VER_28:
1241 case RTL_GIGA_MAC_VER_31:
1242 rtl8168dp_driver_stop(tp);
1243 break;
1244 case RTL_GIGA_MAC_VER_49:
1245 case RTL_GIGA_MAC_VER_50:
1246 case RTL_GIGA_MAC_VER_51:
1247 rtl8168ep_driver_stop(tp);
1248 break;
1249 default:
1250 BUG();
1251 break;
1252 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001253}
1254
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001255static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001256{
1257 u16 reg = rtl8168_get_ocp_reg(tp);
1258
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001259 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001260}
1261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001262static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001264 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001265}
1266
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001267static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001268{
1269 switch (tp->mac_version) {
1270 case RTL_GIGA_MAC_VER_27:
1271 case RTL_GIGA_MAC_VER_28:
1272 case RTL_GIGA_MAC_VER_31:
1273 return r8168dp_check_dash(tp);
1274 case RTL_GIGA_MAC_VER_49:
1275 case RTL_GIGA_MAC_VER_50:
1276 case RTL_GIGA_MAC_VER_51:
1277 return r8168ep_check_dash(tp);
1278 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001279 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001280 }
1281}
1282
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001283static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1284{
1285 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1286 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1287}
1288
Francois Romieuffc46952012-07-06 14:19:23 +02001289DECLARE_RTL_COND(rtl_efusear_cond)
1290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001292}
1293
Francois Romieufdf6fc02012-07-06 22:40:38 +02001294static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001295{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001296 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001297
Francois Romieuffc46952012-07-06 14:19:23 +02001298 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001300}
1301
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001302static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1303{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001304 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001305}
1306
1307static void rtl_irq_disable(struct rtl8169_private *tp)
1308{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001309 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001310 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001311}
1312
Francois Romieuda78dbf2012-01-26 14:18:23 +01001313#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1314#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1315#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1316
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001317static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001318{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001319 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001320 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001321}
1322
françois romieu811fd302011-12-04 20:30:45 +00001323static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001325 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001326 rtl_ack_events(tp, 0xffff);
1327 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001328 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329}
1330
Hayes Wang70090422011-07-06 15:58:06 +08001331static void rtl_link_chg_patch(struct rtl8169_private *tp)
1332{
Hayes Wang70090422011-07-06 15:58:06 +08001333 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001334 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001335
1336 if (!netif_running(dev))
1337 return;
1338
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001339 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1340 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001341 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001342 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1343 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001344 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001345 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1346 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001347 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001348 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1349 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001350 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001351 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001352 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1353 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001354 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001355 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1356 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001357 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001360 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001361 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001362 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001363 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1364 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001365 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001366 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001367 }
Hayes Wang70090422011-07-06 15:58:06 +08001368 }
1369}
1370
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001371#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1372
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001373static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1374{
1375 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376
Francois Romieuda78dbf2012-01-26 14:18:23 +01001377 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001378 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001379 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001380 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001381}
1382
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001383static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001384{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001385 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001386 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387 u32 opt;
1388 u16 reg;
1389 u8 mask;
1390 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001391 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 { WAKE_UCAST, Config5, UWF },
1393 { WAKE_BCAST, Config5, BWF },
1394 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001395 { WAKE_ANY, Config5, LanWake },
1396 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001397 };
Francois Romieu851e6022012-04-17 11:10:11 +02001398 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001399
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001400 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001401
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001402 if (rtl_is_8168evl_up(tp)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001403 tmp = ARRAY_SIZE(cfg) - 1;
1404 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001405 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1406 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001408 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1409 MagicPacket_v2);
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001410 } else {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001411 tmp = ARRAY_SIZE(cfg);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001412 }
1413
1414 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001415 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001416 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001417 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001418 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001419 }
1420
Francois Romieu851e6022012-04-17 11:10:11 +02001421 switch (tp->mac_version) {
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001422 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001423 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001424 if (wolopts)
1425 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001426 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001427 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001428 case RTL_GIGA_MAC_VER_34:
1429 case RTL_GIGA_MAC_VER_37:
1430 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001431 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001432 if (wolopts)
1433 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001434 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001435 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001436 default:
1437 break;
Francois Romieu851e6022012-04-17 11:10:11 +02001438 }
1439
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001440 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001441
1442 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001443}
1444
1445static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1446{
1447 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001448 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001449
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001450 if (wol->wolopts & ~WAKE_ANY)
1451 return -EINVAL;
1452
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001453 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001454
Francois Romieuda78dbf2012-01-26 14:18:23 +01001455 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001456
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001457 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001458
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001459 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001460 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001461
1462 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001463
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001464 pm_runtime_put_noidle(d);
1465
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466 return 0;
1467}
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469static void rtl8169_get_drvinfo(struct net_device *dev,
1470 struct ethtool_drvinfo *info)
1471{
1472 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001473 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Rick Jones68aad782011-11-07 13:29:27 +00001475 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001476 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001477 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001478 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001479 strlcpy(info->fw_version, rtl_fw->version,
1480 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481}
1482
1483static int rtl8169_get_regs_len(struct net_device *dev)
1484{
1485 return R8169_REGS_SIZE;
1486}
1487
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001488static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1489 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Francois Romieud58d46b2011-05-03 16:38:29 +02001491 struct rtl8169_private *tp = netdev_priv(dev);
1492
Francois Romieu2b7b4312011-04-18 22:53:24 -07001493 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001494 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Francois Romieud58d46b2011-05-03 16:38:29 +02001496 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001497 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001498 features &= ~NETIF_F_IP_CSUM;
1499
Michał Mirosław350fb322011-04-08 06:35:56 +00001500 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
Heiner Kallweita3984572018-04-28 22:19:15 +02001503static int rtl8169_set_features(struct net_device *dev,
1504 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505{
1506 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001507 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Heiner Kallweita3984572018-04-28 22:19:15 +02001509 rtl_lock_work(tp);
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001512 if (features & NETIF_F_RXALL)
1513 rx_config |= (AcceptErr | AcceptRunt);
1514 else
1515 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001517 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001518
hayeswang929a0312014-09-16 11:40:47 +08001519 if (features & NETIF_F_RXCSUM)
1520 tp->cp_cmd |= RxChkSum;
1521 else
1522 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001523
hayeswang929a0312014-09-16 11:40:47 +08001524 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1525 tp->cp_cmd |= RxVlan;
1526 else
1527 tp->cp_cmd &= ~RxVlan;
1528
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001529 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1530 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Francois Romieuda78dbf2012-01-26 14:18:23 +01001532 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
1534 return 0;
1535}
1536
Kirill Smelkov810f4892012-11-10 21:11:02 +04001537static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001539 return (skb_vlan_tag_present(skb)) ?
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001540 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541}
1542
Francois Romieu7a8fc772011-03-01 17:18:33 +01001543static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{
1545 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Francois Romieu7a8fc772011-03-01 17:18:33 +01001547 if (opts2 & RxVlanTag)
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001548 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549}
1550
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1552 void *p)
1553{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001554 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001555 u32 __iomem *data = tp->mmio_addr;
1556 u32 *dw = p;
1557 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
Francois Romieuda78dbf2012-01-26 14:18:23 +01001559 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001560 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1561 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001562 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563}
1564
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001565static u32 rtl8169_get_msglevel(struct net_device *dev)
1566{
1567 struct rtl8169_private *tp = netdev_priv(dev);
1568
1569 return tp->msg_enable;
1570}
1571
1572static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1573{
1574 struct rtl8169_private *tp = netdev_priv(dev);
1575
1576 tp->msg_enable = value;
1577}
1578
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001579static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1580 "tx_packets",
1581 "rx_packets",
1582 "tx_errors",
1583 "rx_errors",
1584 "rx_missed",
1585 "align_errors",
1586 "tx_single_collisions",
1587 "tx_multi_collisions",
1588 "unicast",
1589 "broadcast",
1590 "multicast",
1591 "tx_aborted",
1592 "tx_underrun",
1593};
1594
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001595static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001596{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001597 switch (sset) {
1598 case ETH_SS_STATS:
1599 return ARRAY_SIZE(rtl8169_gstrings);
1600 default:
1601 return -EOPNOTSUPP;
1602 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001603}
1604
Corinna Vinschen42020322015-09-10 10:47:35 +02001605DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001606{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001607 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001608}
1609
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001610static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001611{
Corinna Vinschen42020322015-09-10 10:47:35 +02001612 dma_addr_t paddr = tp->counters_phys_addr;
1613 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001615 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1616 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001617 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001618 RTL_W32(tp, CounterAddrLow, cmd);
1619 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001620
Francois Romieua78e9362018-01-26 01:53:26 +01001621 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001622}
1623
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001624static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001625{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001626 /*
1627 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1628 * tally counters.
1629 */
1630 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1631 return true;
1632
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001633 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001634}
1635
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001636static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001637{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001638 u8 val = RTL_R8(tp, ChipCmd);
1639
Ivan Vecera355423d2009-02-06 21:49:57 -08001640 /*
1641 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001642 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001643 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001644 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001645 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001646
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001647 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001648}
1649
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001650static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001651{
Corinna Vinschen42020322015-09-10 10:47:35 +02001652 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001653 bool ret = false;
1654
1655 /*
1656 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1657 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1658 * reset by a power cycle, while the counter values collected by the
1659 * driver are reset at every driver unload/load cycle.
1660 *
1661 * To make sure the HW values returned by @get_stats64 match the SW
1662 * values, we collect the initial values at first open(*) and use them
1663 * as offsets to normalize the values returned by @get_stats64.
1664 *
1665 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1666 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1667 * set at open time by rtl_hw_start.
1668 */
1669
1670 if (tp->tc_offset.inited)
1671 return true;
1672
1673 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001674 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001675 ret = true;
1676
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001677 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001678 ret = true;
1679
Corinna Vinschen42020322015-09-10 10:47:35 +02001680 tp->tc_offset.tx_errors = counters->tx_errors;
1681 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1682 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001683 tp->tc_offset.inited = true;
1684
1685 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001686}
1687
Ivan Vecera355423d2009-02-06 21:49:57 -08001688static void rtl8169_get_ethtool_stats(struct net_device *dev,
1689 struct ethtool_stats *stats, u64 *data)
1690{
1691 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001692 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001693 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001694
1695 ASSERT_RTNL();
1696
Chun-Hao Line0636232016-07-29 16:37:55 +08001697 pm_runtime_get_noresume(d);
1698
1699 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001700 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001701
1702 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001703
Corinna Vinschen42020322015-09-10 10:47:35 +02001704 data[0] = le64_to_cpu(counters->tx_packets);
1705 data[1] = le64_to_cpu(counters->rx_packets);
1706 data[2] = le64_to_cpu(counters->tx_errors);
1707 data[3] = le32_to_cpu(counters->rx_errors);
1708 data[4] = le16_to_cpu(counters->rx_missed);
1709 data[5] = le16_to_cpu(counters->align_errors);
1710 data[6] = le32_to_cpu(counters->tx_one_collision);
1711 data[7] = le32_to_cpu(counters->tx_multi_collision);
1712 data[8] = le64_to_cpu(counters->rx_unicast);
1713 data[9] = le64_to_cpu(counters->rx_broadcast);
1714 data[10] = le32_to_cpu(counters->rx_multicast);
1715 data[11] = le16_to_cpu(counters->tx_aborted);
1716 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001717}
1718
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001719static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1720{
1721 switch(stringset) {
1722 case ETH_SS_STATS:
1723 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1724 break;
1725 }
1726}
1727
Francois Romieu50970832017-10-27 13:24:49 +03001728/*
1729 * Interrupt coalescing
1730 *
1731 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1732 * > 8169, 8168 and 810x line of chipsets
1733 *
1734 * 8169, 8168, and 8136(810x) serial chipsets support it.
1735 *
1736 * > 2 - the Tx timer unit at gigabit speed
1737 *
1738 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1739 * (0xe0) bit 1 and bit 0.
1740 *
1741 * For 8169
1742 * bit[1:0] \ speed 1000M 100M 10M
1743 * 0 0 320ns 2.56us 40.96us
1744 * 0 1 2.56us 20.48us 327.7us
1745 * 1 0 5.12us 40.96us 655.4us
1746 * 1 1 10.24us 81.92us 1.31ms
1747 *
1748 * For the other
1749 * bit[1:0] \ speed 1000M 100M 10M
1750 * 0 0 5us 2.56us 40.96us
1751 * 0 1 40us 20.48us 327.7us
1752 * 1 0 80us 40.96us 655.4us
1753 * 1 1 160us 81.92us 1.31ms
1754 */
1755
1756/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1757struct rtl_coalesce_scale {
1758 /* Rx / Tx */
1759 u32 nsecs[2];
1760};
1761
1762/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1763struct rtl_coalesce_info {
1764 u32 speed;
1765 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1766};
1767
1768/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1769#define rxtx_x1822(r, t) { \
1770 {{(r), (t)}}, \
1771 {{(r)*8, (t)*8}}, \
1772 {{(r)*8*2, (t)*8*2}}, \
1773 {{(r)*8*2*2, (t)*8*2*2}}, \
1774}
1775static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1776 /* speed delays: rx00 tx00 */
1777 { SPEED_10, rxtx_x1822(40960, 40960) },
1778 { SPEED_100, rxtx_x1822( 2560, 2560) },
1779 { SPEED_1000, rxtx_x1822( 320, 320) },
1780 { 0 },
1781};
1782
1783static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1784 /* speed delays: rx00 tx00 */
1785 { SPEED_10, rxtx_x1822(40960, 40960) },
1786 { SPEED_100, rxtx_x1822( 2560, 2560) },
1787 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1788 { 0 },
1789};
1790#undef rxtx_x1822
1791
1792/* get rx/tx scale vector corresponding to current speed */
1793static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1794{
1795 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001796 const struct rtl_coalesce_info *ci;
Francois Romieu50970832017-10-27 13:24:49 +03001797
Heiner Kallweit20023d32019-06-11 21:09:19 +02001798 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1799 ci = rtl_coalesce_info_8169;
1800 else
1801 ci = rtl_coalesce_info_8168_8136;
Francois Romieu50970832017-10-27 13:24:49 +03001802
Heiner Kallweit20023d32019-06-11 21:09:19 +02001803 for (; ci->speed; ci++) {
1804 if (tp->phydev->speed == ci->speed)
Francois Romieu50970832017-10-27 13:24:49 +03001805 return ci;
Francois Romieu50970832017-10-27 13:24:49 +03001806 }
1807
1808 return ERR_PTR(-ELNRNG);
1809}
1810
1811static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1812{
1813 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001814 const struct rtl_coalesce_info *ci;
1815 const struct rtl_coalesce_scale *scale;
1816 struct {
1817 u32 *max_frames;
1818 u32 *usecs;
1819 } coal_settings [] = {
1820 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1821 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1822 }, *p = coal_settings;
1823 int i;
1824 u16 w;
1825
1826 memset(ec, 0, sizeof(*ec));
1827
1828 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1829 ci = rtl_coalesce_info(dev);
1830 if (IS_ERR(ci))
1831 return PTR_ERR(ci);
1832
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001833 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001834
1835 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001836 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001837 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1838 w >>= RTL_COALESCE_SHIFT;
1839 *p->usecs = w & RTL_COALESCE_MASK;
1840 }
1841
1842 for (i = 0; i < 2; i++) {
1843 p = coal_settings + i;
1844 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1845
1846 /*
1847 * ethtool_coalesce says it is illegal to set both usecs and
1848 * max_frames to 0.
1849 */
1850 if (!*p->usecs && !*p->max_frames)
1851 *p->max_frames = 1;
1852 }
1853
1854 return 0;
1855}
1856
1857/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1858static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1859 struct net_device *dev, u32 nsec, u16 *cp01)
1860{
1861 const struct rtl_coalesce_info *ci;
1862 u16 i;
1863
1864 ci = rtl_coalesce_info(dev);
1865 if (IS_ERR(ci))
1866 return ERR_CAST(ci);
1867
1868 for (i = 0; i < 4; i++) {
1869 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1870 ci->scalev[i].nsecs[1]);
1871 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1872 *cp01 = i;
1873 return &ci->scalev[i];
1874 }
1875 }
1876
1877 return ERR_PTR(-EINVAL);
1878}
1879
1880static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1881{
1882 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001883 const struct rtl_coalesce_scale *scale;
1884 struct {
1885 u32 frames;
1886 u32 usecs;
1887 } coal_settings [] = {
1888 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1889 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1890 }, *p = coal_settings;
1891 u16 w = 0, cp01;
1892 int i;
1893
1894 scale = rtl_coalesce_choose_scale(dev,
1895 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1896 if (IS_ERR(scale))
1897 return PTR_ERR(scale);
1898
1899 for (i = 0; i < 2; i++, p++) {
1900 u32 units;
1901
1902 /*
1903 * accept max_frames=1 we returned in rtl_get_coalesce.
1904 * accept it not only when usecs=0 because of e.g. the following scenario:
1905 *
1906 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1907 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1908 * - then user does `ethtool -C eth0 rx-usecs 100`
1909 *
1910 * since ethtool sends to kernel whole ethtool_coalesce
1911 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1912 * we'll reject it below in `frames % 4 != 0`.
1913 */
1914 if (p->frames == 1) {
1915 p->frames = 0;
1916 }
1917
1918 units = p->usecs * 1000 / scale->nsecs[i];
1919 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1920 return -EINVAL;
1921
1922 w <<= RTL_COALESCE_SHIFT;
1923 w |= units;
1924 w <<= RTL_COALESCE_SHIFT;
1925 w |= p->frames >> 2;
1926 }
1927
1928 rtl_lock_work(tp);
1929
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001930 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001931
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001932 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001933 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1934 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001935
1936 rtl_unlock_work(tp);
1937
1938 return 0;
1939}
1940
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001941static int rtl_get_eee_supp(struct rtl8169_private *tp)
1942{
1943 struct phy_device *phydev = tp->phydev;
1944 int ret;
1945
1946 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001947 case RTL_GIGA_MAC_VER_34:
1948 case RTL_GIGA_MAC_VER_35:
1949 case RTL_GIGA_MAC_VER_36:
1950 case RTL_GIGA_MAC_VER_38:
1951 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1952 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001953 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001954 ret = phy_read_paged(phydev, 0x0a5c, 0x12);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001955 break;
1956 default:
1957 ret = -EPROTONOSUPPORT;
1958 break;
1959 }
1960
1961 return ret;
1962}
1963
1964static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1965{
1966 struct phy_device *phydev = tp->phydev;
1967 int ret;
1968
1969 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001970 case RTL_GIGA_MAC_VER_34:
1971 case RTL_GIGA_MAC_VER_35:
1972 case RTL_GIGA_MAC_VER_36:
1973 case RTL_GIGA_MAC_VER_38:
1974 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1975 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001976 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001977 ret = phy_read_paged(phydev, 0x0a5d, 0x11);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001978 break;
1979 default:
1980 ret = -EPROTONOSUPPORT;
1981 break;
1982 }
1983
1984 return ret;
1985}
1986
1987static int rtl_get_eee_adv(struct rtl8169_private *tp)
1988{
1989 struct phy_device *phydev = tp->phydev;
1990 int ret;
1991
1992 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001993 case RTL_GIGA_MAC_VER_34:
1994 case RTL_GIGA_MAC_VER_35:
1995 case RTL_GIGA_MAC_VER_36:
1996 case RTL_GIGA_MAC_VER_38:
1997 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
1998 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001999 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002000 ret = phy_read_paged(phydev, 0x0a5d, 0x10);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002001 break;
2002 default:
2003 ret = -EPROTONOSUPPORT;
2004 break;
2005 }
2006
2007 return ret;
2008}
2009
2010static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2011{
2012 struct phy_device *phydev = tp->phydev;
2013 int ret = 0;
2014
2015 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002016 case RTL_GIGA_MAC_VER_34:
2017 case RTL_GIGA_MAC_VER_35:
2018 case RTL_GIGA_MAC_VER_36:
2019 case RTL_GIGA_MAC_VER_38:
2020 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2021 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002022 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002023 phy_write_paged(phydev, 0x0a5d, 0x10, val);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002024 break;
2025 default:
2026 ret = -EPROTONOSUPPORT;
2027 break;
2028 }
2029
2030 return ret;
2031}
2032
2033static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2034{
2035 struct rtl8169_private *tp = netdev_priv(dev);
2036 struct device *d = tp_to_dev(tp);
2037 int ret;
2038
2039 pm_runtime_get_noresume(d);
2040
2041 if (!pm_runtime_active(d)) {
2042 ret = -EOPNOTSUPP;
2043 goto out;
2044 }
2045
2046 /* Get Supported EEE */
2047 ret = rtl_get_eee_supp(tp);
2048 if (ret < 0)
2049 goto out;
2050 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2051
2052 /* Get advertisement EEE */
2053 ret = rtl_get_eee_adv(tp);
2054 if (ret < 0)
2055 goto out;
2056 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2057 data->eee_enabled = !!data->advertised;
2058
2059 /* Get LP advertisement EEE */
2060 ret = rtl_get_eee_lpadv(tp);
2061 if (ret < 0)
2062 goto out;
2063 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2064 data->eee_active = !!(data->advertised & data->lp_advertised);
2065out:
2066 pm_runtime_put_noidle(d);
2067 return ret < 0 ? ret : 0;
2068}
2069
2070static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2071{
2072 struct rtl8169_private *tp = netdev_priv(dev);
2073 struct device *d = tp_to_dev(tp);
2074 int old_adv, adv = 0, cap, ret;
2075
2076 pm_runtime_get_noresume(d);
2077
2078 if (!dev->phydev || !pm_runtime_active(d)) {
2079 ret = -EOPNOTSUPP;
2080 goto out;
2081 }
2082
2083 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2084 dev->phydev->duplex != DUPLEX_FULL) {
2085 ret = -EPROTONOSUPPORT;
2086 goto out;
2087 }
2088
2089 /* Get Supported EEE */
2090 ret = rtl_get_eee_supp(tp);
2091 if (ret < 0)
2092 goto out;
2093 cap = ret;
2094
2095 ret = rtl_get_eee_adv(tp);
2096 if (ret < 0)
2097 goto out;
2098 old_adv = ret;
2099
2100 if (data->eee_enabled) {
2101 adv = !data->advertised ? cap :
2102 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2103 /* Mask prohibited EEE modes */
2104 adv &= ~dev->phydev->eee_broken_modes;
2105 }
2106
2107 if (old_adv != adv) {
2108 ret = rtl_set_eee_adv(tp, adv);
2109 if (ret < 0)
2110 goto out;
2111
2112 /* Restart autonegotiation so the new modes get sent to the
2113 * link partner.
2114 */
2115 ret = phy_restart_aneg(dev->phydev);
2116 }
2117
2118out:
2119 pm_runtime_put_noidle(d);
2120 return ret < 0 ? ret : 0;
2121}
2122
Jeff Garzik7282d492006-09-13 14:30:00 -04002123static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 .get_drvinfo = rtl8169_get_drvinfo,
2125 .get_regs_len = rtl8169_get_regs_len,
2126 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002127 .get_coalesce = rtl_get_coalesce,
2128 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002129 .get_msglevel = rtl8169_get_msglevel,
2130 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002132 .get_wol = rtl8169_get_wol,
2133 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002134 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002135 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002136 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002137 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002138 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002139 .get_eee = rtl8169_get_eee,
2140 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002141 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2142 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143};
2144
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002145static void rtl_enable_eee(struct rtl8169_private *tp)
2146{
2147 int supported = rtl_get_eee_supp(tp);
2148
2149 if (supported > 0)
2150 rtl_set_eee_adv(tp, supported);
2151}
2152
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002153static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154{
Francois Romieu0e485152007-02-20 00:00:26 +01002155 /*
2156 * The driver currently handles the 8168Bf and the 8168Be identically
2157 * but they can be identified more specifically through the test below
2158 * if needed:
2159 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002160 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002161 *
2162 * Same thing for the 8101Eb and the 8101Ec:
2163 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002164 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002165 */
Francois Romieu37441002011-06-17 22:58:54 +02002166 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002167 u16 mask;
2168 u16 val;
2169 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002171 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2173 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2174 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002175
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002176 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002177 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2178 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002179
Hayes Wangc5583862012-07-02 17:23:22 +08002180 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002181 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2182 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2183 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2184 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002185
Hayes Wangc2218922011-09-06 16:55:18 +08002186 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002187 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2188 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2189 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002190
hayeswang01dc7fe2011-03-21 01:50:28 +00002191 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2193 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2194 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002195
Francois Romieu5b538df2008-07-20 16:22:45 +02002196 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2198 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002199
françois romieue6de30d2011-01-03 15:08:37 +00002200 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002201 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2202 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2203 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002204
Francois Romieuef808d52008-06-29 13:10:54 +02002205 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2207 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2208 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2209 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2210 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2211 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2212 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002213
2214 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002215 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2216 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2217 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002218
2219 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002220 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2221 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2222 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2223 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2224 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2225 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2226 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2227 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2228 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2229 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2230 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2231 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2232 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2233 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002234 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002235 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2236 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002237
2238 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002239 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2240 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2241 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2242 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2243 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002244
Jean Delvaref21b75e2009-05-26 20:54:48 -07002245 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002246 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002247 };
2248 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002249 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002251 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 p++;
2253 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002254
2255 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002256 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002257 } else if (!tp->supports_gmii) {
2258 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2259 tp->mac_version = RTL_GIGA_MAC_VER_43;
2260 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2261 tp->mac_version = RTL_GIGA_MAC_VER_47;
2262 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2263 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265}
2266
Francois Romieu867763c2007-08-17 18:21:58 +02002267struct phy_reg {
2268 u16 reg;
2269 u16 val;
2270};
2271
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002272static void __rtl_writephy_batch(struct rtl8169_private *tp,
2273 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002274{
2275 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002276 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002277 regs++;
2278 }
2279}
2280
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002281#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2282
françois romieuf1e02ed2011-01-13 13:07:53 +00002283static void rtl_release_firmware(struct rtl8169_private *tp)
2284{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002285 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002286 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002287 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002288 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002289 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002290}
2291
François Romieu953a12c2011-04-24 17:38:48 +02002292static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002293{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002294 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002295 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002296 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002297}
2298
2299static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2300{
2301 if (rtl_readphy(tp, reg) != val)
2302 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2303 else
2304 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002305}
2306
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002307static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2308{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002309 /* Adjust EEE LED frequency */
2310 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2311 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2312
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002313 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002314}
2315
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002316static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2317{
2318 struct phy_device *phydev = tp->phydev;
2319
2320 phy_write(phydev, 0x1f, 0x0007);
2321 phy_write(phydev, 0x1e, 0x0020);
2322 phy_set_bits(phydev, 0x15, BIT(8));
2323
2324 phy_write(phydev, 0x1f, 0x0005);
2325 phy_write(phydev, 0x05, 0x8b85);
2326 phy_set_bits(phydev, 0x06, BIT(13));
2327
2328 phy_write(phydev, 0x1f, 0x0000);
2329}
2330
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002331static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2332{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002333 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002334}
2335
françois romieu4da19632011-01-03 15:07:55 +00002336static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002338 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002339 { 0x1f, 0x0001 },
2340 { 0x06, 0x006e },
2341 { 0x08, 0x0708 },
2342 { 0x15, 0x4000 },
2343 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
françois romieu0b9b5712009-08-10 19:44:56 +00002345 { 0x1f, 0x0001 },
2346 { 0x03, 0x00a1 },
2347 { 0x02, 0x0008 },
2348 { 0x01, 0x0120 },
2349 { 0x00, 0x1000 },
2350 { 0x04, 0x0800 },
2351 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
françois romieu0b9b5712009-08-10 19:44:56 +00002353 { 0x03, 0xff41 },
2354 { 0x02, 0xdf60 },
2355 { 0x01, 0x0140 },
2356 { 0x00, 0x0077 },
2357 { 0x04, 0x7800 },
2358 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
françois romieu0b9b5712009-08-10 19:44:56 +00002360 { 0x03, 0x802f },
2361 { 0x02, 0x4f02 },
2362 { 0x01, 0x0409 },
2363 { 0x00, 0xf0f9 },
2364 { 0x04, 0x9800 },
2365 { 0x04, 0x9000 },
2366
2367 { 0x03, 0xdf01 },
2368 { 0x02, 0xdf20 },
2369 { 0x01, 0xff95 },
2370 { 0x00, 0xba00 },
2371 { 0x04, 0xa800 },
2372 { 0x04, 0xa000 },
2373
2374 { 0x03, 0xff41 },
2375 { 0x02, 0xdf20 },
2376 { 0x01, 0x0140 },
2377 { 0x00, 0x00bb },
2378 { 0x04, 0xb800 },
2379 { 0x04, 0xb000 },
2380
2381 { 0x03, 0xdf41 },
2382 { 0x02, 0xdc60 },
2383 { 0x01, 0x6340 },
2384 { 0x00, 0x007d },
2385 { 0x04, 0xd800 },
2386 { 0x04, 0xd000 },
2387
2388 { 0x03, 0xdf01 },
2389 { 0x02, 0xdf20 },
2390 { 0x01, 0x100a },
2391 { 0x00, 0xa0ff },
2392 { 0x04, 0xf800 },
2393 { 0x04, 0xf000 },
2394
2395 { 0x1f, 0x0000 },
2396 { 0x0b, 0x0000 },
2397 { 0x00, 0x9200 }
2398 };
2399
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002400 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401}
2402
françois romieu4da19632011-01-03 15:07:55 +00002403static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002404{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002405 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002406 { 0x1f, 0x0002 },
2407 { 0x01, 0x90d0 },
2408 { 0x1f, 0x0000 }
2409 };
2410
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002411 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002412}
2413
françois romieu4da19632011-01-03 15:07:55 +00002414static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002415{
2416 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002417
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002418 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2419 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002420 return;
2421
françois romieu4da19632011-01-03 15:07:55 +00002422 rtl_writephy(tp, 0x1f, 0x0001);
2423 rtl_writephy(tp, 0x10, 0xf01b);
2424 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002425}
2426
françois romieu4da19632011-01-03 15:07:55 +00002427static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002428{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002429 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002430 { 0x1f, 0x0001 },
2431 { 0x04, 0x0000 },
2432 { 0x03, 0x00a1 },
2433 { 0x02, 0x0008 },
2434 { 0x01, 0x0120 },
2435 { 0x00, 0x1000 },
2436 { 0x04, 0x0800 },
2437 { 0x04, 0x9000 },
2438 { 0x03, 0x802f },
2439 { 0x02, 0x4f02 },
2440 { 0x01, 0x0409 },
2441 { 0x00, 0xf099 },
2442 { 0x04, 0x9800 },
2443 { 0x04, 0xa000 },
2444 { 0x03, 0xdf01 },
2445 { 0x02, 0xdf20 },
2446 { 0x01, 0xff95 },
2447 { 0x00, 0xba00 },
2448 { 0x04, 0xa800 },
2449 { 0x04, 0xf000 },
2450 { 0x03, 0xdf01 },
2451 { 0x02, 0xdf20 },
2452 { 0x01, 0x101a },
2453 { 0x00, 0xa0ff },
2454 { 0x04, 0xf800 },
2455 { 0x04, 0x0000 },
2456 { 0x1f, 0x0000 },
2457
2458 { 0x1f, 0x0001 },
2459 { 0x10, 0xf41b },
2460 { 0x14, 0xfb54 },
2461 { 0x18, 0xf5c7 },
2462 { 0x1f, 0x0000 },
2463
2464 { 0x1f, 0x0001 },
2465 { 0x17, 0x0cc0 },
2466 { 0x1f, 0x0000 }
2467 };
2468
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002469 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002470
françois romieu4da19632011-01-03 15:07:55 +00002471 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002472}
2473
françois romieu4da19632011-01-03 15:07:55 +00002474static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002475{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002476 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002477 { 0x1f, 0x0001 },
2478 { 0x04, 0x0000 },
2479 { 0x03, 0x00a1 },
2480 { 0x02, 0x0008 },
2481 { 0x01, 0x0120 },
2482 { 0x00, 0x1000 },
2483 { 0x04, 0x0800 },
2484 { 0x04, 0x9000 },
2485 { 0x03, 0x802f },
2486 { 0x02, 0x4f02 },
2487 { 0x01, 0x0409 },
2488 { 0x00, 0xf099 },
2489 { 0x04, 0x9800 },
2490 { 0x04, 0xa000 },
2491 { 0x03, 0xdf01 },
2492 { 0x02, 0xdf20 },
2493 { 0x01, 0xff95 },
2494 { 0x00, 0xba00 },
2495 { 0x04, 0xa800 },
2496 { 0x04, 0xf000 },
2497 { 0x03, 0xdf01 },
2498 { 0x02, 0xdf20 },
2499 { 0x01, 0x101a },
2500 { 0x00, 0xa0ff },
2501 { 0x04, 0xf800 },
2502 { 0x04, 0x0000 },
2503 { 0x1f, 0x0000 },
2504
2505 { 0x1f, 0x0001 },
2506 { 0x0b, 0x8480 },
2507 { 0x1f, 0x0000 },
2508
2509 { 0x1f, 0x0001 },
2510 { 0x18, 0x67c7 },
2511 { 0x04, 0x2000 },
2512 { 0x03, 0x002f },
2513 { 0x02, 0x4360 },
2514 { 0x01, 0x0109 },
2515 { 0x00, 0x3022 },
2516 { 0x04, 0x2800 },
2517 { 0x1f, 0x0000 },
2518
2519 { 0x1f, 0x0001 },
2520 { 0x17, 0x0cc0 },
2521 { 0x1f, 0x0000 }
2522 };
2523
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002524 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002525}
2526
françois romieu4da19632011-01-03 15:07:55 +00002527static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002528{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002529 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002530 { 0x10, 0xf41b },
2531 { 0x1f, 0x0000 }
2532 };
2533
françois romieu4da19632011-01-03 15:07:55 +00002534 rtl_writephy(tp, 0x1f, 0x0001);
2535 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002536
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002537 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002538}
2539
françois romieu4da19632011-01-03 15:07:55 +00002540static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002541{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002542 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002543 { 0x1f, 0x0001 },
2544 { 0x10, 0xf41b },
2545 { 0x1f, 0x0000 }
2546 };
2547
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002548 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002549}
2550
françois romieu4da19632011-01-03 15:07:55 +00002551static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002552{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002553 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002554 { 0x1f, 0x0000 },
2555 { 0x1d, 0x0f00 },
2556 { 0x1f, 0x0002 },
2557 { 0x0c, 0x1ec8 },
2558 { 0x1f, 0x0000 }
2559 };
2560
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002561 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002562}
2563
françois romieu4da19632011-01-03 15:07:55 +00002564static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002565{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002566 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002567 { 0x1f, 0x0001 },
2568 { 0x1d, 0x3d98 },
2569 { 0x1f, 0x0000 }
2570 };
2571
françois romieu4da19632011-01-03 15:07:55 +00002572 rtl_writephy(tp, 0x1f, 0x0000);
2573 rtl_patchphy(tp, 0x14, 1 << 5);
2574 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002575
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002576 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002577}
2578
françois romieu4da19632011-01-03 15:07:55 +00002579static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002580{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002581 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002582 { 0x1f, 0x0001 },
2583 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002584 { 0x1f, 0x0002 },
2585 { 0x00, 0x88d4 },
2586 { 0x01, 0x82b1 },
2587 { 0x03, 0x7002 },
2588 { 0x08, 0x9e30 },
2589 { 0x09, 0x01f0 },
2590 { 0x0a, 0x5500 },
2591 { 0x0c, 0x00c8 },
2592 { 0x1f, 0x0003 },
2593 { 0x12, 0xc096 },
2594 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002595 { 0x1f, 0x0000 },
2596 { 0x1f, 0x0000 },
2597 { 0x09, 0x2000 },
2598 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002599 };
2600
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002601 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002602
françois romieu4da19632011-01-03 15:07:55 +00002603 rtl_patchphy(tp, 0x14, 1 << 5);
2604 rtl_patchphy(tp, 0x0d, 1 << 5);
2605 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002606}
2607
françois romieu4da19632011-01-03 15:07:55 +00002608static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002609{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002610 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002611 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002612 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002613 { 0x03, 0x802f },
2614 { 0x02, 0x4f02 },
2615 { 0x01, 0x0409 },
2616 { 0x00, 0xf099 },
2617 { 0x04, 0x9800 },
2618 { 0x04, 0x9000 },
2619 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002620 { 0x1f, 0x0002 },
2621 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002622 { 0x06, 0x0761 },
2623 { 0x1f, 0x0003 },
2624 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002625 { 0x1f, 0x0000 }
2626 };
2627
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002628 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002629
françois romieu4da19632011-01-03 15:07:55 +00002630 rtl_patchphy(tp, 0x16, 1 << 0);
2631 rtl_patchphy(tp, 0x14, 1 << 5);
2632 rtl_patchphy(tp, 0x0d, 1 << 5);
2633 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002634}
2635
françois romieu4da19632011-01-03 15:07:55 +00002636static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002637{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002638 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002639 { 0x1f, 0x0001 },
2640 { 0x12, 0x2300 },
2641 { 0x1d, 0x3d98 },
2642 { 0x1f, 0x0002 },
2643 { 0x0c, 0x7eb8 },
2644 { 0x06, 0x5461 },
2645 { 0x1f, 0x0003 },
2646 { 0x16, 0x0f0a },
2647 { 0x1f, 0x0000 }
2648 };
2649
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002650 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002651
françois romieu4da19632011-01-03 15:07:55 +00002652 rtl_patchphy(tp, 0x16, 1 << 0);
2653 rtl_patchphy(tp, 0x14, 1 << 5);
2654 rtl_patchphy(tp, 0x0d, 1 << 5);
2655 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002656}
2657
françois romieu4da19632011-01-03 15:07:55 +00002658static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002659{
françois romieu4da19632011-01-03 15:07:55 +00002660 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002661}
2662
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002663static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2664 /* Channel Estimation */
2665 { 0x1f, 0x0001 },
2666 { 0x06, 0x4064 },
2667 { 0x07, 0x2863 },
2668 { 0x08, 0x059c },
2669 { 0x09, 0x26b4 },
2670 { 0x0a, 0x6a19 },
2671 { 0x0b, 0xdcc8 },
2672 { 0x10, 0xf06d },
2673 { 0x14, 0x7f68 },
2674 { 0x18, 0x7fd9 },
2675 { 0x1c, 0xf0ff },
2676 { 0x1d, 0x3d9c },
2677 { 0x1f, 0x0003 },
2678 { 0x12, 0xf49f },
2679 { 0x13, 0x070b },
2680 { 0x1a, 0x05ad },
2681 { 0x14, 0x94c0 },
2682
2683 /*
2684 * Tx Error Issue
2685 * Enhance line driver power
2686 */
2687 { 0x1f, 0x0002 },
2688 { 0x06, 0x5561 },
2689 { 0x1f, 0x0005 },
2690 { 0x05, 0x8332 },
2691 { 0x06, 0x5561 },
2692
2693 /*
2694 * Can not link to 1Gbps with bad cable
2695 * Decrease SNR threshold form 21.07dB to 19.04dB
2696 */
2697 { 0x1f, 0x0001 },
2698 { 0x17, 0x0cc0 },
2699
2700 { 0x1f, 0x0000 },
2701 { 0x0d, 0xf880 }
2702};
2703
2704static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2705 { 0x1f, 0x0002 },
2706 { 0x05, 0x669a },
2707 { 0x1f, 0x0005 },
2708 { 0x05, 0x8330 },
2709 { 0x06, 0x669a },
2710 { 0x1f, 0x0002 }
2711};
2712
françois romieubca03d52011-01-03 15:07:31 +00002713static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002714{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002715 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002716
françois romieubca03d52011-01-03 15:07:31 +00002717 /*
2718 * Rx Error Issue
2719 * Fine Tune Switching regulator parameter
2720 */
françois romieu4da19632011-01-03 15:07:55 +00002721 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002722 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2723 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002724
Francois Romieufdf6fc02012-07-06 22:40:38 +02002725 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002726 int val;
2727
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002728 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002729
françois romieu4da19632011-01-03 15:07:55 +00002730 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002731
2732 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002733 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002734 0x0065, 0x0066, 0x0067, 0x0068,
2735 0x0069, 0x006a, 0x006b, 0x006c
2736 };
2737 int i;
2738
françois romieu4da19632011-01-03 15:07:55 +00002739 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002740
2741 val &= 0xff00;
2742 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002743 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002744 }
2745 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002746 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002747 { 0x1f, 0x0002 },
2748 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002749 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002750 { 0x05, 0x8330 },
2751 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002752 };
2753
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002754 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002755 }
2756
françois romieubca03d52011-01-03 15:07:31 +00002757 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002758 rtl_writephy(tp, 0x1f, 0x0002);
2759 rtl_patchphy(tp, 0x0d, 0x0300);
2760 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002761
françois romieubca03d52011-01-03 15:07:31 +00002762 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002763 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002764 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2765 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002766
françois romieu4da19632011-01-03 15:07:55 +00002767 rtl_writephy(tp, 0x1f, 0x0005);
2768 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002769
2770 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002771
françois romieu4da19632011-01-03 15:07:55 +00002772 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002773}
2774
françois romieubca03d52011-01-03 15:07:31 +00002775static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002776{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002777 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002778
Francois Romieufdf6fc02012-07-06 22:40:38 +02002779 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002780 int val;
2781
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002782 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002783
françois romieu4da19632011-01-03 15:07:55 +00002784 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002785 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002786 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002787 0x0065, 0x0066, 0x0067, 0x0068,
2788 0x0069, 0x006a, 0x006b, 0x006c
2789 };
2790 int i;
2791
françois romieu4da19632011-01-03 15:07:55 +00002792 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002793
2794 val &= 0xff00;
2795 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002796 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002797 }
2798 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002799 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002800 { 0x1f, 0x0002 },
2801 { 0x05, 0x2642 },
2802 { 0x1f, 0x0005 },
2803 { 0x05, 0x8330 },
2804 { 0x06, 0x2642 }
2805 };
2806
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002807 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002808 }
2809
françois romieubca03d52011-01-03 15:07:31 +00002810 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002811 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002812 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2813 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002814
françois romieubca03d52011-01-03 15:07:31 +00002815 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy(tp, 0x1f, 0x0002);
2817 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002818
françois romieu4da19632011-01-03 15:07:55 +00002819 rtl_writephy(tp, 0x1f, 0x0005);
2820 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002821
2822 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002823
françois romieu4da19632011-01-03 15:07:55 +00002824 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002825}
2826
françois romieu4da19632011-01-03 15:07:55 +00002827static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002828{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002829 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002830 { 0x1f, 0x0002 },
2831 { 0x10, 0x0008 },
2832 { 0x0d, 0x006c },
2833
2834 { 0x1f, 0x0000 },
2835 { 0x0d, 0xf880 },
2836
2837 { 0x1f, 0x0001 },
2838 { 0x17, 0x0cc0 },
2839
2840 { 0x1f, 0x0001 },
2841 { 0x0b, 0xa4d8 },
2842 { 0x09, 0x281c },
2843 { 0x07, 0x2883 },
2844 { 0x0a, 0x6b35 },
2845 { 0x1d, 0x3da4 },
2846 { 0x1c, 0xeffd },
2847 { 0x14, 0x7f52 },
2848 { 0x18, 0x7fc6 },
2849 { 0x08, 0x0601 },
2850 { 0x06, 0x4063 },
2851 { 0x10, 0xf074 },
2852 { 0x1f, 0x0003 },
2853 { 0x13, 0x0789 },
2854 { 0x12, 0xf4bd },
2855 { 0x1a, 0x04fd },
2856 { 0x14, 0x84b0 },
2857 { 0x1f, 0x0000 },
2858 { 0x00, 0x9200 },
2859
2860 { 0x1f, 0x0005 },
2861 { 0x01, 0x0340 },
2862 { 0x1f, 0x0001 },
2863 { 0x04, 0x4000 },
2864 { 0x03, 0x1d21 },
2865 { 0x02, 0x0c32 },
2866 { 0x01, 0x0200 },
2867 { 0x00, 0x5554 },
2868 { 0x04, 0x4800 },
2869 { 0x04, 0x4000 },
2870 { 0x04, 0xf000 },
2871 { 0x03, 0xdf01 },
2872 { 0x02, 0xdf20 },
2873 { 0x01, 0x101a },
2874 { 0x00, 0xa0ff },
2875 { 0x04, 0xf800 },
2876 { 0x04, 0xf000 },
2877 { 0x1f, 0x0000 },
2878
2879 { 0x1f, 0x0007 },
2880 { 0x1e, 0x0023 },
2881 { 0x16, 0x0000 },
2882 { 0x1f, 0x0000 }
2883 };
2884
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002885 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002886}
2887
françois romieue6de30d2011-01-03 15:08:37 +00002888static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2889{
2890 static const struct phy_reg phy_reg_init[] = {
2891 { 0x1f, 0x0001 },
2892 { 0x17, 0x0cc0 },
2893
2894 { 0x1f, 0x0007 },
2895 { 0x1e, 0x002d },
2896 { 0x18, 0x0040 },
2897 { 0x1f, 0x0000 }
2898 };
2899
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002900 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002901 rtl_patchphy(tp, 0x0d, 1 << 5);
2902}
2903
Hayes Wang70090422011-07-06 15:58:06 +08002904static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002905{
2906 static const struct phy_reg phy_reg_init[] = {
2907 /* Enable Delay cap */
2908 { 0x1f, 0x0005 },
2909 { 0x05, 0x8b80 },
2910 { 0x06, 0xc896 },
2911 { 0x1f, 0x0000 },
2912
2913 /* Channel estimation fine tune */
2914 { 0x1f, 0x0001 },
2915 { 0x0b, 0x6c20 },
2916 { 0x07, 0x2872 },
2917 { 0x1c, 0xefff },
2918 { 0x1f, 0x0003 },
2919 { 0x14, 0x6420 },
2920 { 0x1f, 0x0000 },
2921
2922 /* Update PFM & 10M TX idle timer */
2923 { 0x1f, 0x0007 },
2924 { 0x1e, 0x002f },
2925 { 0x15, 0x1919 },
2926 { 0x1f, 0x0000 },
2927
2928 { 0x1f, 0x0007 },
2929 { 0x1e, 0x00ac },
2930 { 0x18, 0x0006 },
2931 { 0x1f, 0x0000 }
2932 };
2933
Francois Romieu15ecd032011-04-27 13:52:22 -07002934 rtl_apply_firmware(tp);
2935
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002936 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002937
2938 /* DCO enable for 10M IDLE Power */
2939 rtl_writephy(tp, 0x1f, 0x0007);
2940 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002941 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002942 rtl_writephy(tp, 0x1f, 0x0000);
2943
2944 /* For impedance matching */
2945 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002946 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002947 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002948
2949 /* PHY auto speed down */
2950 rtl_writephy(tp, 0x1f, 0x0007);
2951 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002952 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002953 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002954 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002955
2956 rtl_writephy(tp, 0x1f, 0x0005);
2957 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002958 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002959 rtl_writephy(tp, 0x1f, 0x0000);
2960
2961 rtl_writephy(tp, 0x1f, 0x0005);
2962 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002963 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002964 rtl_writephy(tp, 0x1f, 0x0007);
2965 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002966 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002967 rtl_writephy(tp, 0x1f, 0x0006);
2968 rtl_writephy(tp, 0x00, 0x5a00);
2969 rtl_writephy(tp, 0x1f, 0x0000);
2970 rtl_writephy(tp, 0x0d, 0x0007);
2971 rtl_writephy(tp, 0x0e, 0x003c);
2972 rtl_writephy(tp, 0x0d, 0x4007);
2973 rtl_writephy(tp, 0x0e, 0x0000);
2974 rtl_writephy(tp, 0x0d, 0x0000);
2975}
2976
françois romieu9ecb9aa2012-12-07 11:20:21 +00002977static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2978{
2979 const u16 w[] = {
2980 addr[0] | (addr[1] << 8),
2981 addr[2] | (addr[3] << 8),
2982 addr[4] | (addr[5] << 8)
2983 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002984
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002985 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2986 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2987 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2988 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002989}
2990
Hayes Wang70090422011-07-06 15:58:06 +08002991static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2992{
2993 static const struct phy_reg phy_reg_init[] = {
2994 /* Enable Delay cap */
2995 { 0x1f, 0x0004 },
2996 { 0x1f, 0x0007 },
2997 { 0x1e, 0x00ac },
2998 { 0x18, 0x0006 },
2999 { 0x1f, 0x0002 },
3000 { 0x1f, 0x0000 },
3001 { 0x1f, 0x0000 },
3002
3003 /* Channel estimation fine tune */
3004 { 0x1f, 0x0003 },
3005 { 0x09, 0xa20f },
3006 { 0x1f, 0x0000 },
3007 { 0x1f, 0x0000 },
3008
3009 /* Green Setting */
3010 { 0x1f, 0x0005 },
3011 { 0x05, 0x8b5b },
3012 { 0x06, 0x9222 },
3013 { 0x05, 0x8b6d },
3014 { 0x06, 0x8000 },
3015 { 0x05, 0x8b76 },
3016 { 0x06, 0x8000 },
3017 { 0x1f, 0x0000 }
3018 };
3019
3020 rtl_apply_firmware(tp);
3021
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003022 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003023
3024 /* For 4-corner performance improve */
3025 rtl_writephy(tp, 0x1f, 0x0005);
3026 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003027 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003028 rtl_writephy(tp, 0x1f, 0x0000);
3029
3030 /* PHY auto speed down */
3031 rtl_writephy(tp, 0x1f, 0x0004);
3032 rtl_writephy(tp, 0x1f, 0x0007);
3033 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003034 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003035 rtl_writephy(tp, 0x1f, 0x0002);
3036 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003037 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003038
3039 /* improve 10M EEE waveform */
3040 rtl_writephy(tp, 0x1f, 0x0005);
3041 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003042 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003043 rtl_writephy(tp, 0x1f, 0x0000);
3044
3045 /* Improve 2-pair detection performance */
3046 rtl_writephy(tp, 0x1f, 0x0005);
3047 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003048 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003049 rtl_writephy(tp, 0x1f, 0x0000);
3050
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003051 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003052 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003053
3054 /* Green feature */
3055 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003056 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3057 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003058 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003059 rtl_writephy(tp, 0x1f, 0x0005);
3060 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3061 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003062
françois romieu9ecb9aa2012-12-07 11:20:21 +00003063 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3064 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003065}
3066
Hayes Wang5f886e02012-03-30 14:33:03 +08003067static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3068{
3069 /* For 4-corner performance improve */
3070 rtl_writephy(tp, 0x1f, 0x0005);
3071 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003072 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003073 rtl_writephy(tp, 0x1f, 0x0000);
3074
3075 /* PHY auto speed down */
3076 rtl_writephy(tp, 0x1f, 0x0007);
3077 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003078 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003079 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003080 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003081
3082 /* Improve 10M EEE waveform */
3083 rtl_writephy(tp, 0x1f, 0x0005);
3084 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003085 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003086 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003087
3088 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003089 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003090}
3091
Hayes Wangc2218922011-09-06 16:55:18 +08003092static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3093{
3094 static const struct phy_reg phy_reg_init[] = {
3095 /* Channel estimation fine tune */
3096 { 0x1f, 0x0003 },
3097 { 0x09, 0xa20f },
3098 { 0x1f, 0x0000 },
3099
3100 /* Modify green table for giga & fnet */
3101 { 0x1f, 0x0005 },
3102 { 0x05, 0x8b55 },
3103 { 0x06, 0x0000 },
3104 { 0x05, 0x8b5e },
3105 { 0x06, 0x0000 },
3106 { 0x05, 0x8b67 },
3107 { 0x06, 0x0000 },
3108 { 0x05, 0x8b70 },
3109 { 0x06, 0x0000 },
3110 { 0x1f, 0x0000 },
3111 { 0x1f, 0x0007 },
3112 { 0x1e, 0x0078 },
3113 { 0x17, 0x0000 },
3114 { 0x19, 0x00fb },
3115 { 0x1f, 0x0000 },
3116
3117 /* Modify green table for 10M */
3118 { 0x1f, 0x0005 },
3119 { 0x05, 0x8b79 },
3120 { 0x06, 0xaa00 },
3121 { 0x1f, 0x0000 },
3122
3123 /* Disable hiimpedance detection (RTCT) */
3124 { 0x1f, 0x0003 },
3125 { 0x01, 0x328a },
3126 { 0x1f, 0x0000 }
3127 };
3128
3129 rtl_apply_firmware(tp);
3130
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003131 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003132
Hayes Wang5f886e02012-03-30 14:33:03 +08003133 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003134
3135 /* Improve 2-pair detection performance */
3136 rtl_writephy(tp, 0x1f, 0x0005);
3137 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003138 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003139 rtl_writephy(tp, 0x1f, 0x0000);
3140}
3141
3142static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3143{
3144 rtl_apply_firmware(tp);
3145
Hayes Wang5f886e02012-03-30 14:33:03 +08003146 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003147}
3148
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003149static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3150{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003151 static const struct phy_reg phy_reg_init[] = {
3152 /* Channel estimation fine tune */
3153 { 0x1f, 0x0003 },
3154 { 0x09, 0xa20f },
3155 { 0x1f, 0x0000 },
3156
3157 /* Modify green table for giga & fnet */
3158 { 0x1f, 0x0005 },
3159 { 0x05, 0x8b55 },
3160 { 0x06, 0x0000 },
3161 { 0x05, 0x8b5e },
3162 { 0x06, 0x0000 },
3163 { 0x05, 0x8b67 },
3164 { 0x06, 0x0000 },
3165 { 0x05, 0x8b70 },
3166 { 0x06, 0x0000 },
3167 { 0x1f, 0x0000 },
3168 { 0x1f, 0x0007 },
3169 { 0x1e, 0x0078 },
3170 { 0x17, 0x0000 },
3171 { 0x19, 0x00aa },
3172 { 0x1f, 0x0000 },
3173
3174 /* Modify green table for 10M */
3175 { 0x1f, 0x0005 },
3176 { 0x05, 0x8b79 },
3177 { 0x06, 0xaa00 },
3178 { 0x1f, 0x0000 },
3179
3180 /* Disable hiimpedance detection (RTCT) */
3181 { 0x1f, 0x0003 },
3182 { 0x01, 0x328a },
3183 { 0x1f, 0x0000 }
3184 };
3185
3186
3187 rtl_apply_firmware(tp);
3188
3189 rtl8168f_hw_phy_config(tp);
3190
3191 /* Improve 2-pair detection performance */
3192 rtl_writephy(tp, 0x1f, 0x0005);
3193 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003194 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003195 rtl_writephy(tp, 0x1f, 0x0000);
3196
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003197 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003198
3199 /* Modify green table for giga */
3200 rtl_writephy(tp, 0x1f, 0x0005);
3201 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003202 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003203 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003204 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003205 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003206 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003207 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003209 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003210 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003211 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003212 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003213 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003214 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003215 rtl_writephy(tp, 0x1f, 0x0000);
3216
3217 /* uc same-seed solution */
3218 rtl_writephy(tp, 0x1f, 0x0005);
3219 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003220 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003221 rtl_writephy(tp, 0x1f, 0x0000);
3222
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003223 /* Green feature */
3224 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003225 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3226 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003227 rtl_writephy(tp, 0x1f, 0x0000);
3228}
3229
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003230static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3231{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003232 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003233}
3234
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003235static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3236{
3237 struct phy_device *phydev = tp->phydev;
3238
Heiner Kallweita2928d22019-06-02 10:53:49 +02003239 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3240 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003241 phy_write(phydev, 0x1f, 0x0a43);
3242 phy_write(phydev, 0x13, 0x8084);
3243 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3244 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3245
3246 phy_write(phydev, 0x1f, 0x0000);
3247}
3248
Hayes Wangc5583862012-07-02 17:23:22 +08003249static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3250{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003251 int ret;
3252
Hayes Wangc5583862012-07-02 17:23:22 +08003253 rtl_apply_firmware(tp);
3254
Heiner Kallweita2928d22019-06-02 10:53:49 +02003255 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3256 if (ret & BIT(8))
3257 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3258 else
3259 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003260
Heiner Kallweita2928d22019-06-02 10:53:49 +02003261 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3262 if (ret & BIT(8))
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003263 phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
Heiner Kallweita2928d22019-06-02 10:53:49 +02003264 else
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003265 phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003266
hayeswang41f44d12013-04-01 22:23:36 +00003267 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003268 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003269
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003270 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003271
hayeswang41f44d12013-04-01 22:23:36 +00003272 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003273 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003274
hayeswang41f44d12013-04-01 22:23:36 +00003275 /* Enable UC LPF tune function */
3276 rtl_writephy(tp, 0x1f, 0x0a43);
3277 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003278 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003279
Heiner Kallweita2928d22019-06-02 10:53:49 +02003280 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003281
hayeswangfe7524c2013-04-01 22:23:37 +00003282 /* Improve SWR Efficiency */
3283 rtl_writephy(tp, 0x1f, 0x0bcd);
3284 rtl_writephy(tp, 0x14, 0x5065);
3285 rtl_writephy(tp, 0x14, 0xd065);
3286 rtl_writephy(tp, 0x1f, 0x0bc8);
3287 rtl_writephy(tp, 0x11, 0x5655);
3288 rtl_writephy(tp, 0x1f, 0x0bcd);
3289 rtl_writephy(tp, 0x14, 0x1065);
3290 rtl_writephy(tp, 0x14, 0x9065);
3291 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003292 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003293
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003294 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003295 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003296 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003297}
3298
hayeswang57538c42013-04-01 22:23:40 +00003299static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3300{
3301 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003302 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003303 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003304}
3305
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003306static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3307{
3308 u16 dout_tapbin;
3309 u32 data;
3310
3311 rtl_apply_firmware(tp);
3312
3313 /* CHN EST parameters adjust - giga master */
3314 rtl_writephy(tp, 0x1f, 0x0a43);
3315 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003316 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003317 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003318 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003319 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003320 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003321 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003322 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003323 rtl_writephy(tp, 0x1f, 0x0000);
3324
3325 /* CHN EST parameters adjust - giga slave */
3326 rtl_writephy(tp, 0x1f, 0x0a43);
3327 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003328 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003329 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003330 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003331 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
3334
3335 /* CHN EST parameters adjust - fnet */
3336 rtl_writephy(tp, 0x1f, 0x0a43);
3337 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003338 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003339 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003340 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003341 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003342 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003343 rtl_writephy(tp, 0x1f, 0x0000);
3344
3345 /* enable R-tune & PGA-retune function */
3346 dout_tapbin = 0;
3347 rtl_writephy(tp, 0x1f, 0x0a46);
3348 data = rtl_readphy(tp, 0x13);
3349 data &= 3;
3350 data <<= 2;
3351 dout_tapbin |= data;
3352 data = rtl_readphy(tp, 0x12);
3353 data &= 0xc000;
3354 data >>= 14;
3355 dout_tapbin |= data;
3356 dout_tapbin = ~(dout_tapbin^0x08);
3357 dout_tapbin <<= 12;
3358 dout_tapbin &= 0xf000;
3359 rtl_writephy(tp, 0x1f, 0x0a43);
3360 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003361 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003362 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003363 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003364 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003365 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003366 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003367 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003368
3369 rtl_writephy(tp, 0x1f, 0x0a43);
3370 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003371 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003372 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003373 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003374 rtl_writephy(tp, 0x1f, 0x0000);
3375
3376 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003377 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003378
3379 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003380 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003381
3382 rtl_writephy(tp, 0x1f, 0x0a43);
3383 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003385 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003386 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003387 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003388 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003389 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003390 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003391 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003393 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003394 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003395 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003396 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003397 rtl_writephy(tp, 0x1f, 0x0000);
3398
3399 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003400 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003401
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003402 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003403 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003404 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003405}
3406
3407static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3408{
3409 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3410 u16 rlen;
3411 u32 data;
3412
3413 rtl_apply_firmware(tp);
3414
3415 /* CHIN EST parameter update */
3416 rtl_writephy(tp, 0x1f, 0x0a43);
3417 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003418 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003419 rtl_writephy(tp, 0x1f, 0x0000);
3420
3421 /* enable R-tune & PGA-retune function */
3422 rtl_writephy(tp, 0x1f, 0x0a43);
3423 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003424 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003425 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003426 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003427 rtl_writephy(tp, 0x1f, 0x0000);
3428
3429 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003430 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003431
3432 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3433 data = r8168_mac_ocp_read(tp, 0xdd02);
3434 ioffset_p3 = ((data & 0x80)>>7);
3435 ioffset_p3 <<= 3;
3436
3437 data = r8168_mac_ocp_read(tp, 0xdd00);
3438 ioffset_p3 |= ((data & (0xe000))>>13);
3439 ioffset_p2 = ((data & (0x1e00))>>9);
3440 ioffset_p1 = ((data & (0x01e0))>>5);
3441 ioffset_p0 = ((data & 0x0010)>>4);
3442 ioffset_p0 <<= 3;
3443 ioffset_p0 |= (data & (0x07));
3444 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3445
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003446 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003447 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003448 rtl_writephy(tp, 0x1f, 0x0bcf);
3449 rtl_writephy(tp, 0x16, data);
3450 rtl_writephy(tp, 0x1f, 0x0000);
3451 }
3452
3453 /* Modify rlen (TX LPF corner frequency) level */
3454 rtl_writephy(tp, 0x1f, 0x0bcd);
3455 data = rtl_readphy(tp, 0x16);
3456 data &= 0x000f;
3457 rlen = 0;
3458 if (data > 3)
3459 rlen = data - 3;
3460 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3461 rtl_writephy(tp, 0x17, data);
3462 rtl_writephy(tp, 0x1f, 0x0bcd);
3463 rtl_writephy(tp, 0x1f, 0x0000);
3464
3465 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003466 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003467
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003468 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003469 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003470 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003471}
3472
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003473static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3474{
3475 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003476 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003477
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003478 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003479
3480 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003481 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003482
3483 /* Enable UC LPF tune function */
3484 rtl_writephy(tp, 0x1f, 0x0a43);
3485 rtl_writephy(tp, 0x13, 0x8012);
3486 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3487 rtl_writephy(tp, 0x1f, 0x0000);
3488
3489 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003490 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003491
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003492 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003493 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003494 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003495}
3496
3497static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3498{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003499 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003500
3501 /* Enable UC LPF tune function */
3502 rtl_writephy(tp, 0x1f, 0x0a43);
3503 rtl_writephy(tp, 0x13, 0x8012);
3504 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3505 rtl_writephy(tp, 0x1f, 0x0000);
3506
3507 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003508 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003509
3510 /* Channel estimation parameters */
3511 rtl_writephy(tp, 0x1f, 0x0a43);
3512 rtl_writephy(tp, 0x13, 0x80f3);
3513 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3514 rtl_writephy(tp, 0x13, 0x80f0);
3515 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3516 rtl_writephy(tp, 0x13, 0x80ef);
3517 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3518 rtl_writephy(tp, 0x13, 0x80f6);
3519 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3520 rtl_writephy(tp, 0x13, 0x80ec);
3521 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3522 rtl_writephy(tp, 0x13, 0x80ed);
3523 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3524 rtl_writephy(tp, 0x13, 0x80f2);
3525 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3526 rtl_writephy(tp, 0x13, 0x80f4);
3527 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3528 rtl_writephy(tp, 0x1f, 0x0a43);
3529 rtl_writephy(tp, 0x13, 0x8110);
3530 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3531 rtl_writephy(tp, 0x13, 0x810f);
3532 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3533 rtl_writephy(tp, 0x13, 0x8111);
3534 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3535 rtl_writephy(tp, 0x13, 0x8113);
3536 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3537 rtl_writephy(tp, 0x13, 0x8115);
3538 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3539 rtl_writephy(tp, 0x13, 0x810e);
3540 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3541 rtl_writephy(tp, 0x13, 0x810c);
3542 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3543 rtl_writephy(tp, 0x13, 0x810b);
3544 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3545 rtl_writephy(tp, 0x1f, 0x0a43);
3546 rtl_writephy(tp, 0x13, 0x80d1);
3547 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3548 rtl_writephy(tp, 0x13, 0x80cd);
3549 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3550 rtl_writephy(tp, 0x13, 0x80d3);
3551 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3552 rtl_writephy(tp, 0x13, 0x80d5);
3553 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3554 rtl_writephy(tp, 0x13, 0x80d7);
3555 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3556
3557 /* Force PWM-mode */
3558 rtl_writephy(tp, 0x1f, 0x0bcd);
3559 rtl_writephy(tp, 0x14, 0x5065);
3560 rtl_writephy(tp, 0x14, 0xd065);
3561 rtl_writephy(tp, 0x1f, 0x0bc8);
3562 rtl_writephy(tp, 0x12, 0x00ed);
3563 rtl_writephy(tp, 0x1f, 0x0bcd);
3564 rtl_writephy(tp, 0x14, 0x1065);
3565 rtl_writephy(tp, 0x14, 0x9065);
3566 rtl_writephy(tp, 0x14, 0x1065);
3567 rtl_writephy(tp, 0x1f, 0x0000);
3568
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003569 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003570 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003571 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003572}
3573
françois romieu4da19632011-01-03 15:07:55 +00003574static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003576 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003577 { 0x1f, 0x0003 },
3578 { 0x08, 0x441d },
3579 { 0x01, 0x9100 },
3580 { 0x1f, 0x0000 }
3581 };
3582
françois romieu4da19632011-01-03 15:07:55 +00003583 rtl_writephy(tp, 0x1f, 0x0000);
3584 rtl_patchphy(tp, 0x11, 1 << 12);
3585 rtl_patchphy(tp, 0x19, 1 << 13);
3586 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003587
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003588 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003589}
3590
Hayes Wang5a5e4442011-02-22 17:26:21 +08003591static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3592{
3593 static const struct phy_reg phy_reg_init[] = {
3594 { 0x1f, 0x0005 },
3595 { 0x1a, 0x0000 },
3596 { 0x1f, 0x0000 },
3597
3598 { 0x1f, 0x0004 },
3599 { 0x1c, 0x0000 },
3600 { 0x1f, 0x0000 },
3601
3602 { 0x1f, 0x0001 },
3603 { 0x15, 0x7701 },
3604 { 0x1f, 0x0000 }
3605 };
3606
3607 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003608 rtl_writephy(tp, 0x1f, 0x0000);
3609 rtl_writephy(tp, 0x18, 0x0310);
3610 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003611
François Romieu953a12c2011-04-24 17:38:48 +02003612 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003613
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003614 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003615}
3616
Hayes Wang7e18dca2012-03-30 14:33:02 +08003617static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3618{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003619 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003620 rtl_writephy(tp, 0x1f, 0x0000);
3621 rtl_writephy(tp, 0x18, 0x0310);
3622 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003623
3624 rtl_apply_firmware(tp);
3625
3626 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003627 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003628 rtl_writephy(tp, 0x1f, 0x0004);
3629 rtl_writephy(tp, 0x10, 0x401f);
3630 rtl_writephy(tp, 0x19, 0x7030);
3631 rtl_writephy(tp, 0x1f, 0x0000);
3632}
3633
Hayes Wang5598bfe2012-07-02 17:23:21 +08003634static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3635{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003636 static const struct phy_reg phy_reg_init[] = {
3637 { 0x1f, 0x0004 },
3638 { 0x10, 0xc07f },
3639 { 0x19, 0x7030 },
3640 { 0x1f, 0x0000 }
3641 };
3642
3643 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003644 rtl_writephy(tp, 0x1f, 0x0000);
3645 rtl_writephy(tp, 0x18, 0x0310);
3646 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003647
3648 rtl_apply_firmware(tp);
3649
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003650 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003651 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003652
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003653 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003654}
3655
Francois Romieu5615d9f2007-08-17 17:50:46 +02003656static void rtl_hw_phy_config(struct net_device *dev)
3657{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003658 static const rtl_generic_fct phy_configs[] = {
3659 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003660 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3661 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3662 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3663 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3664 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3665 /* PCI-E devices. */
3666 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3667 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3668 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3669 [RTL_GIGA_MAC_VER_10] = NULL,
3670 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3671 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3672 [RTL_GIGA_MAC_VER_13] = NULL,
3673 [RTL_GIGA_MAC_VER_14] = NULL,
3674 [RTL_GIGA_MAC_VER_15] = NULL,
3675 [RTL_GIGA_MAC_VER_16] = NULL,
3676 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3677 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3678 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3679 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3680 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3681 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3682 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3683 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3684 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3685 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3686 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3687 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3688 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3689 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3690 [RTL_GIGA_MAC_VER_31] = NULL,
3691 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3692 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3693 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3694 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3695 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3696 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3697 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3698 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3699 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3700 [RTL_GIGA_MAC_VER_41] = NULL,
3701 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3702 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3703 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3704 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3705 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3706 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3707 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3708 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3709 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3710 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3711 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003712 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003713
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003714 if (phy_configs[tp->mac_version])
3715 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003716}
3717
Francois Romieuda78dbf2012-01-26 14:18:23 +01003718static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3719{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003720 if (!test_and_set_bit(flag, tp->wk.flags))
3721 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003722}
3723
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003724static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003725{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003726 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003727
Marcus Sundberg773328942008-07-10 21:28:08 +02003728 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003729 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3730 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003731 netif_dbg(tp, drv, dev,
3732 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003733 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003734 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003735
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003736 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003737 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003738
Heiner Kallweit703732f2019-01-19 22:07:05 +01003739 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003740}
3741
Francois Romieu773d2022007-01-31 23:47:43 +01003742static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3743{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003744 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003745
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003746 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003747
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003748 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3749 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003750
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003751 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3752 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003753
françois romieu9ecb9aa2012-12-07 11:20:21 +00003754 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3755 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003756
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003757 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003758
Francois Romieuda78dbf2012-01-26 14:18:23 +01003759 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003760}
3761
3762static int rtl_set_mac_address(struct net_device *dev, void *p)
3763{
3764 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003765 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003766 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003767
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003768 ret = eth_mac_addr(dev, p);
3769 if (ret)
3770 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003771
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003772 pm_runtime_get_noresume(d);
3773
3774 if (pm_runtime_active(d))
3775 rtl_rar_set(tp, dev->dev_addr);
3776
3777 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003778
3779 return 0;
3780}
3781
Heiner Kallweite3972862018-06-29 08:07:04 +02003782static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003783{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003784 struct rtl8169_private *tp = netdev_priv(dev);
3785
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003786 if (!netif_running(dev))
3787 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003788
Heiner Kallweit703732f2019-01-19 22:07:05 +01003789 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003790}
3791
David S. Miller1805b2f2011-10-24 18:18:09 -04003792static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3793{
David S. Miller1805b2f2011-10-24 18:18:09 -04003794 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003795 case RTL_GIGA_MAC_VER_25:
3796 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003797 case RTL_GIGA_MAC_VER_29:
3798 case RTL_GIGA_MAC_VER_30:
3799 case RTL_GIGA_MAC_VER_32:
3800 case RTL_GIGA_MAC_VER_33:
3801 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003802 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003803 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003804 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3805 break;
3806 default:
3807 break;
3808 }
3809}
3810
Heiner Kallweit25e94112019-05-29 20:52:03 +02003811static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003812{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003813 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003814 return;
3815
hayeswang01dc7fe2011-03-21 01:50:28 +00003816 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3817 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003818 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003819
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003820 if (device_may_wakeup(tp_to_dev(tp))) {
3821 phy_speed_down(tp->phydev, false);
3822 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003823 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003824 }
françois romieu065c27c2011-01-03 15:08:12 +00003825
françois romieu065c27c2011-01-03 15:08:12 +00003826 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003827 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003828 case RTL_GIGA_MAC_VER_37:
3829 case RTL_GIGA_MAC_VER_39:
3830 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003831 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003832 case RTL_GIGA_MAC_VER_45:
3833 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003834 case RTL_GIGA_MAC_VER_47:
3835 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003836 case RTL_GIGA_MAC_VER_50:
3837 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003838 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003839 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003840 case RTL_GIGA_MAC_VER_40:
3841 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003842 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003843 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003844 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003845 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003846 default:
3847 break;
françois romieu065c27c2011-01-03 15:08:12 +00003848 }
3849}
3850
Heiner Kallweit25e94112019-05-29 20:52:03 +02003851static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003852{
françois romieu065c27c2011-01-03 15:08:12 +00003853 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003854 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003855 case RTL_GIGA_MAC_VER_37:
3856 case RTL_GIGA_MAC_VER_39:
3857 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003858 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003859 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003860 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003861 case RTL_GIGA_MAC_VER_45:
3862 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003863 case RTL_GIGA_MAC_VER_47:
3864 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003865 case RTL_GIGA_MAC_VER_50:
3866 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003867 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003868 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003869 case RTL_GIGA_MAC_VER_40:
3870 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003871 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003872 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003873 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003874 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003875 default:
3876 break;
françois romieu065c27c2011-01-03 15:08:12 +00003877 }
3878
Heiner Kallweit703732f2019-01-19 22:07:05 +01003879 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003880 /* give MAC/PHY some time to resume */
3881 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003882}
3883
Hayes Wange542a222011-07-06 15:58:04 +08003884static void rtl_init_rxcfg(struct rtl8169_private *tp)
3885{
Hayes Wange542a222011-07-06 15:58:04 +08003886 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02003887 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003888 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003889 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003890 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003891 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02003892 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
3893 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003894 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003895 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003896 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003897 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00003898 break;
Hayes Wange542a222011-07-06 15:58:04 +08003899 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003900 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003901 break;
3902 }
3903}
3904
Hayes Wang92fc43b2011-07-06 15:58:03 +08003905static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3906{
Timo Teräs9fba0812013-01-15 21:01:24 +00003907 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08003908}
3909
Francois Romieud58d46b2011-05-03 16:38:29 +02003910static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
3911{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003912 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3913 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003914 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003915}
3916
3917static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
3918{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003919 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3920 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003921 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003922}
3923
3924static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
3925{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003926 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003927}
3928
3929static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
3930{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003931 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003932}
3933
3934static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
3935{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003936 RTL_W8(tp, MaxTxPacketSize, 0x3f);
3937 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3938 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003939 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003940}
3941
3942static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
3943{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003944 RTL_W8(tp, MaxTxPacketSize, 0x0c);
3945 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3946 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003947 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003948}
3949
3950static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
3951{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003952 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01003953 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003954}
3955
3956static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
3957{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003958 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003959 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003960}
3961
3962static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
3963{
Francois Romieud58d46b2011-05-03 16:38:29 +02003964 r8168b_0_hw_jumbo_enable(tp);
3965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003966 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003967}
3968
3969static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
3970{
Francois Romieud58d46b2011-05-03 16:38:29 +02003971 r8168b_0_hw_jumbo_disable(tp);
3972
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003973 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003974}
3975
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003976static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02003977{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003978 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003979 switch (tp->mac_version) {
3980 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003981 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003982 break;
3983 case RTL_GIGA_MAC_VER_12:
3984 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003985 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003986 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003987 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3988 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003989 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003990 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3991 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003992 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003993 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3994 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003995 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02003996 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02003997 break;
3998 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003999 rtl_lock_config_regs(tp);
4000}
4001
4002static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4003{
4004 rtl_unlock_config_regs(tp);
4005 switch (tp->mac_version) {
4006 case RTL_GIGA_MAC_VER_11:
4007 r8168b_0_hw_jumbo_disable(tp);
4008 break;
4009 case RTL_GIGA_MAC_VER_12:
4010 case RTL_GIGA_MAC_VER_17:
4011 r8168b_1_hw_jumbo_disable(tp);
4012 break;
4013 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4014 r8168c_hw_jumbo_disable(tp);
4015 break;
4016 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4017 r8168dp_hw_jumbo_disable(tp);
4018 break;
4019 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4020 r8168e_hw_jumbo_disable(tp);
4021 break;
4022 default:
4023 break;
4024 }
4025 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004026}
4027
Francois Romieuffc46952012-07-06 14:19:23 +02004028DECLARE_RTL_COND(rtl_chipcmd_cond)
4029{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004030 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004031}
4032
Francois Romieu6f43adc2011-04-29 15:05:51 +02004033static void rtl_hw_reset(struct rtl8169_private *tp)
4034{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004035 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004036
Francois Romieuffc46952012-07-06 14:19:23 +02004037 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004038}
4039
Heiner Kallweit254764e2019-01-22 22:23:41 +01004040static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004041{
4042 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004043
Heiner Kallweit254764e2019-01-22 22:23:41 +01004044 /* firmware loaded already or no firmware available */
4045 if (tp->rtl_fw || !tp->fw_name)
4046 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004047
4048 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004049 if (!rtl_fw) {
4050 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4051 return;
4052 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004053
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004054 rtl_fw->phy_write = rtl_writephy;
4055 rtl_fw->phy_read = rtl_readphy;
4056 rtl_fw->mac_mcu_write = mac_mcu_write;
4057 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004058 rtl_fw->fw_name = tp->fw_name;
4059 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004060
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004061 if (rtl_fw_request_firmware(rtl_fw))
4062 kfree(rtl_fw);
4063 else
4064 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004065}
4066
Hayes Wang92fc43b2011-07-06 15:58:03 +08004067static void rtl_rx_close(struct rtl8169_private *tp)
4068{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004069 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004070}
4071
Francois Romieuffc46952012-07-06 14:19:23 +02004072DECLARE_RTL_COND(rtl_npq_cond)
4073{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004074 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004075}
4076
4077DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004079 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004080}
4081
françois romieue6de30d2011-01-03 15:08:37 +00004082static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083{
4084 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004085 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086
Hayes Wang92fc43b2011-07-06 15:58:03 +08004087 rtl_rx_close(tp);
4088
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004089 switch (tp->mac_version) {
4090 case RTL_GIGA_MAC_VER_27:
4091 case RTL_GIGA_MAC_VER_28:
4092 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004093 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004094 break;
4095 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4096 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004097 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004098 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004099 break;
4100 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004101 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004102 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004103 break;
françois romieue6de30d2011-01-03 15:08:37 +00004104 }
4105
Hayes Wang92fc43b2011-07-06 15:58:03 +08004106 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107}
4108
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004109static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004110{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004111 u32 val = TX_DMA_BURST << TxDMAShift |
4112 InterFrameGap << TxInterFrameGapShift;
4113
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02004114 if (rtl_is_8168evl_up(tp))
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004115 val |= TXCFG_AUTO_FIFO;
4116
4117 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004118}
4119
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004120static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004122 /* Low hurts. Let's disable the filtering. */
4123 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004124}
4125
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004126static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004127{
4128 /*
4129 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4130 * register to be written before TxDescAddrLow to work.
4131 * Switching from MMIO to I/O access fixes the issue as well.
4132 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004133 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4134 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4135 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4136 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004137}
4138
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004139static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004140{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004141 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004142
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004143 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4144 val = 0x000fff00;
4145 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4146 val = 0x00ffff00;
4147 else
4148 return;
4149
4150 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4151 val |= 0xff;
4152
4153 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004154}
4155
Francois Romieue6b763e2012-03-08 09:35:39 +01004156static void rtl_set_rx_mode(struct net_device *dev)
4157{
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004158 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
4159 /* Multicast hash filter */
4160 u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
Francois Romieue6b763e2012-03-08 09:35:39 +01004161 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004162 u32 tmp;
Francois Romieue6b763e2012-03-08 09:35:39 +01004163
4164 if (dev->flags & IFF_PROMISC) {
4165 /* Unconditionally log net taps. */
4166 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004167 rx_mode |= AcceptAllPhys;
4168 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
4169 dev->flags & IFF_ALLMULTI ||
4170 tp->mac_version == RTL_GIGA_MAC_VER_35) {
4171 /* accept all multicasts */
4172 } else if (netdev_mc_empty(dev)) {
4173 rx_mode &= ~AcceptMulticast;
Francois Romieue6b763e2012-03-08 09:35:39 +01004174 } else {
4175 struct netdev_hw_addr *ha;
4176
Francois Romieue6b763e2012-03-08 09:35:39 +01004177 mc_filter[1] = mc_filter[0] = 0;
4178 netdev_for_each_mc_addr(ha, dev) {
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004179 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4180 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
4181 }
4182
4183 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4184 tmp = mc_filter[0];
4185 mc_filter[0] = swab32(mc_filter[1]);
4186 mc_filter[1] = swab32(tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004187 }
4188 }
4189
4190 if (dev->features & NETIF_F_RXALL)
4191 rx_mode |= (AcceptErr | AcceptRunt);
4192
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004193 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4194 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004195
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004196 tmp = RTL_R32(tp, RxConfig);
4197 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
Francois Romieue6b763e2012-03-08 09:35:39 +01004198}
4199
Francois Romieuffc46952012-07-06 14:19:23 +02004200DECLARE_RTL_COND(rtl_csiar_cond)
4201{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004202 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004203}
4204
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004205static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004206{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004207 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4208
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004209 RTL_W32(tp, CSIDR, value);
4210 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004211 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004212
Francois Romieuffc46952012-07-06 14:19:23 +02004213 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004214}
4215
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004216static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004217{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004218 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4219
4220 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4221 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004222
Francois Romieuffc46952012-07-06 14:19:23 +02004223 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004224 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004225}
4226
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004227static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004228{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004229 struct pci_dev *pdev = tp->pci_dev;
4230 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004231
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004232 /* According to Realtek the value at config space address 0x070f
4233 * controls the L0s/L1 entrance latency. We try standard ECAM access
4234 * first and if it fails fall back to CSI.
4235 */
4236 if (pdev->cfg_size > 0x070f &&
4237 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4238 return;
4239
4240 netdev_notice_once(tp->dev,
4241 "No native access to PCI extended config space, falling back to CSI\n");
4242 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4243 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004244}
4245
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004246static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004247{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004248 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004249}
4250
4251struct ephy_info {
4252 unsigned int offset;
4253 u16 mask;
4254 u16 bits;
4255};
4256
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004257static void __rtl_ephy_init(struct rtl8169_private *tp,
4258 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004259{
4260 u16 w;
4261
4262 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004263 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4264 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004265 e++;
4266 }
4267}
4268
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004269#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4270
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004271static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004272{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004273 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004274 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004275}
4276
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004277static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004278{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004279 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004280 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004281}
4282
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004283static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004284{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004285 /* work around an issue when PCI reset occurs during L2/L3 state */
4286 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004287}
4288
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004289static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4290{
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02004291 /* Don't enable ASPM in the chip if OS can't control ASPM */
4292 if (enable && tp->aspm_manageable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004293 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004294 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004295 } else {
4296 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4297 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4298 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004299
4300 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004301}
4302
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004303static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4304 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4305{
4306 /* Usage of dynamic vs. static FIFO is controlled by bit
4307 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4308 */
4309 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4310 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4311}
4312
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004313static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4314 u8 low, u8 high)
4315{
4316 /* FIFO thresholds for pause flow control */
4317 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4318 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4319}
4320
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004321static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004322{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004323 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004324
françois romieufaf1e782013-02-27 13:01:57 +00004325 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004326 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004327 PCI_EXP_DEVCTL_NOSNOOP_EN);
4328 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004329}
4330
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004331static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004332{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004333 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004334
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004335 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004336}
4337
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004338static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004339{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004340 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004341
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004342 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004343
françois romieufaf1e782013-02-27 13:01:57 +00004344 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004345 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004346
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004347 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004348}
4349
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004350static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004351{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004352 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004353 { 0x01, 0, 0x0001 },
4354 { 0x02, 0x0800, 0x1000 },
4355 { 0x03, 0, 0x0042 },
4356 { 0x06, 0x0080, 0x0000 },
4357 { 0x07, 0, 0x2000 }
4358 };
4359
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004360 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004361
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004362 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004363
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004364 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004365}
4366
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004367static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004368{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004369 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004370
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004371 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004372
françois romieufaf1e782013-02-27 13:01:57 +00004373 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004374 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004375}
4376
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004377static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004378{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004379 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004380
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004381 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004382
4383 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004384 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004385
françois romieufaf1e782013-02-27 13:01:57 +00004386 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004387 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004388}
4389
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004390static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004391{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004392 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004393 { 0x02, 0x0800, 0x1000 },
4394 { 0x03, 0, 0x0002 },
4395 { 0x06, 0x0080, 0x0000 }
4396 };
4397
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004398 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004399
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004400 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004401
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004402 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004403
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004404 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004405}
4406
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004407static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004408{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004409 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004410 { 0x01, 0, 0x0001 },
4411 { 0x03, 0x0400, 0x0220 }
4412 };
4413
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004414 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004415
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004416 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004417
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004418 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004419}
4420
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004421static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004422{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004423 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004424}
4425
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004426static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004427{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004428 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004429
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004430 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004431}
4432
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004433static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004434{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004435 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004436
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004437 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004438
françois romieufaf1e782013-02-27 13:01:57 +00004439 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004440 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004441}
4442
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004443static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004444{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004445 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004446
françois romieufaf1e782013-02-27 13:01:57 +00004447 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004448 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004449
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004450 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004451}
4452
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004453static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004454{
4455 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004456 { 0x0b, 0x0000, 0x0048 },
4457 { 0x19, 0x0020, 0x0050 },
4458 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004459 };
françois romieue6de30d2011-01-03 15:08:37 +00004460
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004461 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004462
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004463 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004464
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004465 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004466
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004467 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004468}
4469
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004470static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004471{
Hayes Wang70090422011-07-06 15:58:06 +08004472 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004473 { 0x00, 0x0200, 0x0100 },
4474 { 0x00, 0x0000, 0x0004 },
4475 { 0x06, 0x0002, 0x0001 },
4476 { 0x06, 0x0000, 0x0030 },
4477 { 0x07, 0x0000, 0x2000 },
4478 { 0x00, 0x0000, 0x0020 },
4479 { 0x03, 0x5800, 0x2000 },
4480 { 0x03, 0x0000, 0x0001 },
4481 { 0x01, 0x0800, 0x1000 },
4482 { 0x07, 0x0000, 0x4000 },
4483 { 0x1e, 0x0000, 0x2000 },
4484 { 0x19, 0xffff, 0xfe6c },
4485 { 0x0a, 0x0000, 0x0040 }
4486 };
4487
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004488 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004489
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004490 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004491
françois romieufaf1e782013-02-27 13:01:57 +00004492 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004493 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004494
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004495 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004496
4497 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004498 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4499 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004500
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004501 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004502}
4503
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004504static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004505{
4506 static const struct ephy_info e_info_8168e_2[] = {
4507 { 0x09, 0x0000, 0x0080 },
4508 { 0x19, 0x0000, 0x0224 }
4509 };
4510
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004511 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004512
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004513 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004514
françois romieufaf1e782013-02-27 13:01:57 +00004515 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004516 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004517
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004518 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4519 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004520 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004521 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4522 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004523 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004524 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004525
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004526 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004527
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004528 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004529
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004530 rtl8168_config_eee_mac(tp);
4531
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004532 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4533 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4534 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004535
4536 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004537}
4538
Hayes Wang5f886e02012-03-30 14:33:03 +08004539static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004540{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004541 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004542
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004543 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004544
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004545 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4546 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004547 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004548 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004549 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4550 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004551 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4552 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004553
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004554 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004555
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004556 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4557 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4558 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4559 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004560
4561 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004562}
4563
Hayes Wang5f886e02012-03-30 14:33:03 +08004564static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4565{
Hayes Wang5f886e02012-03-30 14:33:03 +08004566 static const struct ephy_info e_info_8168f_1[] = {
4567 { 0x06, 0x00c0, 0x0020 },
4568 { 0x08, 0x0001, 0x0002 },
4569 { 0x09, 0x0000, 0x0080 },
4570 { 0x19, 0x0000, 0x0224 }
4571 };
4572
4573 rtl_hw_start_8168f(tp);
4574
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004575 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004576
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004577 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004578}
4579
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004580static void rtl_hw_start_8411(struct rtl8169_private *tp)
4581{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004582 static const struct ephy_info e_info_8168f_1[] = {
4583 { 0x06, 0x00c0, 0x0020 },
4584 { 0x0f, 0xffff, 0x5200 },
4585 { 0x1e, 0x0000, 0x4000 },
4586 { 0x19, 0x0000, 0x0224 }
4587 };
4588
4589 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004590 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004591
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004592 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004593
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004594 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004595}
4596
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004597static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004598{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004599 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004600 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004601
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004602 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004603
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004604 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004605
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004606 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004607 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004608
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004609 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08004610
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004611 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4612 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004613
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004614 rtl8168_config_eee_mac(tp);
4615
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004616 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004617 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004618
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004619 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004620}
4621
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004622static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4623{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004624 static const struct ephy_info e_info_8168g_1[] = {
4625 { 0x00, 0x0000, 0x0008 },
4626 { 0x0c, 0x37d0, 0x0820 },
4627 { 0x1e, 0x0000, 0x0001 },
4628 { 0x19, 0x8000, 0x0000 }
4629 };
4630
4631 rtl_hw_start_8168g(tp);
4632
4633 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004634 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004635 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004636 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004637}
4638
hayeswang57538c42013-04-01 22:23:40 +00004639static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4640{
hayeswang57538c42013-04-01 22:23:40 +00004641 static const struct ephy_info e_info_8168g_2[] = {
4642 { 0x00, 0x0000, 0x0008 },
4643 { 0x0c, 0x3df0, 0x0200 },
4644 { 0x19, 0xffff, 0xfc00 },
4645 { 0x1e, 0xffff, 0x20eb }
4646 };
4647
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004648 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004649
4650 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004651 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4652 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004653 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004654}
4655
hayeswang45dd95c2013-07-08 17:09:01 +08004656static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4657{
hayeswang45dd95c2013-07-08 17:09:01 +08004658 static const struct ephy_info e_info_8411_2[] = {
4659 { 0x00, 0x0000, 0x0008 },
4660 { 0x0c, 0x3df0, 0x0200 },
4661 { 0x0f, 0xffff, 0x5200 },
4662 { 0x19, 0x0020, 0x0000 },
4663 { 0x1e, 0x0000, 0x2000 }
4664 };
4665
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004666 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004667
4668 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004669 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004670 rtl_ephy_init(tp, e_info_8411_2);
Heiner Kallweitfe4e8db02019-07-13 13:45:47 +02004671
4672 /* The following Realtek-provided magic fixes an issue with the RX unit
4673 * getting confused after the PHY having been powered-down.
4674 */
4675 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
4676 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
4677 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
4678 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
4679 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
4680 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
4681 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
4682 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
4683 mdelay(3);
4684 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
4685
4686 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
4687 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
4688 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
4689 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
4690 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
4691 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
4692 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
4693 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
4694 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
4695 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
4696 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
4697 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
4698 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
4699 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
4700 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
4701 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
4702 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
4703 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
4704 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
4705 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
4706 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
4707 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
4708 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
4709 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
4710 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
4711 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
4712 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
4713 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
4714 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
4715 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
4716 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
4717 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
4718 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
4719 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
4720 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
4721 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
4722 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
4723 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
4724 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
4725 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
4726 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
4727 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
4728 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
4729 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
4730 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
4731 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
4732 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
4733 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
4734 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
4735 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
4736 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
4737 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
4738 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
4739 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
4740 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
4741 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
4742 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
4743 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
4744 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
4745 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
4746 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
4747 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
4748 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
4749 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
4750 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
4751 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
4752 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
4753 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
4754 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
4755 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
4756 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
4757 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
4758 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
4759 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
4760 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
4761 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
4762 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
4763 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
4764 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
4765 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
4766 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
4767 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
4768 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
4769 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
4770 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
4771 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
4772 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
4773 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
4774 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
4775 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
4776 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
4777 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
4778 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
4779 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
4780 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
4781 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
4782 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
4783 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
4784 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
4785 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
4786 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
4787 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
4788 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
4789 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
4790 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
4791 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
4792 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
4793 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
4794 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
4795 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
4796 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
4797
4798 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
4799
4800 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
4801 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
4802 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
4803 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
4804 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
4805 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
4806 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
4807
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004808 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004809}
4810
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004811static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4812{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02004813 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004814 u32 data;
4815 static const struct ephy_info e_info_8168h_1[] = {
4816 { 0x1e, 0x0800, 0x0001 },
4817 { 0x1d, 0x0000, 0x0800 },
4818 { 0x05, 0xffff, 0x2089 },
4819 { 0x06, 0xffff, 0x5881 },
4820 { 0x04, 0xffff, 0x154a },
4821 { 0x01, 0xffff, 0x068b }
4822 };
4823
4824 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004825 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004826 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004827
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004828 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004829 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004830
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004831 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004832
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004833 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004834
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004835 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004836
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004837 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004838
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004839 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004840
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004841 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004842
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004843 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004844
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004845 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4846 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004847
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004848 rtl8168_config_eee_mac(tp);
4849
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004850 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4851 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004852
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004854
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004855 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004856
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004857 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004858
4859 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004860 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004861 rtl_writephy(tp, 0x1f, 0x0000);
4862 if (rg_saw_cnt > 0) {
4863 u16 sw_cnt_1ms_ini;
4864
4865 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4866 sw_cnt_1ms_ini &= 0x0fff;
4867 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004868 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004869 data |= sw_cnt_1ms_ini;
4870 r8168_mac_ocp_write(tp, 0xd412, data);
4871 }
4872
4873 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004874 data &= ~0xf0;
4875 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004876 r8168_mac_ocp_write(tp, 0xe056, data);
4877
4878 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004879 data &= ~0x6000;
4880 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004881 r8168_mac_ocp_write(tp, 0xe052, data);
4882
4883 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004884 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004885 data |= 0x017f;
4886 r8168_mac_ocp_write(tp, 0xe0d6, data);
4887
4888 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004889 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004890 data |= 0x047f;
4891 r8168_mac_ocp_write(tp, 0xd420, data);
4892
4893 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
4894 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
4895 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
4896 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004897
4898 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004899}
4900
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004901static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
4902{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08004903 rtl8168ep_stop_cmac(tp);
4904
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004905 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004906 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004907
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004908 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004909
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004910 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004911
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004912 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004913
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004914 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004915
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004916 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004917
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004918 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004919
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004920 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4921 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004922
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004923 rtl8168_config_eee_mac(tp);
4924
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004925 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004926
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004927 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004928
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004929 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004930}
4931
4932static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
4933{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004934 static const struct ephy_info e_info_8168ep_1[] = {
4935 { 0x00, 0xffff, 0x10ab },
4936 { 0x06, 0xffff, 0xf030 },
4937 { 0x08, 0xffff, 0x2006 },
4938 { 0x0d, 0xffff, 0x1666 },
4939 { 0x0c, 0x3ff0, 0x0000 }
4940 };
4941
4942 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004943 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004944 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004945
4946 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004947
4948 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004949}
4950
4951static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
4952{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004953 static const struct ephy_info e_info_8168ep_2[] = {
4954 { 0x00, 0xffff, 0x10a3 },
4955 { 0x19, 0xffff, 0xfc00 },
4956 { 0x1e, 0xffff, 0x20ea }
4957 };
4958
4959 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004960 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004961 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004962
4963 rtl_hw_start_8168ep(tp);
4964
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004965 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4966 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004967
4968 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004969}
4970
4971static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
4972{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004973 u32 data;
4974 static const struct ephy_info e_info_8168ep_3[] = {
4975 { 0x00, 0xffff, 0x10a3 },
4976 { 0x19, 0xffff, 0x7c00 },
4977 { 0x1e, 0xffff, 0x20eb },
4978 { 0x0d, 0xffff, 0x1666 }
4979 };
4980
4981 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004982 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004983 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004984
4985 rtl_hw_start_8168ep(tp);
4986
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004987 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4988 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004989
4990 data = r8168_mac_ocp_read(tp, 0xd3e2);
4991 data &= 0xf000;
4992 data |= 0x0271;
4993 r8168_mac_ocp_write(tp, 0xd3e2, data);
4994
4995 data = r8168_mac_ocp_read(tp, 0xd3e4);
4996 data &= 0xff00;
4997 r8168_mac_ocp_write(tp, 0xd3e4, data);
4998
4999 data = r8168_mac_ocp_read(tp, 0xe860);
5000 data |= 0x0080;
5001 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005002
5003 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005004}
5005
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005006static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005007{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005008 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005009 { 0x01, 0, 0x6e65 },
5010 { 0x02, 0, 0x091f },
5011 { 0x03, 0, 0xc2f9 },
5012 { 0x06, 0, 0xafb5 },
5013 { 0x07, 0, 0x0e00 },
5014 { 0x19, 0, 0xec80 },
5015 { 0x01, 0, 0x2e65 },
5016 { 0x01, 0, 0x6e65 }
5017 };
5018 u8 cfg1;
5019
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005020 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005021
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005022 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005023
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005024 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005025
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005026 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005027 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005028 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005029
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005030 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005031 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005032 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005033
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005034 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005035}
5036
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005037static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005038{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005039 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005040
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005041 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005042
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005043 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5044 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005045}
5046
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005047static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005048{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005049 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005050
Francois Romieufdf6fc02012-07-06 22:40:38 +02005051 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005052}
5053
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005054static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005055{
5056 static const struct ephy_info e_info_8105e_1[] = {
5057 { 0x07, 0, 0x4000 },
5058 { 0x19, 0, 0x0200 },
5059 { 0x19, 0, 0x0020 },
5060 { 0x1e, 0, 0x2000 },
5061 { 0x03, 0, 0x0001 },
5062 { 0x19, 0, 0x0100 },
5063 { 0x19, 0, 0x0004 },
5064 { 0x0a, 0, 0x0020 }
5065 };
5066
Francois Romieucecb5fd2011-04-01 10:21:07 +02005067 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005068 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005069
Francois Romieucecb5fd2011-04-01 10:21:07 +02005070 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005071 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005072
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005073 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5074 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005075
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005076 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005077
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005078 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005079}
5080
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005081static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005082{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005083 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005084 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005085}
5086
Hayes Wang7e18dca2012-03-30 14:33:02 +08005087static void rtl_hw_start_8402(struct rtl8169_private *tp)
5088{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005089 static const struct ephy_info e_info_8402[] = {
5090 { 0x19, 0xffff, 0xff64 },
5091 { 0x1e, 0, 0x4000 }
5092 };
5093
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005094 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005095
5096 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005097 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005098
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005099 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005100
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005101 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005102
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005103 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005104
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005105 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005106 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005107 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5108 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5109 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005110
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005111 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005112}
5113
Hayes Wang5598bfe2012-07-02 17:23:21 +08005114static void rtl_hw_start_8106(struct rtl8169_private *tp)
5115{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005116 rtl_hw_aspm_clkreq_enable(tp, false);
5117
Hayes Wang5598bfe2012-07-02 17:23:21 +08005118 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005119 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005120
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005121 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5122 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5123 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005124
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005125 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005126 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005127}
5128
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005129static void rtl_hw_config(struct rtl8169_private *tp)
5130{
5131 static const rtl_generic_fct hw_configs[] = {
5132 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5133 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5134 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5135 [RTL_GIGA_MAC_VER_10] = NULL,
5136 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5137 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5138 [RTL_GIGA_MAC_VER_13] = NULL,
5139 [RTL_GIGA_MAC_VER_14] = NULL,
5140 [RTL_GIGA_MAC_VER_15] = NULL,
5141 [RTL_GIGA_MAC_VER_16] = NULL,
5142 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5143 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5144 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5145 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5146 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5147 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5148 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5149 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5150 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5151 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5152 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5153 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5154 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5155 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5156 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5157 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5158 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5159 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5160 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5161 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5162 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5163 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5164 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5165 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5166 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5167 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5168 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5169 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5170 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5171 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5172 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5173 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5174 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5175 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5176 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5177 };
5178
5179 if (hw_configs[tp->mac_version])
5180 hw_configs[tp->mac_version](tp);
5181}
5182
5183static void rtl_hw_start_8168(struct rtl8169_private *tp)
5184{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005185 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005186 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005187 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005188 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005189
Heiner Kallweit272b2262019-06-14 07:55:21 +02005190 if (rtl_is_8168evl_up(tp))
5191 RTL_W8(tp, MaxTxPacketSize, EarlySize);
5192 else
5193 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005194
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005195 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005196}
5197
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005198static void rtl_hw_start_8169(struct rtl8169_private *tp)
5199{
5200 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5201 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5202
5203 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
5204
5205 tp->cp_cmd |= PCIMulRW;
5206
5207 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5208 tp->mac_version == RTL_GIGA_MAC_VER_03) {
5209 netif_dbg(tp, drv, tp->dev,
5210 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
5211 tp->cp_cmd |= (1 << 14);
5212 }
5213
5214 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5215
5216 rtl8169_set_magic_reg(tp, tp->mac_version);
5217
5218 RTL_W32(tp, RxMissed, 0);
5219}
5220
5221static void rtl_hw_start(struct rtl8169_private *tp)
5222{
5223 rtl_unlock_config_regs(tp);
5224
5225 tp->cp_cmd &= CPCMD_MASK;
5226 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5227
5228 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5229 rtl_hw_start_8169(tp);
5230 else
5231 rtl_hw_start_8168(tp);
5232
5233 rtl_set_rx_max_size(tp);
5234 rtl_set_rx_tx_desc_registers(tp);
5235 rtl_lock_config_regs(tp);
5236
5237 /* disable interrupt coalescing */
5238 RTL_W16(tp, IntrMitigate, 0x0000);
5239 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5240 RTL_R8(tp, IntrMask);
5241 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5242 rtl_init_rxcfg(tp);
5243 rtl_set_tx_config_registers(tp);
5244
5245 rtl_set_rx_mode(tp->dev);
5246 /* no early-rx interrupts */
5247 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5248 rtl_irq_enable(tp);
5249}
5250
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5252{
Francois Romieud58d46b2011-05-03 16:38:29 +02005253 struct rtl8169_private *tp = netdev_priv(dev);
5254
Francois Romieud58d46b2011-05-03 16:38:29 +02005255 if (new_mtu > ETH_DATA_LEN)
5256 rtl_hw_jumbo_enable(tp);
5257 else
5258 rtl_hw_jumbo_disable(tp);
5259
Linus Torvalds1da177e2005-04-16 15:20:36 -07005260 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005261 netdev_update_features(dev);
5262
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005263 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264}
5265
5266static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5267{
Al Viro95e09182007-12-22 18:55:39 +00005268 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005269 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5270}
5271
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005272static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5273 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005275 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5276 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005277
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005278 kfree(*data_buff);
5279 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005280 rtl8169_make_unusable_by_asic(desc);
5281}
5282
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005283static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005284{
5285 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5286
Alexander Duycka0750132014-12-11 15:02:17 -08005287 /* Force memory writes to complete before releasing descriptor */
5288 dma_wmb();
5289
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005290 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005291}
5292
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005293static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5294 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005295{
5296 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005297 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005298 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005299 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005301 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005302 if (!data)
5303 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005304
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005305 /* Memory should be properly aligned, but better check. */
5306 if (!IS_ALIGNED((unsigned long)data, 8)) {
5307 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5308 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005309 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005310
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005311 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005312 if (unlikely(dma_mapping_error(d, mapping))) {
5313 if (net_ratelimit())
5314 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005315 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005317
Heiner Kallweitd731af72018-04-17 23:26:41 +02005318 desc->addr = cpu_to_le64(mapping);
5319 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005320 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005321
5322err_out:
5323 kfree(data);
5324 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325}
5326
5327static void rtl8169_rx_clear(struct rtl8169_private *tp)
5328{
Francois Romieu07d3f512007-02-21 22:40:46 +01005329 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330
5331 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005332 if (tp->Rx_databuff[i]) {
5333 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005334 tp->RxDescArray + i);
5335 }
5336 }
5337}
5338
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005339static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005340{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005341 desc->opts1 |= cpu_to_le32(RingEnd);
5342}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005343
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005344static int rtl8169_rx_fill(struct rtl8169_private *tp)
5345{
5346 unsigned int i;
5347
5348 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005349 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005350
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005351 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005352 if (!data) {
5353 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005354 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005355 }
5356 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005359 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5360 return 0;
5361
5362err_out:
5363 rtl8169_rx_clear(tp);
5364 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005365}
5366
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005367static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005369 rtl8169_init_ring_indexes(tp);
5370
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005371 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5372 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005374 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005375}
5376
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005377static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378 struct TxDesc *desc)
5379{
5380 unsigned int len = tx_skb->len;
5381
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005382 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5383
Linus Torvalds1da177e2005-04-16 15:20:36 -07005384 desc->opts1 = 0x00;
5385 desc->opts2 = 0x00;
5386 desc->addr = 0x00;
5387 tx_skb->len = 0;
5388}
5389
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005390static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5391 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392{
5393 unsigned int i;
5394
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005395 for (i = 0; i < n; i++) {
5396 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005397 struct ring_info *tx_skb = tp->tx_skb + entry;
5398 unsigned int len = tx_skb->len;
5399
5400 if (len) {
5401 struct sk_buff *skb = tx_skb->skb;
5402
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005403 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005404 tp->TxDescArray + entry);
5405 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005406 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 tx_skb->skb = NULL;
5408 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409 }
5410 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005411}
5412
5413static void rtl8169_tx_clear(struct rtl8169_private *tp)
5414{
5415 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005416 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005417 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418}
5419
Francois Romieu4422bcd2012-01-26 11:23:32 +01005420static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005421{
David Howellsc4028952006-11-22 14:57:56 +00005422 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005423 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005424
Francois Romieuda78dbf2012-01-26 14:18:23 +01005425 napi_disable(&tp->napi);
5426 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005427 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005428
françois romieuc7c2c392011-12-04 20:30:52 +00005429 rtl8169_hw_reset(tp);
5430
Francois Romieu56de4142011-03-15 17:29:31 +01005431 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005432 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005433
Linus Torvalds1da177e2005-04-16 15:20:36 -07005434 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005435 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436
Francois Romieuda78dbf2012-01-26 14:18:23 +01005437 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005438 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005439 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005440}
5441
5442static void rtl8169_tx_timeout(struct net_device *dev)
5443{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005444 struct rtl8169_private *tp = netdev_priv(dev);
5445
5446 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447}
5448
Heiner Kallweit734c1402018-11-22 21:56:48 +01005449static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5450{
5451 u32 status = opts0 | len;
5452
5453 if (entry == NUM_TX_DESC - 1)
5454 status |= RingEnd;
5455
5456 return cpu_to_le32(status);
5457}
5458
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005460 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461{
5462 struct skb_shared_info *info = skb_shinfo(skb);
5463 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005464 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005465 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466
5467 entry = tp->cur_tx;
5468 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005469 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005471 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472 void *addr;
5473
5474 entry = (entry + 1) % NUM_TX_DESC;
5475
5476 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005477 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005478 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005479 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005480 if (unlikely(dma_mapping_error(d, mapping))) {
5481 if (net_ratelimit())
5482 netif_err(tp, drv, tp->dev,
5483 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005484 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486
Heiner Kallweit734c1402018-11-22 21:56:48 +01005487 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005488 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 txd->addr = cpu_to_le64(mapping);
5490
5491 tp->tx_skb[entry].len = len;
5492 }
5493
5494 if (cur_frag) {
5495 tp->tx_skb[entry].skb = skb;
5496 txd->opts1 |= cpu_to_le32(LastFrag);
5497 }
5498
5499 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005500
5501err_out:
5502 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5503 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005504}
5505
françois romieub423e9a2013-05-18 01:24:46 +00005506static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5507{
5508 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5509}
5510
hayeswange9746042014-07-11 16:25:58 +08005511static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5512 struct net_device *dev);
5513/* r8169_csum_workaround()
5514 * The hw limites the value the transport offset. When the offset is out of the
5515 * range, calculate the checksum by sw.
5516 */
5517static void r8169_csum_workaround(struct rtl8169_private *tp,
5518 struct sk_buff *skb)
5519{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005520 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005521 netdev_features_t features = tp->dev->features;
5522 struct sk_buff *segs, *nskb;
5523
5524 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5525 segs = skb_gso_segment(skb, features);
5526 if (IS_ERR(segs) || !segs)
5527 goto drop;
5528
5529 do {
5530 nskb = segs;
5531 segs = segs->next;
5532 nskb->next = NULL;
5533 rtl8169_start_xmit(nskb, tp->dev);
5534 } while (segs);
5535
Alexander Duyckeb781392015-05-01 10:34:44 -07005536 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005537 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5538 if (skb_checksum_help(skb) < 0)
5539 goto drop;
5540
5541 rtl8169_start_xmit(skb, tp->dev);
5542 } else {
hayeswange9746042014-07-11 16:25:58 +08005543drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005544 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005545 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005546 }
5547}
5548
5549/* msdn_giant_send_check()
5550 * According to the document of microsoft, the TCP Pseudo Header excludes the
5551 * packet length for IPv6 TCP large packets.
5552 */
5553static int msdn_giant_send_check(struct sk_buff *skb)
5554{
5555 const struct ipv6hdr *ipv6h;
5556 struct tcphdr *th;
5557 int ret;
5558
5559 ret = skb_cow_head(skb, 0);
5560 if (ret)
5561 return ret;
5562
5563 ipv6h = ipv6_hdr(skb);
5564 th = tcp_hdr(skb);
5565
5566 th->check = 0;
5567 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5568
5569 return ret;
5570}
5571
Heiner Kallweit87945b62019-05-31 19:55:11 +02005572static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573{
Michał Mirosław350fb322011-04-08 06:35:56 +00005574 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005575
Francois Romieu2b7b4312011-04-18 22:53:24 -07005576 if (mss) {
5577 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005578 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5579 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5580 const struct iphdr *ip = ip_hdr(skb);
5581
5582 if (ip->protocol == IPPROTO_TCP)
5583 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5584 else if (ip->protocol == IPPROTO_UDP)
5585 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5586 else
5587 WARN_ON_ONCE(1);
5588 }
hayeswang5888d3f2014-07-11 16:25:56 +08005589}
5590
5591static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5592 struct sk_buff *skb, u32 *opts)
5593{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005594 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005595 u32 mss = skb_shinfo(skb)->gso_size;
5596
5597 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005598 if (transport_offset > GTTCPHO_MAX) {
5599 netif_warn(tp, tx_err, tp->dev,
5600 "Invalid transport offset 0x%x for TSO\n",
5601 transport_offset);
5602 return false;
5603 }
5604
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005605 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005606 case htons(ETH_P_IP):
5607 opts[0] |= TD1_GTSENV4;
5608 break;
5609
5610 case htons(ETH_P_IPV6):
5611 if (msdn_giant_send_check(skb))
5612 return false;
5613
5614 opts[0] |= TD1_GTSENV6;
5615 break;
5616
5617 default:
5618 WARN_ON_ONCE(1);
5619 break;
5620 }
5621
hayeswangbdfa4ed2014-07-11 16:25:57 +08005622 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005623 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005624 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005625 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626
françois romieub423e9a2013-05-18 01:24:46 +00005627 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005628 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005629
hayeswange9746042014-07-11 16:25:58 +08005630 if (transport_offset > TCPHO_MAX) {
5631 netif_warn(tp, tx_err, tp->dev,
5632 "Invalid transport offset 0x%x\n",
5633 transport_offset);
5634 return false;
5635 }
5636
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005637 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005638 case htons(ETH_P_IP):
5639 opts[1] |= TD1_IPv4_CS;
5640 ip_protocol = ip_hdr(skb)->protocol;
5641 break;
5642
5643 case htons(ETH_P_IPV6):
5644 opts[1] |= TD1_IPv6_CS;
5645 ip_protocol = ipv6_hdr(skb)->nexthdr;
5646 break;
5647
5648 default:
5649 ip_protocol = IPPROTO_RAW;
5650 break;
5651 }
5652
5653 if (ip_protocol == IPPROTO_TCP)
5654 opts[1] |= TD1_TCP_CS;
5655 else if (ip_protocol == IPPROTO_UDP)
5656 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005657 else
5658 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005659
5660 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005661 } else {
5662 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005663 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 }
hayeswang5888d3f2014-07-11 16:25:56 +08005665
françois romieub423e9a2013-05-18 01:24:46 +00005666 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667}
5668
Heiner Kallweit76085c92018-11-22 22:03:08 +01005669static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5670 unsigned int nr_frags)
5671{
5672 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5673
5674 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5675 return slots_avail > nr_frags;
5676}
5677
Heiner Kallweit87945b62019-05-31 19:55:11 +02005678/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5679static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5680{
5681 switch (tp->mac_version) {
5682 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5683 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5684 return false;
5685 default:
5686 return true;
5687 }
5688}
5689
Stephen Hemminger613573252009-08-31 19:50:58 +00005690static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5691 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692{
5693 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005694 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005695 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005696 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005697 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005698 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005699 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005700
Heiner Kallweit76085c92018-11-22 22:03:08 +01005701 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005702 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005703 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005704 }
5705
5706 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005707 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708
Heiner Kallweit355f9482019-06-06 07:49:17 +02005709 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005710 opts[0] = DescOwn;
5711
Heiner Kallweit87945b62019-05-31 19:55:11 +02005712 if (rtl_chip_supports_csum_v2(tp)) {
5713 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5714 r8169_csum_workaround(tp, skb);
5715 return NETDEV_TX_OK;
5716 }
5717 } else {
5718 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005719 }
françois romieub423e9a2013-05-18 01:24:46 +00005720
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005721 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005722 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005723 if (unlikely(dma_mapping_error(d, mapping))) {
5724 if (net_ratelimit())
5725 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005726 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728
5729 tp->tx_skb[entry].len = len;
5730 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005731
Francois Romieu2b7b4312011-04-18 22:53:24 -07005732 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005733 if (frags < 0)
5734 goto err_dma_1;
5735 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005736 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005737 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005738 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005739 tp->tx_skb[entry].skb = skb;
5740 }
5741
Francois Romieu2b7b4312011-04-18 22:53:24 -07005742 txd->opts2 = cpu_to_le32(opts[1]);
5743
Heiner Kallweit0255d592019-02-10 15:28:04 +01005744 netdev_sent_queue(dev, skb->len);
5745
Richard Cochran5047fb52012-03-10 07:29:42 +00005746 skb_tx_timestamp(skb);
5747
Alexander Duycka0750132014-12-11 15:02:17 -08005748 /* Force memory writes to complete before releasing descriptor */
5749 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005750
Heiner Kallweit734c1402018-11-22 21:56:48 +01005751 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005752
Alexander Duycka0750132014-12-11 15:02:17 -08005753 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005754 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755
Alexander Duycka0750132014-12-11 15:02:17 -08005756 tp->cur_tx += frags + 1;
5757
Heiner Kallweit0255d592019-02-10 15:28:04 +01005758 RTL_W8(tp, TxPoll, NPQ);
5759
Heiner Kallweit0255d592019-02-10 15:28:04 +01005760 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5761 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5762 * not miss a ring update when it notices a stopped queue.
5763 */
5764 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005765 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005766 /* Sync with rtl_tx:
5767 * - publish queue status and cur_tx ring index (write barrier)
5768 * - refresh dirty_tx ring index (read barrier).
5769 * May the current thread have a pessimistic view of the ring
5770 * status and forget to wake up queue, a racing rtl_tx thread
5771 * can't.
5772 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005773 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005774 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005775 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005776 }
5777
Stephen Hemminger613573252009-08-31 19:50:58 +00005778 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005780err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005781 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005782err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005783 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005784 dev->stats.tx_dropped++;
5785 return NETDEV_TX_OK;
5786
5787err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005789 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005790 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005791}
5792
5793static void rtl8169_pcierr_interrupt(struct net_device *dev)
5794{
5795 struct rtl8169_private *tp = netdev_priv(dev);
5796 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005797 u16 pci_status, pci_cmd;
5798
5799 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5800 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5801
Joe Perchesbf82c182010-02-09 11:49:50 +00005802 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5803 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005804
5805 /*
5806 * The recovery sequence below admits a very elaborated explanation:
5807 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005808 * - I did not see what else could be done;
5809 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810 *
5811 * Feel free to adjust to your needs.
5812 */
Francois Romieua27993f2006-12-18 00:04:19 +01005813 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005814 pci_cmd &= ~PCI_COMMAND_PARITY;
5815 else
5816 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5817
5818 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819
5820 pci_write_config_word(pdev, PCI_STATUS,
5821 pci_status & (PCI_STATUS_DETECTED_PARITY |
5822 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5823 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5824
Francois Romieu98ddf982012-01-31 10:47:34 +01005825 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826}
5827
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005828static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5829 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830{
Florian Westphald92060b2018-10-20 12:25:27 +02005831 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833 dirty_tx = tp->dirty_tx;
5834 smp_rmb();
5835 tx_left = tp->cur_tx - dirty_tx;
5836
5837 while (tx_left > 0) {
5838 unsigned int entry = dirty_tx % NUM_TX_DESC;
5839 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 u32 status;
5841
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5843 if (status & DescOwn)
5844 break;
5845
Alexander Duycka0750132014-12-11 15:02:17 -08005846 /* This barrier is needed to keep us from reading
5847 * any other fields out of the Tx descriptor until
5848 * we know the status of DescOwn
5849 */
5850 dma_rmb();
5851
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005852 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005853 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02005855 pkts_compl++;
5856 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005857 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858 tx_skb->skb = NULL;
5859 }
5860 dirty_tx++;
5861 tx_left--;
5862 }
5863
5864 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02005865 netdev_completed_queue(dev, pkts_compl, bytes_compl);
5866
5867 u64_stats_update_begin(&tp->tx_stats.syncp);
5868 tp->tx_stats.packets += pkts_compl;
5869 tp->tx_stats.bytes += bytes_compl;
5870 u64_stats_update_end(&tp->tx_stats.syncp);
5871
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005873 /* Sync with rtl8169_start_xmit:
5874 * - publish dirty_tx ring index (write barrier)
5875 * - refresh cur_tx ring index and queue status (read barrier)
5876 * May the current thread miss the stopped queue condition,
5877 * a racing xmit thread can only have a right view of the
5878 * ring status.
5879 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005880 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01005882 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883 netif_wake_queue(dev);
5884 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005885 /*
5886 * 8168 hack: TxPoll requests are lost when the Tx packets are
5887 * too close. Let's kick an extra TxPoll request when a burst
5888 * of start_xmit activity is detected (if it is not detected,
5889 * it is slow enough). -- FR
5890 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005891 if (tp->cur_tx != dirty_tx)
5892 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893 }
5894}
5895
Francois Romieu126fa4b2005-05-12 20:09:17 -04005896static inline int rtl8169_fragmented_frame(u32 status)
5897{
5898 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5899}
5900
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005901static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903 u32 status = opts1 & RxProtoMask;
5904
5905 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005906 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907 skb->ip_summed = CHECKSUM_UNNECESSARY;
5908 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005909 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910}
5911
Francois Romieuda78dbf2012-01-26 14:18:23 +01005912static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913{
5914 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005915 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918
Timo Teräs9fba0812013-01-15 21:01:24 +00005919 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005921 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005922 u32 status;
5923
Heiner Kallweit62028062018-04-17 23:30:29 +02005924 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 if (status & DescOwn)
5926 break;
Alexander Duycka0750132014-12-11 15:02:17 -08005927
5928 /* This barrier is needed to keep us from reading
5929 * any other fields out of the Rx descriptor until
5930 * we know the status of DescOwn
5931 */
5932 dma_rmb();
5933
Richard Dawe4dcb7d32005-05-27 21:12:00 +02005934 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005935 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
5936 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005937 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02005939 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02005941 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02005942 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
5943 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00005944 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02005945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946 } else {
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005947 unsigned int pkt_size;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005948 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00005949
5950process_pkt:
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005951 pkt_size = status & GENMASK(13, 0);
Ben Greear79d0c1d2012-02-10 15:04:34 +00005952 if (likely(!(dev->features & NETIF_F_RXFCS)))
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005953 pkt_size -= ETH_FCS_LEN;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005954 /*
5955 * The driver does not support incoming fragmented
5956 * frames. They are seen as a symptom of over-mtu
5957 * sized frames.
5958 */
5959 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02005960 dev->stats.rx_dropped++;
5961 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00005962 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005963 }
5964
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005965 dma_sync_single_for_cpu(tp_to_dev(tp),
5966 le64_to_cpu(desc->addr),
5967 pkt_size, DMA_FROM_DEVICE);
5968
5969 skb = napi_alloc_skb(&tp->napi, pkt_size);
5970 if (unlikely(!skb)) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005971 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00005972 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005973 }
5974
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005975 prefetch(tp->Rx_databuff[entry]);
5976 skb_copy_to_linear_data(skb, tp->Rx_databuff[entry],
5977 pkt_size);
5978 skb->tail += pkt_size;
5979 skb->len = pkt_size;
5980
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005981 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005982 skb->protocol = eth_type_trans(skb, dev);
5983
Francois Romieu7a8fc772011-03-01 17:18:33 +01005984 rtl8169_rx_vlan_tag(desc, skb);
5985
françois romieu39174292015-11-11 23:35:18 +01005986 if (skb->pkt_type == PACKET_MULTICAST)
5987 dev->stats.multicast++;
5988
Heiner Kallweit448a2412019-04-03 19:54:12 +02005989 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990
Junchang Wang8027aa22012-03-04 23:30:32 +01005991 u64_stats_update_begin(&tp->rx_stats.syncp);
5992 tp->rx_stats.packets++;
5993 tp->rx_stats.bytes += pkt_size;
5994 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 }
françois romieuce11ff52013-01-24 13:30:06 +00005996release_descriptor:
5997 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005998 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005999 }
6000
6001 count = cur_rx - tp->cur_rx;
6002 tp->cur_rx = cur_rx;
6003
Linus Torvalds1da177e2005-04-16 15:20:36 -07006004 return count;
6005}
6006
Francois Romieu07d3f512007-02-21 22:40:46 +01006007static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006009 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006010 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006011
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006012 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006013 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006014
Heiner Kallweit38caff52018-10-18 22:19:28 +02006015 if (unlikely(status & SYSErr)) {
6016 rtl8169_pcierr_interrupt(tp->dev);
6017 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006018 }
6019
Heiner Kallweit703732f2019-01-19 22:07:05 +01006020 if (status & LinkChg)
6021 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006022
Heiner Kallweit38caff52018-10-18 22:19:28 +02006023 if (unlikely(status & RxFIFOOver &&
6024 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6025 netif_stop_queue(tp->dev);
6026 /* XXX - Hack alert. See rtl_task(). */
6027 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6028 }
6029
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006030 rtl_irq_disable(tp);
6031 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006032out:
6033 rtl_ack_events(tp, status);
6034
6035 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006036}
6037
Francois Romieu4422bcd2012-01-26 11:23:32 +01006038static void rtl_task(struct work_struct *work)
6039{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006040 static const struct {
6041 int bitnr;
6042 void (*action)(struct rtl8169_private *);
6043 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006044 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006045 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006046 struct rtl8169_private *tp =
6047 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006048 struct net_device *dev = tp->dev;
6049 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006050
Francois Romieuda78dbf2012-01-26 14:18:23 +01006051 rtl_lock_work(tp);
6052
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006053 if (!netif_running(dev) ||
6054 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006055 goto out_unlock;
6056
6057 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6058 bool pending;
6059
Francois Romieuda78dbf2012-01-26 14:18:23 +01006060 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006061 if (pending)
6062 rtl_work[i].action(tp);
6063 }
6064
6065out_unlock:
6066 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006067}
6068
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006069static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006071 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6072 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006073 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006074
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006075 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006076
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006077 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006078
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006079 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006080 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006081 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006082 }
6083
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006084 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006087static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006088{
6089 struct rtl8169_private *tp = netdev_priv(dev);
6090
6091 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6092 return;
6093
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006094 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6095 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006096}
6097
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006098static void r8169_phylink_handler(struct net_device *ndev)
6099{
6100 struct rtl8169_private *tp = netdev_priv(ndev);
6101
6102 if (netif_carrier_ok(ndev)) {
6103 rtl_link_chg_patch(tp);
6104 pm_request_resume(&tp->pci_dev->dev);
6105 } else {
6106 pm_runtime_idle(&tp->pci_dev->dev);
6107 }
6108
6109 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006110 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006111}
6112
6113static int r8169_phy_connect(struct rtl8169_private *tp)
6114{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006115 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006116 phy_interface_t phy_mode;
6117 int ret;
6118
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006119 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006120 PHY_INTERFACE_MODE_MII;
6121
6122 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6123 phy_mode);
6124 if (ret)
6125 return ret;
6126
Heiner Kallweita6851c62019-05-28 18:43:46 +02006127 if (tp->supports_gmii)
6128 phy_remove_link_mode(phydev,
6129 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6130 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006131 phy_set_max_speed(phydev, SPEED_100);
6132
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006133 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006134
6135 phy_attached_info(phydev);
6136
6137 return 0;
6138}
6139
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140static void rtl8169_down(struct net_device *dev)
6141{
6142 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143
Heiner Kallweit703732f2019-01-19 22:07:05 +01006144 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006145
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006146 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006147 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148
Hayes Wang92fc43b2011-07-06 15:58:03 +08006149 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006150 /*
6151 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006152 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6153 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006154 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006155 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006158 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160 rtl8169_tx_clear(tp);
6161
6162 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006163
6164 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165}
6166
6167static int rtl8169_close(struct net_device *dev)
6168{
6169 struct rtl8169_private *tp = netdev_priv(dev);
6170 struct pci_dev *pdev = tp->pci_dev;
6171
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006172 pm_runtime_get_sync(&pdev->dev);
6173
Francois Romieucecb5fd2011-04-01 10:21:07 +02006174 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006175 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006176
Francois Romieuda78dbf2012-01-26 14:18:23 +01006177 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006178 /* Clear all task flags */
6179 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006180
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006182 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183
Lekensteyn4ea72442013-07-22 09:53:30 +02006184 cancel_work_sync(&tp->wk.work);
6185
Heiner Kallweit703732f2019-01-19 22:07:05 +01006186 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006187
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006188 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006190 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6191 tp->RxPhyAddr);
6192 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6193 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194 tp->TxDescArray = NULL;
6195 tp->RxDescArray = NULL;
6196
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006197 pm_runtime_put_sync(&pdev->dev);
6198
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199 return 0;
6200}
6201
Francois Romieudc1c00c2012-03-08 10:06:18 +01006202#ifdef CONFIG_NET_POLL_CONTROLLER
6203static void rtl8169_netpoll(struct net_device *dev)
6204{
6205 struct rtl8169_private *tp = netdev_priv(dev);
6206
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006207 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006208}
6209#endif
6210
Francois Romieudf43ac72012-03-08 09:48:40 +01006211static int rtl_open(struct net_device *dev)
6212{
6213 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006214 struct pci_dev *pdev = tp->pci_dev;
6215 int retval = -ENOMEM;
6216
6217 pm_runtime_get_sync(&pdev->dev);
6218
6219 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006220 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006221 * dma_alloc_coherent provides more.
6222 */
6223 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6224 &tp->TxPhyAddr, GFP_KERNEL);
6225 if (!tp->TxDescArray)
6226 goto err_pm_runtime_put;
6227
6228 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6229 &tp->RxPhyAddr, GFP_KERNEL);
6230 if (!tp->RxDescArray)
6231 goto err_free_tx_0;
6232
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006233 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006234 if (retval < 0)
6235 goto err_free_rx_1;
6236
Francois Romieudf43ac72012-03-08 09:48:40 +01006237 rtl_request_firmware(tp);
6238
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006239 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006240 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006241 if (retval < 0)
6242 goto err_release_fw_2;
6243
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006244 retval = r8169_phy_connect(tp);
6245 if (retval)
6246 goto err_free_irq;
6247
Francois Romieudf43ac72012-03-08 09:48:40 +01006248 rtl_lock_work(tp);
6249
6250 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6251
6252 napi_enable(&tp->napi);
6253
6254 rtl8169_init_phy(dev, tp);
6255
Francois Romieudf43ac72012-03-08 09:48:40 +01006256 rtl_pll_power_up(tp);
6257
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006258 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006259
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006260 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006261 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6262
Heiner Kallweit703732f2019-01-19 22:07:05 +01006263 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006264 netif_start_queue(dev);
6265
6266 rtl_unlock_work(tp);
6267
Heiner Kallweita92a0842018-01-08 21:39:13 +01006268 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006269out:
6270 return retval;
6271
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006272err_free_irq:
6273 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006274err_release_fw_2:
6275 rtl_release_firmware(tp);
6276 rtl8169_rx_clear(tp);
6277err_free_rx_1:
6278 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6279 tp->RxPhyAddr);
6280 tp->RxDescArray = NULL;
6281err_free_tx_0:
6282 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6283 tp->TxPhyAddr);
6284 tp->TxDescArray = NULL;
6285err_pm_runtime_put:
6286 pm_runtime_put_noidle(&pdev->dev);
6287 goto out;
6288}
6289
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006290static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006291rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292{
6293 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006294 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006295 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006296 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006297
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006298 pm_runtime_get_noresume(&pdev->dev);
6299
6300 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006301 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006302
Junchang Wang8027aa22012-03-04 23:30:32 +01006303 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006304 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006305 stats->rx_packets = tp->rx_stats.packets;
6306 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006307 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006308
Junchang Wang8027aa22012-03-04 23:30:32 +01006309 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006310 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006311 stats->tx_packets = tp->tx_stats.packets;
6312 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006313 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006314
6315 stats->rx_dropped = dev->stats.rx_dropped;
6316 stats->tx_dropped = dev->stats.tx_dropped;
6317 stats->rx_length_errors = dev->stats.rx_length_errors;
6318 stats->rx_errors = dev->stats.rx_errors;
6319 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6320 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6321 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006322 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006323
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006324 /*
Corentin Musarded72a9b2019-07-24 14:34:43 +02006325 * Fetch additional counter values missing in stats collected by driver
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006326 * from tally counters.
6327 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006328 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006329 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006330
6331 /*
6332 * Subtract values fetched during initalization.
6333 * See rtl8169_init_counter_offsets for a description why we do that.
6334 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006335 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006336 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006337 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006338 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006339 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006340 le16_to_cpu(tp->tc_offset.tx_aborted);
6341
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006342 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343}
6344
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006345static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006346{
françois romieu065c27c2011-01-03 15:08:12 +00006347 struct rtl8169_private *tp = netdev_priv(dev);
6348
Francois Romieu5d06a992006-02-23 00:47:58 +01006349 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006350 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006351
Heiner Kallweit703732f2019-01-19 22:07:05 +01006352 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006353 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006354
6355 rtl_lock_work(tp);
6356 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006357 /* Clear all task flags */
6358 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6359
Francois Romieuda78dbf2012-01-26 14:18:23 +01006360 rtl_unlock_work(tp);
6361
6362 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006363}
Francois Romieu5d06a992006-02-23 00:47:58 +01006364
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006365#ifdef CONFIG_PM
6366
6367static int rtl8169_suspend(struct device *device)
6368{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006369 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006370 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006371
6372 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006373 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006374
Francois Romieu5d06a992006-02-23 00:47:58 +01006375 return 0;
6376}
6377
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006378static void __rtl8169_resume(struct net_device *dev)
6379{
françois romieu065c27c2011-01-03 15:08:12 +00006380 struct rtl8169_private *tp = netdev_priv(dev);
6381
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006382 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006383
6384 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006385 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006386
Heiner Kallweit703732f2019-01-19 22:07:05 +01006387 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006388
Artem Savkovcff4c162012-04-03 10:29:11 +00006389 rtl_lock_work(tp);
6390 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006391 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006392 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006393 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006394}
6395
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006396static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006397{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006398 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006399 struct rtl8169_private *tp = netdev_priv(dev);
6400
Heiner Kallweit59715172019-05-29 07:44:01 +02006401 rtl_rar_set(tp, dev->dev_addr);
6402
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006403 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006404
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006405 if (netif_running(dev))
6406 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006407
Francois Romieu5d06a992006-02-23 00:47:58 +01006408 return 0;
6409}
6410
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006411static int rtl8169_runtime_suspend(struct device *device)
6412{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006413 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006414 struct rtl8169_private *tp = netdev_priv(dev);
6415
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006416 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006417 return 0;
6418
Francois Romieuda78dbf2012-01-26 14:18:23 +01006419 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006420 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006421 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006422
6423 rtl8169_net_suspend(dev);
6424
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006425 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006426 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006427 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006428
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006429 return 0;
6430}
6431
6432static int rtl8169_runtime_resume(struct device *device)
6433{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006434 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006435 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006436
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006437 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006438
6439 if (!tp->TxDescArray)
6440 return 0;
6441
Francois Romieuda78dbf2012-01-26 14:18:23 +01006442 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006443 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006444 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006445
6446 __rtl8169_resume(dev);
6447
6448 return 0;
6449}
6450
6451static int rtl8169_runtime_idle(struct device *device)
6452{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006453 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006454
Heiner Kallweita92a0842018-01-08 21:39:13 +01006455 if (!netif_running(dev) || !netif_carrier_ok(dev))
6456 pm_schedule_suspend(device, 10000);
6457
6458 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006459}
6460
Alexey Dobriyan47145212009-12-14 18:00:08 -08006461static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006462 .suspend = rtl8169_suspend,
6463 .resume = rtl8169_resume,
6464 .freeze = rtl8169_suspend,
6465 .thaw = rtl8169_resume,
6466 .poweroff = rtl8169_suspend,
6467 .restore = rtl8169_resume,
6468 .runtime_suspend = rtl8169_runtime_suspend,
6469 .runtime_resume = rtl8169_runtime_resume,
6470 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006471};
6472
6473#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6474
6475#else /* !CONFIG_PM */
6476
6477#define RTL8169_PM_OPS NULL
6478
6479#endif /* !CONFIG_PM */
6480
David S. Miller1805b2f2011-10-24 18:18:09 -04006481static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6482{
David S. Miller1805b2f2011-10-24 18:18:09 -04006483 /* WoL fails with 8168b when the receiver is disabled. */
6484 switch (tp->mac_version) {
6485 case RTL_GIGA_MAC_VER_11:
6486 case RTL_GIGA_MAC_VER_12:
6487 case RTL_GIGA_MAC_VER_17:
6488 pci_clear_master(tp->pci_dev);
6489
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006490 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006491 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006492 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006493 break;
6494 default:
6495 break;
6496 }
6497}
6498
Francois Romieu1765f952008-09-13 17:21:40 +02006499static void rtl_shutdown(struct pci_dev *pdev)
6500{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006501 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006502 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006503
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006504 rtl8169_net_suspend(dev);
6505
Francois Romieucecb5fd2011-04-01 10:21:07 +02006506 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006507 rtl_rar_set(tp, dev->perm_addr);
6508
Hayes Wang92fc43b2011-07-06 15:58:03 +08006509 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006510
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006511 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006512 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006513 rtl_wol_suspend_quirk(tp);
6514 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006515 }
6516
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006517 pci_wake_from_d3(pdev, true);
6518 pci_set_power_state(pdev, PCI_D3hot);
6519 }
6520}
Francois Romieu5d06a992006-02-23 00:47:58 +01006521
Bill Pembertonbaf63292012-12-03 09:23:28 -05006522static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006523{
6524 struct net_device *dev = pci_get_drvdata(pdev);
6525 struct rtl8169_private *tp = netdev_priv(dev);
6526
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006527 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006528 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006529
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006530 netif_napi_del(&tp->napi);
6531
Francois Romieue27566e2012-03-08 09:54:01 +01006532 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006533 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006534
6535 rtl_release_firmware(tp);
6536
6537 if (pci_dev_run_wake(pdev))
6538 pm_runtime_get_noresume(&pdev->dev);
6539
6540 /* restore original MAC address */
6541 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006542}
6543
Francois Romieufa9c3852012-03-08 10:01:50 +01006544static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006545 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006546 .ndo_stop = rtl8169_close,
6547 .ndo_get_stats64 = rtl8169_get_stats64,
6548 .ndo_start_xmit = rtl8169_start_xmit,
6549 .ndo_tx_timeout = rtl8169_tx_timeout,
6550 .ndo_validate_addr = eth_validate_addr,
6551 .ndo_change_mtu = rtl8169_change_mtu,
6552 .ndo_fix_features = rtl8169_fix_features,
6553 .ndo_set_features = rtl8169_set_features,
6554 .ndo_set_mac_address = rtl_set_mac_address,
6555 .ndo_do_ioctl = rtl8169_ioctl,
6556 .ndo_set_rx_mode = rtl_set_rx_mode,
6557#ifdef CONFIG_NET_POLL_CONTROLLER
6558 .ndo_poll_controller = rtl8169_netpoll,
6559#endif
6560
6561};
6562
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006563static void rtl_set_irq_mask(struct rtl8169_private *tp)
6564{
6565 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6566
6567 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6568 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6569 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6570 /* special workaround needed */
6571 tp->irq_mask |= RxFIFOOver;
6572 else
6573 tp->irq_mask |= RxOverflow;
6574}
6575
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006576static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006577{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006578 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006579
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006580 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006581 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006582 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006583 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006584 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006585 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006586 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006587 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006588
6589 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006590}
6591
Thierry Reding04c77882019-02-06 13:30:17 +01006592static void rtl_read_mac_address(struct rtl8169_private *tp,
6593 u8 mac_addr[ETH_ALEN])
6594{
6595 /* Get MAC address */
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02006596 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
6597 u32 value = rtl_eri_read(tp, 0xe0);
6598
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006599 mac_addr[0] = (value >> 0) & 0xff;
6600 mac_addr[1] = (value >> 8) & 0xff;
6601 mac_addr[2] = (value >> 16) & 0xff;
6602 mac_addr[3] = (value >> 24) & 0xff;
6603
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006604 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006605 mac_addr[4] = (value >> 0) & 0xff;
6606 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006607 }
6608}
6609
Hayes Wangc5583862012-07-02 17:23:22 +08006610DECLARE_RTL_COND(rtl_link_list_ready_cond)
6611{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006612 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006613}
6614
6615DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6616{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006617 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006618}
6619
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006620static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6621{
6622 struct rtl8169_private *tp = mii_bus->priv;
6623
6624 if (phyaddr > 0)
6625 return -ENODEV;
6626
6627 return rtl_readphy(tp, phyreg);
6628}
6629
6630static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6631 int phyreg, u16 val)
6632{
6633 struct rtl8169_private *tp = mii_bus->priv;
6634
6635 if (phyaddr > 0)
6636 return -ENODEV;
6637
6638 rtl_writephy(tp, phyreg, val);
6639
6640 return 0;
6641}
6642
6643static int r8169_mdio_register(struct rtl8169_private *tp)
6644{
6645 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006646 struct mii_bus *new_bus;
6647 int ret;
6648
6649 new_bus = devm_mdiobus_alloc(&pdev->dev);
6650 if (!new_bus)
6651 return -ENOMEM;
6652
6653 new_bus->name = "r8169";
6654 new_bus->priv = tp;
6655 new_bus->parent = &pdev->dev;
6656 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006657 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006658
6659 new_bus->read = r8169_mdio_read_reg;
6660 new_bus->write = r8169_mdio_write_reg;
6661
6662 ret = mdiobus_register(new_bus);
6663 if (ret)
6664 return ret;
6665
Heiner Kallweit703732f2019-01-19 22:07:05 +01006666 tp->phydev = mdiobus_get_phy(new_bus, 0);
6667 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006668 mdiobus_unregister(new_bus);
6669 return -ENODEV;
6670 }
6671
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006672 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006673 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006674
6675 return 0;
6676}
6677
Bill Pembertonbaf63292012-12-03 09:23:28 -05006678static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006679{
Hayes Wangc5583862012-07-02 17:23:22 +08006680 u32 data;
6681
6682 tp->ocp_base = OCP_STD_PHY_BASE;
6683
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006684 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006685
6686 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6687 return;
6688
6689 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6690 return;
6691
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006692 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006693 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006694 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006695
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006696 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006697 data &= ~(1 << 14);
6698 r8168_mac_ocp_write(tp, 0xe8de, data);
6699
6700 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6701 return;
6702
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006703 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006704 data |= (1 << 15);
6705 r8168_mac_ocp_write(tp, 0xe8de, data);
6706
Heiner Kallweit7160be22019-05-25 20:44:01 +02006707 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006708}
6709
Bill Pembertonbaf63292012-12-03 09:23:28 -05006710static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006711{
6712 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006713 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6714 rtl8168ep_stop_cmac(tp);
6715 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006716 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006717 rtl_hw_init_8168g(tp);
6718 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006719 default:
6720 break;
6721 }
6722}
6723
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006724static int rtl_jumbo_max(struct rtl8169_private *tp)
6725{
6726 /* Non-GBit versions don't support jumbo frames */
6727 if (!tp->supports_gmii)
6728 return JUMBO_1K;
6729
6730 switch (tp->mac_version) {
6731 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006732 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006733 return JUMBO_7K;
6734 /* RTL8168b */
6735 case RTL_GIGA_MAC_VER_11:
6736 case RTL_GIGA_MAC_VER_12:
6737 case RTL_GIGA_MAC_VER_17:
6738 return JUMBO_4K;
6739 /* RTL8168c */
6740 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6741 return JUMBO_6K;
6742 default:
6743 return JUMBO_9K;
6744 }
6745}
6746
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006747static void rtl_disable_clk(void *data)
6748{
6749 clk_disable_unprepare(data);
6750}
6751
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006752static int rtl_get_ether_clk(struct rtl8169_private *tp)
6753{
6754 struct device *d = tp_to_dev(tp);
6755 struct clk *clk;
6756 int rc;
6757
6758 clk = devm_clk_get(d, "ether_clk");
6759 if (IS_ERR(clk)) {
6760 rc = PTR_ERR(clk);
6761 if (rc == -ENOENT)
6762 /* clk-core allows NULL (for suspend / resume) */
6763 rc = 0;
6764 else if (rc != -EPROBE_DEFER)
6765 dev_err(d, "failed to get clk: %d\n", rc);
6766 } else {
6767 tp->clk = clk;
6768 rc = clk_prepare_enable(clk);
6769 if (rc)
6770 dev_err(d, "failed to enable clk: %d\n", rc);
6771 else
6772 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6773 }
6774
6775 return rc;
6776}
6777
Heiner Kallweitc782e202019-07-02 20:46:09 +02006778static void rtl_init_mac_address(struct rtl8169_private *tp)
6779{
6780 struct net_device *dev = tp->dev;
6781 u8 *mac_addr = dev->dev_addr;
6782 int rc, i;
6783
6784 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
6785 if (!rc)
6786 goto done;
6787
6788 rtl_read_mac_address(tp, mac_addr);
6789 if (is_valid_ether_addr(mac_addr))
6790 goto done;
6791
6792 for (i = 0; i < ETH_ALEN; i++)
6793 mac_addr[i] = RTL_R8(tp, MAC0 + i);
6794 if (is_valid_ether_addr(mac_addr))
6795 goto done;
6796
6797 eth_hw_addr_random(dev);
6798 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
6799done:
6800 rtl_rar_set(tp, mac_addr);
6801}
6802
hayeswang929a0312014-09-16 11:40:47 +08006803static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006804{
Francois Romieu3b6cf252012-03-08 09:59:04 +01006805 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006806 struct net_device *dev;
Heiner Kallweitc782e202019-07-02 20:46:09 +02006807 int chipset, region;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006808 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006809
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006810 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6811 if (!dev)
6812 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006813
6814 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006815 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006816 tp = netdev_priv(dev);
6817 tp->dev = dev;
6818 tp->pci_dev = pdev;
6819 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweit145a40e2019-06-10 18:25:29 +02006820 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006821
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006822 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006823 rc = rtl_get_ether_clk(tp);
6824 if (rc)
6825 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006826
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006827 /* Disable ASPM completely as that cause random device stop working
6828 * problems as well as full system hangs for some PCIe devices users.
6829 */
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02006830 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
6831 PCIE_LINK_STATE_L1);
6832 tp->aspm_manageable = !rc;
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006833
Francois Romieu3b6cf252012-03-08 09:59:04 +01006834 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006835 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006836 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006837 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006838 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006839 }
6840
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006841 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02006842 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006843
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006844 /* use first MMIO region */
6845 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
6846 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006847 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006848 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006849 }
6850
6851 /* check for weird/broken PCI region reporting */
6852 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006853 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006854 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006855 }
6856
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006857 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006858 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006859 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006860 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006861 }
6862
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006863 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01006864
Francois Romieu3b6cf252012-03-08 09:59:04 +01006865 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01006866 rtl8169_get_mac_version(tp);
6867 if (tp->mac_version == RTL_GIGA_MAC_NONE)
6868 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006869
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006870 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006871
Heiner Kallweit10b63e82019-01-20 11:45:20 +01006872 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweit3c18cbe2019-06-27 23:12:39 +02006873 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006874 dev->features |= NETIF_F_HIGHDMA;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006875
Francois Romieu3b6cf252012-03-08 09:59:04 +01006876 rtl_init_rxcfg(tp);
6877
Heiner Kallweitde20e122018-09-25 07:58:00 +02006878 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006879
Hayes Wangc5583862012-07-02 17:23:22 +08006880 rtl_hw_initialize(tp);
6881
Francois Romieu3b6cf252012-03-08 09:59:04 +01006882 rtl_hw_reset(tp);
6883
Francois Romieu3b6cf252012-03-08 09:59:04 +01006884 pci_set_master(pdev);
6885
Francois Romieu3b6cf252012-03-08 09:59:04 +01006886 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006887
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006888 rc = rtl_alloc_irq(tp);
6889 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006890 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006891 return rc;
6892 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01006893
Francois Romieu3b6cf252012-03-08 09:59:04 +01006894 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01006895 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05006896 u64_stats_init(&tp->rx_stats.syncp);
6897 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006898
Heiner Kallweitc782e202019-07-02 20:46:09 +02006899 rtl_init_mac_address(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006900
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00006901 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006902
Heiner Kallweit37621492018-04-17 23:20:03 +02006903 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006904
6905 /* don't enable SG, IP_CSUM and TSO by default - it might not work
6906 * properly for all devices */
6907 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00006908 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006909
6910 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00006911 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
6912 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006913 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6914 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02006915 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006916
hayeswang929a0312014-09-16 11:40:47 +08006917 tp->cp_cmd |= RxChkSum | RxVlan;
6918
6919 /*
6920 * Pretend we are using VLANs; This bypasses a nasty bug where
6921 * Interrupts stop flowing on high load on 8110SCd controllers.
6922 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01006923 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08006924 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00006925 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006926
Heiner Kallweit0170d592019-07-26 21:48:32 +02006927 if (rtl_chip_supports_csum_v2(tp)) {
hayeswange9746042014-07-11 16:25:58 +08006928 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweit0170d592019-07-26 21:48:32 +02006929 dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
6930 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
6931 } else {
6932 dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
6933 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
6934 }
hayeswang5888d3f2014-07-11 16:25:56 +08006935
Francois Romieu3b6cf252012-03-08 09:59:04 +01006936 dev->hw_features |= NETIF_F_RXALL;
6937 dev->hw_features |= NETIF_F_RXFCS;
6938
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006939 /* MTU range: 60 - hw-specific max */
6940 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006941 jumbo_max = rtl_jumbo_max(tp);
6942 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006943
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006944 rtl_set_irq_mask(tp);
Heiner Kallweit9fa0a8e2019-06-10 18:24:25 +02006945
Heiner Kallweit254764e2019-01-22 22:23:41 +01006946 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006947
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006948 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
6949 &tp->counters_phys_addr,
6950 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006951 if (!tp->counters)
6952 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02006953
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02006954 pci_set_drvdata(pdev, dev);
6955
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006956 rc = r8169_mdio_register(tp);
6957 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006958 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006959
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006960 /* chip gets powered up in rtl_open() */
6961 rtl_pll_power_down(tp);
6962
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006963 rc = register_netdev(dev);
6964 if (rc)
6965 goto err_mdio_unregister;
6966
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006967 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02006968 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006969 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01006970 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006971
6972 if (jumbo_max > JUMBO_1K)
6973 netif_info(tp, probe, dev,
6974 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
6975 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
6976 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006977
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006978 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01006979 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006980
Heiner Kallweita92a0842018-01-08 21:39:13 +01006981 if (pci_dev_run_wake(pdev))
6982 pm_runtime_put_sync(&pdev->dev);
6983
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006984 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006985
6986err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01006987 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006988 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006989}
6990
Linus Torvalds1da177e2005-04-16 15:20:36 -07006991static struct pci_driver rtl8169_pci_driver = {
6992 .name = MODULENAME,
6993 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01006994 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05006995 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02006996 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006997 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006998};
6999
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007000module_pci_driver(rtl8169_pci_driver);