blob: bb529ff2ca818c9218f3a0ecc52b2f5fdd6af488 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080031#include <linux/ipv6.h>
32#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
françois romieubca03d52011-01-03 15:07:31 +000036#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
37#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000038#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
39#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080040#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080041#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
42#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080043#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080044#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080045#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080046#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080047#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000048#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000049#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000050#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080051#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
52#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
53#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
54#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000055
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020056#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070057 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058
Julien Ducourthial477206a2012-05-09 00:00:06 +020059#define TX_SLOTS_AVAIL(tp) \
60 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
61
62/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
63#define TX_FRAGS_READY_FOR(tp,nr_frags) \
64 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
67 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050068static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Michal Schmidtaee77e42012-09-09 13:55:26 +000070#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020074#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000076#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
78#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
79
80#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020083#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
84#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
85#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
86#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
87#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
88#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020091 RTL_GIGA_MAC_VER_01 = 0,
92 RTL_GIGA_MAC_VER_02,
93 RTL_GIGA_MAC_VER_03,
94 RTL_GIGA_MAC_VER_04,
95 RTL_GIGA_MAC_VER_05,
96 RTL_GIGA_MAC_VER_06,
97 RTL_GIGA_MAC_VER_07,
98 RTL_GIGA_MAC_VER_08,
99 RTL_GIGA_MAC_VER_09,
100 RTL_GIGA_MAC_VER_10,
101 RTL_GIGA_MAC_VER_11,
102 RTL_GIGA_MAC_VER_12,
103 RTL_GIGA_MAC_VER_13,
104 RTL_GIGA_MAC_VER_14,
105 RTL_GIGA_MAC_VER_15,
106 RTL_GIGA_MAC_VER_16,
107 RTL_GIGA_MAC_VER_17,
108 RTL_GIGA_MAC_VER_18,
109 RTL_GIGA_MAC_VER_19,
110 RTL_GIGA_MAC_VER_20,
111 RTL_GIGA_MAC_VER_21,
112 RTL_GIGA_MAC_VER_22,
113 RTL_GIGA_MAC_VER_23,
114 RTL_GIGA_MAC_VER_24,
115 RTL_GIGA_MAC_VER_25,
116 RTL_GIGA_MAC_VER_26,
117 RTL_GIGA_MAC_VER_27,
118 RTL_GIGA_MAC_VER_28,
119 RTL_GIGA_MAC_VER_29,
120 RTL_GIGA_MAC_VER_30,
121 RTL_GIGA_MAC_VER_31,
122 RTL_GIGA_MAC_VER_32,
123 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800124 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800125 RTL_GIGA_MAC_VER_35,
126 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800127 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800128 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800129 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800130 RTL_GIGA_MAC_VER_40,
131 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000132 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000133 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800134 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800135 RTL_GIGA_MAC_VER_45,
136 RTL_GIGA_MAC_VER_46,
137 RTL_GIGA_MAC_VER_47,
138 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800139 RTL_GIGA_MAC_VER_49,
140 RTL_GIGA_MAC_VER_50,
141 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200142 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143};
144
Francois Romieud58d46b2011-05-03 16:38:29 +0200145#define JUMBO_1K ETH_DATA_LEN
146#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
147#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
148#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
149#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
150
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800151static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200153 const char *fw_name;
154} rtl_chip_infos[] = {
155 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200156 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
157 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
158 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
159 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
160 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
161 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200162 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200163 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
164 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
165 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
166 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
167 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
168 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
169 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
170 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
171 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
172 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
173 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
174 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
175 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
176 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
177 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
178 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
179 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
180 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
181 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
182 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
183 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
184 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
185 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
186 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
187 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
188 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
189 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
190 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
191 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
192 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
193 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
194 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
195 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
196 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
197 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
198 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
199 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
200 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
201 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
202 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
203 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
204 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
205 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
206 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
207 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Francois Romieubcf0bf92006-07-26 23:14:13 +0200210enum cfg_version {
211 RTL_CFG_0 = 0x00,
212 RTL_CFG_1,
213 RTL_CFG_2
214};
215
Benoit Taine9baa3c32014-08-08 15:56:03 +0200216static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200217 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200218 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800219 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200220 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100221 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Anthony Wong9fd0e092018-08-31 20:06:42 +0800222 { PCI_DEVICE(PCI_VENDOR_ID_NCUBE, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200223 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200224 { PCI_VENDOR_ID_DLINK, 0x4300,
225 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200226 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000227 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200228 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200229 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
230 { PCI_VENDOR_ID_LINKSYS, 0x1032,
231 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100232 { 0x0001, 0x8168,
233 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 {0,},
235};
236
237MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
238
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200239static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200240static struct {
241 u32 msg_enable;
242} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Francois Romieu07d3f512007-02-21 22:40:46 +0100244enum rtl_registers {
245 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100246 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100247 MAR0 = 8, /* Multicast filter. */
248 CounterAddrLow = 0x10,
249 CounterAddrHigh = 0x14,
250 TxDescStartAddrLow = 0x20,
251 TxDescStartAddrHigh = 0x24,
252 TxHDescStartAddrLow = 0x28,
253 TxHDescStartAddrHigh = 0x2c,
254 FLASH = 0x30,
255 ERSR = 0x36,
256 ChipCmd = 0x37,
257 TxPoll = 0x38,
258 IntrMask = 0x3c,
259 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700260
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800261 TxConfig = 0x40,
262#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
263#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
264
265 RxConfig = 0x44,
266#define RX128_INT_EN (1 << 15) /* 8111c and later */
267#define RX_MULTI_EN (1 << 14) /* 8111c only */
268#define RXCFG_FIFO_SHIFT 13
269 /* No threshold before first PCI xfer */
270#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000271#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800272#define RXCFG_DMA_SHIFT 8
273 /* Unlimited maximum PCI burst. */
274#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 RxMissed = 0x4c,
277 Cfg9346 = 0x50,
278 Config0 = 0x51,
279 Config1 = 0x52,
280 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200281#define PME_SIGNAL (1 << 5) /* 8168c and later */
282
Francois Romieu07d3f512007-02-21 22:40:46 +0100283 Config3 = 0x54,
284 Config4 = 0x55,
285 Config5 = 0x56,
286 MultiIntr = 0x5c,
287 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100288 PHYstatus = 0x6c,
289 RxMaxSize = 0xda,
290 CPlusCmd = 0xe0,
291 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300292
293#define RTL_COALESCE_MASK 0x0f
294#define RTL_COALESCE_SHIFT 4
295#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
296#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
297
Francois Romieu07d3f512007-02-21 22:40:46 +0100298 RxDescAddrLow = 0xe4,
299 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000300 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
301
302#define NoEarlyTx 0x3f /* Max value : no early transmit. */
303
304 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
305
306#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800307#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000308
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncEvent = 0xf0,
310 FuncEventMask = 0xf4,
311 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800312 IBCR0 = 0xf8,
313 IBCR2 = 0xf9,
314 IBIMR0 = 0xfa,
315 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100316 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Francois Romieuf162a5d2008-06-01 22:37:49 +0200319enum rtl8168_8101_registers {
320 CSIDR = 0x64,
321 CSIAR = 0x68,
322#define CSIAR_FLAG 0x80000000
323#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200324#define CSIAR_BYTE_ENABLE 0x0000f000
325#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000326 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200327 EPHYAR = 0x80,
328#define EPHYAR_FLAG 0x80000000
329#define EPHYAR_WRITE_CMD 0x80000000
330#define EPHYAR_REG_MASK 0x1f
331#define EPHYAR_REG_SHIFT 16
332#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800333 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800335#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200336 DBG_REG = 0xd1,
337#define FIX_NAK_1 (1 << 4)
338#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800339 TWSI = 0xd2,
340 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800341#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800342#define TX_EMPTY (1 << 5)
343#define RX_EMPTY (1 << 4)
344#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800345#define EN_NDP (1 << 3)
346#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800347#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000348 EFUSEAR = 0xdc,
349#define EFUSEAR_FLAG 0x80000000
350#define EFUSEAR_WRITE_CMD 0x80000000
351#define EFUSEAR_READ_CMD 0x00000000
352#define EFUSEAR_REG_MASK 0x03ff
353#define EFUSEAR_REG_SHIFT 8
354#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800355 MISC_1 = 0xf2,
356#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200357};
358
françois romieuc0e45c12011-01-03 15:08:04 +0000359enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800360 LED_FREQ = 0x1a,
361 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000362 ERIDR = 0x70,
363 ERIAR = 0x74,
364#define ERIAR_FLAG 0x80000000
365#define ERIAR_WRITE_CMD 0x80000000
366#define ERIAR_READ_CMD 0x00000000
367#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000368#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800369#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
370#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
371#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800372#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800373#define ERIAR_MASK_SHIFT 12
374#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
375#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800376#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800377#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800378#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000379 EPHY_RXER_NUM = 0x7c,
380 OCPDR = 0xb0, /* OCP GPHY access */
381#define OCPDR_WRITE_CMD 0x80000000
382#define OCPDR_READ_CMD 0x00000000
383#define OCPDR_REG_MASK 0x7f
384#define OCPDR_GPHY_REG_SHIFT 16
385#define OCPDR_DATA_MASK 0xffff
386 OCPAR = 0xb4,
387#define OCPAR_FLAG 0x80000000
388#define OCPAR_GPHY_WRITE_CMD 0x8000f060
389#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800390 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000391 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
392 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200393#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800394#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800395#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800396#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800397#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000398};
399
Francois Romieu07d3f512007-02-21 22:40:46 +0100400enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100402 SYSErr = 0x8000,
403 PCSTimeout = 0x4000,
404 SWInt = 0x0100,
405 TxDescUnavail = 0x0080,
406 RxFIFOOver = 0x0040,
407 LinkChg = 0x0020,
408 RxOverflow = 0x0010,
409 TxErr = 0x0008,
410 TxOK = 0x0004,
411 RxErr = 0x0002,
412 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400415 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200416 RxFOVF = (1 << 23),
417 RxRWT = (1 << 22),
418 RxRES = (1 << 21),
419 RxRUNT = (1 << 20),
420 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800423 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100424 CmdReset = 0x10,
425 CmdRxEnb = 0x08,
426 CmdTxEnb = 0x04,
427 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Francois Romieu275391a2007-02-23 23:50:28 +0100429 /* TXPoll register p.5 */
430 HPQ = 0x80, /* Poll cmd on the high prio queue */
431 NPQ = 0x40, /* Poll cmd on the low prio queue */
432 FSWInt = 0x01, /* Forced software interrupt */
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100435 Cfg9346_Lock = 0x00,
436 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100439 AcceptErr = 0x20,
440 AcceptRunt = 0x10,
441 AcceptBroadcast = 0x08,
442 AcceptMulticast = 0x04,
443 AcceptMyPhys = 0x02,
444 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200445#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /* TxConfigBits */
448 TxInterFrameGapShift = 24,
449 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
450
Francois Romieu5d06a992006-02-23 00:47:58 +0100451 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200452 LEDS1 = (1 << 7),
453 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200454 Speed_down = (1 << 4),
455 MEMMAP = (1 << 3),
456 IOMAP = (1 << 2),
457 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100458 PMEnable = (1 << 0), /* Power Management Enable */
459
Francois Romieu6dccd162007-02-13 23:38:05 +0100460 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000461 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000462 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100463 PCI_Clock_66MHz = 0x01,
464 PCI_Clock_33MHz = 0x00,
465
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100466 /* Config3 register p.25 */
467 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
468 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200469 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800470 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200471 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100472
Francois Romieud58d46b2011-05-03 16:38:29 +0200473 /* Config4 register */
474 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
475
Francois Romieu5d06a992006-02-23 00:47:58 +0100476 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100477 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
478 MWF = (1 << 5), /* Accept Multicast wakeup frame */
479 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200480 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100481 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100482 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000483 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200486 EnableBist = (1 << 15), // 8168 8101
487 Mac_dbgo_oe = (1 << 14), // 8168 8101
488 Normal_mode = (1 << 13), // unused
489 Force_half_dup = (1 << 12), // 8168 8101
490 Force_rxflow_en = (1 << 11), // 8168 8101
491 Force_txflow_en = (1 << 10), // 8168 8101
492 Cxpl_dbg_sel = (1 << 9), // 8168 8101
493 ASF = (1 << 8), // 8168 8101
494 PktCntrDisable = (1 << 7), // 8168 8101
495 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 RxVlan = (1 << 6),
497 RxChkSum = (1 << 5),
498 PCIDAC = (1 << 4),
499 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200500#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100501 INTT_0 = 0x0000, // 8168
502 INTT_1 = 0x0001, // 8168
503 INTT_2 = 0x0002, // 8168
504 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 TBI_Enable = 0x80,
508 TxFlowCtrl = 0x40,
509 RxFlowCtrl = 0x20,
510 _1000bpsF = 0x10,
511 _100bps = 0x08,
512 _10bps = 0x04,
513 LinkStatus = 0x02,
514 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100517 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200518
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200519 /* ResetCounterCommand */
520 CounterReset = 0x1,
521
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200522 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100523 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800524
525 /* magic enable v2 */
526 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527};
528
Francois Romieu2b7b4312011-04-18 22:53:24 -0700529enum rtl_desc_bit {
530 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
532 RingEnd = (1 << 30), /* End of descriptor ring */
533 FirstFrag = (1 << 29), /* First segment of a packet */
534 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Francois Romieu2b7b4312011-04-18 22:53:24 -0700537/* Generic case. */
538enum rtl_tx_desc_bit {
539 /* First doubleword. */
540 TD_LSO = (1 << 27), /* Large Send Offload */
541#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Francois Romieu2b7b4312011-04-18 22:53:24 -0700543 /* Second doubleword. */
544 TxVlanTag = (1 << 17), /* Add VLAN tag */
545};
546
547/* 8169, 8168b and 810x except 8102e. */
548enum rtl_tx_desc_bit_0 {
549 /* First doubleword. */
550#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
551 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
552 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
553 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
554};
555
556/* 8102e, 8168c and beyond. */
557enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800558 /* First doubleword. */
559 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800560 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800561#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800562#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800563
Francois Romieu2b7b4312011-04-18 22:53:24 -0700564 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800565#define TCPHO_SHIFT 18
566#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700567#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800568 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
569 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700570 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
571 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
572};
573
Francois Romieu2b7b4312011-04-18 22:53:24 -0700574enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* Rx private */
576 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500577 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579#define RxProtoUDP (PID1)
580#define RxProtoTCP (PID0)
581#define RxProtoIP (PID1 | PID0)
582#define RxProtoMask RxProtoIP
583
584 IPFail = (1 << 16), /* IP checksum failed */
585 UDPFail = (1 << 15), /* UDP/IP checksum failed */
586 TCPFail = (1 << 14), /* TCP/IP checksum failed */
587 RxVlanTag = (1 << 16), /* VLAN tag available */
588};
589
590#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200591#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
593struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200594 __le32 opts1;
595 __le32 opts2;
596 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597};
598
599struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200600 __le32 opts1;
601 __le32 opts2;
602 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603};
604
605struct ring_info {
606 struct sk_buff *skb;
607 u32 len;
608 u8 __pad[sizeof(void *) - sizeof(u32)];
609};
610
Ivan Vecera355423d2009-02-06 21:49:57 -0800611struct rtl8169_counters {
612 __le64 tx_packets;
613 __le64 rx_packets;
614 __le64 tx_errors;
615 __le32 rx_errors;
616 __le16 rx_missed;
617 __le16 align_errors;
618 __le32 tx_one_collision;
619 __le32 tx_multi_collision;
620 __le64 rx_unicast;
621 __le64 rx_broadcast;
622 __le32 rx_multicast;
623 __le16 tx_aborted;
624 __le16 tx_underun;
625};
626
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200627struct rtl8169_tc_offsets {
628 bool inited;
629 __le64 tx_errors;
630 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200631 __le16 tx_aborted;
632};
633
Francois Romieuda78dbf2012-01-26 14:18:23 +0100634enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800635 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100636 RTL_FLAG_TASK_SLOW_PENDING,
637 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100638 RTL_FLAG_MAX
639};
640
Junchang Wang8027aa22012-03-04 23:30:32 +0100641struct rtl8169_stats {
642 u64 packets;
643 u64 bytes;
644 struct u64_stats_sync syncp;
645};
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647struct rtl8169_private {
648 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200649 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000650 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700651 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200652 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700653 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
655 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100657 struct rtl8169_stats rx_stats;
658 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
660 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
661 dma_addr_t TxPhyAddr;
662 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000663 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100666
667 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300668 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200669 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000670
671 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200672 void (*write)(struct rtl8169_private *, int, int);
673 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000674 } mdio_ops;
675
Francois Romieud58d46b2011-05-03 16:38:29 +0200676 struct jumbo_ops {
677 void (*enable)(struct rtl8169_private *);
678 void (*disable)(struct rtl8169_private *);
679 } jumbo_ops;
680
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200681 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800682 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100683
684 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100685 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
686 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100687 struct work_struct work;
688 } wk;
689
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200690 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200691 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200692 dma_addr_t counters_phys_addr;
693 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200694 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000695 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000696
Francois Romieub6ffd972011-06-17 17:00:05 +0200697 struct rtl_fw {
698 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200699
700#define RTL_VER_SIZE 32
701
702 char version[RTL_VER_SIZE];
703
704 struct rtl_fw_phy_action {
705 __le32 *code;
706 size_t size;
707 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200708 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300709#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800710
711 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712};
713
Ralf Baechle979b6c12005-06-13 14:30:40 -0700714MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700717MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200718module_param_named(debug, debug.msg_enable, int, 0);
719MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000721MODULE_FIRMWARE(FIRMWARE_8168D_1);
722MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000723MODULE_FIRMWARE(FIRMWARE_8168E_1);
724MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400725MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800726MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800727MODULE_FIRMWARE(FIRMWARE_8168F_1);
728MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800729MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800730MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800731MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800732MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000733MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000734MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000735MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800736MODULE_FIRMWARE(FIRMWARE_8168H_1);
737MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200738MODULE_FIRMWARE(FIRMWARE_8107E_1);
739MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100741static inline struct device *tp_to_dev(struct rtl8169_private *tp)
742{
743 return &tp->pci_dev->dev;
744}
745
Francois Romieuda78dbf2012-01-26 14:18:23 +0100746static void rtl_lock_work(struct rtl8169_private *tp)
747{
748 mutex_lock(&tp->wk.mutex);
749}
750
751static void rtl_unlock_work(struct rtl8169_private *tp)
752{
753 mutex_unlock(&tp->wk.mutex);
754}
755
Heiner Kallweitcb732002018-03-20 07:45:35 +0100756static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200757{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100758 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800759 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200760}
761
Francois Romieuffc46952012-07-06 14:19:23 +0200762struct rtl_cond {
763 bool (*check)(struct rtl8169_private *);
764 const char *msg;
765};
766
767static void rtl_udelay(unsigned int d)
768{
769 udelay(d);
770}
771
772static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
773 void (*delay)(unsigned int), unsigned int d, int n,
774 bool high)
775{
776 int i;
777
778 for (i = 0; i < n; i++) {
779 delay(d);
780 if (c->check(tp) == high)
781 return true;
782 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200783 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
784 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200785 return false;
786}
787
788static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
789 const struct rtl_cond *c,
790 unsigned int d, int n)
791{
792 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
793}
794
795static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
796 const struct rtl_cond *c,
797 unsigned int d, int n)
798{
799 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
800}
801
802static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
803 const struct rtl_cond *c,
804 unsigned int d, int n)
805{
806 return rtl_loop_wait(tp, c, msleep, d, n, true);
807}
808
809static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
810 const struct rtl_cond *c,
811 unsigned int d, int n)
812{
813 return rtl_loop_wait(tp, c, msleep, d, n, false);
814}
815
816#define DECLARE_RTL_COND(name) \
817static bool name ## _check(struct rtl8169_private *); \
818 \
819static const struct rtl_cond name = { \
820 .check = name ## _check, \
821 .msg = #name \
822}; \
823 \
824static bool name ## _check(struct rtl8169_private *tp)
825
Hayes Wangc5583862012-07-02 17:23:22 +0800826static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
827{
828 if (reg & 0xffff0001) {
829 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
830 return true;
831 }
832 return false;
833}
834
835DECLARE_RTL_COND(rtl_ocp_gphy_cond)
836{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200837 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800838}
839
840static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
841{
Hayes Wangc5583862012-07-02 17:23:22 +0800842 if (rtl_ocp_reg_failure(tp, reg))
843 return;
844
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200845 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800846
847 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
848}
849
850static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
851{
Hayes Wangc5583862012-07-02 17:23:22 +0800852 if (rtl_ocp_reg_failure(tp, reg))
853 return 0;
854
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200855 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800856
857 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200858 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800859}
860
Hayes Wangc5583862012-07-02 17:23:22 +0800861static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
862{
Hayes Wangc5583862012-07-02 17:23:22 +0800863 if (rtl_ocp_reg_failure(tp, reg))
864 return;
865
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200866 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800867}
868
869static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
870{
Hayes Wangc5583862012-07-02 17:23:22 +0800871 if (rtl_ocp_reg_failure(tp, reg))
872 return 0;
873
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200874 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800875
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200876 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800877}
878
879#define OCP_STD_PHY_BASE 0xa400
880
881static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
882{
883 if (reg == 0x1f) {
884 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
885 return;
886 }
887
888 if (tp->ocp_base != OCP_STD_PHY_BASE)
889 reg -= 0x10;
890
891 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
892}
893
894static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
895{
896 if (tp->ocp_base != OCP_STD_PHY_BASE)
897 reg -= 0x10;
898
899 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
900}
901
hayeswangeee37862013-04-01 22:23:38 +0000902static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
903{
904 if (reg == 0x1f) {
905 tp->ocp_base = value << 4;
906 return;
907 }
908
909 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
910}
911
912static int mac_mcu_read(struct rtl8169_private *tp, int reg)
913{
914 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
915}
916
Francois Romieuffc46952012-07-06 14:19:23 +0200917DECLARE_RTL_COND(rtl_phyar_cond)
918{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200919 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200920}
921
Francois Romieu24192212012-07-06 20:19:42 +0200922static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200924 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Francois Romieuffc46952012-07-06 14:19:23 +0200926 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700927 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700928 * According to hardware specs a 20us delay is required after write
929 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700930 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700931 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932}
933
Francois Romieu24192212012-07-06 20:19:42 +0200934static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935{
Francois Romieuffc46952012-07-06 14:19:23 +0200936 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200938 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Francois Romieuffc46952012-07-06 14:19:23 +0200940 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200941 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200942
Timo Teräs81a95f02010-06-09 17:31:48 -0700943 /*
944 * According to hardware specs a 20us delay is required after read
945 * complete indication, but before sending next command.
946 */
947 udelay(20);
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 return value;
950}
951
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800952DECLARE_RTL_COND(rtl_ocpar_cond)
953{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200954 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800955}
956
Francois Romieu24192212012-07-06 20:19:42 +0200957static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000958{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200959 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
960 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
961 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000962
Francois Romieuffc46952012-07-06 14:19:23 +0200963 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000964}
965
Francois Romieu24192212012-07-06 20:19:42 +0200966static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000967{
Francois Romieu24192212012-07-06 20:19:42 +0200968 r8168dp_1_mdio_access(tp, reg,
969 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000970}
971
Francois Romieu24192212012-07-06 20:19:42 +0200972static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000973{
Francois Romieu24192212012-07-06 20:19:42 +0200974 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000975
976 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200977 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
978 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000979
Francois Romieuffc46952012-07-06 14:19:23 +0200980 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200981 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000982}
983
françois romieue6de30d2011-01-03 15:08:37 +0000984#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
985
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000987{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200988 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000989}
990
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200991static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000992{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200993 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000994}
995
Francois Romieu24192212012-07-06 20:19:42 +0200996static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000997{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200998 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000999
Francois Romieu24192212012-07-06 20:19:42 +02001000 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001001
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001002 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001003}
1004
Francois Romieu24192212012-07-06 20:19:42 +02001005static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001006{
1007 int value;
1008
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001010
Francois Romieu24192212012-07-06 20:19:42 +02001011 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001012
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001013 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001014
1015 return value;
1016}
1017
françois romieu4da19632011-01-03 15:07:55 +00001018static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001019{
Francois Romieu24192212012-07-06 20:19:42 +02001020 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001021}
1022
françois romieu4da19632011-01-03 15:07:55 +00001023static int rtl_readphy(struct rtl8169_private *tp, int location)
1024{
Francois Romieu24192212012-07-06 20:19:42 +02001025 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001026}
1027
1028static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1029{
1030 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1031}
1032
Chun-Hao Lin76564422014-10-01 23:17:17 +08001033static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001034{
1035 int val;
1036
françois romieu4da19632011-01-03 15:07:55 +00001037 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001038 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001039}
1040
Francois Romieuffc46952012-07-06 14:19:23 +02001041DECLARE_RTL_COND(rtl_ephyar_cond)
1042{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001043 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001044}
1045
Francois Romieufdf6fc02012-07-06 22:40:38 +02001046static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001047{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001048 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001049 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1050
Francois Romieuffc46952012-07-06 14:19:23 +02001051 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1052
1053 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001054}
1055
Francois Romieufdf6fc02012-07-06 22:40:38 +02001056static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001057{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001059
Francois Romieuffc46952012-07-06 14:19:23 +02001060 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001062}
1063
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001064DECLARE_RTL_COND(rtl_eriar_cond)
1065{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001066 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001067}
1068
Francois Romieufdf6fc02012-07-06 22:40:38 +02001069static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1070 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001071{
Hayes Wang133ac402011-07-06 15:58:05 +08001072 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001073 RTL_W32(tp, ERIDR, val);
1074 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001075
Francois Romieuffc46952012-07-06 14:19:23 +02001076 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001077}
1078
Francois Romieufdf6fc02012-07-06 22:40:38 +02001079static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001085}
1086
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001087static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001088 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001089{
1090 u32 val;
1091
Francois Romieufdf6fc02012-07-06 22:40:38 +02001092 val = rtl_eri_read(tp, addr, type);
1093 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001094}
1095
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001096static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1097{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001098 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001099 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001100 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001101}
1102
1103static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1104{
1105 return rtl_eri_read(tp, reg, ERIAR_OOB);
1106}
1107
1108static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1109{
1110 switch (tp->mac_version) {
1111 case RTL_GIGA_MAC_VER_27:
1112 case RTL_GIGA_MAC_VER_28:
1113 case RTL_GIGA_MAC_VER_31:
1114 return r8168dp_ocp_read(tp, mask, reg);
1115 case RTL_GIGA_MAC_VER_49:
1116 case RTL_GIGA_MAC_VER_50:
1117 case RTL_GIGA_MAC_VER_51:
1118 return r8168ep_ocp_read(tp, mask, reg);
1119 default:
1120 BUG();
1121 return ~0;
1122 }
1123}
1124
1125static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1126 u32 data)
1127{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_W32(tp, OCPDR, data);
1129 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1131}
1132
1133static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1134 u32 data)
1135{
1136 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1137 data, ERIAR_OOB);
1138}
1139
1140static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1141{
1142 switch (tp->mac_version) {
1143 case RTL_GIGA_MAC_VER_27:
1144 case RTL_GIGA_MAC_VER_28:
1145 case RTL_GIGA_MAC_VER_31:
1146 r8168dp_ocp_write(tp, mask, reg, data);
1147 break;
1148 case RTL_GIGA_MAC_VER_49:
1149 case RTL_GIGA_MAC_VER_50:
1150 case RTL_GIGA_MAC_VER_51:
1151 r8168ep_ocp_write(tp, mask, reg, data);
1152 break;
1153 default:
1154 BUG();
1155 break;
1156 }
1157}
1158
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001159static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1160{
1161 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1162
1163 ocp_write(tp, 0x1, 0x30, 0x00000001);
1164}
1165
1166#define OOB_CMD_RESET 0x00
1167#define OOB_CMD_DRIVER_START 0x05
1168#define OOB_CMD_DRIVER_STOP 0x06
1169
1170static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1171{
1172 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1173}
1174
1175DECLARE_RTL_COND(rtl_ocp_read_cond)
1176{
1177 u16 reg;
1178
1179 reg = rtl8168_get_ocp_reg(tp);
1180
1181 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1182}
1183
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001184DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1185{
1186 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1187}
1188
1189DECLARE_RTL_COND(rtl_ocp_tx_cond)
1190{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001191 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001192}
1193
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001194static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1195{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001196 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001197 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001198 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1199 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001200}
1201
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001202static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001203{
1204 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001205 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1206}
1207
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001208static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1209{
1210 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1211 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1212 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1213}
1214
1215static void rtl8168_driver_start(struct rtl8169_private *tp)
1216{
1217 switch (tp->mac_version) {
1218 case RTL_GIGA_MAC_VER_27:
1219 case RTL_GIGA_MAC_VER_28:
1220 case RTL_GIGA_MAC_VER_31:
1221 rtl8168dp_driver_start(tp);
1222 break;
1223 case RTL_GIGA_MAC_VER_49:
1224 case RTL_GIGA_MAC_VER_50:
1225 case RTL_GIGA_MAC_VER_51:
1226 rtl8168ep_driver_start(tp);
1227 break;
1228 default:
1229 BUG();
1230 break;
1231 }
1232}
1233
1234static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1235{
1236 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1237 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1238}
1239
1240static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1241{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001242 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001243 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1244 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1245 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1246}
1247
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001248static void rtl8168_driver_stop(struct rtl8169_private *tp)
1249{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001250 switch (tp->mac_version) {
1251 case RTL_GIGA_MAC_VER_27:
1252 case RTL_GIGA_MAC_VER_28:
1253 case RTL_GIGA_MAC_VER_31:
1254 rtl8168dp_driver_stop(tp);
1255 break;
1256 case RTL_GIGA_MAC_VER_49:
1257 case RTL_GIGA_MAC_VER_50:
1258 case RTL_GIGA_MAC_VER_51:
1259 rtl8168ep_driver_stop(tp);
1260 break;
1261 default:
1262 BUG();
1263 break;
1264 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001265}
1266
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001267static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001268{
1269 u16 reg = rtl8168_get_ocp_reg(tp);
1270
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001271 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001272}
1273
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001274static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001276 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001277}
1278
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001279static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001280{
1281 switch (tp->mac_version) {
1282 case RTL_GIGA_MAC_VER_27:
1283 case RTL_GIGA_MAC_VER_28:
1284 case RTL_GIGA_MAC_VER_31:
1285 return r8168dp_check_dash(tp);
1286 case RTL_GIGA_MAC_VER_49:
1287 case RTL_GIGA_MAC_VER_50:
1288 case RTL_GIGA_MAC_VER_51:
1289 return r8168ep_check_dash(tp);
1290 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001291 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001292 }
1293}
1294
françois romieuc28aa382011-08-02 03:53:43 +00001295struct exgmac_reg {
1296 u16 addr;
1297 u16 mask;
1298 u32 val;
1299};
1300
Francois Romieufdf6fc02012-07-06 22:40:38 +02001301static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001302 const struct exgmac_reg *r, int len)
1303{
1304 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001305 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001306 r++;
1307 }
1308}
1309
Francois Romieuffc46952012-07-06 14:19:23 +02001310DECLARE_RTL_COND(rtl_efusear_cond)
1311{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001312 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001313}
1314
Francois Romieufdf6fc02012-07-06 22:40:38 +02001315static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001316{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001317 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001318
Francois Romieuffc46952012-07-06 14:19:23 +02001319 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001320 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001321}
1322
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001323static u16 rtl_get_events(struct rtl8169_private *tp)
1324{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001325 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001326}
1327
1328static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1329{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001330 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001331 mmiowb();
1332}
1333
1334static void rtl_irq_disable(struct rtl8169_private *tp)
1335{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001336 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001337 mmiowb();
1338}
1339
Francois Romieu3e990ff2012-01-26 12:50:01 +01001340static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1341{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001342 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001343}
1344
Francois Romieuda78dbf2012-01-26 14:18:23 +01001345#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1346#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1347#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1348
1349static void rtl_irq_enable_all(struct rtl8169_private *tp)
1350{
1351 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1352}
1353
françois romieu811fd302011-12-04 20:30:45 +00001354static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001356 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001357 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001358 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359}
1360
Hayes Wang70090422011-07-06 15:58:06 +08001361static void rtl_link_chg_patch(struct rtl8169_private *tp)
1362{
Hayes Wang70090422011-07-06 15:58:06 +08001363 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001364 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001365
1366 if (!netif_running(dev))
1367 return;
1368
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001369 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1370 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001371 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001372 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1373 ERIAR_EXGMAC);
1374 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1375 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001376 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001377 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1378 ERIAR_EXGMAC);
1379 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1380 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001381 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001382 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1383 ERIAR_EXGMAC);
1384 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1385 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001386 }
1387 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001388 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001389 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001390 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001391 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001392 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1393 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001394 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001395 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1396 ERIAR_EXGMAC);
1397 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1398 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001399 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001400 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1401 ERIAR_EXGMAC);
1402 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1403 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001404 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001405 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001406 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001407 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1408 ERIAR_EXGMAC);
1409 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1410 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001411 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001412 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1413 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001414 }
Hayes Wang70090422011-07-06 15:58:06 +08001415 }
1416}
1417
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001418#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1419
1420static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1421{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001422 u8 options;
1423 u32 wolopts = 0;
1424
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001426 if (!(options & PMEnable))
1427 return 0;
1428
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001429 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001430 if (options & LinkUp)
1431 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001432 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001433 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1434 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001435 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1436 wolopts |= WAKE_MAGIC;
1437 break;
1438 default:
1439 if (options & MagicPacket)
1440 wolopts |= WAKE_MAGIC;
1441 break;
1442 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001443
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001444 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001445 if (options & UWF)
1446 wolopts |= WAKE_UCAST;
1447 if (options & BWF)
1448 wolopts |= WAKE_BCAST;
1449 if (options & MWF)
1450 wolopts |= WAKE_MCAST;
1451
1452 return wolopts;
1453}
1454
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001455static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1456{
1457 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001458
Francois Romieuda78dbf2012-01-26 14:18:23 +01001459 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001460 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001461 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001462 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001463}
1464
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001465static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001467 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001468 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001469 u32 opt;
1470 u16 reg;
1471 u8 mask;
1472 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001473 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001474 { WAKE_UCAST, Config5, UWF },
1475 { WAKE_BCAST, Config5, BWF },
1476 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001477 { WAKE_ANY, Config5, LanWake },
1478 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001479 };
Francois Romieu851e6022012-04-17 11:10:11 +02001480 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001481
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001482 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001483
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001484 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001485 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1486 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001487 tmp = ARRAY_SIZE(cfg) - 1;
1488 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001489 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001490 0x0dc,
1491 ERIAR_MASK_0100,
1492 MagicPacket_v2,
1493 0x0000,
1494 ERIAR_EXGMAC);
1495 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001496 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001497 0x0dc,
1498 ERIAR_MASK_0100,
1499 0x0000,
1500 MagicPacket_v2,
1501 ERIAR_EXGMAC);
1502 break;
1503 default:
1504 tmp = ARRAY_SIZE(cfg);
1505 break;
1506 }
1507
1508 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001509 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001510 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001511 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001512 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001513 }
1514
Francois Romieu851e6022012-04-17 11:10:11 +02001515 switch (tp->mac_version) {
1516 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001517 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001518 if (wolopts)
1519 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001520 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001521 break;
1522 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001523 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001524 if (wolopts)
1525 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001527 break;
1528 }
1529
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001530 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001531}
1532
1533static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1534{
1535 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001536 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001537
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001538 if (wol->wolopts & ~WAKE_ANY)
1539 return -EINVAL;
1540
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001541 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001542
Francois Romieuda78dbf2012-01-26 14:18:23 +01001543 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001544
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001545 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001546
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001547 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001548 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001549
1550 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001552 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001553
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001554 pm_runtime_put_noidle(d);
1555
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001556 return 0;
1557}
1558
Francois Romieu31bd2042011-04-26 18:58:59 +02001559static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1560{
Francois Romieu85bffe62011-04-27 08:22:39 +02001561 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001562}
1563
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564static void rtl8169_get_drvinfo(struct net_device *dev,
1565 struct ethtool_drvinfo *info)
1566{
1567 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001568 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
Rick Jones68aad782011-11-07 13:29:27 +00001570 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001571 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001572 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001573 if (!IS_ERR_OR_NULL(rtl_fw))
1574 strlcpy(info->fw_version, rtl_fw->version,
1575 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576}
1577
1578static int rtl8169_get_regs_len(struct net_device *dev)
1579{
1580 return R8169_REGS_SIZE;
1581}
1582
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001583static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1584 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585{
Francois Romieud58d46b2011-05-03 16:38:29 +02001586 struct rtl8169_private *tp = netdev_priv(dev);
1587
Francois Romieu2b7b4312011-04-18 22:53:24 -07001588 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001589 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Francois Romieud58d46b2011-05-03 16:38:29 +02001591 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001592 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001593 features &= ~NETIF_F_IP_CSUM;
1594
Michał Mirosław350fb322011-04-08 06:35:56 +00001595 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596}
1597
Heiner Kallweita3984572018-04-28 22:19:15 +02001598static int rtl8169_set_features(struct net_device *dev,
1599 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600{
1601 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001602 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Heiner Kallweita3984572018-04-28 22:19:15 +02001604 rtl_lock_work(tp);
1605
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001606 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001607 if (features & NETIF_F_RXALL)
1608 rx_config |= (AcceptErr | AcceptRunt);
1609 else
1610 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001612 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001613
hayeswang929a0312014-09-16 11:40:47 +08001614 if (features & NETIF_F_RXCSUM)
1615 tp->cp_cmd |= RxChkSum;
1616 else
1617 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001618
hayeswang929a0312014-09-16 11:40:47 +08001619 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1620 tp->cp_cmd |= RxVlan;
1621 else
1622 tp->cp_cmd &= ~RxVlan;
1623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001624 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1625 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Francois Romieuda78dbf2012-01-26 14:18:23 +01001627 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
1629 return 0;
1630}
1631
Kirill Smelkov810f4892012-11-10 21:11:02 +04001632static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001634 return (skb_vlan_tag_present(skb)) ?
1635 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636}
1637
Francois Romieu7a8fc772011-03-01 17:18:33 +01001638static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
1640 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Francois Romieu7a8fc772011-03-01 17:18:33 +01001642 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001643 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1647 void *p)
1648{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001649 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001650 u32 __iomem *data = tp->mmio_addr;
1651 u32 *dw = p;
1652 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Francois Romieuda78dbf2012-01-26 14:18:23 +01001654 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001655 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1656 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001657 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001660static u32 rtl8169_get_msglevel(struct net_device *dev)
1661{
1662 struct rtl8169_private *tp = netdev_priv(dev);
1663
1664 return tp->msg_enable;
1665}
1666
1667static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1668{
1669 struct rtl8169_private *tp = netdev_priv(dev);
1670
1671 tp->msg_enable = value;
1672}
1673
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001674static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1675 "tx_packets",
1676 "rx_packets",
1677 "tx_errors",
1678 "rx_errors",
1679 "rx_missed",
1680 "align_errors",
1681 "tx_single_collisions",
1682 "tx_multi_collisions",
1683 "unicast",
1684 "broadcast",
1685 "multicast",
1686 "tx_aborted",
1687 "tx_underrun",
1688};
1689
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001690static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001691{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001692 switch (sset) {
1693 case ETH_SS_STATS:
1694 return ARRAY_SIZE(rtl8169_gstrings);
1695 default:
1696 return -EOPNOTSUPP;
1697 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001698}
1699
Corinna Vinschen42020322015-09-10 10:47:35 +02001700DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001701{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001702 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001703}
1704
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001705static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001706{
Corinna Vinschen42020322015-09-10 10:47:35 +02001707 dma_addr_t paddr = tp->counters_phys_addr;
1708 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001709
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001710 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1711 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001712 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001713 RTL_W32(tp, CounterAddrLow, cmd);
1714 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001715
Francois Romieua78e9362018-01-26 01:53:26 +01001716 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001717}
1718
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001719static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001720{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001721 /*
1722 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1723 * tally counters.
1724 */
1725 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1726 return true;
1727
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001728 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001729}
1730
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001731static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001732{
Ivan Vecera355423d2009-02-06 21:49:57 -08001733 /*
1734 * Some chips are unable to dump tally counters when the receiver
1735 * is disabled.
1736 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001737 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001738 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001739
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001740 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001741}
1742
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001743static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001744{
Corinna Vinschen42020322015-09-10 10:47:35 +02001745 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001746 bool ret = false;
1747
1748 /*
1749 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1750 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1751 * reset by a power cycle, while the counter values collected by the
1752 * driver are reset at every driver unload/load cycle.
1753 *
1754 * To make sure the HW values returned by @get_stats64 match the SW
1755 * values, we collect the initial values at first open(*) and use them
1756 * as offsets to normalize the values returned by @get_stats64.
1757 *
1758 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1759 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1760 * set at open time by rtl_hw_start.
1761 */
1762
1763 if (tp->tc_offset.inited)
1764 return true;
1765
1766 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001767 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001768 ret = true;
1769
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001770 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001771 ret = true;
1772
Corinna Vinschen42020322015-09-10 10:47:35 +02001773 tp->tc_offset.tx_errors = counters->tx_errors;
1774 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1775 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001776 tp->tc_offset.inited = true;
1777
1778 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001779}
1780
Ivan Vecera355423d2009-02-06 21:49:57 -08001781static void rtl8169_get_ethtool_stats(struct net_device *dev,
1782 struct ethtool_stats *stats, u64 *data)
1783{
1784 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001785 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001786 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001787
1788 ASSERT_RTNL();
1789
Chun-Hao Line0636232016-07-29 16:37:55 +08001790 pm_runtime_get_noresume(d);
1791
1792 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001793 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001794
1795 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001796
Corinna Vinschen42020322015-09-10 10:47:35 +02001797 data[0] = le64_to_cpu(counters->tx_packets);
1798 data[1] = le64_to_cpu(counters->rx_packets);
1799 data[2] = le64_to_cpu(counters->tx_errors);
1800 data[3] = le32_to_cpu(counters->rx_errors);
1801 data[4] = le16_to_cpu(counters->rx_missed);
1802 data[5] = le16_to_cpu(counters->align_errors);
1803 data[6] = le32_to_cpu(counters->tx_one_collision);
1804 data[7] = le32_to_cpu(counters->tx_multi_collision);
1805 data[8] = le64_to_cpu(counters->rx_unicast);
1806 data[9] = le64_to_cpu(counters->rx_broadcast);
1807 data[10] = le32_to_cpu(counters->rx_multicast);
1808 data[11] = le16_to_cpu(counters->tx_aborted);
1809 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001810}
1811
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001812static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1813{
1814 switch(stringset) {
1815 case ETH_SS_STATS:
1816 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1817 break;
1818 }
1819}
1820
Francois Romieu50970832017-10-27 13:24:49 +03001821/*
1822 * Interrupt coalescing
1823 *
1824 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1825 * > 8169, 8168 and 810x line of chipsets
1826 *
1827 * 8169, 8168, and 8136(810x) serial chipsets support it.
1828 *
1829 * > 2 - the Tx timer unit at gigabit speed
1830 *
1831 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1832 * (0xe0) bit 1 and bit 0.
1833 *
1834 * For 8169
1835 * bit[1:0] \ speed 1000M 100M 10M
1836 * 0 0 320ns 2.56us 40.96us
1837 * 0 1 2.56us 20.48us 327.7us
1838 * 1 0 5.12us 40.96us 655.4us
1839 * 1 1 10.24us 81.92us 1.31ms
1840 *
1841 * For the other
1842 * bit[1:0] \ speed 1000M 100M 10M
1843 * 0 0 5us 2.56us 40.96us
1844 * 0 1 40us 20.48us 327.7us
1845 * 1 0 80us 40.96us 655.4us
1846 * 1 1 160us 81.92us 1.31ms
1847 */
1848
1849/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1850struct rtl_coalesce_scale {
1851 /* Rx / Tx */
1852 u32 nsecs[2];
1853};
1854
1855/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1856struct rtl_coalesce_info {
1857 u32 speed;
1858 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1859};
1860
1861/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1862#define rxtx_x1822(r, t) { \
1863 {{(r), (t)}}, \
1864 {{(r)*8, (t)*8}}, \
1865 {{(r)*8*2, (t)*8*2}}, \
1866 {{(r)*8*2*2, (t)*8*2*2}}, \
1867}
1868static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1869 /* speed delays: rx00 tx00 */
1870 { SPEED_10, rxtx_x1822(40960, 40960) },
1871 { SPEED_100, rxtx_x1822( 2560, 2560) },
1872 { SPEED_1000, rxtx_x1822( 320, 320) },
1873 { 0 },
1874};
1875
1876static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1877 /* speed delays: rx00 tx00 */
1878 { SPEED_10, rxtx_x1822(40960, 40960) },
1879 { SPEED_100, rxtx_x1822( 2560, 2560) },
1880 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1881 { 0 },
1882};
1883#undef rxtx_x1822
1884
1885/* get rx/tx scale vector corresponding to current speed */
1886static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1887{
1888 struct rtl8169_private *tp = netdev_priv(dev);
1889 struct ethtool_link_ksettings ecmd;
1890 const struct rtl_coalesce_info *ci;
1891 int rc;
1892
Heiner Kallweit45772432018-07-17 22:51:44 +02001893 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001894 if (rc < 0)
1895 return ERR_PTR(rc);
1896
1897 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1898 if (ecmd.base.speed == ci->speed) {
1899 return ci;
1900 }
1901 }
1902
1903 return ERR_PTR(-ELNRNG);
1904}
1905
1906static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1907{
1908 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001909 const struct rtl_coalesce_info *ci;
1910 const struct rtl_coalesce_scale *scale;
1911 struct {
1912 u32 *max_frames;
1913 u32 *usecs;
1914 } coal_settings [] = {
1915 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1916 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1917 }, *p = coal_settings;
1918 int i;
1919 u16 w;
1920
1921 memset(ec, 0, sizeof(*ec));
1922
1923 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1924 ci = rtl_coalesce_info(dev);
1925 if (IS_ERR(ci))
1926 return PTR_ERR(ci);
1927
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001928 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001929
1930 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001931 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001932 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1933 w >>= RTL_COALESCE_SHIFT;
1934 *p->usecs = w & RTL_COALESCE_MASK;
1935 }
1936
1937 for (i = 0; i < 2; i++) {
1938 p = coal_settings + i;
1939 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1940
1941 /*
1942 * ethtool_coalesce says it is illegal to set both usecs and
1943 * max_frames to 0.
1944 */
1945 if (!*p->usecs && !*p->max_frames)
1946 *p->max_frames = 1;
1947 }
1948
1949 return 0;
1950}
1951
1952/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1953static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1954 struct net_device *dev, u32 nsec, u16 *cp01)
1955{
1956 const struct rtl_coalesce_info *ci;
1957 u16 i;
1958
1959 ci = rtl_coalesce_info(dev);
1960 if (IS_ERR(ci))
1961 return ERR_CAST(ci);
1962
1963 for (i = 0; i < 4; i++) {
1964 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1965 ci->scalev[i].nsecs[1]);
1966 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1967 *cp01 = i;
1968 return &ci->scalev[i];
1969 }
1970 }
1971
1972 return ERR_PTR(-EINVAL);
1973}
1974
1975static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1976{
1977 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001978 const struct rtl_coalesce_scale *scale;
1979 struct {
1980 u32 frames;
1981 u32 usecs;
1982 } coal_settings [] = {
1983 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1984 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1985 }, *p = coal_settings;
1986 u16 w = 0, cp01;
1987 int i;
1988
1989 scale = rtl_coalesce_choose_scale(dev,
1990 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1991 if (IS_ERR(scale))
1992 return PTR_ERR(scale);
1993
1994 for (i = 0; i < 2; i++, p++) {
1995 u32 units;
1996
1997 /*
1998 * accept max_frames=1 we returned in rtl_get_coalesce.
1999 * accept it not only when usecs=0 because of e.g. the following scenario:
2000 *
2001 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2002 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2003 * - then user does `ethtool -C eth0 rx-usecs 100`
2004 *
2005 * since ethtool sends to kernel whole ethtool_coalesce
2006 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2007 * we'll reject it below in `frames % 4 != 0`.
2008 */
2009 if (p->frames == 1) {
2010 p->frames = 0;
2011 }
2012
2013 units = p->usecs * 1000 / scale->nsecs[i];
2014 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2015 return -EINVAL;
2016
2017 w <<= RTL_COALESCE_SHIFT;
2018 w |= units;
2019 w <<= RTL_COALESCE_SHIFT;
2020 w |= p->frames >> 2;
2021 }
2022
2023 rtl_lock_work(tp);
2024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002025 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002026
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002027 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002028 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2029 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002030
2031 rtl_unlock_work(tp);
2032
2033 return 0;
2034}
2035
Jeff Garzik7282d492006-09-13 14:30:00 -04002036static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 .get_drvinfo = rtl8169_get_drvinfo,
2038 .get_regs_len = rtl8169_get_regs_len,
2039 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002040 .get_coalesce = rtl_get_coalesce,
2041 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002042 .get_msglevel = rtl8169_get_msglevel,
2043 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002045 .get_wol = rtl8169_get_wol,
2046 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002047 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002048 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002049 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002050 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002051 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002052 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2053 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054};
2055
Francois Romieu07d3f512007-02-21 22:40:46 +01002056static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002057 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058{
Francois Romieu0e485152007-02-20 00:00:26 +01002059 /*
2060 * The driver currently handles the 8168Bf and the 8168Be identically
2061 * but they can be identified more specifically through the test below
2062 * if needed:
2063 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002064 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002065 *
2066 * Same thing for the 8101Eb and the 8101Ec:
2067 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002068 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002069 */
Francois Romieu37441002011-06-17 22:58:54 +02002070 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002072 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 int mac_version;
2074 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002075 /* 8168EP family. */
2076 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2077 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2078 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2079
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002080 /* 8168H family. */
2081 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2082 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2083
Hayes Wangc5583862012-07-02 17:23:22 +08002084 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002085 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002086 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002087 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2088 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2089
Hayes Wangc2218922011-09-06 16:55:18 +08002090 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002091 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002092 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2093 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2094
hayeswang01dc7fe2011-03-21 01:50:28 +00002095 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002096 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002097 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2098 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2099
Francois Romieu5b538df2008-07-20 16:22:45 +02002100 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002101 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002102 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002103
françois romieue6de30d2011-01-03 15:08:37 +00002104 /* 8168DP family. */
2105 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2106 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002107 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002108
Francois Romieuef808d52008-06-29 13:10:54 +02002109 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002110 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002111 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002112 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002113 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2114 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002115 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002116 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002117
2118 /* 8168B family. */
2119 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002120 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2121 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2122
2123 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002124 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002125 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002126 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2127 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002128 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2129 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2130 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2131 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002132 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002133 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002134 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002135 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2136 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002137 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2138 /* FIXME: where did these entries come from ? -- FR */
2139 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2140 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2141
2142 /* 8110 family. */
2143 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2144 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2145 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2146 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2147 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2148 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2149
Jean Delvaref21b75e2009-05-26 20:54:48 -07002150 /* Catch-all */
2151 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002152 };
2153 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 u32 reg;
2155
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002156 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002157 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 p++;
2159 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002160
2161 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002162 dev_notice(tp_to_dev(tp),
2163 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002164 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002165 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002166 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002167 RTL_GIGA_MAC_VER_42 :
2168 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002169 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002170 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002171 RTL_GIGA_MAC_VER_45 :
2172 RTL_GIGA_MAC_VER_47;
2173 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002174 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002175 RTL_GIGA_MAC_VER_46 :
2176 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178}
2179
2180static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2181{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002182 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183}
2184
Francois Romieu867763c2007-08-17 18:21:58 +02002185struct phy_reg {
2186 u16 reg;
2187 u16 val;
2188};
2189
françois romieu4da19632011-01-03 15:07:55 +00002190static void rtl_writephy_batch(struct rtl8169_private *tp,
2191 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002192{
2193 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002194 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002195 regs++;
2196 }
2197}
2198
françois romieubca03d52011-01-03 15:07:31 +00002199#define PHY_READ 0x00000000
2200#define PHY_DATA_OR 0x10000000
2201#define PHY_DATA_AND 0x20000000
2202#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002203#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002204#define PHY_CLEAR_READCOUNT 0x70000000
2205#define PHY_WRITE 0x80000000
2206#define PHY_READCOUNT_EQ_SKIP 0x90000000
2207#define PHY_COMP_EQ_SKIPN 0xa0000000
2208#define PHY_COMP_NEQ_SKIPN 0xb0000000
2209#define PHY_WRITE_PREVIOUS 0xc0000000
2210#define PHY_SKIPN 0xd0000000
2211#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002212
Hayes Wang960aee62011-06-18 11:37:48 +02002213struct fw_info {
2214 u32 magic;
2215 char version[RTL_VER_SIZE];
2216 __le32 fw_start;
2217 __le32 fw_len;
2218 u8 chksum;
2219} __packed;
2220
Francois Romieu1c361ef2011-06-17 17:16:24 +02002221#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2222
2223static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002224{
Francois Romieub6ffd972011-06-17 17:00:05 +02002225 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002226 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002227 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2228 char *version = rtl_fw->version;
2229 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002230
Francois Romieu1c361ef2011-06-17 17:16:24 +02002231 if (fw->size < FW_OPCODE_SIZE)
2232 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002233
2234 if (!fw_info->magic) {
2235 size_t i, size, start;
2236 u8 checksum = 0;
2237
2238 if (fw->size < sizeof(*fw_info))
2239 goto out;
2240
2241 for (i = 0; i < fw->size; i++)
2242 checksum += fw->data[i];
2243 if (checksum != 0)
2244 goto out;
2245
2246 start = le32_to_cpu(fw_info->fw_start);
2247 if (start > fw->size)
2248 goto out;
2249
2250 size = le32_to_cpu(fw_info->fw_len);
2251 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2252 goto out;
2253
2254 memcpy(version, fw_info->version, RTL_VER_SIZE);
2255
2256 pa->code = (__le32 *)(fw->data + start);
2257 pa->size = size;
2258 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002259 if (fw->size % FW_OPCODE_SIZE)
2260 goto out;
2261
2262 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2263
2264 pa->code = (__le32 *)fw->data;
2265 pa->size = fw->size / FW_OPCODE_SIZE;
2266 }
2267 version[RTL_VER_SIZE - 1] = 0;
2268
2269 rc = true;
2270out:
2271 return rc;
2272}
2273
Francois Romieufd112f22011-06-18 00:10:29 +02002274static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2275 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002276{
Francois Romieufd112f22011-06-18 00:10:29 +02002277 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002278 size_t index;
2279
Francois Romieu1c361ef2011-06-17 17:16:24 +02002280 for (index = 0; index < pa->size; index++) {
2281 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002282 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002283
hayeswang42b82dc2011-01-10 02:07:25 +00002284 switch(action & 0xf0000000) {
2285 case PHY_READ:
2286 case PHY_DATA_OR:
2287 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002288 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002289 case PHY_CLEAR_READCOUNT:
2290 case PHY_WRITE:
2291 case PHY_WRITE_PREVIOUS:
2292 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002293 break;
2294
hayeswang42b82dc2011-01-10 02:07:25 +00002295 case PHY_BJMPN:
2296 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002297 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002298 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002299 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002300 }
2301 break;
2302 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002303 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002304 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002305 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002306 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002307 }
2308 break;
2309 case PHY_COMP_EQ_SKIPN:
2310 case PHY_COMP_NEQ_SKIPN:
2311 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002312 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002313 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002314 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002315 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002316 }
2317 break;
2318
hayeswang42b82dc2011-01-10 02:07:25 +00002319 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002320 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002321 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002322 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002323 }
2324 }
Francois Romieufd112f22011-06-18 00:10:29 +02002325 rc = true;
2326out:
2327 return rc;
2328}
françois romieubca03d52011-01-03 15:07:31 +00002329
Francois Romieufd112f22011-06-18 00:10:29 +02002330static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2331{
2332 struct net_device *dev = tp->dev;
2333 int rc = -EINVAL;
2334
2335 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002336 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002337 goto out;
2338 }
2339
2340 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2341 rc = 0;
2342out:
2343 return rc;
2344}
2345
2346static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2347{
2348 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002349 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002350 u32 predata, count;
2351 size_t index;
2352
2353 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002354 org.write = ops->write;
2355 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002356
Francois Romieu1c361ef2011-06-17 17:16:24 +02002357 for (index = 0; index < pa->size; ) {
2358 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002359 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002360 u32 regno = (action & 0x0fff0000) >> 16;
2361
2362 if (!action)
2363 break;
françois romieubca03d52011-01-03 15:07:31 +00002364
2365 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002366 case PHY_READ:
2367 predata = rtl_readphy(tp, regno);
2368 count++;
2369 index++;
françois romieubca03d52011-01-03 15:07:31 +00002370 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002371 case PHY_DATA_OR:
2372 predata |= data;
2373 index++;
2374 break;
2375 case PHY_DATA_AND:
2376 predata &= data;
2377 index++;
2378 break;
2379 case PHY_BJMPN:
2380 index -= regno;
2381 break;
hayeswangeee37862013-04-01 22:23:38 +00002382 case PHY_MDIO_CHG:
2383 if (data == 0) {
2384 ops->write = org.write;
2385 ops->read = org.read;
2386 } else if (data == 1) {
2387 ops->write = mac_mcu_write;
2388 ops->read = mac_mcu_read;
2389 }
2390
hayeswang42b82dc2011-01-10 02:07:25 +00002391 index++;
2392 break;
2393 case PHY_CLEAR_READCOUNT:
2394 count = 0;
2395 index++;
2396 break;
2397 case PHY_WRITE:
2398 rtl_writephy(tp, regno, data);
2399 index++;
2400 break;
2401 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002402 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002403 break;
2404 case PHY_COMP_EQ_SKIPN:
2405 if (predata == data)
2406 index += regno;
2407 index++;
2408 break;
2409 case PHY_COMP_NEQ_SKIPN:
2410 if (predata != data)
2411 index += regno;
2412 index++;
2413 break;
2414 case PHY_WRITE_PREVIOUS:
2415 rtl_writephy(tp, regno, predata);
2416 index++;
2417 break;
2418 case PHY_SKIPN:
2419 index += regno + 1;
2420 break;
2421 case PHY_DELAY_MS:
2422 mdelay(data);
2423 index++;
2424 break;
2425
françois romieubca03d52011-01-03 15:07:31 +00002426 default:
2427 BUG();
2428 }
2429 }
hayeswangeee37862013-04-01 22:23:38 +00002430
2431 ops->write = org.write;
2432 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002433}
2434
françois romieuf1e02ed2011-01-13 13:07:53 +00002435static void rtl_release_firmware(struct rtl8169_private *tp)
2436{
Francois Romieub6ffd972011-06-17 17:00:05 +02002437 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2438 release_firmware(tp->rtl_fw->fw);
2439 kfree(tp->rtl_fw);
2440 }
2441 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002442}
2443
François Romieu953a12c2011-04-24 17:38:48 +02002444static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002445{
Francois Romieub6ffd972011-06-17 17:00:05 +02002446 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002447
2448 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002449 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002450 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002451}
2452
2453static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2454{
2455 if (rtl_readphy(tp, reg) != val)
2456 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2457 else
2458 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002459}
2460
françois romieu4da19632011-01-03 15:07:55 +00002461static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002463 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002464 { 0x1f, 0x0001 },
2465 { 0x06, 0x006e },
2466 { 0x08, 0x0708 },
2467 { 0x15, 0x4000 },
2468 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
françois romieu0b9b5712009-08-10 19:44:56 +00002470 { 0x1f, 0x0001 },
2471 { 0x03, 0x00a1 },
2472 { 0x02, 0x0008 },
2473 { 0x01, 0x0120 },
2474 { 0x00, 0x1000 },
2475 { 0x04, 0x0800 },
2476 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477
françois romieu0b9b5712009-08-10 19:44:56 +00002478 { 0x03, 0xff41 },
2479 { 0x02, 0xdf60 },
2480 { 0x01, 0x0140 },
2481 { 0x00, 0x0077 },
2482 { 0x04, 0x7800 },
2483 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484
françois romieu0b9b5712009-08-10 19:44:56 +00002485 { 0x03, 0x802f },
2486 { 0x02, 0x4f02 },
2487 { 0x01, 0x0409 },
2488 { 0x00, 0xf0f9 },
2489 { 0x04, 0x9800 },
2490 { 0x04, 0x9000 },
2491
2492 { 0x03, 0xdf01 },
2493 { 0x02, 0xdf20 },
2494 { 0x01, 0xff95 },
2495 { 0x00, 0xba00 },
2496 { 0x04, 0xa800 },
2497 { 0x04, 0xa000 },
2498
2499 { 0x03, 0xff41 },
2500 { 0x02, 0xdf20 },
2501 { 0x01, 0x0140 },
2502 { 0x00, 0x00bb },
2503 { 0x04, 0xb800 },
2504 { 0x04, 0xb000 },
2505
2506 { 0x03, 0xdf41 },
2507 { 0x02, 0xdc60 },
2508 { 0x01, 0x6340 },
2509 { 0x00, 0x007d },
2510 { 0x04, 0xd800 },
2511 { 0x04, 0xd000 },
2512
2513 { 0x03, 0xdf01 },
2514 { 0x02, 0xdf20 },
2515 { 0x01, 0x100a },
2516 { 0x00, 0xa0ff },
2517 { 0x04, 0xf800 },
2518 { 0x04, 0xf000 },
2519
2520 { 0x1f, 0x0000 },
2521 { 0x0b, 0x0000 },
2522 { 0x00, 0x9200 }
2523 };
2524
françois romieu4da19632011-01-03 15:07:55 +00002525 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526}
2527
françois romieu4da19632011-01-03 15:07:55 +00002528static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002529{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002530 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002531 { 0x1f, 0x0002 },
2532 { 0x01, 0x90d0 },
2533 { 0x1f, 0x0000 }
2534 };
2535
françois romieu4da19632011-01-03 15:07:55 +00002536 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002537}
2538
françois romieu4da19632011-01-03 15:07:55 +00002539static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002540{
2541 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002542
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002543 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2544 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002545 return;
2546
françois romieu4da19632011-01-03 15:07:55 +00002547 rtl_writephy(tp, 0x1f, 0x0001);
2548 rtl_writephy(tp, 0x10, 0xf01b);
2549 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002550}
2551
françois romieu4da19632011-01-03 15:07:55 +00002552static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002553{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002554 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002555 { 0x1f, 0x0001 },
2556 { 0x04, 0x0000 },
2557 { 0x03, 0x00a1 },
2558 { 0x02, 0x0008 },
2559 { 0x01, 0x0120 },
2560 { 0x00, 0x1000 },
2561 { 0x04, 0x0800 },
2562 { 0x04, 0x9000 },
2563 { 0x03, 0x802f },
2564 { 0x02, 0x4f02 },
2565 { 0x01, 0x0409 },
2566 { 0x00, 0xf099 },
2567 { 0x04, 0x9800 },
2568 { 0x04, 0xa000 },
2569 { 0x03, 0xdf01 },
2570 { 0x02, 0xdf20 },
2571 { 0x01, 0xff95 },
2572 { 0x00, 0xba00 },
2573 { 0x04, 0xa800 },
2574 { 0x04, 0xf000 },
2575 { 0x03, 0xdf01 },
2576 { 0x02, 0xdf20 },
2577 { 0x01, 0x101a },
2578 { 0x00, 0xa0ff },
2579 { 0x04, 0xf800 },
2580 { 0x04, 0x0000 },
2581 { 0x1f, 0x0000 },
2582
2583 { 0x1f, 0x0001 },
2584 { 0x10, 0xf41b },
2585 { 0x14, 0xfb54 },
2586 { 0x18, 0xf5c7 },
2587 { 0x1f, 0x0000 },
2588
2589 { 0x1f, 0x0001 },
2590 { 0x17, 0x0cc0 },
2591 { 0x1f, 0x0000 }
2592 };
2593
françois romieu4da19632011-01-03 15:07:55 +00002594 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002595
françois romieu4da19632011-01-03 15:07:55 +00002596 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002597}
2598
françois romieu4da19632011-01-03 15:07:55 +00002599static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002600{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002601 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002602 { 0x1f, 0x0001 },
2603 { 0x04, 0x0000 },
2604 { 0x03, 0x00a1 },
2605 { 0x02, 0x0008 },
2606 { 0x01, 0x0120 },
2607 { 0x00, 0x1000 },
2608 { 0x04, 0x0800 },
2609 { 0x04, 0x9000 },
2610 { 0x03, 0x802f },
2611 { 0x02, 0x4f02 },
2612 { 0x01, 0x0409 },
2613 { 0x00, 0xf099 },
2614 { 0x04, 0x9800 },
2615 { 0x04, 0xa000 },
2616 { 0x03, 0xdf01 },
2617 { 0x02, 0xdf20 },
2618 { 0x01, 0xff95 },
2619 { 0x00, 0xba00 },
2620 { 0x04, 0xa800 },
2621 { 0x04, 0xf000 },
2622 { 0x03, 0xdf01 },
2623 { 0x02, 0xdf20 },
2624 { 0x01, 0x101a },
2625 { 0x00, 0xa0ff },
2626 { 0x04, 0xf800 },
2627 { 0x04, 0x0000 },
2628 { 0x1f, 0x0000 },
2629
2630 { 0x1f, 0x0001 },
2631 { 0x0b, 0x8480 },
2632 { 0x1f, 0x0000 },
2633
2634 { 0x1f, 0x0001 },
2635 { 0x18, 0x67c7 },
2636 { 0x04, 0x2000 },
2637 { 0x03, 0x002f },
2638 { 0x02, 0x4360 },
2639 { 0x01, 0x0109 },
2640 { 0x00, 0x3022 },
2641 { 0x04, 0x2800 },
2642 { 0x1f, 0x0000 },
2643
2644 { 0x1f, 0x0001 },
2645 { 0x17, 0x0cc0 },
2646 { 0x1f, 0x0000 }
2647 };
2648
françois romieu4da19632011-01-03 15:07:55 +00002649 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002650}
2651
françois romieu4da19632011-01-03 15:07:55 +00002652static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002653{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002654 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002655 { 0x10, 0xf41b },
2656 { 0x1f, 0x0000 }
2657 };
2658
françois romieu4da19632011-01-03 15:07:55 +00002659 rtl_writephy(tp, 0x1f, 0x0001);
2660 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002661
françois romieu4da19632011-01-03 15:07:55 +00002662 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002663}
2664
françois romieu4da19632011-01-03 15:07:55 +00002665static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002666{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002667 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002668 { 0x1f, 0x0001 },
2669 { 0x10, 0xf41b },
2670 { 0x1f, 0x0000 }
2671 };
2672
françois romieu4da19632011-01-03 15:07:55 +00002673 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002674}
2675
françois romieu4da19632011-01-03 15:07:55 +00002676static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002677{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002678 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002679 { 0x1f, 0x0000 },
2680 { 0x1d, 0x0f00 },
2681 { 0x1f, 0x0002 },
2682 { 0x0c, 0x1ec8 },
2683 { 0x1f, 0x0000 }
2684 };
2685
françois romieu4da19632011-01-03 15:07:55 +00002686 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002687}
2688
françois romieu4da19632011-01-03 15:07:55 +00002689static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002690{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002691 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002692 { 0x1f, 0x0001 },
2693 { 0x1d, 0x3d98 },
2694 { 0x1f, 0x0000 }
2695 };
2696
françois romieu4da19632011-01-03 15:07:55 +00002697 rtl_writephy(tp, 0x1f, 0x0000);
2698 rtl_patchphy(tp, 0x14, 1 << 5);
2699 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002700
françois romieu4da19632011-01-03 15:07:55 +00002701 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002702}
2703
françois romieu4da19632011-01-03 15:07:55 +00002704static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002705{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002706 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002707 { 0x1f, 0x0001 },
2708 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002709 { 0x1f, 0x0002 },
2710 { 0x00, 0x88d4 },
2711 { 0x01, 0x82b1 },
2712 { 0x03, 0x7002 },
2713 { 0x08, 0x9e30 },
2714 { 0x09, 0x01f0 },
2715 { 0x0a, 0x5500 },
2716 { 0x0c, 0x00c8 },
2717 { 0x1f, 0x0003 },
2718 { 0x12, 0xc096 },
2719 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002720 { 0x1f, 0x0000 },
2721 { 0x1f, 0x0000 },
2722 { 0x09, 0x2000 },
2723 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002724 };
2725
françois romieu4da19632011-01-03 15:07:55 +00002726 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002727
françois romieu4da19632011-01-03 15:07:55 +00002728 rtl_patchphy(tp, 0x14, 1 << 5);
2729 rtl_patchphy(tp, 0x0d, 1 << 5);
2730 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002731}
2732
françois romieu4da19632011-01-03 15:07:55 +00002733static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002734{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002735 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002736 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002737 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002738 { 0x03, 0x802f },
2739 { 0x02, 0x4f02 },
2740 { 0x01, 0x0409 },
2741 { 0x00, 0xf099 },
2742 { 0x04, 0x9800 },
2743 { 0x04, 0x9000 },
2744 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002745 { 0x1f, 0x0002 },
2746 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002747 { 0x06, 0x0761 },
2748 { 0x1f, 0x0003 },
2749 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002750 { 0x1f, 0x0000 }
2751 };
2752
françois romieu4da19632011-01-03 15:07:55 +00002753 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002754
françois romieu4da19632011-01-03 15:07:55 +00002755 rtl_patchphy(tp, 0x16, 1 << 0);
2756 rtl_patchphy(tp, 0x14, 1 << 5);
2757 rtl_patchphy(tp, 0x0d, 1 << 5);
2758 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002759}
2760
françois romieu4da19632011-01-03 15:07:55 +00002761static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002762{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002763 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002764 { 0x1f, 0x0001 },
2765 { 0x12, 0x2300 },
2766 { 0x1d, 0x3d98 },
2767 { 0x1f, 0x0002 },
2768 { 0x0c, 0x7eb8 },
2769 { 0x06, 0x5461 },
2770 { 0x1f, 0x0003 },
2771 { 0x16, 0x0f0a },
2772 { 0x1f, 0x0000 }
2773 };
2774
françois romieu4da19632011-01-03 15:07:55 +00002775 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002776
françois romieu4da19632011-01-03 15:07:55 +00002777 rtl_patchphy(tp, 0x16, 1 << 0);
2778 rtl_patchphy(tp, 0x14, 1 << 5);
2779 rtl_patchphy(tp, 0x0d, 1 << 5);
2780 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002781}
2782
françois romieu4da19632011-01-03 15:07:55 +00002783static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002784{
françois romieu4da19632011-01-03 15:07:55 +00002785 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002786}
2787
françois romieubca03d52011-01-03 15:07:31 +00002788static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002789{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002790 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002791 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002792 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002793 { 0x06, 0x4064 },
2794 { 0x07, 0x2863 },
2795 { 0x08, 0x059c },
2796 { 0x09, 0x26b4 },
2797 { 0x0a, 0x6a19 },
2798 { 0x0b, 0xdcc8 },
2799 { 0x10, 0xf06d },
2800 { 0x14, 0x7f68 },
2801 { 0x18, 0x7fd9 },
2802 { 0x1c, 0xf0ff },
2803 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002804 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002805 { 0x12, 0xf49f },
2806 { 0x13, 0x070b },
2807 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002808 { 0x14, 0x94c0 },
2809
2810 /*
2811 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002812 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002813 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002814 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002815 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002816 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002817 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002818 { 0x06, 0x5561 },
2819
2820 /*
2821 * Can not link to 1Gbps with bad cable
2822 * Decrease SNR threshold form 21.07dB to 19.04dB
2823 */
2824 { 0x1f, 0x0001 },
2825 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002826
2827 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002828 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002829 };
2830
françois romieu4da19632011-01-03 15:07:55 +00002831 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002832
françois romieubca03d52011-01-03 15:07:31 +00002833 /*
2834 * Rx Error Issue
2835 * Fine Tune Switching regulator parameter
2836 */
françois romieu4da19632011-01-03 15:07:55 +00002837 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002838 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2839 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002840
Francois Romieufdf6fc02012-07-06 22:40:38 +02002841 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002842 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002843 { 0x1f, 0x0002 },
2844 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002845 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002846 { 0x05, 0x8330 },
2847 { 0x06, 0x669a },
2848 { 0x1f, 0x0002 }
2849 };
2850 int val;
2851
françois romieu4da19632011-01-03 15:07:55 +00002852 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002853
françois romieu4da19632011-01-03 15:07:55 +00002854 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002855
2856 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002857 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002858 0x0065, 0x0066, 0x0067, 0x0068,
2859 0x0069, 0x006a, 0x006b, 0x006c
2860 };
2861 int i;
2862
françois romieu4da19632011-01-03 15:07:55 +00002863 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002864
2865 val &= 0xff00;
2866 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002867 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002868 }
2869 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002870 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002871 { 0x1f, 0x0002 },
2872 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002873 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002874 { 0x05, 0x8330 },
2875 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002876 };
2877
françois romieu4da19632011-01-03 15:07:55 +00002878 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002879 }
2880
françois romieubca03d52011-01-03 15:07:31 +00002881 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002882 rtl_writephy(tp, 0x1f, 0x0002);
2883 rtl_patchphy(tp, 0x0d, 0x0300);
2884 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002885
françois romieubca03d52011-01-03 15:07:31 +00002886 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002887 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002888 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2889 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002890
françois romieu4da19632011-01-03 15:07:55 +00002891 rtl_writephy(tp, 0x1f, 0x0005);
2892 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002893
2894 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002895
françois romieu4da19632011-01-03 15:07:55 +00002896 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002897}
2898
françois romieubca03d52011-01-03 15:07:31 +00002899static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002900{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002901 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002902 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002903 { 0x1f, 0x0001 },
2904 { 0x06, 0x4064 },
2905 { 0x07, 0x2863 },
2906 { 0x08, 0x059c },
2907 { 0x09, 0x26b4 },
2908 { 0x0a, 0x6a19 },
2909 { 0x0b, 0xdcc8 },
2910 { 0x10, 0xf06d },
2911 { 0x14, 0x7f68 },
2912 { 0x18, 0x7fd9 },
2913 { 0x1c, 0xf0ff },
2914 { 0x1d, 0x3d9c },
2915 { 0x1f, 0x0003 },
2916 { 0x12, 0xf49f },
2917 { 0x13, 0x070b },
2918 { 0x1a, 0x05ad },
2919 { 0x14, 0x94c0 },
2920
françois romieubca03d52011-01-03 15:07:31 +00002921 /*
2922 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002923 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002924 */
françois romieudaf9df62009-10-07 12:44:20 +00002925 { 0x1f, 0x0002 },
2926 { 0x06, 0x5561 },
2927 { 0x1f, 0x0005 },
2928 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002929 { 0x06, 0x5561 },
2930
2931 /*
2932 * Can not link to 1Gbps with bad cable
2933 * Decrease SNR threshold form 21.07dB to 19.04dB
2934 */
2935 { 0x1f, 0x0001 },
2936 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002937
2938 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002939 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002940 };
2941
françois romieu4da19632011-01-03 15:07:55 +00002942 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002943
Francois Romieufdf6fc02012-07-06 22:40:38 +02002944 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002945 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002946 { 0x1f, 0x0002 },
2947 { 0x05, 0x669a },
2948 { 0x1f, 0x0005 },
2949 { 0x05, 0x8330 },
2950 { 0x06, 0x669a },
2951
2952 { 0x1f, 0x0002 }
2953 };
2954 int val;
2955
françois romieu4da19632011-01-03 15:07:55 +00002956 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002957
françois romieu4da19632011-01-03 15:07:55 +00002958 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002959 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002960 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002961 0x0065, 0x0066, 0x0067, 0x0068,
2962 0x0069, 0x006a, 0x006b, 0x006c
2963 };
2964 int i;
2965
françois romieu4da19632011-01-03 15:07:55 +00002966 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002967
2968 val &= 0xff00;
2969 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002970 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002971 }
2972 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002973 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002974 { 0x1f, 0x0002 },
2975 { 0x05, 0x2642 },
2976 { 0x1f, 0x0005 },
2977 { 0x05, 0x8330 },
2978 { 0x06, 0x2642 }
2979 };
2980
françois romieu4da19632011-01-03 15:07:55 +00002981 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002982 }
2983
françois romieubca03d52011-01-03 15:07:31 +00002984 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002985 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002986 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2987 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002988
françois romieubca03d52011-01-03 15:07:31 +00002989 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002990 rtl_writephy(tp, 0x1f, 0x0002);
2991 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002992
françois romieu4da19632011-01-03 15:07:55 +00002993 rtl_writephy(tp, 0x1f, 0x0005);
2994 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002995
2996 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002997
françois romieu4da19632011-01-03 15:07:55 +00002998 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002999}
3000
françois romieu4da19632011-01-03 15:07:55 +00003001static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003002{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003003 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003004 { 0x1f, 0x0002 },
3005 { 0x10, 0x0008 },
3006 { 0x0d, 0x006c },
3007
3008 { 0x1f, 0x0000 },
3009 { 0x0d, 0xf880 },
3010
3011 { 0x1f, 0x0001 },
3012 { 0x17, 0x0cc0 },
3013
3014 { 0x1f, 0x0001 },
3015 { 0x0b, 0xa4d8 },
3016 { 0x09, 0x281c },
3017 { 0x07, 0x2883 },
3018 { 0x0a, 0x6b35 },
3019 { 0x1d, 0x3da4 },
3020 { 0x1c, 0xeffd },
3021 { 0x14, 0x7f52 },
3022 { 0x18, 0x7fc6 },
3023 { 0x08, 0x0601 },
3024 { 0x06, 0x4063 },
3025 { 0x10, 0xf074 },
3026 { 0x1f, 0x0003 },
3027 { 0x13, 0x0789 },
3028 { 0x12, 0xf4bd },
3029 { 0x1a, 0x04fd },
3030 { 0x14, 0x84b0 },
3031 { 0x1f, 0x0000 },
3032 { 0x00, 0x9200 },
3033
3034 { 0x1f, 0x0005 },
3035 { 0x01, 0x0340 },
3036 { 0x1f, 0x0001 },
3037 { 0x04, 0x4000 },
3038 { 0x03, 0x1d21 },
3039 { 0x02, 0x0c32 },
3040 { 0x01, 0x0200 },
3041 { 0x00, 0x5554 },
3042 { 0x04, 0x4800 },
3043 { 0x04, 0x4000 },
3044 { 0x04, 0xf000 },
3045 { 0x03, 0xdf01 },
3046 { 0x02, 0xdf20 },
3047 { 0x01, 0x101a },
3048 { 0x00, 0xa0ff },
3049 { 0x04, 0xf800 },
3050 { 0x04, 0xf000 },
3051 { 0x1f, 0x0000 },
3052
3053 { 0x1f, 0x0007 },
3054 { 0x1e, 0x0023 },
3055 { 0x16, 0x0000 },
3056 { 0x1f, 0x0000 }
3057 };
3058
françois romieu4da19632011-01-03 15:07:55 +00003059 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003060}
3061
françois romieue6de30d2011-01-03 15:08:37 +00003062static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3063{
3064 static const struct phy_reg phy_reg_init[] = {
3065 { 0x1f, 0x0001 },
3066 { 0x17, 0x0cc0 },
3067
3068 { 0x1f, 0x0007 },
3069 { 0x1e, 0x002d },
3070 { 0x18, 0x0040 },
3071 { 0x1f, 0x0000 }
3072 };
3073
3074 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3075 rtl_patchphy(tp, 0x0d, 1 << 5);
3076}
3077
Hayes Wang70090422011-07-06 15:58:06 +08003078static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003079{
3080 static const struct phy_reg phy_reg_init[] = {
3081 /* Enable Delay cap */
3082 { 0x1f, 0x0005 },
3083 { 0x05, 0x8b80 },
3084 { 0x06, 0xc896 },
3085 { 0x1f, 0x0000 },
3086
3087 /* Channel estimation fine tune */
3088 { 0x1f, 0x0001 },
3089 { 0x0b, 0x6c20 },
3090 { 0x07, 0x2872 },
3091 { 0x1c, 0xefff },
3092 { 0x1f, 0x0003 },
3093 { 0x14, 0x6420 },
3094 { 0x1f, 0x0000 },
3095
3096 /* Update PFM & 10M TX idle timer */
3097 { 0x1f, 0x0007 },
3098 { 0x1e, 0x002f },
3099 { 0x15, 0x1919 },
3100 { 0x1f, 0x0000 },
3101
3102 { 0x1f, 0x0007 },
3103 { 0x1e, 0x00ac },
3104 { 0x18, 0x0006 },
3105 { 0x1f, 0x0000 }
3106 };
3107
Francois Romieu15ecd032011-04-27 13:52:22 -07003108 rtl_apply_firmware(tp);
3109
hayeswang01dc7fe2011-03-21 01:50:28 +00003110 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3111
3112 /* DCO enable for 10M IDLE Power */
3113 rtl_writephy(tp, 0x1f, 0x0007);
3114 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003115 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003116 rtl_writephy(tp, 0x1f, 0x0000);
3117
3118 /* For impedance matching */
3119 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003120 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003121 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003122
3123 /* PHY auto speed down */
3124 rtl_writephy(tp, 0x1f, 0x0007);
3125 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003126 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003127 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003128 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003129
3130 rtl_writephy(tp, 0x1f, 0x0005);
3131 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003132 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003133 rtl_writephy(tp, 0x1f, 0x0000);
3134
3135 rtl_writephy(tp, 0x1f, 0x0005);
3136 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003137 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003138 rtl_writephy(tp, 0x1f, 0x0007);
3139 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003140 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003141 rtl_writephy(tp, 0x1f, 0x0006);
3142 rtl_writephy(tp, 0x00, 0x5a00);
3143 rtl_writephy(tp, 0x1f, 0x0000);
3144 rtl_writephy(tp, 0x0d, 0x0007);
3145 rtl_writephy(tp, 0x0e, 0x003c);
3146 rtl_writephy(tp, 0x0d, 0x4007);
3147 rtl_writephy(tp, 0x0e, 0x0000);
3148 rtl_writephy(tp, 0x0d, 0x0000);
3149}
3150
françois romieu9ecb9aa2012-12-07 11:20:21 +00003151static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3152{
3153 const u16 w[] = {
3154 addr[0] | (addr[1] << 8),
3155 addr[2] | (addr[3] << 8),
3156 addr[4] | (addr[5] << 8)
3157 };
3158 const struct exgmac_reg e[] = {
3159 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3160 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3161 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3162 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3163 };
3164
3165 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3166}
3167
Hayes Wang70090422011-07-06 15:58:06 +08003168static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3169{
3170 static const struct phy_reg phy_reg_init[] = {
3171 /* Enable Delay cap */
3172 { 0x1f, 0x0004 },
3173 { 0x1f, 0x0007 },
3174 { 0x1e, 0x00ac },
3175 { 0x18, 0x0006 },
3176 { 0x1f, 0x0002 },
3177 { 0x1f, 0x0000 },
3178 { 0x1f, 0x0000 },
3179
3180 /* Channel estimation fine tune */
3181 { 0x1f, 0x0003 },
3182 { 0x09, 0xa20f },
3183 { 0x1f, 0x0000 },
3184 { 0x1f, 0x0000 },
3185
3186 /* Green Setting */
3187 { 0x1f, 0x0005 },
3188 { 0x05, 0x8b5b },
3189 { 0x06, 0x9222 },
3190 { 0x05, 0x8b6d },
3191 { 0x06, 0x8000 },
3192 { 0x05, 0x8b76 },
3193 { 0x06, 0x8000 },
3194 { 0x1f, 0x0000 }
3195 };
3196
3197 rtl_apply_firmware(tp);
3198
3199 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3200
3201 /* For 4-corner performance improve */
3202 rtl_writephy(tp, 0x1f, 0x0005);
3203 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003204 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003205 rtl_writephy(tp, 0x1f, 0x0000);
3206
3207 /* PHY auto speed down */
3208 rtl_writephy(tp, 0x1f, 0x0004);
3209 rtl_writephy(tp, 0x1f, 0x0007);
3210 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003211 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003212 rtl_writephy(tp, 0x1f, 0x0002);
3213 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003214 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003215
3216 /* improve 10M EEE waveform */
3217 rtl_writephy(tp, 0x1f, 0x0005);
3218 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003219 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003220 rtl_writephy(tp, 0x1f, 0x0000);
3221
3222 /* Improve 2-pair detection performance */
3223 rtl_writephy(tp, 0x1f, 0x0005);
3224 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003225 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003226 rtl_writephy(tp, 0x1f, 0x0000);
3227
3228 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003229 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003230 rtl_writephy(tp, 0x1f, 0x0005);
3231 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003232 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003233 rtl_writephy(tp, 0x1f, 0x0004);
3234 rtl_writephy(tp, 0x1f, 0x0007);
3235 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003236 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003237 rtl_writephy(tp, 0x1f, 0x0002);
3238 rtl_writephy(tp, 0x1f, 0x0000);
3239 rtl_writephy(tp, 0x0d, 0x0007);
3240 rtl_writephy(tp, 0x0e, 0x003c);
3241 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003242 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003243 rtl_writephy(tp, 0x0d, 0x0000);
3244
3245 /* Green feature */
3246 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003247 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3248 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003249 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003250 rtl_writephy(tp, 0x1f, 0x0005);
3251 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3252 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003253
françois romieu9ecb9aa2012-12-07 11:20:21 +00003254 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3255 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003256}
3257
Hayes Wang5f886e02012-03-30 14:33:03 +08003258static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3259{
3260 /* For 4-corner performance improve */
3261 rtl_writephy(tp, 0x1f, 0x0005);
3262 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003263 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003264 rtl_writephy(tp, 0x1f, 0x0000);
3265
3266 /* PHY auto speed down */
3267 rtl_writephy(tp, 0x1f, 0x0007);
3268 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003269 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003270 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003271 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003272
3273 /* Improve 10M EEE waveform */
3274 rtl_writephy(tp, 0x1f, 0x0005);
3275 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003276 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003277 rtl_writephy(tp, 0x1f, 0x0000);
3278}
3279
Hayes Wangc2218922011-09-06 16:55:18 +08003280static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3281{
3282 static const struct phy_reg phy_reg_init[] = {
3283 /* Channel estimation fine tune */
3284 { 0x1f, 0x0003 },
3285 { 0x09, 0xa20f },
3286 { 0x1f, 0x0000 },
3287
3288 /* Modify green table for giga & fnet */
3289 { 0x1f, 0x0005 },
3290 { 0x05, 0x8b55 },
3291 { 0x06, 0x0000 },
3292 { 0x05, 0x8b5e },
3293 { 0x06, 0x0000 },
3294 { 0x05, 0x8b67 },
3295 { 0x06, 0x0000 },
3296 { 0x05, 0x8b70 },
3297 { 0x06, 0x0000 },
3298 { 0x1f, 0x0000 },
3299 { 0x1f, 0x0007 },
3300 { 0x1e, 0x0078 },
3301 { 0x17, 0x0000 },
3302 { 0x19, 0x00fb },
3303 { 0x1f, 0x0000 },
3304
3305 /* Modify green table for 10M */
3306 { 0x1f, 0x0005 },
3307 { 0x05, 0x8b79 },
3308 { 0x06, 0xaa00 },
3309 { 0x1f, 0x0000 },
3310
3311 /* Disable hiimpedance detection (RTCT) */
3312 { 0x1f, 0x0003 },
3313 { 0x01, 0x328a },
3314 { 0x1f, 0x0000 }
3315 };
3316
3317 rtl_apply_firmware(tp);
3318
3319 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3320
Hayes Wang5f886e02012-03-30 14:33:03 +08003321 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003322
3323 /* Improve 2-pair detection performance */
3324 rtl_writephy(tp, 0x1f, 0x0005);
3325 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003326 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003327 rtl_writephy(tp, 0x1f, 0x0000);
3328}
3329
3330static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3331{
3332 rtl_apply_firmware(tp);
3333
Hayes Wang5f886e02012-03-30 14:33:03 +08003334 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003335}
3336
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003337static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3338{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003339 static const struct phy_reg phy_reg_init[] = {
3340 /* Channel estimation fine tune */
3341 { 0x1f, 0x0003 },
3342 { 0x09, 0xa20f },
3343 { 0x1f, 0x0000 },
3344
3345 /* Modify green table for giga & fnet */
3346 { 0x1f, 0x0005 },
3347 { 0x05, 0x8b55 },
3348 { 0x06, 0x0000 },
3349 { 0x05, 0x8b5e },
3350 { 0x06, 0x0000 },
3351 { 0x05, 0x8b67 },
3352 { 0x06, 0x0000 },
3353 { 0x05, 0x8b70 },
3354 { 0x06, 0x0000 },
3355 { 0x1f, 0x0000 },
3356 { 0x1f, 0x0007 },
3357 { 0x1e, 0x0078 },
3358 { 0x17, 0x0000 },
3359 { 0x19, 0x00aa },
3360 { 0x1f, 0x0000 },
3361
3362 /* Modify green table for 10M */
3363 { 0x1f, 0x0005 },
3364 { 0x05, 0x8b79 },
3365 { 0x06, 0xaa00 },
3366 { 0x1f, 0x0000 },
3367
3368 /* Disable hiimpedance detection (RTCT) */
3369 { 0x1f, 0x0003 },
3370 { 0x01, 0x328a },
3371 { 0x1f, 0x0000 }
3372 };
3373
3374
3375 rtl_apply_firmware(tp);
3376
3377 rtl8168f_hw_phy_config(tp);
3378
3379 /* Improve 2-pair detection performance */
3380 rtl_writephy(tp, 0x1f, 0x0005);
3381 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003382 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003383 rtl_writephy(tp, 0x1f, 0x0000);
3384
3385 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3386
3387 /* Modify green table for giga */
3388 rtl_writephy(tp, 0x1f, 0x0005);
3389 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003390 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003391 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003393 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003394 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003395 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003396 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003397 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003398 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003399 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003400 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003401 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003402 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003403 rtl_writephy(tp, 0x1f, 0x0000);
3404
3405 /* uc same-seed solution */
3406 rtl_writephy(tp, 0x1f, 0x0005);
3407 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003408 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003409 rtl_writephy(tp, 0x1f, 0x0000);
3410
3411 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003412 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003413 rtl_writephy(tp, 0x1f, 0x0005);
3414 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003415 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003416 rtl_writephy(tp, 0x1f, 0x0004);
3417 rtl_writephy(tp, 0x1f, 0x0007);
3418 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003419 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003420 rtl_writephy(tp, 0x1f, 0x0000);
3421 rtl_writephy(tp, 0x0d, 0x0007);
3422 rtl_writephy(tp, 0x0e, 0x003c);
3423 rtl_writephy(tp, 0x0d, 0x4007);
3424 rtl_writephy(tp, 0x0e, 0x0000);
3425 rtl_writephy(tp, 0x0d, 0x0000);
3426
3427 /* Green feature */
3428 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003429 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3430 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003431 rtl_writephy(tp, 0x1f, 0x0000);
3432}
3433
Hayes Wangc5583862012-07-02 17:23:22 +08003434static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3435{
Hayes Wangc5583862012-07-02 17:23:22 +08003436 rtl_apply_firmware(tp);
3437
hayeswang41f44d12013-04-01 22:23:36 +00003438 rtl_writephy(tp, 0x1f, 0x0a46);
3439 if (rtl_readphy(tp, 0x10) & 0x0100) {
3440 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003441 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003442 } else {
3443 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003444 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003445 }
Hayes Wangc5583862012-07-02 17:23:22 +08003446
hayeswang41f44d12013-04-01 22:23:36 +00003447 rtl_writephy(tp, 0x1f, 0x0a46);
3448 if (rtl_readphy(tp, 0x13) & 0x0100) {
3449 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003450 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003451 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003452 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003453 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003454 }
Hayes Wangc5583862012-07-02 17:23:22 +08003455
hayeswang41f44d12013-04-01 22:23:36 +00003456 /* Enable PHY auto speed down */
3457 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003459
hayeswangfe7524c2013-04-01 22:23:37 +00003460 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003462 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003464 rtl_writephy(tp, 0x1f, 0x0a43);
3465 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003466 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3467 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003468
hayeswang41f44d12013-04-01 22:23:36 +00003469 /* EEE auto-fallback function */
3470 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003471 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003472
hayeswang41f44d12013-04-01 22:23:36 +00003473 /* Enable UC LPF tune function */
3474 rtl_writephy(tp, 0x1f, 0x0a43);
3475 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003476 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003477
3478 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003479 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003480
hayeswangfe7524c2013-04-01 22:23:37 +00003481 /* Improve SWR Efficiency */
3482 rtl_writephy(tp, 0x1f, 0x0bcd);
3483 rtl_writephy(tp, 0x14, 0x5065);
3484 rtl_writephy(tp, 0x14, 0xd065);
3485 rtl_writephy(tp, 0x1f, 0x0bc8);
3486 rtl_writephy(tp, 0x11, 0x5655);
3487 rtl_writephy(tp, 0x1f, 0x0bcd);
3488 rtl_writephy(tp, 0x14, 0x1065);
3489 rtl_writephy(tp, 0x14, 0x9065);
3490 rtl_writephy(tp, 0x14, 0x1065);
3491
David Chang1bac1072013-11-27 15:48:36 +08003492 /* Check ALDPS bit, disable it if enabled */
3493 rtl_writephy(tp, 0x1f, 0x0a43);
3494 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003495 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003496
hayeswang41f44d12013-04-01 22:23:36 +00003497 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003498}
3499
hayeswang57538c42013-04-01 22:23:40 +00003500static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3501{
3502 rtl_apply_firmware(tp);
3503}
3504
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003505static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3506{
3507 u16 dout_tapbin;
3508 u32 data;
3509
3510 rtl_apply_firmware(tp);
3511
3512 /* CHN EST parameters adjust - giga master */
3513 rtl_writephy(tp, 0x1f, 0x0a43);
3514 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003515 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003516 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003517 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003518 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003519 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003520 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003521 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003522 rtl_writephy(tp, 0x1f, 0x0000);
3523
3524 /* CHN EST parameters adjust - giga slave */
3525 rtl_writephy(tp, 0x1f, 0x0a43);
3526 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003528 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003529 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003530 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003531 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003532 rtl_writephy(tp, 0x1f, 0x0000);
3533
3534 /* CHN EST parameters adjust - fnet */
3535 rtl_writephy(tp, 0x1f, 0x0a43);
3536 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003537 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003538 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003540 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003541 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003542 rtl_writephy(tp, 0x1f, 0x0000);
3543
3544 /* enable R-tune & PGA-retune function */
3545 dout_tapbin = 0;
3546 rtl_writephy(tp, 0x1f, 0x0a46);
3547 data = rtl_readphy(tp, 0x13);
3548 data &= 3;
3549 data <<= 2;
3550 dout_tapbin |= data;
3551 data = rtl_readphy(tp, 0x12);
3552 data &= 0xc000;
3553 data >>= 14;
3554 dout_tapbin |= data;
3555 dout_tapbin = ~(dout_tapbin^0x08);
3556 dout_tapbin <<= 12;
3557 dout_tapbin &= 0xf000;
3558 rtl_writephy(tp, 0x1f, 0x0a43);
3559 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003560 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003561 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003562 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003563 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003564 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003565 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003566 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003567
3568 rtl_writephy(tp, 0x1f, 0x0a43);
3569 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003570 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003571 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003572 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003573 rtl_writephy(tp, 0x1f, 0x0000);
3574
3575 /* enable GPHY 10M */
3576 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003577 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003578 rtl_writephy(tp, 0x1f, 0x0000);
3579
3580 /* SAR ADC performance */
3581 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x1f, 0x0000);
3584
3585 rtl_writephy(tp, 0x1f, 0x0a43);
3586 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003589 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003590 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003591 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003592 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003594 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003596 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003599 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003600 rtl_writephy(tp, 0x1f, 0x0000);
3601
3602 /* disable phy pfm mode */
3603 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003604 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003605 rtl_writephy(tp, 0x1f, 0x0000);
3606
3607 /* Check ALDPS bit, disable it if enabled */
3608 rtl_writephy(tp, 0x1f, 0x0a43);
3609 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003610 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003611
3612 rtl_writephy(tp, 0x1f, 0x0000);
3613}
3614
3615static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3616{
3617 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3618 u16 rlen;
3619 u32 data;
3620
3621 rtl_apply_firmware(tp);
3622
3623 /* CHIN EST parameter update */
3624 rtl_writephy(tp, 0x1f, 0x0a43);
3625 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003626 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003627 rtl_writephy(tp, 0x1f, 0x0000);
3628
3629 /* enable R-tune & PGA-retune function */
3630 rtl_writephy(tp, 0x1f, 0x0a43);
3631 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003632 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003633 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003634 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003635 rtl_writephy(tp, 0x1f, 0x0000);
3636
3637 /* enable GPHY 10M */
3638 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003639 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003640 rtl_writephy(tp, 0x1f, 0x0000);
3641
3642 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3643 data = r8168_mac_ocp_read(tp, 0xdd02);
3644 ioffset_p3 = ((data & 0x80)>>7);
3645 ioffset_p3 <<= 3;
3646
3647 data = r8168_mac_ocp_read(tp, 0xdd00);
3648 ioffset_p3 |= ((data & (0xe000))>>13);
3649 ioffset_p2 = ((data & (0x1e00))>>9);
3650 ioffset_p1 = ((data & (0x01e0))>>5);
3651 ioffset_p0 = ((data & 0x0010)>>4);
3652 ioffset_p0 <<= 3;
3653 ioffset_p0 |= (data & (0x07));
3654 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3655
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003656 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003657 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x1f, 0x0bcf);
3659 rtl_writephy(tp, 0x16, data);
3660 rtl_writephy(tp, 0x1f, 0x0000);
3661 }
3662
3663 /* Modify rlen (TX LPF corner frequency) level */
3664 rtl_writephy(tp, 0x1f, 0x0bcd);
3665 data = rtl_readphy(tp, 0x16);
3666 data &= 0x000f;
3667 rlen = 0;
3668 if (data > 3)
3669 rlen = data - 3;
3670 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3671 rtl_writephy(tp, 0x17, data);
3672 rtl_writephy(tp, 0x1f, 0x0bcd);
3673 rtl_writephy(tp, 0x1f, 0x0000);
3674
3675 /* disable phy pfm mode */
3676 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003677 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003678 rtl_writephy(tp, 0x1f, 0x0000);
3679
3680 /* Check ALDPS bit, disable it if enabled */
3681 rtl_writephy(tp, 0x1f, 0x0a43);
3682 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003683 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003684
3685 rtl_writephy(tp, 0x1f, 0x0000);
3686}
3687
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003688static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3689{
3690 /* Enable PHY auto speed down */
3691 rtl_writephy(tp, 0x1f, 0x0a44);
3692 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3693 rtl_writephy(tp, 0x1f, 0x0000);
3694
3695 /* patch 10M & ALDPS */
3696 rtl_writephy(tp, 0x1f, 0x0bcc);
3697 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3698 rtl_writephy(tp, 0x1f, 0x0a44);
3699 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3700 rtl_writephy(tp, 0x1f, 0x0a43);
3701 rtl_writephy(tp, 0x13, 0x8084);
3702 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3703 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3704 rtl_writephy(tp, 0x1f, 0x0000);
3705
3706 /* Enable EEE auto-fallback function */
3707 rtl_writephy(tp, 0x1f, 0x0a4b);
3708 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3709 rtl_writephy(tp, 0x1f, 0x0000);
3710
3711 /* Enable UC LPF tune function */
3712 rtl_writephy(tp, 0x1f, 0x0a43);
3713 rtl_writephy(tp, 0x13, 0x8012);
3714 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3715 rtl_writephy(tp, 0x1f, 0x0000);
3716
3717 /* set rg_sel_sdm_rate */
3718 rtl_writephy(tp, 0x1f, 0x0c42);
3719 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3720 rtl_writephy(tp, 0x1f, 0x0000);
3721
3722 /* Check ALDPS bit, disable it if enabled */
3723 rtl_writephy(tp, 0x1f, 0x0a43);
3724 if (rtl_readphy(tp, 0x10) & 0x0004)
3725 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3726
3727 rtl_writephy(tp, 0x1f, 0x0000);
3728}
3729
3730static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3731{
3732 /* patch 10M & ALDPS */
3733 rtl_writephy(tp, 0x1f, 0x0bcc);
3734 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3735 rtl_writephy(tp, 0x1f, 0x0a44);
3736 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3737 rtl_writephy(tp, 0x1f, 0x0a43);
3738 rtl_writephy(tp, 0x13, 0x8084);
3739 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3740 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3741 rtl_writephy(tp, 0x1f, 0x0000);
3742
3743 /* Enable UC LPF tune function */
3744 rtl_writephy(tp, 0x1f, 0x0a43);
3745 rtl_writephy(tp, 0x13, 0x8012);
3746 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3747 rtl_writephy(tp, 0x1f, 0x0000);
3748
3749 /* Set rg_sel_sdm_rate */
3750 rtl_writephy(tp, 0x1f, 0x0c42);
3751 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3752 rtl_writephy(tp, 0x1f, 0x0000);
3753
3754 /* Channel estimation parameters */
3755 rtl_writephy(tp, 0x1f, 0x0a43);
3756 rtl_writephy(tp, 0x13, 0x80f3);
3757 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3758 rtl_writephy(tp, 0x13, 0x80f0);
3759 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3760 rtl_writephy(tp, 0x13, 0x80ef);
3761 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3762 rtl_writephy(tp, 0x13, 0x80f6);
3763 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3764 rtl_writephy(tp, 0x13, 0x80ec);
3765 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3766 rtl_writephy(tp, 0x13, 0x80ed);
3767 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3768 rtl_writephy(tp, 0x13, 0x80f2);
3769 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3770 rtl_writephy(tp, 0x13, 0x80f4);
3771 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3772 rtl_writephy(tp, 0x1f, 0x0a43);
3773 rtl_writephy(tp, 0x13, 0x8110);
3774 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3775 rtl_writephy(tp, 0x13, 0x810f);
3776 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3777 rtl_writephy(tp, 0x13, 0x8111);
3778 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3779 rtl_writephy(tp, 0x13, 0x8113);
3780 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3781 rtl_writephy(tp, 0x13, 0x8115);
3782 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3783 rtl_writephy(tp, 0x13, 0x810e);
3784 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3785 rtl_writephy(tp, 0x13, 0x810c);
3786 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3787 rtl_writephy(tp, 0x13, 0x810b);
3788 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3789 rtl_writephy(tp, 0x1f, 0x0a43);
3790 rtl_writephy(tp, 0x13, 0x80d1);
3791 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3792 rtl_writephy(tp, 0x13, 0x80cd);
3793 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3794 rtl_writephy(tp, 0x13, 0x80d3);
3795 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3796 rtl_writephy(tp, 0x13, 0x80d5);
3797 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3798 rtl_writephy(tp, 0x13, 0x80d7);
3799 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3800
3801 /* Force PWM-mode */
3802 rtl_writephy(tp, 0x1f, 0x0bcd);
3803 rtl_writephy(tp, 0x14, 0x5065);
3804 rtl_writephy(tp, 0x14, 0xd065);
3805 rtl_writephy(tp, 0x1f, 0x0bc8);
3806 rtl_writephy(tp, 0x12, 0x00ed);
3807 rtl_writephy(tp, 0x1f, 0x0bcd);
3808 rtl_writephy(tp, 0x14, 0x1065);
3809 rtl_writephy(tp, 0x14, 0x9065);
3810 rtl_writephy(tp, 0x14, 0x1065);
3811 rtl_writephy(tp, 0x1f, 0x0000);
3812
3813 /* Check ALDPS bit, disable it if enabled */
3814 rtl_writephy(tp, 0x1f, 0x0a43);
3815 if (rtl_readphy(tp, 0x10) & 0x0004)
3816 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3817
3818 rtl_writephy(tp, 0x1f, 0x0000);
3819}
3820
françois romieu4da19632011-01-03 15:07:55 +00003821static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003822{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003823 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003824 { 0x1f, 0x0003 },
3825 { 0x08, 0x441d },
3826 { 0x01, 0x9100 },
3827 { 0x1f, 0x0000 }
3828 };
3829
françois romieu4da19632011-01-03 15:07:55 +00003830 rtl_writephy(tp, 0x1f, 0x0000);
3831 rtl_patchphy(tp, 0x11, 1 << 12);
3832 rtl_patchphy(tp, 0x19, 1 << 13);
3833 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003834
françois romieu4da19632011-01-03 15:07:55 +00003835 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003836}
3837
Hayes Wang5a5e4442011-02-22 17:26:21 +08003838static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3839{
3840 static const struct phy_reg phy_reg_init[] = {
3841 { 0x1f, 0x0005 },
3842 { 0x1a, 0x0000 },
3843 { 0x1f, 0x0000 },
3844
3845 { 0x1f, 0x0004 },
3846 { 0x1c, 0x0000 },
3847 { 0x1f, 0x0000 },
3848
3849 { 0x1f, 0x0001 },
3850 { 0x15, 0x7701 },
3851 { 0x1f, 0x0000 }
3852 };
3853
3854 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003855 rtl_writephy(tp, 0x1f, 0x0000);
3856 rtl_writephy(tp, 0x18, 0x0310);
3857 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003858
François Romieu953a12c2011-04-24 17:38:48 +02003859 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003860
3861 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3862}
3863
Hayes Wang7e18dca2012-03-30 14:33:02 +08003864static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3865{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003866 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003867 rtl_writephy(tp, 0x1f, 0x0000);
3868 rtl_writephy(tp, 0x18, 0x0310);
3869 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003870
3871 rtl_apply_firmware(tp);
3872
3873 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003874 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003875 rtl_writephy(tp, 0x1f, 0x0004);
3876 rtl_writephy(tp, 0x10, 0x401f);
3877 rtl_writephy(tp, 0x19, 0x7030);
3878 rtl_writephy(tp, 0x1f, 0x0000);
3879}
3880
Hayes Wang5598bfe2012-07-02 17:23:21 +08003881static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3882{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003883 static const struct phy_reg phy_reg_init[] = {
3884 { 0x1f, 0x0004 },
3885 { 0x10, 0xc07f },
3886 { 0x19, 0x7030 },
3887 { 0x1f, 0x0000 }
3888 };
3889
3890 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003891 rtl_writephy(tp, 0x1f, 0x0000);
3892 rtl_writephy(tp, 0x18, 0x0310);
3893 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003894
3895 rtl_apply_firmware(tp);
3896
Francois Romieufdf6fc02012-07-06 22:40:38 +02003897 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003898 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3899
Francois Romieufdf6fc02012-07-06 22:40:38 +02003900 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003901}
3902
Francois Romieu5615d9f2007-08-17 17:50:46 +02003903static void rtl_hw_phy_config(struct net_device *dev)
3904{
3905 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003906
3907 rtl8169_print_mac_version(tp);
3908
3909 switch (tp->mac_version) {
3910 case RTL_GIGA_MAC_VER_01:
3911 break;
3912 case RTL_GIGA_MAC_VER_02:
3913 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003914 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003915 break;
3916 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003917 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003918 break;
françois romieu2e9558562009-08-10 19:44:19 +00003919 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003920 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003921 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003922 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003923 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003924 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003925 case RTL_GIGA_MAC_VER_07:
3926 case RTL_GIGA_MAC_VER_08:
3927 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003928 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003929 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003930 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003931 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003932 break;
3933 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003934 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003935 break;
3936 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003937 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003938 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003939 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003940 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003941 break;
3942 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003943 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003944 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003945 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003946 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003947 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003948 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003949 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003950 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003951 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003952 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003953 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003954 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003955 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003956 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003957 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003958 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003959 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003960 break;
3961 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003962 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003963 break;
3964 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003965 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003966 break;
françois romieue6de30d2011-01-03 15:08:37 +00003967 case RTL_GIGA_MAC_VER_28:
3968 rtl8168d_4_hw_phy_config(tp);
3969 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003970 case RTL_GIGA_MAC_VER_29:
3971 case RTL_GIGA_MAC_VER_30:
3972 rtl8105e_hw_phy_config(tp);
3973 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003974 case RTL_GIGA_MAC_VER_31:
3975 /* None. */
3976 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003977 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003978 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003979 rtl8168e_1_hw_phy_config(tp);
3980 break;
3981 case RTL_GIGA_MAC_VER_34:
3982 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003983 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003984 case RTL_GIGA_MAC_VER_35:
3985 rtl8168f_1_hw_phy_config(tp);
3986 break;
3987 case RTL_GIGA_MAC_VER_36:
3988 rtl8168f_2_hw_phy_config(tp);
3989 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003990
Hayes Wang7e18dca2012-03-30 14:33:02 +08003991 case RTL_GIGA_MAC_VER_37:
3992 rtl8402_hw_phy_config(tp);
3993 break;
3994
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003995 case RTL_GIGA_MAC_VER_38:
3996 rtl8411_hw_phy_config(tp);
3997 break;
3998
Hayes Wang5598bfe2012-07-02 17:23:21 +08003999 case RTL_GIGA_MAC_VER_39:
4000 rtl8106e_hw_phy_config(tp);
4001 break;
4002
Hayes Wangc5583862012-07-02 17:23:22 +08004003 case RTL_GIGA_MAC_VER_40:
4004 rtl8168g_1_hw_phy_config(tp);
4005 break;
hayeswang57538c42013-04-01 22:23:40 +00004006 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004007 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004008 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004009 rtl8168g_2_hw_phy_config(tp);
4010 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004011 case RTL_GIGA_MAC_VER_45:
4012 case RTL_GIGA_MAC_VER_47:
4013 rtl8168h_1_hw_phy_config(tp);
4014 break;
4015 case RTL_GIGA_MAC_VER_46:
4016 case RTL_GIGA_MAC_VER_48:
4017 rtl8168h_2_hw_phy_config(tp);
4018 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004019
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004020 case RTL_GIGA_MAC_VER_49:
4021 rtl8168ep_1_hw_phy_config(tp);
4022 break;
4023 case RTL_GIGA_MAC_VER_50:
4024 case RTL_GIGA_MAC_VER_51:
4025 rtl8168ep_2_hw_phy_config(tp);
4026 break;
4027
Hayes Wangc5583862012-07-02 17:23:22 +08004028 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004029 default:
4030 break;
4031 }
4032}
4033
Francois Romieuda78dbf2012-01-26 14:18:23 +01004034static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4035{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004036 if (!test_and_set_bit(flag, tp->wk.flags))
4037 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004038}
4039
David S. Miller8decf862011-09-22 03:23:13 -04004040static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4041{
David S. Miller8decf862011-09-22 03:23:13 -04004042 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004043 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004044}
4045
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004046static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004047{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004048 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004049
Marcus Sundberg773328942008-07-10 21:28:08 +02004050 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004051 netif_dbg(tp, drv, dev,
4052 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004053 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004054 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004055
Francois Romieu6dccd162007-02-13 23:38:05 +01004056 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4057
4058 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4059 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004060
Francois Romieubcf0bf92006-07-26 23:14:13 +02004061 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004062 netif_dbg(tp, drv, dev,
4063 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004064 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004065 netif_dbg(tp, drv, dev,
4066 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004067 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004068 }
4069
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004070 /* We may have called phy_speed_down before */
4071 phy_speed_up(dev->phydev);
4072
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004073 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004074}
4075
Francois Romieu773d2022007-01-31 23:47:43 +01004076static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4077{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004078 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004080 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2bf2010-04-26 11:42:58 +00004081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004082 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4083 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004084
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004085 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4086 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004087
françois romieu9ecb9aa2012-12-07 11:20:21 +00004088 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4089 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004090
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004091 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004092
Francois Romieuda78dbf2012-01-26 14:18:23 +01004093 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004094}
4095
4096static int rtl_set_mac_address(struct net_device *dev, void *p)
4097{
4098 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004099 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004100 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004101
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004102 ret = eth_mac_addr(dev, p);
4103 if (ret)
4104 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004105
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004106 pm_runtime_get_noresume(d);
4107
4108 if (pm_runtime_active(d))
4109 rtl_rar_set(tp, dev->dev_addr);
4110
4111 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004112
4113 return 0;
4114}
4115
Heiner Kallweite3972862018-06-29 08:07:04 +02004116static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004117{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004118 if (!netif_running(dev))
4119 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004120
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004121 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004122}
4123
Bill Pembertonbaf63292012-12-03 09:23:28 -05004124static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004125{
4126 struct mdio_ops *ops = &tp->mdio_ops;
4127
4128 switch (tp->mac_version) {
4129 case RTL_GIGA_MAC_VER_27:
4130 ops->write = r8168dp_1_mdio_write;
4131 ops->read = r8168dp_1_mdio_read;
4132 break;
françois romieue6de30d2011-01-03 15:08:37 +00004133 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004134 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004135 ops->write = r8168dp_2_mdio_write;
4136 ops->read = r8168dp_2_mdio_read;
4137 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004138 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004139 ops->write = r8168g_mdio_write;
4140 ops->read = r8168g_mdio_read;
4141 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004142 default:
4143 ops->write = r8169_mdio_write;
4144 ops->read = r8169_mdio_read;
4145 break;
4146 }
4147}
4148
David S. Miller1805b2f2011-10-24 18:18:09 -04004149static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4150{
David S. Miller1805b2f2011-10-24 18:18:09 -04004151 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004152 case RTL_GIGA_MAC_VER_25:
4153 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004154 case RTL_GIGA_MAC_VER_29:
4155 case RTL_GIGA_MAC_VER_30:
4156 case RTL_GIGA_MAC_VER_32:
4157 case RTL_GIGA_MAC_VER_33:
4158 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004159 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004160 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004161 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4162 break;
4163 default:
4164 break;
4165 }
4166}
4167
4168static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4169{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004170 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004171 return false;
4172
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004173 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004174 rtl_wol_suspend_quirk(tp);
4175
4176 return true;
4177}
4178
françois romieu065c27c2011-01-03 15:08:12 +00004179static void r8168_pll_power_down(struct rtl8169_private *tp)
4180{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004181 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004182 return;
4183
hayeswang01dc7fe2011-03-21 01:50:28 +00004184 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4185 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004186 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004187
David S. Miller1805b2f2011-10-24 18:18:09 -04004188 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004189 return;
françois romieu065c27c2011-01-03 15:08:12 +00004190
françois romieu065c27c2011-01-03 15:08:12 +00004191 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004192 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004193 case RTL_GIGA_MAC_VER_37:
4194 case RTL_GIGA_MAC_VER_39:
4195 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004196 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004197 case RTL_GIGA_MAC_VER_45:
4198 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004199 case RTL_GIGA_MAC_VER_47:
4200 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004201 case RTL_GIGA_MAC_VER_50:
4202 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004203 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004204 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004205 case RTL_GIGA_MAC_VER_40:
4206 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004207 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004208 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004209 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004210 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004211 break;
françois romieu065c27c2011-01-03 15:08:12 +00004212 }
4213}
4214
4215static void r8168_pll_power_up(struct rtl8169_private *tp)
4216{
françois romieu065c27c2011-01-03 15:08:12 +00004217 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004218 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004219 case RTL_GIGA_MAC_VER_37:
4220 case RTL_GIGA_MAC_VER_39:
4221 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004222 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004223 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004224 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004225 case RTL_GIGA_MAC_VER_45:
4226 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004227 case RTL_GIGA_MAC_VER_47:
4228 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004229 case RTL_GIGA_MAC_VER_50:
4230 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004231 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004232 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004233 case RTL_GIGA_MAC_VER_40:
4234 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004235 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004236 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004237 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004238 0x00000000, ERIAR_EXGMAC);
4239 break;
françois romieu065c27c2011-01-03 15:08:12 +00004240 }
4241
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004242 phy_resume(tp->dev->phydev);
4243 /* give MAC/PHY some time to resume */
4244 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004245}
4246
françois romieu065c27c2011-01-03 15:08:12 +00004247static void rtl_pll_power_down(struct rtl8169_private *tp)
4248{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004249 switch (tp->mac_version) {
4250 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4251 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4252 break;
4253 default:
4254 r8168_pll_power_down(tp);
4255 }
françois romieu065c27c2011-01-03 15:08:12 +00004256}
4257
4258static void rtl_pll_power_up(struct rtl8169_private *tp)
4259{
françois romieu065c27c2011-01-03 15:08:12 +00004260 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004261 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4262 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004263 break;
françois romieu065c27c2011-01-03 15:08:12 +00004264 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004265 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004266 }
4267}
4268
Hayes Wange542a222011-07-06 15:58:04 +08004269static void rtl_init_rxcfg(struct rtl8169_private *tp)
4270{
Hayes Wange542a222011-07-06 15:58:04 +08004271 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004272 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4273 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004274 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004275 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004276 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004277 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004278 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004279 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004280 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004281 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004282 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004283 break;
Hayes Wange542a222011-07-06 15:58:04 +08004284 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004285 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004286 break;
4287 }
4288}
4289
Hayes Wang92fc43b2011-07-06 15:58:03 +08004290static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4291{
Timo Teräs9fba0812013-01-15 21:01:24 +00004292 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004293}
4294
Francois Romieud58d46b2011-05-03 16:38:29 +02004295static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4296{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004297 if (tp->jumbo_ops.enable) {
4298 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4299 tp->jumbo_ops.enable(tp);
4300 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4301 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004302}
4303
4304static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4305{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004306 if (tp->jumbo_ops.disable) {
4307 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4308 tp->jumbo_ops.disable(tp);
4309 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4310 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004311}
4312
4313static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4314{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004315 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4316 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004317 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004318}
4319
4320static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4321{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004322 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4323 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004324 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004325}
4326
4327static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4328{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004329 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004330}
4331
4332static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4333{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004334 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004335}
4336
4337static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4338{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004339 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4340 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4341 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004342 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004343}
4344
4345static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4346{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004347 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4348 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4349 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004350 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004351}
4352
4353static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4354{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004355 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004356 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004357}
4358
4359static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4360{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004361 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004362 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004363}
4364
4365static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4366{
Francois Romieud58d46b2011-05-03 16:38:29 +02004367 r8168b_0_hw_jumbo_enable(tp);
4368
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004369 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004370}
4371
4372static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4373{
Francois Romieud58d46b2011-05-03 16:38:29 +02004374 r8168b_0_hw_jumbo_disable(tp);
4375
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004376 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004377}
4378
Bill Pembertonbaf63292012-12-03 09:23:28 -05004379static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004380{
4381 struct jumbo_ops *ops = &tp->jumbo_ops;
4382
4383 switch (tp->mac_version) {
4384 case RTL_GIGA_MAC_VER_11:
4385 ops->disable = r8168b_0_hw_jumbo_disable;
4386 ops->enable = r8168b_0_hw_jumbo_enable;
4387 break;
4388 case RTL_GIGA_MAC_VER_12:
4389 case RTL_GIGA_MAC_VER_17:
4390 ops->disable = r8168b_1_hw_jumbo_disable;
4391 ops->enable = r8168b_1_hw_jumbo_enable;
4392 break;
4393 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4394 case RTL_GIGA_MAC_VER_19:
4395 case RTL_GIGA_MAC_VER_20:
4396 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4397 case RTL_GIGA_MAC_VER_22:
4398 case RTL_GIGA_MAC_VER_23:
4399 case RTL_GIGA_MAC_VER_24:
4400 case RTL_GIGA_MAC_VER_25:
4401 case RTL_GIGA_MAC_VER_26:
4402 ops->disable = r8168c_hw_jumbo_disable;
4403 ops->enable = r8168c_hw_jumbo_enable;
4404 break;
4405 case RTL_GIGA_MAC_VER_27:
4406 case RTL_GIGA_MAC_VER_28:
4407 ops->disable = r8168dp_hw_jumbo_disable;
4408 ops->enable = r8168dp_hw_jumbo_enable;
4409 break;
4410 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4411 case RTL_GIGA_MAC_VER_32:
4412 case RTL_GIGA_MAC_VER_33:
4413 case RTL_GIGA_MAC_VER_34:
4414 ops->disable = r8168e_hw_jumbo_disable;
4415 ops->enable = r8168e_hw_jumbo_enable;
4416 break;
4417
4418 /*
4419 * No action needed for jumbo frames with 8169.
4420 * No jumbo for 810x at all.
4421 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004422 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004423 default:
4424 ops->disable = NULL;
4425 ops->enable = NULL;
4426 break;
4427 }
4428}
4429
Francois Romieuffc46952012-07-06 14:19:23 +02004430DECLARE_RTL_COND(rtl_chipcmd_cond)
4431{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004432 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004433}
4434
Francois Romieu6f43adc2011-04-29 15:05:51 +02004435static void rtl_hw_reset(struct rtl8169_private *tp)
4436{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004437 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004438
Francois Romieuffc46952012-07-06 14:19:23 +02004439 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004440}
4441
Francois Romieub6ffd972011-06-17 17:00:05 +02004442static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4443{
4444 struct rtl_fw *rtl_fw;
4445 const char *name;
4446 int rc = -ENOMEM;
4447
4448 name = rtl_lookup_firmware_name(tp);
4449 if (!name)
4450 goto out_no_firmware;
4451
4452 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4453 if (!rtl_fw)
4454 goto err_warn;
4455
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004456 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004457 if (rc < 0)
4458 goto err_free;
4459
Francois Romieufd112f22011-06-18 00:10:29 +02004460 rc = rtl_check_firmware(tp, rtl_fw);
4461 if (rc < 0)
4462 goto err_release_firmware;
4463
Francois Romieub6ffd972011-06-17 17:00:05 +02004464 tp->rtl_fw = rtl_fw;
4465out:
4466 return;
4467
Francois Romieufd112f22011-06-18 00:10:29 +02004468err_release_firmware:
4469 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004470err_free:
4471 kfree(rtl_fw);
4472err_warn:
4473 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4474 name, rc);
4475out_no_firmware:
4476 tp->rtl_fw = NULL;
4477 goto out;
4478}
4479
François Romieu953a12c2011-04-24 17:38:48 +02004480static void rtl_request_firmware(struct rtl8169_private *tp)
4481{
Francois Romieub6ffd972011-06-17 17:00:05 +02004482 if (IS_ERR(tp->rtl_fw))
4483 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004484}
4485
Hayes Wang92fc43b2011-07-06 15:58:03 +08004486static void rtl_rx_close(struct rtl8169_private *tp)
4487{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004488 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004489}
4490
Francois Romieuffc46952012-07-06 14:19:23 +02004491DECLARE_RTL_COND(rtl_npq_cond)
4492{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004493 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004494}
4495
4496DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4497{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004498 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004499}
4500
françois romieue6de30d2011-01-03 15:08:37 +00004501static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004502{
4503 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004504 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004505
Hayes Wang92fc43b2011-07-06 15:58:03 +08004506 rtl_rx_close(tp);
4507
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004508 switch (tp->mac_version) {
4509 case RTL_GIGA_MAC_VER_27:
4510 case RTL_GIGA_MAC_VER_28:
4511 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004512 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004513 break;
4514 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4515 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004516 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004517 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004518 break;
4519 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004520 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004521 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004522 break;
françois romieue6de30d2011-01-03 15:08:37 +00004523 }
4524
Hayes Wang92fc43b2011-07-06 15:58:03 +08004525 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526}
4527
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004528static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004529{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004530 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004531 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004532 (InterFrameGap << TxInterFrameGapShift));
4533}
4534
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004535static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004536{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004537 /* Low hurts. Let's disable the filtering. */
4538 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004539}
4540
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004541static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004542{
4543 /*
4544 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4545 * register to be written before TxDescAddrLow to work.
4546 * Switching from MMIO to I/O access fixes the issue as well.
4547 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004548 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4549 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4550 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4551 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004552}
4553
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004554static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004555{
Francois Romieu37441002011-06-17 22:58:54 +02004556 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004557 u32 mac_version;
4558 u32 clk;
4559 u32 val;
4560 } cfg2_info [] = {
4561 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4562 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4563 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4564 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004565 };
4566 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004567 unsigned int i;
4568 u32 clk;
4569
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004570 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004571 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004572 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004573 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004574 break;
4575 }
4576 }
4577}
4578
Francois Romieue6b763e2012-03-08 09:35:39 +01004579static void rtl_set_rx_mode(struct net_device *dev)
4580{
4581 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004582 u32 mc_filter[2]; /* Multicast hash filter */
4583 int rx_mode;
4584 u32 tmp = 0;
4585
4586 if (dev->flags & IFF_PROMISC) {
4587 /* Unconditionally log net taps. */
4588 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4589 rx_mode =
4590 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4591 AcceptAllPhys;
4592 mc_filter[1] = mc_filter[0] = 0xffffffff;
4593 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4594 (dev->flags & IFF_ALLMULTI)) {
4595 /* Too many to filter perfectly -- accept all multicasts. */
4596 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4597 mc_filter[1] = mc_filter[0] = 0xffffffff;
4598 } else {
4599 struct netdev_hw_addr *ha;
4600
4601 rx_mode = AcceptBroadcast | AcceptMyPhys;
4602 mc_filter[1] = mc_filter[0] = 0;
4603 netdev_for_each_mc_addr(ha, dev) {
4604 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4605 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4606 rx_mode |= AcceptMulticast;
4607 }
4608 }
4609
4610 if (dev->features & NETIF_F_RXALL)
4611 rx_mode |= (AcceptErr | AcceptRunt);
4612
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004613 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004614
4615 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4616 u32 data = mc_filter[0];
4617
4618 mc_filter[0] = swab32(mc_filter[1]);
4619 mc_filter[1] = swab32(data);
4620 }
4621
Nathan Walp04817762012-11-01 12:08:47 +00004622 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4623 mc_filter[1] = mc_filter[0] = 0xffffffff;
4624
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004625 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4626 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004627
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004628 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004629}
4630
Heiner Kallweit52f85602018-05-19 10:29:33 +02004631static void rtl_hw_start(struct rtl8169_private *tp)
4632{
4633 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4634
4635 tp->hw_start(tp);
4636
4637 rtl_set_rx_max_size(tp);
4638 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004639 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4640
4641 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4642 RTL_R8(tp, IntrMask);
4643 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004644 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004645 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004646
Heiner Kallweit52f85602018-05-19 10:29:33 +02004647 rtl_set_rx_mode(tp->dev);
4648 /* no early-rx interrupts */
4649 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4650 rtl_irq_enable_all(tp);
4651}
4652
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004653static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004654{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004655 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004656 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004657
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004658 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004659
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004660 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004661
Francois Romieucecb5fd2011-04-01 10:21:07 +02004662 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4663 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004664 netif_dbg(tp, drv, tp->dev,
4665 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004666 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004667 }
4668
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004669 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004671 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004672
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 /*
4674 * Undocumented corner. Supposedly:
4675 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4676 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004677 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004679 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004680}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004681
Francois Romieuffc46952012-07-06 14:19:23 +02004682DECLARE_RTL_COND(rtl_csiar_cond)
4683{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004684 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004685}
4686
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004687static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004688{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004689 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004691 RTL_W32(tp, CSIDR, value);
4692 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004693 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004694
Francois Romieuffc46952012-07-06 14:19:23 +02004695 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004696}
4697
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004698static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004699{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004700 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4701
4702 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4703 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004704
Francois Romieuffc46952012-07-06 14:19:23 +02004705 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004706 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004707}
4708
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004709static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004710{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004711 struct pci_dev *pdev = tp->pci_dev;
4712 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004713
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004714 /* According to Realtek the value at config space address 0x070f
4715 * controls the L0s/L1 entrance latency. We try standard ECAM access
4716 * first and if it fails fall back to CSI.
4717 */
4718 if (pdev->cfg_size > 0x070f &&
4719 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4720 return;
4721
4722 netdev_notice_once(tp->dev,
4723 "No native access to PCI extended config space, falling back to CSI\n");
4724 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4725 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004726}
4727
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004728static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004729{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004730 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004731}
4732
4733struct ephy_info {
4734 unsigned int offset;
4735 u16 mask;
4736 u16 bits;
4737};
4738
Francois Romieufdf6fc02012-07-06 22:40:38 +02004739static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4740 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004741{
4742 u16 w;
4743
4744 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004745 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4746 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004747 e++;
4748 }
4749}
4750
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004751static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004752{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004753 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004754 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004755}
4756
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004757static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004758{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004759 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004760 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004761}
4762
hayeswangb51ecea2014-07-09 14:52:51 +08004763static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4764{
hayeswangb51ecea2014-07-09 14:52:51 +08004765 u8 data;
4766
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004767 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004768
4769 if (enable)
4770 data |= Rdy_to_L23;
4771 else
4772 data &= ~Rdy_to_L23;
4773
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004774 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004775}
4776
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004777static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4778{
4779 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004780 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004781 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004782 } else {
4783 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4784 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4785 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004786
4787 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004788}
4789
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004790static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004791{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004792 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004793
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004794 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004795 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004796
françois romieufaf1e782013-02-27 13:01:57 +00004797 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004798 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004799 PCI_EXP_DEVCTL_NOSNOOP_EN);
4800 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004801}
4802
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004803static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004804{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004805 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004806
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004807 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004808
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004809 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004810}
4811
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004812static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004813{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004814 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004815
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004816 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004817
françois romieufaf1e782013-02-27 13:01:57 +00004818 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004819 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004820
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004821 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004822
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004823 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004824 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004825}
4826
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004827static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004828{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004829 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004830 { 0x01, 0, 0x0001 },
4831 { 0x02, 0x0800, 0x1000 },
4832 { 0x03, 0, 0x0042 },
4833 { 0x06, 0x0080, 0x0000 },
4834 { 0x07, 0, 0x2000 }
4835 };
4836
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004837 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004838
Francois Romieufdf6fc02012-07-06 22:40:38 +02004839 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004840
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004841 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004842}
4843
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004844static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004845{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004846 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004847
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004848 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004849
françois romieufaf1e782013-02-27 13:01:57 +00004850 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004851 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004852
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004853 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004854 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004855}
4856
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004857static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004858{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004859 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004860
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004861 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004862
4863 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004864 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004866 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004867
françois romieufaf1e782013-02-27 13:01:57 +00004868 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004869 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004870
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004871 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004872 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004873}
4874
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004875static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004876{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004877 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004878 { 0x02, 0x0800, 0x1000 },
4879 { 0x03, 0, 0x0002 },
4880 { 0x06, 0x0080, 0x0000 }
4881 };
4882
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004883 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004884
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004885 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004886
Francois Romieufdf6fc02012-07-06 22:40:38 +02004887 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004888
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004889 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004890}
4891
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004892static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004893{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004894 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004895 { 0x01, 0, 0x0001 },
4896 { 0x03, 0x0400, 0x0220 }
4897 };
4898
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004899 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004900
Francois Romieufdf6fc02012-07-06 22:40:38 +02004901 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004902
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004903 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004904}
4905
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004906static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004907{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004908 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004909}
4910
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004911static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004912{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004913 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004914
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004915 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004916}
4917
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004918static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004919{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004920 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004921
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004922 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004923
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004924 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004925
françois romieufaf1e782013-02-27 13:01:57 +00004926 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004927 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004928
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004929 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004930 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004931}
4932
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004933static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004934{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004935 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004936
françois romieufaf1e782013-02-27 13:01:57 +00004937 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004938 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004939
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004940 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004941
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004942 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004943}
4944
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004945static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004946{
4947 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004948 { 0x0b, 0x0000, 0x0048 },
4949 { 0x19, 0x0020, 0x0050 },
4950 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004951 };
françois romieue6de30d2011-01-03 15:08:37 +00004952
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004953 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004954
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004955 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004956
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004957 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004958
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004959 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00004960
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004961 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004962}
4963
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004964static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004965{
Hayes Wang70090422011-07-06 15:58:06 +08004966 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004967 { 0x00, 0x0200, 0x0100 },
4968 { 0x00, 0x0000, 0x0004 },
4969 { 0x06, 0x0002, 0x0001 },
4970 { 0x06, 0x0000, 0x0030 },
4971 { 0x07, 0x0000, 0x2000 },
4972 { 0x00, 0x0000, 0x0020 },
4973 { 0x03, 0x5800, 0x2000 },
4974 { 0x03, 0x0000, 0x0001 },
4975 { 0x01, 0x0800, 0x1000 },
4976 { 0x07, 0x0000, 0x4000 },
4977 { 0x1e, 0x0000, 0x2000 },
4978 { 0x19, 0xffff, 0xfe6c },
4979 { 0x0a, 0x0000, 0x0040 }
4980 };
4981
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004982 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004983
Francois Romieufdf6fc02012-07-06 22:40:38 +02004984 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00004985
françois romieufaf1e782013-02-27 13:01:57 +00004986 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004987 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004988
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004989 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004990
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004991 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004992
4993 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004994 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4995 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004996
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004997 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004998}
4999
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005000static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005001{
5002 static const struct ephy_info e_info_8168e_2[] = {
5003 { 0x09, 0x0000, 0x0080 },
5004 { 0x19, 0x0000, 0x0224 }
5005 };
5006
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005007 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005008
Francois Romieufdf6fc02012-07-06 22:40:38 +02005009 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005010
françois romieufaf1e782013-02-27 13:01:57 +00005011 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005012 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005013
Francois Romieufdf6fc02012-07-06 22:40:38 +02005014 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5015 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5016 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5017 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5018 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5019 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005020 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5021 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005022
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005023 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005024
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005025 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005026
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005027 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5028 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005029
5030 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005031 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005032
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005033 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5034 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5035 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005036
5037 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005038}
5039
Hayes Wang5f886e02012-03-30 14:33:03 +08005040static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005041{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005042 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005043
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005044 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005045
Francois Romieufdf6fc02012-07-06 22:40:38 +02005046 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5047 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5048 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5049 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005050 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5051 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5052 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5053 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005054 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5055 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005056
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005057 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005058
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005059 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005060
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005061 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5062 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5063 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5064 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5065 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005066}
5067
Hayes Wang5f886e02012-03-30 14:33:03 +08005068static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5069{
Hayes Wang5f886e02012-03-30 14:33:03 +08005070 static const struct ephy_info e_info_8168f_1[] = {
5071 { 0x06, 0x00c0, 0x0020 },
5072 { 0x08, 0x0001, 0x0002 },
5073 { 0x09, 0x0000, 0x0080 },
5074 { 0x19, 0x0000, 0x0224 }
5075 };
5076
5077 rtl_hw_start_8168f(tp);
5078
Francois Romieufdf6fc02012-07-06 22:40:38 +02005079 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005080
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005081 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005082
5083 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005084 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005085}
5086
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005087static void rtl_hw_start_8411(struct rtl8169_private *tp)
5088{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005089 static const struct ephy_info e_info_8168f_1[] = {
5090 { 0x06, 0x00c0, 0x0020 },
5091 { 0x0f, 0xffff, 0x5200 },
5092 { 0x1e, 0x0000, 0x4000 },
5093 { 0x19, 0x0000, 0x0224 }
5094 };
5095
5096 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005097 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005098
Francois Romieufdf6fc02012-07-06 22:40:38 +02005099 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005100
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005101 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005102}
5103
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005104static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005105{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005106 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005107
Hayes Wangc5583862012-07-02 17:23:22 +08005108 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5109 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5110 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5111 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5112
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005113 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005114
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005115 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005116
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005117 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5118 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005119 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005120
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005121 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5122 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005123
5124 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5125 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5126
5127 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005128 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005129
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005130 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5131 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005132
5133 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005134}
5135
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005136static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5137{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005138 static const struct ephy_info e_info_8168g_1[] = {
5139 { 0x00, 0x0000, 0x0008 },
5140 { 0x0c, 0x37d0, 0x0820 },
5141 { 0x1e, 0x0000, 0x0001 },
5142 { 0x19, 0x8000, 0x0000 }
5143 };
5144
5145 rtl_hw_start_8168g(tp);
5146
5147 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005148 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005149 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005150 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005151}
5152
hayeswang57538c42013-04-01 22:23:40 +00005153static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5154{
hayeswang57538c42013-04-01 22:23:40 +00005155 static const struct ephy_info e_info_8168g_2[] = {
5156 { 0x00, 0x0000, 0x0008 },
5157 { 0x0c, 0x3df0, 0x0200 },
5158 { 0x19, 0xffff, 0xfc00 },
5159 { 0x1e, 0xffff, 0x20eb }
5160 };
5161
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005162 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005163
5164 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005165 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5166 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005167 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5168}
5169
hayeswang45dd95c2013-07-08 17:09:01 +08005170static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5171{
hayeswang45dd95c2013-07-08 17:09:01 +08005172 static const struct ephy_info e_info_8411_2[] = {
5173 { 0x00, 0x0000, 0x0008 },
5174 { 0x0c, 0x3df0, 0x0200 },
5175 { 0x0f, 0xffff, 0x5200 },
5176 { 0x19, 0x0020, 0x0000 },
5177 { 0x1e, 0x0000, 0x2000 }
5178 };
5179
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005180 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005181
5182 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005183 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005184 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005185 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005186}
5187
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005188static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5189{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005190 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005191 u32 data;
5192 static const struct ephy_info e_info_8168h_1[] = {
5193 { 0x1e, 0x0800, 0x0001 },
5194 { 0x1d, 0x0000, 0x0800 },
5195 { 0x05, 0xffff, 0x2089 },
5196 { 0x06, 0xffff, 0x5881 },
5197 { 0x04, 0xffff, 0x154a },
5198 { 0x01, 0xffff, 0x068b }
5199 };
5200
5201 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005202 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005203 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5204
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005205 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005206
5207 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5208 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5209 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5210 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5211
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005212 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005213
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005214 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005215
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005216 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5217 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005218
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005219 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005220
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005221 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005222
5223 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5224
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005225 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5226 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005227
5228 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5229 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5230
5231 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005232 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005233
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005234 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5235 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005236
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005237 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005238
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005239 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005240
5241 rtl_pcie_state_l2l3_enable(tp, false);
5242
5243 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005244 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005245 rtl_writephy(tp, 0x1f, 0x0000);
5246 if (rg_saw_cnt > 0) {
5247 u16 sw_cnt_1ms_ini;
5248
5249 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5250 sw_cnt_1ms_ini &= 0x0fff;
5251 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005252 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005253 data |= sw_cnt_1ms_ini;
5254 r8168_mac_ocp_write(tp, 0xd412, data);
5255 }
5256
5257 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005258 data &= ~0xf0;
5259 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005260 r8168_mac_ocp_write(tp, 0xe056, data);
5261
5262 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005263 data &= ~0x6000;
5264 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005265 r8168_mac_ocp_write(tp, 0xe052, data);
5266
5267 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005268 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005269 data |= 0x017f;
5270 r8168_mac_ocp_write(tp, 0xe0d6, data);
5271
5272 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005273 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005274 data |= 0x047f;
5275 r8168_mac_ocp_write(tp, 0xd420, data);
5276
5277 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5278 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5279 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5280 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005281
5282 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005283}
5284
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005285static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5286{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005287 rtl8168ep_stop_cmac(tp);
5288
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005289 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005290
5291 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5292 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5293 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5294 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5295
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005296 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005297
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005298 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005299
5300 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5301 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5302
5303 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5304
5305 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5306
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005307 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5308 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005309
5310 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5311 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5312
5313 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005314 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005315
5316 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5317
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005318 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005319
5320 rtl_pcie_state_l2l3_enable(tp, false);
5321}
5322
5323static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5324{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005325 static const struct ephy_info e_info_8168ep_1[] = {
5326 { 0x00, 0xffff, 0x10ab },
5327 { 0x06, 0xffff, 0xf030 },
5328 { 0x08, 0xffff, 0x2006 },
5329 { 0x0d, 0xffff, 0x1666 },
5330 { 0x0c, 0x3ff0, 0x0000 }
5331 };
5332
5333 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005334 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005335 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5336
5337 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005338
5339 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005340}
5341
5342static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5343{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005344 static const struct ephy_info e_info_8168ep_2[] = {
5345 { 0x00, 0xffff, 0x10a3 },
5346 { 0x19, 0xffff, 0xfc00 },
5347 { 0x1e, 0xffff, 0x20ea }
5348 };
5349
5350 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005351 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005352 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5353
5354 rtl_hw_start_8168ep(tp);
5355
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005356 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5357 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005358
5359 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005360}
5361
5362static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5363{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005364 u32 data;
5365 static const struct ephy_info e_info_8168ep_3[] = {
5366 { 0x00, 0xffff, 0x10a3 },
5367 { 0x19, 0xffff, 0x7c00 },
5368 { 0x1e, 0xffff, 0x20eb },
5369 { 0x0d, 0xffff, 0x1666 }
5370 };
5371
5372 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005373 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005374 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5375
5376 rtl_hw_start_8168ep(tp);
5377
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005378 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5379 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005380
5381 data = r8168_mac_ocp_read(tp, 0xd3e2);
5382 data &= 0xf000;
5383 data |= 0x0271;
5384 r8168_mac_ocp_write(tp, 0xd3e2, data);
5385
5386 data = r8168_mac_ocp_read(tp, 0xd3e4);
5387 data &= 0xff00;
5388 r8168_mac_ocp_write(tp, 0xd3e4, data);
5389
5390 data = r8168_mac_ocp_read(tp, 0xe860);
5391 data |= 0x0080;
5392 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005393
5394 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005395}
5396
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005397static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005398{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005399 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005400
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005401 tp->cp_cmd &= ~INTT_MASK;
5402 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005403 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005404
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005405 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005406
5407 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005408 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005409 tp->event_slow |= RxFIFOOver | PCSTimeout;
5410 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005411 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005412
Francois Romieu219a1e92008-06-28 11:58:39 +02005413 switch (tp->mac_version) {
5414 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005415 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005416 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005417
5418 case RTL_GIGA_MAC_VER_12:
5419 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005420 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005421 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005422
5423 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005424 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005425 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005426
5427 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005428 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005429 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005430
5431 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005432 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005433 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005434
Francois Romieu197ff762008-06-28 13:16:02 +02005435 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005436 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005437 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005438
Francois Romieu6fb07052008-06-29 11:54:28 +02005439 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005440 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005441 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005442
Francois Romieuef3386f2008-06-29 12:24:30 +02005443 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005444 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005445 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005446
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005447 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005448 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005449 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005450
Francois Romieu5b538df2008-07-20 16:22:45 +02005451 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005452 case RTL_GIGA_MAC_VER_26:
5453 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005454 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005455 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005456
françois romieue6de30d2011-01-03 15:08:37 +00005457 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005458 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005459 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005460
hayeswang4804b3b2011-03-21 01:50:29 +00005461 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005462 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005463 break;
5464
hayeswang01dc7fe2011-03-21 01:50:28 +00005465 case RTL_GIGA_MAC_VER_32:
5466 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005467 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005468 break;
5469 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005470 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005471 break;
françois romieue6de30d2011-01-03 15:08:37 +00005472
Hayes Wangc2218922011-09-06 16:55:18 +08005473 case RTL_GIGA_MAC_VER_35:
5474 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005475 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005476 break;
5477
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005478 case RTL_GIGA_MAC_VER_38:
5479 rtl_hw_start_8411(tp);
5480 break;
5481
Hayes Wangc5583862012-07-02 17:23:22 +08005482 case RTL_GIGA_MAC_VER_40:
5483 case RTL_GIGA_MAC_VER_41:
5484 rtl_hw_start_8168g_1(tp);
5485 break;
hayeswang57538c42013-04-01 22:23:40 +00005486 case RTL_GIGA_MAC_VER_42:
5487 rtl_hw_start_8168g_2(tp);
5488 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005489
hayeswang45dd95c2013-07-08 17:09:01 +08005490 case RTL_GIGA_MAC_VER_44:
5491 rtl_hw_start_8411_2(tp);
5492 break;
5493
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005494 case RTL_GIGA_MAC_VER_45:
5495 case RTL_GIGA_MAC_VER_46:
5496 rtl_hw_start_8168h_1(tp);
5497 break;
5498
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005499 case RTL_GIGA_MAC_VER_49:
5500 rtl_hw_start_8168ep_1(tp);
5501 break;
5502
5503 case RTL_GIGA_MAC_VER_50:
5504 rtl_hw_start_8168ep_2(tp);
5505 break;
5506
5507 case RTL_GIGA_MAC_VER_51:
5508 rtl_hw_start_8168ep_3(tp);
5509 break;
5510
Francois Romieu219a1e92008-06-28 11:58:39 +02005511 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005512 netif_err(tp, drv, tp->dev,
5513 "unknown chipset (mac_version = %d)\n",
5514 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005515 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005516 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005517}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005518
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005519static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005520{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005521 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005522 { 0x01, 0, 0x6e65 },
5523 { 0x02, 0, 0x091f },
5524 { 0x03, 0, 0xc2f9 },
5525 { 0x06, 0, 0xafb5 },
5526 { 0x07, 0, 0x0e00 },
5527 { 0x19, 0, 0xec80 },
5528 { 0x01, 0, 0x2e65 },
5529 { 0x01, 0, 0x6e65 }
5530 };
5531 u8 cfg1;
5532
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005533 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005534
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005535 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005536
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005537 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005538
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005539 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005540 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005541 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005542
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005543 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005544 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005545 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005546
Francois Romieufdf6fc02012-07-06 22:40:38 +02005547 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005548}
5549
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005550static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005551{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005552 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005553
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005554 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005555
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005556 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5557 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005558}
5559
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005560static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005561{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005562 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005563
Francois Romieufdf6fc02012-07-06 22:40:38 +02005564 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005565}
5566
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005567static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005568{
5569 static const struct ephy_info e_info_8105e_1[] = {
5570 { 0x07, 0, 0x4000 },
5571 { 0x19, 0, 0x0200 },
5572 { 0x19, 0, 0x0020 },
5573 { 0x1e, 0, 0x2000 },
5574 { 0x03, 0, 0x0001 },
5575 { 0x19, 0, 0x0100 },
5576 { 0x19, 0, 0x0004 },
5577 { 0x0a, 0, 0x0020 }
5578 };
5579
Francois Romieucecb5fd2011-04-01 10:21:07 +02005580 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005581 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005582
Francois Romieucecb5fd2011-04-01 10:21:07 +02005583 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005584 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005585
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005586 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5587 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005588
Francois Romieufdf6fc02012-07-06 22:40:38 +02005589 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005590
5591 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005592}
5593
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005594static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005595{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005596 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005597 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005598}
5599
Hayes Wang7e18dca2012-03-30 14:33:02 +08005600static void rtl_hw_start_8402(struct rtl8169_private *tp)
5601{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005602 static const struct ephy_info e_info_8402[] = {
5603 { 0x19, 0xffff, 0xff64 },
5604 { 0x1e, 0, 0x4000 }
5605 };
5606
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005607 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005608
5609 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005610 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005612 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5613 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005614
Francois Romieufdf6fc02012-07-06 22:40:38 +02005615 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005616
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005617 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005618
Francois Romieufdf6fc02012-07-06 22:40:38 +02005619 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5620 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005621 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5622 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005623 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5624 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005625 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005626
5627 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005628}
5629
Hayes Wang5598bfe2012-07-02 17:23:21 +08005630static void rtl_hw_start_8106(struct rtl8169_private *tp)
5631{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005632 rtl_hw_aspm_clkreq_enable(tp, false);
5633
Hayes Wang5598bfe2012-07-02 17:23:21 +08005634 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005635 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005636
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005637 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5638 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5639 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005640
5641 rtl_pcie_state_l2l3_enable(tp, false);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005642 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005643}
5644
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005645static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005646{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005647 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5648 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005649
Francois Romieucecb5fd2011-04-01 10:21:07 +02005650 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005651 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005652 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005653 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005654
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005655 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005656
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005657 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005658 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005659
Francois Romieu2857ffb2008-08-02 21:08:49 +02005660 switch (tp->mac_version) {
5661 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005662 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005663 break;
5664
5665 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005666 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005667 break;
5668
5669 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005670 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005671 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005672
5673 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005674 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005675 break;
5676 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005677 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005678 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005679
5680 case RTL_GIGA_MAC_VER_37:
5681 rtl_hw_start_8402(tp);
5682 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005683
5684 case RTL_GIGA_MAC_VER_39:
5685 rtl_hw_start_8106(tp);
5686 break;
hayeswang58152cd2013-04-01 22:23:42 +00005687 case RTL_GIGA_MAC_VER_43:
5688 rtl_hw_start_8168g_2(tp);
5689 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005690 case RTL_GIGA_MAC_VER_47:
5691 case RTL_GIGA_MAC_VER_48:
5692 rtl_hw_start_8168h_1(tp);
5693 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005694 }
5695
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005696 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005697}
5698
5699static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5700{
Francois Romieud58d46b2011-05-03 16:38:29 +02005701 struct rtl8169_private *tp = netdev_priv(dev);
5702
Francois Romieud58d46b2011-05-03 16:38:29 +02005703 if (new_mtu > ETH_DATA_LEN)
5704 rtl_hw_jumbo_enable(tp);
5705 else
5706 rtl_hw_jumbo_disable(tp);
5707
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005709 netdev_update_features(dev);
5710
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005711 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712}
5713
5714static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5715{
Al Viro95e09182007-12-22 18:55:39 +00005716 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5718}
5719
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005720static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5721 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005723 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5724 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005725
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005726 kfree(*data_buff);
5727 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728 rtl8169_make_unusable_by_asic(desc);
5729}
5730
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005731static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732{
5733 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5734
Alexander Duycka0750132014-12-11 15:02:17 -08005735 /* Force memory writes to complete before releasing descriptor */
5736 dma_wmb();
5737
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005738 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739}
5740
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005741static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005742{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005743 return (void *)ALIGN((long)data, 16);
5744}
5745
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005746static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5747 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005748{
5749 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005750 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005751 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005752 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005754 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005755 if (!data)
5756 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005757
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005758 if (rtl8169_align(data) != data) {
5759 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005760 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005761 if (!data)
5762 return NULL;
5763 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005764
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005765 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005766 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005767 if (unlikely(dma_mapping_error(d, mapping))) {
5768 if (net_ratelimit())
5769 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005770 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772
Heiner Kallweitd731af72018-04-17 23:26:41 +02005773 desc->addr = cpu_to_le64(mapping);
5774 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005775 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005776
5777err_out:
5778 kfree(data);
5779 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780}
5781
5782static void rtl8169_rx_clear(struct rtl8169_private *tp)
5783{
Francois Romieu07d3f512007-02-21 22:40:46 +01005784 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785
5786 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005787 if (tp->Rx_databuff[i]) {
5788 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789 tp->RxDescArray + i);
5790 }
5791 }
5792}
5793
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005794static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005796 desc->opts1 |= cpu_to_le32(RingEnd);
5797}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005798
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005799static int rtl8169_rx_fill(struct rtl8169_private *tp)
5800{
5801 unsigned int i;
5802
5803 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005804 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005805
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005806 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005807 if (!data) {
5808 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005809 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005810 }
5811 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005814 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5815 return 0;
5816
5817err_out:
5818 rtl8169_rx_clear(tp);
5819 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005822static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005823{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005824 rtl8169_init_ring_indexes(tp);
5825
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005826 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5827 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005829 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830}
5831
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005832static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833 struct TxDesc *desc)
5834{
5835 unsigned int len = tx_skb->len;
5836
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005837 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5838
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839 desc->opts1 = 0x00;
5840 desc->opts2 = 0x00;
5841 desc->addr = 0x00;
5842 tx_skb->len = 0;
5843}
5844
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005845static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5846 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847{
5848 unsigned int i;
5849
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005850 for (i = 0; i < n; i++) {
5851 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 struct ring_info *tx_skb = tp->tx_skb + entry;
5853 unsigned int len = tx_skb->len;
5854
5855 if (len) {
5856 struct sk_buff *skb = tx_skb->skb;
5857
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005858 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 tp->TxDescArray + entry);
5860 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005861 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005862 tx_skb->skb = NULL;
5863 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 }
5865 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005866}
5867
5868static void rtl8169_tx_clear(struct rtl8169_private *tp)
5869{
5870 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871 tp->cur_tx = tp->dirty_tx = 0;
5872}
5873
Francois Romieu4422bcd2012-01-26 11:23:32 +01005874static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875{
David Howellsc4028952006-11-22 14:57:56 +00005876 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005877 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878
Francois Romieuda78dbf2012-01-26 14:18:23 +01005879 napi_disable(&tp->napi);
5880 netif_stop_queue(dev);
5881 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882
françois romieuc7c2c392011-12-04 20:30:52 +00005883 rtl8169_hw_reset(tp);
5884
Francois Romieu56de4142011-03-15 17:29:31 +01005885 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005886 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005887
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005889 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890
Francois Romieuda78dbf2012-01-26 14:18:23 +01005891 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005892 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005893 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005894}
5895
5896static void rtl8169_tx_timeout(struct net_device *dev)
5897{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005898 struct rtl8169_private *tp = netdev_priv(dev);
5899
5900 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005901}
5902
5903static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005904 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005905{
5906 struct skb_shared_info *info = skb_shinfo(skb);
5907 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005908 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005909 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910
5911 entry = tp->cur_tx;
5912 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005913 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005914 dma_addr_t mapping;
5915 u32 status, len;
5916 void *addr;
5917
5918 entry = (entry + 1) % NUM_TX_DESC;
5919
5920 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005921 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005922 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005923 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005924 if (unlikely(dma_mapping_error(d, mapping))) {
5925 if (net_ratelimit())
5926 netif_err(tp, drv, tp->dev,
5927 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005928 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930
Francois Romieucecb5fd2011-04-01 10:21:07 +02005931 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005932 status = opts[0] | len |
5933 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934
5935 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005936 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005937 txd->addr = cpu_to_le64(mapping);
5938
5939 tp->tx_skb[entry].len = len;
5940 }
5941
5942 if (cur_frag) {
5943 tp->tx_skb[entry].skb = skb;
5944 txd->opts1 |= cpu_to_le32(LastFrag);
5945 }
5946
5947 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005948
5949err_out:
5950 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5951 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952}
5953
françois romieub423e9a2013-05-18 01:24:46 +00005954static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5955{
5956 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5957}
5958
hayeswange9746042014-07-11 16:25:58 +08005959static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5960 struct net_device *dev);
5961/* r8169_csum_workaround()
5962 * The hw limites the value the transport offset. When the offset is out of the
5963 * range, calculate the checksum by sw.
5964 */
5965static void r8169_csum_workaround(struct rtl8169_private *tp,
5966 struct sk_buff *skb)
5967{
5968 if (skb_shinfo(skb)->gso_size) {
5969 netdev_features_t features = tp->dev->features;
5970 struct sk_buff *segs, *nskb;
5971
5972 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5973 segs = skb_gso_segment(skb, features);
5974 if (IS_ERR(segs) || !segs)
5975 goto drop;
5976
5977 do {
5978 nskb = segs;
5979 segs = segs->next;
5980 nskb->next = NULL;
5981 rtl8169_start_xmit(nskb, tp->dev);
5982 } while (segs);
5983
Alexander Duyckeb781392015-05-01 10:34:44 -07005984 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005985 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5986 if (skb_checksum_help(skb) < 0)
5987 goto drop;
5988
5989 rtl8169_start_xmit(skb, tp->dev);
5990 } else {
5991 struct net_device_stats *stats;
5992
5993drop:
5994 stats = &tp->dev->stats;
5995 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005996 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005997 }
5998}
5999
6000/* msdn_giant_send_check()
6001 * According to the document of microsoft, the TCP Pseudo Header excludes the
6002 * packet length for IPv6 TCP large packets.
6003 */
6004static int msdn_giant_send_check(struct sk_buff *skb)
6005{
6006 const struct ipv6hdr *ipv6h;
6007 struct tcphdr *th;
6008 int ret;
6009
6010 ret = skb_cow_head(skb, 0);
6011 if (ret)
6012 return ret;
6013
6014 ipv6h = ipv6_hdr(skb);
6015 th = tcp_hdr(skb);
6016
6017 th->check = 0;
6018 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6019
6020 return ret;
6021}
6022
hayeswang5888d3f2014-07-11 16:25:56 +08006023static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6024 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006025{
Michał Mirosław350fb322011-04-08 06:35:56 +00006026 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027
Francois Romieu2b7b4312011-04-18 22:53:24 -07006028 if (mss) {
6029 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006030 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6031 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6032 const struct iphdr *ip = ip_hdr(skb);
6033
6034 if (ip->protocol == IPPROTO_TCP)
6035 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6036 else if (ip->protocol == IPPROTO_UDP)
6037 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6038 else
6039 WARN_ON_ONCE(1);
6040 }
6041
6042 return true;
6043}
6044
6045static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6046 struct sk_buff *skb, u32 *opts)
6047{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006048 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006049 u32 mss = skb_shinfo(skb)->gso_size;
6050
6051 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006052 if (transport_offset > GTTCPHO_MAX) {
6053 netif_warn(tp, tx_err, tp->dev,
6054 "Invalid transport offset 0x%x for TSO\n",
6055 transport_offset);
6056 return false;
6057 }
6058
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006059 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006060 case htons(ETH_P_IP):
6061 opts[0] |= TD1_GTSENV4;
6062 break;
6063
6064 case htons(ETH_P_IPV6):
6065 if (msdn_giant_send_check(skb))
6066 return false;
6067
6068 opts[0] |= TD1_GTSENV6;
6069 break;
6070
6071 default:
6072 WARN_ON_ONCE(1);
6073 break;
6074 }
6075
hayeswangbdfa4ed2014-07-11 16:25:57 +08006076 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006077 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006078 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006079 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080
françois romieub423e9a2013-05-18 01:24:46 +00006081 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006082 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006083
hayeswange9746042014-07-11 16:25:58 +08006084 if (transport_offset > TCPHO_MAX) {
6085 netif_warn(tp, tx_err, tp->dev,
6086 "Invalid transport offset 0x%x\n",
6087 transport_offset);
6088 return false;
6089 }
6090
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006091 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006092 case htons(ETH_P_IP):
6093 opts[1] |= TD1_IPv4_CS;
6094 ip_protocol = ip_hdr(skb)->protocol;
6095 break;
6096
6097 case htons(ETH_P_IPV6):
6098 opts[1] |= TD1_IPv6_CS;
6099 ip_protocol = ipv6_hdr(skb)->nexthdr;
6100 break;
6101
6102 default:
6103 ip_protocol = IPPROTO_RAW;
6104 break;
6105 }
6106
6107 if (ip_protocol == IPPROTO_TCP)
6108 opts[1] |= TD1_TCP_CS;
6109 else if (ip_protocol == IPPROTO_UDP)
6110 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006111 else
6112 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006113
6114 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006115 } else {
6116 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006117 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006118 }
hayeswang5888d3f2014-07-11 16:25:56 +08006119
françois romieub423e9a2013-05-18 01:24:46 +00006120 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121}
6122
Stephen Hemminger613573252009-08-31 19:50:58 +00006123static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6124 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006125{
6126 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006127 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006129 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130 dma_addr_t mapping;
6131 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006132 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006133 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006134
Julien Ducourthial477206a2012-05-09 00:00:06 +02006135 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006136 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006137 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138 }
6139
6140 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006141 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006142
françois romieub423e9a2013-05-18 01:24:46 +00006143 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6144 opts[0] = DescOwn;
6145
hayeswange9746042014-07-11 16:25:58 +08006146 if (!tp->tso_csum(tp, skb, opts)) {
6147 r8169_csum_workaround(tp, skb);
6148 return NETDEV_TX_OK;
6149 }
françois romieub423e9a2013-05-18 01:24:46 +00006150
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006151 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006152 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006153 if (unlikely(dma_mapping_error(d, mapping))) {
6154 if (net_ratelimit())
6155 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006156 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006158
6159 tp->tx_skb[entry].len = len;
6160 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006161
Francois Romieu2b7b4312011-04-18 22:53:24 -07006162 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006163 if (frags < 0)
6164 goto err_dma_1;
6165 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006166 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006167 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006168 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006169 tp->tx_skb[entry].skb = skb;
6170 }
6171
Francois Romieu2b7b4312011-04-18 22:53:24 -07006172 txd->opts2 = cpu_to_le32(opts[1]);
6173
Richard Cochran5047fb52012-03-10 07:29:42 +00006174 skb_tx_timestamp(skb);
6175
Alexander Duycka0750132014-12-11 15:02:17 -08006176 /* Force memory writes to complete before releasing descriptor */
6177 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178
Francois Romieucecb5fd2011-04-01 10:21:07 +02006179 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006180 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181 txd->opts1 = cpu_to_le32(status);
6182
Alexander Duycka0750132014-12-11 15:02:17 -08006183 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006184 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185
Alexander Duycka0750132014-12-11 15:02:17 -08006186 tp->cur_tx += frags + 1;
6187
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006188 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189
David S. Miller87cda7c2015-02-22 15:54:29 -05006190 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006191
David S. Miller87cda7c2015-02-22 15:54:29 -05006192 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006193 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6194 * not miss a ring update when it notices a stopped queue.
6195 */
6196 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006198 /* Sync with rtl_tx:
6199 * - publish queue status and cur_tx ring index (write barrier)
6200 * - refresh dirty_tx ring index (read barrier).
6201 * May the current thread have a pessimistic view of the ring
6202 * status and forget to wake up queue, a racing rtl_tx thread
6203 * can't.
6204 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006205 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006206 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006207 netif_wake_queue(dev);
6208 }
6209
Stephen Hemminger613573252009-08-31 19:50:58 +00006210 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006212err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006213 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006214err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006215 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006216 dev->stats.tx_dropped++;
6217 return NETDEV_TX_OK;
6218
6219err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006220 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006221 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006222 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223}
6224
6225static void rtl8169_pcierr_interrupt(struct net_device *dev)
6226{
6227 struct rtl8169_private *tp = netdev_priv(dev);
6228 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006229 u16 pci_status, pci_cmd;
6230
6231 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6232 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6233
Joe Perchesbf82c182010-02-09 11:49:50 +00006234 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6235 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006236
6237 /*
6238 * The recovery sequence below admits a very elaborated explanation:
6239 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006240 * - I did not see what else could be done;
6241 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 *
6243 * Feel free to adjust to your needs.
6244 */
Francois Romieua27993f2006-12-18 00:04:19 +01006245 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006246 pci_cmd &= ~PCI_COMMAND_PARITY;
6247 else
6248 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6249
6250 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251
6252 pci_write_config_word(pdev, PCI_STATUS,
6253 pci_status & (PCI_STATUS_DETECTED_PARITY |
6254 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6255 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6256
6257 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006258 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006259 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006260 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006261 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006262 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006263 }
6264
françois romieue6de30d2011-01-03 15:08:37 +00006265 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006266
Francois Romieu98ddf982012-01-31 10:47:34 +01006267 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268}
6269
Francois Romieuda78dbf2012-01-26 14:18:23 +01006270static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006271{
6272 unsigned int dirty_tx, tx_left;
6273
Linus Torvalds1da177e2005-04-16 15:20:36 -07006274 dirty_tx = tp->dirty_tx;
6275 smp_rmb();
6276 tx_left = tp->cur_tx - dirty_tx;
6277
6278 while (tx_left > 0) {
6279 unsigned int entry = dirty_tx % NUM_TX_DESC;
6280 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006281 u32 status;
6282
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6284 if (status & DescOwn)
6285 break;
6286
Alexander Duycka0750132014-12-11 15:02:17 -08006287 /* This barrier is needed to keep us from reading
6288 * any other fields out of the Tx descriptor until
6289 * we know the status of DescOwn
6290 */
6291 dma_rmb();
6292
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006293 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006294 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006296 u64_stats_update_begin(&tp->tx_stats.syncp);
6297 tp->tx_stats.packets++;
6298 tp->tx_stats.bytes += tx_skb->skb->len;
6299 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006300 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301 tx_skb->skb = NULL;
6302 }
6303 dirty_tx++;
6304 tx_left--;
6305 }
6306
6307 if (tp->dirty_tx != dirty_tx) {
6308 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006309 /* Sync with rtl8169_start_xmit:
6310 * - publish dirty_tx ring index (write barrier)
6311 * - refresh cur_tx ring index and queue status (read barrier)
6312 * May the current thread miss the stopped queue condition,
6313 * a racing xmit thread can only have a right view of the
6314 * ring status.
6315 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006316 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006317 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006318 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006319 netif_wake_queue(dev);
6320 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006321 /*
6322 * 8168 hack: TxPoll requests are lost when the Tx packets are
6323 * too close. Let's kick an extra TxPoll request when a burst
6324 * of start_xmit activity is detected (if it is not detected,
6325 * it is slow enough). -- FR
6326 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006327 if (tp->cur_tx != dirty_tx)
6328 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329 }
6330}
6331
Francois Romieu126fa4b2005-05-12 20:09:17 -04006332static inline int rtl8169_fragmented_frame(u32 status)
6333{
6334 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6335}
6336
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006337static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006339 u32 status = opts1 & RxProtoMask;
6340
6341 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006342 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343 skb->ip_summed = CHECKSUM_UNNECESSARY;
6344 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006345 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006346}
6347
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006348static struct sk_buff *rtl8169_try_rx_copy(void *data,
6349 struct rtl8169_private *tp,
6350 int pkt_size,
6351 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006352{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006353 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006354 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006356 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006357 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006358 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006359 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006360 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006361 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006362 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6363
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006364 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006365}
6366
Francois Romieuda78dbf2012-01-26 14:18:23 +01006367static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368{
6369 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006370 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371
Linus Torvalds1da177e2005-04-16 15:20:36 -07006372 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373
Timo Teräs9fba0812013-01-15 21:01:24 +00006374 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006375 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006376 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006377 u32 status;
6378
Heiner Kallweit62028062018-04-17 23:30:29 +02006379 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006380 if (status & DescOwn)
6381 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006382
6383 /* This barrier is needed to keep us from reading
6384 * any other fields out of the Rx descriptor until
6385 * we know the status of DescOwn
6386 */
6387 dma_rmb();
6388
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006389 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006390 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6391 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006392 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006394 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006396 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006397 /* RxFOVF is a reserved bit on later chip versions */
6398 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6399 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006400 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006401 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006402 } else if (status & (RxRUNT | RxCRC) &&
6403 !(status & RxRWT) &&
6404 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006405 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006408 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006409 dma_addr_t addr;
6410 int pkt_size;
6411
6412process_pkt:
6413 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006414 if (likely(!(dev->features & NETIF_F_RXFCS)))
6415 pkt_size = (status & 0x00003fff) - 4;
6416 else
6417 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006418
Francois Romieu126fa4b2005-05-12 20:09:17 -04006419 /*
6420 * The driver does not support incoming fragmented
6421 * frames. They are seen as a symptom of over-mtu
6422 * sized frames.
6423 */
6424 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006425 dev->stats.rx_dropped++;
6426 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006427 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006428 }
6429
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006430 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6431 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006432 if (!skb) {
6433 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006434 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 }
6436
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006437 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006438 skb_put(skb, pkt_size);
6439 skb->protocol = eth_type_trans(skb, dev);
6440
Francois Romieu7a8fc772011-03-01 17:18:33 +01006441 rtl8169_rx_vlan_tag(desc, skb);
6442
françois romieu39174292015-11-11 23:35:18 +01006443 if (skb->pkt_type == PACKET_MULTICAST)
6444 dev->stats.multicast++;
6445
Francois Romieu56de4142011-03-15 17:29:31 +01006446 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006447
Junchang Wang8027aa22012-03-04 23:30:32 +01006448 u64_stats_update_begin(&tp->rx_stats.syncp);
6449 tp->rx_stats.packets++;
6450 tp->rx_stats.bytes += pkt_size;
6451 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006452 }
françois romieuce11ff52013-01-24 13:30:06 +00006453release_descriptor:
6454 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006455 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456 }
6457
6458 count = cur_rx - tp->cur_rx;
6459 tp->cur_rx = cur_rx;
6460
Linus Torvalds1da177e2005-04-16 15:20:36 -07006461 return count;
6462}
6463
Francois Romieu07d3f512007-02-21 22:40:46 +01006464static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006465{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006466 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006467 u16 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006469 if (status == 0xffff || !(status & (RTL_EVENT_NAPI | tp->event_slow)))
6470 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006471
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006472 rtl_irq_disable(tp);
6473 napi_schedule_irqoff(&tp->napi);
6474
6475 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006476}
6477
Francois Romieuda78dbf2012-01-26 14:18:23 +01006478/*
6479 * Workqueue context.
6480 */
6481static void rtl_slow_event_work(struct rtl8169_private *tp)
6482{
6483 struct net_device *dev = tp->dev;
6484 u16 status;
6485
6486 status = rtl_get_events(tp) & tp->event_slow;
6487 rtl_ack_events(tp, status);
6488
6489 if (unlikely(status & RxFIFOOver)) {
6490 switch (tp->mac_version) {
6491 /* Work around for rx fifo overflow */
6492 case RTL_GIGA_MAC_VER_11:
6493 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006494 /* XXX - Hack alert. See rtl_task(). */
6495 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006496 default:
6497 break;
6498 }
6499 }
6500
6501 if (unlikely(status & SYSErr))
6502 rtl8169_pcierr_interrupt(dev);
6503
6504 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006505 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006506
françois romieu7dbb4912012-06-09 10:53:16 +00006507 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006508}
6509
Francois Romieu4422bcd2012-01-26 11:23:32 +01006510static void rtl_task(struct work_struct *work)
6511{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006512 static const struct {
6513 int bitnr;
6514 void (*action)(struct rtl8169_private *);
6515 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006516 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006517 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6518 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006519 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006520 struct rtl8169_private *tp =
6521 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006522 struct net_device *dev = tp->dev;
6523 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006524
Francois Romieuda78dbf2012-01-26 14:18:23 +01006525 rtl_lock_work(tp);
6526
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006527 if (!netif_running(dev) ||
6528 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006529 goto out_unlock;
6530
6531 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6532 bool pending;
6533
Francois Romieuda78dbf2012-01-26 14:18:23 +01006534 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006535 if (pending)
6536 rtl_work[i].action(tp);
6537 }
6538
6539out_unlock:
6540 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006541}
6542
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006543static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006544{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006545 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6546 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006547 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6548 int work_done= 0;
6549 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006550
Francois Romieuda78dbf2012-01-26 14:18:23 +01006551 status = rtl_get_events(tp);
6552 rtl_ack_events(tp, status & ~tp->event_slow);
6553
6554 if (status & RTL_EVENT_NAPI_RX)
6555 work_done = rtl_rx(dev, tp, (u32) budget);
6556
6557 if (status & RTL_EVENT_NAPI_TX)
6558 rtl_tx(dev, tp);
6559
6560 if (status & tp->event_slow) {
6561 enable_mask &= ~tp->event_slow;
6562
6563 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6564 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006565
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006566 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006567 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006568
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569 rtl_irq_enable(tp, enable_mask);
6570 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006571 }
6572
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006573 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006574}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006575
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006576static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006577{
6578 struct rtl8169_private *tp = netdev_priv(dev);
6579
6580 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6581 return;
6582
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006583 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6584 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006585}
6586
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006587static void r8169_phylink_handler(struct net_device *ndev)
6588{
6589 struct rtl8169_private *tp = netdev_priv(ndev);
6590
6591 if (netif_carrier_ok(ndev)) {
6592 rtl_link_chg_patch(tp);
6593 pm_request_resume(&tp->pci_dev->dev);
6594 } else {
6595 pm_runtime_idle(&tp->pci_dev->dev);
6596 }
6597
6598 if (net_ratelimit())
6599 phy_print_status(ndev->phydev);
6600}
6601
6602static int r8169_phy_connect(struct rtl8169_private *tp)
6603{
6604 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6605 phy_interface_t phy_mode;
6606 int ret;
6607
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006608 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006609 PHY_INTERFACE_MODE_MII;
6610
6611 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6612 phy_mode);
6613 if (ret)
6614 return ret;
6615
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006616 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006617 phy_set_max_speed(phydev, SPEED_100);
6618
6619 /* Ensure to advertise everything, incl. pause */
6620 phydev->advertising = phydev->supported;
6621
6622 phy_attached_info(phydev);
6623
6624 return 0;
6625}
6626
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627static void rtl8169_down(struct net_device *dev)
6628{
6629 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006630
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006631 phy_stop(dev->phydev);
6632
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006633 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006634 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006635
Hayes Wang92fc43b2011-07-06 15:58:03 +08006636 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006637 /*
6638 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006639 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6640 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006641 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006642 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643
Linus Torvalds1da177e2005-04-16 15:20:36 -07006644 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006645 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006646
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 rtl8169_tx_clear(tp);
6648
6649 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006650
6651 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006652}
6653
6654static int rtl8169_close(struct net_device *dev)
6655{
6656 struct rtl8169_private *tp = netdev_priv(dev);
6657 struct pci_dev *pdev = tp->pci_dev;
6658
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006659 pm_runtime_get_sync(&pdev->dev);
6660
Francois Romieucecb5fd2011-04-01 10:21:07 +02006661 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006662 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006663
Francois Romieuda78dbf2012-01-26 14:18:23 +01006664 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006665 /* Clear all task flags */
6666 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006667
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006669 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670
Lekensteyn4ea72442013-07-22 09:53:30 +02006671 cancel_work_sync(&tp->wk.work);
6672
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006673 phy_disconnect(dev->phydev);
6674
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006675 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006676
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006677 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6678 tp->RxPhyAddr);
6679 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6680 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006681 tp->TxDescArray = NULL;
6682 tp->RxDescArray = NULL;
6683
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006684 pm_runtime_put_sync(&pdev->dev);
6685
Linus Torvalds1da177e2005-04-16 15:20:36 -07006686 return 0;
6687}
6688
Francois Romieudc1c00c2012-03-08 10:06:18 +01006689#ifdef CONFIG_NET_POLL_CONTROLLER
6690static void rtl8169_netpoll(struct net_device *dev)
6691{
6692 struct rtl8169_private *tp = netdev_priv(dev);
6693
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006694 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006695}
6696#endif
6697
Francois Romieudf43ac72012-03-08 09:48:40 +01006698static int rtl_open(struct net_device *dev)
6699{
6700 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006701 struct pci_dev *pdev = tp->pci_dev;
6702 int retval = -ENOMEM;
6703
6704 pm_runtime_get_sync(&pdev->dev);
6705
6706 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006707 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006708 * dma_alloc_coherent provides more.
6709 */
6710 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6711 &tp->TxPhyAddr, GFP_KERNEL);
6712 if (!tp->TxDescArray)
6713 goto err_pm_runtime_put;
6714
6715 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6716 &tp->RxPhyAddr, GFP_KERNEL);
6717 if (!tp->RxDescArray)
6718 goto err_free_tx_0;
6719
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006720 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006721 if (retval < 0)
6722 goto err_free_rx_1;
6723
6724 INIT_WORK(&tp->wk.work, rtl_task);
6725
6726 smp_mb();
6727
6728 rtl_request_firmware(tp);
6729
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006730 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006731 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006732 if (retval < 0)
6733 goto err_release_fw_2;
6734
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006735 retval = r8169_phy_connect(tp);
6736 if (retval)
6737 goto err_free_irq;
6738
Francois Romieudf43ac72012-03-08 09:48:40 +01006739 rtl_lock_work(tp);
6740
6741 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6742
6743 napi_enable(&tp->napi);
6744
6745 rtl8169_init_phy(dev, tp);
6746
Francois Romieudf43ac72012-03-08 09:48:40 +01006747 rtl_pll_power_up(tp);
6748
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006749 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006750
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006751 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006752 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6753
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006754 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006755 netif_start_queue(dev);
6756
6757 rtl_unlock_work(tp);
6758
Heiner Kallweita92a0842018-01-08 21:39:13 +01006759 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006760out:
6761 return retval;
6762
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006763err_free_irq:
6764 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006765err_release_fw_2:
6766 rtl_release_firmware(tp);
6767 rtl8169_rx_clear(tp);
6768err_free_rx_1:
6769 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6770 tp->RxPhyAddr);
6771 tp->RxDescArray = NULL;
6772err_free_tx_0:
6773 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6774 tp->TxPhyAddr);
6775 tp->TxDescArray = NULL;
6776err_pm_runtime_put:
6777 pm_runtime_put_noidle(&pdev->dev);
6778 goto out;
6779}
6780
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006781static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006782rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006783{
6784 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006785 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006786 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006787 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006788
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006789 pm_runtime_get_noresume(&pdev->dev);
6790
6791 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006792 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006793
Junchang Wang8027aa22012-03-04 23:30:32 +01006794 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006795 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006796 stats->rx_packets = tp->rx_stats.packets;
6797 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006798 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006799
Junchang Wang8027aa22012-03-04 23:30:32 +01006800 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006801 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006802 stats->tx_packets = tp->tx_stats.packets;
6803 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006804 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006805
6806 stats->rx_dropped = dev->stats.rx_dropped;
6807 stats->tx_dropped = dev->stats.tx_dropped;
6808 stats->rx_length_errors = dev->stats.rx_length_errors;
6809 stats->rx_errors = dev->stats.rx_errors;
6810 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6811 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6812 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006813 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006814
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006815 /*
6816 * Fetch additonal counter values missing in stats collected by driver
6817 * from tally counters.
6818 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006819 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006820 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006821
6822 /*
6823 * Subtract values fetched during initalization.
6824 * See rtl8169_init_counter_offsets for a description why we do that.
6825 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006826 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006827 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006828 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006829 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006830 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006831 le16_to_cpu(tp->tc_offset.tx_aborted);
6832
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006833 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006834}
6835
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006836static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006837{
françois romieu065c27c2011-01-03 15:08:12 +00006838 struct rtl8169_private *tp = netdev_priv(dev);
6839
Francois Romieu5d06a992006-02-23 00:47:58 +01006840 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006841 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006842
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006843 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006844 netif_device_detach(dev);
6845 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006846
6847 rtl_lock_work(tp);
6848 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006849 /* Clear all task flags */
6850 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6851
Francois Romieuda78dbf2012-01-26 14:18:23 +01006852 rtl_unlock_work(tp);
6853
6854 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006855}
Francois Romieu5d06a992006-02-23 00:47:58 +01006856
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006857#ifdef CONFIG_PM
6858
6859static int rtl8169_suspend(struct device *device)
6860{
6861 struct pci_dev *pdev = to_pci_dev(device);
6862 struct net_device *dev = pci_get_drvdata(pdev);
6863
6864 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006865
Francois Romieu5d06a992006-02-23 00:47:58 +01006866 return 0;
6867}
6868
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006869static void __rtl8169_resume(struct net_device *dev)
6870{
françois romieu065c27c2011-01-03 15:08:12 +00006871 struct rtl8169_private *tp = netdev_priv(dev);
6872
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006873 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006874
6875 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006876 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006877
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006878 phy_start(tp->dev->phydev);
6879
Artem Savkovcff4c162012-04-03 10:29:11 +00006880 rtl_lock_work(tp);
6881 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006882 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006883 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006884
Francois Romieu98ddf982012-01-31 10:47:34 +01006885 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006886}
6887
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006888static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006889{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006890 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006891 struct net_device *dev = pci_get_drvdata(pdev);
6892
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006893 if (netif_running(dev))
6894 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006895
Francois Romieu5d06a992006-02-23 00:47:58 +01006896 return 0;
6897}
6898
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006899static int rtl8169_runtime_suspend(struct device *device)
6900{
6901 struct pci_dev *pdev = to_pci_dev(device);
6902 struct net_device *dev = pci_get_drvdata(pdev);
6903 struct rtl8169_private *tp = netdev_priv(dev);
6904
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006905 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006906 return 0;
6907
Francois Romieuda78dbf2012-01-26 14:18:23 +01006908 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006909 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006910 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006911
6912 rtl8169_net_suspend(dev);
6913
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006914 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006915 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006916 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006917
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006918 return 0;
6919}
6920
6921static int rtl8169_runtime_resume(struct device *device)
6922{
6923 struct pci_dev *pdev = to_pci_dev(device);
6924 struct net_device *dev = pci_get_drvdata(pdev);
6925 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006926 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006927
6928 if (!tp->TxDescArray)
6929 return 0;
6930
Francois Romieuda78dbf2012-01-26 14:18:23 +01006931 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006932 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006933 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006934
6935 __rtl8169_resume(dev);
6936
6937 return 0;
6938}
6939
6940static int rtl8169_runtime_idle(struct device *device)
6941{
6942 struct pci_dev *pdev = to_pci_dev(device);
6943 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006944
Heiner Kallweita92a0842018-01-08 21:39:13 +01006945 if (!netif_running(dev) || !netif_carrier_ok(dev))
6946 pm_schedule_suspend(device, 10000);
6947
6948 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006949}
6950
Alexey Dobriyan47145212009-12-14 18:00:08 -08006951static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006952 .suspend = rtl8169_suspend,
6953 .resume = rtl8169_resume,
6954 .freeze = rtl8169_suspend,
6955 .thaw = rtl8169_resume,
6956 .poweroff = rtl8169_suspend,
6957 .restore = rtl8169_resume,
6958 .runtime_suspend = rtl8169_runtime_suspend,
6959 .runtime_resume = rtl8169_runtime_resume,
6960 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006961};
6962
6963#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6964
6965#else /* !CONFIG_PM */
6966
6967#define RTL8169_PM_OPS NULL
6968
6969#endif /* !CONFIG_PM */
6970
David S. Miller1805b2f2011-10-24 18:18:09 -04006971static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6972{
David S. Miller1805b2f2011-10-24 18:18:09 -04006973 /* WoL fails with 8168b when the receiver is disabled. */
6974 switch (tp->mac_version) {
6975 case RTL_GIGA_MAC_VER_11:
6976 case RTL_GIGA_MAC_VER_12:
6977 case RTL_GIGA_MAC_VER_17:
6978 pci_clear_master(tp->pci_dev);
6979
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006980 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006981 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006982 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006983 break;
6984 default:
6985 break;
6986 }
6987}
6988
Francois Romieu1765f952008-09-13 17:21:40 +02006989static void rtl_shutdown(struct pci_dev *pdev)
6990{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006991 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006992 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006993
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006994 rtl8169_net_suspend(dev);
6995
Francois Romieucecb5fd2011-04-01 10:21:07 +02006996 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006997 rtl_rar_set(tp, dev->perm_addr);
6998
Hayes Wang92fc43b2011-07-06 15:58:03 +08006999 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007000
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007001 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007002 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007003 rtl_wol_suspend_quirk(tp);
7004 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007005 }
7006
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007007 pci_wake_from_d3(pdev, true);
7008 pci_set_power_state(pdev, PCI_D3hot);
7009 }
7010}
Francois Romieu5d06a992006-02-23 00:47:58 +01007011
Bill Pembertonbaf63292012-12-03 09:23:28 -05007012static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007013{
7014 struct net_device *dev = pci_get_drvdata(pdev);
7015 struct rtl8169_private *tp = netdev_priv(dev);
7016
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007017 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007018 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007019
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007020 netif_napi_del(&tp->napi);
7021
Francois Romieue27566e2012-03-08 09:54:01 +01007022 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007023 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007024
7025 rtl_release_firmware(tp);
7026
7027 if (pci_dev_run_wake(pdev))
7028 pm_runtime_get_noresume(&pdev->dev);
7029
7030 /* restore original MAC address */
7031 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007032}
7033
Francois Romieufa9c3852012-03-08 10:01:50 +01007034static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007035 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007036 .ndo_stop = rtl8169_close,
7037 .ndo_get_stats64 = rtl8169_get_stats64,
7038 .ndo_start_xmit = rtl8169_start_xmit,
7039 .ndo_tx_timeout = rtl8169_tx_timeout,
7040 .ndo_validate_addr = eth_validate_addr,
7041 .ndo_change_mtu = rtl8169_change_mtu,
7042 .ndo_fix_features = rtl8169_fix_features,
7043 .ndo_set_features = rtl8169_set_features,
7044 .ndo_set_mac_address = rtl_set_mac_address,
7045 .ndo_do_ioctl = rtl8169_ioctl,
7046 .ndo_set_rx_mode = rtl_set_rx_mode,
7047#ifdef CONFIG_NET_POLL_CONTROLLER
7048 .ndo_poll_controller = rtl8169_netpoll,
7049#endif
7050
7051};
7052
Francois Romieu31fa8b12012-03-08 10:09:40 +01007053static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007054 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007055 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007056 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007057 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007058 u8 default_ver;
7059} rtl_cfg_infos [] = {
7060 [RTL_CFG_0] = {
7061 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007062 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007063 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007064 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007065 .default_ver = RTL_GIGA_MAC_VER_01,
7066 },
7067 [RTL_CFG_1] = {
7068 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007069 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007070 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007071 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007072 .default_ver = RTL_GIGA_MAC_VER_11,
7073 },
7074 [RTL_CFG_2] = {
7075 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007076 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7077 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007078 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007079 .default_ver = RTL_GIGA_MAC_VER_13,
7080 }
7081};
7082
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007083static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007084{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007085 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007086
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007087 switch (tp->mac_version) {
7088 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007089 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7090 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7091 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007092 flags = PCI_IRQ_LEGACY;
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007093 break;
7094 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_40:
Heiner Kallweit7c53a722018-08-12 13:26:26 +02007095 /* This version was reported to have issues with resume
7096 * from suspend when using MSI-X
7097 */
7098 flags = PCI_IRQ_LEGACY | PCI_IRQ_MSI;
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007099 break;
7100 default:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007101 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007102 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007103
7104 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007105}
7106
Hayes Wangc5583862012-07-02 17:23:22 +08007107DECLARE_RTL_COND(rtl_link_list_ready_cond)
7108{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007109 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007110}
7111
7112DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7113{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007114 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007115}
7116
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007117static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7118{
7119 struct rtl8169_private *tp = mii_bus->priv;
7120
7121 if (phyaddr > 0)
7122 return -ENODEV;
7123
7124 return rtl_readphy(tp, phyreg);
7125}
7126
7127static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7128 int phyreg, u16 val)
7129{
7130 struct rtl8169_private *tp = mii_bus->priv;
7131
7132 if (phyaddr > 0)
7133 return -ENODEV;
7134
7135 rtl_writephy(tp, phyreg, val);
7136
7137 return 0;
7138}
7139
7140static int r8169_mdio_register(struct rtl8169_private *tp)
7141{
7142 struct pci_dev *pdev = tp->pci_dev;
7143 struct phy_device *phydev;
7144 struct mii_bus *new_bus;
7145 int ret;
7146
7147 new_bus = devm_mdiobus_alloc(&pdev->dev);
7148 if (!new_bus)
7149 return -ENOMEM;
7150
7151 new_bus->name = "r8169";
7152 new_bus->priv = tp;
7153 new_bus->parent = &pdev->dev;
7154 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7155 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7156 PCI_DEVID(pdev->bus->number, pdev->devfn));
7157
7158 new_bus->read = r8169_mdio_read_reg;
7159 new_bus->write = r8169_mdio_write_reg;
7160
7161 ret = mdiobus_register(new_bus);
7162 if (ret)
7163 return ret;
7164
7165 phydev = mdiobus_get_phy(new_bus, 0);
7166 if (!phydev) {
7167 mdiobus_unregister(new_bus);
7168 return -ENODEV;
7169 }
7170
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007171 /* PHY will be woken up in rtl_open() */
7172 phy_suspend(phydev);
7173
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007174 tp->mii_bus = new_bus;
7175
7176 return 0;
7177}
7178
Bill Pembertonbaf63292012-12-03 09:23:28 -05007179static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007180{
Hayes Wangc5583862012-07-02 17:23:22 +08007181 u32 data;
7182
7183 tp->ocp_base = OCP_STD_PHY_BASE;
7184
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007185 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007186
7187 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7188 return;
7189
7190 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7191 return;
7192
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007193 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007194 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007195 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007196
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007197 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007198 data &= ~(1 << 14);
7199 r8168_mac_ocp_write(tp, 0xe8de, data);
7200
7201 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7202 return;
7203
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007204 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007205 data |= (1 << 15);
7206 r8168_mac_ocp_write(tp, 0xe8de, data);
7207
7208 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7209 return;
7210}
7211
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007212static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7213{
7214 rtl8168ep_stop_cmac(tp);
7215 rtl_hw_init_8168g(tp);
7216}
7217
Bill Pembertonbaf63292012-12-03 09:23:28 -05007218static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007219{
7220 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007221 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007222 rtl_hw_init_8168g(tp);
7223 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007224 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007225 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007226 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007227 default:
7228 break;
7229 }
7230}
7231
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007232/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7233static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7234{
7235 switch (tp->mac_version) {
7236 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7237 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7238 return false;
7239 default:
7240 return true;
7241 }
7242}
7243
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007244static int rtl_jumbo_max(struct rtl8169_private *tp)
7245{
7246 /* Non-GBit versions don't support jumbo frames */
7247 if (!tp->supports_gmii)
7248 return JUMBO_1K;
7249
7250 switch (tp->mac_version) {
7251 /* RTL8169 */
7252 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7253 return JUMBO_7K;
7254 /* RTL8168b */
7255 case RTL_GIGA_MAC_VER_11:
7256 case RTL_GIGA_MAC_VER_12:
7257 case RTL_GIGA_MAC_VER_17:
7258 return JUMBO_4K;
7259 /* RTL8168c */
7260 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7261 return JUMBO_6K;
7262 default:
7263 return JUMBO_9K;
7264 }
7265}
7266
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007267static void rtl_disable_clk(void *data)
7268{
7269 clk_disable_unprepare(data);
7270}
7271
hayeswang929a0312014-09-16 11:40:47 +08007272static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007273{
7274 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007275 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007276 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007277 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007278 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007279
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007280 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7281 if (!dev)
7282 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007283
7284 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007285 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007286 tp = netdev_priv(dev);
7287 tp->dev = dev;
7288 tp->pci_dev = pdev;
7289 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007290 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007291
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007292 /* Get the *optional* external "ether_clk" used on some boards */
7293 tp->clk = devm_clk_get(&pdev->dev, "ether_clk");
7294 if (IS_ERR(tp->clk)) {
7295 rc = PTR_ERR(tp->clk);
7296 if (rc == -ENOENT) {
7297 /* clk-core allows NULL (for suspend / resume) */
7298 tp->clk = NULL;
7299 } else if (rc == -EPROBE_DEFER) {
7300 return rc;
7301 } else {
7302 dev_err(&pdev->dev, "failed to get clk: %d\n", rc);
7303 return rc;
7304 }
7305 } else {
7306 rc = clk_prepare_enable(tp->clk);
7307 if (rc) {
7308 dev_err(&pdev->dev, "failed to enable clk: %d\n", rc);
7309 return rc;
7310 }
7311
7312 rc = devm_add_action_or_reset(&pdev->dev, rtl_disable_clk,
7313 tp->clk);
7314 if (rc)
7315 return rc;
7316 }
7317
Francois Romieu3b6cf252012-03-08 09:59:04 +01007318 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007319 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007320 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007321 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007322 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007323 }
7324
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007325 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007326 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007327
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007328 /* use first MMIO region */
7329 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7330 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007331 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007332 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007333 }
7334
7335 /* check for weird/broken PCI region reporting */
7336 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007337 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007338 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007339 }
7340
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007341 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007342 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007343 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007344 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007345 }
7346
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007347 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007348
7349 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007350 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007351
7352 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007353 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007354
Heiner Kallweite3972862018-06-29 08:07:04 +02007355 if (rtl_tbi_enabled(tp)) {
7356 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7357 return -ENODEV;
7358 }
7359
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007360 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007361
7362 if ((sizeof(dma_addr_t) > 4) &&
7363 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7364 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007365 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7366 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007367
7368 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7369 if (!pci_is_pcie(pdev))
7370 tp->cp_cmd |= PCIDAC;
7371 dev->features |= NETIF_F_HIGHDMA;
7372 } else {
7373 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7374 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007375 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007376 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007377 }
7378 }
7379
Francois Romieu3b6cf252012-03-08 09:59:04 +01007380 rtl_init_rxcfg(tp);
7381
7382 rtl_irq_disable(tp);
7383
Hayes Wangc5583862012-07-02 17:23:22 +08007384 rtl_hw_initialize(tp);
7385
Francois Romieu3b6cf252012-03-08 09:59:04 +01007386 rtl_hw_reset(tp);
7387
7388 rtl_ack_events(tp, 0xffff);
7389
7390 pci_set_master(pdev);
7391
Francois Romieu3b6cf252012-03-08 09:59:04 +01007392 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007393 rtl_init_jumbo_ops(tp);
7394
7395 rtl8169_print_mac_version(tp);
7396
7397 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007398
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007399 rc = rtl_alloc_irq(tp);
7400 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007401 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007402 return rc;
7403 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007404
Heiner Kallweit18041b52018-07-24 22:21:04 +02007405 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007406
Francois Romieu3b6cf252012-03-08 09:59:04 +01007407 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007408 u64_stats_init(&tp->rx_stats.syncp);
7409 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007410
7411 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007412 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007413 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007414 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7415 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007416 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007417 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007418
Heiner Kallweit353af852018-05-02 21:39:59 +02007419 if (is_valid_ether_addr(mac_addr))
7420 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007421 break;
7422 default:
7423 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007424 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007425 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007426 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007428 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007429 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007430
Heiner Kallweit37621492018-04-17 23:20:03 +02007431 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007432
7433 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7434 * properly for all devices */
7435 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007436 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437
7438 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007439 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7440 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007441 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7442 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007443 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007444
hayeswang929a0312014-09-16 11:40:47 +08007445 tp->cp_cmd |= RxChkSum | RxVlan;
7446
7447 /*
7448 * Pretend we are using VLANs; This bypasses a nasty bug where
7449 * Interrupts stop flowing on high load on 8110SCd controllers.
7450 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007451 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007452 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007453 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007454
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007455 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007456 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007457 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007458 } else {
7459 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007460 }
hayeswang5888d3f2014-07-11 16:25:56 +08007461
Francois Romieu3b6cf252012-03-08 09:59:04 +01007462 dev->hw_features |= NETIF_F_RXALL;
7463 dev->hw_features |= NETIF_F_RXFCS;
7464
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007465 /* MTU range: 60 - hw-specific max */
7466 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007467 jumbo_max = rtl_jumbo_max(tp);
7468 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007469
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470 tp->hw_start = cfg->hw_start;
7471 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007472 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007473
Francois Romieu3b6cf252012-03-08 09:59:04 +01007474 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7475
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007476 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7477 &tp->counters_phys_addr,
7478 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007479 if (!tp->counters)
7480 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007481
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007482 pci_set_drvdata(pdev, dev);
7483
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007484 rc = r8169_mdio_register(tp);
7485 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007486 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007487
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007488 /* chip gets powered up in rtl_open() */
7489 rtl_pll_power_down(tp);
7490
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007491 rc = register_netdev(dev);
7492 if (rc)
7493 goto err_mdio_unregister;
7494
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007495 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7496 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007497 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007498 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007499
7500 if (jumbo_max > JUMBO_1K)
7501 netif_info(tp, probe, dev,
7502 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7503 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7504 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007505
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007506 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007507 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007508
Heiner Kallweita92a0842018-01-08 21:39:13 +01007509 if (pci_dev_run_wake(pdev))
7510 pm_runtime_put_sync(&pdev->dev);
7511
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007512 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007513
7514err_mdio_unregister:
7515 mdiobus_unregister(tp->mii_bus);
7516 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007517}
7518
Linus Torvalds1da177e2005-04-16 15:20:36 -07007519static struct pci_driver rtl8169_pci_driver = {
7520 .name = MODULENAME,
7521 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007522 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007523 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007524 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007525 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007526};
7527
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007528module_pci_driver(rtl8169_pci_driver);