blob: 9a03b7a0921772ae9d3bbc5ea62a1fa300e7029f [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020035#include "r8169_firmware.h"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050064static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020077#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
78#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
79#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
80#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
81#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
82#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020085 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020086 RTL_GIGA_MAC_VER_02,
87 RTL_GIGA_MAC_VER_03,
88 RTL_GIGA_MAC_VER_04,
89 RTL_GIGA_MAC_VER_05,
90 RTL_GIGA_MAC_VER_06,
91 RTL_GIGA_MAC_VER_07,
92 RTL_GIGA_MAC_VER_08,
93 RTL_GIGA_MAC_VER_09,
94 RTL_GIGA_MAC_VER_10,
95 RTL_GIGA_MAC_VER_11,
96 RTL_GIGA_MAC_VER_12,
97 RTL_GIGA_MAC_VER_13,
98 RTL_GIGA_MAC_VER_14,
99 RTL_GIGA_MAC_VER_15,
100 RTL_GIGA_MAC_VER_16,
101 RTL_GIGA_MAC_VER_17,
102 RTL_GIGA_MAC_VER_18,
103 RTL_GIGA_MAC_VER_19,
104 RTL_GIGA_MAC_VER_20,
105 RTL_GIGA_MAC_VER_21,
106 RTL_GIGA_MAC_VER_22,
107 RTL_GIGA_MAC_VER_23,
108 RTL_GIGA_MAC_VER_24,
109 RTL_GIGA_MAC_VER_25,
110 RTL_GIGA_MAC_VER_26,
111 RTL_GIGA_MAC_VER_27,
112 RTL_GIGA_MAC_VER_28,
113 RTL_GIGA_MAC_VER_29,
114 RTL_GIGA_MAC_VER_30,
115 RTL_GIGA_MAC_VER_31,
116 RTL_GIGA_MAC_VER_32,
117 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800118 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800119 RTL_GIGA_MAC_VER_35,
120 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800121 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800122 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800123 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800124 RTL_GIGA_MAC_VER_40,
125 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000126 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000127 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800128 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800129 RTL_GIGA_MAC_VER_45,
130 RTL_GIGA_MAC_VER_46,
131 RTL_GIGA_MAC_VER_47,
132 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800133 RTL_GIGA_MAC_VER_49,
134 RTL_GIGA_MAC_VER_50,
135 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200136 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137};
138
Francois Romieud58d46b2011-05-03 16:38:29 +0200139#define JUMBO_1K ETH_DATA_LEN
140#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
141#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
142#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
143#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
144
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800145static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200147 const char *fw_name;
148} rtl_chip_infos[] = {
149 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200150 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
151 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
152 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
153 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
154 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200155 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200156 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
159 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
160 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
162 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
163 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
165 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
166 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
167 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
168 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
172 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
174 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
175 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
176 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
178 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
180 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
181 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
182 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
183 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
184 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
185 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
186 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
187 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
188 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
189 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
190 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
191 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
192 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
193 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
194 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
195 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
196 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
197 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
198 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
200 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Francois Romieubcf0bf92006-07-26 23:14:13 +0200203enum cfg_version {
204 RTL_CFG_0 = 0x00,
205 RTL_CFG_1,
206 RTL_CFG_2
207};
208
Benoit Taine9baa3c32014-08-08 15:56:03 +0200209static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800210 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
211 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100212 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
213 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
214 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
215 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
216 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
218 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
219 { PCI_VENDOR_ID_DLINK, 0x4300,
220 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
221 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
222 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
223 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
224 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200225 { PCI_VENDOR_ID_LINKSYS, 0x1032,
226 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100227 { 0x0001, 0x8168,
228 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100229 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
232MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
233
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200234static struct {
235 u32 msg_enable;
236} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Francois Romieu07d3f512007-02-21 22:40:46 +0100238enum rtl_registers {
239 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100240 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100241 MAR0 = 8, /* Multicast filter. */
242 CounterAddrLow = 0x10,
243 CounterAddrHigh = 0x14,
244 TxDescStartAddrLow = 0x20,
245 TxDescStartAddrHigh = 0x24,
246 TxHDescStartAddrLow = 0x28,
247 TxHDescStartAddrHigh = 0x2c,
248 FLASH = 0x30,
249 ERSR = 0x36,
250 ChipCmd = 0x37,
251 TxPoll = 0x38,
252 IntrMask = 0x3c,
253 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700254
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800255 TxConfig = 0x40,
256#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
257#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
258
259 RxConfig = 0x44,
260#define RX128_INT_EN (1 << 15) /* 8111c and later */
261#define RX_MULTI_EN (1 << 14) /* 8111c only */
262#define RXCFG_FIFO_SHIFT 13
263 /* No threshold before first PCI xfer */
264#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000265#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800266#define RXCFG_DMA_SHIFT 8
267 /* Unlimited maximum PCI burst. */
268#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700269
Francois Romieu07d3f512007-02-21 22:40:46 +0100270 RxMissed = 0x4c,
271 Cfg9346 = 0x50,
272 Config0 = 0x51,
273 Config1 = 0x52,
274 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200275#define PME_SIGNAL (1 << 5) /* 8168c and later */
276
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 Config3 = 0x54,
278 Config4 = 0x55,
279 Config5 = 0x56,
280 MultiIntr = 0x5c,
281 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100282 PHYstatus = 0x6c,
283 RxMaxSize = 0xda,
284 CPlusCmd = 0xe0,
285 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300286
287#define RTL_COALESCE_MASK 0x0f
288#define RTL_COALESCE_SHIFT 4
289#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
290#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
291
Francois Romieu07d3f512007-02-21 22:40:46 +0100292 RxDescAddrLow = 0xe4,
293 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000294 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
295
296#define NoEarlyTx 0x3f /* Max value : no early transmit. */
297
298 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
299
300#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800301#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000302
Francois Romieu07d3f512007-02-21 22:40:46 +0100303 FuncEvent = 0xf0,
304 FuncEventMask = 0xf4,
305 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800306 IBCR0 = 0xf8,
307 IBCR2 = 0xf9,
308 IBIMR0 = 0xfa,
309 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100310 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311};
312
Francois Romieuf162a5d2008-06-01 22:37:49 +0200313enum rtl8168_8101_registers {
314 CSIDR = 0x64,
315 CSIAR = 0x68,
316#define CSIAR_FLAG 0x80000000
317#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200318#define CSIAR_BYTE_ENABLE 0x0000f000
319#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000320 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200321 EPHYAR = 0x80,
322#define EPHYAR_FLAG 0x80000000
323#define EPHYAR_WRITE_CMD 0x80000000
324#define EPHYAR_REG_MASK 0x1f
325#define EPHYAR_REG_SHIFT 16
326#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800327 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800328#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800329#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200330 DBG_REG = 0xd1,
331#define FIX_NAK_1 (1 << 4)
332#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800333 TWSI = 0xd2,
334 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800335#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800336#define TX_EMPTY (1 << 5)
337#define RX_EMPTY (1 << 4)
338#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800339#define EN_NDP (1 << 3)
340#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800341#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000342 EFUSEAR = 0xdc,
343#define EFUSEAR_FLAG 0x80000000
344#define EFUSEAR_WRITE_CMD 0x80000000
345#define EFUSEAR_READ_CMD 0x00000000
346#define EFUSEAR_REG_MASK 0x03ff
347#define EFUSEAR_REG_SHIFT 8
348#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800349 MISC_1 = 0xf2,
350#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200351};
352
françois romieuc0e45c12011-01-03 15:08:04 +0000353enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800354 LED_FREQ = 0x1a,
355 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000356 ERIDR = 0x70,
357 ERIAR = 0x74,
358#define ERIAR_FLAG 0x80000000
359#define ERIAR_WRITE_CMD 0x80000000
360#define ERIAR_READ_CMD 0x00000000
361#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000362#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800363#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
364#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
365#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800366#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800367#define ERIAR_MASK_SHIFT 12
368#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
369#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800370#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800371#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800372#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000373 EPHY_RXER_NUM = 0x7c,
374 OCPDR = 0xb0, /* OCP GPHY access */
375#define OCPDR_WRITE_CMD 0x80000000
376#define OCPDR_READ_CMD 0x00000000
377#define OCPDR_REG_MASK 0x7f
378#define OCPDR_GPHY_REG_SHIFT 16
379#define OCPDR_DATA_MASK 0xffff
380 OCPAR = 0xb4,
381#define OCPAR_FLAG 0x80000000
382#define OCPAR_GPHY_WRITE_CMD 0x8000f060
383#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800384 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000385 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
386 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200387#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800388#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800389#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800390#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800391#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000392};
393
Francois Romieu07d3f512007-02-21 22:40:46 +0100394enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100396 SYSErr = 0x8000,
397 PCSTimeout = 0x4000,
398 SWInt = 0x0100,
399 TxDescUnavail = 0x0080,
400 RxFIFOOver = 0x0040,
401 LinkChg = 0x0020,
402 RxOverflow = 0x0010,
403 TxErr = 0x0008,
404 TxOK = 0x0004,
405 RxErr = 0x0002,
406 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200409 RxRWT = (1 << 22),
410 RxRES = (1 << 21),
411 RxRUNT = (1 << 20),
412 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800415 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100416 CmdReset = 0x10,
417 CmdRxEnb = 0x08,
418 CmdTxEnb = 0x04,
419 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Francois Romieu275391a2007-02-23 23:50:28 +0100421 /* TXPoll register p.5 */
422 HPQ = 0x80, /* Poll cmd on the high prio queue */
423 NPQ = 0x40, /* Poll cmd on the low prio queue */
424 FSWInt = 0x01, /* Forced software interrupt */
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100427 Cfg9346_Lock = 0x00,
428 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100431 AcceptErr = 0x20,
432 AcceptRunt = 0x10,
433 AcceptBroadcast = 0x08,
434 AcceptMulticast = 0x04,
435 AcceptMyPhys = 0x02,
436 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200437#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 /* TxConfigBits */
440 TxInterFrameGapShift = 24,
441 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
442
Francois Romieu5d06a992006-02-23 00:47:58 +0100443 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200444 LEDS1 = (1 << 7),
445 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200446 Speed_down = (1 << 4),
447 MEMMAP = (1 << 3),
448 IOMAP = (1 << 2),
449 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100450 PMEnable = (1 << 0), /* Power Management Enable */
451
Francois Romieu6dccd162007-02-13 23:38:05 +0100452 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000453 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000454 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100455 PCI_Clock_66MHz = 0x01,
456 PCI_Clock_33MHz = 0x00,
457
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458 /* Config3 register p.25 */
459 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
460 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200461 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800462 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200463 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100464
Francois Romieud58d46b2011-05-03 16:38:29 +0200465 /* Config4 register */
466 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
467
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100469 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
470 MWF = (1 << 5), /* Accept Multicast wakeup frame */
471 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200472 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100473 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100474 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000475 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200478 EnableBist = (1 << 15), // 8168 8101
479 Mac_dbgo_oe = (1 << 14), // 8168 8101
480 Normal_mode = (1 << 13), // unused
481 Force_half_dup = (1 << 12), // 8168 8101
482 Force_rxflow_en = (1 << 11), // 8168 8101
483 Force_txflow_en = (1 << 10), // 8168 8101
484 Cxpl_dbg_sel = (1 << 9), // 8168 8101
485 ASF = (1 << 8), // 8168 8101
486 PktCntrDisable = (1 << 7), // 8168 8101
487 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 RxVlan = (1 << 6),
489 RxChkSum = (1 << 5),
490 PCIDAC = (1 << 4),
491 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200492#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200493#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100496 TBI_Enable = 0x80,
497 TxFlowCtrl = 0x40,
498 RxFlowCtrl = 0x20,
499 _1000bpsF = 0x10,
500 _100bps = 0x08,
501 _10bps = 0x04,
502 LinkStatus = 0x02,
503 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200505 /* ResetCounterCommand */
506 CounterReset = 0x1,
507
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200508 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100509 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800510
511 /* magic enable v2 */
512 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513};
514
Francois Romieu2b7b4312011-04-18 22:53:24 -0700515enum rtl_desc_bit {
516 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
518 RingEnd = (1 << 30), /* End of descriptor ring */
519 FirstFrag = (1 << 29), /* First segment of a packet */
520 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu2b7b4312011-04-18 22:53:24 -0700523/* Generic case. */
524enum rtl_tx_desc_bit {
525 /* First doubleword. */
526 TD_LSO = (1 << 27), /* Large Send Offload */
527#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Francois Romieu2b7b4312011-04-18 22:53:24 -0700529 /* Second doubleword. */
530 TxVlanTag = (1 << 17), /* Add VLAN tag */
531};
532
533/* 8169, 8168b and 810x except 8102e. */
534enum rtl_tx_desc_bit_0 {
535 /* First doubleword. */
536#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
537 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
538 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
539 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
540};
541
542/* 8102e, 8168c and beyond. */
543enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800544 /* First doubleword. */
545 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800546 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800548#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800549
Francois Romieu2b7b4312011-04-18 22:53:24 -0700550 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800551#define TCPHO_SHIFT 18
552#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700553#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800554 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
555 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700556 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
557 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
558};
559
Francois Romieu2b7b4312011-04-18 22:53:24 -0700560enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 /* Rx private */
562 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500563 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565#define RxProtoUDP (PID1)
566#define RxProtoTCP (PID0)
567#define RxProtoIP (PID1 | PID0)
568#define RxProtoMask RxProtoIP
569
570 IPFail = (1 << 16), /* IP checksum failed */
571 UDPFail = (1 << 15), /* UDP/IP checksum failed */
572 TCPFail = (1 << 14), /* TCP/IP checksum failed */
573 RxVlanTag = (1 << 16), /* VLAN tag available */
574};
575
576#define RsvdMask 0x3fffc000
577
578struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200579 __le32 opts1;
580 __le32 opts2;
581 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582};
583
584struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200585 __le32 opts1;
586 __le32 opts2;
587 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588};
589
590struct ring_info {
591 struct sk_buff *skb;
592 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593};
594
Ivan Vecera355423d2009-02-06 21:49:57 -0800595struct rtl8169_counters {
596 __le64 tx_packets;
597 __le64 rx_packets;
598 __le64 tx_errors;
599 __le32 rx_errors;
600 __le16 rx_missed;
601 __le16 align_errors;
602 __le32 tx_one_collision;
603 __le32 tx_multi_collision;
604 __le64 rx_unicast;
605 __le64 rx_broadcast;
606 __le32 rx_multicast;
607 __le16 tx_aborted;
608 __le16 tx_underun;
609};
610
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200611struct rtl8169_tc_offsets {
612 bool inited;
613 __le64 tx_errors;
614 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200615 __le16 tx_aborted;
616};
617
Francois Romieuda78dbf2012-01-26 14:18:23 +0100618enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800619 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100621 RTL_FLAG_MAX
622};
623
Junchang Wang8027aa22012-03-04 23:30:32 +0100624struct rtl8169_stats {
625 u64 packets;
626 u64 bytes;
627 struct u64_stats_sync syncp;
628};
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630struct rtl8169_private {
631 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200632 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000633 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100634 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700635 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200636 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200637 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
639 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100641 struct rtl8169_stats rx_stats;
642 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
644 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
645 dma_addr_t TxPhyAddr;
646 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000647 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100650
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100651 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300652 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200653 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000654
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200655 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100656
657 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100658 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
659 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100660 struct work_struct work;
661 } wk;
662
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100663 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200664 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200665 dma_addr_t counters_phys_addr;
666 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200667 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000668 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000669
Heiner Kallweit254764e2019-01-22 22:23:41 +0100670 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200671 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800672
673 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674};
675
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200676typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
677
Ralf Baechle979b6c12005-06-13 14:30:40 -0700678MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200680module_param_named(debug, debug.msg_enable, int, 0);
681MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100682MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000684MODULE_FIRMWARE(FIRMWARE_8168D_1);
685MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000686MODULE_FIRMWARE(FIRMWARE_8168E_1);
687MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400688MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800689MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800690MODULE_FIRMWARE(FIRMWARE_8168F_1);
691MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800692MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800693MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800694MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800695MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000696MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000697MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000698MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800699MODULE_FIRMWARE(FIRMWARE_8168H_1);
700MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200701MODULE_FIRMWARE(FIRMWARE_8107E_1);
702MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100704static inline struct device *tp_to_dev(struct rtl8169_private *tp)
705{
706 return &tp->pci_dev->dev;
707}
708
Francois Romieuda78dbf2012-01-26 14:18:23 +0100709static void rtl_lock_work(struct rtl8169_private *tp)
710{
711 mutex_lock(&tp->wk.mutex);
712}
713
714static void rtl_unlock_work(struct rtl8169_private *tp)
715{
716 mutex_unlock(&tp->wk.mutex);
717}
718
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100719static void rtl_lock_config_regs(struct rtl8169_private *tp)
720{
721 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
722}
723
724static void rtl_unlock_config_regs(struct rtl8169_private *tp)
725{
726 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
727}
728
Heiner Kallweitcb732002018-03-20 07:45:35 +0100729static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200730{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100731 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800732 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200733}
734
Francois Romieuffc46952012-07-06 14:19:23 +0200735struct rtl_cond {
736 bool (*check)(struct rtl8169_private *);
737 const char *msg;
738};
739
740static void rtl_udelay(unsigned int d)
741{
742 udelay(d);
743}
744
745static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
746 void (*delay)(unsigned int), unsigned int d, int n,
747 bool high)
748{
749 int i;
750
751 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200752 if (c->check(tp) == high)
753 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200754 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200755 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200756 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
757 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200758 return false;
759}
760
761static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
762 const struct rtl_cond *c,
763 unsigned int d, int n)
764{
765 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
766}
767
768static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
769 const struct rtl_cond *c,
770 unsigned int d, int n)
771{
772 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
773}
774
775static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
776 const struct rtl_cond *c,
777 unsigned int d, int n)
778{
779 return rtl_loop_wait(tp, c, msleep, d, n, true);
780}
781
782static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
783 const struct rtl_cond *c,
784 unsigned int d, int n)
785{
786 return rtl_loop_wait(tp, c, msleep, d, n, false);
787}
788
789#define DECLARE_RTL_COND(name) \
790static bool name ## _check(struct rtl8169_private *); \
791 \
792static const struct rtl_cond name = { \
793 .check = name ## _check, \
794 .msg = #name \
795}; \
796 \
797static bool name ## _check(struct rtl8169_private *tp)
798
Hayes Wangc5583862012-07-02 17:23:22 +0800799static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
800{
801 if (reg & 0xffff0001) {
802 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
803 return true;
804 }
805 return false;
806}
807
808DECLARE_RTL_COND(rtl_ocp_gphy_cond)
809{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200810 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800811}
812
813static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
814{
Hayes Wangc5583862012-07-02 17:23:22 +0800815 if (rtl_ocp_reg_failure(tp, reg))
816 return;
817
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200818 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800819
820 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
821}
822
823static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
824{
Hayes Wangc5583862012-07-02 17:23:22 +0800825 if (rtl_ocp_reg_failure(tp, reg))
826 return 0;
827
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200828 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800829
830 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200831 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800832}
833
Hayes Wangc5583862012-07-02 17:23:22 +0800834static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
835{
Hayes Wangc5583862012-07-02 17:23:22 +0800836 if (rtl_ocp_reg_failure(tp, reg))
837 return;
838
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200839 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800840}
841
842static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
843{
Hayes Wangc5583862012-07-02 17:23:22 +0800844 if (rtl_ocp_reg_failure(tp, reg))
845 return 0;
846
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200847 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800848
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200849 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800850}
851
852#define OCP_STD_PHY_BASE 0xa400
853
854static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
855{
856 if (reg == 0x1f) {
857 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
858 return;
859 }
860
861 if (tp->ocp_base != OCP_STD_PHY_BASE)
862 reg -= 0x10;
863
864 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
865}
866
867static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
868{
869 if (tp->ocp_base != OCP_STD_PHY_BASE)
870 reg -= 0x10;
871
872 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
873}
874
hayeswangeee37862013-04-01 22:23:38 +0000875static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
876{
877 if (reg == 0x1f) {
878 tp->ocp_base = value << 4;
879 return;
880 }
881
882 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
883}
884
885static int mac_mcu_read(struct rtl8169_private *tp, int reg)
886{
887 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
888}
889
Francois Romieuffc46952012-07-06 14:19:23 +0200890DECLARE_RTL_COND(rtl_phyar_cond)
891{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200892 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200893}
894
Francois Romieu24192212012-07-06 20:19:42 +0200895static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200897 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Francois Romieuffc46952012-07-06 14:19:23 +0200899 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700900 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700901 * According to hardware specs a 20us delay is required after write
902 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700903 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700904 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905}
906
Francois Romieu24192212012-07-06 20:19:42 +0200907static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908{
Francois Romieuffc46952012-07-06 14:19:23 +0200909 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200911 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Francois Romieuffc46952012-07-06 14:19:23 +0200913 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200914 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200915
Timo Teräs81a95f02010-06-09 17:31:48 -0700916 /*
917 * According to hardware specs a 20us delay is required after read
918 * complete indication, but before sending next command.
919 */
920 udelay(20);
921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 return value;
923}
924
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800925DECLARE_RTL_COND(rtl_ocpar_cond)
926{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200927 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800928}
929
Francois Romieu24192212012-07-06 20:19:42 +0200930static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000931{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200932 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
933 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
934 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000935
Francois Romieuffc46952012-07-06 14:19:23 +0200936 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000937}
938
Francois Romieu24192212012-07-06 20:19:42 +0200939static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000940{
Francois Romieu24192212012-07-06 20:19:42 +0200941 r8168dp_1_mdio_access(tp, reg,
942 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000943}
944
Francois Romieu24192212012-07-06 20:19:42 +0200945static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000946{
Francois Romieu24192212012-07-06 20:19:42 +0200947 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000948
949 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200950 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
951 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000952
Francois Romieuffc46952012-07-06 14:19:23 +0200953 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200954 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000955}
956
françois romieue6de30d2011-01-03 15:08:37 +0000957#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
958
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200959static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000960{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000962}
963
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200964static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000965{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200966 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000967}
968
Francois Romieu24192212012-07-06 20:19:42 +0200969static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000970{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200971 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000972
Francois Romieu24192212012-07-06 20:19:42 +0200973 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000974
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200975 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000976}
977
Francois Romieu24192212012-07-06 20:19:42 +0200978static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000979{
980 int value;
981
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000983
Francois Romieu24192212012-07-06 20:19:42 +0200984 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +0000985
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000987
988 return value;
989}
990
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200991static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +0200992{
Heiner Kallweit5f950522019-05-31 19:53:28 +0200993 switch (tp->mac_version) {
994 case RTL_GIGA_MAC_VER_27:
995 r8168dp_1_mdio_write(tp, location, val);
996 break;
997 case RTL_GIGA_MAC_VER_28:
998 case RTL_GIGA_MAC_VER_31:
999 r8168dp_2_mdio_write(tp, location, val);
1000 break;
1001 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1002 r8168g_mdio_write(tp, location, val);
1003 break;
1004 default:
1005 r8169_mdio_write(tp, location, val);
1006 break;
1007 }
Francois Romieudacf8152008-08-02 20:44:13 +02001008}
1009
françois romieu4da19632011-01-03 15:07:55 +00001010static int rtl_readphy(struct rtl8169_private *tp, int location)
1011{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001012 switch (tp->mac_version) {
1013 case RTL_GIGA_MAC_VER_27:
1014 return r8168dp_1_mdio_read(tp, location);
1015 case RTL_GIGA_MAC_VER_28:
1016 case RTL_GIGA_MAC_VER_31:
1017 return r8168dp_2_mdio_read(tp, location);
1018 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1019 return r8168g_mdio_read(tp, location);
1020 default:
1021 return r8169_mdio_read(tp, location);
1022 }
françois romieu4da19632011-01-03 15:07:55 +00001023}
1024
1025static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1026{
1027 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1028}
1029
Chun-Hao Lin76564422014-10-01 23:17:17 +08001030static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001031{
1032 int val;
1033
françois romieu4da19632011-01-03 15:07:55 +00001034 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001035 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001036}
1037
Francois Romieuffc46952012-07-06 14:19:23 +02001038DECLARE_RTL_COND(rtl_ephyar_cond)
1039{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001040 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001041}
1042
Francois Romieufdf6fc02012-07-06 22:40:38 +02001043static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001044{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001046 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1047
Francois Romieuffc46952012-07-06 14:19:23 +02001048 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1049
1050 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001051}
1052
Francois Romieufdf6fc02012-07-06 22:40:38 +02001053static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001056
Francois Romieuffc46952012-07-06 14:19:23 +02001057 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001059}
1060
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001061DECLARE_RTL_COND(rtl_eriar_cond)
1062{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001063 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001064}
1065
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001066static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1067 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001068{
Hayes Wang133ac402011-07-06 15:58:05 +08001069 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001070 RTL_W32(tp, ERIDR, val);
1071 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001072
Francois Romieuffc46952012-07-06 14:19:23 +02001073 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001074}
1075
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001076static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1077 u32 val)
1078{
1079 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1080}
1081
1082static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001083{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001085
Francois Romieuffc46952012-07-06 14:19:23 +02001086 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001087 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001088}
1089
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001090static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1091{
1092 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1093}
1094
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001095static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001096 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001097{
1098 u32 val;
1099
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001100 val = rtl_eri_read(tp, addr);
1101 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001102}
1103
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001104static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1105 u32 p)
1106{
1107 rtl_w0w1_eri(tp, addr, mask, p, 0);
1108}
1109
1110static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1111 u32 m)
1112{
1113 rtl_w0w1_eri(tp, addr, mask, 0, m);
1114}
1115
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001116static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1117{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001118 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001119 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001121}
1122
1123static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1124{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001125 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001126}
1127
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001128static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1129 u32 data)
1130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 RTL_W32(tp, OCPDR, data);
1132 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001133 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1134}
1135
1136static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1137 u32 data)
1138{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001139 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1140 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001141}
1142
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001143static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001144{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001145 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001146
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001147 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001148}
1149
1150#define OOB_CMD_RESET 0x00
1151#define OOB_CMD_DRIVER_START 0x05
1152#define OOB_CMD_DRIVER_STOP 0x06
1153
1154static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1155{
1156 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1157}
1158
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001159DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001160{
1161 u16 reg;
1162
1163 reg = rtl8168_get_ocp_reg(tp);
1164
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001165 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001166}
1167
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1169{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001170 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001171}
1172
1173DECLARE_RTL_COND(rtl_ocp_tx_cond)
1174{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001175 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001176}
1177
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001178static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1179{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001180 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001181 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001182 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1183 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001184}
1185
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001186static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001187{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001188 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1189 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001190}
1191
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001192static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1193{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001194 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1195 r8168ep_ocp_write(tp, 0x01, 0x30,
1196 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001197 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1198}
1199
1200static void rtl8168_driver_start(struct rtl8169_private *tp)
1201{
1202 switch (tp->mac_version) {
1203 case RTL_GIGA_MAC_VER_27:
1204 case RTL_GIGA_MAC_VER_28:
1205 case RTL_GIGA_MAC_VER_31:
1206 rtl8168dp_driver_start(tp);
1207 break;
1208 case RTL_GIGA_MAC_VER_49:
1209 case RTL_GIGA_MAC_VER_50:
1210 case RTL_GIGA_MAC_VER_51:
1211 rtl8168ep_driver_start(tp);
1212 break;
1213 default:
1214 BUG();
1215 break;
1216 }
1217}
1218
1219static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1220{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001221 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1222 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001223}
1224
1225static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1226{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001227 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001228 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1229 r8168ep_ocp_write(tp, 0x01, 0x30,
1230 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001231 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1232}
1233
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001234static void rtl8168_driver_stop(struct rtl8169_private *tp)
1235{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001236 switch (tp->mac_version) {
1237 case RTL_GIGA_MAC_VER_27:
1238 case RTL_GIGA_MAC_VER_28:
1239 case RTL_GIGA_MAC_VER_31:
1240 rtl8168dp_driver_stop(tp);
1241 break;
1242 case RTL_GIGA_MAC_VER_49:
1243 case RTL_GIGA_MAC_VER_50:
1244 case RTL_GIGA_MAC_VER_51:
1245 rtl8168ep_driver_stop(tp);
1246 break;
1247 default:
1248 BUG();
1249 break;
1250 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001251}
1252
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001253static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001254{
1255 u16 reg = rtl8168_get_ocp_reg(tp);
1256
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001257 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001258}
1259
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001260static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001261{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001262 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263}
1264
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001265static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001266{
1267 switch (tp->mac_version) {
1268 case RTL_GIGA_MAC_VER_27:
1269 case RTL_GIGA_MAC_VER_28:
1270 case RTL_GIGA_MAC_VER_31:
1271 return r8168dp_check_dash(tp);
1272 case RTL_GIGA_MAC_VER_49:
1273 case RTL_GIGA_MAC_VER_50:
1274 case RTL_GIGA_MAC_VER_51:
1275 return r8168ep_check_dash(tp);
1276 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001277 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001278 }
1279}
1280
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001281static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1282{
1283 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1284 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1285}
1286
Francois Romieuffc46952012-07-06 14:19:23 +02001287DECLARE_RTL_COND(rtl_efusear_cond)
1288{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001289 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001290}
1291
Francois Romieufdf6fc02012-07-06 22:40:38 +02001292static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001293{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001294 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001295
Francois Romieuffc46952012-07-06 14:19:23 +02001296 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001297 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001298}
1299
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001300static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1301{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001302 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001303}
1304
1305static void rtl_irq_disable(struct rtl8169_private *tp)
1306{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001307 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001308 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001309}
1310
Francois Romieuda78dbf2012-01-26 14:18:23 +01001311#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1312#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1313#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1314
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001315static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001316{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001317 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001318 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001319}
1320
françois romieu811fd302011-12-04 20:30:45 +00001321static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001323 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001324 rtl_ack_events(tp, 0xffff);
1325 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001326 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327}
1328
Hayes Wang70090422011-07-06 15:58:06 +08001329static void rtl_link_chg_patch(struct rtl8169_private *tp)
1330{
Hayes Wang70090422011-07-06 15:58:06 +08001331 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001332 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001333
1334 if (!netif_running(dev))
1335 return;
1336
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001337 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1338 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001339 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001342 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001343 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1344 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001345 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001346 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1347 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001348 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001349 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001350 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1351 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001352 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1354 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001355 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001356 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1357 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001358 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001359 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001360 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1362 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001363 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001364 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001365 }
Hayes Wang70090422011-07-06 15:58:06 +08001366 }
1367}
1368
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001369#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1370
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001371static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1372{
1373 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001374
Francois Romieuda78dbf2012-01-26 14:18:23 +01001375 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001376 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001377 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001378 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001379}
1380
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001381static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001382{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001383 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001384 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001385 u32 opt;
1386 u16 reg;
1387 u8 mask;
1388 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001389 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001390 { WAKE_UCAST, Config5, UWF },
1391 { WAKE_BCAST, Config5, BWF },
1392 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001393 { WAKE_ANY, Config5, LanWake },
1394 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001395 };
Francois Romieu851e6022012-04-17 11:10:11 +02001396 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001397
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001398 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001399
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001400 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001401 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1402 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001403 tmp = ARRAY_SIZE(cfg) - 1;
1404 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001405 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1406 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001408 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1409 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001410 break;
1411 default:
1412 tmp = ARRAY_SIZE(cfg);
1413 break;
1414 }
1415
1416 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001417 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001418 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001419 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001420 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001421 }
1422
Francois Romieu851e6022012-04-17 11:10:11 +02001423 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001424 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001426 if (wolopts)
1427 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001428 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001429 break;
1430 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001431 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001432 if (wolopts)
1433 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001434 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001435 break;
1436 }
1437
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001438 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001439
1440 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001441}
1442
1443static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1444{
1445 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001446 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001447
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001448 if (wol->wolopts & ~WAKE_ANY)
1449 return -EINVAL;
1450
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001451 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001452
Francois Romieuda78dbf2012-01-26 14:18:23 +01001453 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001454
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001455 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001456
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001457 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001458 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001459
1460 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001461
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001462 pm_runtime_put_noidle(d);
1463
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001464 return 0;
1465}
1466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467static void rtl8169_get_drvinfo(struct net_device *dev,
1468 struct ethtool_drvinfo *info)
1469{
1470 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001471 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472
Rick Jones68aad782011-11-07 13:29:27 +00001473 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001474 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001475 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001476 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001477 strlcpy(info->fw_version, rtl_fw->version,
1478 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479}
1480
1481static int rtl8169_get_regs_len(struct net_device *dev)
1482{
1483 return R8169_REGS_SIZE;
1484}
1485
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001486static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1487 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Francois Romieud58d46b2011-05-03 16:38:29 +02001489 struct rtl8169_private *tp = netdev_priv(dev);
1490
Francois Romieu2b7b4312011-04-18 22:53:24 -07001491 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001492 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Francois Romieud58d46b2011-05-03 16:38:29 +02001494 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001495 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001496 features &= ~NETIF_F_IP_CSUM;
1497
Michał Mirosław350fb322011-04-08 06:35:56 +00001498 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
Heiner Kallweita3984572018-04-28 22:19:15 +02001501static int rtl8169_set_features(struct net_device *dev,
1502 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
1504 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001505 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Heiner Kallweita3984572018-04-28 22:19:15 +02001507 rtl_lock_work(tp);
1508
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001509 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001510 if (features & NETIF_F_RXALL)
1511 rx_config |= (AcceptErr | AcceptRunt);
1512 else
1513 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001515 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001516
hayeswang929a0312014-09-16 11:40:47 +08001517 if (features & NETIF_F_RXCSUM)
1518 tp->cp_cmd |= RxChkSum;
1519 else
1520 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001521
hayeswang929a0312014-09-16 11:40:47 +08001522 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1523 tp->cp_cmd |= RxVlan;
1524 else
1525 tp->cp_cmd &= ~RxVlan;
1526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001527 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1528 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Francois Romieuda78dbf2012-01-26 14:18:23 +01001530 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532 return 0;
1533}
1534
Kirill Smelkov810f4892012-11-10 21:11:02 +04001535static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001537 return (skb_vlan_tag_present(skb)) ?
1538 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539}
1540
Francois Romieu7a8fc772011-03-01 17:18:33 +01001541static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542{
1543 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Francois Romieu7a8fc772011-03-01 17:18:33 +01001545 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001546 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1550 void *p)
1551{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001552 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001553 u32 __iomem *data = tp->mmio_addr;
1554 u32 *dw = p;
1555 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
Francois Romieuda78dbf2012-01-26 14:18:23 +01001557 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001558 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1559 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001560 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561}
1562
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001563static u32 rtl8169_get_msglevel(struct net_device *dev)
1564{
1565 struct rtl8169_private *tp = netdev_priv(dev);
1566
1567 return tp->msg_enable;
1568}
1569
1570static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1571{
1572 struct rtl8169_private *tp = netdev_priv(dev);
1573
1574 tp->msg_enable = value;
1575}
1576
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001577static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1578 "tx_packets",
1579 "rx_packets",
1580 "tx_errors",
1581 "rx_errors",
1582 "rx_missed",
1583 "align_errors",
1584 "tx_single_collisions",
1585 "tx_multi_collisions",
1586 "unicast",
1587 "broadcast",
1588 "multicast",
1589 "tx_aborted",
1590 "tx_underrun",
1591};
1592
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001593static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001594{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001595 switch (sset) {
1596 case ETH_SS_STATS:
1597 return ARRAY_SIZE(rtl8169_gstrings);
1598 default:
1599 return -EOPNOTSUPP;
1600 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001601}
1602
Corinna Vinschen42020322015-09-10 10:47:35 +02001603DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001604{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001605 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001606}
1607
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001608static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001609{
Corinna Vinschen42020322015-09-10 10:47:35 +02001610 dma_addr_t paddr = tp->counters_phys_addr;
1611 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001612
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001613 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1614 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001615 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001616 RTL_W32(tp, CounterAddrLow, cmd);
1617 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001618
Francois Romieua78e9362018-01-26 01:53:26 +01001619 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001620}
1621
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001622static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001623{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001624 /*
1625 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1626 * tally counters.
1627 */
1628 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1629 return true;
1630
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001631 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001632}
1633
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001634static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001635{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001636 u8 val = RTL_R8(tp, ChipCmd);
1637
Ivan Vecera355423d2009-02-06 21:49:57 -08001638 /*
1639 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001640 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001641 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001642 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001643 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001644
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001645 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001646}
1647
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001648static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001649{
Corinna Vinschen42020322015-09-10 10:47:35 +02001650 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001651 bool ret = false;
1652
1653 /*
1654 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1655 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1656 * reset by a power cycle, while the counter values collected by the
1657 * driver are reset at every driver unload/load cycle.
1658 *
1659 * To make sure the HW values returned by @get_stats64 match the SW
1660 * values, we collect the initial values at first open(*) and use them
1661 * as offsets to normalize the values returned by @get_stats64.
1662 *
1663 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1664 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1665 * set at open time by rtl_hw_start.
1666 */
1667
1668 if (tp->tc_offset.inited)
1669 return true;
1670
1671 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001672 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001673 ret = true;
1674
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001675 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001676 ret = true;
1677
Corinna Vinschen42020322015-09-10 10:47:35 +02001678 tp->tc_offset.tx_errors = counters->tx_errors;
1679 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1680 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001681 tp->tc_offset.inited = true;
1682
1683 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001684}
1685
Ivan Vecera355423d2009-02-06 21:49:57 -08001686static void rtl8169_get_ethtool_stats(struct net_device *dev,
1687 struct ethtool_stats *stats, u64 *data)
1688{
1689 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001690 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001691 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001692
1693 ASSERT_RTNL();
1694
Chun-Hao Line0636232016-07-29 16:37:55 +08001695 pm_runtime_get_noresume(d);
1696
1697 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001698 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001699
1700 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001701
Corinna Vinschen42020322015-09-10 10:47:35 +02001702 data[0] = le64_to_cpu(counters->tx_packets);
1703 data[1] = le64_to_cpu(counters->rx_packets);
1704 data[2] = le64_to_cpu(counters->tx_errors);
1705 data[3] = le32_to_cpu(counters->rx_errors);
1706 data[4] = le16_to_cpu(counters->rx_missed);
1707 data[5] = le16_to_cpu(counters->align_errors);
1708 data[6] = le32_to_cpu(counters->tx_one_collision);
1709 data[7] = le32_to_cpu(counters->tx_multi_collision);
1710 data[8] = le64_to_cpu(counters->rx_unicast);
1711 data[9] = le64_to_cpu(counters->rx_broadcast);
1712 data[10] = le32_to_cpu(counters->rx_multicast);
1713 data[11] = le16_to_cpu(counters->tx_aborted);
1714 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001715}
1716
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001717static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1718{
1719 switch(stringset) {
1720 case ETH_SS_STATS:
1721 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1722 break;
1723 }
1724}
1725
Francois Romieu50970832017-10-27 13:24:49 +03001726/*
1727 * Interrupt coalescing
1728 *
1729 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1730 * > 8169, 8168 and 810x line of chipsets
1731 *
1732 * 8169, 8168, and 8136(810x) serial chipsets support it.
1733 *
1734 * > 2 - the Tx timer unit at gigabit speed
1735 *
1736 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1737 * (0xe0) bit 1 and bit 0.
1738 *
1739 * For 8169
1740 * bit[1:0] \ speed 1000M 100M 10M
1741 * 0 0 320ns 2.56us 40.96us
1742 * 0 1 2.56us 20.48us 327.7us
1743 * 1 0 5.12us 40.96us 655.4us
1744 * 1 1 10.24us 81.92us 1.31ms
1745 *
1746 * For the other
1747 * bit[1:0] \ speed 1000M 100M 10M
1748 * 0 0 5us 2.56us 40.96us
1749 * 0 1 40us 20.48us 327.7us
1750 * 1 0 80us 40.96us 655.4us
1751 * 1 1 160us 81.92us 1.31ms
1752 */
1753
1754/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1755struct rtl_coalesce_scale {
1756 /* Rx / Tx */
1757 u32 nsecs[2];
1758};
1759
1760/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1761struct rtl_coalesce_info {
1762 u32 speed;
1763 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1764};
1765
1766/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1767#define rxtx_x1822(r, t) { \
1768 {{(r), (t)}}, \
1769 {{(r)*8, (t)*8}}, \
1770 {{(r)*8*2, (t)*8*2}}, \
1771 {{(r)*8*2*2, (t)*8*2*2}}, \
1772}
1773static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1774 /* speed delays: rx00 tx00 */
1775 { SPEED_10, rxtx_x1822(40960, 40960) },
1776 { SPEED_100, rxtx_x1822( 2560, 2560) },
1777 { SPEED_1000, rxtx_x1822( 320, 320) },
1778 { 0 },
1779};
1780
1781static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1782 /* speed delays: rx00 tx00 */
1783 { SPEED_10, rxtx_x1822(40960, 40960) },
1784 { SPEED_100, rxtx_x1822( 2560, 2560) },
1785 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1786 { 0 },
1787};
1788#undef rxtx_x1822
1789
1790/* get rx/tx scale vector corresponding to current speed */
1791static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1792{
1793 struct rtl8169_private *tp = netdev_priv(dev);
1794 struct ethtool_link_ksettings ecmd;
1795 const struct rtl_coalesce_info *ci;
1796 int rc;
1797
Heiner Kallweit45772432018-07-17 22:51:44 +02001798 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001799 if (rc < 0)
1800 return ERR_PTR(rc);
1801
1802 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1803 if (ecmd.base.speed == ci->speed) {
1804 return ci;
1805 }
1806 }
1807
1808 return ERR_PTR(-ELNRNG);
1809}
1810
1811static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1812{
1813 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001814 const struct rtl_coalesce_info *ci;
1815 const struct rtl_coalesce_scale *scale;
1816 struct {
1817 u32 *max_frames;
1818 u32 *usecs;
1819 } coal_settings [] = {
1820 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1821 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1822 }, *p = coal_settings;
1823 int i;
1824 u16 w;
1825
1826 memset(ec, 0, sizeof(*ec));
1827
1828 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1829 ci = rtl_coalesce_info(dev);
1830 if (IS_ERR(ci))
1831 return PTR_ERR(ci);
1832
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001833 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001834
1835 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001836 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001837 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1838 w >>= RTL_COALESCE_SHIFT;
1839 *p->usecs = w & RTL_COALESCE_MASK;
1840 }
1841
1842 for (i = 0; i < 2; i++) {
1843 p = coal_settings + i;
1844 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1845
1846 /*
1847 * ethtool_coalesce says it is illegal to set both usecs and
1848 * max_frames to 0.
1849 */
1850 if (!*p->usecs && !*p->max_frames)
1851 *p->max_frames = 1;
1852 }
1853
1854 return 0;
1855}
1856
1857/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1858static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1859 struct net_device *dev, u32 nsec, u16 *cp01)
1860{
1861 const struct rtl_coalesce_info *ci;
1862 u16 i;
1863
1864 ci = rtl_coalesce_info(dev);
1865 if (IS_ERR(ci))
1866 return ERR_CAST(ci);
1867
1868 for (i = 0; i < 4; i++) {
1869 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1870 ci->scalev[i].nsecs[1]);
1871 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1872 *cp01 = i;
1873 return &ci->scalev[i];
1874 }
1875 }
1876
1877 return ERR_PTR(-EINVAL);
1878}
1879
1880static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1881{
1882 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001883 const struct rtl_coalesce_scale *scale;
1884 struct {
1885 u32 frames;
1886 u32 usecs;
1887 } coal_settings [] = {
1888 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1889 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1890 }, *p = coal_settings;
1891 u16 w = 0, cp01;
1892 int i;
1893
1894 scale = rtl_coalesce_choose_scale(dev,
1895 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1896 if (IS_ERR(scale))
1897 return PTR_ERR(scale);
1898
1899 for (i = 0; i < 2; i++, p++) {
1900 u32 units;
1901
1902 /*
1903 * accept max_frames=1 we returned in rtl_get_coalesce.
1904 * accept it not only when usecs=0 because of e.g. the following scenario:
1905 *
1906 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1907 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1908 * - then user does `ethtool -C eth0 rx-usecs 100`
1909 *
1910 * since ethtool sends to kernel whole ethtool_coalesce
1911 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1912 * we'll reject it below in `frames % 4 != 0`.
1913 */
1914 if (p->frames == 1) {
1915 p->frames = 0;
1916 }
1917
1918 units = p->usecs * 1000 / scale->nsecs[i];
1919 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1920 return -EINVAL;
1921
1922 w <<= RTL_COALESCE_SHIFT;
1923 w |= units;
1924 w <<= RTL_COALESCE_SHIFT;
1925 w |= p->frames >> 2;
1926 }
1927
1928 rtl_lock_work(tp);
1929
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001930 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001931
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001932 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001933 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1934 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001935
1936 rtl_unlock_work(tp);
1937
1938 return 0;
1939}
1940
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001941static int rtl_get_eee_supp(struct rtl8169_private *tp)
1942{
1943 struct phy_device *phydev = tp->phydev;
1944 int ret;
1945
1946 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001947 case RTL_GIGA_MAC_VER_34:
1948 case RTL_GIGA_MAC_VER_35:
1949 case RTL_GIGA_MAC_VER_36:
1950 case RTL_GIGA_MAC_VER_38:
1951 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1952 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001953 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001954 ret = phy_read_paged(phydev, 0x0a5c, 0x12);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001955 break;
1956 default:
1957 ret = -EPROTONOSUPPORT;
1958 break;
1959 }
1960
1961 return ret;
1962}
1963
1964static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1965{
1966 struct phy_device *phydev = tp->phydev;
1967 int ret;
1968
1969 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001970 case RTL_GIGA_MAC_VER_34:
1971 case RTL_GIGA_MAC_VER_35:
1972 case RTL_GIGA_MAC_VER_36:
1973 case RTL_GIGA_MAC_VER_38:
1974 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1975 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001976 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001977 ret = phy_read_paged(phydev, 0x0a5d, 0x11);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001978 break;
1979 default:
1980 ret = -EPROTONOSUPPORT;
1981 break;
1982 }
1983
1984 return ret;
1985}
1986
1987static int rtl_get_eee_adv(struct rtl8169_private *tp)
1988{
1989 struct phy_device *phydev = tp->phydev;
1990 int ret;
1991
1992 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001993 case RTL_GIGA_MAC_VER_34:
1994 case RTL_GIGA_MAC_VER_35:
1995 case RTL_GIGA_MAC_VER_36:
1996 case RTL_GIGA_MAC_VER_38:
1997 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
1998 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001999 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002000 ret = phy_read_paged(phydev, 0x0a5d, 0x10);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002001 break;
2002 default:
2003 ret = -EPROTONOSUPPORT;
2004 break;
2005 }
2006
2007 return ret;
2008}
2009
2010static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2011{
2012 struct phy_device *phydev = tp->phydev;
2013 int ret = 0;
2014
2015 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002016 case RTL_GIGA_MAC_VER_34:
2017 case RTL_GIGA_MAC_VER_35:
2018 case RTL_GIGA_MAC_VER_36:
2019 case RTL_GIGA_MAC_VER_38:
2020 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2021 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002022 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002023 phy_write_paged(phydev, 0x0a5d, 0x10, val);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002024 break;
2025 default:
2026 ret = -EPROTONOSUPPORT;
2027 break;
2028 }
2029
2030 return ret;
2031}
2032
2033static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2034{
2035 struct rtl8169_private *tp = netdev_priv(dev);
2036 struct device *d = tp_to_dev(tp);
2037 int ret;
2038
2039 pm_runtime_get_noresume(d);
2040
2041 if (!pm_runtime_active(d)) {
2042 ret = -EOPNOTSUPP;
2043 goto out;
2044 }
2045
2046 /* Get Supported EEE */
2047 ret = rtl_get_eee_supp(tp);
2048 if (ret < 0)
2049 goto out;
2050 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2051
2052 /* Get advertisement EEE */
2053 ret = rtl_get_eee_adv(tp);
2054 if (ret < 0)
2055 goto out;
2056 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2057 data->eee_enabled = !!data->advertised;
2058
2059 /* Get LP advertisement EEE */
2060 ret = rtl_get_eee_lpadv(tp);
2061 if (ret < 0)
2062 goto out;
2063 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2064 data->eee_active = !!(data->advertised & data->lp_advertised);
2065out:
2066 pm_runtime_put_noidle(d);
2067 return ret < 0 ? ret : 0;
2068}
2069
2070static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2071{
2072 struct rtl8169_private *tp = netdev_priv(dev);
2073 struct device *d = tp_to_dev(tp);
2074 int old_adv, adv = 0, cap, ret;
2075
2076 pm_runtime_get_noresume(d);
2077
2078 if (!dev->phydev || !pm_runtime_active(d)) {
2079 ret = -EOPNOTSUPP;
2080 goto out;
2081 }
2082
2083 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2084 dev->phydev->duplex != DUPLEX_FULL) {
2085 ret = -EPROTONOSUPPORT;
2086 goto out;
2087 }
2088
2089 /* Get Supported EEE */
2090 ret = rtl_get_eee_supp(tp);
2091 if (ret < 0)
2092 goto out;
2093 cap = ret;
2094
2095 ret = rtl_get_eee_adv(tp);
2096 if (ret < 0)
2097 goto out;
2098 old_adv = ret;
2099
2100 if (data->eee_enabled) {
2101 adv = !data->advertised ? cap :
2102 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2103 /* Mask prohibited EEE modes */
2104 adv &= ~dev->phydev->eee_broken_modes;
2105 }
2106
2107 if (old_adv != adv) {
2108 ret = rtl_set_eee_adv(tp, adv);
2109 if (ret < 0)
2110 goto out;
2111
2112 /* Restart autonegotiation so the new modes get sent to the
2113 * link partner.
2114 */
2115 ret = phy_restart_aneg(dev->phydev);
2116 }
2117
2118out:
2119 pm_runtime_put_noidle(d);
2120 return ret < 0 ? ret : 0;
2121}
2122
Jeff Garzik7282d492006-09-13 14:30:00 -04002123static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 .get_drvinfo = rtl8169_get_drvinfo,
2125 .get_regs_len = rtl8169_get_regs_len,
2126 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002127 .get_coalesce = rtl_get_coalesce,
2128 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002129 .get_msglevel = rtl8169_get_msglevel,
2130 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002132 .get_wol = rtl8169_get_wol,
2133 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002134 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002135 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002136 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002137 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002138 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002139 .get_eee = rtl8169_get_eee,
2140 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002141 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2142 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143};
2144
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002145static void rtl_enable_eee(struct rtl8169_private *tp)
2146{
2147 int supported = rtl_get_eee_supp(tp);
2148
2149 if (supported > 0)
2150 rtl_set_eee_adv(tp, supported);
2151}
2152
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002153static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154{
Francois Romieu0e485152007-02-20 00:00:26 +01002155 /*
2156 * The driver currently handles the 8168Bf and the 8168Be identically
2157 * but they can be identified more specifically through the test below
2158 * if needed:
2159 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002160 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002161 *
2162 * Same thing for the 8101Eb and the 8101Ec:
2163 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002164 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002165 */
Francois Romieu37441002011-06-17 22:58:54 +02002166 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002167 u16 mask;
2168 u16 val;
2169 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002171 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2173 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2174 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002175
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002176 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002177 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2178 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002179
Hayes Wangc5583862012-07-02 17:23:22 +08002180 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002181 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2182 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2183 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2184 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002185
Hayes Wangc2218922011-09-06 16:55:18 +08002186 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002187 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2188 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2189 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002190
hayeswang01dc7fe2011-03-21 01:50:28 +00002191 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2193 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2194 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002195
Francois Romieu5b538df2008-07-20 16:22:45 +02002196 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2198 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002199
françois romieue6de30d2011-01-03 15:08:37 +00002200 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002201 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2202 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2203 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002204
Francois Romieuef808d52008-06-29 13:10:54 +02002205 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2207 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2208 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2209 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2210 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2211 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2212 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002213
2214 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002215 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2216 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2217 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002218
2219 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002220 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2221 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2222 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2223 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2224 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2225 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2226 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2227 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2228 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2229 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2230 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2231 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2232 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2233 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002234 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002235 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2236 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002237
2238 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002239 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2240 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2241 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2242 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2243 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002244
Jean Delvaref21b75e2009-05-26 20:54:48 -07002245 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002246 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002247 };
2248 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002249 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002251 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 p++;
2253 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002254
2255 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002256 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002257 } else if (!tp->supports_gmii) {
2258 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2259 tp->mac_version = RTL_GIGA_MAC_VER_43;
2260 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2261 tp->mac_version = RTL_GIGA_MAC_VER_47;
2262 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2263 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265}
2266
Francois Romieu867763c2007-08-17 18:21:58 +02002267struct phy_reg {
2268 u16 reg;
2269 u16 val;
2270};
2271
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002272static void __rtl_writephy_batch(struct rtl8169_private *tp,
2273 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002274{
2275 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002276 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002277 regs++;
2278 }
2279}
2280
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002281#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2282
françois romieuf1e02ed2011-01-13 13:07:53 +00002283static void rtl_release_firmware(struct rtl8169_private *tp)
2284{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002285 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002286 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002287 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002288 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002289 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002290}
2291
François Romieu953a12c2011-04-24 17:38:48 +02002292static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002293{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002294 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002295 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002296 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002297}
2298
2299static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2300{
2301 if (rtl_readphy(tp, reg) != val)
2302 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2303 else
2304 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002305}
2306
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002307static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2308{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002309 /* Adjust EEE LED frequency */
2310 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2311 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2312
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002313 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002314}
2315
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002316static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2317{
2318 struct phy_device *phydev = tp->phydev;
2319
2320 phy_write(phydev, 0x1f, 0x0007);
2321 phy_write(phydev, 0x1e, 0x0020);
2322 phy_set_bits(phydev, 0x15, BIT(8));
2323
2324 phy_write(phydev, 0x1f, 0x0005);
2325 phy_write(phydev, 0x05, 0x8b85);
2326 phy_set_bits(phydev, 0x06, BIT(13));
2327
2328 phy_write(phydev, 0x1f, 0x0000);
2329}
2330
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002331static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2332{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002333 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002334}
2335
françois romieu4da19632011-01-03 15:07:55 +00002336static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002338 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002339 { 0x1f, 0x0001 },
2340 { 0x06, 0x006e },
2341 { 0x08, 0x0708 },
2342 { 0x15, 0x4000 },
2343 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
françois romieu0b9b5712009-08-10 19:44:56 +00002345 { 0x1f, 0x0001 },
2346 { 0x03, 0x00a1 },
2347 { 0x02, 0x0008 },
2348 { 0x01, 0x0120 },
2349 { 0x00, 0x1000 },
2350 { 0x04, 0x0800 },
2351 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
françois romieu0b9b5712009-08-10 19:44:56 +00002353 { 0x03, 0xff41 },
2354 { 0x02, 0xdf60 },
2355 { 0x01, 0x0140 },
2356 { 0x00, 0x0077 },
2357 { 0x04, 0x7800 },
2358 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
françois romieu0b9b5712009-08-10 19:44:56 +00002360 { 0x03, 0x802f },
2361 { 0x02, 0x4f02 },
2362 { 0x01, 0x0409 },
2363 { 0x00, 0xf0f9 },
2364 { 0x04, 0x9800 },
2365 { 0x04, 0x9000 },
2366
2367 { 0x03, 0xdf01 },
2368 { 0x02, 0xdf20 },
2369 { 0x01, 0xff95 },
2370 { 0x00, 0xba00 },
2371 { 0x04, 0xa800 },
2372 { 0x04, 0xa000 },
2373
2374 { 0x03, 0xff41 },
2375 { 0x02, 0xdf20 },
2376 { 0x01, 0x0140 },
2377 { 0x00, 0x00bb },
2378 { 0x04, 0xb800 },
2379 { 0x04, 0xb000 },
2380
2381 { 0x03, 0xdf41 },
2382 { 0x02, 0xdc60 },
2383 { 0x01, 0x6340 },
2384 { 0x00, 0x007d },
2385 { 0x04, 0xd800 },
2386 { 0x04, 0xd000 },
2387
2388 { 0x03, 0xdf01 },
2389 { 0x02, 0xdf20 },
2390 { 0x01, 0x100a },
2391 { 0x00, 0xa0ff },
2392 { 0x04, 0xf800 },
2393 { 0x04, 0xf000 },
2394
2395 { 0x1f, 0x0000 },
2396 { 0x0b, 0x0000 },
2397 { 0x00, 0x9200 }
2398 };
2399
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002400 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401}
2402
françois romieu4da19632011-01-03 15:07:55 +00002403static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002404{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002405 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002406 { 0x1f, 0x0002 },
2407 { 0x01, 0x90d0 },
2408 { 0x1f, 0x0000 }
2409 };
2410
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002411 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002412}
2413
françois romieu4da19632011-01-03 15:07:55 +00002414static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002415{
2416 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002417
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002418 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2419 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002420 return;
2421
françois romieu4da19632011-01-03 15:07:55 +00002422 rtl_writephy(tp, 0x1f, 0x0001);
2423 rtl_writephy(tp, 0x10, 0xf01b);
2424 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002425}
2426
françois romieu4da19632011-01-03 15:07:55 +00002427static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002428{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002429 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002430 { 0x1f, 0x0001 },
2431 { 0x04, 0x0000 },
2432 { 0x03, 0x00a1 },
2433 { 0x02, 0x0008 },
2434 { 0x01, 0x0120 },
2435 { 0x00, 0x1000 },
2436 { 0x04, 0x0800 },
2437 { 0x04, 0x9000 },
2438 { 0x03, 0x802f },
2439 { 0x02, 0x4f02 },
2440 { 0x01, 0x0409 },
2441 { 0x00, 0xf099 },
2442 { 0x04, 0x9800 },
2443 { 0x04, 0xa000 },
2444 { 0x03, 0xdf01 },
2445 { 0x02, 0xdf20 },
2446 { 0x01, 0xff95 },
2447 { 0x00, 0xba00 },
2448 { 0x04, 0xa800 },
2449 { 0x04, 0xf000 },
2450 { 0x03, 0xdf01 },
2451 { 0x02, 0xdf20 },
2452 { 0x01, 0x101a },
2453 { 0x00, 0xa0ff },
2454 { 0x04, 0xf800 },
2455 { 0x04, 0x0000 },
2456 { 0x1f, 0x0000 },
2457
2458 { 0x1f, 0x0001 },
2459 { 0x10, 0xf41b },
2460 { 0x14, 0xfb54 },
2461 { 0x18, 0xf5c7 },
2462 { 0x1f, 0x0000 },
2463
2464 { 0x1f, 0x0001 },
2465 { 0x17, 0x0cc0 },
2466 { 0x1f, 0x0000 }
2467 };
2468
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002469 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002470
françois romieu4da19632011-01-03 15:07:55 +00002471 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002472}
2473
françois romieu4da19632011-01-03 15:07:55 +00002474static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002475{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002476 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002477 { 0x1f, 0x0001 },
2478 { 0x04, 0x0000 },
2479 { 0x03, 0x00a1 },
2480 { 0x02, 0x0008 },
2481 { 0x01, 0x0120 },
2482 { 0x00, 0x1000 },
2483 { 0x04, 0x0800 },
2484 { 0x04, 0x9000 },
2485 { 0x03, 0x802f },
2486 { 0x02, 0x4f02 },
2487 { 0x01, 0x0409 },
2488 { 0x00, 0xf099 },
2489 { 0x04, 0x9800 },
2490 { 0x04, 0xa000 },
2491 { 0x03, 0xdf01 },
2492 { 0x02, 0xdf20 },
2493 { 0x01, 0xff95 },
2494 { 0x00, 0xba00 },
2495 { 0x04, 0xa800 },
2496 { 0x04, 0xf000 },
2497 { 0x03, 0xdf01 },
2498 { 0x02, 0xdf20 },
2499 { 0x01, 0x101a },
2500 { 0x00, 0xa0ff },
2501 { 0x04, 0xf800 },
2502 { 0x04, 0x0000 },
2503 { 0x1f, 0x0000 },
2504
2505 { 0x1f, 0x0001 },
2506 { 0x0b, 0x8480 },
2507 { 0x1f, 0x0000 },
2508
2509 { 0x1f, 0x0001 },
2510 { 0x18, 0x67c7 },
2511 { 0x04, 0x2000 },
2512 { 0x03, 0x002f },
2513 { 0x02, 0x4360 },
2514 { 0x01, 0x0109 },
2515 { 0x00, 0x3022 },
2516 { 0x04, 0x2800 },
2517 { 0x1f, 0x0000 },
2518
2519 { 0x1f, 0x0001 },
2520 { 0x17, 0x0cc0 },
2521 { 0x1f, 0x0000 }
2522 };
2523
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002524 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002525}
2526
françois romieu4da19632011-01-03 15:07:55 +00002527static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002528{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002529 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002530 { 0x10, 0xf41b },
2531 { 0x1f, 0x0000 }
2532 };
2533
françois romieu4da19632011-01-03 15:07:55 +00002534 rtl_writephy(tp, 0x1f, 0x0001);
2535 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002536
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002537 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002538}
2539
françois romieu4da19632011-01-03 15:07:55 +00002540static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002541{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002542 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002543 { 0x1f, 0x0001 },
2544 { 0x10, 0xf41b },
2545 { 0x1f, 0x0000 }
2546 };
2547
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002548 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002549}
2550
françois romieu4da19632011-01-03 15:07:55 +00002551static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002552{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002553 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002554 { 0x1f, 0x0000 },
2555 { 0x1d, 0x0f00 },
2556 { 0x1f, 0x0002 },
2557 { 0x0c, 0x1ec8 },
2558 { 0x1f, 0x0000 }
2559 };
2560
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002561 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002562}
2563
françois romieu4da19632011-01-03 15:07:55 +00002564static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002565{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002566 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002567 { 0x1f, 0x0001 },
2568 { 0x1d, 0x3d98 },
2569 { 0x1f, 0x0000 }
2570 };
2571
françois romieu4da19632011-01-03 15:07:55 +00002572 rtl_writephy(tp, 0x1f, 0x0000);
2573 rtl_patchphy(tp, 0x14, 1 << 5);
2574 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002575
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002576 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002577}
2578
françois romieu4da19632011-01-03 15:07:55 +00002579static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002580{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002581 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002582 { 0x1f, 0x0001 },
2583 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002584 { 0x1f, 0x0002 },
2585 { 0x00, 0x88d4 },
2586 { 0x01, 0x82b1 },
2587 { 0x03, 0x7002 },
2588 { 0x08, 0x9e30 },
2589 { 0x09, 0x01f0 },
2590 { 0x0a, 0x5500 },
2591 { 0x0c, 0x00c8 },
2592 { 0x1f, 0x0003 },
2593 { 0x12, 0xc096 },
2594 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002595 { 0x1f, 0x0000 },
2596 { 0x1f, 0x0000 },
2597 { 0x09, 0x2000 },
2598 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002599 };
2600
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002601 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002602
françois romieu4da19632011-01-03 15:07:55 +00002603 rtl_patchphy(tp, 0x14, 1 << 5);
2604 rtl_patchphy(tp, 0x0d, 1 << 5);
2605 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002606}
2607
françois romieu4da19632011-01-03 15:07:55 +00002608static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002609{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002610 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002611 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002612 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002613 { 0x03, 0x802f },
2614 { 0x02, 0x4f02 },
2615 { 0x01, 0x0409 },
2616 { 0x00, 0xf099 },
2617 { 0x04, 0x9800 },
2618 { 0x04, 0x9000 },
2619 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002620 { 0x1f, 0x0002 },
2621 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002622 { 0x06, 0x0761 },
2623 { 0x1f, 0x0003 },
2624 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002625 { 0x1f, 0x0000 }
2626 };
2627
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002628 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002629
françois romieu4da19632011-01-03 15:07:55 +00002630 rtl_patchphy(tp, 0x16, 1 << 0);
2631 rtl_patchphy(tp, 0x14, 1 << 5);
2632 rtl_patchphy(tp, 0x0d, 1 << 5);
2633 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002634}
2635
françois romieu4da19632011-01-03 15:07:55 +00002636static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002637{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002638 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002639 { 0x1f, 0x0001 },
2640 { 0x12, 0x2300 },
2641 { 0x1d, 0x3d98 },
2642 { 0x1f, 0x0002 },
2643 { 0x0c, 0x7eb8 },
2644 { 0x06, 0x5461 },
2645 { 0x1f, 0x0003 },
2646 { 0x16, 0x0f0a },
2647 { 0x1f, 0x0000 }
2648 };
2649
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002650 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002651
françois romieu4da19632011-01-03 15:07:55 +00002652 rtl_patchphy(tp, 0x16, 1 << 0);
2653 rtl_patchphy(tp, 0x14, 1 << 5);
2654 rtl_patchphy(tp, 0x0d, 1 << 5);
2655 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002656}
2657
françois romieu4da19632011-01-03 15:07:55 +00002658static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002659{
françois romieu4da19632011-01-03 15:07:55 +00002660 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002661}
2662
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002663static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2664 /* Channel Estimation */
2665 { 0x1f, 0x0001 },
2666 { 0x06, 0x4064 },
2667 { 0x07, 0x2863 },
2668 { 0x08, 0x059c },
2669 { 0x09, 0x26b4 },
2670 { 0x0a, 0x6a19 },
2671 { 0x0b, 0xdcc8 },
2672 { 0x10, 0xf06d },
2673 { 0x14, 0x7f68 },
2674 { 0x18, 0x7fd9 },
2675 { 0x1c, 0xf0ff },
2676 { 0x1d, 0x3d9c },
2677 { 0x1f, 0x0003 },
2678 { 0x12, 0xf49f },
2679 { 0x13, 0x070b },
2680 { 0x1a, 0x05ad },
2681 { 0x14, 0x94c0 },
2682
2683 /*
2684 * Tx Error Issue
2685 * Enhance line driver power
2686 */
2687 { 0x1f, 0x0002 },
2688 { 0x06, 0x5561 },
2689 { 0x1f, 0x0005 },
2690 { 0x05, 0x8332 },
2691 { 0x06, 0x5561 },
2692
2693 /*
2694 * Can not link to 1Gbps with bad cable
2695 * Decrease SNR threshold form 21.07dB to 19.04dB
2696 */
2697 { 0x1f, 0x0001 },
2698 { 0x17, 0x0cc0 },
2699
2700 { 0x1f, 0x0000 },
2701 { 0x0d, 0xf880 }
2702};
2703
2704static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2705 { 0x1f, 0x0002 },
2706 { 0x05, 0x669a },
2707 { 0x1f, 0x0005 },
2708 { 0x05, 0x8330 },
2709 { 0x06, 0x669a },
2710 { 0x1f, 0x0002 }
2711};
2712
françois romieubca03d52011-01-03 15:07:31 +00002713static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002714{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002715 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002716
françois romieubca03d52011-01-03 15:07:31 +00002717 /*
2718 * Rx Error Issue
2719 * Fine Tune Switching regulator parameter
2720 */
françois romieu4da19632011-01-03 15:07:55 +00002721 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002722 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2723 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002724
Francois Romieufdf6fc02012-07-06 22:40:38 +02002725 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002726 int val;
2727
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002728 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002729
françois romieu4da19632011-01-03 15:07:55 +00002730 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002731
2732 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002733 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002734 0x0065, 0x0066, 0x0067, 0x0068,
2735 0x0069, 0x006a, 0x006b, 0x006c
2736 };
2737 int i;
2738
françois romieu4da19632011-01-03 15:07:55 +00002739 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002740
2741 val &= 0xff00;
2742 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002743 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002744 }
2745 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002746 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002747 { 0x1f, 0x0002 },
2748 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002749 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002750 { 0x05, 0x8330 },
2751 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002752 };
2753
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002754 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002755 }
2756
françois romieubca03d52011-01-03 15:07:31 +00002757 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002758 rtl_writephy(tp, 0x1f, 0x0002);
2759 rtl_patchphy(tp, 0x0d, 0x0300);
2760 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002761
françois romieubca03d52011-01-03 15:07:31 +00002762 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002763 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002764 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2765 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002766
françois romieu4da19632011-01-03 15:07:55 +00002767 rtl_writephy(tp, 0x1f, 0x0005);
2768 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002769
2770 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002771
françois romieu4da19632011-01-03 15:07:55 +00002772 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002773}
2774
françois romieubca03d52011-01-03 15:07:31 +00002775static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002776{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002777 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002778
Francois Romieufdf6fc02012-07-06 22:40:38 +02002779 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002780 int val;
2781
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002782 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002783
françois romieu4da19632011-01-03 15:07:55 +00002784 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002785 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002786 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002787 0x0065, 0x0066, 0x0067, 0x0068,
2788 0x0069, 0x006a, 0x006b, 0x006c
2789 };
2790 int i;
2791
françois romieu4da19632011-01-03 15:07:55 +00002792 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002793
2794 val &= 0xff00;
2795 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002796 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002797 }
2798 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002799 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002800 { 0x1f, 0x0002 },
2801 { 0x05, 0x2642 },
2802 { 0x1f, 0x0005 },
2803 { 0x05, 0x8330 },
2804 { 0x06, 0x2642 }
2805 };
2806
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002807 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002808 }
2809
françois romieubca03d52011-01-03 15:07:31 +00002810 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002811 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002812 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2813 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002814
françois romieubca03d52011-01-03 15:07:31 +00002815 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy(tp, 0x1f, 0x0002);
2817 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002818
françois romieu4da19632011-01-03 15:07:55 +00002819 rtl_writephy(tp, 0x1f, 0x0005);
2820 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002821
2822 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002823
françois romieu4da19632011-01-03 15:07:55 +00002824 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002825}
2826
françois romieu4da19632011-01-03 15:07:55 +00002827static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002828{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002829 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002830 { 0x1f, 0x0002 },
2831 { 0x10, 0x0008 },
2832 { 0x0d, 0x006c },
2833
2834 { 0x1f, 0x0000 },
2835 { 0x0d, 0xf880 },
2836
2837 { 0x1f, 0x0001 },
2838 { 0x17, 0x0cc0 },
2839
2840 { 0x1f, 0x0001 },
2841 { 0x0b, 0xa4d8 },
2842 { 0x09, 0x281c },
2843 { 0x07, 0x2883 },
2844 { 0x0a, 0x6b35 },
2845 { 0x1d, 0x3da4 },
2846 { 0x1c, 0xeffd },
2847 { 0x14, 0x7f52 },
2848 { 0x18, 0x7fc6 },
2849 { 0x08, 0x0601 },
2850 { 0x06, 0x4063 },
2851 { 0x10, 0xf074 },
2852 { 0x1f, 0x0003 },
2853 { 0x13, 0x0789 },
2854 { 0x12, 0xf4bd },
2855 { 0x1a, 0x04fd },
2856 { 0x14, 0x84b0 },
2857 { 0x1f, 0x0000 },
2858 { 0x00, 0x9200 },
2859
2860 { 0x1f, 0x0005 },
2861 { 0x01, 0x0340 },
2862 { 0x1f, 0x0001 },
2863 { 0x04, 0x4000 },
2864 { 0x03, 0x1d21 },
2865 { 0x02, 0x0c32 },
2866 { 0x01, 0x0200 },
2867 { 0x00, 0x5554 },
2868 { 0x04, 0x4800 },
2869 { 0x04, 0x4000 },
2870 { 0x04, 0xf000 },
2871 { 0x03, 0xdf01 },
2872 { 0x02, 0xdf20 },
2873 { 0x01, 0x101a },
2874 { 0x00, 0xa0ff },
2875 { 0x04, 0xf800 },
2876 { 0x04, 0xf000 },
2877 { 0x1f, 0x0000 },
2878
2879 { 0x1f, 0x0007 },
2880 { 0x1e, 0x0023 },
2881 { 0x16, 0x0000 },
2882 { 0x1f, 0x0000 }
2883 };
2884
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002885 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002886}
2887
françois romieue6de30d2011-01-03 15:08:37 +00002888static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2889{
2890 static const struct phy_reg phy_reg_init[] = {
2891 { 0x1f, 0x0001 },
2892 { 0x17, 0x0cc0 },
2893
2894 { 0x1f, 0x0007 },
2895 { 0x1e, 0x002d },
2896 { 0x18, 0x0040 },
2897 { 0x1f, 0x0000 }
2898 };
2899
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002900 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002901 rtl_patchphy(tp, 0x0d, 1 << 5);
2902}
2903
Hayes Wang70090422011-07-06 15:58:06 +08002904static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002905{
2906 static const struct phy_reg phy_reg_init[] = {
2907 /* Enable Delay cap */
2908 { 0x1f, 0x0005 },
2909 { 0x05, 0x8b80 },
2910 { 0x06, 0xc896 },
2911 { 0x1f, 0x0000 },
2912
2913 /* Channel estimation fine tune */
2914 { 0x1f, 0x0001 },
2915 { 0x0b, 0x6c20 },
2916 { 0x07, 0x2872 },
2917 { 0x1c, 0xefff },
2918 { 0x1f, 0x0003 },
2919 { 0x14, 0x6420 },
2920 { 0x1f, 0x0000 },
2921
2922 /* Update PFM & 10M TX idle timer */
2923 { 0x1f, 0x0007 },
2924 { 0x1e, 0x002f },
2925 { 0x15, 0x1919 },
2926 { 0x1f, 0x0000 },
2927
2928 { 0x1f, 0x0007 },
2929 { 0x1e, 0x00ac },
2930 { 0x18, 0x0006 },
2931 { 0x1f, 0x0000 }
2932 };
2933
Francois Romieu15ecd032011-04-27 13:52:22 -07002934 rtl_apply_firmware(tp);
2935
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002936 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002937
2938 /* DCO enable for 10M IDLE Power */
2939 rtl_writephy(tp, 0x1f, 0x0007);
2940 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002941 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002942 rtl_writephy(tp, 0x1f, 0x0000);
2943
2944 /* For impedance matching */
2945 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002946 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002947 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002948
2949 /* PHY auto speed down */
2950 rtl_writephy(tp, 0x1f, 0x0007);
2951 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002952 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002953 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002954 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002955
2956 rtl_writephy(tp, 0x1f, 0x0005);
2957 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002958 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002959 rtl_writephy(tp, 0x1f, 0x0000);
2960
2961 rtl_writephy(tp, 0x1f, 0x0005);
2962 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002963 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002964 rtl_writephy(tp, 0x1f, 0x0007);
2965 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002966 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002967 rtl_writephy(tp, 0x1f, 0x0006);
2968 rtl_writephy(tp, 0x00, 0x5a00);
2969 rtl_writephy(tp, 0x1f, 0x0000);
2970 rtl_writephy(tp, 0x0d, 0x0007);
2971 rtl_writephy(tp, 0x0e, 0x003c);
2972 rtl_writephy(tp, 0x0d, 0x4007);
2973 rtl_writephy(tp, 0x0e, 0x0000);
2974 rtl_writephy(tp, 0x0d, 0x0000);
2975}
2976
françois romieu9ecb9aa2012-12-07 11:20:21 +00002977static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2978{
2979 const u16 w[] = {
2980 addr[0] | (addr[1] << 8),
2981 addr[2] | (addr[3] << 8),
2982 addr[4] | (addr[5] << 8)
2983 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002984
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002985 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2986 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2987 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2988 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002989}
2990
Hayes Wang70090422011-07-06 15:58:06 +08002991static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2992{
2993 static const struct phy_reg phy_reg_init[] = {
2994 /* Enable Delay cap */
2995 { 0x1f, 0x0004 },
2996 { 0x1f, 0x0007 },
2997 { 0x1e, 0x00ac },
2998 { 0x18, 0x0006 },
2999 { 0x1f, 0x0002 },
3000 { 0x1f, 0x0000 },
3001 { 0x1f, 0x0000 },
3002
3003 /* Channel estimation fine tune */
3004 { 0x1f, 0x0003 },
3005 { 0x09, 0xa20f },
3006 { 0x1f, 0x0000 },
3007 { 0x1f, 0x0000 },
3008
3009 /* Green Setting */
3010 { 0x1f, 0x0005 },
3011 { 0x05, 0x8b5b },
3012 { 0x06, 0x9222 },
3013 { 0x05, 0x8b6d },
3014 { 0x06, 0x8000 },
3015 { 0x05, 0x8b76 },
3016 { 0x06, 0x8000 },
3017 { 0x1f, 0x0000 }
3018 };
3019
3020 rtl_apply_firmware(tp);
3021
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003022 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003023
3024 /* For 4-corner performance improve */
3025 rtl_writephy(tp, 0x1f, 0x0005);
3026 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003027 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003028 rtl_writephy(tp, 0x1f, 0x0000);
3029
3030 /* PHY auto speed down */
3031 rtl_writephy(tp, 0x1f, 0x0004);
3032 rtl_writephy(tp, 0x1f, 0x0007);
3033 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003034 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003035 rtl_writephy(tp, 0x1f, 0x0002);
3036 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003037 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003038
3039 /* improve 10M EEE waveform */
3040 rtl_writephy(tp, 0x1f, 0x0005);
3041 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003042 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003043 rtl_writephy(tp, 0x1f, 0x0000);
3044
3045 /* Improve 2-pair detection performance */
3046 rtl_writephy(tp, 0x1f, 0x0005);
3047 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003048 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003049 rtl_writephy(tp, 0x1f, 0x0000);
3050
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003051 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003052 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003053
3054 /* Green feature */
3055 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003056 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3057 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003058 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003059 rtl_writephy(tp, 0x1f, 0x0005);
3060 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3061 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003062
françois romieu9ecb9aa2012-12-07 11:20:21 +00003063 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3064 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003065}
3066
Hayes Wang5f886e02012-03-30 14:33:03 +08003067static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3068{
3069 /* For 4-corner performance improve */
3070 rtl_writephy(tp, 0x1f, 0x0005);
3071 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003072 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003073 rtl_writephy(tp, 0x1f, 0x0000);
3074
3075 /* PHY auto speed down */
3076 rtl_writephy(tp, 0x1f, 0x0007);
3077 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003078 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003079 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003080 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003081
3082 /* Improve 10M EEE waveform */
3083 rtl_writephy(tp, 0x1f, 0x0005);
3084 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003085 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003086 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003087
3088 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003089 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003090}
3091
Hayes Wangc2218922011-09-06 16:55:18 +08003092static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3093{
3094 static const struct phy_reg phy_reg_init[] = {
3095 /* Channel estimation fine tune */
3096 { 0x1f, 0x0003 },
3097 { 0x09, 0xa20f },
3098 { 0x1f, 0x0000 },
3099
3100 /* Modify green table for giga & fnet */
3101 { 0x1f, 0x0005 },
3102 { 0x05, 0x8b55 },
3103 { 0x06, 0x0000 },
3104 { 0x05, 0x8b5e },
3105 { 0x06, 0x0000 },
3106 { 0x05, 0x8b67 },
3107 { 0x06, 0x0000 },
3108 { 0x05, 0x8b70 },
3109 { 0x06, 0x0000 },
3110 { 0x1f, 0x0000 },
3111 { 0x1f, 0x0007 },
3112 { 0x1e, 0x0078 },
3113 { 0x17, 0x0000 },
3114 { 0x19, 0x00fb },
3115 { 0x1f, 0x0000 },
3116
3117 /* Modify green table for 10M */
3118 { 0x1f, 0x0005 },
3119 { 0x05, 0x8b79 },
3120 { 0x06, 0xaa00 },
3121 { 0x1f, 0x0000 },
3122
3123 /* Disable hiimpedance detection (RTCT) */
3124 { 0x1f, 0x0003 },
3125 { 0x01, 0x328a },
3126 { 0x1f, 0x0000 }
3127 };
3128
3129 rtl_apply_firmware(tp);
3130
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003131 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003132
Hayes Wang5f886e02012-03-30 14:33:03 +08003133 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003134
3135 /* Improve 2-pair detection performance */
3136 rtl_writephy(tp, 0x1f, 0x0005);
3137 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003138 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003139 rtl_writephy(tp, 0x1f, 0x0000);
3140}
3141
3142static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3143{
3144 rtl_apply_firmware(tp);
3145
Hayes Wang5f886e02012-03-30 14:33:03 +08003146 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003147}
3148
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003149static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3150{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003151 static const struct phy_reg phy_reg_init[] = {
3152 /* Channel estimation fine tune */
3153 { 0x1f, 0x0003 },
3154 { 0x09, 0xa20f },
3155 { 0x1f, 0x0000 },
3156
3157 /* Modify green table for giga & fnet */
3158 { 0x1f, 0x0005 },
3159 { 0x05, 0x8b55 },
3160 { 0x06, 0x0000 },
3161 { 0x05, 0x8b5e },
3162 { 0x06, 0x0000 },
3163 { 0x05, 0x8b67 },
3164 { 0x06, 0x0000 },
3165 { 0x05, 0x8b70 },
3166 { 0x06, 0x0000 },
3167 { 0x1f, 0x0000 },
3168 { 0x1f, 0x0007 },
3169 { 0x1e, 0x0078 },
3170 { 0x17, 0x0000 },
3171 { 0x19, 0x00aa },
3172 { 0x1f, 0x0000 },
3173
3174 /* Modify green table for 10M */
3175 { 0x1f, 0x0005 },
3176 { 0x05, 0x8b79 },
3177 { 0x06, 0xaa00 },
3178 { 0x1f, 0x0000 },
3179
3180 /* Disable hiimpedance detection (RTCT) */
3181 { 0x1f, 0x0003 },
3182 { 0x01, 0x328a },
3183 { 0x1f, 0x0000 }
3184 };
3185
3186
3187 rtl_apply_firmware(tp);
3188
3189 rtl8168f_hw_phy_config(tp);
3190
3191 /* Improve 2-pair detection performance */
3192 rtl_writephy(tp, 0x1f, 0x0005);
3193 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003194 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003195 rtl_writephy(tp, 0x1f, 0x0000);
3196
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003197 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003198
3199 /* Modify green table for giga */
3200 rtl_writephy(tp, 0x1f, 0x0005);
3201 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003202 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003203 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003204 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003205 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003206 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003207 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003209 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003210 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003211 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003212 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003213 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003214 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003215 rtl_writephy(tp, 0x1f, 0x0000);
3216
3217 /* uc same-seed solution */
3218 rtl_writephy(tp, 0x1f, 0x0005);
3219 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003220 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003221 rtl_writephy(tp, 0x1f, 0x0000);
3222
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003223 /* Green feature */
3224 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003225 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3226 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003227 rtl_writephy(tp, 0x1f, 0x0000);
3228}
3229
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003230static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3231{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003232 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003233}
3234
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003235static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3236{
3237 struct phy_device *phydev = tp->phydev;
3238
Heiner Kallweita2928d22019-06-02 10:53:49 +02003239 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3240 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003241 phy_write(phydev, 0x1f, 0x0a43);
3242 phy_write(phydev, 0x13, 0x8084);
3243 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3244 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3245
3246 phy_write(phydev, 0x1f, 0x0000);
3247}
3248
Hayes Wangc5583862012-07-02 17:23:22 +08003249static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3250{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003251 int ret;
3252
Hayes Wangc5583862012-07-02 17:23:22 +08003253 rtl_apply_firmware(tp);
3254
Heiner Kallweita2928d22019-06-02 10:53:49 +02003255 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3256 if (ret & BIT(8))
3257 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3258 else
3259 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003260
Heiner Kallweita2928d22019-06-02 10:53:49 +02003261 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3262 if (ret & BIT(8))
3263 phy_modify_paged(tp->phydev, 0x0c41, 0x12, 0, BIT(1));
3264 else
3265 phy_modify_paged(tp->phydev, 0x0c41, 0x12, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003266
hayeswang41f44d12013-04-01 22:23:36 +00003267 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003268 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003269
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003270 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003271
hayeswang41f44d12013-04-01 22:23:36 +00003272 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003273 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003274
hayeswang41f44d12013-04-01 22:23:36 +00003275 /* Enable UC LPF tune function */
3276 rtl_writephy(tp, 0x1f, 0x0a43);
3277 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003278 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003279
Heiner Kallweita2928d22019-06-02 10:53:49 +02003280 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003281
hayeswangfe7524c2013-04-01 22:23:37 +00003282 /* Improve SWR Efficiency */
3283 rtl_writephy(tp, 0x1f, 0x0bcd);
3284 rtl_writephy(tp, 0x14, 0x5065);
3285 rtl_writephy(tp, 0x14, 0xd065);
3286 rtl_writephy(tp, 0x1f, 0x0bc8);
3287 rtl_writephy(tp, 0x11, 0x5655);
3288 rtl_writephy(tp, 0x1f, 0x0bcd);
3289 rtl_writephy(tp, 0x14, 0x1065);
3290 rtl_writephy(tp, 0x14, 0x9065);
3291 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003292 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003293
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003294 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003295 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003296 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003297}
3298
hayeswang57538c42013-04-01 22:23:40 +00003299static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3300{
3301 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003302 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003303 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003304}
3305
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003306static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3307{
3308 u16 dout_tapbin;
3309 u32 data;
3310
3311 rtl_apply_firmware(tp);
3312
3313 /* CHN EST parameters adjust - giga master */
3314 rtl_writephy(tp, 0x1f, 0x0a43);
3315 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003316 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003317 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003318 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003319 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003320 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003321 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003322 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003323 rtl_writephy(tp, 0x1f, 0x0000);
3324
3325 /* CHN EST parameters adjust - giga slave */
3326 rtl_writephy(tp, 0x1f, 0x0a43);
3327 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003328 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003329 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003330 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003331 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
3334
3335 /* CHN EST parameters adjust - fnet */
3336 rtl_writephy(tp, 0x1f, 0x0a43);
3337 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003338 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003339 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003340 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003341 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003342 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003343 rtl_writephy(tp, 0x1f, 0x0000);
3344
3345 /* enable R-tune & PGA-retune function */
3346 dout_tapbin = 0;
3347 rtl_writephy(tp, 0x1f, 0x0a46);
3348 data = rtl_readphy(tp, 0x13);
3349 data &= 3;
3350 data <<= 2;
3351 dout_tapbin |= data;
3352 data = rtl_readphy(tp, 0x12);
3353 data &= 0xc000;
3354 data >>= 14;
3355 dout_tapbin |= data;
3356 dout_tapbin = ~(dout_tapbin^0x08);
3357 dout_tapbin <<= 12;
3358 dout_tapbin &= 0xf000;
3359 rtl_writephy(tp, 0x1f, 0x0a43);
3360 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003361 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003362 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003363 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003364 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003365 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003366 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003367 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003368
3369 rtl_writephy(tp, 0x1f, 0x0a43);
3370 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003371 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003372 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003373 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003374 rtl_writephy(tp, 0x1f, 0x0000);
3375
3376 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003377 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003378
3379 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003380 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003381
3382 rtl_writephy(tp, 0x1f, 0x0a43);
3383 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003385 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003386 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003387 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003388 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003389 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003390 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003391 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003393 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003394 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003395 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003396 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003397 rtl_writephy(tp, 0x1f, 0x0000);
3398
3399 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003400 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003401
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003402 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003403 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003404 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003405}
3406
3407static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3408{
3409 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3410 u16 rlen;
3411 u32 data;
3412
3413 rtl_apply_firmware(tp);
3414
3415 /* CHIN EST parameter update */
3416 rtl_writephy(tp, 0x1f, 0x0a43);
3417 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003418 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003419 rtl_writephy(tp, 0x1f, 0x0000);
3420
3421 /* enable R-tune & PGA-retune function */
3422 rtl_writephy(tp, 0x1f, 0x0a43);
3423 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003424 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003425 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003426 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003427 rtl_writephy(tp, 0x1f, 0x0000);
3428
3429 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003430 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003431
3432 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3433 data = r8168_mac_ocp_read(tp, 0xdd02);
3434 ioffset_p3 = ((data & 0x80)>>7);
3435 ioffset_p3 <<= 3;
3436
3437 data = r8168_mac_ocp_read(tp, 0xdd00);
3438 ioffset_p3 |= ((data & (0xe000))>>13);
3439 ioffset_p2 = ((data & (0x1e00))>>9);
3440 ioffset_p1 = ((data & (0x01e0))>>5);
3441 ioffset_p0 = ((data & 0x0010)>>4);
3442 ioffset_p0 <<= 3;
3443 ioffset_p0 |= (data & (0x07));
3444 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3445
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003446 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003447 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003448 rtl_writephy(tp, 0x1f, 0x0bcf);
3449 rtl_writephy(tp, 0x16, data);
3450 rtl_writephy(tp, 0x1f, 0x0000);
3451 }
3452
3453 /* Modify rlen (TX LPF corner frequency) level */
3454 rtl_writephy(tp, 0x1f, 0x0bcd);
3455 data = rtl_readphy(tp, 0x16);
3456 data &= 0x000f;
3457 rlen = 0;
3458 if (data > 3)
3459 rlen = data - 3;
3460 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3461 rtl_writephy(tp, 0x17, data);
3462 rtl_writephy(tp, 0x1f, 0x0bcd);
3463 rtl_writephy(tp, 0x1f, 0x0000);
3464
3465 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003466 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003467
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003468 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003469 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003470 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003471}
3472
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003473static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3474{
3475 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003476 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003477
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003478 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003479
3480 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003481 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003482
3483 /* Enable UC LPF tune function */
3484 rtl_writephy(tp, 0x1f, 0x0a43);
3485 rtl_writephy(tp, 0x13, 0x8012);
3486 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3487 rtl_writephy(tp, 0x1f, 0x0000);
3488
3489 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003490 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003491
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003492 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003493 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003494 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003495}
3496
3497static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3498{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003499 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003500
3501 /* Enable UC LPF tune function */
3502 rtl_writephy(tp, 0x1f, 0x0a43);
3503 rtl_writephy(tp, 0x13, 0x8012);
3504 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3505 rtl_writephy(tp, 0x1f, 0x0000);
3506
3507 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003508 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003509
3510 /* Channel estimation parameters */
3511 rtl_writephy(tp, 0x1f, 0x0a43);
3512 rtl_writephy(tp, 0x13, 0x80f3);
3513 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3514 rtl_writephy(tp, 0x13, 0x80f0);
3515 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3516 rtl_writephy(tp, 0x13, 0x80ef);
3517 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3518 rtl_writephy(tp, 0x13, 0x80f6);
3519 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3520 rtl_writephy(tp, 0x13, 0x80ec);
3521 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3522 rtl_writephy(tp, 0x13, 0x80ed);
3523 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3524 rtl_writephy(tp, 0x13, 0x80f2);
3525 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3526 rtl_writephy(tp, 0x13, 0x80f4);
3527 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3528 rtl_writephy(tp, 0x1f, 0x0a43);
3529 rtl_writephy(tp, 0x13, 0x8110);
3530 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3531 rtl_writephy(tp, 0x13, 0x810f);
3532 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3533 rtl_writephy(tp, 0x13, 0x8111);
3534 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3535 rtl_writephy(tp, 0x13, 0x8113);
3536 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3537 rtl_writephy(tp, 0x13, 0x8115);
3538 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3539 rtl_writephy(tp, 0x13, 0x810e);
3540 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3541 rtl_writephy(tp, 0x13, 0x810c);
3542 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3543 rtl_writephy(tp, 0x13, 0x810b);
3544 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3545 rtl_writephy(tp, 0x1f, 0x0a43);
3546 rtl_writephy(tp, 0x13, 0x80d1);
3547 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3548 rtl_writephy(tp, 0x13, 0x80cd);
3549 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3550 rtl_writephy(tp, 0x13, 0x80d3);
3551 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3552 rtl_writephy(tp, 0x13, 0x80d5);
3553 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3554 rtl_writephy(tp, 0x13, 0x80d7);
3555 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3556
3557 /* Force PWM-mode */
3558 rtl_writephy(tp, 0x1f, 0x0bcd);
3559 rtl_writephy(tp, 0x14, 0x5065);
3560 rtl_writephy(tp, 0x14, 0xd065);
3561 rtl_writephy(tp, 0x1f, 0x0bc8);
3562 rtl_writephy(tp, 0x12, 0x00ed);
3563 rtl_writephy(tp, 0x1f, 0x0bcd);
3564 rtl_writephy(tp, 0x14, 0x1065);
3565 rtl_writephy(tp, 0x14, 0x9065);
3566 rtl_writephy(tp, 0x14, 0x1065);
3567 rtl_writephy(tp, 0x1f, 0x0000);
3568
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003569 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003570 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003571 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003572}
3573
françois romieu4da19632011-01-03 15:07:55 +00003574static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003576 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003577 { 0x1f, 0x0003 },
3578 { 0x08, 0x441d },
3579 { 0x01, 0x9100 },
3580 { 0x1f, 0x0000 }
3581 };
3582
françois romieu4da19632011-01-03 15:07:55 +00003583 rtl_writephy(tp, 0x1f, 0x0000);
3584 rtl_patchphy(tp, 0x11, 1 << 12);
3585 rtl_patchphy(tp, 0x19, 1 << 13);
3586 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003587
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003588 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003589}
3590
Hayes Wang5a5e4442011-02-22 17:26:21 +08003591static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3592{
3593 static const struct phy_reg phy_reg_init[] = {
3594 { 0x1f, 0x0005 },
3595 { 0x1a, 0x0000 },
3596 { 0x1f, 0x0000 },
3597
3598 { 0x1f, 0x0004 },
3599 { 0x1c, 0x0000 },
3600 { 0x1f, 0x0000 },
3601
3602 { 0x1f, 0x0001 },
3603 { 0x15, 0x7701 },
3604 { 0x1f, 0x0000 }
3605 };
3606
3607 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003608 rtl_writephy(tp, 0x1f, 0x0000);
3609 rtl_writephy(tp, 0x18, 0x0310);
3610 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003611
François Romieu953a12c2011-04-24 17:38:48 +02003612 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003613
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003614 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003615}
3616
Hayes Wang7e18dca2012-03-30 14:33:02 +08003617static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3618{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003619 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003620 rtl_writephy(tp, 0x1f, 0x0000);
3621 rtl_writephy(tp, 0x18, 0x0310);
3622 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003623
3624 rtl_apply_firmware(tp);
3625
3626 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003627 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003628 rtl_writephy(tp, 0x1f, 0x0004);
3629 rtl_writephy(tp, 0x10, 0x401f);
3630 rtl_writephy(tp, 0x19, 0x7030);
3631 rtl_writephy(tp, 0x1f, 0x0000);
3632}
3633
Hayes Wang5598bfe2012-07-02 17:23:21 +08003634static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3635{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003636 static const struct phy_reg phy_reg_init[] = {
3637 { 0x1f, 0x0004 },
3638 { 0x10, 0xc07f },
3639 { 0x19, 0x7030 },
3640 { 0x1f, 0x0000 }
3641 };
3642
3643 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003644 rtl_writephy(tp, 0x1f, 0x0000);
3645 rtl_writephy(tp, 0x18, 0x0310);
3646 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003647
3648 rtl_apply_firmware(tp);
3649
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003650 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003651 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003652
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003653 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003654}
3655
Francois Romieu5615d9f2007-08-17 17:50:46 +02003656static void rtl_hw_phy_config(struct net_device *dev)
3657{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003658 static const rtl_generic_fct phy_configs[] = {
3659 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003660 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3661 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3662 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3663 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3664 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3665 /* PCI-E devices. */
3666 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3667 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3668 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3669 [RTL_GIGA_MAC_VER_10] = NULL,
3670 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3671 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3672 [RTL_GIGA_MAC_VER_13] = NULL,
3673 [RTL_GIGA_MAC_VER_14] = NULL,
3674 [RTL_GIGA_MAC_VER_15] = NULL,
3675 [RTL_GIGA_MAC_VER_16] = NULL,
3676 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3677 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3678 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3679 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3680 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3681 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3682 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3683 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3684 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3685 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3686 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3687 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3688 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3689 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3690 [RTL_GIGA_MAC_VER_31] = NULL,
3691 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3692 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3693 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3694 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3695 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3696 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3697 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3698 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3699 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3700 [RTL_GIGA_MAC_VER_41] = NULL,
3701 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3702 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3703 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3704 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3705 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3706 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3707 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3708 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3709 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3710 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3711 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003712 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003713
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003714 if (phy_configs[tp->mac_version])
3715 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003716}
3717
Francois Romieuda78dbf2012-01-26 14:18:23 +01003718static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3719{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003720 if (!test_and_set_bit(flag, tp->wk.flags))
3721 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003722}
3723
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003724static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003725{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003726 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003727
Marcus Sundberg773328942008-07-10 21:28:08 +02003728 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003729 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3730 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003731 netif_dbg(tp, drv, dev,
3732 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003733 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003734 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003735
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003736 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003737 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003738
Heiner Kallweit703732f2019-01-19 22:07:05 +01003739 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003740}
3741
Francois Romieu773d2022007-01-31 23:47:43 +01003742static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3743{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003744 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003745
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003746 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003747
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003748 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3749 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003750
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003751 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3752 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003753
françois romieu9ecb9aa2012-12-07 11:20:21 +00003754 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3755 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003756
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003757 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003758
Francois Romieuda78dbf2012-01-26 14:18:23 +01003759 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003760}
3761
3762static int rtl_set_mac_address(struct net_device *dev, void *p)
3763{
3764 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003765 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003766 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003767
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003768 ret = eth_mac_addr(dev, p);
3769 if (ret)
3770 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003771
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003772 pm_runtime_get_noresume(d);
3773
3774 if (pm_runtime_active(d))
3775 rtl_rar_set(tp, dev->dev_addr);
3776
3777 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003778
3779 return 0;
3780}
3781
Heiner Kallweite3972862018-06-29 08:07:04 +02003782static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003783{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003784 struct rtl8169_private *tp = netdev_priv(dev);
3785
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003786 if (!netif_running(dev))
3787 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003788
Heiner Kallweit703732f2019-01-19 22:07:05 +01003789 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003790}
3791
David S. Miller1805b2f2011-10-24 18:18:09 -04003792static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3793{
David S. Miller1805b2f2011-10-24 18:18:09 -04003794 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003795 case RTL_GIGA_MAC_VER_25:
3796 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003797 case RTL_GIGA_MAC_VER_29:
3798 case RTL_GIGA_MAC_VER_30:
3799 case RTL_GIGA_MAC_VER_32:
3800 case RTL_GIGA_MAC_VER_33:
3801 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003802 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003803 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003804 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3805 break;
3806 default:
3807 break;
3808 }
3809}
3810
Heiner Kallweit25e94112019-05-29 20:52:03 +02003811static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003812{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003813 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003814 return;
3815
hayeswang01dc7fe2011-03-21 01:50:28 +00003816 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3817 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003818 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003819
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003820 if (device_may_wakeup(tp_to_dev(tp))) {
3821 phy_speed_down(tp->phydev, false);
3822 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003823 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003824 }
françois romieu065c27c2011-01-03 15:08:12 +00003825
françois romieu065c27c2011-01-03 15:08:12 +00003826 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003827 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003828 case RTL_GIGA_MAC_VER_37:
3829 case RTL_GIGA_MAC_VER_39:
3830 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003831 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003832 case RTL_GIGA_MAC_VER_45:
3833 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003834 case RTL_GIGA_MAC_VER_47:
3835 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003836 case RTL_GIGA_MAC_VER_50:
3837 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003838 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003839 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003840 case RTL_GIGA_MAC_VER_40:
3841 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003842 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003843 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003844 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003845 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003846 default:
3847 break;
françois romieu065c27c2011-01-03 15:08:12 +00003848 }
3849}
3850
Heiner Kallweit25e94112019-05-29 20:52:03 +02003851static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003852{
françois romieu065c27c2011-01-03 15:08:12 +00003853 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003854 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003855 case RTL_GIGA_MAC_VER_37:
3856 case RTL_GIGA_MAC_VER_39:
3857 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003858 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003859 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003860 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003861 case RTL_GIGA_MAC_VER_45:
3862 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003863 case RTL_GIGA_MAC_VER_47:
3864 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003865 case RTL_GIGA_MAC_VER_50:
3866 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003867 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003868 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003869 case RTL_GIGA_MAC_VER_40:
3870 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003871 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003872 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003873 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003874 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003875 default:
3876 break;
françois romieu065c27c2011-01-03 15:08:12 +00003877 }
3878
Heiner Kallweit703732f2019-01-19 22:07:05 +01003879 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003880 /* give MAC/PHY some time to resume */
3881 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003882}
3883
Hayes Wange542a222011-07-06 15:58:04 +08003884static void rtl_init_rxcfg(struct rtl8169_private *tp)
3885{
Hayes Wange542a222011-07-06 15:58:04 +08003886 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02003887 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003888 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003889 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003890 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003891 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02003892 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
3893 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003894 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003895 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003896 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003897 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00003898 break;
Hayes Wange542a222011-07-06 15:58:04 +08003899 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003900 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003901 break;
3902 }
3903}
3904
Hayes Wang92fc43b2011-07-06 15:58:03 +08003905static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3906{
Timo Teräs9fba0812013-01-15 21:01:24 +00003907 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08003908}
3909
Francois Romieud58d46b2011-05-03 16:38:29 +02003910static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
3911{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003912 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3913 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003914 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003915}
3916
3917static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
3918{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003919 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3920 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003921 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003922}
3923
3924static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
3925{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003926 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003927}
3928
3929static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
3930{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003931 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003932}
3933
3934static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
3935{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003936 RTL_W8(tp, MaxTxPacketSize, 0x3f);
3937 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3938 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003939 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003940}
3941
3942static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
3943{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003944 RTL_W8(tp, MaxTxPacketSize, 0x0c);
3945 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3946 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003947 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003948}
3949
3950static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
3951{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003952 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01003953 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003954}
3955
3956static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
3957{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003958 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003959 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003960}
3961
3962static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
3963{
Francois Romieud58d46b2011-05-03 16:38:29 +02003964 r8168b_0_hw_jumbo_enable(tp);
3965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003966 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003967}
3968
3969static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
3970{
Francois Romieud58d46b2011-05-03 16:38:29 +02003971 r8168b_0_hw_jumbo_disable(tp);
3972
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003973 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003974}
3975
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003976static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02003977{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003978 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003979 switch (tp->mac_version) {
3980 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003981 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003982 break;
3983 case RTL_GIGA_MAC_VER_12:
3984 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003985 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003986 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003987 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3988 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003989 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003990 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3991 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003992 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003993 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3994 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003995 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02003996 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02003997 break;
3998 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003999 rtl_lock_config_regs(tp);
4000}
4001
4002static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4003{
4004 rtl_unlock_config_regs(tp);
4005 switch (tp->mac_version) {
4006 case RTL_GIGA_MAC_VER_11:
4007 r8168b_0_hw_jumbo_disable(tp);
4008 break;
4009 case RTL_GIGA_MAC_VER_12:
4010 case RTL_GIGA_MAC_VER_17:
4011 r8168b_1_hw_jumbo_disable(tp);
4012 break;
4013 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4014 r8168c_hw_jumbo_disable(tp);
4015 break;
4016 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4017 r8168dp_hw_jumbo_disable(tp);
4018 break;
4019 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4020 r8168e_hw_jumbo_disable(tp);
4021 break;
4022 default:
4023 break;
4024 }
4025 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004026}
4027
Francois Romieuffc46952012-07-06 14:19:23 +02004028DECLARE_RTL_COND(rtl_chipcmd_cond)
4029{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004030 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004031}
4032
Francois Romieu6f43adc2011-04-29 15:05:51 +02004033static void rtl_hw_reset(struct rtl8169_private *tp)
4034{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004035 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004036
Francois Romieuffc46952012-07-06 14:19:23 +02004037 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004038}
4039
Heiner Kallweit254764e2019-01-22 22:23:41 +01004040static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004041{
4042 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004043
Heiner Kallweit254764e2019-01-22 22:23:41 +01004044 /* firmware loaded already or no firmware available */
4045 if (tp->rtl_fw || !tp->fw_name)
4046 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004047
4048 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004049 if (!rtl_fw) {
4050 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4051 return;
4052 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004053
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004054 rtl_fw->phy_write = rtl_writephy;
4055 rtl_fw->phy_read = rtl_readphy;
4056 rtl_fw->mac_mcu_write = mac_mcu_write;
4057 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004058 rtl_fw->fw_name = tp->fw_name;
4059 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004060
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004061 if (rtl_fw_request_firmware(rtl_fw))
4062 kfree(rtl_fw);
4063 else
4064 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004065}
4066
Hayes Wang92fc43b2011-07-06 15:58:03 +08004067static void rtl_rx_close(struct rtl8169_private *tp)
4068{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004069 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004070}
4071
Francois Romieuffc46952012-07-06 14:19:23 +02004072DECLARE_RTL_COND(rtl_npq_cond)
4073{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004074 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004075}
4076
4077DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004079 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004080}
4081
françois romieue6de30d2011-01-03 15:08:37 +00004082static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083{
4084 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004085 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086
Hayes Wang92fc43b2011-07-06 15:58:03 +08004087 rtl_rx_close(tp);
4088
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004089 switch (tp->mac_version) {
4090 case RTL_GIGA_MAC_VER_27:
4091 case RTL_GIGA_MAC_VER_28:
4092 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004093 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004094 break;
4095 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4096 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004097 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004098 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004099 break;
4100 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004101 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004102 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004103 break;
françois romieue6de30d2011-01-03 15:08:37 +00004104 }
4105
Hayes Wang92fc43b2011-07-06 15:58:03 +08004106 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107}
4108
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004109static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004110{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004111 u32 val = TX_DMA_BURST << TxDMAShift |
4112 InterFrameGap << TxInterFrameGapShift;
4113
4114 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4115 tp->mac_version != RTL_GIGA_MAC_VER_39)
4116 val |= TXCFG_AUTO_FIFO;
4117
4118 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004119}
4120
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004121static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004123 /* Low hurts. Let's disable the filtering. */
4124 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004125}
4126
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004127static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004128{
4129 /*
4130 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4131 * register to be written before TxDescAddrLow to work.
4132 * Switching from MMIO to I/O access fixes the issue as well.
4133 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004134 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4135 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4136 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4137 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004138}
4139
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004140static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004141{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004142 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004143
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004144 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4145 val = 0x000fff00;
4146 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4147 val = 0x00ffff00;
4148 else
4149 return;
4150
4151 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4152 val |= 0xff;
4153
4154 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004155}
4156
Francois Romieue6b763e2012-03-08 09:35:39 +01004157static void rtl_set_rx_mode(struct net_device *dev)
4158{
4159 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004160 u32 mc_filter[2]; /* Multicast hash filter */
4161 int rx_mode;
4162 u32 tmp = 0;
4163
4164 if (dev->flags & IFF_PROMISC) {
4165 /* Unconditionally log net taps. */
4166 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4167 rx_mode =
4168 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4169 AcceptAllPhys;
4170 mc_filter[1] = mc_filter[0] = 0xffffffff;
4171 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4172 (dev->flags & IFF_ALLMULTI)) {
4173 /* Too many to filter perfectly -- accept all multicasts. */
4174 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4175 mc_filter[1] = mc_filter[0] = 0xffffffff;
4176 } else {
4177 struct netdev_hw_addr *ha;
4178
4179 rx_mode = AcceptBroadcast | AcceptMyPhys;
4180 mc_filter[1] = mc_filter[0] = 0;
4181 netdev_for_each_mc_addr(ha, dev) {
4182 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4183 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4184 rx_mode |= AcceptMulticast;
4185 }
4186 }
4187
4188 if (dev->features & NETIF_F_RXALL)
4189 rx_mode |= (AcceptErr | AcceptRunt);
4190
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004191 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004192
4193 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4194 u32 data = mc_filter[0];
4195
4196 mc_filter[0] = swab32(mc_filter[1]);
4197 mc_filter[1] = swab32(data);
4198 }
4199
Nathan Walp04817762012-11-01 12:08:47 +00004200 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4201 mc_filter[1] = mc_filter[0] = 0xffffffff;
4202
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004203 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4204 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004205
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004206 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004207}
4208
Heiner Kallweit52f85602018-05-19 10:29:33 +02004209static void rtl_hw_start(struct rtl8169_private *tp)
4210{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004211 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004212
Heiner Kallweitbc732412019-06-10 18:22:33 +02004213 tp->cp_cmd &= CPCMD_MASK;
4214 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4215
Heiner Kallweit52f85602018-05-19 10:29:33 +02004216 tp->hw_start(tp);
4217
4218 rtl_set_rx_max_size(tp);
4219 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004220 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004221
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004222 /* disable interrupt coalescing */
4223 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004224 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4225 RTL_R8(tp, IntrMask);
4226 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004227 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004228 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004229
Heiner Kallweit52f85602018-05-19 10:29:33 +02004230 rtl_set_rx_mode(tp->dev);
4231 /* no early-rx interrupts */
4232 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004233 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004234}
4235
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004236static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004237{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004238 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004239 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004240
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004241 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004242
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004243 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004244
Francois Romieucecb5fd2011-04-01 10:21:07 +02004245 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4246 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004247 netif_dbg(tp, drv, tp->dev,
4248 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004249 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 }
4251
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004252 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004253
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004254 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004255
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004256 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004257}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258
Francois Romieuffc46952012-07-06 14:19:23 +02004259DECLARE_RTL_COND(rtl_csiar_cond)
4260{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004261 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004262}
4263
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004264static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004265{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004266 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4267
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004268 RTL_W32(tp, CSIDR, value);
4269 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004270 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004271
Francois Romieuffc46952012-07-06 14:19:23 +02004272 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004273}
4274
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004275static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004276{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004277 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4278
4279 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4280 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004281
Francois Romieuffc46952012-07-06 14:19:23 +02004282 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004283 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004284}
4285
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004286static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004287{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004288 struct pci_dev *pdev = tp->pci_dev;
4289 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004290
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004291 /* According to Realtek the value at config space address 0x070f
4292 * controls the L0s/L1 entrance latency. We try standard ECAM access
4293 * first and if it fails fall back to CSI.
4294 */
4295 if (pdev->cfg_size > 0x070f &&
4296 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4297 return;
4298
4299 netdev_notice_once(tp->dev,
4300 "No native access to PCI extended config space, falling back to CSI\n");
4301 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4302 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004303}
4304
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004305static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004306{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004307 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004308}
4309
4310struct ephy_info {
4311 unsigned int offset;
4312 u16 mask;
4313 u16 bits;
4314};
4315
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004316static void __rtl_ephy_init(struct rtl8169_private *tp,
4317 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004318{
4319 u16 w;
4320
4321 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004322 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4323 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004324 e++;
4325 }
4326}
4327
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004328#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4329
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004330static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004331{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004332 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004333 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004334}
4335
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004336static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004337{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004338 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004339 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004340}
4341
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004342static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004343{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004344 /* work around an issue when PCI reset occurs during L2/L3 state */
4345 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004346}
4347
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004348static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4349{
4350 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004351 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004352 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004353 } else {
4354 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4355 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4356 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004357
4358 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004359}
4360
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004361static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4362 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4363{
4364 /* Usage of dynamic vs. static FIFO is controlled by bit
4365 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4366 */
4367 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4368 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4369}
4370
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004371static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4372 u8 low, u8 high)
4373{
4374 /* FIFO thresholds for pause flow control */
4375 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4376 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4377}
4378
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004379static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004380{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004381 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004382
françois romieufaf1e782013-02-27 13:01:57 +00004383 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004384 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004385 PCI_EXP_DEVCTL_NOSNOOP_EN);
4386 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004387}
4388
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004389static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004390{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004391 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004392
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004393 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004394
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004395 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004396}
4397
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004398static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004399{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004400 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004401
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004402 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004403
françois romieufaf1e782013-02-27 13:01:57 +00004404 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004405 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004406
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004407 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004408}
4409
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004410static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004411{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004412 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004413 { 0x01, 0, 0x0001 },
4414 { 0x02, 0x0800, 0x1000 },
4415 { 0x03, 0, 0x0042 },
4416 { 0x06, 0x0080, 0x0000 },
4417 { 0x07, 0, 0x2000 }
4418 };
4419
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004420 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004421
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004422 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004423
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004424 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004425}
4426
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004427static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004428{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004429 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004430
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004431 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004432
françois romieufaf1e782013-02-27 13:01:57 +00004433 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004434 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004435}
4436
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004437static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004438{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004439 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004441 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004442
4443 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004444 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004445
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004446 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004447
françois romieufaf1e782013-02-27 13:01:57 +00004448 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004449 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004450}
4451
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004452static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004453{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004454 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004455 { 0x02, 0x0800, 0x1000 },
4456 { 0x03, 0, 0x0002 },
4457 { 0x06, 0x0080, 0x0000 }
4458 };
4459
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004460 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004461
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004462 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004463
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004464 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004465
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004466 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004467}
4468
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004469static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004470{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004471 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004472 { 0x01, 0, 0x0001 },
4473 { 0x03, 0x0400, 0x0220 }
4474 };
4475
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004476 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004477
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004478 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004479
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004480 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004481}
4482
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004483static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004484{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004485 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004486}
4487
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004488static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004489{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004490 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004491
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004492 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004493}
4494
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004495static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004496{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004497 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004498
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004499 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004500
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004501 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004502
françois romieufaf1e782013-02-27 13:01:57 +00004503 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004504 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004505}
4506
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004507static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004508{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004509 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004510
françois romieufaf1e782013-02-27 13:01:57 +00004511 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004512 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004513
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004514 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004515
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004516 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004517}
4518
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004519static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004520{
4521 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004522 { 0x0b, 0x0000, 0x0048 },
4523 { 0x19, 0x0020, 0x0050 },
4524 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004525 };
françois romieue6de30d2011-01-03 15:08:37 +00004526
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004527 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004528
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004529 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004530
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004531 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004532
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004533 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004534
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004535 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004536}
4537
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004538static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004539{
Hayes Wang70090422011-07-06 15:58:06 +08004540 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004541 { 0x00, 0x0200, 0x0100 },
4542 { 0x00, 0x0000, 0x0004 },
4543 { 0x06, 0x0002, 0x0001 },
4544 { 0x06, 0x0000, 0x0030 },
4545 { 0x07, 0x0000, 0x2000 },
4546 { 0x00, 0x0000, 0x0020 },
4547 { 0x03, 0x5800, 0x2000 },
4548 { 0x03, 0x0000, 0x0001 },
4549 { 0x01, 0x0800, 0x1000 },
4550 { 0x07, 0x0000, 0x4000 },
4551 { 0x1e, 0x0000, 0x2000 },
4552 { 0x19, 0xffff, 0xfe6c },
4553 { 0x0a, 0x0000, 0x0040 }
4554 };
4555
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004556 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004557
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004558 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004559
françois romieufaf1e782013-02-27 13:01:57 +00004560 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004561 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004562
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004563 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004564
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004565 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004566
4567 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004568 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4569 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004570
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004571 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004572}
4573
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004574static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004575{
4576 static const struct ephy_info e_info_8168e_2[] = {
4577 { 0x09, 0x0000, 0x0080 },
4578 { 0x19, 0x0000, 0x0224 }
4579 };
4580
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004581 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004582
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004583 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004584
françois romieufaf1e782013-02-27 13:01:57 +00004585 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004586 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004587
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004588 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4589 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004590 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004591 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4592 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004593 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004594 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004596 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004597
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004598 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004599
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004600 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004601
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004602 rtl8168_config_eee_mac(tp);
4603
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4605 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4606 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004607
4608 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004609}
4610
Hayes Wang5f886e02012-03-30 14:33:03 +08004611static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004612{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004613 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004614
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004615 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004616
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004617 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4618 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004619 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004620 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004621 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4622 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004623 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4624 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004625
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004626 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08004627
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004628 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004629
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004630 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4631 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4632 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4633 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004634
4635 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004636}
4637
Hayes Wang5f886e02012-03-30 14:33:03 +08004638static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4639{
Hayes Wang5f886e02012-03-30 14:33:03 +08004640 static const struct ephy_info e_info_8168f_1[] = {
4641 { 0x06, 0x00c0, 0x0020 },
4642 { 0x08, 0x0001, 0x0002 },
4643 { 0x09, 0x0000, 0x0080 },
4644 { 0x19, 0x0000, 0x0224 }
4645 };
4646
4647 rtl_hw_start_8168f(tp);
4648
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004649 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004650
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004651 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004652}
4653
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004654static void rtl_hw_start_8411(struct rtl8169_private *tp)
4655{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004656 static const struct ephy_info e_info_8168f_1[] = {
4657 { 0x06, 0x00c0, 0x0020 },
4658 { 0x0f, 0xffff, 0x5200 },
4659 { 0x1e, 0x0000, 0x4000 },
4660 { 0x19, 0x0000, 0x0224 }
4661 };
4662
4663 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004664 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004665
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004666 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004667
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004668 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004669}
4670
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004671static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004672{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004673 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004674 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004675
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004676 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004677
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004678 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004679
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004680 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004681 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004682
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004683 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4684 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08004685
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004686 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4687 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004688
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004689 rtl8168_config_eee_mac(tp);
4690
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004691 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004692 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004693
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004694 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004695}
4696
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004697static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4698{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004699 static const struct ephy_info e_info_8168g_1[] = {
4700 { 0x00, 0x0000, 0x0008 },
4701 { 0x0c, 0x37d0, 0x0820 },
4702 { 0x1e, 0x0000, 0x0001 },
4703 { 0x19, 0x8000, 0x0000 }
4704 };
4705
4706 rtl_hw_start_8168g(tp);
4707
4708 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004709 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004710 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004711 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004712}
4713
hayeswang57538c42013-04-01 22:23:40 +00004714static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4715{
hayeswang57538c42013-04-01 22:23:40 +00004716 static const struct ephy_info e_info_8168g_2[] = {
4717 { 0x00, 0x0000, 0x0008 },
4718 { 0x0c, 0x3df0, 0x0200 },
4719 { 0x19, 0xffff, 0xfc00 },
4720 { 0x1e, 0xffff, 0x20eb }
4721 };
4722
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004723 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004724
4725 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004726 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4727 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004728 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004729}
4730
hayeswang45dd95c2013-07-08 17:09:01 +08004731static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4732{
hayeswang45dd95c2013-07-08 17:09:01 +08004733 static const struct ephy_info e_info_8411_2[] = {
4734 { 0x00, 0x0000, 0x0008 },
4735 { 0x0c, 0x3df0, 0x0200 },
4736 { 0x0f, 0xffff, 0x5200 },
4737 { 0x19, 0x0020, 0x0000 },
4738 { 0x1e, 0x0000, 0x2000 }
4739 };
4740
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004741 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004742
4743 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004744 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004745 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004746 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004747}
4748
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004749static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4750{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02004751 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004752 u32 data;
4753 static const struct ephy_info e_info_8168h_1[] = {
4754 { 0x1e, 0x0800, 0x0001 },
4755 { 0x1d, 0x0000, 0x0800 },
4756 { 0x05, 0xffff, 0x2089 },
4757 { 0x06, 0xffff, 0x5881 },
4758 { 0x04, 0xffff, 0x154a },
4759 { 0x01, 0xffff, 0x068b }
4760 };
4761
4762 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004763 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004764 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004765
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004766 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004767 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004768
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004769 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004770
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004771 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004772
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004773 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004774
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004775 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004776
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004777 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004778
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004779 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004780
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004781 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4782 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004783
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004784 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4785 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004786
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004787 rtl8168_config_eee_mac(tp);
4788
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004789 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4790 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004791
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004792 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004793
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004794 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004795
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004796 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004797
4798 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004799 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004800 rtl_writephy(tp, 0x1f, 0x0000);
4801 if (rg_saw_cnt > 0) {
4802 u16 sw_cnt_1ms_ini;
4803
4804 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4805 sw_cnt_1ms_ini &= 0x0fff;
4806 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004807 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004808 data |= sw_cnt_1ms_ini;
4809 r8168_mac_ocp_write(tp, 0xd412, data);
4810 }
4811
4812 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004813 data &= ~0xf0;
4814 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004815 r8168_mac_ocp_write(tp, 0xe056, data);
4816
4817 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004818 data &= ~0x6000;
4819 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004820 r8168_mac_ocp_write(tp, 0xe052, data);
4821
4822 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004823 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004824 data |= 0x017f;
4825 r8168_mac_ocp_write(tp, 0xe0d6, data);
4826
4827 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004828 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004829 data |= 0x047f;
4830 r8168_mac_ocp_write(tp, 0xd420, data);
4831
4832 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
4833 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
4834 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
4835 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004836
4837 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004838}
4839
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004840static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
4841{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08004842 rtl8168ep_stop_cmac(tp);
4843
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004844 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004845 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004846
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004847 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004848
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004849 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004850
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004851 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004852
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004853 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004854
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004855 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004856
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004857 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4858 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004859
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004860 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4861 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004862
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004863 rtl8168_config_eee_mac(tp);
4864
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004865 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004866
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004867 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004868
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004869 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004870}
4871
4872static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
4873{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004874 static const struct ephy_info e_info_8168ep_1[] = {
4875 { 0x00, 0xffff, 0x10ab },
4876 { 0x06, 0xffff, 0xf030 },
4877 { 0x08, 0xffff, 0x2006 },
4878 { 0x0d, 0xffff, 0x1666 },
4879 { 0x0c, 0x3ff0, 0x0000 }
4880 };
4881
4882 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004883 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004884 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004885
4886 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004887
4888 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004889}
4890
4891static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
4892{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004893 static const struct ephy_info e_info_8168ep_2[] = {
4894 { 0x00, 0xffff, 0x10a3 },
4895 { 0x19, 0xffff, 0xfc00 },
4896 { 0x1e, 0xffff, 0x20ea }
4897 };
4898
4899 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004900 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004901 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004902
4903 rtl_hw_start_8168ep(tp);
4904
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004905 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4906 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004907
4908 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004909}
4910
4911static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
4912{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004913 u32 data;
4914 static const struct ephy_info e_info_8168ep_3[] = {
4915 { 0x00, 0xffff, 0x10a3 },
4916 { 0x19, 0xffff, 0x7c00 },
4917 { 0x1e, 0xffff, 0x20eb },
4918 { 0x0d, 0xffff, 0x1666 }
4919 };
4920
4921 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004922 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004923 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004924
4925 rtl_hw_start_8168ep(tp);
4926
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004927 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4928 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004929
4930 data = r8168_mac_ocp_read(tp, 0xd3e2);
4931 data &= 0xf000;
4932 data |= 0x0271;
4933 r8168_mac_ocp_write(tp, 0xd3e2, data);
4934
4935 data = r8168_mac_ocp_read(tp, 0xd3e4);
4936 data &= 0xff00;
4937 r8168_mac_ocp_write(tp, 0xd3e4, data);
4938
4939 data = r8168_mac_ocp_read(tp, 0xe860);
4940 data |= 0x0080;
4941 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004942
4943 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004944}
4945
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004946static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004947{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004948 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004949 { 0x01, 0, 0x6e65 },
4950 { 0x02, 0, 0x091f },
4951 { 0x03, 0, 0xc2f9 },
4952 { 0x06, 0, 0xafb5 },
4953 { 0x07, 0, 0x0e00 },
4954 { 0x19, 0, 0xec80 },
4955 { 0x01, 0, 0x2e65 },
4956 { 0x01, 0, 0x6e65 }
4957 };
4958 u8 cfg1;
4959
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004960 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004961
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004962 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004963
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004964 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004966 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02004967 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004968 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004969
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004970 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004971 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004972 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004973
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004974 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004975}
4976
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004977static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004978{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004979 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004980
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004981 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004982
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004983 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
4984 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004985}
4986
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004987static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004988{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004989 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004990
Francois Romieufdf6fc02012-07-06 22:40:38 +02004991 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004992}
4993
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004994static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08004995{
4996 static const struct ephy_info e_info_8105e_1[] = {
4997 { 0x07, 0, 0x4000 },
4998 { 0x19, 0, 0x0200 },
4999 { 0x19, 0, 0x0020 },
5000 { 0x1e, 0, 0x2000 },
5001 { 0x03, 0, 0x0001 },
5002 { 0x19, 0, 0x0100 },
5003 { 0x19, 0, 0x0004 },
5004 { 0x0a, 0, 0x0020 }
5005 };
5006
Francois Romieucecb5fd2011-04-01 10:21:07 +02005007 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005008 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005009
Francois Romieucecb5fd2011-04-01 10:21:07 +02005010 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005011 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005012
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005013 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5014 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005015
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005016 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005017
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005018 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005019}
5020
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005021static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005022{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005023 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005024 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005025}
5026
Hayes Wang7e18dca2012-03-30 14:33:02 +08005027static void rtl_hw_start_8402(struct rtl8169_private *tp)
5028{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005029 static const struct ephy_info e_info_8402[] = {
5030 { 0x19, 0xffff, 0xff64 },
5031 { 0x1e, 0, 0x4000 }
5032 };
5033
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005034 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005035
5036 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005037 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005038
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005039 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005040
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005041 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005042
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005043 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005044
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005045 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005046 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005047 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5048 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5049 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005050
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005051 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005052}
5053
Hayes Wang5598bfe2012-07-02 17:23:21 +08005054static void rtl_hw_start_8106(struct rtl8169_private *tp)
5055{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005056 rtl_hw_aspm_clkreq_enable(tp, false);
5057
Hayes Wang5598bfe2012-07-02 17:23:21 +08005058 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005059 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005060
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005061 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5062 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5063 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005064
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005065 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005066 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005067}
5068
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005069static void rtl_hw_config(struct rtl8169_private *tp)
5070{
5071 static const rtl_generic_fct hw_configs[] = {
5072 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5073 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5074 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5075 [RTL_GIGA_MAC_VER_10] = NULL,
5076 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5077 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5078 [RTL_GIGA_MAC_VER_13] = NULL,
5079 [RTL_GIGA_MAC_VER_14] = NULL,
5080 [RTL_GIGA_MAC_VER_15] = NULL,
5081 [RTL_GIGA_MAC_VER_16] = NULL,
5082 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5083 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5084 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5085 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5086 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5087 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5088 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5089 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5090 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5091 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5092 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5093 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5094 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5095 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5096 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5097 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5098 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5099 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5100 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5101 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5102 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5103 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5104 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5105 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5106 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5107 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5108 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5109 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5110 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5111 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5112 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5113 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5114 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5115 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5116 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5117 };
5118
5119 if (hw_configs[tp->mac_version])
5120 hw_configs[tp->mac_version](tp);
5121}
5122
5123static void rtl_hw_start_8168(struct rtl8169_private *tp)
5124{
5125 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5126
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005127 rtl_hw_config(tp);
5128}
5129
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005130static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005131{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005132 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005133 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005134 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005135 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005136
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005137 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005138
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005139 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140}
5141
5142static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5143{
Francois Romieud58d46b2011-05-03 16:38:29 +02005144 struct rtl8169_private *tp = netdev_priv(dev);
5145
Francois Romieud58d46b2011-05-03 16:38:29 +02005146 if (new_mtu > ETH_DATA_LEN)
5147 rtl_hw_jumbo_enable(tp);
5148 else
5149 rtl_hw_jumbo_disable(tp);
5150
Linus Torvalds1da177e2005-04-16 15:20:36 -07005151 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005152 netdev_update_features(dev);
5153
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005154 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005155}
5156
5157static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5158{
Al Viro95e09182007-12-22 18:55:39 +00005159 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005160 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5161}
5162
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005163static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5164 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005166 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5167 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005168
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005169 kfree(*data_buff);
5170 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171 rtl8169_make_unusable_by_asic(desc);
5172}
5173
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005174static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175{
5176 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5177
Alexander Duycka0750132014-12-11 15:02:17 -08005178 /* Force memory writes to complete before releasing descriptor */
5179 dma_wmb();
5180
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005181 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182}
5183
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005184static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5185 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005186{
5187 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005188 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005189 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005190 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005191
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005192 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005193 if (!data)
5194 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005195
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005196 /* Memory should be properly aligned, but better check. */
5197 if (!IS_ALIGNED((unsigned long)data, 8)) {
5198 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5199 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005200 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005201
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005202 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005203 if (unlikely(dma_mapping_error(d, mapping))) {
5204 if (net_ratelimit())
5205 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005206 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005208
Heiner Kallweitd731af72018-04-17 23:26:41 +02005209 desc->addr = cpu_to_le64(mapping);
5210 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005211 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005212
5213err_out:
5214 kfree(data);
5215 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005216}
5217
5218static void rtl8169_rx_clear(struct rtl8169_private *tp)
5219{
Francois Romieu07d3f512007-02-21 22:40:46 +01005220 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221
5222 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005223 if (tp->Rx_databuff[i]) {
5224 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225 tp->RxDescArray + i);
5226 }
5227 }
5228}
5229
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005230static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005231{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005232 desc->opts1 |= cpu_to_le32(RingEnd);
5233}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005234
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005235static int rtl8169_rx_fill(struct rtl8169_private *tp)
5236{
5237 unsigned int i;
5238
5239 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005240 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005241
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005242 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005243 if (!data) {
5244 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005245 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005246 }
5247 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005248 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005249
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005250 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5251 return 0;
5252
5253err_out:
5254 rtl8169_rx_clear(tp);
5255 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005256}
5257
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005258static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005260 rtl8169_init_ring_indexes(tp);
5261
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005262 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5263 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005265 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005266}
5267
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005268static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005269 struct TxDesc *desc)
5270{
5271 unsigned int len = tx_skb->len;
5272
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005273 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5274
Linus Torvalds1da177e2005-04-16 15:20:36 -07005275 desc->opts1 = 0x00;
5276 desc->opts2 = 0x00;
5277 desc->addr = 0x00;
5278 tx_skb->len = 0;
5279}
5280
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005281static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5282 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005283{
5284 unsigned int i;
5285
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005286 for (i = 0; i < n; i++) {
5287 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288 struct ring_info *tx_skb = tp->tx_skb + entry;
5289 unsigned int len = tx_skb->len;
5290
5291 if (len) {
5292 struct sk_buff *skb = tx_skb->skb;
5293
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005294 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295 tp->TxDescArray + entry);
5296 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005297 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298 tx_skb->skb = NULL;
5299 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 }
5301 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005302}
5303
5304static void rtl8169_tx_clear(struct rtl8169_private *tp)
5305{
5306 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005307 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005308 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005309}
5310
Francois Romieu4422bcd2012-01-26 11:23:32 +01005311static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312{
David Howellsc4028952006-11-22 14:57:56 +00005313 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005314 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315
Francois Romieuda78dbf2012-01-26 14:18:23 +01005316 napi_disable(&tp->napi);
5317 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005318 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319
françois romieuc7c2c392011-12-04 20:30:52 +00005320 rtl8169_hw_reset(tp);
5321
Francois Romieu56de4142011-03-15 17:29:31 +01005322 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005323 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005324
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005326 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005327
Francois Romieuda78dbf2012-01-26 14:18:23 +01005328 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005329 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005330 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005331}
5332
5333static void rtl8169_tx_timeout(struct net_device *dev)
5334{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005335 struct rtl8169_private *tp = netdev_priv(dev);
5336
5337 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005338}
5339
Heiner Kallweit734c1402018-11-22 21:56:48 +01005340static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5341{
5342 u32 status = opts0 | len;
5343
5344 if (entry == NUM_TX_DESC - 1)
5345 status |= RingEnd;
5346
5347 return cpu_to_le32(status);
5348}
5349
Linus Torvalds1da177e2005-04-16 15:20:36 -07005350static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005351 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352{
5353 struct skb_shared_info *info = skb_shinfo(skb);
5354 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005355 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005356 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357
5358 entry = tp->cur_tx;
5359 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005360 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005362 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363 void *addr;
5364
5365 entry = (entry + 1) % NUM_TX_DESC;
5366
5367 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005368 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005369 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005370 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005371 if (unlikely(dma_mapping_error(d, mapping))) {
5372 if (net_ratelimit())
5373 netif_err(tp, drv, tp->dev,
5374 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005375 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005377
Heiner Kallweit734c1402018-11-22 21:56:48 +01005378 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005379 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 txd->addr = cpu_to_le64(mapping);
5381
5382 tp->tx_skb[entry].len = len;
5383 }
5384
5385 if (cur_frag) {
5386 tp->tx_skb[entry].skb = skb;
5387 txd->opts1 |= cpu_to_le32(LastFrag);
5388 }
5389
5390 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005391
5392err_out:
5393 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5394 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005395}
5396
françois romieub423e9a2013-05-18 01:24:46 +00005397static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5398{
5399 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5400}
5401
hayeswange9746042014-07-11 16:25:58 +08005402static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5403 struct net_device *dev);
5404/* r8169_csum_workaround()
5405 * The hw limites the value the transport offset. When the offset is out of the
5406 * range, calculate the checksum by sw.
5407 */
5408static void r8169_csum_workaround(struct rtl8169_private *tp,
5409 struct sk_buff *skb)
5410{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005411 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005412 netdev_features_t features = tp->dev->features;
5413 struct sk_buff *segs, *nskb;
5414
5415 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5416 segs = skb_gso_segment(skb, features);
5417 if (IS_ERR(segs) || !segs)
5418 goto drop;
5419
5420 do {
5421 nskb = segs;
5422 segs = segs->next;
5423 nskb->next = NULL;
5424 rtl8169_start_xmit(nskb, tp->dev);
5425 } while (segs);
5426
Alexander Duyckeb781392015-05-01 10:34:44 -07005427 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005428 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5429 if (skb_checksum_help(skb) < 0)
5430 goto drop;
5431
5432 rtl8169_start_xmit(skb, tp->dev);
5433 } else {
hayeswange9746042014-07-11 16:25:58 +08005434drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005435 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005436 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005437 }
5438}
5439
5440/* msdn_giant_send_check()
5441 * According to the document of microsoft, the TCP Pseudo Header excludes the
5442 * packet length for IPv6 TCP large packets.
5443 */
5444static int msdn_giant_send_check(struct sk_buff *skb)
5445{
5446 const struct ipv6hdr *ipv6h;
5447 struct tcphdr *th;
5448 int ret;
5449
5450 ret = skb_cow_head(skb, 0);
5451 if (ret)
5452 return ret;
5453
5454 ipv6h = ipv6_hdr(skb);
5455 th = tcp_hdr(skb);
5456
5457 th->check = 0;
5458 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5459
5460 return ret;
5461}
5462
Heiner Kallweit87945b62019-05-31 19:55:11 +02005463static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464{
Michał Mirosław350fb322011-04-08 06:35:56 +00005465 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466
Francois Romieu2b7b4312011-04-18 22:53:24 -07005467 if (mss) {
5468 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005469 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5470 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5471 const struct iphdr *ip = ip_hdr(skb);
5472
5473 if (ip->protocol == IPPROTO_TCP)
5474 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5475 else if (ip->protocol == IPPROTO_UDP)
5476 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5477 else
5478 WARN_ON_ONCE(1);
5479 }
hayeswang5888d3f2014-07-11 16:25:56 +08005480}
5481
5482static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5483 struct sk_buff *skb, u32 *opts)
5484{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005485 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005486 u32 mss = skb_shinfo(skb)->gso_size;
5487
5488 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005489 if (transport_offset > GTTCPHO_MAX) {
5490 netif_warn(tp, tx_err, tp->dev,
5491 "Invalid transport offset 0x%x for TSO\n",
5492 transport_offset);
5493 return false;
5494 }
5495
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005496 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005497 case htons(ETH_P_IP):
5498 opts[0] |= TD1_GTSENV4;
5499 break;
5500
5501 case htons(ETH_P_IPV6):
5502 if (msdn_giant_send_check(skb))
5503 return false;
5504
5505 opts[0] |= TD1_GTSENV6;
5506 break;
5507
5508 default:
5509 WARN_ON_ONCE(1);
5510 break;
5511 }
5512
hayeswangbdfa4ed2014-07-11 16:25:57 +08005513 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005514 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005515 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005516 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005517
françois romieub423e9a2013-05-18 01:24:46 +00005518 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005519 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005520
hayeswange9746042014-07-11 16:25:58 +08005521 if (transport_offset > TCPHO_MAX) {
5522 netif_warn(tp, tx_err, tp->dev,
5523 "Invalid transport offset 0x%x\n",
5524 transport_offset);
5525 return false;
5526 }
5527
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005528 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005529 case htons(ETH_P_IP):
5530 opts[1] |= TD1_IPv4_CS;
5531 ip_protocol = ip_hdr(skb)->protocol;
5532 break;
5533
5534 case htons(ETH_P_IPV6):
5535 opts[1] |= TD1_IPv6_CS;
5536 ip_protocol = ipv6_hdr(skb)->nexthdr;
5537 break;
5538
5539 default:
5540 ip_protocol = IPPROTO_RAW;
5541 break;
5542 }
5543
5544 if (ip_protocol == IPPROTO_TCP)
5545 opts[1] |= TD1_TCP_CS;
5546 else if (ip_protocol == IPPROTO_UDP)
5547 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005548 else
5549 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005550
5551 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005552 } else {
5553 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005554 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005555 }
hayeswang5888d3f2014-07-11 16:25:56 +08005556
françois romieub423e9a2013-05-18 01:24:46 +00005557 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005558}
5559
Heiner Kallweit76085c92018-11-22 22:03:08 +01005560static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5561 unsigned int nr_frags)
5562{
5563 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5564
5565 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5566 return slots_avail > nr_frags;
5567}
5568
Heiner Kallweit87945b62019-05-31 19:55:11 +02005569/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5570static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5571{
5572 switch (tp->mac_version) {
5573 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5574 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5575 return false;
5576 default:
5577 return true;
5578 }
5579}
5580
Stephen Hemminger613573252009-08-31 19:50:58 +00005581static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5582 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005583{
5584 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005585 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005587 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005589 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005590 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005591
Heiner Kallweit76085c92018-11-22 22:03:08 +01005592 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005593 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005594 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595 }
5596
5597 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005598 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005599
Heiner Kallweit355f9482019-06-06 07:49:17 +02005600 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005601 opts[0] = DescOwn;
5602
Heiner Kallweit87945b62019-05-31 19:55:11 +02005603 if (rtl_chip_supports_csum_v2(tp)) {
5604 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5605 r8169_csum_workaround(tp, skb);
5606 return NETDEV_TX_OK;
5607 }
5608 } else {
5609 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005610 }
françois romieub423e9a2013-05-18 01:24:46 +00005611
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005612 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005613 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005614 if (unlikely(dma_mapping_error(d, mapping))) {
5615 if (net_ratelimit())
5616 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005617 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005619
5620 tp->tx_skb[entry].len = len;
5621 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622
Francois Romieu2b7b4312011-04-18 22:53:24 -07005623 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005624 if (frags < 0)
5625 goto err_dma_1;
5626 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005627 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005628 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005629 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005630 tp->tx_skb[entry].skb = skb;
5631 }
5632
Francois Romieu2b7b4312011-04-18 22:53:24 -07005633 txd->opts2 = cpu_to_le32(opts[1]);
5634
Heiner Kallweit0255d592019-02-10 15:28:04 +01005635 netdev_sent_queue(dev, skb->len);
5636
Richard Cochran5047fb52012-03-10 07:29:42 +00005637 skb_tx_timestamp(skb);
5638
Alexander Duycka0750132014-12-11 15:02:17 -08005639 /* Force memory writes to complete before releasing descriptor */
5640 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641
Heiner Kallweit734c1402018-11-22 21:56:48 +01005642 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643
Alexander Duycka0750132014-12-11 15:02:17 -08005644 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005645 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646
Alexander Duycka0750132014-12-11 15:02:17 -08005647 tp->cur_tx += frags + 1;
5648
Heiner Kallweit0255d592019-02-10 15:28:04 +01005649 RTL_W8(tp, TxPoll, NPQ);
5650
Heiner Kallweit0255d592019-02-10 15:28:04 +01005651 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5652 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5653 * not miss a ring update when it notices a stopped queue.
5654 */
5655 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005656 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005657 /* Sync with rtl_tx:
5658 * - publish queue status and cur_tx ring index (write barrier)
5659 * - refresh dirty_tx ring index (read barrier).
5660 * May the current thread have a pessimistic view of the ring
5661 * status and forget to wake up queue, a racing rtl_tx thread
5662 * can't.
5663 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005664 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005665 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005666 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 }
5668
Stephen Hemminger613573252009-08-31 19:50:58 +00005669 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005671err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005672 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005673err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005674 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005675 dev->stats.tx_dropped++;
5676 return NETDEV_TX_OK;
5677
5678err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005680 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005681 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682}
5683
5684static void rtl8169_pcierr_interrupt(struct net_device *dev)
5685{
5686 struct rtl8169_private *tp = netdev_priv(dev);
5687 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005688 u16 pci_status, pci_cmd;
5689
5690 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5691 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5692
Joe Perchesbf82c182010-02-09 11:49:50 +00005693 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5694 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005695
5696 /*
5697 * The recovery sequence below admits a very elaborated explanation:
5698 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005699 * - I did not see what else could be done;
5700 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005701 *
5702 * Feel free to adjust to your needs.
5703 */
Francois Romieua27993f2006-12-18 00:04:19 +01005704 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005705 pci_cmd &= ~PCI_COMMAND_PARITY;
5706 else
5707 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5708
5709 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710
5711 pci_write_config_word(pdev, PCI_STATUS,
5712 pci_status & (PCI_STATUS_DETECTED_PARITY |
5713 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5714 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5715
Francois Romieu98ddf982012-01-31 10:47:34 +01005716 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717}
5718
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005719static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5720 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005721{
Florian Westphald92060b2018-10-20 12:25:27 +02005722 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005723
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724 dirty_tx = tp->dirty_tx;
5725 smp_rmb();
5726 tx_left = tp->cur_tx - dirty_tx;
5727
5728 while (tx_left > 0) {
5729 unsigned int entry = dirty_tx % NUM_TX_DESC;
5730 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005731 u32 status;
5732
Linus Torvalds1da177e2005-04-16 15:20:36 -07005733 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5734 if (status & DescOwn)
5735 break;
5736
Alexander Duycka0750132014-12-11 15:02:17 -08005737 /* This barrier is needed to keep us from reading
5738 * any other fields out of the Tx descriptor until
5739 * we know the status of DescOwn
5740 */
5741 dma_rmb();
5742
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005743 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005744 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02005746 pkts_compl++;
5747 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005748 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005749 tx_skb->skb = NULL;
5750 }
5751 dirty_tx++;
5752 tx_left--;
5753 }
5754
5755 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02005756 netdev_completed_queue(dev, pkts_compl, bytes_compl);
5757
5758 u64_stats_update_begin(&tp->tx_stats.syncp);
5759 tp->tx_stats.packets += pkts_compl;
5760 tp->tx_stats.bytes += bytes_compl;
5761 u64_stats_update_end(&tp->tx_stats.syncp);
5762
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005764 /* Sync with rtl8169_start_xmit:
5765 * - publish dirty_tx ring index (write barrier)
5766 * - refresh cur_tx ring index and queue status (read barrier)
5767 * May the current thread miss the stopped queue condition,
5768 * a racing xmit thread can only have a right view of the
5769 * ring status.
5770 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005771 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01005773 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005774 netif_wake_queue(dev);
5775 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005776 /*
5777 * 8168 hack: TxPoll requests are lost when the Tx packets are
5778 * too close. Let's kick an extra TxPoll request when a burst
5779 * of start_xmit activity is detected (if it is not detected,
5780 * it is slow enough). -- FR
5781 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005782 if (tp->cur_tx != dirty_tx)
5783 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 }
5785}
5786
Francois Romieu126fa4b2005-05-12 20:09:17 -04005787static inline int rtl8169_fragmented_frame(u32 status)
5788{
5789 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5790}
5791
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005792static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 u32 status = opts1 & RxProtoMask;
5795
5796 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005797 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798 skb->ip_summed = CHECKSUM_UNNECESSARY;
5799 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005800 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005801}
5802
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005803static struct sk_buff *rtl8169_try_rx_copy(void *data,
5804 struct rtl8169_private *tp,
5805 int pkt_size,
5806 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005807{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02005808 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005809 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005811 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005812 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08005813 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005814 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02005815 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005816 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
5817
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005818 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819}
5820
Francois Romieuda78dbf2012-01-26 14:18:23 +01005821static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005822{
5823 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005824 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827
Timo Teräs9fba0812013-01-15 21:01:24 +00005828 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005830 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005831 u32 status;
5832
Heiner Kallweit62028062018-04-17 23:30:29 +02005833 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005834 if (status & DescOwn)
5835 break;
Alexander Duycka0750132014-12-11 15:02:17 -08005836
5837 /* This barrier is needed to keep us from reading
5838 * any other fields out of the Rx descriptor until
5839 * we know the status of DescOwn
5840 */
5841 dma_rmb();
5842
Richard Dawe4dcb7d32005-05-27 21:12:00 +02005843 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005844 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
5845 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005846 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02005848 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02005850 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02005851 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
5852 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00005853 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02005854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005856 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00005857 dma_addr_t addr;
5858 int pkt_size;
5859
5860process_pkt:
5861 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00005862 if (likely(!(dev->features & NETIF_F_RXFCS)))
5863 pkt_size = (status & 0x00003fff) - 4;
5864 else
5865 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005866
Francois Romieu126fa4b2005-05-12 20:09:17 -04005867 /*
5868 * The driver does not support incoming fragmented
5869 * frames. They are seen as a symptom of over-mtu
5870 * sized frames.
5871 */
5872 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02005873 dev->stats.rx_dropped++;
5874 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00005875 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005876 }
5877
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005878 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
5879 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005880 if (!skb) {
5881 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00005882 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883 }
5884
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005885 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886 skb_put(skb, pkt_size);
5887 skb->protocol = eth_type_trans(skb, dev);
5888
Francois Romieu7a8fc772011-03-01 17:18:33 +01005889 rtl8169_rx_vlan_tag(desc, skb);
5890
françois romieu39174292015-11-11 23:35:18 +01005891 if (skb->pkt_type == PACKET_MULTICAST)
5892 dev->stats.multicast++;
5893
Heiner Kallweit448a2412019-04-03 19:54:12 +02005894 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895
Junchang Wang8027aa22012-03-04 23:30:32 +01005896 u64_stats_update_begin(&tp->rx_stats.syncp);
5897 tp->rx_stats.packets++;
5898 tp->rx_stats.bytes += pkt_size;
5899 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900 }
françois romieuce11ff52013-01-24 13:30:06 +00005901release_descriptor:
5902 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005903 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904 }
5905
5906 count = cur_rx - tp->cur_rx;
5907 tp->cur_rx = cur_rx;
5908
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 return count;
5910}
5911
Francois Romieu07d3f512007-02-21 22:40:46 +01005912static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02005914 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01005915 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916
Heiner Kallweitc8248c62019-03-21 21:23:14 +01005917 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02005918 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00005919
Heiner Kallweit38caff52018-10-18 22:19:28 +02005920 if (unlikely(status & SYSErr)) {
5921 rtl8169_pcierr_interrupt(tp->dev);
5922 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01005923 }
5924
Heiner Kallweit703732f2019-01-19 22:07:05 +01005925 if (status & LinkChg)
5926 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005927
Heiner Kallweit38caff52018-10-18 22:19:28 +02005928 if (unlikely(status & RxFIFOOver &&
5929 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
5930 netif_stop_queue(tp->dev);
5931 /* XXX - Hack alert. See rtl_task(). */
5932 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
5933 }
5934
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02005935 rtl_irq_disable(tp);
5936 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02005937out:
5938 rtl_ack_events(tp, status);
5939
5940 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01005941}
5942
Francois Romieu4422bcd2012-01-26 11:23:32 +01005943static void rtl_task(struct work_struct *work)
5944{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005945 static const struct {
5946 int bitnr;
5947 void (*action)(struct rtl8169_private *);
5948 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005949 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01005950 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01005951 struct rtl8169_private *tp =
5952 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005953 struct net_device *dev = tp->dev;
5954 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01005955
Francois Romieuda78dbf2012-01-26 14:18:23 +01005956 rtl_lock_work(tp);
5957
Francois Romieu6c4a70c2012-01-31 10:56:44 +01005958 if (!netif_running(dev) ||
5959 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01005960 goto out_unlock;
5961
5962 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
5963 bool pending;
5964
Francois Romieuda78dbf2012-01-26 14:18:23 +01005965 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005966 if (pending)
5967 rtl_work[i].action(tp);
5968 }
5969
5970out_unlock:
5971 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01005972}
5973
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005974static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005976 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
5977 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02005978 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01005979
Heiner Kallweit6b839b62018-10-18 19:56:01 +02005980 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005981
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005982 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005983
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005984 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08005985 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01005986 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 }
5988
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005989 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005992static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02005993{
5994 struct rtl8169_private *tp = netdev_priv(dev);
5995
5996 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
5997 return;
5998
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005999 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6000 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006001}
6002
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006003static void r8169_phylink_handler(struct net_device *ndev)
6004{
6005 struct rtl8169_private *tp = netdev_priv(ndev);
6006
6007 if (netif_carrier_ok(ndev)) {
6008 rtl_link_chg_patch(tp);
6009 pm_request_resume(&tp->pci_dev->dev);
6010 } else {
6011 pm_runtime_idle(&tp->pci_dev->dev);
6012 }
6013
6014 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006015 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006016}
6017
6018static int r8169_phy_connect(struct rtl8169_private *tp)
6019{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006020 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006021 phy_interface_t phy_mode;
6022 int ret;
6023
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006024 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006025 PHY_INTERFACE_MODE_MII;
6026
6027 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6028 phy_mode);
6029 if (ret)
6030 return ret;
6031
Heiner Kallweita6851c62019-05-28 18:43:46 +02006032 if (tp->supports_gmii)
6033 phy_remove_link_mode(phydev,
6034 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6035 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006036 phy_set_max_speed(phydev, SPEED_100);
6037
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006038 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006039
6040 phy_attached_info(phydev);
6041
6042 return 0;
6043}
6044
Linus Torvalds1da177e2005-04-16 15:20:36 -07006045static void rtl8169_down(struct net_device *dev)
6046{
6047 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048
Heiner Kallweit703732f2019-01-19 22:07:05 +01006049 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006050
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006051 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006052 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006053
Hayes Wang92fc43b2011-07-06 15:58:03 +08006054 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006055 /*
6056 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006057 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6058 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006059 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006060 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006063 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006064
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 rtl8169_tx_clear(tp);
6066
6067 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006068
6069 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070}
6071
6072static int rtl8169_close(struct net_device *dev)
6073{
6074 struct rtl8169_private *tp = netdev_priv(dev);
6075 struct pci_dev *pdev = tp->pci_dev;
6076
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006077 pm_runtime_get_sync(&pdev->dev);
6078
Francois Romieucecb5fd2011-04-01 10:21:07 +02006079 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006080 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006081
Francois Romieuda78dbf2012-01-26 14:18:23 +01006082 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006083 /* Clear all task flags */
6084 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006085
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006087 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088
Lekensteyn4ea72442013-07-22 09:53:30 +02006089 cancel_work_sync(&tp->wk.work);
6090
Heiner Kallweit703732f2019-01-19 22:07:05 +01006091 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006092
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006093 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006095 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6096 tp->RxPhyAddr);
6097 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6098 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006099 tp->TxDescArray = NULL;
6100 tp->RxDescArray = NULL;
6101
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006102 pm_runtime_put_sync(&pdev->dev);
6103
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104 return 0;
6105}
6106
Francois Romieudc1c00c2012-03-08 10:06:18 +01006107#ifdef CONFIG_NET_POLL_CONTROLLER
6108static void rtl8169_netpoll(struct net_device *dev)
6109{
6110 struct rtl8169_private *tp = netdev_priv(dev);
6111
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006112 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006113}
6114#endif
6115
Francois Romieudf43ac72012-03-08 09:48:40 +01006116static int rtl_open(struct net_device *dev)
6117{
6118 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006119 struct pci_dev *pdev = tp->pci_dev;
6120 int retval = -ENOMEM;
6121
6122 pm_runtime_get_sync(&pdev->dev);
6123
6124 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006125 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006126 * dma_alloc_coherent provides more.
6127 */
6128 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6129 &tp->TxPhyAddr, GFP_KERNEL);
6130 if (!tp->TxDescArray)
6131 goto err_pm_runtime_put;
6132
6133 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6134 &tp->RxPhyAddr, GFP_KERNEL);
6135 if (!tp->RxDescArray)
6136 goto err_free_tx_0;
6137
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006138 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006139 if (retval < 0)
6140 goto err_free_rx_1;
6141
Francois Romieudf43ac72012-03-08 09:48:40 +01006142 rtl_request_firmware(tp);
6143
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006144 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006145 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006146 if (retval < 0)
6147 goto err_release_fw_2;
6148
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006149 retval = r8169_phy_connect(tp);
6150 if (retval)
6151 goto err_free_irq;
6152
Francois Romieudf43ac72012-03-08 09:48:40 +01006153 rtl_lock_work(tp);
6154
6155 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6156
6157 napi_enable(&tp->napi);
6158
6159 rtl8169_init_phy(dev, tp);
6160
Francois Romieudf43ac72012-03-08 09:48:40 +01006161 rtl_pll_power_up(tp);
6162
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006163 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006164
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006165 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006166 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6167
Heiner Kallweit703732f2019-01-19 22:07:05 +01006168 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006169 netif_start_queue(dev);
6170
6171 rtl_unlock_work(tp);
6172
Heiner Kallweita92a0842018-01-08 21:39:13 +01006173 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006174out:
6175 return retval;
6176
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006177err_free_irq:
6178 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006179err_release_fw_2:
6180 rtl_release_firmware(tp);
6181 rtl8169_rx_clear(tp);
6182err_free_rx_1:
6183 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6184 tp->RxPhyAddr);
6185 tp->RxDescArray = NULL;
6186err_free_tx_0:
6187 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6188 tp->TxPhyAddr);
6189 tp->TxDescArray = NULL;
6190err_pm_runtime_put:
6191 pm_runtime_put_noidle(&pdev->dev);
6192 goto out;
6193}
6194
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006195static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006196rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197{
6198 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006199 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006200 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006201 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006203 pm_runtime_get_noresume(&pdev->dev);
6204
6205 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006206 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006207
Junchang Wang8027aa22012-03-04 23:30:32 +01006208 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006209 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006210 stats->rx_packets = tp->rx_stats.packets;
6211 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006212 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006213
Junchang Wang8027aa22012-03-04 23:30:32 +01006214 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006215 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006216 stats->tx_packets = tp->tx_stats.packets;
6217 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006218 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006219
6220 stats->rx_dropped = dev->stats.rx_dropped;
6221 stats->tx_dropped = dev->stats.tx_dropped;
6222 stats->rx_length_errors = dev->stats.rx_length_errors;
6223 stats->rx_errors = dev->stats.rx_errors;
6224 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6225 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6226 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006227 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006228
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006229 /*
6230 * Fetch additonal counter values missing in stats collected by driver
6231 * from tally counters.
6232 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006233 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006234 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006235
6236 /*
6237 * Subtract values fetched during initalization.
6238 * See rtl8169_init_counter_offsets for a description why we do that.
6239 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006240 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006241 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006242 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006243 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006244 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006245 le16_to_cpu(tp->tc_offset.tx_aborted);
6246
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006247 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248}
6249
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006250static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006251{
françois romieu065c27c2011-01-03 15:08:12 +00006252 struct rtl8169_private *tp = netdev_priv(dev);
6253
Francois Romieu5d06a992006-02-23 00:47:58 +01006254 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006255 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006256
Heiner Kallweit703732f2019-01-19 22:07:05 +01006257 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006258 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006259
6260 rtl_lock_work(tp);
6261 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006262 /* Clear all task flags */
6263 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6264
Francois Romieuda78dbf2012-01-26 14:18:23 +01006265 rtl_unlock_work(tp);
6266
6267 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006268}
Francois Romieu5d06a992006-02-23 00:47:58 +01006269
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006270#ifdef CONFIG_PM
6271
6272static int rtl8169_suspend(struct device *device)
6273{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006274 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006275 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006276
6277 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006278 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006279
Francois Romieu5d06a992006-02-23 00:47:58 +01006280 return 0;
6281}
6282
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006283static void __rtl8169_resume(struct net_device *dev)
6284{
françois romieu065c27c2011-01-03 15:08:12 +00006285 struct rtl8169_private *tp = netdev_priv(dev);
6286
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006287 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006288
6289 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006290 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006291
Heiner Kallweit703732f2019-01-19 22:07:05 +01006292 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006293
Artem Savkovcff4c162012-04-03 10:29:11 +00006294 rtl_lock_work(tp);
6295 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006296 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006297 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006298 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006299}
6300
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006301static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006302{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006303 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006304 struct rtl8169_private *tp = netdev_priv(dev);
6305
Heiner Kallweit59715172019-05-29 07:44:01 +02006306 rtl_rar_set(tp, dev->dev_addr);
6307
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006308 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006309
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006310 if (netif_running(dev))
6311 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006312
Francois Romieu5d06a992006-02-23 00:47:58 +01006313 return 0;
6314}
6315
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006316static int rtl8169_runtime_suspend(struct device *device)
6317{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006318 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006319 struct rtl8169_private *tp = netdev_priv(dev);
6320
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006321 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006322 return 0;
6323
Francois Romieuda78dbf2012-01-26 14:18:23 +01006324 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006325 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006326 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006327
6328 rtl8169_net_suspend(dev);
6329
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006330 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006331 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006332 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006333
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006334 return 0;
6335}
6336
6337static int rtl8169_runtime_resume(struct device *device)
6338{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006339 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006340 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006341
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006342 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006343
6344 if (!tp->TxDescArray)
6345 return 0;
6346
Francois Romieuda78dbf2012-01-26 14:18:23 +01006347 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006348 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006349 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006350
6351 __rtl8169_resume(dev);
6352
6353 return 0;
6354}
6355
6356static int rtl8169_runtime_idle(struct device *device)
6357{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006358 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006359
Heiner Kallweita92a0842018-01-08 21:39:13 +01006360 if (!netif_running(dev) || !netif_carrier_ok(dev))
6361 pm_schedule_suspend(device, 10000);
6362
6363 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006364}
6365
Alexey Dobriyan47145212009-12-14 18:00:08 -08006366static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006367 .suspend = rtl8169_suspend,
6368 .resume = rtl8169_resume,
6369 .freeze = rtl8169_suspend,
6370 .thaw = rtl8169_resume,
6371 .poweroff = rtl8169_suspend,
6372 .restore = rtl8169_resume,
6373 .runtime_suspend = rtl8169_runtime_suspend,
6374 .runtime_resume = rtl8169_runtime_resume,
6375 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006376};
6377
6378#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6379
6380#else /* !CONFIG_PM */
6381
6382#define RTL8169_PM_OPS NULL
6383
6384#endif /* !CONFIG_PM */
6385
David S. Miller1805b2f2011-10-24 18:18:09 -04006386static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6387{
David S. Miller1805b2f2011-10-24 18:18:09 -04006388 /* WoL fails with 8168b when the receiver is disabled. */
6389 switch (tp->mac_version) {
6390 case RTL_GIGA_MAC_VER_11:
6391 case RTL_GIGA_MAC_VER_12:
6392 case RTL_GIGA_MAC_VER_17:
6393 pci_clear_master(tp->pci_dev);
6394
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006395 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006396 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006397 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006398 break;
6399 default:
6400 break;
6401 }
6402}
6403
Francois Romieu1765f952008-09-13 17:21:40 +02006404static void rtl_shutdown(struct pci_dev *pdev)
6405{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006406 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006407 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006408
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006409 rtl8169_net_suspend(dev);
6410
Francois Romieucecb5fd2011-04-01 10:21:07 +02006411 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006412 rtl_rar_set(tp, dev->perm_addr);
6413
Hayes Wang92fc43b2011-07-06 15:58:03 +08006414 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006415
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006416 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006417 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006418 rtl_wol_suspend_quirk(tp);
6419 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006420 }
6421
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006422 pci_wake_from_d3(pdev, true);
6423 pci_set_power_state(pdev, PCI_D3hot);
6424 }
6425}
Francois Romieu5d06a992006-02-23 00:47:58 +01006426
Bill Pembertonbaf63292012-12-03 09:23:28 -05006427static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006428{
6429 struct net_device *dev = pci_get_drvdata(pdev);
6430 struct rtl8169_private *tp = netdev_priv(dev);
6431
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006432 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006433 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006434
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006435 netif_napi_del(&tp->napi);
6436
Francois Romieue27566e2012-03-08 09:54:01 +01006437 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006438 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006439
6440 rtl_release_firmware(tp);
6441
6442 if (pci_dev_run_wake(pdev))
6443 pm_runtime_get_noresume(&pdev->dev);
6444
6445 /* restore original MAC address */
6446 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006447}
6448
Francois Romieufa9c3852012-03-08 10:01:50 +01006449static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006450 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006451 .ndo_stop = rtl8169_close,
6452 .ndo_get_stats64 = rtl8169_get_stats64,
6453 .ndo_start_xmit = rtl8169_start_xmit,
6454 .ndo_tx_timeout = rtl8169_tx_timeout,
6455 .ndo_validate_addr = eth_validate_addr,
6456 .ndo_change_mtu = rtl8169_change_mtu,
6457 .ndo_fix_features = rtl8169_fix_features,
6458 .ndo_set_features = rtl8169_set_features,
6459 .ndo_set_mac_address = rtl_set_mac_address,
6460 .ndo_do_ioctl = rtl8169_ioctl,
6461 .ndo_set_rx_mode = rtl_set_rx_mode,
6462#ifdef CONFIG_NET_POLL_CONTROLLER
6463 .ndo_poll_controller = rtl8169_netpoll,
6464#endif
6465
6466};
6467
Francois Romieu31fa8b12012-03-08 10:09:40 +01006468static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006469 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit14967f92018-02-28 07:55:20 +01006470 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006471 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006472} rtl_cfg_infos [] = {
6473 [RTL_CFG_0] = {
6474 .hw_start = rtl_hw_start_8169,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006475 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006476 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006477 },
6478 [RTL_CFG_1] = {
6479 .hw_start = rtl_hw_start_8168,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006480 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006481 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006482 },
6483 [RTL_CFG_2] = {
6484 .hw_start = rtl_hw_start_8101,
Francois Romieu50970832017-10-27 13:24:49 +03006485 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006486 }
6487};
6488
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006489static void rtl_set_irq_mask(struct rtl8169_private *tp)
6490{
6491 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6492
6493 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6494 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6495 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6496 /* special workaround needed */
6497 tp->irq_mask |= RxFIFOOver;
6498 else
6499 tp->irq_mask |= RxOverflow;
6500}
6501
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006502static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006503{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006504 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006505
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006506 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006507 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006508 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006509 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006510 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006511 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006512 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006513 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006514
6515 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006516}
6517
Thierry Reding04c77882019-02-06 13:30:17 +01006518static void rtl_read_mac_address(struct rtl8169_private *tp,
6519 u8 mac_addr[ETH_ALEN])
6520{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006521 u32 value;
6522
Thierry Reding04c77882019-02-06 13:30:17 +01006523 /* Get MAC address */
6524 switch (tp->mac_version) {
6525 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6526 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006527 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006528 mac_addr[0] = (value >> 0) & 0xff;
6529 mac_addr[1] = (value >> 8) & 0xff;
6530 mac_addr[2] = (value >> 16) & 0xff;
6531 mac_addr[3] = (value >> 24) & 0xff;
6532
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006533 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006534 mac_addr[4] = (value >> 0) & 0xff;
6535 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006536 break;
6537 default:
6538 break;
6539 }
6540}
6541
Hayes Wangc5583862012-07-02 17:23:22 +08006542DECLARE_RTL_COND(rtl_link_list_ready_cond)
6543{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006544 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006545}
6546
6547DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6548{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006549 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006550}
6551
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006552static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6553{
6554 struct rtl8169_private *tp = mii_bus->priv;
6555
6556 if (phyaddr > 0)
6557 return -ENODEV;
6558
6559 return rtl_readphy(tp, phyreg);
6560}
6561
6562static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6563 int phyreg, u16 val)
6564{
6565 struct rtl8169_private *tp = mii_bus->priv;
6566
6567 if (phyaddr > 0)
6568 return -ENODEV;
6569
6570 rtl_writephy(tp, phyreg, val);
6571
6572 return 0;
6573}
6574
6575static int r8169_mdio_register(struct rtl8169_private *tp)
6576{
6577 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006578 struct mii_bus *new_bus;
6579 int ret;
6580
6581 new_bus = devm_mdiobus_alloc(&pdev->dev);
6582 if (!new_bus)
6583 return -ENOMEM;
6584
6585 new_bus->name = "r8169";
6586 new_bus->priv = tp;
6587 new_bus->parent = &pdev->dev;
6588 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006589 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006590
6591 new_bus->read = r8169_mdio_read_reg;
6592 new_bus->write = r8169_mdio_write_reg;
6593
6594 ret = mdiobus_register(new_bus);
6595 if (ret)
6596 return ret;
6597
Heiner Kallweit703732f2019-01-19 22:07:05 +01006598 tp->phydev = mdiobus_get_phy(new_bus, 0);
6599 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006600 mdiobus_unregister(new_bus);
6601 return -ENODEV;
6602 }
6603
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006604 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006605 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006606
6607 return 0;
6608}
6609
Bill Pembertonbaf63292012-12-03 09:23:28 -05006610static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006611{
Hayes Wangc5583862012-07-02 17:23:22 +08006612 u32 data;
6613
6614 tp->ocp_base = OCP_STD_PHY_BASE;
6615
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006616 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006617
6618 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6619 return;
6620
6621 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6622 return;
6623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006624 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006625 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006626 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006627
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006628 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006629 data &= ~(1 << 14);
6630 r8168_mac_ocp_write(tp, 0xe8de, data);
6631
6632 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6633 return;
6634
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006635 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006636 data |= (1 << 15);
6637 r8168_mac_ocp_write(tp, 0xe8de, data);
6638
Heiner Kallweit7160be22019-05-25 20:44:01 +02006639 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006640}
6641
Bill Pembertonbaf63292012-12-03 09:23:28 -05006642static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006643{
6644 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006645 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6646 rtl8168ep_stop_cmac(tp);
6647 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006648 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006649 rtl_hw_init_8168g(tp);
6650 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006651 default:
6652 break;
6653 }
6654}
6655
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006656static int rtl_jumbo_max(struct rtl8169_private *tp)
6657{
6658 /* Non-GBit versions don't support jumbo frames */
6659 if (!tp->supports_gmii)
6660 return JUMBO_1K;
6661
6662 switch (tp->mac_version) {
6663 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006664 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006665 return JUMBO_7K;
6666 /* RTL8168b */
6667 case RTL_GIGA_MAC_VER_11:
6668 case RTL_GIGA_MAC_VER_12:
6669 case RTL_GIGA_MAC_VER_17:
6670 return JUMBO_4K;
6671 /* RTL8168c */
6672 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6673 return JUMBO_6K;
6674 default:
6675 return JUMBO_9K;
6676 }
6677}
6678
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006679static void rtl_disable_clk(void *data)
6680{
6681 clk_disable_unprepare(data);
6682}
6683
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006684static int rtl_get_ether_clk(struct rtl8169_private *tp)
6685{
6686 struct device *d = tp_to_dev(tp);
6687 struct clk *clk;
6688 int rc;
6689
6690 clk = devm_clk_get(d, "ether_clk");
6691 if (IS_ERR(clk)) {
6692 rc = PTR_ERR(clk);
6693 if (rc == -ENOENT)
6694 /* clk-core allows NULL (for suspend / resume) */
6695 rc = 0;
6696 else if (rc != -EPROBE_DEFER)
6697 dev_err(d, "failed to get clk: %d\n", rc);
6698 } else {
6699 tp->clk = clk;
6700 rc = clk_prepare_enable(clk);
6701 if (rc)
6702 dev_err(d, "failed to enable clk: %d\n", rc);
6703 else
6704 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6705 }
6706
6707 return rc;
6708}
6709
hayeswang929a0312014-09-16 11:40:47 +08006710static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006711{
6712 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006713 /* align to u16 for is_valid_ether_addr() */
6714 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01006715 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006716 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006717 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006718 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006719
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006720 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6721 if (!dev)
6722 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006723
6724 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006725 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006726 tp = netdev_priv(dev);
6727 tp->dev = dev;
6728 tp->pci_dev = pdev;
6729 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006730 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006731
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006732 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006733 rc = rtl_get_ether_clk(tp);
6734 if (rc)
6735 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006736
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006737 /* Disable ASPM completely as that cause random device stop working
6738 * problems as well as full system hangs for some PCIe devices users.
6739 */
6740 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
6741
Francois Romieu3b6cf252012-03-08 09:59:04 +01006742 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006743 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006744 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006745 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006746 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006747 }
6748
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006749 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02006750 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006751
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006752 /* use first MMIO region */
6753 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
6754 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006755 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006756 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006757 }
6758
6759 /* check for weird/broken PCI region reporting */
6760 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006761 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006762 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006763 }
6764
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006765 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006766 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006767 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006768 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006769 }
6770
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006771 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01006772
Francois Romieu3b6cf252012-03-08 09:59:04 +01006773 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01006774 rtl8169_get_mac_version(tp);
6775 if (tp->mac_version == RTL_GIGA_MAC_NONE)
6776 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006777
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006778 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006779
Heiner Kallweit10b63e82019-01-20 11:45:20 +01006780 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02006781 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006782 dev->features |= NETIF_F_HIGHDMA;
6783 } else {
6784 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6785 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006786 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006787 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006788 }
6789 }
6790
Francois Romieu3b6cf252012-03-08 09:59:04 +01006791 rtl_init_rxcfg(tp);
6792
Heiner Kallweitde20e122018-09-25 07:58:00 +02006793 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006794
Hayes Wangc5583862012-07-02 17:23:22 +08006795 rtl_hw_initialize(tp);
6796
Francois Romieu3b6cf252012-03-08 09:59:04 +01006797 rtl_hw_reset(tp);
6798
Francois Romieu3b6cf252012-03-08 09:59:04 +01006799 pci_set_master(pdev);
6800
Francois Romieu3b6cf252012-03-08 09:59:04 +01006801 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006802
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006803 rc = rtl_alloc_irq(tp);
6804 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006805 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006806 return rc;
6807 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01006808
Francois Romieu3b6cf252012-03-08 09:59:04 +01006809 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01006810 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05006811 u64_stats_init(&tp->rx_stats.syncp);
6812 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006813
Thierry Reding04c77882019-02-06 13:30:17 +01006814 /* get MAC address */
6815 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
6816 if (rc)
6817 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006818
Thierry Reding04c77882019-02-06 13:30:17 +01006819 if (is_valid_ether_addr(mac_addr))
6820 rtl_rar_set(tp, mac_addr);
6821
Francois Romieu3b6cf252012-03-08 09:59:04 +01006822 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006823 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006824
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00006825 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006826
Heiner Kallweit37621492018-04-17 23:20:03 +02006827 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006828
6829 /* don't enable SG, IP_CSUM and TSO by default - it might not work
6830 * properly for all devices */
6831 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00006832 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006833
6834 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00006835 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
6836 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006837 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6838 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02006839 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006840
hayeswang929a0312014-09-16 11:40:47 +08006841 tp->cp_cmd |= RxChkSum | RxVlan;
6842
6843 /*
6844 * Pretend we are using VLANs; This bypasses a nasty bug where
6845 * Interrupts stop flowing on high load on 8110SCd controllers.
6846 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01006847 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08006848 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00006849 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006850
Heiner Kallweit87945b62019-05-31 19:55:11 +02006851 if (rtl_chip_supports_csum_v2(tp))
hayeswange9746042014-07-11 16:25:58 +08006852 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswang5888d3f2014-07-11 16:25:56 +08006853
Francois Romieu3b6cf252012-03-08 09:59:04 +01006854 dev->hw_features |= NETIF_F_RXALL;
6855 dev->hw_features |= NETIF_F_RXFCS;
6856
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006857 /* MTU range: 60 - hw-specific max */
6858 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006859 jumbo_max = rtl_jumbo_max(tp);
6860 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006861
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006862 rtl_set_irq_mask(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006863 tp->hw_start = cfg->hw_start;
Francois Romieu50970832017-10-27 13:24:49 +03006864 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006865
Heiner Kallweit254764e2019-01-22 22:23:41 +01006866 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006867
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006868 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
6869 &tp->counters_phys_addr,
6870 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006871 if (!tp->counters)
6872 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02006873
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02006874 pci_set_drvdata(pdev, dev);
6875
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006876 rc = r8169_mdio_register(tp);
6877 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006878 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006879
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006880 /* chip gets powered up in rtl_open() */
6881 rtl_pll_power_down(tp);
6882
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006883 rc = register_netdev(dev);
6884 if (rc)
6885 goto err_mdio_unregister;
6886
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006887 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02006888 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006889 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01006890 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006891
6892 if (jumbo_max > JUMBO_1K)
6893 netif_info(tp, probe, dev,
6894 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
6895 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
6896 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006897
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006898 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01006899 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006900
Heiner Kallweita92a0842018-01-08 21:39:13 +01006901 if (pci_dev_run_wake(pdev))
6902 pm_runtime_put_sync(&pdev->dev);
6903
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006904 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006905
6906err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01006907 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006908 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006909}
6910
Linus Torvalds1da177e2005-04-16 15:20:36 -07006911static struct pci_driver rtl8169_pci_driver = {
6912 .name = MODULENAME,
6913 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01006914 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05006915 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02006916 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006917 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006918};
6919
Devendra Naga3eeb7da2012-10-26 09:27:42 +00006920module_pci_driver(rtl8169_pci_driver);