blob: 261858e5a77dd7fdecbb761fdfb7dc166b003b4c [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000030#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040031#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020032#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080033#include <linux/ipv6.h>
34#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
62 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050063static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Michal Schmidtaee77e42012-09-09 13:55:26 +000065#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
67
68#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020069#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000071#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
73#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020076#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
77#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
78#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
79#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
80#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
81#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020084 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020085 RTL_GIGA_MAC_VER_02,
86 RTL_GIGA_MAC_VER_03,
87 RTL_GIGA_MAC_VER_04,
88 RTL_GIGA_MAC_VER_05,
89 RTL_GIGA_MAC_VER_06,
90 RTL_GIGA_MAC_VER_07,
91 RTL_GIGA_MAC_VER_08,
92 RTL_GIGA_MAC_VER_09,
93 RTL_GIGA_MAC_VER_10,
94 RTL_GIGA_MAC_VER_11,
95 RTL_GIGA_MAC_VER_12,
96 RTL_GIGA_MAC_VER_13,
97 RTL_GIGA_MAC_VER_14,
98 RTL_GIGA_MAC_VER_15,
99 RTL_GIGA_MAC_VER_16,
100 RTL_GIGA_MAC_VER_17,
101 RTL_GIGA_MAC_VER_18,
102 RTL_GIGA_MAC_VER_19,
103 RTL_GIGA_MAC_VER_20,
104 RTL_GIGA_MAC_VER_21,
105 RTL_GIGA_MAC_VER_22,
106 RTL_GIGA_MAC_VER_23,
107 RTL_GIGA_MAC_VER_24,
108 RTL_GIGA_MAC_VER_25,
109 RTL_GIGA_MAC_VER_26,
110 RTL_GIGA_MAC_VER_27,
111 RTL_GIGA_MAC_VER_28,
112 RTL_GIGA_MAC_VER_29,
113 RTL_GIGA_MAC_VER_30,
114 RTL_GIGA_MAC_VER_31,
115 RTL_GIGA_MAC_VER_32,
116 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800117 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800118 RTL_GIGA_MAC_VER_35,
119 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800120 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800121 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800122 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800123 RTL_GIGA_MAC_VER_40,
124 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000125 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000126 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800127 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800128 RTL_GIGA_MAC_VER_45,
129 RTL_GIGA_MAC_VER_46,
130 RTL_GIGA_MAC_VER_47,
131 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800132 RTL_GIGA_MAC_VER_49,
133 RTL_GIGA_MAC_VER_50,
134 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200135 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136};
137
Francois Romieud58d46b2011-05-03 16:38:29 +0200138#define JUMBO_1K ETH_DATA_LEN
139#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
140#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
141#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
142#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
143
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800144static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200146 const char *fw_name;
147} rtl_chip_infos[] = {
148 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxRWT = (1 << 22),
409 RxRES = (1 << 21),
410 RxRUNT = (1 << 20),
411 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800414 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100415 CmdReset = 0x10,
416 CmdRxEnb = 0x08,
417 CmdTxEnb = 0x04,
418 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Francois Romieu275391a2007-02-23 23:50:28 +0100420 /* TXPoll register p.5 */
421 HPQ = 0x80, /* Poll cmd on the high prio queue */
422 NPQ = 0x40, /* Poll cmd on the low prio queue */
423 FSWInt = 0x01, /* Forced software interrupt */
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 Cfg9346_Lock = 0x00,
427 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100430 AcceptErr = 0x20,
431 AcceptRunt = 0x10,
432 AcceptBroadcast = 0x08,
433 AcceptMulticast = 0x04,
434 AcceptMyPhys = 0x02,
435 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200436#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* TxConfigBits */
439 TxInterFrameGapShift = 24,
440 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
441
Francois Romieu5d06a992006-02-23 00:47:58 +0100442 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200443 LEDS1 = (1 << 7),
444 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 Speed_down = (1 << 4),
446 MEMMAP = (1 << 3),
447 IOMAP = (1 << 2),
448 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 PMEnable = (1 << 0), /* Power Management Enable */
450
Francois Romieu6dccd162007-02-13 23:38:05 +0100451 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000452 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000453 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100454 PCI_Clock_66MHz = 0x01,
455 PCI_Clock_33MHz = 0x00,
456
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100457 /* Config3 register p.25 */
458 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
459 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200460 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800461 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200462 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463
Francois Romieud58d46b2011-05-03 16:38:29 +0200464 /* Config4 register */
465 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
466
Francois Romieu5d06a992006-02-23 00:47:58 +0100467 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100468 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
469 MWF = (1 << 5), /* Accept Multicast wakeup frame */
470 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200471 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100472 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100473 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000474 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200477 EnableBist = (1 << 15), // 8168 8101
478 Mac_dbgo_oe = (1 << 14), // 8168 8101
479 Normal_mode = (1 << 13), // unused
480 Force_half_dup = (1 << 12), // 8168 8101
481 Force_rxflow_en = (1 << 11), // 8168 8101
482 Force_txflow_en = (1 << 10), // 8168 8101
483 Cxpl_dbg_sel = (1 << 9), // 8168 8101
484 ASF = (1 << 8), // 8168 8101
485 PktCntrDisable = (1 << 7), // 8168 8101
486 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 RxVlan = (1 << 6),
488 RxChkSum = (1 << 5),
489 PCIDAC = (1 << 4),
490 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200491#define INTT_MASK GENMASK(1, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100494 TBI_Enable = 0x80,
495 TxFlowCtrl = 0x40,
496 RxFlowCtrl = 0x20,
497 _1000bpsF = 0x10,
498 _100bps = 0x08,
499 _10bps = 0x04,
500 LinkStatus = 0x02,
501 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200503 /* ResetCounterCommand */
504 CounterReset = 0x1,
505
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200506 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800508
509 /* magic enable v2 */
510 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
Francois Romieu2b7b4312011-04-18 22:53:24 -0700513enum rtl_desc_bit {
514 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
516 RingEnd = (1 << 30), /* End of descriptor ring */
517 FirstFrag = (1 << 29), /* First segment of a packet */
518 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700519};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521/* Generic case. */
522enum rtl_tx_desc_bit {
523 /* First doubleword. */
524 TD_LSO = (1 << 27), /* Large Send Offload */
525#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527 /* Second doubleword. */
528 TxVlanTag = (1 << 17), /* Add VLAN tag */
529};
530
531/* 8169, 8168b and 810x except 8102e. */
532enum rtl_tx_desc_bit_0 {
533 /* First doubleword. */
534#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
535 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
536 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
537 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
538};
539
540/* 8102e, 8168c and beyond. */
541enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800542 /* First doubleword. */
543 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800544 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800545#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800546#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547
Francois Romieu2b7b4312011-04-18 22:53:24 -0700548 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800549#define TCPHO_SHIFT 18
550#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700551#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
553 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
555 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
556};
557
Francois Romieu2b7b4312011-04-18 22:53:24 -0700558enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* Rx private */
560 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500561 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563#define RxProtoUDP (PID1)
564#define RxProtoTCP (PID0)
565#define RxProtoIP (PID1 | PID0)
566#define RxProtoMask RxProtoIP
567
568 IPFail = (1 << 16), /* IP checksum failed */
569 UDPFail = (1 << 15), /* UDP/IP checksum failed */
570 TCPFail = (1 << 14), /* TCP/IP checksum failed */
571 RxVlanTag = (1 << 16), /* VLAN tag available */
572};
573
574#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200575#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200578 __le32 opts1;
579 __le32 opts2;
580 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581};
582
583struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200584 __le32 opts1;
585 __le32 opts2;
586 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589struct ring_info {
590 struct sk_buff *skb;
591 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
Ivan Vecera355423d2009-02-06 21:49:57 -0800594struct rtl8169_counters {
595 __le64 tx_packets;
596 __le64 rx_packets;
597 __le64 tx_errors;
598 __le32 rx_errors;
599 __le16 rx_missed;
600 __le16 align_errors;
601 __le32 tx_one_collision;
602 __le32 tx_multi_collision;
603 __le64 rx_unicast;
604 __le64 rx_broadcast;
605 __le32 rx_multicast;
606 __le16 tx_aborted;
607 __le16 tx_underun;
608};
609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200610struct rtl8169_tc_offsets {
611 bool inited;
612 __le64 tx_errors;
613 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200614 __le16 tx_aborted;
615};
616
Francois Romieuda78dbf2012-01-26 14:18:23 +0100617enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800618 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100619 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_MAX
621};
622
Junchang Wang8027aa22012-03-04 23:30:32 +0100623struct rtl8169_stats {
624 u64 packets;
625 u64 bytes;
626 struct u64_stats_sync syncp;
627};
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629struct rtl8169_private {
630 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200631 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000632 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100633 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700634 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200635 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200636 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
638 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100640 struct rtl8169_stats rx_stats;
641 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
643 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
644 dma_addr_t TxPhyAddr;
645 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000646 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100649
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100650 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300651 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200652 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000653
654 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200655 void (*write)(struct rtl8169_private *, int, int);
656 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000657 } mdio_ops;
658
Francois Romieud58d46b2011-05-03 16:38:29 +0200659 struct jumbo_ops {
660 void (*enable)(struct rtl8169_private *);
661 void (*disable)(struct rtl8169_private *);
662 } jumbo_ops;
663
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200664 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800665 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100666
667 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100668 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
669 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100670 struct work_struct work;
671 } wk;
672
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100673 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200674 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200675 dma_addr_t counters_phys_addr;
676 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200677 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000678 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000679
Heiner Kallweit254764e2019-01-22 22:23:41 +0100680 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200681 struct rtl_fw {
682 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200683
684#define RTL_VER_SIZE 32
685
686 char version[RTL_VER_SIZE];
687
688 struct rtl_fw_phy_action {
689 __le32 *code;
690 size_t size;
691 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200692 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800693
694 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695};
696
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200697typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
698
Ralf Baechle979b6c12005-06-13 14:30:40 -0700699MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200701module_param_named(debug, debug.msg_enable, int, 0);
702MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100703MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000705MODULE_FIRMWARE(FIRMWARE_8168D_1);
706MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000707MODULE_FIRMWARE(FIRMWARE_8168E_1);
708MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400709MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800710MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800711MODULE_FIRMWARE(FIRMWARE_8168F_1);
712MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800713MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800714MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800715MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800716MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000717MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000718MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000719MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800720MODULE_FIRMWARE(FIRMWARE_8168H_1);
721MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200722MODULE_FIRMWARE(FIRMWARE_8107E_1);
723MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100725static inline struct device *tp_to_dev(struct rtl8169_private *tp)
726{
727 return &tp->pci_dev->dev;
728}
729
Francois Romieuda78dbf2012-01-26 14:18:23 +0100730static void rtl_lock_work(struct rtl8169_private *tp)
731{
732 mutex_lock(&tp->wk.mutex);
733}
734
735static void rtl_unlock_work(struct rtl8169_private *tp)
736{
737 mutex_unlock(&tp->wk.mutex);
738}
739
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100740static void rtl_lock_config_regs(struct rtl8169_private *tp)
741{
742 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
743}
744
745static void rtl_unlock_config_regs(struct rtl8169_private *tp)
746{
747 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
748}
749
Heiner Kallweitcb732002018-03-20 07:45:35 +0100750static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200751{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100752 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800753 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200754}
755
Francois Romieuffc46952012-07-06 14:19:23 +0200756struct rtl_cond {
757 bool (*check)(struct rtl8169_private *);
758 const char *msg;
759};
760
761static void rtl_udelay(unsigned int d)
762{
763 udelay(d);
764}
765
766static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
767 void (*delay)(unsigned int), unsigned int d, int n,
768 bool high)
769{
770 int i;
771
772 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200773 if (c->check(tp) == high)
774 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200775 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200776 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200777 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
778 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200779 return false;
780}
781
782static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
783 const struct rtl_cond *c,
784 unsigned int d, int n)
785{
786 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
787}
788
789static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
790 const struct rtl_cond *c,
791 unsigned int d, int n)
792{
793 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
794}
795
796static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
797 const struct rtl_cond *c,
798 unsigned int d, int n)
799{
800 return rtl_loop_wait(tp, c, msleep, d, n, true);
801}
802
803static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
804 const struct rtl_cond *c,
805 unsigned int d, int n)
806{
807 return rtl_loop_wait(tp, c, msleep, d, n, false);
808}
809
810#define DECLARE_RTL_COND(name) \
811static bool name ## _check(struct rtl8169_private *); \
812 \
813static const struct rtl_cond name = { \
814 .check = name ## _check, \
815 .msg = #name \
816}; \
817 \
818static bool name ## _check(struct rtl8169_private *tp)
819
Hayes Wangc5583862012-07-02 17:23:22 +0800820static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
821{
822 if (reg & 0xffff0001) {
823 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
824 return true;
825 }
826 return false;
827}
828
829DECLARE_RTL_COND(rtl_ocp_gphy_cond)
830{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200831 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800832}
833
834static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
835{
Hayes Wangc5583862012-07-02 17:23:22 +0800836 if (rtl_ocp_reg_failure(tp, reg))
837 return;
838
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200839 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800840
841 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
842}
843
844static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
845{
Hayes Wangc5583862012-07-02 17:23:22 +0800846 if (rtl_ocp_reg_failure(tp, reg))
847 return 0;
848
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200849 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800850
851 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200852 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800853}
854
Hayes Wangc5583862012-07-02 17:23:22 +0800855static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
856{
Hayes Wangc5583862012-07-02 17:23:22 +0800857 if (rtl_ocp_reg_failure(tp, reg))
858 return;
859
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200860 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800861}
862
863static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
864{
Hayes Wangc5583862012-07-02 17:23:22 +0800865 if (rtl_ocp_reg_failure(tp, reg))
866 return 0;
867
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200868 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800869
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200870 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800871}
872
873#define OCP_STD_PHY_BASE 0xa400
874
875static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
876{
877 if (reg == 0x1f) {
878 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
879 return;
880 }
881
882 if (tp->ocp_base != OCP_STD_PHY_BASE)
883 reg -= 0x10;
884
885 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
886}
887
888static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
889{
890 if (tp->ocp_base != OCP_STD_PHY_BASE)
891 reg -= 0x10;
892
893 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
894}
895
hayeswangeee37862013-04-01 22:23:38 +0000896static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
897{
898 if (reg == 0x1f) {
899 tp->ocp_base = value << 4;
900 return;
901 }
902
903 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
904}
905
906static int mac_mcu_read(struct rtl8169_private *tp, int reg)
907{
908 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
909}
910
Francois Romieuffc46952012-07-06 14:19:23 +0200911DECLARE_RTL_COND(rtl_phyar_cond)
912{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200913 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200914}
915
Francois Romieu24192212012-07-06 20:19:42 +0200916static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200918 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
Francois Romieuffc46952012-07-06 14:19:23 +0200920 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700921 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700922 * According to hardware specs a 20us delay is required after write
923 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700924 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700925 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926}
927
Francois Romieu24192212012-07-06 20:19:42 +0200928static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
Francois Romieuffc46952012-07-06 14:19:23 +0200930 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200932 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
Francois Romieuffc46952012-07-06 14:19:23 +0200934 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200935 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200936
Timo Teräs81a95f02010-06-09 17:31:48 -0700937 /*
938 * According to hardware specs a 20us delay is required after read
939 * complete indication, but before sending next command.
940 */
941 udelay(20);
942
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 return value;
944}
945
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800946DECLARE_RTL_COND(rtl_ocpar_cond)
947{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200948 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800949}
950
Francois Romieu24192212012-07-06 20:19:42 +0200951static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000952{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200953 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
954 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
955 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000956
Francois Romieuffc46952012-07-06 14:19:23 +0200957 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000958}
959
Francois Romieu24192212012-07-06 20:19:42 +0200960static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000961{
Francois Romieu24192212012-07-06 20:19:42 +0200962 r8168dp_1_mdio_access(tp, reg,
963 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000964}
965
Francois Romieu24192212012-07-06 20:19:42 +0200966static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000967{
Francois Romieu24192212012-07-06 20:19:42 +0200968 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000969
970 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200971 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
972 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000973
Francois Romieuffc46952012-07-06 14:19:23 +0200974 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200975 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000976}
977
françois romieue6de30d2011-01-03 15:08:37 +0000978#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
979
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000981{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000983}
984
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000988}
989
Francois Romieu24192212012-07-06 20:19:42 +0200990static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000993
Francois Romieu24192212012-07-06 20:19:42 +0200994 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000995
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200996 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000997}
998
Francois Romieu24192212012-07-06 20:19:42 +0200999static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001000{
1001 int value;
1002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001003 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001004
Francois Romieu24192212012-07-06 20:19:42 +02001005 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001006
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001007 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001008
1009 return value;
1010}
1011
françois romieu4da19632011-01-03 15:07:55 +00001012static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001013{
Francois Romieu24192212012-07-06 20:19:42 +02001014 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001015}
1016
françois romieu4da19632011-01-03 15:07:55 +00001017static int rtl_readphy(struct rtl8169_private *tp, int location)
1018{
Francois Romieu24192212012-07-06 20:19:42 +02001019 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001020}
1021
1022static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1023{
1024 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1025}
1026
Chun-Hao Lin76564422014-10-01 23:17:17 +08001027static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001028{
1029 int val;
1030
françois romieu4da19632011-01-03 15:07:55 +00001031 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001033}
1034
Francois Romieuffc46952012-07-06 14:19:23 +02001035DECLARE_RTL_COND(rtl_ephyar_cond)
1036{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001037 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001038}
1039
Francois Romieufdf6fc02012-07-06 22:40:38 +02001040static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001043 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1044
Francois Romieuffc46952012-07-06 14:19:23 +02001045 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1046
1047 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001048}
1049
Francois Romieufdf6fc02012-07-06 22:40:38 +02001050static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001051{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001052 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001053
Francois Romieuffc46952012-07-06 14:19:23 +02001054 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001056}
1057
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001058DECLARE_RTL_COND(rtl_eriar_cond)
1059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001061}
1062
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001063static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1064 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001065{
Hayes Wang133ac402011-07-06 15:58:05 +08001066 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 RTL_W32(tp, ERIDR, val);
1068 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001069
Francois Romieuffc46952012-07-06 14:19:23 +02001070 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001071}
1072
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001073static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1074 u32 val)
1075{
1076 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1077}
1078
1079static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001085}
1086
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001087static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1088{
1089 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1090}
1091
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001092static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001093 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001094{
1095 u32 val;
1096
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001097 val = rtl_eri_read(tp, addr);
1098 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001099}
1100
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001101static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1102 u32 p)
1103{
1104 rtl_w0w1_eri(tp, addr, mask, p, 0);
1105}
1106
1107static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1108 u32 m)
1109{
1110 rtl_w0w1_eri(tp, addr, mask, 0, m);
1111}
1112
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001113static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1114{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001115 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001116 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001117 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001118}
1119
1120static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1121{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001122 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001125static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1126 u32 data)
1127{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_W32(tp, OCPDR, data);
1129 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1131}
1132
1133static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1134 u32 data)
1135{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001136 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1137 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001138}
1139
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001140static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001141{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001142 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001143
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001144 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001145}
1146
1147#define OOB_CMD_RESET 0x00
1148#define OOB_CMD_DRIVER_START 0x05
1149#define OOB_CMD_DRIVER_STOP 0x06
1150
1151static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1152{
1153 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1154}
1155
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001156DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001157{
1158 u16 reg;
1159
1160 reg = rtl8168_get_ocp_reg(tp);
1161
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001162 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1166{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168}
1169
1170DECLARE_RTL_COND(rtl_ocp_tx_cond)
1171{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001172 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173}
1174
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001175static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1176{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001177 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001178 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001179 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1180 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001181}
1182
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001183static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001184{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001185 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1186 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001187}
1188
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001189static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1190{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001191 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1192 r8168ep_ocp_write(tp, 0x01, 0x30,
1193 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1195}
1196
1197static void rtl8168_driver_start(struct rtl8169_private *tp)
1198{
1199 switch (tp->mac_version) {
1200 case RTL_GIGA_MAC_VER_27:
1201 case RTL_GIGA_MAC_VER_28:
1202 case RTL_GIGA_MAC_VER_31:
1203 rtl8168dp_driver_start(tp);
1204 break;
1205 case RTL_GIGA_MAC_VER_49:
1206 case RTL_GIGA_MAC_VER_50:
1207 case RTL_GIGA_MAC_VER_51:
1208 rtl8168ep_driver_start(tp);
1209 break;
1210 default:
1211 BUG();
1212 break;
1213 }
1214}
1215
1216static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1217{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001218 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1219 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001220}
1221
1222static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1223{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001224 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001225 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1226 r8168ep_ocp_write(tp, 0x01, 0x30,
1227 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001228 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1229}
1230
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001231static void rtl8168_driver_stop(struct rtl8169_private *tp)
1232{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001233 switch (tp->mac_version) {
1234 case RTL_GIGA_MAC_VER_27:
1235 case RTL_GIGA_MAC_VER_28:
1236 case RTL_GIGA_MAC_VER_31:
1237 rtl8168dp_driver_stop(tp);
1238 break;
1239 case RTL_GIGA_MAC_VER_49:
1240 case RTL_GIGA_MAC_VER_50:
1241 case RTL_GIGA_MAC_VER_51:
1242 rtl8168ep_driver_stop(tp);
1243 break;
1244 default:
1245 BUG();
1246 break;
1247 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001248}
1249
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001250static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001251{
1252 u16 reg = rtl8168_get_ocp_reg(tp);
1253
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001254 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001255}
1256
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001257static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001258{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001259 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001260}
1261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001262static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263{
1264 switch (tp->mac_version) {
1265 case RTL_GIGA_MAC_VER_27:
1266 case RTL_GIGA_MAC_VER_28:
1267 case RTL_GIGA_MAC_VER_31:
1268 return r8168dp_check_dash(tp);
1269 case RTL_GIGA_MAC_VER_49:
1270 case RTL_GIGA_MAC_VER_50:
1271 case RTL_GIGA_MAC_VER_51:
1272 return r8168ep_check_dash(tp);
1273 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001274 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275 }
1276}
1277
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001278static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1279{
1280 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1281 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1282}
1283
Francois Romieuffc46952012-07-06 14:19:23 +02001284DECLARE_RTL_COND(rtl_efusear_cond)
1285{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001286 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001287}
1288
Francois Romieufdf6fc02012-07-06 22:40:38 +02001289static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001292
Francois Romieuffc46952012-07-06 14:19:23 +02001293 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001294 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001295}
1296
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001297static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1298{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001300}
1301
1302static void rtl_irq_disable(struct rtl8169_private *tp)
1303{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001304 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001305 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001306}
1307
Francois Romieuda78dbf2012-01-26 14:18:23 +01001308#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1309#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1310#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1311
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001312static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001313{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001314 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001315 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001316}
1317
françois romieu811fd302011-12-04 20:30:45 +00001318static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001320 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001321 rtl_ack_events(tp, 0xffff);
1322 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001323 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Hayes Wang70090422011-07-06 15:58:06 +08001326static void rtl_link_chg_patch(struct rtl8169_private *tp)
1327{
Hayes Wang70090422011-07-06 15:58:06 +08001328 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001329 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001330
1331 if (!netif_running(dev))
1332 return;
1333
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001334 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1335 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001336 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001337 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001339 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001342 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001343 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1344 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001345 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001346 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001347 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1348 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001349 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001350 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001352 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1354 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001355 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001356 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001357 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001360 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001362 }
Hayes Wang70090422011-07-06 15:58:06 +08001363 }
1364}
1365
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001366#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1367
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001368static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1369{
1370 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001371
Francois Romieuda78dbf2012-01-26 14:18:23 +01001372 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001373 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001374 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001375 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376}
1377
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001378static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001379{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001380 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001381 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001382 u32 opt;
1383 u16 reg;
1384 u8 mask;
1385 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001386 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387 { WAKE_UCAST, Config5, UWF },
1388 { WAKE_BCAST, Config5, BWF },
1389 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001390 { WAKE_ANY, Config5, LanWake },
1391 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 };
Francois Romieu851e6022012-04-17 11:10:11 +02001393 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001394
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001395 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001396
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001397 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001398 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1399 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001400 tmp = ARRAY_SIZE(cfg) - 1;
1401 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001402 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1403 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001404 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001405 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1406 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 break;
1408 default:
1409 tmp = ARRAY_SIZE(cfg);
1410 break;
1411 }
1412
1413 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001414 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001415 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001416 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001417 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001418 }
1419
Francois Romieu851e6022012-04-17 11:10:11 +02001420 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001421 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001422 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001423 if (wolopts)
1424 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001426 break;
1427 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001428 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001429 if (wolopts)
1430 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001431 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001432 break;
1433 }
1434
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001435 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001436
1437 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001438}
1439
1440static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1441{
1442 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001443 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001444
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001445 if (wol->wolopts & ~WAKE_ANY)
1446 return -EINVAL;
1447
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001448 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001449
Francois Romieuda78dbf2012-01-26 14:18:23 +01001450 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001451
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001452 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001453
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001454 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001455 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001456
1457 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001458
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001459 pm_runtime_put_noidle(d);
1460
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001461 return 0;
1462}
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464static void rtl8169_get_drvinfo(struct net_device *dev,
1465 struct ethtool_drvinfo *info)
1466{
1467 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001468 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Rick Jones68aad782011-11-07 13:29:27 +00001470 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001471 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001472 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001473 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001474 strlcpy(info->fw_version, rtl_fw->version,
1475 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476}
1477
1478static int rtl8169_get_regs_len(struct net_device *dev)
1479{
1480 return R8169_REGS_SIZE;
1481}
1482
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001483static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1484 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485{
Francois Romieud58d46b2011-05-03 16:38:29 +02001486 struct rtl8169_private *tp = netdev_priv(dev);
1487
Francois Romieu2b7b4312011-04-18 22:53:24 -07001488 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001489 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Francois Romieud58d46b2011-05-03 16:38:29 +02001491 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001492 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001493 features &= ~NETIF_F_IP_CSUM;
1494
Michał Mirosław350fb322011-04-08 06:35:56 +00001495 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496}
1497
Heiner Kallweita3984572018-04-28 22:19:15 +02001498static int rtl8169_set_features(struct net_device *dev,
1499 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500{
1501 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001502 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Heiner Kallweita3984572018-04-28 22:19:15 +02001504 rtl_lock_work(tp);
1505
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001506 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001507 if (features & NETIF_F_RXALL)
1508 rx_config |= (AcceptErr | AcceptRunt);
1509 else
1510 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001512 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001513
hayeswang929a0312014-09-16 11:40:47 +08001514 if (features & NETIF_F_RXCSUM)
1515 tp->cp_cmd |= RxChkSum;
1516 else
1517 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001518
hayeswang929a0312014-09-16 11:40:47 +08001519 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1520 tp->cp_cmd |= RxVlan;
1521 else
1522 tp->cp_cmd &= ~RxVlan;
1523
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001524 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1525 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Francois Romieuda78dbf2012-01-26 14:18:23 +01001527 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 return 0;
1530}
1531
Kirill Smelkov810f4892012-11-10 21:11:02 +04001532static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001534 return (skb_vlan_tag_present(skb)) ?
1535 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536}
1537
Francois Romieu7a8fc772011-03-01 17:18:33 +01001538static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539{
1540 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Francois Romieu7a8fc772011-03-01 17:18:33 +01001542 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001543 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544}
1545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1547 void *p)
1548{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001549 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001550 u32 __iomem *data = tp->mmio_addr;
1551 u32 *dw = p;
1552 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Francois Romieuda78dbf2012-01-26 14:18:23 +01001554 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001555 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1556 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001557 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558}
1559
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001560static u32 rtl8169_get_msglevel(struct net_device *dev)
1561{
1562 struct rtl8169_private *tp = netdev_priv(dev);
1563
1564 return tp->msg_enable;
1565}
1566
1567static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1568{
1569 struct rtl8169_private *tp = netdev_priv(dev);
1570
1571 tp->msg_enable = value;
1572}
1573
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001574static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1575 "tx_packets",
1576 "rx_packets",
1577 "tx_errors",
1578 "rx_errors",
1579 "rx_missed",
1580 "align_errors",
1581 "tx_single_collisions",
1582 "tx_multi_collisions",
1583 "unicast",
1584 "broadcast",
1585 "multicast",
1586 "tx_aborted",
1587 "tx_underrun",
1588};
1589
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001590static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001591{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001592 switch (sset) {
1593 case ETH_SS_STATS:
1594 return ARRAY_SIZE(rtl8169_gstrings);
1595 default:
1596 return -EOPNOTSUPP;
1597 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001598}
1599
Corinna Vinschen42020322015-09-10 10:47:35 +02001600DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001601{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001602 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001603}
1604
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001605static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001606{
Corinna Vinschen42020322015-09-10 10:47:35 +02001607 dma_addr_t paddr = tp->counters_phys_addr;
1608 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001610 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1611 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001612 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001613 RTL_W32(tp, CounterAddrLow, cmd);
1614 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001615
Francois Romieua78e9362018-01-26 01:53:26 +01001616 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001617}
1618
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001619static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001620{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001621 /*
1622 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1623 * tally counters.
1624 */
1625 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1626 return true;
1627
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001628 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001629}
1630
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001631static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001632{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001633 u8 val = RTL_R8(tp, ChipCmd);
1634
Ivan Vecera355423d2009-02-06 21:49:57 -08001635 /*
1636 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001637 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001638 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001639 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001640 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001641
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001642 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001643}
1644
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001645static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001646{
Corinna Vinschen42020322015-09-10 10:47:35 +02001647 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001648 bool ret = false;
1649
1650 /*
1651 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1652 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1653 * reset by a power cycle, while the counter values collected by the
1654 * driver are reset at every driver unload/load cycle.
1655 *
1656 * To make sure the HW values returned by @get_stats64 match the SW
1657 * values, we collect the initial values at first open(*) and use them
1658 * as offsets to normalize the values returned by @get_stats64.
1659 *
1660 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1661 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1662 * set at open time by rtl_hw_start.
1663 */
1664
1665 if (tp->tc_offset.inited)
1666 return true;
1667
1668 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001669 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001670 ret = true;
1671
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001672 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001673 ret = true;
1674
Corinna Vinschen42020322015-09-10 10:47:35 +02001675 tp->tc_offset.tx_errors = counters->tx_errors;
1676 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1677 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001678 tp->tc_offset.inited = true;
1679
1680 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001681}
1682
Ivan Vecera355423d2009-02-06 21:49:57 -08001683static void rtl8169_get_ethtool_stats(struct net_device *dev,
1684 struct ethtool_stats *stats, u64 *data)
1685{
1686 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001687 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001688 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001689
1690 ASSERT_RTNL();
1691
Chun-Hao Line0636232016-07-29 16:37:55 +08001692 pm_runtime_get_noresume(d);
1693
1694 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001695 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001696
1697 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001698
Corinna Vinschen42020322015-09-10 10:47:35 +02001699 data[0] = le64_to_cpu(counters->tx_packets);
1700 data[1] = le64_to_cpu(counters->rx_packets);
1701 data[2] = le64_to_cpu(counters->tx_errors);
1702 data[3] = le32_to_cpu(counters->rx_errors);
1703 data[4] = le16_to_cpu(counters->rx_missed);
1704 data[5] = le16_to_cpu(counters->align_errors);
1705 data[6] = le32_to_cpu(counters->tx_one_collision);
1706 data[7] = le32_to_cpu(counters->tx_multi_collision);
1707 data[8] = le64_to_cpu(counters->rx_unicast);
1708 data[9] = le64_to_cpu(counters->rx_broadcast);
1709 data[10] = le32_to_cpu(counters->rx_multicast);
1710 data[11] = le16_to_cpu(counters->tx_aborted);
1711 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001712}
1713
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001714static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1715{
1716 switch(stringset) {
1717 case ETH_SS_STATS:
1718 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1719 break;
1720 }
1721}
1722
Francois Romieu50970832017-10-27 13:24:49 +03001723/*
1724 * Interrupt coalescing
1725 *
1726 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1727 * > 8169, 8168 and 810x line of chipsets
1728 *
1729 * 8169, 8168, and 8136(810x) serial chipsets support it.
1730 *
1731 * > 2 - the Tx timer unit at gigabit speed
1732 *
1733 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1734 * (0xe0) bit 1 and bit 0.
1735 *
1736 * For 8169
1737 * bit[1:0] \ speed 1000M 100M 10M
1738 * 0 0 320ns 2.56us 40.96us
1739 * 0 1 2.56us 20.48us 327.7us
1740 * 1 0 5.12us 40.96us 655.4us
1741 * 1 1 10.24us 81.92us 1.31ms
1742 *
1743 * For the other
1744 * bit[1:0] \ speed 1000M 100M 10M
1745 * 0 0 5us 2.56us 40.96us
1746 * 0 1 40us 20.48us 327.7us
1747 * 1 0 80us 40.96us 655.4us
1748 * 1 1 160us 81.92us 1.31ms
1749 */
1750
1751/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1752struct rtl_coalesce_scale {
1753 /* Rx / Tx */
1754 u32 nsecs[2];
1755};
1756
1757/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1758struct rtl_coalesce_info {
1759 u32 speed;
1760 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1761};
1762
1763/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1764#define rxtx_x1822(r, t) { \
1765 {{(r), (t)}}, \
1766 {{(r)*8, (t)*8}}, \
1767 {{(r)*8*2, (t)*8*2}}, \
1768 {{(r)*8*2*2, (t)*8*2*2}}, \
1769}
1770static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1771 /* speed delays: rx00 tx00 */
1772 { SPEED_10, rxtx_x1822(40960, 40960) },
1773 { SPEED_100, rxtx_x1822( 2560, 2560) },
1774 { SPEED_1000, rxtx_x1822( 320, 320) },
1775 { 0 },
1776};
1777
1778static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1779 /* speed delays: rx00 tx00 */
1780 { SPEED_10, rxtx_x1822(40960, 40960) },
1781 { SPEED_100, rxtx_x1822( 2560, 2560) },
1782 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1783 { 0 },
1784};
1785#undef rxtx_x1822
1786
1787/* get rx/tx scale vector corresponding to current speed */
1788static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1789{
1790 struct rtl8169_private *tp = netdev_priv(dev);
1791 struct ethtool_link_ksettings ecmd;
1792 const struct rtl_coalesce_info *ci;
1793 int rc;
1794
Heiner Kallweit45772432018-07-17 22:51:44 +02001795 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001796 if (rc < 0)
1797 return ERR_PTR(rc);
1798
1799 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1800 if (ecmd.base.speed == ci->speed) {
1801 return ci;
1802 }
1803 }
1804
1805 return ERR_PTR(-ELNRNG);
1806}
1807
1808static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1809{
1810 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001811 const struct rtl_coalesce_info *ci;
1812 const struct rtl_coalesce_scale *scale;
1813 struct {
1814 u32 *max_frames;
1815 u32 *usecs;
1816 } coal_settings [] = {
1817 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1818 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1819 }, *p = coal_settings;
1820 int i;
1821 u16 w;
1822
1823 memset(ec, 0, sizeof(*ec));
1824
1825 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1826 ci = rtl_coalesce_info(dev);
1827 if (IS_ERR(ci))
1828 return PTR_ERR(ci);
1829
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001830 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001831
1832 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001833 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001834 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1835 w >>= RTL_COALESCE_SHIFT;
1836 *p->usecs = w & RTL_COALESCE_MASK;
1837 }
1838
1839 for (i = 0; i < 2; i++) {
1840 p = coal_settings + i;
1841 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1842
1843 /*
1844 * ethtool_coalesce says it is illegal to set both usecs and
1845 * max_frames to 0.
1846 */
1847 if (!*p->usecs && !*p->max_frames)
1848 *p->max_frames = 1;
1849 }
1850
1851 return 0;
1852}
1853
1854/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1855static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1856 struct net_device *dev, u32 nsec, u16 *cp01)
1857{
1858 const struct rtl_coalesce_info *ci;
1859 u16 i;
1860
1861 ci = rtl_coalesce_info(dev);
1862 if (IS_ERR(ci))
1863 return ERR_CAST(ci);
1864
1865 for (i = 0; i < 4; i++) {
1866 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1867 ci->scalev[i].nsecs[1]);
1868 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1869 *cp01 = i;
1870 return &ci->scalev[i];
1871 }
1872 }
1873
1874 return ERR_PTR(-EINVAL);
1875}
1876
1877static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1878{
1879 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001880 const struct rtl_coalesce_scale *scale;
1881 struct {
1882 u32 frames;
1883 u32 usecs;
1884 } coal_settings [] = {
1885 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1886 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1887 }, *p = coal_settings;
1888 u16 w = 0, cp01;
1889 int i;
1890
1891 scale = rtl_coalesce_choose_scale(dev,
1892 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1893 if (IS_ERR(scale))
1894 return PTR_ERR(scale);
1895
1896 for (i = 0; i < 2; i++, p++) {
1897 u32 units;
1898
1899 /*
1900 * accept max_frames=1 we returned in rtl_get_coalesce.
1901 * accept it not only when usecs=0 because of e.g. the following scenario:
1902 *
1903 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1904 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1905 * - then user does `ethtool -C eth0 rx-usecs 100`
1906 *
1907 * since ethtool sends to kernel whole ethtool_coalesce
1908 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1909 * we'll reject it below in `frames % 4 != 0`.
1910 */
1911 if (p->frames == 1) {
1912 p->frames = 0;
1913 }
1914
1915 units = p->usecs * 1000 / scale->nsecs[i];
1916 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1917 return -EINVAL;
1918
1919 w <<= RTL_COALESCE_SHIFT;
1920 w |= units;
1921 w <<= RTL_COALESCE_SHIFT;
1922 w |= p->frames >> 2;
1923 }
1924
1925 rtl_lock_work(tp);
1926
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001927 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001928
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001929 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001930 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1931 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001932
1933 rtl_unlock_work(tp);
1934
1935 return 0;
1936}
1937
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001938static int rtl_get_eee_supp(struct rtl8169_private *tp)
1939{
1940 struct phy_device *phydev = tp->phydev;
1941 int ret;
1942
1943 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001944 case RTL_GIGA_MAC_VER_34:
1945 case RTL_GIGA_MAC_VER_35:
1946 case RTL_GIGA_MAC_VER_36:
1947 case RTL_GIGA_MAC_VER_38:
1948 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1949 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001950 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1951 phy_write(phydev, 0x1f, 0x0a5c);
1952 ret = phy_read(phydev, 0x12);
1953 phy_write(phydev, 0x1f, 0x0000);
1954 break;
1955 default:
1956 ret = -EPROTONOSUPPORT;
1957 break;
1958 }
1959
1960 return ret;
1961}
1962
1963static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1964{
1965 struct phy_device *phydev = tp->phydev;
1966 int ret;
1967
1968 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001969 case RTL_GIGA_MAC_VER_34:
1970 case RTL_GIGA_MAC_VER_35:
1971 case RTL_GIGA_MAC_VER_36:
1972 case RTL_GIGA_MAC_VER_38:
1973 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1974 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001975 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1976 phy_write(phydev, 0x1f, 0x0a5d);
1977 ret = phy_read(phydev, 0x11);
1978 phy_write(phydev, 0x1f, 0x0000);
1979 break;
1980 default:
1981 ret = -EPROTONOSUPPORT;
1982 break;
1983 }
1984
1985 return ret;
1986}
1987
1988static int rtl_get_eee_adv(struct rtl8169_private *tp)
1989{
1990 struct phy_device *phydev = tp->phydev;
1991 int ret;
1992
1993 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001994 case RTL_GIGA_MAC_VER_34:
1995 case RTL_GIGA_MAC_VER_35:
1996 case RTL_GIGA_MAC_VER_36:
1997 case RTL_GIGA_MAC_VER_38:
1998 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
1999 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002000 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2001 phy_write(phydev, 0x1f, 0x0a5d);
2002 ret = phy_read(phydev, 0x10);
2003 phy_write(phydev, 0x1f, 0x0000);
2004 break;
2005 default:
2006 ret = -EPROTONOSUPPORT;
2007 break;
2008 }
2009
2010 return ret;
2011}
2012
2013static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2014{
2015 struct phy_device *phydev = tp->phydev;
2016 int ret = 0;
2017
2018 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002019 case RTL_GIGA_MAC_VER_34:
2020 case RTL_GIGA_MAC_VER_35:
2021 case RTL_GIGA_MAC_VER_36:
2022 case RTL_GIGA_MAC_VER_38:
2023 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2024 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002025 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2026 phy_write(phydev, 0x1f, 0x0a5d);
2027 phy_write(phydev, 0x10, val);
2028 phy_write(phydev, 0x1f, 0x0000);
2029 break;
2030 default:
2031 ret = -EPROTONOSUPPORT;
2032 break;
2033 }
2034
2035 return ret;
2036}
2037
2038static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2039{
2040 struct rtl8169_private *tp = netdev_priv(dev);
2041 struct device *d = tp_to_dev(tp);
2042 int ret;
2043
2044 pm_runtime_get_noresume(d);
2045
2046 if (!pm_runtime_active(d)) {
2047 ret = -EOPNOTSUPP;
2048 goto out;
2049 }
2050
2051 /* Get Supported EEE */
2052 ret = rtl_get_eee_supp(tp);
2053 if (ret < 0)
2054 goto out;
2055 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2056
2057 /* Get advertisement EEE */
2058 ret = rtl_get_eee_adv(tp);
2059 if (ret < 0)
2060 goto out;
2061 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2062 data->eee_enabled = !!data->advertised;
2063
2064 /* Get LP advertisement EEE */
2065 ret = rtl_get_eee_lpadv(tp);
2066 if (ret < 0)
2067 goto out;
2068 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2069 data->eee_active = !!(data->advertised & data->lp_advertised);
2070out:
2071 pm_runtime_put_noidle(d);
2072 return ret < 0 ? ret : 0;
2073}
2074
2075static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2076{
2077 struct rtl8169_private *tp = netdev_priv(dev);
2078 struct device *d = tp_to_dev(tp);
2079 int old_adv, adv = 0, cap, ret;
2080
2081 pm_runtime_get_noresume(d);
2082
2083 if (!dev->phydev || !pm_runtime_active(d)) {
2084 ret = -EOPNOTSUPP;
2085 goto out;
2086 }
2087
2088 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2089 dev->phydev->duplex != DUPLEX_FULL) {
2090 ret = -EPROTONOSUPPORT;
2091 goto out;
2092 }
2093
2094 /* Get Supported EEE */
2095 ret = rtl_get_eee_supp(tp);
2096 if (ret < 0)
2097 goto out;
2098 cap = ret;
2099
2100 ret = rtl_get_eee_adv(tp);
2101 if (ret < 0)
2102 goto out;
2103 old_adv = ret;
2104
2105 if (data->eee_enabled) {
2106 adv = !data->advertised ? cap :
2107 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2108 /* Mask prohibited EEE modes */
2109 adv &= ~dev->phydev->eee_broken_modes;
2110 }
2111
2112 if (old_adv != adv) {
2113 ret = rtl_set_eee_adv(tp, adv);
2114 if (ret < 0)
2115 goto out;
2116
2117 /* Restart autonegotiation so the new modes get sent to the
2118 * link partner.
2119 */
2120 ret = phy_restart_aneg(dev->phydev);
2121 }
2122
2123out:
2124 pm_runtime_put_noidle(d);
2125 return ret < 0 ? ret : 0;
2126}
2127
Jeff Garzik7282d492006-09-13 14:30:00 -04002128static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 .get_drvinfo = rtl8169_get_drvinfo,
2130 .get_regs_len = rtl8169_get_regs_len,
2131 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002132 .get_coalesce = rtl_get_coalesce,
2133 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002134 .get_msglevel = rtl8169_get_msglevel,
2135 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002137 .get_wol = rtl8169_get_wol,
2138 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002139 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002140 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002141 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002142 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002143 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002144 .get_eee = rtl8169_get_eee,
2145 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002146 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2147 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148};
2149
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002150static void rtl_enable_eee(struct rtl8169_private *tp)
2151{
2152 int supported = rtl_get_eee_supp(tp);
2153
2154 if (supported > 0)
2155 rtl_set_eee_adv(tp, supported);
2156}
2157
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002158static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159{
Francois Romieu0e485152007-02-20 00:00:26 +01002160 /*
2161 * The driver currently handles the 8168Bf and the 8168Be identically
2162 * but they can be identified more specifically through the test below
2163 * if needed:
2164 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002165 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002166 *
2167 * Same thing for the 8101Eb and the 8101Ec:
2168 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002169 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002170 */
Francois Romieu37441002011-06-17 22:58:54 +02002171 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 u16 mask;
2173 u16 val;
2174 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002176 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002177 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2178 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2179 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002180
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002181 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002182 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2183 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002184
Hayes Wangc5583862012-07-02 17:23:22 +08002185 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002186 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2187 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2188 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2189 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002190
Hayes Wangc2218922011-09-06 16:55:18 +08002191 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2193 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2194 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002195
hayeswang01dc7fe2011-03-21 01:50:28 +00002196 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2198 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2199 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002200
Francois Romieu5b538df2008-07-20 16:22:45 +02002201 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002202 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2203 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002204
françois romieue6de30d2011-01-03 15:08:37 +00002205 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2207 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2208 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002209
Francois Romieuef808d52008-06-29 13:10:54 +02002210 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002211 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2212 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2213 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2214 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2215 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2216 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2217 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002218
2219 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002220 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2221 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2222 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002223
2224 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002225 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2226 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2227 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2228 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2229 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2230 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2231 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2232 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2233 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2234 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2235 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2236 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2237 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2238 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002239 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002240 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2241 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002242
2243 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002244 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2245 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2246 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2247 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2248 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002249
Jean Delvaref21b75e2009-05-26 20:54:48 -07002250 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002251 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002252 };
2253 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002254 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002256 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 p++;
2258 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002259
2260 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002261 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002262 } else if (!tp->supports_gmii) {
2263 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2264 tp->mac_version = RTL_GIGA_MAC_VER_43;
2265 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2266 tp->mac_version = RTL_GIGA_MAC_VER_47;
2267 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2268 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270}
2271
Francois Romieu867763c2007-08-17 18:21:58 +02002272struct phy_reg {
2273 u16 reg;
2274 u16 val;
2275};
2276
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002277static void __rtl_writephy_batch(struct rtl8169_private *tp,
2278 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002279{
2280 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002281 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002282 regs++;
2283 }
2284}
2285
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002286#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2287
françois romieubca03d52011-01-03 15:07:31 +00002288#define PHY_READ 0x00000000
2289#define PHY_DATA_OR 0x10000000
2290#define PHY_DATA_AND 0x20000000
2291#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002292#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002293#define PHY_CLEAR_READCOUNT 0x70000000
2294#define PHY_WRITE 0x80000000
2295#define PHY_READCOUNT_EQ_SKIP 0x90000000
2296#define PHY_COMP_EQ_SKIPN 0xa0000000
2297#define PHY_COMP_NEQ_SKIPN 0xb0000000
2298#define PHY_WRITE_PREVIOUS 0xc0000000
2299#define PHY_SKIPN 0xd0000000
2300#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002301
Hayes Wang960aee62011-06-18 11:37:48 +02002302struct fw_info {
2303 u32 magic;
2304 char version[RTL_VER_SIZE];
2305 __le32 fw_start;
2306 __le32 fw_len;
2307 u8 chksum;
2308} __packed;
2309
Francois Romieu1c361ef2011-06-17 17:16:24 +02002310#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2311
2312static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002313{
Francois Romieub6ffd972011-06-17 17:00:05 +02002314 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002315 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002316 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2317 char *version = rtl_fw->version;
2318 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002319
Francois Romieu1c361ef2011-06-17 17:16:24 +02002320 if (fw->size < FW_OPCODE_SIZE)
2321 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002322
2323 if (!fw_info->magic) {
2324 size_t i, size, start;
2325 u8 checksum = 0;
2326
2327 if (fw->size < sizeof(*fw_info))
2328 goto out;
2329
2330 for (i = 0; i < fw->size; i++)
2331 checksum += fw->data[i];
2332 if (checksum != 0)
2333 goto out;
2334
2335 start = le32_to_cpu(fw_info->fw_start);
2336 if (start > fw->size)
2337 goto out;
2338
2339 size = le32_to_cpu(fw_info->fw_len);
2340 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2341 goto out;
2342
2343 memcpy(version, fw_info->version, RTL_VER_SIZE);
2344
2345 pa->code = (__le32 *)(fw->data + start);
2346 pa->size = size;
2347 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002348 if (fw->size % FW_OPCODE_SIZE)
2349 goto out;
2350
Heiner Kallweit254764e2019-01-22 22:23:41 +01002351 strlcpy(version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002352
2353 pa->code = (__le32 *)fw->data;
2354 pa->size = fw->size / FW_OPCODE_SIZE;
2355 }
2356 version[RTL_VER_SIZE - 1] = 0;
2357
2358 rc = true;
2359out:
2360 return rc;
2361}
2362
Francois Romieufd112f22011-06-18 00:10:29 +02002363static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2364 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002365{
Francois Romieufd112f22011-06-18 00:10:29 +02002366 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002367 size_t index;
2368
Francois Romieu1c361ef2011-06-17 17:16:24 +02002369 for (index = 0; index < pa->size; index++) {
2370 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002371 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002372
hayeswang42b82dc2011-01-10 02:07:25 +00002373 switch(action & 0xf0000000) {
2374 case PHY_READ:
2375 case PHY_DATA_OR:
2376 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002377 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002378 case PHY_CLEAR_READCOUNT:
2379 case PHY_WRITE:
2380 case PHY_WRITE_PREVIOUS:
2381 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002382 break;
2383
hayeswang42b82dc2011-01-10 02:07:25 +00002384 case PHY_BJMPN:
2385 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002386 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002387 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002388 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002389 }
2390 break;
2391 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002392 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002393 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002394 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002395 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002396 }
2397 break;
2398 case PHY_COMP_EQ_SKIPN:
2399 case PHY_COMP_NEQ_SKIPN:
2400 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002401 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002402 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002403 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002404 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002405 }
2406 break;
2407
hayeswang42b82dc2011-01-10 02:07:25 +00002408 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002409 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002410 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002411 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002412 }
2413 }
Francois Romieufd112f22011-06-18 00:10:29 +02002414 rc = true;
2415out:
2416 return rc;
2417}
françois romieubca03d52011-01-03 15:07:31 +00002418
Francois Romieufd112f22011-06-18 00:10:29 +02002419static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2420{
2421 struct net_device *dev = tp->dev;
2422 int rc = -EINVAL;
2423
2424 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002425 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002426 goto out;
2427 }
2428
2429 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2430 rc = 0;
2431out:
2432 return rc;
2433}
2434
2435static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2436{
2437 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002438 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002439 u32 predata, count;
2440 size_t index;
2441
2442 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002443 org.write = ops->write;
2444 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002445
Francois Romieu1c361ef2011-06-17 17:16:24 +02002446 for (index = 0; index < pa->size; ) {
2447 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002448 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002449 u32 regno = (action & 0x0fff0000) >> 16;
2450
2451 if (!action)
2452 break;
françois romieubca03d52011-01-03 15:07:31 +00002453
2454 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002455 case PHY_READ:
2456 predata = rtl_readphy(tp, regno);
2457 count++;
2458 index++;
françois romieubca03d52011-01-03 15:07:31 +00002459 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002460 case PHY_DATA_OR:
2461 predata |= data;
2462 index++;
2463 break;
2464 case PHY_DATA_AND:
2465 predata &= data;
2466 index++;
2467 break;
2468 case PHY_BJMPN:
2469 index -= regno;
2470 break;
hayeswangeee37862013-04-01 22:23:38 +00002471 case PHY_MDIO_CHG:
2472 if (data == 0) {
2473 ops->write = org.write;
2474 ops->read = org.read;
2475 } else if (data == 1) {
2476 ops->write = mac_mcu_write;
2477 ops->read = mac_mcu_read;
2478 }
2479
hayeswang42b82dc2011-01-10 02:07:25 +00002480 index++;
2481 break;
2482 case PHY_CLEAR_READCOUNT:
2483 count = 0;
2484 index++;
2485 break;
2486 case PHY_WRITE:
2487 rtl_writephy(tp, regno, data);
2488 index++;
2489 break;
2490 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002491 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002492 break;
2493 case PHY_COMP_EQ_SKIPN:
2494 if (predata == data)
2495 index += regno;
2496 index++;
2497 break;
2498 case PHY_COMP_NEQ_SKIPN:
2499 if (predata != data)
2500 index += regno;
2501 index++;
2502 break;
2503 case PHY_WRITE_PREVIOUS:
2504 rtl_writephy(tp, regno, predata);
2505 index++;
2506 break;
2507 case PHY_SKIPN:
2508 index += regno + 1;
2509 break;
2510 case PHY_DELAY_MS:
2511 mdelay(data);
2512 index++;
2513 break;
2514
françois romieubca03d52011-01-03 15:07:31 +00002515 default:
2516 BUG();
2517 }
2518 }
hayeswangeee37862013-04-01 22:23:38 +00002519
2520 ops->write = org.write;
2521 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002522}
2523
françois romieuf1e02ed2011-01-13 13:07:53 +00002524static void rtl_release_firmware(struct rtl8169_private *tp)
2525{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002526 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002527 release_firmware(tp->rtl_fw->fw);
2528 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002529 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002530 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002531}
2532
François Romieu953a12c2011-04-24 17:38:48 +02002533static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002534{
françois romieuf1e02ed2011-01-13 13:07:53 +00002535 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002536 if (tp->rtl_fw)
2537 rtl_phy_write_fw(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002538}
2539
2540static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2541{
2542 if (rtl_readphy(tp, reg) != val)
2543 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2544 else
2545 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002546}
2547
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002548static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2549{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002550 /* Adjust EEE LED frequency */
2551 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2552 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2553
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002554 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002555}
2556
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002557static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2558{
2559 struct phy_device *phydev = tp->phydev;
2560
2561 phy_write(phydev, 0x1f, 0x0007);
2562 phy_write(phydev, 0x1e, 0x0020);
2563 phy_set_bits(phydev, 0x15, BIT(8));
2564
2565 phy_write(phydev, 0x1f, 0x0005);
2566 phy_write(phydev, 0x05, 0x8b85);
2567 phy_set_bits(phydev, 0x06, BIT(13));
2568
2569 phy_write(phydev, 0x1f, 0x0000);
2570}
2571
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002572static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2573{
2574 phy_write(tp->phydev, 0x1f, 0x0a43);
2575 phy_set_bits(tp->phydev, 0x11, BIT(4));
2576 phy_write(tp->phydev, 0x1f, 0x0000);
2577}
2578
françois romieu4da19632011-01-03 15:07:55 +00002579static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002581 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002582 { 0x1f, 0x0001 },
2583 { 0x06, 0x006e },
2584 { 0x08, 0x0708 },
2585 { 0x15, 0x4000 },
2586 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
françois romieu0b9b5712009-08-10 19:44:56 +00002588 { 0x1f, 0x0001 },
2589 { 0x03, 0x00a1 },
2590 { 0x02, 0x0008 },
2591 { 0x01, 0x0120 },
2592 { 0x00, 0x1000 },
2593 { 0x04, 0x0800 },
2594 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595
françois romieu0b9b5712009-08-10 19:44:56 +00002596 { 0x03, 0xff41 },
2597 { 0x02, 0xdf60 },
2598 { 0x01, 0x0140 },
2599 { 0x00, 0x0077 },
2600 { 0x04, 0x7800 },
2601 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602
françois romieu0b9b5712009-08-10 19:44:56 +00002603 { 0x03, 0x802f },
2604 { 0x02, 0x4f02 },
2605 { 0x01, 0x0409 },
2606 { 0x00, 0xf0f9 },
2607 { 0x04, 0x9800 },
2608 { 0x04, 0x9000 },
2609
2610 { 0x03, 0xdf01 },
2611 { 0x02, 0xdf20 },
2612 { 0x01, 0xff95 },
2613 { 0x00, 0xba00 },
2614 { 0x04, 0xa800 },
2615 { 0x04, 0xa000 },
2616
2617 { 0x03, 0xff41 },
2618 { 0x02, 0xdf20 },
2619 { 0x01, 0x0140 },
2620 { 0x00, 0x00bb },
2621 { 0x04, 0xb800 },
2622 { 0x04, 0xb000 },
2623
2624 { 0x03, 0xdf41 },
2625 { 0x02, 0xdc60 },
2626 { 0x01, 0x6340 },
2627 { 0x00, 0x007d },
2628 { 0x04, 0xd800 },
2629 { 0x04, 0xd000 },
2630
2631 { 0x03, 0xdf01 },
2632 { 0x02, 0xdf20 },
2633 { 0x01, 0x100a },
2634 { 0x00, 0xa0ff },
2635 { 0x04, 0xf800 },
2636 { 0x04, 0xf000 },
2637
2638 { 0x1f, 0x0000 },
2639 { 0x0b, 0x0000 },
2640 { 0x00, 0x9200 }
2641 };
2642
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002643 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644}
2645
françois romieu4da19632011-01-03 15:07:55 +00002646static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002647{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002648 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002649 { 0x1f, 0x0002 },
2650 { 0x01, 0x90d0 },
2651 { 0x1f, 0x0000 }
2652 };
2653
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002654 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002655}
2656
françois romieu4da19632011-01-03 15:07:55 +00002657static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002658{
2659 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002660
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002661 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2662 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002663 return;
2664
françois romieu4da19632011-01-03 15:07:55 +00002665 rtl_writephy(tp, 0x1f, 0x0001);
2666 rtl_writephy(tp, 0x10, 0xf01b);
2667 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002668}
2669
françois romieu4da19632011-01-03 15:07:55 +00002670static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002671{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002672 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002673 { 0x1f, 0x0001 },
2674 { 0x04, 0x0000 },
2675 { 0x03, 0x00a1 },
2676 { 0x02, 0x0008 },
2677 { 0x01, 0x0120 },
2678 { 0x00, 0x1000 },
2679 { 0x04, 0x0800 },
2680 { 0x04, 0x9000 },
2681 { 0x03, 0x802f },
2682 { 0x02, 0x4f02 },
2683 { 0x01, 0x0409 },
2684 { 0x00, 0xf099 },
2685 { 0x04, 0x9800 },
2686 { 0x04, 0xa000 },
2687 { 0x03, 0xdf01 },
2688 { 0x02, 0xdf20 },
2689 { 0x01, 0xff95 },
2690 { 0x00, 0xba00 },
2691 { 0x04, 0xa800 },
2692 { 0x04, 0xf000 },
2693 { 0x03, 0xdf01 },
2694 { 0x02, 0xdf20 },
2695 { 0x01, 0x101a },
2696 { 0x00, 0xa0ff },
2697 { 0x04, 0xf800 },
2698 { 0x04, 0x0000 },
2699 { 0x1f, 0x0000 },
2700
2701 { 0x1f, 0x0001 },
2702 { 0x10, 0xf41b },
2703 { 0x14, 0xfb54 },
2704 { 0x18, 0xf5c7 },
2705 { 0x1f, 0x0000 },
2706
2707 { 0x1f, 0x0001 },
2708 { 0x17, 0x0cc0 },
2709 { 0x1f, 0x0000 }
2710 };
2711
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002712 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002713
françois romieu4da19632011-01-03 15:07:55 +00002714 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002715}
2716
françois romieu4da19632011-01-03 15:07:55 +00002717static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002718{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002719 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002720 { 0x1f, 0x0001 },
2721 { 0x04, 0x0000 },
2722 { 0x03, 0x00a1 },
2723 { 0x02, 0x0008 },
2724 { 0x01, 0x0120 },
2725 { 0x00, 0x1000 },
2726 { 0x04, 0x0800 },
2727 { 0x04, 0x9000 },
2728 { 0x03, 0x802f },
2729 { 0x02, 0x4f02 },
2730 { 0x01, 0x0409 },
2731 { 0x00, 0xf099 },
2732 { 0x04, 0x9800 },
2733 { 0x04, 0xa000 },
2734 { 0x03, 0xdf01 },
2735 { 0x02, 0xdf20 },
2736 { 0x01, 0xff95 },
2737 { 0x00, 0xba00 },
2738 { 0x04, 0xa800 },
2739 { 0x04, 0xf000 },
2740 { 0x03, 0xdf01 },
2741 { 0x02, 0xdf20 },
2742 { 0x01, 0x101a },
2743 { 0x00, 0xa0ff },
2744 { 0x04, 0xf800 },
2745 { 0x04, 0x0000 },
2746 { 0x1f, 0x0000 },
2747
2748 { 0x1f, 0x0001 },
2749 { 0x0b, 0x8480 },
2750 { 0x1f, 0x0000 },
2751
2752 { 0x1f, 0x0001 },
2753 { 0x18, 0x67c7 },
2754 { 0x04, 0x2000 },
2755 { 0x03, 0x002f },
2756 { 0x02, 0x4360 },
2757 { 0x01, 0x0109 },
2758 { 0x00, 0x3022 },
2759 { 0x04, 0x2800 },
2760 { 0x1f, 0x0000 },
2761
2762 { 0x1f, 0x0001 },
2763 { 0x17, 0x0cc0 },
2764 { 0x1f, 0x0000 }
2765 };
2766
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002767 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002768}
2769
françois romieu4da19632011-01-03 15:07:55 +00002770static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002771{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002772 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002773 { 0x10, 0xf41b },
2774 { 0x1f, 0x0000 }
2775 };
2776
françois romieu4da19632011-01-03 15:07:55 +00002777 rtl_writephy(tp, 0x1f, 0x0001);
2778 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002779
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002780 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002781}
2782
françois romieu4da19632011-01-03 15:07:55 +00002783static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002784{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002785 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002786 { 0x1f, 0x0001 },
2787 { 0x10, 0xf41b },
2788 { 0x1f, 0x0000 }
2789 };
2790
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002791 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002792}
2793
françois romieu4da19632011-01-03 15:07:55 +00002794static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002795{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002796 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002797 { 0x1f, 0x0000 },
2798 { 0x1d, 0x0f00 },
2799 { 0x1f, 0x0002 },
2800 { 0x0c, 0x1ec8 },
2801 { 0x1f, 0x0000 }
2802 };
2803
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002804 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002805}
2806
françois romieu4da19632011-01-03 15:07:55 +00002807static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002808{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002809 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002810 { 0x1f, 0x0001 },
2811 { 0x1d, 0x3d98 },
2812 { 0x1f, 0x0000 }
2813 };
2814
françois romieu4da19632011-01-03 15:07:55 +00002815 rtl_writephy(tp, 0x1f, 0x0000);
2816 rtl_patchphy(tp, 0x14, 1 << 5);
2817 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002818
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002819 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002820}
2821
françois romieu4da19632011-01-03 15:07:55 +00002822static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002823{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002824 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002825 { 0x1f, 0x0001 },
2826 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002827 { 0x1f, 0x0002 },
2828 { 0x00, 0x88d4 },
2829 { 0x01, 0x82b1 },
2830 { 0x03, 0x7002 },
2831 { 0x08, 0x9e30 },
2832 { 0x09, 0x01f0 },
2833 { 0x0a, 0x5500 },
2834 { 0x0c, 0x00c8 },
2835 { 0x1f, 0x0003 },
2836 { 0x12, 0xc096 },
2837 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002838 { 0x1f, 0x0000 },
2839 { 0x1f, 0x0000 },
2840 { 0x09, 0x2000 },
2841 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002842 };
2843
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002844 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002845
françois romieu4da19632011-01-03 15:07:55 +00002846 rtl_patchphy(tp, 0x14, 1 << 5);
2847 rtl_patchphy(tp, 0x0d, 1 << 5);
2848 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002849}
2850
françois romieu4da19632011-01-03 15:07:55 +00002851static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002852{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002853 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002854 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002855 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002856 { 0x03, 0x802f },
2857 { 0x02, 0x4f02 },
2858 { 0x01, 0x0409 },
2859 { 0x00, 0xf099 },
2860 { 0x04, 0x9800 },
2861 { 0x04, 0x9000 },
2862 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002863 { 0x1f, 0x0002 },
2864 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002865 { 0x06, 0x0761 },
2866 { 0x1f, 0x0003 },
2867 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002868 { 0x1f, 0x0000 }
2869 };
2870
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002871 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002872
françois romieu4da19632011-01-03 15:07:55 +00002873 rtl_patchphy(tp, 0x16, 1 << 0);
2874 rtl_patchphy(tp, 0x14, 1 << 5);
2875 rtl_patchphy(tp, 0x0d, 1 << 5);
2876 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002877}
2878
françois romieu4da19632011-01-03 15:07:55 +00002879static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002880{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002881 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002882 { 0x1f, 0x0001 },
2883 { 0x12, 0x2300 },
2884 { 0x1d, 0x3d98 },
2885 { 0x1f, 0x0002 },
2886 { 0x0c, 0x7eb8 },
2887 { 0x06, 0x5461 },
2888 { 0x1f, 0x0003 },
2889 { 0x16, 0x0f0a },
2890 { 0x1f, 0x0000 }
2891 };
2892
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002893 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002894
françois romieu4da19632011-01-03 15:07:55 +00002895 rtl_patchphy(tp, 0x16, 1 << 0);
2896 rtl_patchphy(tp, 0x14, 1 << 5);
2897 rtl_patchphy(tp, 0x0d, 1 << 5);
2898 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002899}
2900
françois romieu4da19632011-01-03 15:07:55 +00002901static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002902{
françois romieu4da19632011-01-03 15:07:55 +00002903 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002904}
2905
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002906static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2907 /* Channel Estimation */
2908 { 0x1f, 0x0001 },
2909 { 0x06, 0x4064 },
2910 { 0x07, 0x2863 },
2911 { 0x08, 0x059c },
2912 { 0x09, 0x26b4 },
2913 { 0x0a, 0x6a19 },
2914 { 0x0b, 0xdcc8 },
2915 { 0x10, 0xf06d },
2916 { 0x14, 0x7f68 },
2917 { 0x18, 0x7fd9 },
2918 { 0x1c, 0xf0ff },
2919 { 0x1d, 0x3d9c },
2920 { 0x1f, 0x0003 },
2921 { 0x12, 0xf49f },
2922 { 0x13, 0x070b },
2923 { 0x1a, 0x05ad },
2924 { 0x14, 0x94c0 },
2925
2926 /*
2927 * Tx Error Issue
2928 * Enhance line driver power
2929 */
2930 { 0x1f, 0x0002 },
2931 { 0x06, 0x5561 },
2932 { 0x1f, 0x0005 },
2933 { 0x05, 0x8332 },
2934 { 0x06, 0x5561 },
2935
2936 /*
2937 * Can not link to 1Gbps with bad cable
2938 * Decrease SNR threshold form 21.07dB to 19.04dB
2939 */
2940 { 0x1f, 0x0001 },
2941 { 0x17, 0x0cc0 },
2942
2943 { 0x1f, 0x0000 },
2944 { 0x0d, 0xf880 }
2945};
2946
2947static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2948 { 0x1f, 0x0002 },
2949 { 0x05, 0x669a },
2950 { 0x1f, 0x0005 },
2951 { 0x05, 0x8330 },
2952 { 0x06, 0x669a },
2953 { 0x1f, 0x0002 }
2954};
2955
françois romieubca03d52011-01-03 15:07:31 +00002956static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002957{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002958 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002959
françois romieubca03d52011-01-03 15:07:31 +00002960 /*
2961 * Rx Error Issue
2962 * Fine Tune Switching regulator parameter
2963 */
françois romieu4da19632011-01-03 15:07:55 +00002964 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002965 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2966 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002967
Francois Romieufdf6fc02012-07-06 22:40:38 +02002968 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002969 int val;
2970
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002971 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002972
françois romieu4da19632011-01-03 15:07:55 +00002973 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002974
2975 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002976 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002977 0x0065, 0x0066, 0x0067, 0x0068,
2978 0x0069, 0x006a, 0x006b, 0x006c
2979 };
2980 int i;
2981
françois romieu4da19632011-01-03 15:07:55 +00002982 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002983
2984 val &= 0xff00;
2985 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002986 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002987 }
2988 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002989 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002990 { 0x1f, 0x0002 },
2991 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002992 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002993 { 0x05, 0x8330 },
2994 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002995 };
2996
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002997 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002998 }
2999
françois romieubca03d52011-01-03 15:07:31 +00003000 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003001 rtl_writephy(tp, 0x1f, 0x0002);
3002 rtl_patchphy(tp, 0x0d, 0x0300);
3003 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003004
françois romieubca03d52011-01-03 15:07:31 +00003005 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003006 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003007 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3008 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003009
françois romieu4da19632011-01-03 15:07:55 +00003010 rtl_writephy(tp, 0x1f, 0x0005);
3011 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003012
3013 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003014
françois romieu4da19632011-01-03 15:07:55 +00003015 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003016}
3017
françois romieubca03d52011-01-03 15:07:31 +00003018static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003019{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003020 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00003021
Francois Romieufdf6fc02012-07-06 22:40:38 +02003022 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00003023 int val;
3024
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003025 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00003026
françois romieu4da19632011-01-03 15:07:55 +00003027 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003028 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003029 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003030 0x0065, 0x0066, 0x0067, 0x0068,
3031 0x0069, 0x006a, 0x006b, 0x006c
3032 };
3033 int i;
3034
françois romieu4da19632011-01-03 15:07:55 +00003035 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003036
3037 val &= 0xff00;
3038 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003039 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003040 }
3041 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003042 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003043 { 0x1f, 0x0002 },
3044 { 0x05, 0x2642 },
3045 { 0x1f, 0x0005 },
3046 { 0x05, 0x8330 },
3047 { 0x06, 0x2642 }
3048 };
3049
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003050 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003051 }
3052
françois romieubca03d52011-01-03 15:07:31 +00003053 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003054 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003055 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3056 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003057
françois romieubca03d52011-01-03 15:07:31 +00003058 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003059 rtl_writephy(tp, 0x1f, 0x0002);
3060 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003061
françois romieu4da19632011-01-03 15:07:55 +00003062 rtl_writephy(tp, 0x1f, 0x0005);
3063 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003064
3065 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003066
françois romieu4da19632011-01-03 15:07:55 +00003067 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003068}
3069
françois romieu4da19632011-01-03 15:07:55 +00003070static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003071{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003072 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003073 { 0x1f, 0x0002 },
3074 { 0x10, 0x0008 },
3075 { 0x0d, 0x006c },
3076
3077 { 0x1f, 0x0000 },
3078 { 0x0d, 0xf880 },
3079
3080 { 0x1f, 0x0001 },
3081 { 0x17, 0x0cc0 },
3082
3083 { 0x1f, 0x0001 },
3084 { 0x0b, 0xa4d8 },
3085 { 0x09, 0x281c },
3086 { 0x07, 0x2883 },
3087 { 0x0a, 0x6b35 },
3088 { 0x1d, 0x3da4 },
3089 { 0x1c, 0xeffd },
3090 { 0x14, 0x7f52 },
3091 { 0x18, 0x7fc6 },
3092 { 0x08, 0x0601 },
3093 { 0x06, 0x4063 },
3094 { 0x10, 0xf074 },
3095 { 0x1f, 0x0003 },
3096 { 0x13, 0x0789 },
3097 { 0x12, 0xf4bd },
3098 { 0x1a, 0x04fd },
3099 { 0x14, 0x84b0 },
3100 { 0x1f, 0x0000 },
3101 { 0x00, 0x9200 },
3102
3103 { 0x1f, 0x0005 },
3104 { 0x01, 0x0340 },
3105 { 0x1f, 0x0001 },
3106 { 0x04, 0x4000 },
3107 { 0x03, 0x1d21 },
3108 { 0x02, 0x0c32 },
3109 { 0x01, 0x0200 },
3110 { 0x00, 0x5554 },
3111 { 0x04, 0x4800 },
3112 { 0x04, 0x4000 },
3113 { 0x04, 0xf000 },
3114 { 0x03, 0xdf01 },
3115 { 0x02, 0xdf20 },
3116 { 0x01, 0x101a },
3117 { 0x00, 0xa0ff },
3118 { 0x04, 0xf800 },
3119 { 0x04, 0xf000 },
3120 { 0x1f, 0x0000 },
3121
3122 { 0x1f, 0x0007 },
3123 { 0x1e, 0x0023 },
3124 { 0x16, 0x0000 },
3125 { 0x1f, 0x0000 }
3126 };
3127
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003128 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003129}
3130
françois romieue6de30d2011-01-03 15:08:37 +00003131static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3132{
3133 static const struct phy_reg phy_reg_init[] = {
3134 { 0x1f, 0x0001 },
3135 { 0x17, 0x0cc0 },
3136
3137 { 0x1f, 0x0007 },
3138 { 0x1e, 0x002d },
3139 { 0x18, 0x0040 },
3140 { 0x1f, 0x0000 }
3141 };
3142
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003143 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00003144 rtl_patchphy(tp, 0x0d, 1 << 5);
3145}
3146
Hayes Wang70090422011-07-06 15:58:06 +08003147static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003148{
3149 static const struct phy_reg phy_reg_init[] = {
3150 /* Enable Delay cap */
3151 { 0x1f, 0x0005 },
3152 { 0x05, 0x8b80 },
3153 { 0x06, 0xc896 },
3154 { 0x1f, 0x0000 },
3155
3156 /* Channel estimation fine tune */
3157 { 0x1f, 0x0001 },
3158 { 0x0b, 0x6c20 },
3159 { 0x07, 0x2872 },
3160 { 0x1c, 0xefff },
3161 { 0x1f, 0x0003 },
3162 { 0x14, 0x6420 },
3163 { 0x1f, 0x0000 },
3164
3165 /* Update PFM & 10M TX idle timer */
3166 { 0x1f, 0x0007 },
3167 { 0x1e, 0x002f },
3168 { 0x15, 0x1919 },
3169 { 0x1f, 0x0000 },
3170
3171 { 0x1f, 0x0007 },
3172 { 0x1e, 0x00ac },
3173 { 0x18, 0x0006 },
3174 { 0x1f, 0x0000 }
3175 };
3176
Francois Romieu15ecd032011-04-27 13:52:22 -07003177 rtl_apply_firmware(tp);
3178
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003179 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00003180
3181 /* DCO enable for 10M IDLE Power */
3182 rtl_writephy(tp, 0x1f, 0x0007);
3183 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003184 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003185 rtl_writephy(tp, 0x1f, 0x0000);
3186
3187 /* For impedance matching */
3188 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003189 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003190 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003191
3192 /* PHY auto speed down */
3193 rtl_writephy(tp, 0x1f, 0x0007);
3194 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003196 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003197 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003198
3199 rtl_writephy(tp, 0x1f, 0x0005);
3200 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003201 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003202 rtl_writephy(tp, 0x1f, 0x0000);
3203
3204 rtl_writephy(tp, 0x1f, 0x0005);
3205 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003206 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003207 rtl_writephy(tp, 0x1f, 0x0007);
3208 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003209 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003210 rtl_writephy(tp, 0x1f, 0x0006);
3211 rtl_writephy(tp, 0x00, 0x5a00);
3212 rtl_writephy(tp, 0x1f, 0x0000);
3213 rtl_writephy(tp, 0x0d, 0x0007);
3214 rtl_writephy(tp, 0x0e, 0x003c);
3215 rtl_writephy(tp, 0x0d, 0x4007);
3216 rtl_writephy(tp, 0x0e, 0x0000);
3217 rtl_writephy(tp, 0x0d, 0x0000);
3218}
3219
françois romieu9ecb9aa2012-12-07 11:20:21 +00003220static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3221{
3222 const u16 w[] = {
3223 addr[0] | (addr[1] << 8),
3224 addr[2] | (addr[3] << 8),
3225 addr[4] | (addr[5] << 8)
3226 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00003227
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02003228 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
3229 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
3230 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
3231 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00003232}
3233
Hayes Wang70090422011-07-06 15:58:06 +08003234static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3235{
3236 static const struct phy_reg phy_reg_init[] = {
3237 /* Enable Delay cap */
3238 { 0x1f, 0x0004 },
3239 { 0x1f, 0x0007 },
3240 { 0x1e, 0x00ac },
3241 { 0x18, 0x0006 },
3242 { 0x1f, 0x0002 },
3243 { 0x1f, 0x0000 },
3244 { 0x1f, 0x0000 },
3245
3246 /* Channel estimation fine tune */
3247 { 0x1f, 0x0003 },
3248 { 0x09, 0xa20f },
3249 { 0x1f, 0x0000 },
3250 { 0x1f, 0x0000 },
3251
3252 /* Green Setting */
3253 { 0x1f, 0x0005 },
3254 { 0x05, 0x8b5b },
3255 { 0x06, 0x9222 },
3256 { 0x05, 0x8b6d },
3257 { 0x06, 0x8000 },
3258 { 0x05, 0x8b76 },
3259 { 0x06, 0x8000 },
3260 { 0x1f, 0x0000 }
3261 };
3262
3263 rtl_apply_firmware(tp);
3264
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003265 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003266
3267 /* For 4-corner performance improve */
3268 rtl_writephy(tp, 0x1f, 0x0005);
3269 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003270 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003271 rtl_writephy(tp, 0x1f, 0x0000);
3272
3273 /* PHY auto speed down */
3274 rtl_writephy(tp, 0x1f, 0x0004);
3275 rtl_writephy(tp, 0x1f, 0x0007);
3276 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003277 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003278 rtl_writephy(tp, 0x1f, 0x0002);
3279 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003280 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003281
3282 /* improve 10M EEE waveform */
3283 rtl_writephy(tp, 0x1f, 0x0005);
3284 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003285 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003286 rtl_writephy(tp, 0x1f, 0x0000);
3287
3288 /* Improve 2-pair detection performance */
3289 rtl_writephy(tp, 0x1f, 0x0005);
3290 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003291 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003292 rtl_writephy(tp, 0x1f, 0x0000);
3293
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003294 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003295 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003296
3297 /* Green feature */
3298 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003299 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3300 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003301 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003302 rtl_writephy(tp, 0x1f, 0x0005);
3303 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3304 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003305
françois romieu9ecb9aa2012-12-07 11:20:21 +00003306 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3307 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003308}
3309
Hayes Wang5f886e02012-03-30 14:33:03 +08003310static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3311{
3312 /* For 4-corner performance improve */
3313 rtl_writephy(tp, 0x1f, 0x0005);
3314 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003315 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003316 rtl_writephy(tp, 0x1f, 0x0000);
3317
3318 /* PHY auto speed down */
3319 rtl_writephy(tp, 0x1f, 0x0007);
3320 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003321 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003322 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003323 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003324
3325 /* Improve 10M EEE waveform */
3326 rtl_writephy(tp, 0x1f, 0x0005);
3327 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003328 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003329 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003330
3331 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003332 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003333}
3334
Hayes Wangc2218922011-09-06 16:55:18 +08003335static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3336{
3337 static const struct phy_reg phy_reg_init[] = {
3338 /* Channel estimation fine tune */
3339 { 0x1f, 0x0003 },
3340 { 0x09, 0xa20f },
3341 { 0x1f, 0x0000 },
3342
3343 /* Modify green table for giga & fnet */
3344 { 0x1f, 0x0005 },
3345 { 0x05, 0x8b55 },
3346 { 0x06, 0x0000 },
3347 { 0x05, 0x8b5e },
3348 { 0x06, 0x0000 },
3349 { 0x05, 0x8b67 },
3350 { 0x06, 0x0000 },
3351 { 0x05, 0x8b70 },
3352 { 0x06, 0x0000 },
3353 { 0x1f, 0x0000 },
3354 { 0x1f, 0x0007 },
3355 { 0x1e, 0x0078 },
3356 { 0x17, 0x0000 },
3357 { 0x19, 0x00fb },
3358 { 0x1f, 0x0000 },
3359
3360 /* Modify green table for 10M */
3361 { 0x1f, 0x0005 },
3362 { 0x05, 0x8b79 },
3363 { 0x06, 0xaa00 },
3364 { 0x1f, 0x0000 },
3365
3366 /* Disable hiimpedance detection (RTCT) */
3367 { 0x1f, 0x0003 },
3368 { 0x01, 0x328a },
3369 { 0x1f, 0x0000 }
3370 };
3371
3372 rtl_apply_firmware(tp);
3373
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003374 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003375
Hayes Wang5f886e02012-03-30 14:33:03 +08003376 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003377
3378 /* Improve 2-pair detection performance */
3379 rtl_writephy(tp, 0x1f, 0x0005);
3380 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003381 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003382 rtl_writephy(tp, 0x1f, 0x0000);
3383}
3384
3385static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3386{
3387 rtl_apply_firmware(tp);
3388
Hayes Wang5f886e02012-03-30 14:33:03 +08003389 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003390}
3391
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003392static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3393{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003394 static const struct phy_reg phy_reg_init[] = {
3395 /* Channel estimation fine tune */
3396 { 0x1f, 0x0003 },
3397 { 0x09, 0xa20f },
3398 { 0x1f, 0x0000 },
3399
3400 /* Modify green table for giga & fnet */
3401 { 0x1f, 0x0005 },
3402 { 0x05, 0x8b55 },
3403 { 0x06, 0x0000 },
3404 { 0x05, 0x8b5e },
3405 { 0x06, 0x0000 },
3406 { 0x05, 0x8b67 },
3407 { 0x06, 0x0000 },
3408 { 0x05, 0x8b70 },
3409 { 0x06, 0x0000 },
3410 { 0x1f, 0x0000 },
3411 { 0x1f, 0x0007 },
3412 { 0x1e, 0x0078 },
3413 { 0x17, 0x0000 },
3414 { 0x19, 0x00aa },
3415 { 0x1f, 0x0000 },
3416
3417 /* Modify green table for 10M */
3418 { 0x1f, 0x0005 },
3419 { 0x05, 0x8b79 },
3420 { 0x06, 0xaa00 },
3421 { 0x1f, 0x0000 },
3422
3423 /* Disable hiimpedance detection (RTCT) */
3424 { 0x1f, 0x0003 },
3425 { 0x01, 0x328a },
3426 { 0x1f, 0x0000 }
3427 };
3428
3429
3430 rtl_apply_firmware(tp);
3431
3432 rtl8168f_hw_phy_config(tp);
3433
3434 /* Improve 2-pair detection performance */
3435 rtl_writephy(tp, 0x1f, 0x0005);
3436 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003437 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003438 rtl_writephy(tp, 0x1f, 0x0000);
3439
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003440 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003441
3442 /* Modify green table for giga */
3443 rtl_writephy(tp, 0x1f, 0x0005);
3444 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003445 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003446 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003447 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003448 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003449 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003450 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003451 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003452 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003453 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003454 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003455 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003456 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003458 rtl_writephy(tp, 0x1f, 0x0000);
3459
3460 /* uc same-seed solution */
3461 rtl_writephy(tp, 0x1f, 0x0005);
3462 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003464 rtl_writephy(tp, 0x1f, 0x0000);
3465
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003466 /* Green feature */
3467 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003468 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3469 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003470 rtl_writephy(tp, 0x1f, 0x0000);
3471}
3472
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003473static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3474{
3475 phy_write(tp->phydev, 0x1f, 0x0a43);
3476 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3477}
3478
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003479static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3480{
3481 struct phy_device *phydev = tp->phydev;
3482
3483 phy_write(phydev, 0x1f, 0x0bcc);
3484 phy_clear_bits(phydev, 0x14, BIT(8));
3485
3486 phy_write(phydev, 0x1f, 0x0a44);
3487 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3488
3489 phy_write(phydev, 0x1f, 0x0a43);
3490 phy_write(phydev, 0x13, 0x8084);
3491 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3492 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3493
3494 phy_write(phydev, 0x1f, 0x0000);
3495}
3496
Hayes Wangc5583862012-07-02 17:23:22 +08003497static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3498{
Hayes Wangc5583862012-07-02 17:23:22 +08003499 rtl_apply_firmware(tp);
3500
hayeswang41f44d12013-04-01 22:23:36 +00003501 rtl_writephy(tp, 0x1f, 0x0a46);
3502 if (rtl_readphy(tp, 0x10) & 0x0100) {
3503 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003504 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003505 } else {
3506 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003507 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003508 }
Hayes Wangc5583862012-07-02 17:23:22 +08003509
hayeswang41f44d12013-04-01 22:23:36 +00003510 rtl_writephy(tp, 0x1f, 0x0a46);
3511 if (rtl_readphy(tp, 0x13) & 0x0100) {
3512 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003513 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003514 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003515 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003517 }
Hayes Wangc5583862012-07-02 17:23:22 +08003518
hayeswang41f44d12013-04-01 22:23:36 +00003519 /* Enable PHY auto speed down */
3520 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003521 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003522
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003523 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003524
hayeswang41f44d12013-04-01 22:23:36 +00003525 /* EEE auto-fallback function */
3526 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003528
hayeswang41f44d12013-04-01 22:23:36 +00003529 /* Enable UC LPF tune function */
3530 rtl_writephy(tp, 0x1f, 0x0a43);
3531 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003532 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003533
3534 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003535 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003536
hayeswangfe7524c2013-04-01 22:23:37 +00003537 /* Improve SWR Efficiency */
3538 rtl_writephy(tp, 0x1f, 0x0bcd);
3539 rtl_writephy(tp, 0x14, 0x5065);
3540 rtl_writephy(tp, 0x14, 0xd065);
3541 rtl_writephy(tp, 0x1f, 0x0bc8);
3542 rtl_writephy(tp, 0x11, 0x5655);
3543 rtl_writephy(tp, 0x1f, 0x0bcd);
3544 rtl_writephy(tp, 0x14, 0x1065);
3545 rtl_writephy(tp, 0x14, 0x9065);
3546 rtl_writephy(tp, 0x14, 0x1065);
3547
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003548 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003549 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003550 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003551}
3552
hayeswang57538c42013-04-01 22:23:40 +00003553static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3554{
3555 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003556 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003557 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003558}
3559
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003560static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3561{
3562 u16 dout_tapbin;
3563 u32 data;
3564
3565 rtl_apply_firmware(tp);
3566
3567 /* CHN EST parameters adjust - giga master */
3568 rtl_writephy(tp, 0x1f, 0x0a43);
3569 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003570 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003571 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003572 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003573 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003575 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003576 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003577 rtl_writephy(tp, 0x1f, 0x0000);
3578
3579 /* CHN EST parameters adjust - giga slave */
3580 rtl_writephy(tp, 0x1f, 0x0a43);
3581 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003587 rtl_writephy(tp, 0x1f, 0x0000);
3588
3589 /* CHN EST parameters adjust - fnet */
3590 rtl_writephy(tp, 0x1f, 0x0a43);
3591 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003597 rtl_writephy(tp, 0x1f, 0x0000);
3598
3599 /* enable R-tune & PGA-retune function */
3600 dout_tapbin = 0;
3601 rtl_writephy(tp, 0x1f, 0x0a46);
3602 data = rtl_readphy(tp, 0x13);
3603 data &= 3;
3604 data <<= 2;
3605 dout_tapbin |= data;
3606 data = rtl_readphy(tp, 0x12);
3607 data &= 0xc000;
3608 data >>= 14;
3609 dout_tapbin |= data;
3610 dout_tapbin = ~(dout_tapbin^0x08);
3611 dout_tapbin <<= 12;
3612 dout_tapbin &= 0xf000;
3613 rtl_writephy(tp, 0x1f, 0x0a43);
3614 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003615 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003616 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003617 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003618 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003619 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003620 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003621 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003622
3623 rtl_writephy(tp, 0x1f, 0x0a43);
3624 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003628 rtl_writephy(tp, 0x1f, 0x0000);
3629
3630 /* enable GPHY 10M */
3631 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003632 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003633 rtl_writephy(tp, 0x1f, 0x0000);
3634
3635 /* SAR ADC performance */
3636 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x1f, 0x0000);
3639
3640 rtl_writephy(tp, 0x1f, 0x0a43);
3641 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003642 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003643 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003645 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003646 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003647 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003648 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003649 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003650 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003651 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003652 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003653 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003654 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003655 rtl_writephy(tp, 0x1f, 0x0000);
3656
3657 /* disable phy pfm mode */
3658 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003659 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003660 rtl_writephy(tp, 0x1f, 0x0000);
3661
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003662 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003663 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003664 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003665}
3666
3667static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3668{
3669 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3670 u16 rlen;
3671 u32 data;
3672
3673 rtl_apply_firmware(tp);
3674
3675 /* CHIN EST parameter update */
3676 rtl_writephy(tp, 0x1f, 0x0a43);
3677 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003678 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003679 rtl_writephy(tp, 0x1f, 0x0000);
3680
3681 /* enable R-tune & PGA-retune function */
3682 rtl_writephy(tp, 0x1f, 0x0a43);
3683 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003684 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003685 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003686 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003687 rtl_writephy(tp, 0x1f, 0x0000);
3688
3689 /* enable GPHY 10M */
3690 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003691 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003692 rtl_writephy(tp, 0x1f, 0x0000);
3693
3694 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3695 data = r8168_mac_ocp_read(tp, 0xdd02);
3696 ioffset_p3 = ((data & 0x80)>>7);
3697 ioffset_p3 <<= 3;
3698
3699 data = r8168_mac_ocp_read(tp, 0xdd00);
3700 ioffset_p3 |= ((data & (0xe000))>>13);
3701 ioffset_p2 = ((data & (0x1e00))>>9);
3702 ioffset_p1 = ((data & (0x01e0))>>5);
3703 ioffset_p0 = ((data & 0x0010)>>4);
3704 ioffset_p0 <<= 3;
3705 ioffset_p0 |= (data & (0x07));
3706 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3707
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003708 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003709 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003710 rtl_writephy(tp, 0x1f, 0x0bcf);
3711 rtl_writephy(tp, 0x16, data);
3712 rtl_writephy(tp, 0x1f, 0x0000);
3713 }
3714
3715 /* Modify rlen (TX LPF corner frequency) level */
3716 rtl_writephy(tp, 0x1f, 0x0bcd);
3717 data = rtl_readphy(tp, 0x16);
3718 data &= 0x000f;
3719 rlen = 0;
3720 if (data > 3)
3721 rlen = data - 3;
3722 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3723 rtl_writephy(tp, 0x17, data);
3724 rtl_writephy(tp, 0x1f, 0x0bcd);
3725 rtl_writephy(tp, 0x1f, 0x0000);
3726
3727 /* disable phy pfm mode */
3728 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003729 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003730 rtl_writephy(tp, 0x1f, 0x0000);
3731
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003732 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003733 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003734 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003735}
3736
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003737static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3738{
3739 /* Enable PHY auto speed down */
3740 rtl_writephy(tp, 0x1f, 0x0a44);
3741 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3742 rtl_writephy(tp, 0x1f, 0x0000);
3743
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003744 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003745
3746 /* Enable EEE auto-fallback function */
3747 rtl_writephy(tp, 0x1f, 0x0a4b);
3748 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3749 rtl_writephy(tp, 0x1f, 0x0000);
3750
3751 /* Enable UC LPF tune function */
3752 rtl_writephy(tp, 0x1f, 0x0a43);
3753 rtl_writephy(tp, 0x13, 0x8012);
3754 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3755 rtl_writephy(tp, 0x1f, 0x0000);
3756
3757 /* set rg_sel_sdm_rate */
3758 rtl_writephy(tp, 0x1f, 0x0c42);
3759 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3760 rtl_writephy(tp, 0x1f, 0x0000);
3761
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003762 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003763 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003764 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003765}
3766
3767static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3768{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003769 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003770
3771 /* Enable UC LPF tune function */
3772 rtl_writephy(tp, 0x1f, 0x0a43);
3773 rtl_writephy(tp, 0x13, 0x8012);
3774 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3775 rtl_writephy(tp, 0x1f, 0x0000);
3776
3777 /* Set rg_sel_sdm_rate */
3778 rtl_writephy(tp, 0x1f, 0x0c42);
3779 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3780 rtl_writephy(tp, 0x1f, 0x0000);
3781
3782 /* Channel estimation parameters */
3783 rtl_writephy(tp, 0x1f, 0x0a43);
3784 rtl_writephy(tp, 0x13, 0x80f3);
3785 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3786 rtl_writephy(tp, 0x13, 0x80f0);
3787 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3788 rtl_writephy(tp, 0x13, 0x80ef);
3789 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3790 rtl_writephy(tp, 0x13, 0x80f6);
3791 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3792 rtl_writephy(tp, 0x13, 0x80ec);
3793 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3794 rtl_writephy(tp, 0x13, 0x80ed);
3795 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3796 rtl_writephy(tp, 0x13, 0x80f2);
3797 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3798 rtl_writephy(tp, 0x13, 0x80f4);
3799 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3800 rtl_writephy(tp, 0x1f, 0x0a43);
3801 rtl_writephy(tp, 0x13, 0x8110);
3802 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3803 rtl_writephy(tp, 0x13, 0x810f);
3804 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3805 rtl_writephy(tp, 0x13, 0x8111);
3806 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3807 rtl_writephy(tp, 0x13, 0x8113);
3808 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3809 rtl_writephy(tp, 0x13, 0x8115);
3810 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3811 rtl_writephy(tp, 0x13, 0x810e);
3812 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3813 rtl_writephy(tp, 0x13, 0x810c);
3814 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3815 rtl_writephy(tp, 0x13, 0x810b);
3816 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3817 rtl_writephy(tp, 0x1f, 0x0a43);
3818 rtl_writephy(tp, 0x13, 0x80d1);
3819 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3820 rtl_writephy(tp, 0x13, 0x80cd);
3821 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3822 rtl_writephy(tp, 0x13, 0x80d3);
3823 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3824 rtl_writephy(tp, 0x13, 0x80d5);
3825 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3826 rtl_writephy(tp, 0x13, 0x80d7);
3827 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3828
3829 /* Force PWM-mode */
3830 rtl_writephy(tp, 0x1f, 0x0bcd);
3831 rtl_writephy(tp, 0x14, 0x5065);
3832 rtl_writephy(tp, 0x14, 0xd065);
3833 rtl_writephy(tp, 0x1f, 0x0bc8);
3834 rtl_writephy(tp, 0x12, 0x00ed);
3835 rtl_writephy(tp, 0x1f, 0x0bcd);
3836 rtl_writephy(tp, 0x14, 0x1065);
3837 rtl_writephy(tp, 0x14, 0x9065);
3838 rtl_writephy(tp, 0x14, 0x1065);
3839 rtl_writephy(tp, 0x1f, 0x0000);
3840
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003841 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003842 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003843 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003844}
3845
françois romieu4da19632011-01-03 15:07:55 +00003846static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003847{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003848 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003849 { 0x1f, 0x0003 },
3850 { 0x08, 0x441d },
3851 { 0x01, 0x9100 },
3852 { 0x1f, 0x0000 }
3853 };
3854
françois romieu4da19632011-01-03 15:07:55 +00003855 rtl_writephy(tp, 0x1f, 0x0000);
3856 rtl_patchphy(tp, 0x11, 1 << 12);
3857 rtl_patchphy(tp, 0x19, 1 << 13);
3858 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003859
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003860 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003861}
3862
Hayes Wang5a5e4442011-02-22 17:26:21 +08003863static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3864{
3865 static const struct phy_reg phy_reg_init[] = {
3866 { 0x1f, 0x0005 },
3867 { 0x1a, 0x0000 },
3868 { 0x1f, 0x0000 },
3869
3870 { 0x1f, 0x0004 },
3871 { 0x1c, 0x0000 },
3872 { 0x1f, 0x0000 },
3873
3874 { 0x1f, 0x0001 },
3875 { 0x15, 0x7701 },
3876 { 0x1f, 0x0000 }
3877 };
3878
3879 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003880 rtl_writephy(tp, 0x1f, 0x0000);
3881 rtl_writephy(tp, 0x18, 0x0310);
3882 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003883
François Romieu953a12c2011-04-24 17:38:48 +02003884 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003885
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003886 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003887}
3888
Hayes Wang7e18dca2012-03-30 14:33:02 +08003889static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3890{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003891 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003892 rtl_writephy(tp, 0x1f, 0x0000);
3893 rtl_writephy(tp, 0x18, 0x0310);
3894 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003895
3896 rtl_apply_firmware(tp);
3897
3898 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003899 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003900 rtl_writephy(tp, 0x1f, 0x0004);
3901 rtl_writephy(tp, 0x10, 0x401f);
3902 rtl_writephy(tp, 0x19, 0x7030);
3903 rtl_writephy(tp, 0x1f, 0x0000);
3904}
3905
Hayes Wang5598bfe2012-07-02 17:23:21 +08003906static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3907{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003908 static const struct phy_reg phy_reg_init[] = {
3909 { 0x1f, 0x0004 },
3910 { 0x10, 0xc07f },
3911 { 0x19, 0x7030 },
3912 { 0x1f, 0x0000 }
3913 };
3914
3915 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003916 rtl_writephy(tp, 0x1f, 0x0000);
3917 rtl_writephy(tp, 0x18, 0x0310);
3918 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003919
3920 rtl_apply_firmware(tp);
3921
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003922 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003923 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003924
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003925 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003926}
3927
Francois Romieu5615d9f2007-08-17 17:50:46 +02003928static void rtl_hw_phy_config(struct net_device *dev)
3929{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003930 static const rtl_generic_fct phy_configs[] = {
3931 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003932 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3933 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3934 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3935 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3936 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3937 /* PCI-E devices. */
3938 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3939 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3940 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3941 [RTL_GIGA_MAC_VER_10] = NULL,
3942 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3943 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3944 [RTL_GIGA_MAC_VER_13] = NULL,
3945 [RTL_GIGA_MAC_VER_14] = NULL,
3946 [RTL_GIGA_MAC_VER_15] = NULL,
3947 [RTL_GIGA_MAC_VER_16] = NULL,
3948 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3949 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3950 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3951 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3952 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3953 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3954 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3955 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3956 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3957 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3958 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3959 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3960 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3961 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3962 [RTL_GIGA_MAC_VER_31] = NULL,
3963 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3964 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3965 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3966 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3967 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3968 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3969 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3970 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3971 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3972 [RTL_GIGA_MAC_VER_41] = NULL,
3973 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3974 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3975 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3976 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3977 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3978 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3979 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3980 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3981 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3982 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3983 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003984 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003985
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003986 if (phy_configs[tp->mac_version])
3987 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003988}
3989
Francois Romieuda78dbf2012-01-26 14:18:23 +01003990static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3991{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003992 if (!test_and_set_bit(flag, tp->wk.flags))
3993 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003994}
3995
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003996static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003998 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003999
Marcus Sundberg773328942008-07-10 21:28:08 +02004000 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004001 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4002 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004003 netif_dbg(tp, drv, dev,
4004 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004005 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004006 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004007
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004008 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004009 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004010
Heiner Kallweit703732f2019-01-19 22:07:05 +01004011 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004012}
4013
Francois Romieu773d2022007-01-31 23:47:43 +01004014static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4015{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004016 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004017
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004018 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004019
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004020 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4021 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004022
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004023 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4024 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004025
françois romieu9ecb9aa2012-12-07 11:20:21 +00004026 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4027 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004028
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004029 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004030
Francois Romieuda78dbf2012-01-26 14:18:23 +01004031 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004032}
4033
4034static int rtl_set_mac_address(struct net_device *dev, void *p)
4035{
4036 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004037 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004038 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004039
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004040 ret = eth_mac_addr(dev, p);
4041 if (ret)
4042 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004043
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004044 pm_runtime_get_noresume(d);
4045
4046 if (pm_runtime_active(d))
4047 rtl_rar_set(tp, dev->dev_addr);
4048
4049 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004050
4051 return 0;
4052}
4053
Heiner Kallweite3972862018-06-29 08:07:04 +02004054static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004055{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004056 struct rtl8169_private *tp = netdev_priv(dev);
4057
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004058 if (!netif_running(dev))
4059 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004060
Heiner Kallweit703732f2019-01-19 22:07:05 +01004061 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004062}
4063
Bill Pembertonbaf63292012-12-03 09:23:28 -05004064static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004065{
4066 struct mdio_ops *ops = &tp->mdio_ops;
4067
4068 switch (tp->mac_version) {
4069 case RTL_GIGA_MAC_VER_27:
4070 ops->write = r8168dp_1_mdio_write;
4071 ops->read = r8168dp_1_mdio_read;
4072 break;
françois romieue6de30d2011-01-03 15:08:37 +00004073 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004074 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004075 ops->write = r8168dp_2_mdio_write;
4076 ops->read = r8168dp_2_mdio_read;
4077 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004078 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004079 ops->write = r8168g_mdio_write;
4080 ops->read = r8168g_mdio_read;
4081 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004082 default:
4083 ops->write = r8169_mdio_write;
4084 ops->read = r8169_mdio_read;
4085 break;
4086 }
4087}
4088
David S. Miller1805b2f2011-10-24 18:18:09 -04004089static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4090{
David S. Miller1805b2f2011-10-24 18:18:09 -04004091 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004092 case RTL_GIGA_MAC_VER_25:
4093 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004094 case RTL_GIGA_MAC_VER_29:
4095 case RTL_GIGA_MAC_VER_30:
4096 case RTL_GIGA_MAC_VER_32:
4097 case RTL_GIGA_MAC_VER_33:
4098 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004099 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004100 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004101 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4102 break;
4103 default:
4104 break;
4105 }
4106}
4107
françois romieu065c27c2011-01-03 15:08:12 +00004108static void r8168_pll_power_down(struct rtl8169_private *tp)
4109{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004110 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004111 return;
4112
hayeswang01dc7fe2011-03-21 01:50:28 +00004113 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4114 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004115 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004116
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004117 if (device_may_wakeup(tp_to_dev(tp))) {
4118 phy_speed_down(tp->phydev, false);
4119 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004120 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004121 }
françois romieu065c27c2011-01-03 15:08:12 +00004122
françois romieu065c27c2011-01-03 15:08:12 +00004123 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004124 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004125 case RTL_GIGA_MAC_VER_37:
4126 case RTL_GIGA_MAC_VER_39:
4127 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004128 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004129 case RTL_GIGA_MAC_VER_45:
4130 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004131 case RTL_GIGA_MAC_VER_47:
4132 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004133 case RTL_GIGA_MAC_VER_50:
4134 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004135 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004136 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004137 case RTL_GIGA_MAC_VER_40:
4138 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004139 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004140 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004141 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004142 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004143 default:
4144 break;
françois romieu065c27c2011-01-03 15:08:12 +00004145 }
4146}
4147
4148static void r8168_pll_power_up(struct rtl8169_private *tp)
4149{
françois romieu065c27c2011-01-03 15:08:12 +00004150 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004151 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004152 case RTL_GIGA_MAC_VER_37:
4153 case RTL_GIGA_MAC_VER_39:
4154 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004155 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004156 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004157 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004158 case RTL_GIGA_MAC_VER_45:
4159 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004160 case RTL_GIGA_MAC_VER_47:
4161 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004162 case RTL_GIGA_MAC_VER_50:
4163 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004164 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004165 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004166 case RTL_GIGA_MAC_VER_40:
4167 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004168 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004169 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004170 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00004171 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004172 default:
4173 break;
françois romieu065c27c2011-01-03 15:08:12 +00004174 }
4175
Heiner Kallweit703732f2019-01-19 22:07:05 +01004176 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004177 /* give MAC/PHY some time to resume */
4178 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004179}
4180
françois romieu065c27c2011-01-03 15:08:12 +00004181static void rtl_pll_power_down(struct rtl8169_private *tp)
4182{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004183 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004184 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004185 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4186 break;
4187 default:
4188 r8168_pll_power_down(tp);
4189 }
françois romieu065c27c2011-01-03 15:08:12 +00004190}
4191
4192static void rtl_pll_power_up(struct rtl8169_private *tp)
4193{
françois romieu065c27c2011-01-03 15:08:12 +00004194 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004195 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004196 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004197 break;
françois romieu065c27c2011-01-03 15:08:12 +00004198 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004199 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004200 }
4201}
4202
Hayes Wange542a222011-07-06 15:58:04 +08004203static void rtl_init_rxcfg(struct rtl8169_private *tp)
4204{
Hayes Wange542a222011-07-06 15:58:04 +08004205 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004206 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004207 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004208 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004209 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004210 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004211 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4212 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004213 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004214 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004215 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004216 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004217 break;
Hayes Wange542a222011-07-06 15:58:04 +08004218 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004219 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004220 break;
4221 }
4222}
4223
Hayes Wang92fc43b2011-07-06 15:58:03 +08004224static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4225{
Timo Teräs9fba0812013-01-15 21:01:24 +00004226 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004227}
4228
Francois Romieud58d46b2011-05-03 16:38:29 +02004229static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4230{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004231 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004232 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004233 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004234 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004235 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004236}
4237
4238static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4239{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004240 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004241 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004242 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004243 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004244 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004245}
4246
4247static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4248{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004249 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4250 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004251 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004252}
4253
4254static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4255{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004256 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4257 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004258 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004259}
4260
4261static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4262{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004263 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004264}
4265
4266static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4267{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004268 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004269}
4270
4271static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4272{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004273 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4274 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4275 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004276 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004277}
4278
4279static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4280{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004281 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4282 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4283 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004284 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004285}
4286
4287static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4288{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004289 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004290 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004291}
4292
4293static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4294{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004295 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004296 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004297}
4298
4299static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4300{
Francois Romieud58d46b2011-05-03 16:38:29 +02004301 r8168b_0_hw_jumbo_enable(tp);
4302
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004303 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004304}
4305
4306static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4307{
Francois Romieud58d46b2011-05-03 16:38:29 +02004308 r8168b_0_hw_jumbo_disable(tp);
4309
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004310 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004311}
4312
Bill Pembertonbaf63292012-12-03 09:23:28 -05004313static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004314{
4315 struct jumbo_ops *ops = &tp->jumbo_ops;
4316
4317 switch (tp->mac_version) {
4318 case RTL_GIGA_MAC_VER_11:
4319 ops->disable = r8168b_0_hw_jumbo_disable;
4320 ops->enable = r8168b_0_hw_jumbo_enable;
4321 break;
4322 case RTL_GIGA_MAC_VER_12:
4323 case RTL_GIGA_MAC_VER_17:
4324 ops->disable = r8168b_1_hw_jumbo_disable;
4325 ops->enable = r8168b_1_hw_jumbo_enable;
4326 break;
4327 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4328 case RTL_GIGA_MAC_VER_19:
4329 case RTL_GIGA_MAC_VER_20:
4330 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4331 case RTL_GIGA_MAC_VER_22:
4332 case RTL_GIGA_MAC_VER_23:
4333 case RTL_GIGA_MAC_VER_24:
4334 case RTL_GIGA_MAC_VER_25:
4335 case RTL_GIGA_MAC_VER_26:
4336 ops->disable = r8168c_hw_jumbo_disable;
4337 ops->enable = r8168c_hw_jumbo_enable;
4338 break;
4339 case RTL_GIGA_MAC_VER_27:
4340 case RTL_GIGA_MAC_VER_28:
4341 ops->disable = r8168dp_hw_jumbo_disable;
4342 ops->enable = r8168dp_hw_jumbo_enable;
4343 break;
4344 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4345 case RTL_GIGA_MAC_VER_32:
4346 case RTL_GIGA_MAC_VER_33:
4347 case RTL_GIGA_MAC_VER_34:
4348 ops->disable = r8168e_hw_jumbo_disable;
4349 ops->enable = r8168e_hw_jumbo_enable;
4350 break;
4351
4352 /*
4353 * No action needed for jumbo frames with 8169.
4354 * No jumbo for 810x at all.
4355 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004356 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004357 default:
4358 ops->disable = NULL;
4359 ops->enable = NULL;
4360 break;
4361 }
4362}
4363
Francois Romieuffc46952012-07-06 14:19:23 +02004364DECLARE_RTL_COND(rtl_chipcmd_cond)
4365{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004366 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004367}
4368
Francois Romieu6f43adc2011-04-29 15:05:51 +02004369static void rtl_hw_reset(struct rtl8169_private *tp)
4370{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004371 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004372
Francois Romieuffc46952012-07-06 14:19:23 +02004373 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004374}
4375
Heiner Kallweit254764e2019-01-22 22:23:41 +01004376static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004377{
4378 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004379 int rc = -ENOMEM;
4380
Heiner Kallweit254764e2019-01-22 22:23:41 +01004381 /* firmware loaded already or no firmware available */
4382 if (tp->rtl_fw || !tp->fw_name)
4383 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004384
4385 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4386 if (!rtl_fw)
4387 goto err_warn;
4388
Heiner Kallweit254764e2019-01-22 22:23:41 +01004389 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004390 if (rc < 0)
4391 goto err_free;
4392
Francois Romieufd112f22011-06-18 00:10:29 +02004393 rc = rtl_check_firmware(tp, rtl_fw);
4394 if (rc < 0)
4395 goto err_release_firmware;
4396
Francois Romieub6ffd972011-06-17 17:00:05 +02004397 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004398
Francois Romieub6ffd972011-06-17 17:00:05 +02004399 return;
4400
Francois Romieufd112f22011-06-18 00:10:29 +02004401err_release_firmware:
4402 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004403err_free:
4404 kfree(rtl_fw);
4405err_warn:
4406 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004407 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004408}
4409
Hayes Wang92fc43b2011-07-06 15:58:03 +08004410static void rtl_rx_close(struct rtl8169_private *tp)
4411{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004412 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004413}
4414
Francois Romieuffc46952012-07-06 14:19:23 +02004415DECLARE_RTL_COND(rtl_npq_cond)
4416{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004417 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004418}
4419
4420DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4421{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004422 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004423}
4424
françois romieue6de30d2011-01-03 15:08:37 +00004425static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004426{
4427 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004428 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004429
Hayes Wang92fc43b2011-07-06 15:58:03 +08004430 rtl_rx_close(tp);
4431
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004432 switch (tp->mac_version) {
4433 case RTL_GIGA_MAC_VER_27:
4434 case RTL_GIGA_MAC_VER_28:
4435 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004436 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004437 break;
4438 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4439 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004440 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004441 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004442 break;
4443 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004444 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004445 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004446 break;
françois romieue6de30d2011-01-03 15:08:37 +00004447 }
4448
Hayes Wang92fc43b2011-07-06 15:58:03 +08004449 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004450}
4451
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004452static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004453{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004454 u32 val = TX_DMA_BURST << TxDMAShift |
4455 InterFrameGap << TxInterFrameGapShift;
4456
4457 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4458 tp->mac_version != RTL_GIGA_MAC_VER_39)
4459 val |= TXCFG_AUTO_FIFO;
4460
4461 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004462}
4463
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004464static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004465{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004466 /* Low hurts. Let's disable the filtering. */
4467 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004468}
4469
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004470static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004471{
4472 /*
4473 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4474 * register to be written before TxDescAddrLow to work.
4475 * Switching from MMIO to I/O access fixes the issue as well.
4476 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004477 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4478 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4479 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4480 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004481}
4482
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004483static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004484{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004485 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004486
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004487 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4488 val = 0x000fff00;
4489 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4490 val = 0x00ffff00;
4491 else
4492 return;
4493
4494 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4495 val |= 0xff;
4496
4497 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004498}
4499
Francois Romieue6b763e2012-03-08 09:35:39 +01004500static void rtl_set_rx_mode(struct net_device *dev)
4501{
4502 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004503 u32 mc_filter[2]; /* Multicast hash filter */
4504 int rx_mode;
4505 u32 tmp = 0;
4506
4507 if (dev->flags & IFF_PROMISC) {
4508 /* Unconditionally log net taps. */
4509 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4510 rx_mode =
4511 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4512 AcceptAllPhys;
4513 mc_filter[1] = mc_filter[0] = 0xffffffff;
4514 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4515 (dev->flags & IFF_ALLMULTI)) {
4516 /* Too many to filter perfectly -- accept all multicasts. */
4517 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4518 mc_filter[1] = mc_filter[0] = 0xffffffff;
4519 } else {
4520 struct netdev_hw_addr *ha;
4521
4522 rx_mode = AcceptBroadcast | AcceptMyPhys;
4523 mc_filter[1] = mc_filter[0] = 0;
4524 netdev_for_each_mc_addr(ha, dev) {
4525 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4526 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4527 rx_mode |= AcceptMulticast;
4528 }
4529 }
4530
4531 if (dev->features & NETIF_F_RXALL)
4532 rx_mode |= (AcceptErr | AcceptRunt);
4533
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004534 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004535
4536 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4537 u32 data = mc_filter[0];
4538
4539 mc_filter[0] = swab32(mc_filter[1]);
4540 mc_filter[1] = swab32(data);
4541 }
4542
Nathan Walp04817762012-11-01 12:08:47 +00004543 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4544 mc_filter[1] = mc_filter[0] = 0xffffffff;
4545
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004546 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4547 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004548
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004549 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004550}
4551
Heiner Kallweit52f85602018-05-19 10:29:33 +02004552static void rtl_hw_start(struct rtl8169_private *tp)
4553{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004554 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004555
4556 tp->hw_start(tp);
4557
4558 rtl_set_rx_max_size(tp);
4559 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004560 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004561
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004562 /* disable interrupt coalescing */
4563 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004564 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4565 RTL_R8(tp, IntrMask);
4566 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004567 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004568 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004569
Heiner Kallweit52f85602018-05-19 10:29:33 +02004570 rtl_set_rx_mode(tp->dev);
4571 /* no early-rx interrupts */
4572 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004573 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004574}
4575
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004576static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004577{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004578 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004579 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004580
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004581 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004582
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004583 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004584
Francois Romieucecb5fd2011-04-01 10:21:07 +02004585 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4586 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004587 netif_dbg(tp, drv, tp->dev,
4588 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004589 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590 }
4591
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004592 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004593
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004594 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004596 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004597}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598
Francois Romieuffc46952012-07-06 14:19:23 +02004599DECLARE_RTL_COND(rtl_csiar_cond)
4600{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004601 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004602}
4603
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004604static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004605{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004606 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4607
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004608 RTL_W32(tp, CSIDR, value);
4609 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004610 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004611
Francois Romieuffc46952012-07-06 14:19:23 +02004612 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004613}
4614
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004615static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004616{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004617 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4618
4619 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4620 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004621
Francois Romieuffc46952012-07-06 14:19:23 +02004622 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004623 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004624}
4625
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004626static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004627{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004628 struct pci_dev *pdev = tp->pci_dev;
4629 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004630
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004631 /* According to Realtek the value at config space address 0x070f
4632 * controls the L0s/L1 entrance latency. We try standard ECAM access
4633 * first and if it fails fall back to CSI.
4634 */
4635 if (pdev->cfg_size > 0x070f &&
4636 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4637 return;
4638
4639 netdev_notice_once(tp->dev,
4640 "No native access to PCI extended config space, falling back to CSI\n");
4641 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4642 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004643}
4644
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004645static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004646{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004647 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004648}
4649
4650struct ephy_info {
4651 unsigned int offset;
4652 u16 mask;
4653 u16 bits;
4654};
4655
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004656static void __rtl_ephy_init(struct rtl8169_private *tp,
4657 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004658{
4659 u16 w;
4660
4661 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004662 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4663 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004664 e++;
4665 }
4666}
4667
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004668#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4669
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004670static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004671{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004672 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004673 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004674}
4675
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004676static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004677{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004678 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004679 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004680}
4681
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004682static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004683{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004684 /* work around an issue when PCI reset occurs during L2/L3 state */
4685 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004686}
4687
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004688static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4689{
4690 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004691 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004692 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004693 } else {
4694 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4695 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4696 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004697
4698 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004699}
4700
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004701static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4702 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4703{
4704 /* Usage of dynamic vs. static FIFO is controlled by bit
4705 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4706 */
4707 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4708 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4709}
4710
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004711static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4712 u8 low, u8 high)
4713{
4714 /* FIFO thresholds for pause flow control */
4715 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4716 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4717}
4718
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004719static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004720{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004721 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004722
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004723 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004724 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004725
françois romieufaf1e782013-02-27 13:01:57 +00004726 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004727 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004728 PCI_EXP_DEVCTL_NOSNOOP_EN);
4729 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004730}
4731
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004732static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004733{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004734 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004735
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004736 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004737
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004738 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004739}
4740
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004741static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004742{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004743 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004744
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004746
françois romieufaf1e782013-02-27 13:01:57 +00004747 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004748 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004749
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004750 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004751
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004752 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004753 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004754}
4755
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004756static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004757{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004758 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004759 { 0x01, 0, 0x0001 },
4760 { 0x02, 0x0800, 0x1000 },
4761 { 0x03, 0, 0x0042 },
4762 { 0x06, 0x0080, 0x0000 },
4763 { 0x07, 0, 0x2000 }
4764 };
4765
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004766 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004767
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004768 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004769
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004770 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004771}
4772
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004773static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004774{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004775 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004776
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004777 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004778
françois romieufaf1e782013-02-27 13:01:57 +00004779 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004780 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004781
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004782 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004783 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004784}
4785
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004786static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004787{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004788 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004789
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004790 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004791
4792 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004793 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004794
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004795 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004796
françois romieufaf1e782013-02-27 13:01:57 +00004797 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004798 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004799
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004800 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004801 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004802}
4803
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004804static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004805{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004806 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004807 { 0x02, 0x0800, 0x1000 },
4808 { 0x03, 0, 0x0002 },
4809 { 0x06, 0x0080, 0x0000 }
4810 };
4811
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004812 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004813
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004814 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004815
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004816 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004817
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004818 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004819}
4820
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004821static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004822{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004823 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004824 { 0x01, 0, 0x0001 },
4825 { 0x03, 0x0400, 0x0220 }
4826 };
4827
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004828 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004829
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004830 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004831
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004832 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004833}
4834
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004835static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004836{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004837 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004838}
4839
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004840static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004841{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004842 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004843
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004844 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004845}
4846
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004847static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004848{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004849 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004850
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004851 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004852
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004854
françois romieufaf1e782013-02-27 13:01:57 +00004855 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004856 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004857
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004858 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004859 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004860}
4861
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004862static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004863{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004864 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004865
françois romieufaf1e782013-02-27 13:01:57 +00004866 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004867 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004868
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004869 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004870
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004871 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004872}
4873
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004874static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004875{
4876 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004877 { 0x0b, 0x0000, 0x0048 },
4878 { 0x19, 0x0020, 0x0050 },
4879 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004880 };
françois romieue6de30d2011-01-03 15:08:37 +00004881
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004882 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004883
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004884 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004885
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004886 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004887
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004888 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004889
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004890 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004891}
4892
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004893static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004894{
Hayes Wang70090422011-07-06 15:58:06 +08004895 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004896 { 0x00, 0x0200, 0x0100 },
4897 { 0x00, 0x0000, 0x0004 },
4898 { 0x06, 0x0002, 0x0001 },
4899 { 0x06, 0x0000, 0x0030 },
4900 { 0x07, 0x0000, 0x2000 },
4901 { 0x00, 0x0000, 0x0020 },
4902 { 0x03, 0x5800, 0x2000 },
4903 { 0x03, 0x0000, 0x0001 },
4904 { 0x01, 0x0800, 0x1000 },
4905 { 0x07, 0x0000, 0x4000 },
4906 { 0x1e, 0x0000, 0x2000 },
4907 { 0x19, 0xffff, 0xfe6c },
4908 { 0x0a, 0x0000, 0x0040 }
4909 };
4910
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004911 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004912
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004913 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004914
françois romieufaf1e782013-02-27 13:01:57 +00004915 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004916 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004917
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004918 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004919
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004920 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004921
4922 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004923 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4924 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004925
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004926 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004927}
4928
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004929static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004930{
4931 static const struct ephy_info e_info_8168e_2[] = {
4932 { 0x09, 0x0000, 0x0080 },
4933 { 0x19, 0x0000, 0x0224 }
4934 };
4935
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004936 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004937
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004938 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004939
françois romieufaf1e782013-02-27 13:01:57 +00004940 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004941 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004942
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004943 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4944 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004945 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004946 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4947 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004948 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004949 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004950
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004951 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004952
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004953 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004954
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004955 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004956
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004957 rtl8168_config_eee_mac(tp);
4958
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004959 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4960 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4961 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004962
4963 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004964}
4965
Hayes Wang5f886e02012-03-30 14:33:03 +08004966static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004967{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004968 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004969
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004970 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004971
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004972 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4973 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004974 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004975 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004976 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4977 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004978 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4979 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004980
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004981 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08004982
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004983 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004984
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004985 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4986 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4987 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4988 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004989
4990 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004991}
4992
Hayes Wang5f886e02012-03-30 14:33:03 +08004993static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4994{
Hayes Wang5f886e02012-03-30 14:33:03 +08004995 static const struct ephy_info e_info_8168f_1[] = {
4996 { 0x06, 0x00c0, 0x0020 },
4997 { 0x08, 0x0001, 0x0002 },
4998 { 0x09, 0x0000, 0x0080 },
4999 { 0x19, 0x0000, 0x0224 }
5000 };
5001
5002 rtl_hw_start_8168f(tp);
5003
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005004 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08005005
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005006 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08005007}
5008
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005009static void rtl_hw_start_8411(struct rtl8169_private *tp)
5010{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005011 static const struct ephy_info e_info_8168f_1[] = {
5012 { 0x06, 0x00c0, 0x0020 },
5013 { 0x0f, 0xffff, 0x5200 },
5014 { 0x1e, 0x0000, 0x4000 },
5015 { 0x19, 0x0000, 0x0224 }
5016 };
5017
5018 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005019 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005020
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005021 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005022
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005023 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005024}
5025
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005026static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005027{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005028 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005029 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08005030
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005031 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005032
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005033 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005034
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005035 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005036 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08005037
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005038 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5039 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005040
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005041 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5042 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08005043
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005044 rtl8168_config_eee_mac(tp);
5045
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005046 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005047 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08005048
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005049 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005050}
5051
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005052static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5053{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005054 static const struct ephy_info e_info_8168g_1[] = {
5055 { 0x00, 0x0000, 0x0008 },
5056 { 0x0c, 0x37d0, 0x0820 },
5057 { 0x1e, 0x0000, 0x0001 },
5058 { 0x19, 0x8000, 0x0000 }
5059 };
5060
5061 rtl_hw_start_8168g(tp);
5062
5063 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005064 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005065 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005066 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005067}
5068
hayeswang57538c42013-04-01 22:23:40 +00005069static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5070{
hayeswang57538c42013-04-01 22:23:40 +00005071 static const struct ephy_info e_info_8168g_2[] = {
5072 { 0x00, 0x0000, 0x0008 },
5073 { 0x0c, 0x3df0, 0x0200 },
5074 { 0x19, 0xffff, 0xfc00 },
5075 { 0x1e, 0xffff, 0x20eb }
5076 };
5077
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005078 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005079
5080 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005081 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5082 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005083 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00005084}
5085
hayeswang45dd95c2013-07-08 17:09:01 +08005086static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5087{
hayeswang45dd95c2013-07-08 17:09:01 +08005088 static const struct ephy_info e_info_8411_2[] = {
5089 { 0x00, 0x0000, 0x0008 },
5090 { 0x0c, 0x3df0, 0x0200 },
5091 { 0x0f, 0xffff, 0x5200 },
5092 { 0x19, 0x0020, 0x0000 },
5093 { 0x1e, 0x0000, 0x2000 }
5094 };
5095
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005096 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005097
5098 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005099 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005100 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005101 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005102}
5103
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005104static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5105{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005106 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005107 u32 data;
5108 static const struct ephy_info e_info_8168h_1[] = {
5109 { 0x1e, 0x0800, 0x0001 },
5110 { 0x1d, 0x0000, 0x0800 },
5111 { 0x05, 0xffff, 0x2089 },
5112 { 0x06, 0xffff, 0x5881 },
5113 { 0x04, 0xffff, 0x154a },
5114 { 0x01, 0xffff, 0x068b }
5115 };
5116
5117 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005118 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005119 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005120
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005121 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005122 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005123
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005124 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005125
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005126 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005127
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005128 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005129
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005130 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005131
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005132 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005133
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005134 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005135
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005136 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5137 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005138
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005139 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5140 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005141
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005142 rtl8168_config_eee_mac(tp);
5143
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005144 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5145 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005146
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005147 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005148
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005149 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005150
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005151 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005152
5153 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005154 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005155 rtl_writephy(tp, 0x1f, 0x0000);
5156 if (rg_saw_cnt > 0) {
5157 u16 sw_cnt_1ms_ini;
5158
5159 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5160 sw_cnt_1ms_ini &= 0x0fff;
5161 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005162 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005163 data |= sw_cnt_1ms_ini;
5164 r8168_mac_ocp_write(tp, 0xd412, data);
5165 }
5166
5167 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005168 data &= ~0xf0;
5169 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005170 r8168_mac_ocp_write(tp, 0xe056, data);
5171
5172 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005173 data &= ~0x6000;
5174 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005175 r8168_mac_ocp_write(tp, 0xe052, data);
5176
5177 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005178 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005179 data |= 0x017f;
5180 r8168_mac_ocp_write(tp, 0xe0d6, data);
5181
5182 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005183 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005184 data |= 0x047f;
5185 r8168_mac_ocp_write(tp, 0xd420, data);
5186
5187 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5188 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5189 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5190 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005191
5192 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005193}
5194
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005195static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5196{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005197 rtl8168ep_stop_cmac(tp);
5198
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005199 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005200 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005201
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005202 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005203
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005204 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005205
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005206 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005207
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005208 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005209
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005210 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005211
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005212 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5213 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005214
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005215 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5216 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005217
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005218 rtl8168_config_eee_mac(tp);
5219
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005220 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005221
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005222 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005223
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005224 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005225}
5226
5227static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5228{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005229 static const struct ephy_info e_info_8168ep_1[] = {
5230 { 0x00, 0xffff, 0x10ab },
5231 { 0x06, 0xffff, 0xf030 },
5232 { 0x08, 0xffff, 0x2006 },
5233 { 0x0d, 0xffff, 0x1666 },
5234 { 0x0c, 0x3ff0, 0x0000 }
5235 };
5236
5237 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005238 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005239 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005240
5241 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005242
5243 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005244}
5245
5246static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5247{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005248 static const struct ephy_info e_info_8168ep_2[] = {
5249 { 0x00, 0xffff, 0x10a3 },
5250 { 0x19, 0xffff, 0xfc00 },
5251 { 0x1e, 0xffff, 0x20ea }
5252 };
5253
5254 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005255 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005256 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005257
5258 rtl_hw_start_8168ep(tp);
5259
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005260 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5261 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005262
5263 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005264}
5265
5266static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5267{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005268 u32 data;
5269 static const struct ephy_info e_info_8168ep_3[] = {
5270 { 0x00, 0xffff, 0x10a3 },
5271 { 0x19, 0xffff, 0x7c00 },
5272 { 0x1e, 0xffff, 0x20eb },
5273 { 0x0d, 0xffff, 0x1666 }
5274 };
5275
5276 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005277 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005278 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005279
5280 rtl_hw_start_8168ep(tp);
5281
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005282 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5283 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005284
5285 data = r8168_mac_ocp_read(tp, 0xd3e2);
5286 data &= 0xf000;
5287 data |= 0x0271;
5288 r8168_mac_ocp_write(tp, 0xd3e2, data);
5289
5290 data = r8168_mac_ocp_read(tp, 0xd3e4);
5291 data &= 0xff00;
5292 r8168_mac_ocp_write(tp, 0xd3e4, data);
5293
5294 data = r8168_mac_ocp_read(tp, 0xe860);
5295 data |= 0x0080;
5296 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005297
5298 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005299}
5300
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005301static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005302{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005303 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005304 { 0x01, 0, 0x6e65 },
5305 { 0x02, 0, 0x091f },
5306 { 0x03, 0, 0xc2f9 },
5307 { 0x06, 0, 0xafb5 },
5308 { 0x07, 0, 0x0e00 },
5309 { 0x19, 0, 0xec80 },
5310 { 0x01, 0, 0x2e65 },
5311 { 0x01, 0, 0x6e65 }
5312 };
5313 u8 cfg1;
5314
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005315 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005316
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005317 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005318
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005319 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005320
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005321 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005322 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005323 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005324
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005325 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005326 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005327 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005328
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005329 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005330}
5331
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005332static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005333{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005334 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005335
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005336 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005337
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005338 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5339 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005340}
5341
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005342static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005343{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005344 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005345
Francois Romieufdf6fc02012-07-06 22:40:38 +02005346 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005347}
5348
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005349static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005350{
5351 static const struct ephy_info e_info_8105e_1[] = {
5352 { 0x07, 0, 0x4000 },
5353 { 0x19, 0, 0x0200 },
5354 { 0x19, 0, 0x0020 },
5355 { 0x1e, 0, 0x2000 },
5356 { 0x03, 0, 0x0001 },
5357 { 0x19, 0, 0x0100 },
5358 { 0x19, 0, 0x0004 },
5359 { 0x0a, 0, 0x0020 }
5360 };
5361
Francois Romieucecb5fd2011-04-01 10:21:07 +02005362 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005363 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005364
Francois Romieucecb5fd2011-04-01 10:21:07 +02005365 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005366 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005367
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005368 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5369 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005370
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005371 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005372
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005373 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005374}
5375
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005376static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005377{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005378 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005379 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005380}
5381
Hayes Wang7e18dca2012-03-30 14:33:02 +08005382static void rtl_hw_start_8402(struct rtl8169_private *tp)
5383{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005384 static const struct ephy_info e_info_8402[] = {
5385 { 0x19, 0xffff, 0xff64 },
5386 { 0x1e, 0, 0x4000 }
5387 };
5388
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005389 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005390
5391 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005392 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005393
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005394 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005395
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005396 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005397
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005398 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005399
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005400 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005401 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005402 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5403 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5404 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005405
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005406 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005407}
5408
Hayes Wang5598bfe2012-07-02 17:23:21 +08005409static void rtl_hw_start_8106(struct rtl8169_private *tp)
5410{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005411 rtl_hw_aspm_clkreq_enable(tp, false);
5412
Hayes Wang5598bfe2012-07-02 17:23:21 +08005413 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005414 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005415
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005416 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5417 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5418 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005419
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005420 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005421 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005422}
5423
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005424static void rtl_hw_config(struct rtl8169_private *tp)
5425{
5426 static const rtl_generic_fct hw_configs[] = {
5427 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5428 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5429 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5430 [RTL_GIGA_MAC_VER_10] = NULL,
5431 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5432 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5433 [RTL_GIGA_MAC_VER_13] = NULL,
5434 [RTL_GIGA_MAC_VER_14] = NULL,
5435 [RTL_GIGA_MAC_VER_15] = NULL,
5436 [RTL_GIGA_MAC_VER_16] = NULL,
5437 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5438 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5439 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5440 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5441 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5442 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5443 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5444 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5445 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5446 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5447 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5448 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5449 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5450 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5451 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5452 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5453 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5454 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5455 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5456 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5457 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5458 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5459 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5460 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5461 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5462 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5463 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5464 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5465 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5466 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5467 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5468 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5469 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5470 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5471 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5472 };
5473
5474 if (hw_configs[tp->mac_version])
5475 hw_configs[tp->mac_version](tp);
5476}
5477
5478static void rtl_hw_start_8168(struct rtl8169_private *tp)
5479{
5480 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5481
5482 /* Workaround for RxFIFO overflow. */
5483 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5484 tp->irq_mask |= RxFIFOOver;
5485 tp->irq_mask &= ~RxOverflow;
5486 }
5487
5488 rtl_hw_config(tp);
5489}
5490
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005491static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005492{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005493 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005494 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005495
Francois Romieucecb5fd2011-04-01 10:21:07 +02005496 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005497 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005498 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005499 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005500
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005501 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005502
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005503 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005504 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005505
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005506 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005507}
5508
5509static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5510{
Francois Romieud58d46b2011-05-03 16:38:29 +02005511 struct rtl8169_private *tp = netdev_priv(dev);
5512
Francois Romieud58d46b2011-05-03 16:38:29 +02005513 if (new_mtu > ETH_DATA_LEN)
5514 rtl_hw_jumbo_enable(tp);
5515 else
5516 rtl_hw_jumbo_disable(tp);
5517
Linus Torvalds1da177e2005-04-16 15:20:36 -07005518 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005519 netdev_update_features(dev);
5520
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005521 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522}
5523
5524static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5525{
Al Viro95e09182007-12-22 18:55:39 +00005526 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5528}
5529
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005530static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5531 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005532{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005533 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5534 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005535
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005536 kfree(*data_buff);
5537 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005538 rtl8169_make_unusable_by_asic(desc);
5539}
5540
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005541static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005542{
5543 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5544
Alexander Duycka0750132014-12-11 15:02:17 -08005545 /* Force memory writes to complete before releasing descriptor */
5546 dma_wmb();
5547
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005548 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549}
5550
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005551static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5552 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005553{
5554 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005555 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005556 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005557 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005558
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005559 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005560 if (!data)
5561 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005562
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005563 /* Memory should be properly aligned, but better check. */
5564 if (!IS_ALIGNED((unsigned long)data, 8)) {
5565 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5566 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005567 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005568
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005569 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005570 if (unlikely(dma_mapping_error(d, mapping))) {
5571 if (net_ratelimit())
5572 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005573 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005574 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005575
Heiner Kallweitd731af72018-04-17 23:26:41 +02005576 desc->addr = cpu_to_le64(mapping);
5577 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005578 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005579
5580err_out:
5581 kfree(data);
5582 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005583}
5584
5585static void rtl8169_rx_clear(struct rtl8169_private *tp)
5586{
Francois Romieu07d3f512007-02-21 22:40:46 +01005587 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588
5589 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005590 if (tp->Rx_databuff[i]) {
5591 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005592 tp->RxDescArray + i);
5593 }
5594 }
5595}
5596
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005597static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005599 desc->opts1 |= cpu_to_le32(RingEnd);
5600}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005601
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005602static int rtl8169_rx_fill(struct rtl8169_private *tp)
5603{
5604 unsigned int i;
5605
5606 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005607 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005608
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005609 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005610 if (!data) {
5611 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005612 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005613 }
5614 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005616
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005617 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5618 return 0;
5619
5620err_out:
5621 rtl8169_rx_clear(tp);
5622 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623}
5624
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005625static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005627 rtl8169_init_ring_indexes(tp);
5628
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005629 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5630 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005632 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005633}
5634
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005635static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 struct TxDesc *desc)
5637{
5638 unsigned int len = tx_skb->len;
5639
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005640 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5641
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642 desc->opts1 = 0x00;
5643 desc->opts2 = 0x00;
5644 desc->addr = 0x00;
5645 tx_skb->len = 0;
5646}
5647
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005648static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5649 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650{
5651 unsigned int i;
5652
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005653 for (i = 0; i < n; i++) {
5654 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 struct ring_info *tx_skb = tp->tx_skb + entry;
5656 unsigned int len = tx_skb->len;
5657
5658 if (len) {
5659 struct sk_buff *skb = tx_skb->skb;
5660
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005661 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662 tp->TxDescArray + entry);
5663 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005664 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005665 tx_skb->skb = NULL;
5666 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 }
5668 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005669}
5670
5671static void rtl8169_tx_clear(struct rtl8169_private *tp)
5672{
5673 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005675 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676}
5677
Francois Romieu4422bcd2012-01-26 11:23:32 +01005678static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679{
David Howellsc4028952006-11-22 14:57:56 +00005680 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005681 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682
Francois Romieuda78dbf2012-01-26 14:18:23 +01005683 napi_disable(&tp->napi);
5684 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005685 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005686
françois romieuc7c2c392011-12-04 20:30:52 +00005687 rtl8169_hw_reset(tp);
5688
Francois Romieu56de4142011-03-15 17:29:31 +01005689 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005690 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005691
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005693 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005694
Francois Romieuda78dbf2012-01-26 14:18:23 +01005695 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005696 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005697 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698}
5699
5700static void rtl8169_tx_timeout(struct net_device *dev)
5701{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005702 struct rtl8169_private *tp = netdev_priv(dev);
5703
5704 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705}
5706
Heiner Kallweit734c1402018-11-22 21:56:48 +01005707static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5708{
5709 u32 status = opts0 | len;
5710
5711 if (entry == NUM_TX_DESC - 1)
5712 status |= RingEnd;
5713
5714 return cpu_to_le32(status);
5715}
5716
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005718 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719{
5720 struct skb_shared_info *info = skb_shinfo(skb);
5721 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005722 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005723 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724
5725 entry = tp->cur_tx;
5726 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005727 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005729 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005730 void *addr;
5731
5732 entry = (entry + 1) % NUM_TX_DESC;
5733
5734 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005735 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005736 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005737 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005738 if (unlikely(dma_mapping_error(d, mapping))) {
5739 if (net_ratelimit())
5740 netif_err(tp, drv, tp->dev,
5741 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005742 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005744
Heiner Kallweit734c1402018-11-22 21:56:48 +01005745 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005746 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747 txd->addr = cpu_to_le64(mapping);
5748
5749 tp->tx_skb[entry].len = len;
5750 }
5751
5752 if (cur_frag) {
5753 tp->tx_skb[entry].skb = skb;
5754 txd->opts1 |= cpu_to_le32(LastFrag);
5755 }
5756
5757 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005758
5759err_out:
5760 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5761 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005762}
5763
françois romieub423e9a2013-05-18 01:24:46 +00005764static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5765{
5766 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5767}
5768
hayeswange9746042014-07-11 16:25:58 +08005769static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5770 struct net_device *dev);
5771/* r8169_csum_workaround()
5772 * The hw limites the value the transport offset. When the offset is out of the
5773 * range, calculate the checksum by sw.
5774 */
5775static void r8169_csum_workaround(struct rtl8169_private *tp,
5776 struct sk_buff *skb)
5777{
5778 if (skb_shinfo(skb)->gso_size) {
5779 netdev_features_t features = tp->dev->features;
5780 struct sk_buff *segs, *nskb;
5781
5782 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5783 segs = skb_gso_segment(skb, features);
5784 if (IS_ERR(segs) || !segs)
5785 goto drop;
5786
5787 do {
5788 nskb = segs;
5789 segs = segs->next;
5790 nskb->next = NULL;
5791 rtl8169_start_xmit(nskb, tp->dev);
5792 } while (segs);
5793
Alexander Duyckeb781392015-05-01 10:34:44 -07005794 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005795 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5796 if (skb_checksum_help(skb) < 0)
5797 goto drop;
5798
5799 rtl8169_start_xmit(skb, tp->dev);
5800 } else {
5801 struct net_device_stats *stats;
5802
5803drop:
5804 stats = &tp->dev->stats;
5805 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005806 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005807 }
5808}
5809
5810/* msdn_giant_send_check()
5811 * According to the document of microsoft, the TCP Pseudo Header excludes the
5812 * packet length for IPv6 TCP large packets.
5813 */
5814static int msdn_giant_send_check(struct sk_buff *skb)
5815{
5816 const struct ipv6hdr *ipv6h;
5817 struct tcphdr *th;
5818 int ret;
5819
5820 ret = skb_cow_head(skb, 0);
5821 if (ret)
5822 return ret;
5823
5824 ipv6h = ipv6_hdr(skb);
5825 th = tcp_hdr(skb);
5826
5827 th->check = 0;
5828 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5829
5830 return ret;
5831}
5832
hayeswang5888d3f2014-07-11 16:25:56 +08005833static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
5834 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005835{
Michał Mirosław350fb322011-04-08 06:35:56 +00005836 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837
Francois Romieu2b7b4312011-04-18 22:53:24 -07005838 if (mss) {
5839 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005840 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5841 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5842 const struct iphdr *ip = ip_hdr(skb);
5843
5844 if (ip->protocol == IPPROTO_TCP)
5845 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5846 else if (ip->protocol == IPPROTO_UDP)
5847 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5848 else
5849 WARN_ON_ONCE(1);
5850 }
5851
5852 return true;
5853}
5854
5855static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5856 struct sk_buff *skb, u32 *opts)
5857{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005858 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005859 u32 mss = skb_shinfo(skb)->gso_size;
5860
5861 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005862 if (transport_offset > GTTCPHO_MAX) {
5863 netif_warn(tp, tx_err, tp->dev,
5864 "Invalid transport offset 0x%x for TSO\n",
5865 transport_offset);
5866 return false;
5867 }
5868
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005869 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005870 case htons(ETH_P_IP):
5871 opts[0] |= TD1_GTSENV4;
5872 break;
5873
5874 case htons(ETH_P_IPV6):
5875 if (msdn_giant_send_check(skb))
5876 return false;
5877
5878 opts[0] |= TD1_GTSENV6;
5879 break;
5880
5881 default:
5882 WARN_ON_ONCE(1);
5883 break;
5884 }
5885
hayeswangbdfa4ed2014-07-11 16:25:57 +08005886 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005887 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005888 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005889 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890
françois romieub423e9a2013-05-18 01:24:46 +00005891 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005892 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005893
hayeswange9746042014-07-11 16:25:58 +08005894 if (transport_offset > TCPHO_MAX) {
5895 netif_warn(tp, tx_err, tp->dev,
5896 "Invalid transport offset 0x%x\n",
5897 transport_offset);
5898 return false;
5899 }
5900
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005901 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005902 case htons(ETH_P_IP):
5903 opts[1] |= TD1_IPv4_CS;
5904 ip_protocol = ip_hdr(skb)->protocol;
5905 break;
5906
5907 case htons(ETH_P_IPV6):
5908 opts[1] |= TD1_IPv6_CS;
5909 ip_protocol = ipv6_hdr(skb)->nexthdr;
5910 break;
5911
5912 default:
5913 ip_protocol = IPPROTO_RAW;
5914 break;
5915 }
5916
5917 if (ip_protocol == IPPROTO_TCP)
5918 opts[1] |= TD1_TCP_CS;
5919 else if (ip_protocol == IPPROTO_UDP)
5920 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005921 else
5922 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005923
5924 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005925 } else {
5926 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005927 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 }
hayeswang5888d3f2014-07-11 16:25:56 +08005929
françois romieub423e9a2013-05-18 01:24:46 +00005930 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931}
5932
Heiner Kallweit76085c92018-11-22 22:03:08 +01005933static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5934 unsigned int nr_frags)
5935{
5936 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5937
5938 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5939 return slots_avail > nr_frags;
5940}
5941
Stephen Hemminger613573252009-08-31 19:50:58 +00005942static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5943 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944{
5945 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005946 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005947 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005948 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005950 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005951 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005952
Heiner Kallweit76085c92018-11-22 22:03:08 +01005953 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005954 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005955 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005956 }
5957
5958 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005959 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
françois romieub423e9a2013-05-18 01:24:46 +00005961 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
5962 opts[0] = DescOwn;
5963
hayeswange9746042014-07-11 16:25:58 +08005964 if (!tp->tso_csum(tp, skb, opts)) {
5965 r8169_csum_workaround(tp, skb);
5966 return NETDEV_TX_OK;
5967 }
françois romieub423e9a2013-05-18 01:24:46 +00005968
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005969 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005970 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005971 if (unlikely(dma_mapping_error(d, mapping))) {
5972 if (net_ratelimit())
5973 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005974 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005975 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976
5977 tp->tx_skb[entry].len = len;
5978 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979
Francois Romieu2b7b4312011-04-18 22:53:24 -07005980 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005981 if (frags < 0)
5982 goto err_dma_1;
5983 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005984 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005985 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005986 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005987 tp->tx_skb[entry].skb = skb;
5988 }
5989
Francois Romieu2b7b4312011-04-18 22:53:24 -07005990 txd->opts2 = cpu_to_le32(opts[1]);
5991
Heiner Kallweit0255d592019-02-10 15:28:04 +01005992 netdev_sent_queue(dev, skb->len);
5993
Richard Cochran5047fb52012-03-10 07:29:42 +00005994 skb_tx_timestamp(skb);
5995
Alexander Duycka0750132014-12-11 15:02:17 -08005996 /* Force memory writes to complete before releasing descriptor */
5997 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998
Heiner Kallweit734c1402018-11-22 21:56:48 +01005999 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000
Alexander Duycka0750132014-12-11 15:02:17 -08006001 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006002 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003
Alexander Duycka0750132014-12-11 15:02:17 -08006004 tp->cur_tx += frags + 1;
6005
Heiner Kallweit0255d592019-02-10 15:28:04 +01006006 RTL_W8(tp, TxPoll, NPQ);
6007
Heiner Kallweit0255d592019-02-10 15:28:04 +01006008 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
6009 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6010 * not miss a ring update when it notices a stopped queue.
6011 */
6012 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006014 /* Sync with rtl_tx:
6015 * - publish queue status and cur_tx ring index (write barrier)
6016 * - refresh dirty_tx ring index (read barrier).
6017 * May the current thread have a pessimistic view of the ring
6018 * status and forget to wake up queue, a racing rtl_tx thread
6019 * can't.
6020 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006021 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006022 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01006023 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006024 }
6025
Stephen Hemminger613573252009-08-31 19:50:58 +00006026 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006028err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006029 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006030err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006031 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006032 dev->stats.tx_dropped++;
6033 return NETDEV_TX_OK;
6034
6035err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006037 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006038 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039}
6040
6041static void rtl8169_pcierr_interrupt(struct net_device *dev)
6042{
6043 struct rtl8169_private *tp = netdev_priv(dev);
6044 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006045 u16 pci_status, pci_cmd;
6046
6047 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6048 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6049
Joe Perchesbf82c182010-02-09 11:49:50 +00006050 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6051 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052
6053 /*
6054 * The recovery sequence below admits a very elaborated explanation:
6055 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006056 * - I did not see what else could be done;
6057 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058 *
6059 * Feel free to adjust to your needs.
6060 */
Francois Romieua27993f2006-12-18 00:04:19 +01006061 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006062 pci_cmd &= ~PCI_COMMAND_PARITY;
6063 else
6064 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6065
6066 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006067
6068 pci_write_config_word(pdev, PCI_STATUS,
6069 pci_status & (PCI_STATUS_DETECTED_PARITY |
6070 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6071 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6072
Francois Romieu98ddf982012-01-31 10:47:34 +01006073 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006074}
6075
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006076static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6077 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006078{
Florian Westphald92060b2018-10-20 12:25:27 +02006079 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081 dirty_tx = tp->dirty_tx;
6082 smp_rmb();
6083 tx_left = tp->cur_tx - dirty_tx;
6084
6085 while (tx_left > 0) {
6086 unsigned int entry = dirty_tx % NUM_TX_DESC;
6087 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088 u32 status;
6089
Linus Torvalds1da177e2005-04-16 15:20:36 -07006090 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6091 if (status & DescOwn)
6092 break;
6093
Alexander Duycka0750132014-12-11 15:02:17 -08006094 /* This barrier is needed to keep us from reading
6095 * any other fields out of the Tx descriptor until
6096 * we know the status of DescOwn
6097 */
6098 dma_rmb();
6099
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006100 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006101 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006103 pkts_compl++;
6104 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006105 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006106 tx_skb->skb = NULL;
6107 }
6108 dirty_tx++;
6109 tx_left--;
6110 }
6111
6112 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006113 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6114
6115 u64_stats_update_begin(&tp->tx_stats.syncp);
6116 tp->tx_stats.packets += pkts_compl;
6117 tp->tx_stats.bytes += bytes_compl;
6118 u64_stats_update_end(&tp->tx_stats.syncp);
6119
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006121 /* Sync with rtl8169_start_xmit:
6122 * - publish dirty_tx ring index (write barrier)
6123 * - refresh cur_tx ring index and queue status (read barrier)
6124 * May the current thread miss the stopped queue condition,
6125 * a racing xmit thread can only have a right view of the
6126 * ring status.
6127 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006128 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006129 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006130 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006131 netif_wake_queue(dev);
6132 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006133 /*
6134 * 8168 hack: TxPoll requests are lost when the Tx packets are
6135 * too close. Let's kick an extra TxPoll request when a burst
6136 * of start_xmit activity is detected (if it is not detected,
6137 * it is slow enough). -- FR
6138 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006139 if (tp->cur_tx != dirty_tx)
6140 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141 }
6142}
6143
Francois Romieu126fa4b2005-05-12 20:09:17 -04006144static inline int rtl8169_fragmented_frame(u32 status)
6145{
6146 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6147}
6148
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006149static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006150{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151 u32 status = opts1 & RxProtoMask;
6152
6153 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006154 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155 skb->ip_summed = CHECKSUM_UNNECESSARY;
6156 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006157 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006158}
6159
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006160static struct sk_buff *rtl8169_try_rx_copy(void *data,
6161 struct rtl8169_private *tp,
6162 int pkt_size,
6163 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006165 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006166 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006167
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006168 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006169 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006170 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006171 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006172 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006173 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6174
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006175 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176}
6177
Francois Romieuda78dbf2012-01-26 14:18:23 +01006178static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179{
6180 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006181 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006182
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184
Timo Teräs9fba0812013-01-15 21:01:24 +00006185 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006187 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188 u32 status;
6189
Heiner Kallweit62028062018-04-17 23:30:29 +02006190 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191 if (status & DescOwn)
6192 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006193
6194 /* This barrier is needed to keep us from reading
6195 * any other fields out of the Rx descriptor until
6196 * we know the status of DescOwn
6197 */
6198 dma_rmb();
6199
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006200 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006201 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6202 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006203 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006205 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006207 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006208 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6209 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006210 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006211 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006212 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006213 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006214 dma_addr_t addr;
6215 int pkt_size;
6216
6217process_pkt:
6218 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006219 if (likely(!(dev->features & NETIF_F_RXFCS)))
6220 pkt_size = (status & 0x00003fff) - 4;
6221 else
6222 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223
Francois Romieu126fa4b2005-05-12 20:09:17 -04006224 /*
6225 * The driver does not support incoming fragmented
6226 * frames. They are seen as a symptom of over-mtu
6227 * sized frames.
6228 */
6229 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006230 dev->stats.rx_dropped++;
6231 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006232 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006233 }
6234
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006235 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6236 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006237 if (!skb) {
6238 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006239 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006240 }
6241
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006242 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006243 skb_put(skb, pkt_size);
6244 skb->protocol = eth_type_trans(skb, dev);
6245
Francois Romieu7a8fc772011-03-01 17:18:33 +01006246 rtl8169_rx_vlan_tag(desc, skb);
6247
françois romieu39174292015-11-11 23:35:18 +01006248 if (skb->pkt_type == PACKET_MULTICAST)
6249 dev->stats.multicast++;
6250
Heiner Kallweit448a2412019-04-03 19:54:12 +02006251 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252
Junchang Wang8027aa22012-03-04 23:30:32 +01006253 u64_stats_update_begin(&tp->rx_stats.syncp);
6254 tp->rx_stats.packets++;
6255 tp->rx_stats.bytes += pkt_size;
6256 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257 }
françois romieuce11ff52013-01-24 13:30:06 +00006258release_descriptor:
6259 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006260 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261 }
6262
6263 count = cur_rx - tp->cur_rx;
6264 tp->cur_rx = cur_rx;
6265
Linus Torvalds1da177e2005-04-16 15:20:36 -07006266 return count;
6267}
6268
Francois Romieu07d3f512007-02-21 22:40:46 +01006269static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006270{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006271 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006272 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006274 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006275 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006276
Heiner Kallweit38caff52018-10-18 22:19:28 +02006277 if (unlikely(status & SYSErr)) {
6278 rtl8169_pcierr_interrupt(tp->dev);
6279 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006280 }
6281
Heiner Kallweit703732f2019-01-19 22:07:05 +01006282 if (status & LinkChg)
6283 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006284
Heiner Kallweit38caff52018-10-18 22:19:28 +02006285 if (unlikely(status & RxFIFOOver &&
6286 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6287 netif_stop_queue(tp->dev);
6288 /* XXX - Hack alert. See rtl_task(). */
6289 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6290 }
6291
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006292 rtl_irq_disable(tp);
6293 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006294out:
6295 rtl_ack_events(tp, status);
6296
6297 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006298}
6299
Francois Romieu4422bcd2012-01-26 11:23:32 +01006300static void rtl_task(struct work_struct *work)
6301{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006302 static const struct {
6303 int bitnr;
6304 void (*action)(struct rtl8169_private *);
6305 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006306 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006307 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006308 struct rtl8169_private *tp =
6309 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006310 struct net_device *dev = tp->dev;
6311 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006312
Francois Romieuda78dbf2012-01-26 14:18:23 +01006313 rtl_lock_work(tp);
6314
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006315 if (!netif_running(dev) ||
6316 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006317 goto out_unlock;
6318
6319 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6320 bool pending;
6321
Francois Romieuda78dbf2012-01-26 14:18:23 +01006322 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006323 if (pending)
6324 rtl_work[i].action(tp);
6325 }
6326
6327out_unlock:
6328 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006329}
6330
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006331static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006333 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6334 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006335 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006336
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006337 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006338
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006339 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006340
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006341 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006342 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006343 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 }
6345
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006346 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006348
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006349static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006350{
6351 struct rtl8169_private *tp = netdev_priv(dev);
6352
6353 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6354 return;
6355
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006356 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6357 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006358}
6359
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006360static void r8169_phylink_handler(struct net_device *ndev)
6361{
6362 struct rtl8169_private *tp = netdev_priv(ndev);
6363
6364 if (netif_carrier_ok(ndev)) {
6365 rtl_link_chg_patch(tp);
6366 pm_request_resume(&tp->pci_dev->dev);
6367 } else {
6368 pm_runtime_idle(&tp->pci_dev->dev);
6369 }
6370
6371 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006372 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006373}
6374
6375static int r8169_phy_connect(struct rtl8169_private *tp)
6376{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006377 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006378 phy_interface_t phy_mode;
6379 int ret;
6380
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006381 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006382 PHY_INTERFACE_MODE_MII;
6383
6384 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6385 phy_mode);
6386 if (ret)
6387 return ret;
6388
Heiner Kallweita6851c62019-05-28 18:43:46 +02006389 if (tp->supports_gmii)
6390 phy_remove_link_mode(phydev,
6391 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6392 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006393 phy_set_max_speed(phydev, SPEED_100);
6394
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006395 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006396
6397 phy_attached_info(phydev);
6398
6399 return 0;
6400}
6401
Linus Torvalds1da177e2005-04-16 15:20:36 -07006402static void rtl8169_down(struct net_device *dev)
6403{
6404 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006405
Heiner Kallweit703732f2019-01-19 22:07:05 +01006406 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006407
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006408 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006409 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006410
Hayes Wang92fc43b2011-07-06 15:58:03 +08006411 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006412 /*
6413 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006414 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6415 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006416 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006417 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006418
Linus Torvalds1da177e2005-04-16 15:20:36 -07006419 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006420 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006421
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422 rtl8169_tx_clear(tp);
6423
6424 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006425
6426 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006427}
6428
6429static int rtl8169_close(struct net_device *dev)
6430{
6431 struct rtl8169_private *tp = netdev_priv(dev);
6432 struct pci_dev *pdev = tp->pci_dev;
6433
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006434 pm_runtime_get_sync(&pdev->dev);
6435
Francois Romieucecb5fd2011-04-01 10:21:07 +02006436 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006437 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006438
Francois Romieuda78dbf2012-01-26 14:18:23 +01006439 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006440 /* Clear all task flags */
6441 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006442
Linus Torvalds1da177e2005-04-16 15:20:36 -07006443 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006444 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006445
Lekensteyn4ea72442013-07-22 09:53:30 +02006446 cancel_work_sync(&tp->wk.work);
6447
Heiner Kallweit703732f2019-01-19 22:07:05 +01006448 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006449
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006450 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006452 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6453 tp->RxPhyAddr);
6454 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6455 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456 tp->TxDescArray = NULL;
6457 tp->RxDescArray = NULL;
6458
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006459 pm_runtime_put_sync(&pdev->dev);
6460
Linus Torvalds1da177e2005-04-16 15:20:36 -07006461 return 0;
6462}
6463
Francois Romieudc1c00c2012-03-08 10:06:18 +01006464#ifdef CONFIG_NET_POLL_CONTROLLER
6465static void rtl8169_netpoll(struct net_device *dev)
6466{
6467 struct rtl8169_private *tp = netdev_priv(dev);
6468
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006469 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006470}
6471#endif
6472
Francois Romieudf43ac72012-03-08 09:48:40 +01006473static int rtl_open(struct net_device *dev)
6474{
6475 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006476 struct pci_dev *pdev = tp->pci_dev;
6477 int retval = -ENOMEM;
6478
6479 pm_runtime_get_sync(&pdev->dev);
6480
6481 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006482 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006483 * dma_alloc_coherent provides more.
6484 */
6485 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6486 &tp->TxPhyAddr, GFP_KERNEL);
6487 if (!tp->TxDescArray)
6488 goto err_pm_runtime_put;
6489
6490 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6491 &tp->RxPhyAddr, GFP_KERNEL);
6492 if (!tp->RxDescArray)
6493 goto err_free_tx_0;
6494
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006495 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006496 if (retval < 0)
6497 goto err_free_rx_1;
6498
Francois Romieudf43ac72012-03-08 09:48:40 +01006499 rtl_request_firmware(tp);
6500
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006501 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006502 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006503 if (retval < 0)
6504 goto err_release_fw_2;
6505
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006506 retval = r8169_phy_connect(tp);
6507 if (retval)
6508 goto err_free_irq;
6509
Francois Romieudf43ac72012-03-08 09:48:40 +01006510 rtl_lock_work(tp);
6511
6512 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6513
6514 napi_enable(&tp->napi);
6515
6516 rtl8169_init_phy(dev, tp);
6517
Francois Romieudf43ac72012-03-08 09:48:40 +01006518 rtl_pll_power_up(tp);
6519
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006520 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006521
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006522 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006523 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6524
Heiner Kallweit703732f2019-01-19 22:07:05 +01006525 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006526 netif_start_queue(dev);
6527
6528 rtl_unlock_work(tp);
6529
Heiner Kallweita92a0842018-01-08 21:39:13 +01006530 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006531out:
6532 return retval;
6533
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006534err_free_irq:
6535 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006536err_release_fw_2:
6537 rtl_release_firmware(tp);
6538 rtl8169_rx_clear(tp);
6539err_free_rx_1:
6540 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6541 tp->RxPhyAddr);
6542 tp->RxDescArray = NULL;
6543err_free_tx_0:
6544 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6545 tp->TxPhyAddr);
6546 tp->TxDescArray = NULL;
6547err_pm_runtime_put:
6548 pm_runtime_put_noidle(&pdev->dev);
6549 goto out;
6550}
6551
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006552static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006553rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006554{
6555 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006556 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006557 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006558 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006559
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006560 pm_runtime_get_noresume(&pdev->dev);
6561
6562 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006563 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006564
Junchang Wang8027aa22012-03-04 23:30:32 +01006565 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006566 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006567 stats->rx_packets = tp->rx_stats.packets;
6568 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006569 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006570
Junchang Wang8027aa22012-03-04 23:30:32 +01006571 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006572 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006573 stats->tx_packets = tp->tx_stats.packets;
6574 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006575 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006576
6577 stats->rx_dropped = dev->stats.rx_dropped;
6578 stats->tx_dropped = dev->stats.tx_dropped;
6579 stats->rx_length_errors = dev->stats.rx_length_errors;
6580 stats->rx_errors = dev->stats.rx_errors;
6581 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6582 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6583 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006584 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006585
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006586 /*
6587 * Fetch additonal counter values missing in stats collected by driver
6588 * from tally counters.
6589 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006590 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006591 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006592
6593 /*
6594 * Subtract values fetched during initalization.
6595 * See rtl8169_init_counter_offsets for a description why we do that.
6596 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006597 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006598 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006599 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006600 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006601 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006602 le16_to_cpu(tp->tc_offset.tx_aborted);
6603
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006604 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006605}
6606
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006607static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006608{
françois romieu065c27c2011-01-03 15:08:12 +00006609 struct rtl8169_private *tp = netdev_priv(dev);
6610
Francois Romieu5d06a992006-02-23 00:47:58 +01006611 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006612 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006613
Heiner Kallweit703732f2019-01-19 22:07:05 +01006614 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006615 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006616
6617 rtl_lock_work(tp);
6618 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006619 /* Clear all task flags */
6620 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6621
Francois Romieuda78dbf2012-01-26 14:18:23 +01006622 rtl_unlock_work(tp);
6623
6624 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006625}
Francois Romieu5d06a992006-02-23 00:47:58 +01006626
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006627#ifdef CONFIG_PM
6628
6629static int rtl8169_suspend(struct device *device)
6630{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006631 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006632 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006633
6634 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006635 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006636
Francois Romieu5d06a992006-02-23 00:47:58 +01006637 return 0;
6638}
6639
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006640static void __rtl8169_resume(struct net_device *dev)
6641{
françois romieu065c27c2011-01-03 15:08:12 +00006642 struct rtl8169_private *tp = netdev_priv(dev);
6643
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006644 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006645
6646 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006647 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006648
Heiner Kallweit703732f2019-01-19 22:07:05 +01006649 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006650
Artem Savkovcff4c162012-04-03 10:29:11 +00006651 rtl_lock_work(tp);
6652 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006653 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006654 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006655 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006656}
6657
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006658static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006659{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006660 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006661 struct rtl8169_private *tp = netdev_priv(dev);
6662
6663 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006664
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006665 if (netif_running(dev))
6666 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006667
Francois Romieu5d06a992006-02-23 00:47:58 +01006668 return 0;
6669}
6670
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006671static int rtl8169_runtime_suspend(struct device *device)
6672{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006673 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006674 struct rtl8169_private *tp = netdev_priv(dev);
6675
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006676 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006677 return 0;
6678
Francois Romieuda78dbf2012-01-26 14:18:23 +01006679 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006680 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006681 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006682
6683 rtl8169_net_suspend(dev);
6684
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006685 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006686 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006687 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006688
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006689 return 0;
6690}
6691
6692static int rtl8169_runtime_resume(struct device *device)
6693{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006694 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006695 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006696 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006697
6698 if (!tp->TxDescArray)
6699 return 0;
6700
Francois Romieuda78dbf2012-01-26 14:18:23 +01006701 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006702 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006703 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006704
6705 __rtl8169_resume(dev);
6706
6707 return 0;
6708}
6709
6710static int rtl8169_runtime_idle(struct device *device)
6711{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006712 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006713
Heiner Kallweita92a0842018-01-08 21:39:13 +01006714 if (!netif_running(dev) || !netif_carrier_ok(dev))
6715 pm_schedule_suspend(device, 10000);
6716
6717 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006718}
6719
Alexey Dobriyan47145212009-12-14 18:00:08 -08006720static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006721 .suspend = rtl8169_suspend,
6722 .resume = rtl8169_resume,
6723 .freeze = rtl8169_suspend,
6724 .thaw = rtl8169_resume,
6725 .poweroff = rtl8169_suspend,
6726 .restore = rtl8169_resume,
6727 .runtime_suspend = rtl8169_runtime_suspend,
6728 .runtime_resume = rtl8169_runtime_resume,
6729 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006730};
6731
6732#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6733
6734#else /* !CONFIG_PM */
6735
6736#define RTL8169_PM_OPS NULL
6737
6738#endif /* !CONFIG_PM */
6739
David S. Miller1805b2f2011-10-24 18:18:09 -04006740static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6741{
David S. Miller1805b2f2011-10-24 18:18:09 -04006742 /* WoL fails with 8168b when the receiver is disabled. */
6743 switch (tp->mac_version) {
6744 case RTL_GIGA_MAC_VER_11:
6745 case RTL_GIGA_MAC_VER_12:
6746 case RTL_GIGA_MAC_VER_17:
6747 pci_clear_master(tp->pci_dev);
6748
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006749 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006750 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006751 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006752 break;
6753 default:
6754 break;
6755 }
6756}
6757
Francois Romieu1765f952008-09-13 17:21:40 +02006758static void rtl_shutdown(struct pci_dev *pdev)
6759{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006760 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006761 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006762
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006763 rtl8169_net_suspend(dev);
6764
Francois Romieucecb5fd2011-04-01 10:21:07 +02006765 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006766 rtl_rar_set(tp, dev->perm_addr);
6767
Hayes Wang92fc43b2011-07-06 15:58:03 +08006768 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006769
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006770 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006771 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006772 rtl_wol_suspend_quirk(tp);
6773 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006774 }
6775
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006776 pci_wake_from_d3(pdev, true);
6777 pci_set_power_state(pdev, PCI_D3hot);
6778 }
6779}
Francois Romieu5d06a992006-02-23 00:47:58 +01006780
Bill Pembertonbaf63292012-12-03 09:23:28 -05006781static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006782{
6783 struct net_device *dev = pci_get_drvdata(pdev);
6784 struct rtl8169_private *tp = netdev_priv(dev);
6785
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006786 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006787 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006788
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006789 netif_napi_del(&tp->napi);
6790
Francois Romieue27566e2012-03-08 09:54:01 +01006791 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006792 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006793
6794 rtl_release_firmware(tp);
6795
6796 if (pci_dev_run_wake(pdev))
6797 pm_runtime_get_noresume(&pdev->dev);
6798
6799 /* restore original MAC address */
6800 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006801}
6802
Francois Romieufa9c3852012-03-08 10:01:50 +01006803static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006804 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006805 .ndo_stop = rtl8169_close,
6806 .ndo_get_stats64 = rtl8169_get_stats64,
6807 .ndo_start_xmit = rtl8169_start_xmit,
6808 .ndo_tx_timeout = rtl8169_tx_timeout,
6809 .ndo_validate_addr = eth_validate_addr,
6810 .ndo_change_mtu = rtl8169_change_mtu,
6811 .ndo_fix_features = rtl8169_fix_features,
6812 .ndo_set_features = rtl8169_set_features,
6813 .ndo_set_mac_address = rtl_set_mac_address,
6814 .ndo_do_ioctl = rtl8169_ioctl,
6815 .ndo_set_rx_mode = rtl_set_rx_mode,
6816#ifdef CONFIG_NET_POLL_CONTROLLER
6817 .ndo_poll_controller = rtl8169_netpoll,
6818#endif
6819
6820};
6821
Francois Romieu31fa8b12012-03-08 10:09:40 +01006822static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006823 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006824 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01006825 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006826 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006827} rtl_cfg_infos [] = {
6828 [RTL_CFG_0] = {
6829 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006830 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006831 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006832 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006833 },
6834 [RTL_CFG_1] = {
6835 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006836 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006837 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006838 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006839 },
6840 [RTL_CFG_2] = {
6841 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006842 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03006843 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006844 }
6845};
6846
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006847static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006848{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006849 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006850
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006851 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006852 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006853 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006854 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006855 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006856 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006857 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006858 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006859
6860 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006861}
6862
Thierry Reding04c77882019-02-06 13:30:17 +01006863static void rtl_read_mac_address(struct rtl8169_private *tp,
6864 u8 mac_addr[ETH_ALEN])
6865{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006866 u32 value;
6867
Thierry Reding04c77882019-02-06 13:30:17 +01006868 /* Get MAC address */
6869 switch (tp->mac_version) {
6870 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6871 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006872 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006873 mac_addr[0] = (value >> 0) & 0xff;
6874 mac_addr[1] = (value >> 8) & 0xff;
6875 mac_addr[2] = (value >> 16) & 0xff;
6876 mac_addr[3] = (value >> 24) & 0xff;
6877
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006878 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006879 mac_addr[4] = (value >> 0) & 0xff;
6880 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006881 break;
6882 default:
6883 break;
6884 }
6885}
6886
Hayes Wangc5583862012-07-02 17:23:22 +08006887DECLARE_RTL_COND(rtl_link_list_ready_cond)
6888{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006889 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006890}
6891
6892DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6893{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006894 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006895}
6896
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006897static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6898{
6899 struct rtl8169_private *tp = mii_bus->priv;
6900
6901 if (phyaddr > 0)
6902 return -ENODEV;
6903
6904 return rtl_readphy(tp, phyreg);
6905}
6906
6907static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6908 int phyreg, u16 val)
6909{
6910 struct rtl8169_private *tp = mii_bus->priv;
6911
6912 if (phyaddr > 0)
6913 return -ENODEV;
6914
6915 rtl_writephy(tp, phyreg, val);
6916
6917 return 0;
6918}
6919
6920static int r8169_mdio_register(struct rtl8169_private *tp)
6921{
6922 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006923 struct mii_bus *new_bus;
6924 int ret;
6925
6926 new_bus = devm_mdiobus_alloc(&pdev->dev);
6927 if (!new_bus)
6928 return -ENOMEM;
6929
6930 new_bus->name = "r8169";
6931 new_bus->priv = tp;
6932 new_bus->parent = &pdev->dev;
6933 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006934 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006935
6936 new_bus->read = r8169_mdio_read_reg;
6937 new_bus->write = r8169_mdio_write_reg;
6938
6939 ret = mdiobus_register(new_bus);
6940 if (ret)
6941 return ret;
6942
Heiner Kallweit703732f2019-01-19 22:07:05 +01006943 tp->phydev = mdiobus_get_phy(new_bus, 0);
6944 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006945 mdiobus_unregister(new_bus);
6946 return -ENODEV;
6947 }
6948
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006949 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006950 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006951
6952 return 0;
6953}
6954
Bill Pembertonbaf63292012-12-03 09:23:28 -05006955static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006956{
Hayes Wangc5583862012-07-02 17:23:22 +08006957 u32 data;
6958
6959 tp->ocp_base = OCP_STD_PHY_BASE;
6960
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006961 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006962
6963 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6964 return;
6965
6966 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6967 return;
6968
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006969 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006970 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006971 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006972
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006973 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006974 data &= ~(1 << 14);
6975 r8168_mac_ocp_write(tp, 0xe8de, data);
6976
6977 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6978 return;
6979
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006980 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006981 data |= (1 << 15);
6982 r8168_mac_ocp_write(tp, 0xe8de, data);
6983
Heiner Kallweit7160be22019-05-25 20:44:01 +02006984 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006985}
6986
Bill Pembertonbaf63292012-12-03 09:23:28 -05006987static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006988{
6989 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006990 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6991 rtl8168ep_stop_cmac(tp);
6992 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006993 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006994 rtl_hw_init_8168g(tp);
6995 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006996 default:
6997 break;
6998 }
6999}
7000
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007001/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7002static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7003{
7004 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02007005 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007006 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7007 return false;
7008 default:
7009 return true;
7010 }
7011}
7012
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007013static int rtl_jumbo_max(struct rtl8169_private *tp)
7014{
7015 /* Non-GBit versions don't support jumbo frames */
7016 if (!tp->supports_gmii)
7017 return JUMBO_1K;
7018
7019 switch (tp->mac_version) {
7020 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02007021 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007022 return JUMBO_7K;
7023 /* RTL8168b */
7024 case RTL_GIGA_MAC_VER_11:
7025 case RTL_GIGA_MAC_VER_12:
7026 case RTL_GIGA_MAC_VER_17:
7027 return JUMBO_4K;
7028 /* RTL8168c */
7029 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7030 return JUMBO_6K;
7031 default:
7032 return JUMBO_9K;
7033 }
7034}
7035
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007036static void rtl_disable_clk(void *data)
7037{
7038 clk_disable_unprepare(data);
7039}
7040
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007041static int rtl_get_ether_clk(struct rtl8169_private *tp)
7042{
7043 struct device *d = tp_to_dev(tp);
7044 struct clk *clk;
7045 int rc;
7046
7047 clk = devm_clk_get(d, "ether_clk");
7048 if (IS_ERR(clk)) {
7049 rc = PTR_ERR(clk);
7050 if (rc == -ENOENT)
7051 /* clk-core allows NULL (for suspend / resume) */
7052 rc = 0;
7053 else if (rc != -EPROBE_DEFER)
7054 dev_err(d, "failed to get clk: %d\n", rc);
7055 } else {
7056 tp->clk = clk;
7057 rc = clk_prepare_enable(clk);
7058 if (rc)
7059 dev_err(d, "failed to enable clk: %d\n", rc);
7060 else
7061 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7062 }
7063
7064 return rc;
7065}
7066
hayeswang929a0312014-09-16 11:40:47 +08007067static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007068{
7069 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007070 /* align to u16 for is_valid_ether_addr() */
7071 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007072 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007073 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007074 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007075 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007076
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007077 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7078 if (!dev)
7079 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007080
7081 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007082 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007083 tp = netdev_priv(dev);
7084 tp->dev = dev;
7085 tp->pci_dev = pdev;
7086 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007087 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007088
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007089 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007090 rc = rtl_get_ether_clk(tp);
7091 if (rc)
7092 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007093
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007094 /* Disable ASPM completely as that cause random device stop working
7095 * problems as well as full system hangs for some PCIe devices users.
7096 */
7097 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
7098
Francois Romieu3b6cf252012-03-08 09:59:04 +01007099 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007100 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007101 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007102 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007103 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007104 }
7105
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007106 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007107 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007108
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007109 /* use first MMIO region */
7110 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7111 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007112 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007113 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007114 }
7115
7116 /* check for weird/broken PCI region reporting */
7117 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007118 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007119 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007120 }
7121
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007122 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007123 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007124 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007125 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007126 }
7127
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007128 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007129
Francois Romieu3b6cf252012-03-08 09:59:04 +01007130 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007131 rtl8169_get_mac_version(tp);
7132 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7133 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007134
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007135 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007136
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007137 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007138 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007139 dev->features |= NETIF_F_HIGHDMA;
7140 } else {
7141 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7142 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007143 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007144 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007145 }
7146 }
7147
Francois Romieu3b6cf252012-03-08 09:59:04 +01007148 rtl_init_rxcfg(tp);
7149
Heiner Kallweitde20e122018-09-25 07:58:00 +02007150 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007151
Hayes Wangc5583862012-07-02 17:23:22 +08007152 rtl_hw_initialize(tp);
7153
Francois Romieu3b6cf252012-03-08 09:59:04 +01007154 rtl_hw_reset(tp);
7155
Francois Romieu3b6cf252012-03-08 09:59:04 +01007156 pci_set_master(pdev);
7157
Francois Romieu3b6cf252012-03-08 09:59:04 +01007158 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007159 rtl_init_jumbo_ops(tp);
7160
Francois Romieu3b6cf252012-03-08 09:59:04 +01007161 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007162
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007163 rc = rtl_alloc_irq(tp);
7164 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007165 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007166 return rc;
7167 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007168
Francois Romieu3b6cf252012-03-08 09:59:04 +01007169 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007170 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007171 u64_stats_init(&tp->rx_stats.syncp);
7172 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007173
Thierry Reding04c77882019-02-06 13:30:17 +01007174 /* get MAC address */
7175 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7176 if (rc)
7177 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007178
Thierry Reding04c77882019-02-06 13:30:17 +01007179 if (is_valid_ether_addr(mac_addr))
7180 rtl_rar_set(tp, mac_addr);
7181
Francois Romieu3b6cf252012-03-08 09:59:04 +01007182 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007183 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007184
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007185 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007186
Heiner Kallweit37621492018-04-17 23:20:03 +02007187 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007188
7189 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7190 * properly for all devices */
7191 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007192 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007193
7194 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007195 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7196 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007197 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7198 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007199 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007200
hayeswang929a0312014-09-16 11:40:47 +08007201 tp->cp_cmd |= RxChkSum | RxVlan;
7202
7203 /*
7204 * Pretend we are using VLANs; This bypasses a nasty bug where
7205 * Interrupts stop flowing on high load on 8110SCd controllers.
7206 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007207 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007208 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007209 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007210
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007211 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007212 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007213 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007214 } else {
7215 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007216 }
hayeswang5888d3f2014-07-11 16:25:56 +08007217
Francois Romieu3b6cf252012-03-08 09:59:04 +01007218 dev->hw_features |= NETIF_F_RXALL;
7219 dev->hw_features |= NETIF_F_RXFCS;
7220
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007221 /* MTU range: 60 - hw-specific max */
7222 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007223 jumbo_max = rtl_jumbo_max(tp);
7224 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007225
Francois Romieu3b6cf252012-03-08 09:59:04 +01007226 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007227 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007228 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007229
Heiner Kallweit254764e2019-01-22 22:23:41 +01007230 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007231
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007232 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7233 &tp->counters_phys_addr,
7234 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007235 if (!tp->counters)
7236 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007237
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007238 pci_set_drvdata(pdev, dev);
7239
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007240 rc = r8169_mdio_register(tp);
7241 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007242 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007243
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007244 /* chip gets powered up in rtl_open() */
7245 rtl_pll_power_down(tp);
7246
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007247 rc = register_netdev(dev);
7248 if (rc)
7249 goto err_mdio_unregister;
7250
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007251 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007252 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007253 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007254 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007255
7256 if (jumbo_max > JUMBO_1K)
7257 netif_info(tp, probe, dev,
7258 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7259 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7260 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007262 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007263 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007264
Heiner Kallweita92a0842018-01-08 21:39:13 +01007265 if (pci_dev_run_wake(pdev))
7266 pm_runtime_put_sync(&pdev->dev);
7267
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007268 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007269
7270err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007271 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007272 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007273}
7274
Linus Torvalds1da177e2005-04-16 15:20:36 -07007275static struct pci_driver rtl8169_pci_driver = {
7276 .name = MODULENAME,
7277 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007278 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007279 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007280 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007281 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007282};
7283
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007284module_pci_driver(rtl8169_pci_driver);