blob: 8f1623bf2134700498198a98cb6aca9dddd2a6cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Francois Romieu9c14cea2008-07-05 00:21:15 +020087#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000088#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
90
91#define R8169_REGS_SIZE 256
92#define R8169_NAPI_WEIGHT 64
93#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000094#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
96#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
97
98#define RTL8169_TX_TIMEOUT (6*HZ)
99#define RTL8169_PHY_TIMEOUT (10*HZ)
100
101/* write/read MMIO register */
102#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
103#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
104#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
105#define RTL_R8(reg) readb (ioaddr + (reg))
106#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +0000107#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200110 RTL_GIGA_MAC_VER_01 = 0,
111 RTL_GIGA_MAC_VER_02,
112 RTL_GIGA_MAC_VER_03,
113 RTL_GIGA_MAC_VER_04,
114 RTL_GIGA_MAC_VER_05,
115 RTL_GIGA_MAC_VER_06,
116 RTL_GIGA_MAC_VER_07,
117 RTL_GIGA_MAC_VER_08,
118 RTL_GIGA_MAC_VER_09,
119 RTL_GIGA_MAC_VER_10,
120 RTL_GIGA_MAC_VER_11,
121 RTL_GIGA_MAC_VER_12,
122 RTL_GIGA_MAC_VER_13,
123 RTL_GIGA_MAC_VER_14,
124 RTL_GIGA_MAC_VER_15,
125 RTL_GIGA_MAC_VER_16,
126 RTL_GIGA_MAC_VER_17,
127 RTL_GIGA_MAC_VER_18,
128 RTL_GIGA_MAC_VER_19,
129 RTL_GIGA_MAC_VER_20,
130 RTL_GIGA_MAC_VER_21,
131 RTL_GIGA_MAC_VER_22,
132 RTL_GIGA_MAC_VER_23,
133 RTL_GIGA_MAC_VER_24,
134 RTL_GIGA_MAC_VER_25,
135 RTL_GIGA_MAC_VER_26,
136 RTL_GIGA_MAC_VER_27,
137 RTL_GIGA_MAC_VER_28,
138 RTL_GIGA_MAC_VER_29,
139 RTL_GIGA_MAC_VER_30,
140 RTL_GIGA_MAC_VER_31,
141 RTL_GIGA_MAC_VER_32,
142 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800143 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800144 RTL_GIGA_MAC_VER_35,
145 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800146 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800147 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800148 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800149 RTL_GIGA_MAC_VER_40,
150 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000151 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000152 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800153 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800154 RTL_GIGA_MAC_VER_45,
155 RTL_GIGA_MAC_VER_46,
156 RTL_GIGA_MAC_VER_47,
157 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800158 RTL_GIGA_MAC_VER_49,
159 RTL_GIGA_MAC_VER_50,
160 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200161 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162};
163
Francois Romieu2b7b4312011-04-18 22:53:24 -0700164enum rtl_tx_desc_version {
165 RTL_TD_0 = 0,
166 RTL_TD_1 = 1,
167};
168
Francois Romieud58d46b2011-05-03 16:38:29 +0200169#define JUMBO_1K ETH_DATA_LEN
170#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
171#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
172#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
173#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
174
175#define _R(NAME,TD,FW,SZ,B) { \
176 .name = NAME, \
177 .txd_version = TD, \
178 .fw_name = FW, \
179 .jumbo_max = SZ, \
180 .jumbo_tx_csum = B \
181}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800183static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700185 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200186 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200187 u16 jumbo_max;
188 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200189} rtl_chip_infos[] = {
190 /* PCI devices. */
191 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200192 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200194 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200196 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200198 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200200 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200202 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 /* PCI-E devices. */
204 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200205 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200207 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200209 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200211 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200213 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200215 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200217 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200219 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200221 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200223 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800225 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200227 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200229 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200231 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200233 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200235 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200237 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200239 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200240 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200241 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
242 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200244 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
245 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200246 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200247 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200248 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200249 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200250 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200251 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
252 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200253 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200254 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
255 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200256 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200257 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200258 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200259 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
260 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200261 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200262 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
263 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800264 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200265 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
266 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800267 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200268 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
269 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800270 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200271 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
272 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800273 [RTL_GIGA_MAC_VER_37] =
274 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
275 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800276 [RTL_GIGA_MAC_VER_38] =
277 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
278 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800279 [RTL_GIGA_MAC_VER_39] =
280 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
281 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800282 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000283 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800284 JUMBO_9K, false),
285 [RTL_GIGA_MAC_VER_41] =
286 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000287 [RTL_GIGA_MAC_VER_42] =
288 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
289 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000290 [RTL_GIGA_MAC_VER_43] =
291 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
292 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800293 [RTL_GIGA_MAC_VER_44] =
294 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
295 JUMBO_9K, false),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800296 [RTL_GIGA_MAC_VER_45] =
297 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1,
298 JUMBO_9K, false),
299 [RTL_GIGA_MAC_VER_46] =
300 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2,
301 JUMBO_9K, false),
302 [RTL_GIGA_MAC_VER_47] =
303 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1,
304 JUMBO_1K, false),
305 [RTL_GIGA_MAC_VER_48] =
306 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2,
307 JUMBO_1K, false),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800308 [RTL_GIGA_MAC_VER_49] =
309 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
310 JUMBO_9K, false),
311 [RTL_GIGA_MAC_VER_50] =
312 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
313 JUMBO_9K, false),
314 [RTL_GIGA_MAC_VER_51] =
315 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
316 JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318#undef _R
319
Francois Romieubcf0bf92006-07-26 23:14:13 +0200320enum cfg_version {
321 RTL_CFG_0 = 0x00,
322 RTL_CFG_1,
323 RTL_CFG_2
324};
325
Benoit Taine9baa3c32014-08-08 15:56:03 +0200326static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200327 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200328 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800329 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200330 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100331 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200332 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200333 { PCI_VENDOR_ID_DLINK, 0x4300,
334 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200335 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000336 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200337 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200338 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
339 { PCI_VENDOR_ID_LINKSYS, 0x1032,
340 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100341 { 0x0001, 0x8168,
342 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 {0,},
344};
345
346MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
347
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000348static int rx_buf_sz = 16383;
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200349static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200350static struct {
351 u32 msg_enable;
352} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Francois Romieu07d3f512007-02-21 22:40:46 +0100354enum rtl_registers {
355 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100356 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100357 MAR0 = 8, /* Multicast filter. */
358 CounterAddrLow = 0x10,
359 CounterAddrHigh = 0x14,
360 TxDescStartAddrLow = 0x20,
361 TxDescStartAddrHigh = 0x24,
362 TxHDescStartAddrLow = 0x28,
363 TxHDescStartAddrHigh = 0x2c,
364 FLASH = 0x30,
365 ERSR = 0x36,
366 ChipCmd = 0x37,
367 TxPoll = 0x38,
368 IntrMask = 0x3c,
369 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700370
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371 TxConfig = 0x40,
372#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
373#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
374
375 RxConfig = 0x44,
376#define RX128_INT_EN (1 << 15) /* 8111c and later */
377#define RX_MULTI_EN (1 << 14) /* 8111c only */
378#define RXCFG_FIFO_SHIFT 13
379 /* No threshold before first PCI xfer */
380#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000381#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800382#define RXCFG_DMA_SHIFT 8
383 /* Unlimited maximum PCI burst. */
384#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700385
Francois Romieu07d3f512007-02-21 22:40:46 +0100386 RxMissed = 0x4c,
387 Cfg9346 = 0x50,
388 Config0 = 0x51,
389 Config1 = 0x52,
390 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200391#define PME_SIGNAL (1 << 5) /* 8168c and later */
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393 Config3 = 0x54,
394 Config4 = 0x55,
395 Config5 = 0x56,
396 MultiIntr = 0x5c,
397 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100398 PHYstatus = 0x6c,
399 RxMaxSize = 0xda,
400 CPlusCmd = 0xe0,
401 IntrMitigate = 0xe2,
402 RxDescAddrLow = 0xe4,
403 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000404 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
405
406#define NoEarlyTx 0x3f /* Max value : no early transmit. */
407
408 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
409
410#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800411#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000412
Francois Romieu07d3f512007-02-21 22:40:46 +0100413 FuncEvent = 0xf0,
414 FuncEventMask = 0xf4,
415 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800416 IBCR0 = 0xf8,
417 IBCR2 = 0xf9,
418 IBIMR0 = 0xfa,
419 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100420 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421};
422
Francois Romieuf162a5d2008-06-01 22:37:49 +0200423enum rtl8110_registers {
424 TBICSR = 0x64,
425 TBI_ANAR = 0x68,
426 TBI_LPAR = 0x6a,
427};
428
429enum rtl8168_8101_registers {
430 CSIDR = 0x64,
431 CSIAR = 0x68,
432#define CSIAR_FLAG 0x80000000
433#define CSIAR_WRITE_CMD 0x80000000
434#define CSIAR_BYTE_ENABLE 0x0f
435#define CSIAR_BYTE_ENABLE_SHIFT 12
436#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800437#define CSIAR_FUNC_CARD 0x00000000
438#define CSIAR_FUNC_SDIO 0x00010000
439#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800440#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000441 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200442 EPHYAR = 0x80,
443#define EPHYAR_FLAG 0x80000000
444#define EPHYAR_WRITE_CMD 0x80000000
445#define EPHYAR_REG_MASK 0x1f
446#define EPHYAR_REG_SHIFT 16
447#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800448 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800449#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800450#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200451 DBG_REG = 0xd1,
452#define FIX_NAK_1 (1 << 4)
453#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800454 TWSI = 0xd2,
455 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800456#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800457#define TX_EMPTY (1 << 5)
458#define RX_EMPTY (1 << 4)
459#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800460#define EN_NDP (1 << 3)
461#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800462#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000463 EFUSEAR = 0xdc,
464#define EFUSEAR_FLAG 0x80000000
465#define EFUSEAR_WRITE_CMD 0x80000000
466#define EFUSEAR_READ_CMD 0x00000000
467#define EFUSEAR_REG_MASK 0x03ff
468#define EFUSEAR_REG_SHIFT 8
469#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800470 MISC_1 = 0xf2,
471#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200472};
473
françois romieuc0e45c12011-01-03 15:08:04 +0000474enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800475 LED_FREQ = 0x1a,
476 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000477 ERIDR = 0x70,
478 ERIAR = 0x74,
479#define ERIAR_FLAG 0x80000000
480#define ERIAR_WRITE_CMD 0x80000000
481#define ERIAR_READ_CMD 0x00000000
482#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000483#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800484#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
485#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
486#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800487#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800488#define ERIAR_MASK_SHIFT 12
489#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
490#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800491#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800492#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800493#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000494 EPHY_RXER_NUM = 0x7c,
495 OCPDR = 0xb0, /* OCP GPHY access */
496#define OCPDR_WRITE_CMD 0x80000000
497#define OCPDR_READ_CMD 0x00000000
498#define OCPDR_REG_MASK 0x7f
499#define OCPDR_GPHY_REG_SHIFT 16
500#define OCPDR_DATA_MASK 0xffff
501 OCPAR = 0xb4,
502#define OCPAR_FLAG 0x80000000
503#define OCPAR_GPHY_WRITE_CMD 0x8000f060
504#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800505 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000506 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
507 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200508#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800509#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800510#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800511#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800512#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000513};
514
Francois Romieu07d3f512007-02-21 22:40:46 +0100515enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100517 SYSErr = 0x8000,
518 PCSTimeout = 0x4000,
519 SWInt = 0x0100,
520 TxDescUnavail = 0x0080,
521 RxFIFOOver = 0x0040,
522 LinkChg = 0x0020,
523 RxOverflow = 0x0010,
524 TxErr = 0x0008,
525 TxOK = 0x0004,
526 RxErr = 0x0002,
527 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
529 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400530 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200531 RxFOVF = (1 << 23),
532 RxRWT = (1 << 22),
533 RxRES = (1 << 21),
534 RxRUNT = (1 << 20),
535 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800538 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100539 CmdReset = 0x10,
540 CmdRxEnb = 0x08,
541 CmdTxEnb = 0x04,
542 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Francois Romieu275391a2007-02-23 23:50:28 +0100544 /* TXPoll register p.5 */
545 HPQ = 0x80, /* Poll cmd on the high prio queue */
546 NPQ = 0x40, /* Poll cmd on the low prio queue */
547 FSWInt = 0x01, /* Forced software interrupt */
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100550 Cfg9346_Lock = 0x00,
551 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100554 AcceptErr = 0x20,
555 AcceptRunt = 0x10,
556 AcceptBroadcast = 0x08,
557 AcceptMulticast = 0x04,
558 AcceptMyPhys = 0x02,
559 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200560#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 /* TxConfigBits */
563 TxInterFrameGapShift = 24,
564 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
565
Francois Romieu5d06a992006-02-23 00:47:58 +0100566 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200567 LEDS1 = (1 << 7),
568 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200569 Speed_down = (1 << 4),
570 MEMMAP = (1 << 3),
571 IOMAP = (1 << 2),
572 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100573 PMEnable = (1 << 0), /* Power Management Enable */
574
Francois Romieu6dccd162007-02-13 23:38:05 +0100575 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000576 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000577 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100578 PCI_Clock_66MHz = 0x01,
579 PCI_Clock_33MHz = 0x00,
580
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100581 /* Config3 register p.25 */
582 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
583 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200584 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800585 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200586 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100587
Francois Romieud58d46b2011-05-03 16:38:29 +0200588 /* Config4 register */
589 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
590
Francois Romieu5d06a992006-02-23 00:47:58 +0100591 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100592 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
593 MWF = (1 << 5), /* Accept Multicast wakeup frame */
594 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200595 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100596 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100597 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000598 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 /* TBICSR p.28 */
601 TBIReset = 0x80000000,
602 TBILoopback = 0x40000000,
603 TBINwEnable = 0x20000000,
604 TBINwRestart = 0x10000000,
605 TBILinkOk = 0x02000000,
606 TBINwComplete = 0x01000000,
607
608 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200609 EnableBist = (1 << 15), // 8168 8101
610 Mac_dbgo_oe = (1 << 14), // 8168 8101
611 Normal_mode = (1 << 13), // unused
612 Force_half_dup = (1 << 12), // 8168 8101
613 Force_rxflow_en = (1 << 11), // 8168 8101
614 Force_txflow_en = (1 << 10), // 8168 8101
615 Cxpl_dbg_sel = (1 << 9), // 8168 8101
616 ASF = (1 << 8), // 8168 8101
617 PktCntrDisable = (1 << 7), // 8168 8101
618 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 RxVlan = (1 << 6),
620 RxChkSum = (1 << 5),
621 PCIDAC = (1 << 4),
622 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100623 INTT_0 = 0x0000, // 8168
624 INTT_1 = 0x0001, // 8168
625 INTT_2 = 0x0002, // 8168
626 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100629 TBI_Enable = 0x80,
630 TxFlowCtrl = 0x40,
631 RxFlowCtrl = 0x20,
632 _1000bpsF = 0x10,
633 _100bps = 0x08,
634 _10bps = 0x04,
635 LinkStatus = 0x02,
636 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100639 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200640
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200641 /* ResetCounterCommand */
642 CounterReset = 0x1,
643
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200644 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100645 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800646
647 /* magic enable v2 */
648 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649};
650
Francois Romieu2b7b4312011-04-18 22:53:24 -0700651enum rtl_desc_bit {
652 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
654 RingEnd = (1 << 30), /* End of descriptor ring */
655 FirstFrag = (1 << 29), /* First segment of a packet */
656 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700657};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Francois Romieu2b7b4312011-04-18 22:53:24 -0700659/* Generic case. */
660enum rtl_tx_desc_bit {
661 /* First doubleword. */
662 TD_LSO = (1 << 27), /* Large Send Offload */
663#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Francois Romieu2b7b4312011-04-18 22:53:24 -0700665 /* Second doubleword. */
666 TxVlanTag = (1 << 17), /* Add VLAN tag */
667};
668
669/* 8169, 8168b and 810x except 8102e. */
670enum rtl_tx_desc_bit_0 {
671 /* First doubleword. */
672#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
673 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
674 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
675 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
676};
677
678/* 8102e, 8168c and beyond. */
679enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800680 /* First doubleword. */
681 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800682 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800683#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800684#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800685
Francois Romieu2b7b4312011-04-18 22:53:24 -0700686 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800687#define TCPHO_SHIFT 18
688#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700689#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800690 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
691 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700692 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
693 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
694};
695
Francois Romieu2b7b4312011-04-18 22:53:24 -0700696enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* Rx private */
698 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500699 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701#define RxProtoUDP (PID1)
702#define RxProtoTCP (PID0)
703#define RxProtoIP (PID1 | PID0)
704#define RxProtoMask RxProtoIP
705
706 IPFail = (1 << 16), /* IP checksum failed */
707 UDPFail = (1 << 15), /* UDP/IP checksum failed */
708 TCPFail = (1 << 14), /* TCP/IP checksum failed */
709 RxVlanTag = (1 << 16), /* VLAN tag available */
710};
711
712#define RsvdMask 0x3fffc000
713
714struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200715 __le32 opts1;
716 __le32 opts2;
717 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718};
719
720struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200721 __le32 opts1;
722 __le32 opts2;
723 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724};
725
726struct ring_info {
727 struct sk_buff *skb;
728 u32 len;
729 u8 __pad[sizeof(void *) - sizeof(u32)];
730};
731
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200732enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200733 RTL_FEATURE_WOL = (1 << 0),
734 RTL_FEATURE_MSI = (1 << 1),
735 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200736};
737
Ivan Vecera355423d2009-02-06 21:49:57 -0800738struct rtl8169_counters {
739 __le64 tx_packets;
740 __le64 rx_packets;
741 __le64 tx_errors;
742 __le32 rx_errors;
743 __le16 rx_missed;
744 __le16 align_errors;
745 __le32 tx_one_collision;
746 __le32 tx_multi_collision;
747 __le64 rx_unicast;
748 __le64 rx_broadcast;
749 __le32 rx_multicast;
750 __le16 tx_aborted;
751 __le16 tx_underun;
752};
753
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200754struct rtl8169_tc_offsets {
755 bool inited;
756 __le64 tx_errors;
757 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200758 __le16 tx_aborted;
759};
760
Francois Romieuda78dbf2012-01-26 14:18:23 +0100761enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100762 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100763 RTL_FLAG_TASK_SLOW_PENDING,
764 RTL_FLAG_TASK_RESET_PENDING,
765 RTL_FLAG_TASK_PHY_PENDING,
766 RTL_FLAG_MAX
767};
768
Junchang Wang8027aa22012-03-04 23:30:32 +0100769struct rtl8169_stats {
770 u64 packets;
771 u64 bytes;
772 struct u64_stats_sync syncp;
773};
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775struct rtl8169_private {
776 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200777 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000778 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700779 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200780 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700781 u16 txd_version;
782 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
784 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100786 struct rtl8169_stats rx_stats;
787 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
789 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
790 dma_addr_t TxPhyAddr;
791 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000792 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 struct timer_list timer;
795 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100796
797 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000798
799 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200800 void (*write)(struct rtl8169_private *, int, int);
801 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000802 } mdio_ops;
803
françois romieu065c27c2011-01-03 15:08:12 +0000804 struct pll_power_ops {
805 void (*down)(struct rtl8169_private *);
806 void (*up)(struct rtl8169_private *);
807 } pll_power_ops;
808
Francois Romieud58d46b2011-05-03 16:38:29 +0200809 struct jumbo_ops {
810 void (*enable)(struct rtl8169_private *);
811 void (*disable)(struct rtl8169_private *);
812 } jumbo_ops;
813
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800814 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200815 void (*write)(struct rtl8169_private *, int, int);
816 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800817 } csi_ops;
818
Oliver Neukum54405cd2011-01-06 21:55:13 +0100819 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200820 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000821 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100822 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000823 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800825 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800826 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100827
828 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100829 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
830 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100831 struct work_struct work;
832 } wk;
833
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200834 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200835
836 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200837 dma_addr_t counters_phys_addr;
838 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200839 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000840 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400841 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000842
Francois Romieub6ffd972011-06-17 17:00:05 +0200843 struct rtl_fw {
844 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200845
846#define RTL_VER_SIZE 32
847
848 char version[RTL_VER_SIZE];
849
850 struct rtl_fw_phy_action {
851 __le32 *code;
852 size_t size;
853 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200854 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300855#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800856
857 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858};
859
Ralf Baechle979b6c12005-06-13 14:30:40 -0700860MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700863MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200864module_param_named(debug, debug.msg_enable, int, 0);
865MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866MODULE_LICENSE("GPL");
867MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000868MODULE_FIRMWARE(FIRMWARE_8168D_1);
869MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000870MODULE_FIRMWARE(FIRMWARE_8168E_1);
871MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400872MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800873MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800874MODULE_FIRMWARE(FIRMWARE_8168F_1);
875MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800876MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800877MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800878MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800879MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000880MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000881MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000882MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800883MODULE_FIRMWARE(FIRMWARE_8168H_1);
884MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200885MODULE_FIRMWARE(FIRMWARE_8107E_1);
886MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Francois Romieuda78dbf2012-01-26 14:18:23 +0100888static void rtl_lock_work(struct rtl8169_private *tp)
889{
890 mutex_lock(&tp->wk.mutex);
891}
892
893static void rtl_unlock_work(struct rtl8169_private *tp)
894{
895 mutex_unlock(&tp->wk.mutex);
896}
897
Francois Romieud58d46b2011-05-03 16:38:29 +0200898static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
899{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800900 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
901 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200902}
903
Francois Romieuffc46952012-07-06 14:19:23 +0200904struct rtl_cond {
905 bool (*check)(struct rtl8169_private *);
906 const char *msg;
907};
908
909static void rtl_udelay(unsigned int d)
910{
911 udelay(d);
912}
913
914static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
915 void (*delay)(unsigned int), unsigned int d, int n,
916 bool high)
917{
918 int i;
919
920 for (i = 0; i < n; i++) {
921 delay(d);
922 if (c->check(tp) == high)
923 return true;
924 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200925 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
926 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200927 return false;
928}
929
930static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
931 const struct rtl_cond *c,
932 unsigned int d, int n)
933{
934 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
935}
936
937static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
938 const struct rtl_cond *c,
939 unsigned int d, int n)
940{
941 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
942}
943
944static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
945 const struct rtl_cond *c,
946 unsigned int d, int n)
947{
948 return rtl_loop_wait(tp, c, msleep, d, n, true);
949}
950
951static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
952 const struct rtl_cond *c,
953 unsigned int d, int n)
954{
955 return rtl_loop_wait(tp, c, msleep, d, n, false);
956}
957
958#define DECLARE_RTL_COND(name) \
959static bool name ## _check(struct rtl8169_private *); \
960 \
961static const struct rtl_cond name = { \
962 .check = name ## _check, \
963 .msg = #name \
964}; \
965 \
966static bool name ## _check(struct rtl8169_private *tp)
967
Hayes Wangc5583862012-07-02 17:23:22 +0800968static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
969{
970 if (reg & 0xffff0001) {
971 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
972 return true;
973 }
974 return false;
975}
976
977DECLARE_RTL_COND(rtl_ocp_gphy_cond)
978{
979 void __iomem *ioaddr = tp->mmio_addr;
980
981 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
982}
983
984static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
985{
986 void __iomem *ioaddr = tp->mmio_addr;
987
988 if (rtl_ocp_reg_failure(tp, reg))
989 return;
990
991 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
992
993 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
994}
995
996static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
997{
998 void __iomem *ioaddr = tp->mmio_addr;
999
1000 if (rtl_ocp_reg_failure(tp, reg))
1001 return 0;
1002
1003 RTL_W32(GPHY_OCP, reg << 15);
1004
1005 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1006 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1007}
1008
Hayes Wangc5583862012-07-02 17:23:22 +08001009static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1010{
1011 void __iomem *ioaddr = tp->mmio_addr;
1012
1013 if (rtl_ocp_reg_failure(tp, reg))
1014 return;
1015
1016 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001017}
1018
1019static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1020{
1021 void __iomem *ioaddr = tp->mmio_addr;
1022
1023 if (rtl_ocp_reg_failure(tp, reg))
1024 return 0;
1025
1026 RTL_W32(OCPDR, reg << 15);
1027
Hayes Wang3a83ad12012-07-11 20:31:56 +08001028 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001029}
1030
1031#define OCP_STD_PHY_BASE 0xa400
1032
1033static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1034{
1035 if (reg == 0x1f) {
1036 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1037 return;
1038 }
1039
1040 if (tp->ocp_base != OCP_STD_PHY_BASE)
1041 reg -= 0x10;
1042
1043 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1044}
1045
1046static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1047{
1048 if (tp->ocp_base != OCP_STD_PHY_BASE)
1049 reg -= 0x10;
1050
1051 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1052}
1053
hayeswangeee37862013-04-01 22:23:38 +00001054static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1055{
1056 if (reg == 0x1f) {
1057 tp->ocp_base = value << 4;
1058 return;
1059 }
1060
1061 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1062}
1063
1064static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1065{
1066 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1067}
1068
Francois Romieuffc46952012-07-06 14:19:23 +02001069DECLARE_RTL_COND(rtl_phyar_cond)
1070{
1071 void __iomem *ioaddr = tp->mmio_addr;
1072
1073 return RTL_R32(PHYAR) & 0x80000000;
1074}
1075
Francois Romieu24192212012-07-06 20:19:42 +02001076static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
Francois Romieu24192212012-07-06 20:19:42 +02001078 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Francois Romieu24192212012-07-06 20:19:42 +02001080 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Francois Romieuffc46952012-07-06 14:19:23 +02001082 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001083 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001084 * According to hardware specs a 20us delay is required after write
1085 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001086 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001087 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
Francois Romieu24192212012-07-06 20:19:42 +02001090static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
Francois Romieu24192212012-07-06 20:19:42 +02001092 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001093 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Francois Romieu24192212012-07-06 20:19:42 +02001095 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Francois Romieuffc46952012-07-06 14:19:23 +02001097 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1098 RTL_R32(PHYAR) & 0xffff : ~0;
1099
Timo Teräs81a95f02010-06-09 17:31:48 -07001100 /*
1101 * According to hardware specs a 20us delay is required after read
1102 * complete indication, but before sending next command.
1103 */
1104 udelay(20);
1105
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return value;
1107}
1108
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001109DECLARE_RTL_COND(rtl_ocpar_cond)
1110{
1111 void __iomem *ioaddr = tp->mmio_addr;
1112
1113 return RTL_R32(OCPAR) & OCPAR_FLAG;
1114}
1115
Francois Romieu24192212012-07-06 20:19:42 +02001116static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001117{
Francois Romieu24192212012-07-06 20:19:42 +02001118 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001119
Francois Romieu24192212012-07-06 20:19:42 +02001120 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001121 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1122 RTL_W32(EPHY_RXER_NUM, 0);
1123
Francois Romieuffc46952012-07-06 14:19:23 +02001124 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001125}
1126
Francois Romieu24192212012-07-06 20:19:42 +02001127static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001128{
Francois Romieu24192212012-07-06 20:19:42 +02001129 r8168dp_1_mdio_access(tp, reg,
1130 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001131}
1132
Francois Romieu24192212012-07-06 20:19:42 +02001133static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001134{
Francois Romieu24192212012-07-06 20:19:42 +02001135 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001136
Francois Romieu24192212012-07-06 20:19:42 +02001137 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001138
1139 mdelay(1);
1140 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1141 RTL_W32(EPHY_RXER_NUM, 0);
1142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1144 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001145}
1146
françois romieue6de30d2011-01-03 15:08:37 +00001147#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1148
1149static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1150{
1151 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1152}
1153
1154static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1155{
1156 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1157}
1158
Francois Romieu24192212012-07-06 20:19:42 +02001159static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001160{
Francois Romieu24192212012-07-06 20:19:42 +02001161 void __iomem *ioaddr = tp->mmio_addr;
1162
françois romieue6de30d2011-01-03 15:08:37 +00001163 r8168dp_2_mdio_start(ioaddr);
1164
Francois Romieu24192212012-07-06 20:19:42 +02001165 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001166
1167 r8168dp_2_mdio_stop(ioaddr);
1168}
1169
Francois Romieu24192212012-07-06 20:19:42 +02001170static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001171{
Francois Romieu24192212012-07-06 20:19:42 +02001172 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001173 int value;
1174
1175 r8168dp_2_mdio_start(ioaddr);
1176
Francois Romieu24192212012-07-06 20:19:42 +02001177 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001178
1179 r8168dp_2_mdio_stop(ioaddr);
1180
1181 return value;
1182}
1183
françois romieu4da19632011-01-03 15:07:55 +00001184static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001185{
Francois Romieu24192212012-07-06 20:19:42 +02001186 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001187}
1188
françois romieu4da19632011-01-03 15:07:55 +00001189static int rtl_readphy(struct rtl8169_private *tp, int location)
1190{
Francois Romieu24192212012-07-06 20:19:42 +02001191 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001192}
1193
1194static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1195{
1196 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1197}
1198
Chun-Hao Lin76564422014-10-01 23:17:17 +08001199static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001200{
1201 int val;
1202
françois romieu4da19632011-01-03 15:07:55 +00001203 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001204 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001205}
1206
Francois Romieuccdffb92008-07-26 14:26:06 +02001207static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1208 int val)
1209{
1210 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001211
françois romieu4da19632011-01-03 15:07:55 +00001212 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001213}
1214
1215static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1216{
1217 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001218
françois romieu4da19632011-01-03 15:07:55 +00001219 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001220}
1221
Francois Romieuffc46952012-07-06 14:19:23 +02001222DECLARE_RTL_COND(rtl_ephyar_cond)
1223{
1224 void __iomem *ioaddr = tp->mmio_addr;
1225
1226 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1227}
1228
Francois Romieufdf6fc02012-07-06 22:40:38 +02001229static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001230{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001231 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001232
1233 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1234 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1235
Francois Romieuffc46952012-07-06 14:19:23 +02001236 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1237
1238 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001239}
1240
Francois Romieufdf6fc02012-07-06 22:40:38 +02001241static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001242{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001243 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001244
1245 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1246
Francois Romieuffc46952012-07-06 14:19:23 +02001247 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1248 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001249}
1250
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001251DECLARE_RTL_COND(rtl_eriar_cond)
1252{
1253 void __iomem *ioaddr = tp->mmio_addr;
1254
1255 return RTL_R32(ERIAR) & ERIAR_FLAG;
1256}
1257
Francois Romieufdf6fc02012-07-06 22:40:38 +02001258static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1259 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001260{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001261 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001262
1263 BUG_ON((addr & 3) || (mask == 0));
1264 RTL_W32(ERIDR, val);
1265 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1266
Francois Romieuffc46952012-07-06 14:19:23 +02001267 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001268}
1269
Francois Romieufdf6fc02012-07-06 22:40:38 +02001270static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001271{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001272 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001273
1274 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1275
Francois Romieuffc46952012-07-06 14:19:23 +02001276 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1277 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001278}
1279
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001280static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001281 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001282{
1283 u32 val;
1284
Francois Romieufdf6fc02012-07-06 22:40:38 +02001285 val = rtl_eri_read(tp, addr, type);
1286 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001287}
1288
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001289static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1290{
1291 void __iomem *ioaddr = tp->mmio_addr;
1292
1293 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1294 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1295 RTL_R32(OCPDR) : ~0;
1296}
1297
1298static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1299{
1300 return rtl_eri_read(tp, reg, ERIAR_OOB);
1301}
1302
1303static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1304{
1305 switch (tp->mac_version) {
1306 case RTL_GIGA_MAC_VER_27:
1307 case RTL_GIGA_MAC_VER_28:
1308 case RTL_GIGA_MAC_VER_31:
1309 return r8168dp_ocp_read(tp, mask, reg);
1310 case RTL_GIGA_MAC_VER_49:
1311 case RTL_GIGA_MAC_VER_50:
1312 case RTL_GIGA_MAC_VER_51:
1313 return r8168ep_ocp_read(tp, mask, reg);
1314 default:
1315 BUG();
1316 return ~0;
1317 }
1318}
1319
1320static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1321 u32 data)
1322{
1323 void __iomem *ioaddr = tp->mmio_addr;
1324
1325 RTL_W32(OCPDR, data);
1326 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1327 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1328}
1329
1330static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1331 u32 data)
1332{
1333 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1334 data, ERIAR_OOB);
1335}
1336
1337static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1338{
1339 switch (tp->mac_version) {
1340 case RTL_GIGA_MAC_VER_27:
1341 case RTL_GIGA_MAC_VER_28:
1342 case RTL_GIGA_MAC_VER_31:
1343 r8168dp_ocp_write(tp, mask, reg, data);
1344 break;
1345 case RTL_GIGA_MAC_VER_49:
1346 case RTL_GIGA_MAC_VER_50:
1347 case RTL_GIGA_MAC_VER_51:
1348 r8168ep_ocp_write(tp, mask, reg, data);
1349 break;
1350 default:
1351 BUG();
1352 break;
1353 }
1354}
1355
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001356static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1357{
1358 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1359
1360 ocp_write(tp, 0x1, 0x30, 0x00000001);
1361}
1362
1363#define OOB_CMD_RESET 0x00
1364#define OOB_CMD_DRIVER_START 0x05
1365#define OOB_CMD_DRIVER_STOP 0x06
1366
1367static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1368{
1369 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1370}
1371
1372DECLARE_RTL_COND(rtl_ocp_read_cond)
1373{
1374 u16 reg;
1375
1376 reg = rtl8168_get_ocp_reg(tp);
1377
1378 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1379}
1380
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001381DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1382{
1383 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1384}
1385
1386DECLARE_RTL_COND(rtl_ocp_tx_cond)
1387{
1388 void __iomem *ioaddr = tp->mmio_addr;
1389
1390 return RTL_R8(IBISR0) & 0x02;
1391}
1392
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001393static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1394{
1395 void __iomem *ioaddr = tp->mmio_addr;
1396
1397 RTL_W8(IBCR2, RTL_R8(IBCR2) & ~0x01);
1398 rtl_msleep_loop_wait_low(tp, &rtl_ocp_tx_cond, 50, 2000);
1399 RTL_W8(IBISR0, RTL_R8(IBISR0) | 0x20);
1400 RTL_W8(IBCR0, RTL_R8(IBCR0) & ~0x01);
1401}
1402
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001403static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001404{
1405 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001406 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1407}
1408
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001409static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1410{
1411 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1412 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1413 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1414}
1415
1416static void rtl8168_driver_start(struct rtl8169_private *tp)
1417{
1418 switch (tp->mac_version) {
1419 case RTL_GIGA_MAC_VER_27:
1420 case RTL_GIGA_MAC_VER_28:
1421 case RTL_GIGA_MAC_VER_31:
1422 rtl8168dp_driver_start(tp);
1423 break;
1424 case RTL_GIGA_MAC_VER_49:
1425 case RTL_GIGA_MAC_VER_50:
1426 case RTL_GIGA_MAC_VER_51:
1427 rtl8168ep_driver_start(tp);
1428 break;
1429 default:
1430 BUG();
1431 break;
1432 }
1433}
1434
1435static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1436{
1437 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1438 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1439}
1440
1441static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1442{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001443 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001444 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1445 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1446 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1447}
1448
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001449static void rtl8168_driver_stop(struct rtl8169_private *tp)
1450{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001451 switch (tp->mac_version) {
1452 case RTL_GIGA_MAC_VER_27:
1453 case RTL_GIGA_MAC_VER_28:
1454 case RTL_GIGA_MAC_VER_31:
1455 rtl8168dp_driver_stop(tp);
1456 break;
1457 case RTL_GIGA_MAC_VER_49:
1458 case RTL_GIGA_MAC_VER_50:
1459 case RTL_GIGA_MAC_VER_51:
1460 rtl8168ep_driver_stop(tp);
1461 break;
1462 default:
1463 BUG();
1464 break;
1465 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001466}
1467
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001468static int r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001469{
1470 u16 reg = rtl8168_get_ocp_reg(tp);
1471
1472 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
1473}
1474
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001475static int r8168ep_check_dash(struct rtl8169_private *tp)
1476{
1477 return (ocp_read(tp, 0x0f, 0x128) & 0x00000001) ? 1 : 0;
1478}
1479
1480static int r8168_check_dash(struct rtl8169_private *tp)
1481{
1482 switch (tp->mac_version) {
1483 case RTL_GIGA_MAC_VER_27:
1484 case RTL_GIGA_MAC_VER_28:
1485 case RTL_GIGA_MAC_VER_31:
1486 return r8168dp_check_dash(tp);
1487 case RTL_GIGA_MAC_VER_49:
1488 case RTL_GIGA_MAC_VER_50:
1489 case RTL_GIGA_MAC_VER_51:
1490 return r8168ep_check_dash(tp);
1491 default:
1492 return 0;
1493 }
1494}
1495
françois romieuc28aa382011-08-02 03:53:43 +00001496struct exgmac_reg {
1497 u16 addr;
1498 u16 mask;
1499 u32 val;
1500};
1501
Francois Romieufdf6fc02012-07-06 22:40:38 +02001502static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001503 const struct exgmac_reg *r, int len)
1504{
1505 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001506 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001507 r++;
1508 }
1509}
1510
Francois Romieuffc46952012-07-06 14:19:23 +02001511DECLARE_RTL_COND(rtl_efusear_cond)
1512{
1513 void __iomem *ioaddr = tp->mmio_addr;
1514
1515 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1516}
1517
Francois Romieufdf6fc02012-07-06 22:40:38 +02001518static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001519{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001520 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001521
1522 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1523
Francois Romieuffc46952012-07-06 14:19:23 +02001524 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1525 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001526}
1527
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001528static u16 rtl_get_events(struct rtl8169_private *tp)
1529{
1530 void __iomem *ioaddr = tp->mmio_addr;
1531
1532 return RTL_R16(IntrStatus);
1533}
1534
1535static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1536{
1537 void __iomem *ioaddr = tp->mmio_addr;
1538
1539 RTL_W16(IntrStatus, bits);
1540 mmiowb();
1541}
1542
1543static void rtl_irq_disable(struct rtl8169_private *tp)
1544{
1545 void __iomem *ioaddr = tp->mmio_addr;
1546
1547 RTL_W16(IntrMask, 0);
1548 mmiowb();
1549}
1550
Francois Romieu3e990ff2012-01-26 12:50:01 +01001551static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1552{
1553 void __iomem *ioaddr = tp->mmio_addr;
1554
1555 RTL_W16(IntrMask, bits);
1556}
1557
Francois Romieuda78dbf2012-01-26 14:18:23 +01001558#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1559#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1560#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1561
1562static void rtl_irq_enable_all(struct rtl8169_private *tp)
1563{
1564 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1565}
1566
françois romieu811fd302011-12-04 20:30:45 +00001567static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568{
françois romieu811fd302011-12-04 20:30:45 +00001569 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001571 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001572 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001573 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574}
1575
françois romieu4da19632011-01-03 15:07:55 +00001576static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577{
françois romieu4da19632011-01-03 15:07:55 +00001578 void __iomem *ioaddr = tp->mmio_addr;
1579
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return RTL_R32(TBICSR) & TBIReset;
1581}
1582
françois romieu4da19632011-01-03 15:07:55 +00001583static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
françois romieu4da19632011-01-03 15:07:55 +00001585 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586}
1587
1588static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1589{
1590 return RTL_R32(TBICSR) & TBILinkOk;
1591}
1592
1593static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1594{
1595 return RTL_R8(PHYstatus) & LinkStatus;
1596}
1597
françois romieu4da19632011-01-03 15:07:55 +00001598static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
françois romieu4da19632011-01-03 15:07:55 +00001600 void __iomem *ioaddr = tp->mmio_addr;
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1603}
1604
françois romieu4da19632011-01-03 15:07:55 +00001605static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
1607 unsigned int val;
1608
françois romieu4da19632011-01-03 15:07:55 +00001609 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1610 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611}
1612
Hayes Wang70090422011-07-06 15:58:06 +08001613static void rtl_link_chg_patch(struct rtl8169_private *tp)
1614{
1615 void __iomem *ioaddr = tp->mmio_addr;
1616 struct net_device *dev = tp->dev;
1617
1618 if (!netif_running(dev))
1619 return;
1620
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001621 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1622 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001623 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001624 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1625 ERIAR_EXGMAC);
1626 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1627 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001628 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001629 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1630 ERIAR_EXGMAC);
1631 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1632 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001633 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001634 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1635 ERIAR_EXGMAC);
1636 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1637 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001638 }
1639 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001640 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001641 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001642 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001643 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001644 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1645 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1646 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001647 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1648 ERIAR_EXGMAC);
1649 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1650 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001651 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001652 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1653 ERIAR_EXGMAC);
1654 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1655 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001656 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001657 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1658 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001659 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1660 ERIAR_EXGMAC);
1661 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1662 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001663 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001664 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1665 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001666 }
Hayes Wang70090422011-07-06 15:58:06 +08001667 }
1668}
1669
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001670static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001671 struct rtl8169_private *tp,
1672 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001675 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001676 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001677 if (pm)
1678 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001680 if (net_ratelimit())
1681 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001682 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001684 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001685 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001686 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688}
1689
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001690static void rtl8169_check_link_status(struct net_device *dev,
1691 struct rtl8169_private *tp,
1692 void __iomem *ioaddr)
1693{
1694 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1695}
1696
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001697#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1698
1699static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1700{
1701 void __iomem *ioaddr = tp->mmio_addr;
1702 u8 options;
1703 u32 wolopts = 0;
1704
1705 options = RTL_R8(Config1);
1706 if (!(options & PMEnable))
1707 return 0;
1708
1709 options = RTL_R8(Config3);
1710 if (options & LinkUp)
1711 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001712 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001713 case RTL_GIGA_MAC_VER_34:
1714 case RTL_GIGA_MAC_VER_35:
1715 case RTL_GIGA_MAC_VER_36:
1716 case RTL_GIGA_MAC_VER_37:
1717 case RTL_GIGA_MAC_VER_38:
1718 case RTL_GIGA_MAC_VER_40:
1719 case RTL_GIGA_MAC_VER_41:
1720 case RTL_GIGA_MAC_VER_42:
1721 case RTL_GIGA_MAC_VER_43:
1722 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001723 case RTL_GIGA_MAC_VER_45:
1724 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001725 case RTL_GIGA_MAC_VER_47:
1726 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001727 case RTL_GIGA_MAC_VER_49:
1728 case RTL_GIGA_MAC_VER_50:
1729 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001730 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1731 wolopts |= WAKE_MAGIC;
1732 break;
1733 default:
1734 if (options & MagicPacket)
1735 wolopts |= WAKE_MAGIC;
1736 break;
1737 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001738
1739 options = RTL_R8(Config5);
1740 if (options & UWF)
1741 wolopts |= WAKE_UCAST;
1742 if (options & BWF)
1743 wolopts |= WAKE_BCAST;
1744 if (options & MWF)
1745 wolopts |= WAKE_MCAST;
1746
1747 return wolopts;
1748}
1749
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001750static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1751{
1752 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001753 struct device *d = &tp->pci_dev->dev;
1754
1755 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001756
Francois Romieuda78dbf2012-01-26 14:18:23 +01001757 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001758
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001759 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001760 if (pm_runtime_active(d))
1761 wol->wolopts = __rtl8169_get_wol(tp);
1762 else
1763 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001764
Francois Romieuda78dbf2012-01-26 14:18:23 +01001765 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001766
1767 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001768}
1769
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001770static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001771{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001772 void __iomem *ioaddr = tp->mmio_addr;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001773 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001774 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001775 u32 opt;
1776 u16 reg;
1777 u8 mask;
1778 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001779 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001780 { WAKE_UCAST, Config5, UWF },
1781 { WAKE_BCAST, Config5, BWF },
1782 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001783 { WAKE_ANY, Config5, LanWake },
1784 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001785 };
Francois Romieu851e6022012-04-17 11:10:11 +02001786 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001787
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001788 RTL_W8(Cfg9346, Cfg9346_Unlock);
1789
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001790 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001791 case RTL_GIGA_MAC_VER_34:
1792 case RTL_GIGA_MAC_VER_35:
1793 case RTL_GIGA_MAC_VER_36:
1794 case RTL_GIGA_MAC_VER_37:
1795 case RTL_GIGA_MAC_VER_38:
1796 case RTL_GIGA_MAC_VER_40:
1797 case RTL_GIGA_MAC_VER_41:
1798 case RTL_GIGA_MAC_VER_42:
1799 case RTL_GIGA_MAC_VER_43:
1800 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001801 case RTL_GIGA_MAC_VER_45:
1802 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001803 case RTL_GIGA_MAC_VER_47:
1804 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001805 case RTL_GIGA_MAC_VER_49:
1806 case RTL_GIGA_MAC_VER_50:
1807 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001808 tmp = ARRAY_SIZE(cfg) - 1;
1809 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001810 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001811 0x0dc,
1812 ERIAR_MASK_0100,
1813 MagicPacket_v2,
1814 0x0000,
1815 ERIAR_EXGMAC);
1816 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001817 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001818 0x0dc,
1819 ERIAR_MASK_0100,
1820 0x0000,
1821 MagicPacket_v2,
1822 ERIAR_EXGMAC);
1823 break;
1824 default:
1825 tmp = ARRAY_SIZE(cfg);
1826 break;
1827 }
1828
1829 for (i = 0; i < tmp; i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001830 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001831 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001832 options |= cfg[i].mask;
1833 RTL_W8(cfg[i].reg, options);
1834 }
1835
Francois Romieu851e6022012-04-17 11:10:11 +02001836 switch (tp->mac_version) {
1837 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1838 options = RTL_R8(Config1) & ~PMEnable;
1839 if (wolopts)
1840 options |= PMEnable;
1841 RTL_W8(Config1, options);
1842 break;
1843 default:
Francois Romieud387b422012-04-17 11:12:01 +02001844 options = RTL_R8(Config2) & ~PME_SIGNAL;
1845 if (wolopts)
1846 options |= PME_SIGNAL;
1847 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001848 break;
1849 }
1850
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001851 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001852}
1853
1854static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1855{
1856 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001857 struct device *d = &tp->pci_dev->dev;
1858
1859 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001860
Francois Romieuda78dbf2012-01-26 14:18:23 +01001861 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001862
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001863 if (wol->wolopts)
1864 tp->features |= RTL_FEATURE_WOL;
1865 else
1866 tp->features &= ~RTL_FEATURE_WOL;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001867 if (pm_runtime_active(d))
1868 __rtl8169_set_wol(tp, wol->wolopts);
1869 else
1870 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001871
1872 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001873
françois romieuea809072010-11-08 13:23:58 +00001874 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1875
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001876 pm_runtime_put_noidle(d);
1877
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001878 return 0;
1879}
1880
Francois Romieu31bd2042011-04-26 18:58:59 +02001881static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1882{
Francois Romieu85bffe62011-04-27 08:22:39 +02001883 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001884}
1885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886static void rtl8169_get_drvinfo(struct net_device *dev,
1887 struct ethtool_drvinfo *info)
1888{
1889 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001890 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Rick Jones68aad782011-11-07 13:29:27 +00001892 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1893 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1894 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001895 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001896 if (!IS_ERR_OR_NULL(rtl_fw))
1897 strlcpy(info->fw_version, rtl_fw->version,
1898 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
1901static int rtl8169_get_regs_len(struct net_device *dev)
1902{
1903 return R8169_REGS_SIZE;
1904}
1905
1906static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001907 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
1909 struct rtl8169_private *tp = netdev_priv(dev);
1910 void __iomem *ioaddr = tp->mmio_addr;
1911 int ret = 0;
1912 u32 reg;
1913
1914 reg = RTL_R32(TBICSR);
1915 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1916 (duplex == DUPLEX_FULL)) {
1917 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1918 } else if (autoneg == AUTONEG_ENABLE)
1919 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1920 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001921 netif_warn(tp, link, dev,
1922 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 ret = -EOPNOTSUPP;
1924 }
1925
1926 return ret;
1927}
1928
1929static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001930 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
1932 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001933 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001934 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
Hayes Wang716b50a2011-02-22 17:26:18 +08001936 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
1938 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001939 int auto_nego;
1940
françois romieu4da19632011-01-03 15:07:55 +00001941 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001942 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1943 ADVERTISE_100HALF | ADVERTISE_100FULL);
1944
1945 if (adv & ADVERTISED_10baseT_Half)
1946 auto_nego |= ADVERTISE_10HALF;
1947 if (adv & ADVERTISED_10baseT_Full)
1948 auto_nego |= ADVERTISE_10FULL;
1949 if (adv & ADVERTISED_100baseT_Half)
1950 auto_nego |= ADVERTISE_100HALF;
1951 if (adv & ADVERTISED_100baseT_Full)
1952 auto_nego |= ADVERTISE_100FULL;
1953
françois romieu3577aa12009-05-19 10:46:48 +00001954 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1955
françois romieu4da19632011-01-03 15:07:55 +00001956 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001957 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1958
1959 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001960 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001961 if (adv & ADVERTISED_1000baseT_Half)
1962 giga_ctrl |= ADVERTISE_1000HALF;
1963 if (adv & ADVERTISED_1000baseT_Full)
1964 giga_ctrl |= ADVERTISE_1000FULL;
1965 } else if (adv & (ADVERTISED_1000baseT_Half |
1966 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001967 netif_info(tp, link, dev,
1968 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001969 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
françois romieu3577aa12009-05-19 10:46:48 +00001972 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001973
françois romieu4da19632011-01-03 15:07:55 +00001974 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1975 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001976 } else {
1977 giga_ctrl = 0;
1978
1979 if (speed == SPEED_10)
1980 bmcr = 0;
1981 else if (speed == SPEED_100)
1982 bmcr = BMCR_SPEED100;
1983 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001984 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001985
1986 if (duplex == DUPLEX_FULL)
1987 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001988 }
1989
françois romieu4da19632011-01-03 15:07:55 +00001990 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001991
Francois Romieucecb5fd2011-04-01 10:21:07 +02001992 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1993 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001994 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001995 rtl_writephy(tp, 0x17, 0x2138);
1996 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001997 } else {
françois romieu4da19632011-01-03 15:07:55 +00001998 rtl_writephy(tp, 0x17, 0x2108);
1999 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00002000 }
2001 }
2002
Oliver Neukum54405cd2011-01-06 21:55:13 +01002003 rc = 0;
2004out:
2005 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006}
2007
2008static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01002009 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
2011 struct rtl8169_private *tp = netdev_priv(dev);
2012 int ret;
2013
Oliver Neukum54405cd2011-01-06 21:55:13 +01002014 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01002015 if (ret < 0)
2016 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
Francois Romieu4876cc12011-03-11 21:07:11 +01002018 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08002019 (advertising & ADVERTISED_1000baseT_Full) &&
2020 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01002022 }
2023out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 return ret;
2025}
2026
2027static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2028{
2029 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 int ret;
2031
Francois Romieu4876cc12011-03-11 21:07:11 +01002032 del_timer_sync(&tp->timer);
2033
Francois Romieuda78dbf2012-01-26 14:18:23 +01002034 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002035 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00002036 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002037 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02002038
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 return ret;
2040}
2041
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002042static netdev_features_t rtl8169_fix_features(struct net_device *dev,
2043 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044{
Francois Romieud58d46b2011-05-03 16:38:29 +02002045 struct rtl8169_private *tp = netdev_priv(dev);
2046
Francois Romieu2b7b4312011-04-18 22:53:24 -07002047 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00002048 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049
Francois Romieud58d46b2011-05-03 16:38:29 +02002050 if (dev->mtu > JUMBO_1K &&
2051 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
2052 features &= ~NETIF_F_IP_CSUM;
2053
Michał Mirosław350fb322011-04-08 06:35:56 +00002054 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055}
2056
Francois Romieuda78dbf2012-01-26 14:18:23 +01002057static void __rtl8169_set_features(struct net_device *dev,
2058 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059{
2060 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002061 void __iomem *ioaddr = tp->mmio_addr;
hayeswang929a0312014-09-16 11:40:47 +08002062 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063
hayeswang929a0312014-09-16 11:40:47 +08002064 rx_config = RTL_R32(RxConfig);
2065 if (features & NETIF_F_RXALL)
2066 rx_config |= (AcceptErr | AcceptRunt);
2067 else
2068 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
hayeswang929a0312014-09-16 11:40:47 +08002070 RTL_W32(RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00002071
hayeswang929a0312014-09-16 11:40:47 +08002072 if (features & NETIF_F_RXCSUM)
2073 tp->cp_cmd |= RxChkSum;
2074 else
2075 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00002076
hayeswang929a0312014-09-16 11:40:47 +08002077 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2078 tp->cp_cmd |= RxVlan;
2079 else
2080 tp->cp_cmd &= ~RxVlan;
2081
2082 tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);
2083
2084 RTL_W16(CPlusCmd, tp->cp_cmd);
2085 RTL_R16(CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002086}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Francois Romieuda78dbf2012-01-26 14:18:23 +01002088static int rtl8169_set_features(struct net_device *dev,
2089 netdev_features_t features)
2090{
2091 struct rtl8169_private *tp = netdev_priv(dev);
2092
hayeswang929a0312014-09-16 11:40:47 +08002093 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
2094
Francois Romieuda78dbf2012-01-26 14:18:23 +01002095 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03002096 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08002097 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002098 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
2100 return 0;
2101}
2102
Francois Romieuda78dbf2012-01-26 14:18:23 +01002103
Kirill Smelkov810f4892012-11-10 21:11:02 +04002104static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002106 return (skb_vlan_tag_present(skb)) ?
2107 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108}
2109
Francois Romieu7a8fc772011-03-01 17:18:33 +01002110static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
2112 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Francois Romieu7a8fc772011-03-01 17:18:33 +01002114 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002115 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116}
2117
Francois Romieuccdffb92008-07-26 14:26:06 +02002118static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119{
2120 struct rtl8169_private *tp = netdev_priv(dev);
2121 void __iomem *ioaddr = tp->mmio_addr;
2122 u32 status;
2123
2124 cmd->supported =
2125 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
2126 cmd->port = PORT_FIBRE;
2127 cmd->transceiver = XCVR_INTERNAL;
2128
2129 status = RTL_R32(TBICSR);
2130 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2131 cmd->autoneg = !!(status & TBINwEnable);
2132
David Decotigny70739492011-04-27 18:32:40 +00002133 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02002135
2136 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137}
2138
Francois Romieuccdffb92008-07-26 14:26:06 +02002139static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140{
2141 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Francois Romieuccdffb92008-07-26 14:26:06 +02002143 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
2146static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2147{
2148 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002149 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Francois Romieuda78dbf2012-01-26 14:18:23 +01002151 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02002152 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002153 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Francois Romieuccdffb92008-07-26 14:26:06 +02002155 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156}
2157
2158static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2159 void *p)
2160{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002161 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002162 u32 __iomem *data = tp->mmio_addr;
2163 u32 *dw = p;
2164 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Francois Romieuda78dbf2012-01-26 14:18:23 +01002166 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002167 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2168 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002169 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170}
2171
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002172static u32 rtl8169_get_msglevel(struct net_device *dev)
2173{
2174 struct rtl8169_private *tp = netdev_priv(dev);
2175
2176 return tp->msg_enable;
2177}
2178
2179static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2180{
2181 struct rtl8169_private *tp = netdev_priv(dev);
2182
2183 tp->msg_enable = value;
2184}
2185
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002186static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2187 "tx_packets",
2188 "rx_packets",
2189 "tx_errors",
2190 "rx_errors",
2191 "rx_missed",
2192 "align_errors",
2193 "tx_single_collisions",
2194 "tx_multi_collisions",
2195 "unicast",
2196 "broadcast",
2197 "multicast",
2198 "tx_aborted",
2199 "tx_underrun",
2200};
2201
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002202static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002203{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002204 switch (sset) {
2205 case ETH_SS_STATS:
2206 return ARRAY_SIZE(rtl8169_gstrings);
2207 default:
2208 return -EOPNOTSUPP;
2209 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002210}
2211
Corinna Vinschen42020322015-09-10 10:47:35 +02002212DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002213{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002214 void __iomem *ioaddr = tp->mmio_addr;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002215
Corinna Vinschen42020322015-09-10 10:47:35 +02002216 return RTL_R32(CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002217}
2218
Corinna Vinschen42020322015-09-10 10:47:35 +02002219static bool rtl8169_do_counters(struct net_device *dev, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002220{
2221 struct rtl8169_private *tp = netdev_priv(dev);
2222 void __iomem *ioaddr = tp->mmio_addr;
Corinna Vinschen42020322015-09-10 10:47:35 +02002223 dma_addr_t paddr = tp->counters_phys_addr;
2224 u32 cmd;
2225 bool ret;
2226
2227 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
2228 cmd = (u64)paddr & DMA_BIT_MASK(32);
2229 RTL_W32(CounterAddrLow, cmd);
2230 RTL_W32(CounterAddrLow, cmd | counter_cmd);
2231
2232 ret = rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002233
2234 RTL_W32(CounterAddrLow, 0);
2235 RTL_W32(CounterAddrHigh, 0);
2236
Corinna Vinschen42020322015-09-10 10:47:35 +02002237 return ret;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002238}
2239
2240static bool rtl8169_reset_counters(struct net_device *dev)
2241{
2242 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002243
2244 /*
2245 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2246 * tally counters.
2247 */
2248 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2249 return true;
2250
Corinna Vinschen42020322015-09-10 10:47:35 +02002251 return rtl8169_do_counters(dev, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002252}
2253
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002254static bool rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002255{
2256 struct rtl8169_private *tp = netdev_priv(dev);
2257 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002258
Ivan Vecera355423d2009-02-06 21:49:57 -08002259 /*
2260 * Some chips are unable to dump tally counters when the receiver
2261 * is disabled.
2262 */
2263 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002264 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002265
Corinna Vinschen42020322015-09-10 10:47:35 +02002266 return rtl8169_do_counters(dev, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002267}
2268
2269static bool rtl8169_init_counter_offsets(struct net_device *dev)
2270{
2271 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen42020322015-09-10 10:47:35 +02002272 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002273 bool ret = false;
2274
2275 /*
2276 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2277 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2278 * reset by a power cycle, while the counter values collected by the
2279 * driver are reset at every driver unload/load cycle.
2280 *
2281 * To make sure the HW values returned by @get_stats64 match the SW
2282 * values, we collect the initial values at first open(*) and use them
2283 * as offsets to normalize the values returned by @get_stats64.
2284 *
2285 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2286 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2287 * set at open time by rtl_hw_start.
2288 */
2289
2290 if (tp->tc_offset.inited)
2291 return true;
2292
2293 /* If both, reset and update fail, propagate to caller. */
2294 if (rtl8169_reset_counters(dev))
2295 ret = true;
2296
2297 if (rtl8169_update_counters(dev))
2298 ret = true;
2299
Corinna Vinschen42020322015-09-10 10:47:35 +02002300 tp->tc_offset.tx_errors = counters->tx_errors;
2301 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2302 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002303 tp->tc_offset.inited = true;
2304
2305 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002306}
2307
Ivan Vecera355423d2009-02-06 21:49:57 -08002308static void rtl8169_get_ethtool_stats(struct net_device *dev,
2309 struct ethtool_stats *stats, u64 *data)
2310{
2311 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Line0636232016-07-29 16:37:55 +08002312 struct device *d = &tp->pci_dev->dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02002313 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002314
2315 ASSERT_RTNL();
2316
Chun-Hao Line0636232016-07-29 16:37:55 +08002317 pm_runtime_get_noresume(d);
2318
2319 if (pm_runtime_active(d))
2320 rtl8169_update_counters(dev);
2321
2322 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002323
Corinna Vinschen42020322015-09-10 10:47:35 +02002324 data[0] = le64_to_cpu(counters->tx_packets);
2325 data[1] = le64_to_cpu(counters->rx_packets);
2326 data[2] = le64_to_cpu(counters->tx_errors);
2327 data[3] = le32_to_cpu(counters->rx_errors);
2328 data[4] = le16_to_cpu(counters->rx_missed);
2329 data[5] = le16_to_cpu(counters->align_errors);
2330 data[6] = le32_to_cpu(counters->tx_one_collision);
2331 data[7] = le32_to_cpu(counters->tx_multi_collision);
2332 data[8] = le64_to_cpu(counters->rx_unicast);
2333 data[9] = le64_to_cpu(counters->rx_broadcast);
2334 data[10] = le32_to_cpu(counters->rx_multicast);
2335 data[11] = le16_to_cpu(counters->tx_aborted);
2336 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002337}
2338
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002339static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2340{
2341 switch(stringset) {
2342 case ETH_SS_STATS:
2343 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2344 break;
2345 }
2346}
2347
Florian Fainellif0903ea2016-12-03 12:01:19 -08002348static int rtl8169_nway_reset(struct net_device *dev)
2349{
2350 struct rtl8169_private *tp = netdev_priv(dev);
2351
2352 return mii_nway_restart(&tp->mii);
2353}
2354
Jeff Garzik7282d492006-09-13 14:30:00 -04002355static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 .get_drvinfo = rtl8169_get_drvinfo,
2357 .get_regs_len = rtl8169_get_regs_len,
2358 .get_link = ethtool_op_get_link,
2359 .get_settings = rtl8169_get_settings,
2360 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002361 .get_msglevel = rtl8169_get_msglevel,
2362 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002364 .get_wol = rtl8169_get_wol,
2365 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002366 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002367 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002368 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002369 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002370 .nway_reset = rtl8169_nway_reset,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371};
2372
Francois Romieu07d3f512007-02-21 22:40:46 +01002373static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002374 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375{
Francois Romieu5d320a22011-05-08 17:47:36 +02002376 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002377 /*
2378 * The driver currently handles the 8168Bf and the 8168Be identically
2379 * but they can be identified more specifically through the test below
2380 * if needed:
2381 *
2382 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002383 *
2384 * Same thing for the 8101Eb and the 8101Ec:
2385 *
2386 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002387 */
Francois Romieu37441002011-06-17 22:58:54 +02002388 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002390 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 int mac_version;
2392 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002393 /* 8168EP family. */
2394 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2395 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2396 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2397
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002398 /* 8168H family. */
2399 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2400 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2401
Hayes Wangc5583862012-07-02 17:23:22 +08002402 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002403 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002404 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002405 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2406 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2407
Hayes Wangc2218922011-09-06 16:55:18 +08002408 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002409 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002410 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2411 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2412
hayeswang01dc7fe2011-03-21 01:50:28 +00002413 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002414 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002415 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2416 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2417 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2418
Francois Romieu5b538df2008-07-20 16:22:45 +02002419 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002420 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2421 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002422 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002423
françois romieue6de30d2011-01-03 15:08:37 +00002424 /* 8168DP family. */
2425 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2426 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002427 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002428
Francois Romieuef808d52008-06-29 13:10:54 +02002429 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002430 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002431 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002432 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002433 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002434 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2435 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002436 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002437 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002438 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002439
2440 /* 8168B family. */
2441 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2442 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2443 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2444 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2445
2446 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002447 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2448 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002449 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002450 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002451 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2452 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2453 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002454 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2455 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2456 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2457 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2458 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2459 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002460 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002461 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002462 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002463 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2464 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002465 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2466 /* FIXME: where did these entries come from ? -- FR */
2467 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2468 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2469
2470 /* 8110 family. */
2471 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2472 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2473 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2474 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2475 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2476 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2477
Jean Delvaref21b75e2009-05-26 20:54:48 -07002478 /* Catch-all */
2479 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002480 };
2481 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 u32 reg;
2483
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002484 reg = RTL_R32(TxConfig);
2485 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 p++;
2487 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002488
2489 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2490 netif_notice(tp, probe, dev,
2491 "unknown MAC, using family default\n");
2492 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002493 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2494 tp->mac_version = tp->mii.supports_gmii ?
2495 RTL_GIGA_MAC_VER_42 :
2496 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002497 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2498 tp->mac_version = tp->mii.supports_gmii ?
2499 RTL_GIGA_MAC_VER_45 :
2500 RTL_GIGA_MAC_VER_47;
2501 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2502 tp->mac_version = tp->mii.supports_gmii ?
2503 RTL_GIGA_MAC_VER_46 :
2504 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506}
2507
2508static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2509{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002510 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511}
2512
Francois Romieu867763c2007-08-17 18:21:58 +02002513struct phy_reg {
2514 u16 reg;
2515 u16 val;
2516};
2517
françois romieu4da19632011-01-03 15:07:55 +00002518static void rtl_writephy_batch(struct rtl8169_private *tp,
2519 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002520{
2521 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002522 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002523 regs++;
2524 }
2525}
2526
françois romieubca03d52011-01-03 15:07:31 +00002527#define PHY_READ 0x00000000
2528#define PHY_DATA_OR 0x10000000
2529#define PHY_DATA_AND 0x20000000
2530#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002531#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002532#define PHY_CLEAR_READCOUNT 0x70000000
2533#define PHY_WRITE 0x80000000
2534#define PHY_READCOUNT_EQ_SKIP 0x90000000
2535#define PHY_COMP_EQ_SKIPN 0xa0000000
2536#define PHY_COMP_NEQ_SKIPN 0xb0000000
2537#define PHY_WRITE_PREVIOUS 0xc0000000
2538#define PHY_SKIPN 0xd0000000
2539#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002540
Hayes Wang960aee62011-06-18 11:37:48 +02002541struct fw_info {
2542 u32 magic;
2543 char version[RTL_VER_SIZE];
2544 __le32 fw_start;
2545 __le32 fw_len;
2546 u8 chksum;
2547} __packed;
2548
Francois Romieu1c361ef2011-06-17 17:16:24 +02002549#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2550
2551static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002552{
Francois Romieub6ffd972011-06-17 17:00:05 +02002553 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002554 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002555 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2556 char *version = rtl_fw->version;
2557 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002558
Francois Romieu1c361ef2011-06-17 17:16:24 +02002559 if (fw->size < FW_OPCODE_SIZE)
2560 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002561
2562 if (!fw_info->magic) {
2563 size_t i, size, start;
2564 u8 checksum = 0;
2565
2566 if (fw->size < sizeof(*fw_info))
2567 goto out;
2568
2569 for (i = 0; i < fw->size; i++)
2570 checksum += fw->data[i];
2571 if (checksum != 0)
2572 goto out;
2573
2574 start = le32_to_cpu(fw_info->fw_start);
2575 if (start > fw->size)
2576 goto out;
2577
2578 size = le32_to_cpu(fw_info->fw_len);
2579 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2580 goto out;
2581
2582 memcpy(version, fw_info->version, RTL_VER_SIZE);
2583
2584 pa->code = (__le32 *)(fw->data + start);
2585 pa->size = size;
2586 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002587 if (fw->size % FW_OPCODE_SIZE)
2588 goto out;
2589
2590 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2591
2592 pa->code = (__le32 *)fw->data;
2593 pa->size = fw->size / FW_OPCODE_SIZE;
2594 }
2595 version[RTL_VER_SIZE - 1] = 0;
2596
2597 rc = true;
2598out:
2599 return rc;
2600}
2601
Francois Romieufd112f22011-06-18 00:10:29 +02002602static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2603 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002604{
Francois Romieufd112f22011-06-18 00:10:29 +02002605 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002606 size_t index;
2607
Francois Romieu1c361ef2011-06-17 17:16:24 +02002608 for (index = 0; index < pa->size; index++) {
2609 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002610 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002611
hayeswang42b82dc2011-01-10 02:07:25 +00002612 switch(action & 0xf0000000) {
2613 case PHY_READ:
2614 case PHY_DATA_OR:
2615 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002616 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002617 case PHY_CLEAR_READCOUNT:
2618 case PHY_WRITE:
2619 case PHY_WRITE_PREVIOUS:
2620 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002621 break;
2622
hayeswang42b82dc2011-01-10 02:07:25 +00002623 case PHY_BJMPN:
2624 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002625 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002626 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002627 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002628 }
2629 break;
2630 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002631 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002632 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002633 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002634 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002635 }
2636 break;
2637 case PHY_COMP_EQ_SKIPN:
2638 case PHY_COMP_NEQ_SKIPN:
2639 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002640 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002641 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002642 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002643 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002644 }
2645 break;
2646
hayeswang42b82dc2011-01-10 02:07:25 +00002647 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002648 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002649 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002650 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002651 }
2652 }
Francois Romieufd112f22011-06-18 00:10:29 +02002653 rc = true;
2654out:
2655 return rc;
2656}
françois romieubca03d52011-01-03 15:07:31 +00002657
Francois Romieufd112f22011-06-18 00:10:29 +02002658static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2659{
2660 struct net_device *dev = tp->dev;
2661 int rc = -EINVAL;
2662
2663 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002664 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002665 goto out;
2666 }
2667
2668 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2669 rc = 0;
2670out:
2671 return rc;
2672}
2673
2674static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2675{
2676 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002677 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002678 u32 predata, count;
2679 size_t index;
2680
2681 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002682 org.write = ops->write;
2683 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002684
Francois Romieu1c361ef2011-06-17 17:16:24 +02002685 for (index = 0; index < pa->size; ) {
2686 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002687 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002688 u32 regno = (action & 0x0fff0000) >> 16;
2689
2690 if (!action)
2691 break;
françois romieubca03d52011-01-03 15:07:31 +00002692
2693 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002694 case PHY_READ:
2695 predata = rtl_readphy(tp, regno);
2696 count++;
2697 index++;
françois romieubca03d52011-01-03 15:07:31 +00002698 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002699 case PHY_DATA_OR:
2700 predata |= data;
2701 index++;
2702 break;
2703 case PHY_DATA_AND:
2704 predata &= data;
2705 index++;
2706 break;
2707 case PHY_BJMPN:
2708 index -= regno;
2709 break;
hayeswangeee37862013-04-01 22:23:38 +00002710 case PHY_MDIO_CHG:
2711 if (data == 0) {
2712 ops->write = org.write;
2713 ops->read = org.read;
2714 } else if (data == 1) {
2715 ops->write = mac_mcu_write;
2716 ops->read = mac_mcu_read;
2717 }
2718
hayeswang42b82dc2011-01-10 02:07:25 +00002719 index++;
2720 break;
2721 case PHY_CLEAR_READCOUNT:
2722 count = 0;
2723 index++;
2724 break;
2725 case PHY_WRITE:
2726 rtl_writephy(tp, regno, data);
2727 index++;
2728 break;
2729 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002730 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002731 break;
2732 case PHY_COMP_EQ_SKIPN:
2733 if (predata == data)
2734 index += regno;
2735 index++;
2736 break;
2737 case PHY_COMP_NEQ_SKIPN:
2738 if (predata != data)
2739 index += regno;
2740 index++;
2741 break;
2742 case PHY_WRITE_PREVIOUS:
2743 rtl_writephy(tp, regno, predata);
2744 index++;
2745 break;
2746 case PHY_SKIPN:
2747 index += regno + 1;
2748 break;
2749 case PHY_DELAY_MS:
2750 mdelay(data);
2751 index++;
2752 break;
2753
françois romieubca03d52011-01-03 15:07:31 +00002754 default:
2755 BUG();
2756 }
2757 }
hayeswangeee37862013-04-01 22:23:38 +00002758
2759 ops->write = org.write;
2760 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002761}
2762
françois romieuf1e02ed2011-01-13 13:07:53 +00002763static void rtl_release_firmware(struct rtl8169_private *tp)
2764{
Francois Romieub6ffd972011-06-17 17:00:05 +02002765 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2766 release_firmware(tp->rtl_fw->fw);
2767 kfree(tp->rtl_fw);
2768 }
2769 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002770}
2771
François Romieu953a12c2011-04-24 17:38:48 +02002772static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002773{
Francois Romieub6ffd972011-06-17 17:00:05 +02002774 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002775
2776 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002777 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002778 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002779}
2780
2781static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2782{
2783 if (rtl_readphy(tp, reg) != val)
2784 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2785 else
2786 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002787}
2788
françois romieu4da19632011-01-03 15:07:55 +00002789static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002790{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002791 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002792 { 0x1f, 0x0001 },
2793 { 0x06, 0x006e },
2794 { 0x08, 0x0708 },
2795 { 0x15, 0x4000 },
2796 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797
françois romieu0b9b5712009-08-10 19:44:56 +00002798 { 0x1f, 0x0001 },
2799 { 0x03, 0x00a1 },
2800 { 0x02, 0x0008 },
2801 { 0x01, 0x0120 },
2802 { 0x00, 0x1000 },
2803 { 0x04, 0x0800 },
2804 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805
françois romieu0b9b5712009-08-10 19:44:56 +00002806 { 0x03, 0xff41 },
2807 { 0x02, 0xdf60 },
2808 { 0x01, 0x0140 },
2809 { 0x00, 0x0077 },
2810 { 0x04, 0x7800 },
2811 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812
françois romieu0b9b5712009-08-10 19:44:56 +00002813 { 0x03, 0x802f },
2814 { 0x02, 0x4f02 },
2815 { 0x01, 0x0409 },
2816 { 0x00, 0xf0f9 },
2817 { 0x04, 0x9800 },
2818 { 0x04, 0x9000 },
2819
2820 { 0x03, 0xdf01 },
2821 { 0x02, 0xdf20 },
2822 { 0x01, 0xff95 },
2823 { 0x00, 0xba00 },
2824 { 0x04, 0xa800 },
2825 { 0x04, 0xa000 },
2826
2827 { 0x03, 0xff41 },
2828 { 0x02, 0xdf20 },
2829 { 0x01, 0x0140 },
2830 { 0x00, 0x00bb },
2831 { 0x04, 0xb800 },
2832 { 0x04, 0xb000 },
2833
2834 { 0x03, 0xdf41 },
2835 { 0x02, 0xdc60 },
2836 { 0x01, 0x6340 },
2837 { 0x00, 0x007d },
2838 { 0x04, 0xd800 },
2839 { 0x04, 0xd000 },
2840
2841 { 0x03, 0xdf01 },
2842 { 0x02, 0xdf20 },
2843 { 0x01, 0x100a },
2844 { 0x00, 0xa0ff },
2845 { 0x04, 0xf800 },
2846 { 0x04, 0xf000 },
2847
2848 { 0x1f, 0x0000 },
2849 { 0x0b, 0x0000 },
2850 { 0x00, 0x9200 }
2851 };
2852
françois romieu4da19632011-01-03 15:07:55 +00002853 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854}
2855
françois romieu4da19632011-01-03 15:07:55 +00002856static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002857{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002858 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002859 { 0x1f, 0x0002 },
2860 { 0x01, 0x90d0 },
2861 { 0x1f, 0x0000 }
2862 };
2863
françois romieu4da19632011-01-03 15:07:55 +00002864 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002865}
2866
françois romieu4da19632011-01-03 15:07:55 +00002867static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002868{
2869 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002870
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002871 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2872 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002873 return;
2874
françois romieu4da19632011-01-03 15:07:55 +00002875 rtl_writephy(tp, 0x1f, 0x0001);
2876 rtl_writephy(tp, 0x10, 0xf01b);
2877 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002878}
2879
françois romieu4da19632011-01-03 15:07:55 +00002880static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002881{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002882 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002883 { 0x1f, 0x0001 },
2884 { 0x04, 0x0000 },
2885 { 0x03, 0x00a1 },
2886 { 0x02, 0x0008 },
2887 { 0x01, 0x0120 },
2888 { 0x00, 0x1000 },
2889 { 0x04, 0x0800 },
2890 { 0x04, 0x9000 },
2891 { 0x03, 0x802f },
2892 { 0x02, 0x4f02 },
2893 { 0x01, 0x0409 },
2894 { 0x00, 0xf099 },
2895 { 0x04, 0x9800 },
2896 { 0x04, 0xa000 },
2897 { 0x03, 0xdf01 },
2898 { 0x02, 0xdf20 },
2899 { 0x01, 0xff95 },
2900 { 0x00, 0xba00 },
2901 { 0x04, 0xa800 },
2902 { 0x04, 0xf000 },
2903 { 0x03, 0xdf01 },
2904 { 0x02, 0xdf20 },
2905 { 0x01, 0x101a },
2906 { 0x00, 0xa0ff },
2907 { 0x04, 0xf800 },
2908 { 0x04, 0x0000 },
2909 { 0x1f, 0x0000 },
2910
2911 { 0x1f, 0x0001 },
2912 { 0x10, 0xf41b },
2913 { 0x14, 0xfb54 },
2914 { 0x18, 0xf5c7 },
2915 { 0x1f, 0x0000 },
2916
2917 { 0x1f, 0x0001 },
2918 { 0x17, 0x0cc0 },
2919 { 0x1f, 0x0000 }
2920 };
2921
françois romieu4da19632011-01-03 15:07:55 +00002922 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002923
françois romieu4da19632011-01-03 15:07:55 +00002924 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002925}
2926
françois romieu4da19632011-01-03 15:07:55 +00002927static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002928{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002929 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002930 { 0x1f, 0x0001 },
2931 { 0x04, 0x0000 },
2932 { 0x03, 0x00a1 },
2933 { 0x02, 0x0008 },
2934 { 0x01, 0x0120 },
2935 { 0x00, 0x1000 },
2936 { 0x04, 0x0800 },
2937 { 0x04, 0x9000 },
2938 { 0x03, 0x802f },
2939 { 0x02, 0x4f02 },
2940 { 0x01, 0x0409 },
2941 { 0x00, 0xf099 },
2942 { 0x04, 0x9800 },
2943 { 0x04, 0xa000 },
2944 { 0x03, 0xdf01 },
2945 { 0x02, 0xdf20 },
2946 { 0x01, 0xff95 },
2947 { 0x00, 0xba00 },
2948 { 0x04, 0xa800 },
2949 { 0x04, 0xf000 },
2950 { 0x03, 0xdf01 },
2951 { 0x02, 0xdf20 },
2952 { 0x01, 0x101a },
2953 { 0x00, 0xa0ff },
2954 { 0x04, 0xf800 },
2955 { 0x04, 0x0000 },
2956 { 0x1f, 0x0000 },
2957
2958 { 0x1f, 0x0001 },
2959 { 0x0b, 0x8480 },
2960 { 0x1f, 0x0000 },
2961
2962 { 0x1f, 0x0001 },
2963 { 0x18, 0x67c7 },
2964 { 0x04, 0x2000 },
2965 { 0x03, 0x002f },
2966 { 0x02, 0x4360 },
2967 { 0x01, 0x0109 },
2968 { 0x00, 0x3022 },
2969 { 0x04, 0x2800 },
2970 { 0x1f, 0x0000 },
2971
2972 { 0x1f, 0x0001 },
2973 { 0x17, 0x0cc0 },
2974 { 0x1f, 0x0000 }
2975 };
2976
françois romieu4da19632011-01-03 15:07:55 +00002977 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002978}
2979
françois romieu4da19632011-01-03 15:07:55 +00002980static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002981{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002982 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002983 { 0x10, 0xf41b },
2984 { 0x1f, 0x0000 }
2985 };
2986
françois romieu4da19632011-01-03 15:07:55 +00002987 rtl_writephy(tp, 0x1f, 0x0001);
2988 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002989
françois romieu4da19632011-01-03 15:07:55 +00002990 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002991}
2992
françois romieu4da19632011-01-03 15:07:55 +00002993static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002994{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002995 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002996 { 0x1f, 0x0001 },
2997 { 0x10, 0xf41b },
2998 { 0x1f, 0x0000 }
2999 };
3000
françois romieu4da19632011-01-03 15:07:55 +00003001 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003002}
3003
françois romieu4da19632011-01-03 15:07:55 +00003004static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003005{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003006 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02003007 { 0x1f, 0x0000 },
3008 { 0x1d, 0x0f00 },
3009 { 0x1f, 0x0002 },
3010 { 0x0c, 0x1ec8 },
3011 { 0x1f, 0x0000 }
3012 };
3013
françois romieu4da19632011-01-03 15:07:55 +00003014 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003015}
3016
françois romieu4da19632011-01-03 15:07:55 +00003017static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003018{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003019 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003020 { 0x1f, 0x0001 },
3021 { 0x1d, 0x3d98 },
3022 { 0x1f, 0x0000 }
3023 };
3024
françois romieu4da19632011-01-03 15:07:55 +00003025 rtl_writephy(tp, 0x1f, 0x0000);
3026 rtl_patchphy(tp, 0x14, 1 << 5);
3027 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003028
françois romieu4da19632011-01-03 15:07:55 +00003029 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003030}
3031
françois romieu4da19632011-01-03 15:07:55 +00003032static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003033{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003034 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003035 { 0x1f, 0x0001 },
3036 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003037 { 0x1f, 0x0002 },
3038 { 0x00, 0x88d4 },
3039 { 0x01, 0x82b1 },
3040 { 0x03, 0x7002 },
3041 { 0x08, 0x9e30 },
3042 { 0x09, 0x01f0 },
3043 { 0x0a, 0x5500 },
3044 { 0x0c, 0x00c8 },
3045 { 0x1f, 0x0003 },
3046 { 0x12, 0xc096 },
3047 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003048 { 0x1f, 0x0000 },
3049 { 0x1f, 0x0000 },
3050 { 0x09, 0x2000 },
3051 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003052 };
3053
françois romieu4da19632011-01-03 15:07:55 +00003054 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003055
françois romieu4da19632011-01-03 15:07:55 +00003056 rtl_patchphy(tp, 0x14, 1 << 5);
3057 rtl_patchphy(tp, 0x0d, 1 << 5);
3058 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003059}
3060
françois romieu4da19632011-01-03 15:07:55 +00003061static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003062{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003063 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003064 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003065 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003066 { 0x03, 0x802f },
3067 { 0x02, 0x4f02 },
3068 { 0x01, 0x0409 },
3069 { 0x00, 0xf099 },
3070 { 0x04, 0x9800 },
3071 { 0x04, 0x9000 },
3072 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003073 { 0x1f, 0x0002 },
3074 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003075 { 0x06, 0x0761 },
3076 { 0x1f, 0x0003 },
3077 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003078 { 0x1f, 0x0000 }
3079 };
3080
françois romieu4da19632011-01-03 15:07:55 +00003081 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003082
françois romieu4da19632011-01-03 15:07:55 +00003083 rtl_patchphy(tp, 0x16, 1 << 0);
3084 rtl_patchphy(tp, 0x14, 1 << 5);
3085 rtl_patchphy(tp, 0x0d, 1 << 5);
3086 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003087}
3088
françois romieu4da19632011-01-03 15:07:55 +00003089static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003090{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003091 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003092 { 0x1f, 0x0001 },
3093 { 0x12, 0x2300 },
3094 { 0x1d, 0x3d98 },
3095 { 0x1f, 0x0002 },
3096 { 0x0c, 0x7eb8 },
3097 { 0x06, 0x5461 },
3098 { 0x1f, 0x0003 },
3099 { 0x16, 0x0f0a },
3100 { 0x1f, 0x0000 }
3101 };
3102
françois romieu4da19632011-01-03 15:07:55 +00003103 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003104
françois romieu4da19632011-01-03 15:07:55 +00003105 rtl_patchphy(tp, 0x16, 1 << 0);
3106 rtl_patchphy(tp, 0x14, 1 << 5);
3107 rtl_patchphy(tp, 0x0d, 1 << 5);
3108 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003109}
3110
françois romieu4da19632011-01-03 15:07:55 +00003111static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003112{
françois romieu4da19632011-01-03 15:07:55 +00003113 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003114}
3115
françois romieubca03d52011-01-03 15:07:31 +00003116static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003117{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003118 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003119 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003120 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003121 { 0x06, 0x4064 },
3122 { 0x07, 0x2863 },
3123 { 0x08, 0x059c },
3124 { 0x09, 0x26b4 },
3125 { 0x0a, 0x6a19 },
3126 { 0x0b, 0xdcc8 },
3127 { 0x10, 0xf06d },
3128 { 0x14, 0x7f68 },
3129 { 0x18, 0x7fd9 },
3130 { 0x1c, 0xf0ff },
3131 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003132 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003133 { 0x12, 0xf49f },
3134 { 0x13, 0x070b },
3135 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003136 { 0x14, 0x94c0 },
3137
3138 /*
3139 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003140 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003141 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003142 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003143 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003144 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003145 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003146 { 0x06, 0x5561 },
3147
3148 /*
3149 * Can not link to 1Gbps with bad cable
3150 * Decrease SNR threshold form 21.07dB to 19.04dB
3151 */
3152 { 0x1f, 0x0001 },
3153 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003154
3155 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003156 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003157 };
3158
françois romieu4da19632011-01-03 15:07:55 +00003159 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003160
françois romieubca03d52011-01-03 15:07:31 +00003161 /*
3162 * Rx Error Issue
3163 * Fine Tune Switching regulator parameter
3164 */
françois romieu4da19632011-01-03 15:07:55 +00003165 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003166 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3167 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003168
Francois Romieufdf6fc02012-07-06 22:40:38 +02003169 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003170 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003171 { 0x1f, 0x0002 },
3172 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003173 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003174 { 0x05, 0x8330 },
3175 { 0x06, 0x669a },
3176 { 0x1f, 0x0002 }
3177 };
3178 int val;
3179
françois romieu4da19632011-01-03 15:07:55 +00003180 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003181
françois romieu4da19632011-01-03 15:07:55 +00003182 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003183
3184 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003185 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003186 0x0065, 0x0066, 0x0067, 0x0068,
3187 0x0069, 0x006a, 0x006b, 0x006c
3188 };
3189 int i;
3190
françois romieu4da19632011-01-03 15:07:55 +00003191 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003192
3193 val &= 0xff00;
3194 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003195 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003196 }
3197 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003198 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003199 { 0x1f, 0x0002 },
3200 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003201 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003202 { 0x05, 0x8330 },
3203 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003204 };
3205
françois romieu4da19632011-01-03 15:07:55 +00003206 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003207 }
3208
françois romieubca03d52011-01-03 15:07:31 +00003209 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003210 rtl_writephy(tp, 0x1f, 0x0002);
3211 rtl_patchphy(tp, 0x0d, 0x0300);
3212 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003213
françois romieubca03d52011-01-03 15:07:31 +00003214 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003215 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003216 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3217 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003218
françois romieu4da19632011-01-03 15:07:55 +00003219 rtl_writephy(tp, 0x1f, 0x0005);
3220 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003221
3222 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003223
françois romieu4da19632011-01-03 15:07:55 +00003224 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003225}
3226
françois romieubca03d52011-01-03 15:07:31 +00003227static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003228{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003229 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003230 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003231 { 0x1f, 0x0001 },
3232 { 0x06, 0x4064 },
3233 { 0x07, 0x2863 },
3234 { 0x08, 0x059c },
3235 { 0x09, 0x26b4 },
3236 { 0x0a, 0x6a19 },
3237 { 0x0b, 0xdcc8 },
3238 { 0x10, 0xf06d },
3239 { 0x14, 0x7f68 },
3240 { 0x18, 0x7fd9 },
3241 { 0x1c, 0xf0ff },
3242 { 0x1d, 0x3d9c },
3243 { 0x1f, 0x0003 },
3244 { 0x12, 0xf49f },
3245 { 0x13, 0x070b },
3246 { 0x1a, 0x05ad },
3247 { 0x14, 0x94c0 },
3248
françois romieubca03d52011-01-03 15:07:31 +00003249 /*
3250 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003251 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003252 */
françois romieudaf9df62009-10-07 12:44:20 +00003253 { 0x1f, 0x0002 },
3254 { 0x06, 0x5561 },
3255 { 0x1f, 0x0005 },
3256 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003257 { 0x06, 0x5561 },
3258
3259 /*
3260 * Can not link to 1Gbps with bad cable
3261 * Decrease SNR threshold form 21.07dB to 19.04dB
3262 */
3263 { 0x1f, 0x0001 },
3264 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003265
3266 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003267 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003268 };
3269
françois romieu4da19632011-01-03 15:07:55 +00003270 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003271
Francois Romieufdf6fc02012-07-06 22:40:38 +02003272 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003273 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003274 { 0x1f, 0x0002 },
3275 { 0x05, 0x669a },
3276 { 0x1f, 0x0005 },
3277 { 0x05, 0x8330 },
3278 { 0x06, 0x669a },
3279
3280 { 0x1f, 0x0002 }
3281 };
3282 int val;
3283
françois romieu4da19632011-01-03 15:07:55 +00003284 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003285
françois romieu4da19632011-01-03 15:07:55 +00003286 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003287 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003288 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003289 0x0065, 0x0066, 0x0067, 0x0068,
3290 0x0069, 0x006a, 0x006b, 0x006c
3291 };
3292 int i;
3293
françois romieu4da19632011-01-03 15:07:55 +00003294 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003295
3296 val &= 0xff00;
3297 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003298 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003299 }
3300 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003301 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003302 { 0x1f, 0x0002 },
3303 { 0x05, 0x2642 },
3304 { 0x1f, 0x0005 },
3305 { 0x05, 0x8330 },
3306 { 0x06, 0x2642 }
3307 };
3308
françois romieu4da19632011-01-03 15:07:55 +00003309 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003310 }
3311
françois romieubca03d52011-01-03 15:07:31 +00003312 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003313 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003314 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3315 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003316
françois romieubca03d52011-01-03 15:07:31 +00003317 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003318 rtl_writephy(tp, 0x1f, 0x0002);
3319 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003320
françois romieu4da19632011-01-03 15:07:55 +00003321 rtl_writephy(tp, 0x1f, 0x0005);
3322 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003323
3324 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003325
françois romieu4da19632011-01-03 15:07:55 +00003326 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003327}
3328
françois romieu4da19632011-01-03 15:07:55 +00003329static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003330{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003331 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003332 { 0x1f, 0x0002 },
3333 { 0x10, 0x0008 },
3334 { 0x0d, 0x006c },
3335
3336 { 0x1f, 0x0000 },
3337 { 0x0d, 0xf880 },
3338
3339 { 0x1f, 0x0001 },
3340 { 0x17, 0x0cc0 },
3341
3342 { 0x1f, 0x0001 },
3343 { 0x0b, 0xa4d8 },
3344 { 0x09, 0x281c },
3345 { 0x07, 0x2883 },
3346 { 0x0a, 0x6b35 },
3347 { 0x1d, 0x3da4 },
3348 { 0x1c, 0xeffd },
3349 { 0x14, 0x7f52 },
3350 { 0x18, 0x7fc6 },
3351 { 0x08, 0x0601 },
3352 { 0x06, 0x4063 },
3353 { 0x10, 0xf074 },
3354 { 0x1f, 0x0003 },
3355 { 0x13, 0x0789 },
3356 { 0x12, 0xf4bd },
3357 { 0x1a, 0x04fd },
3358 { 0x14, 0x84b0 },
3359 { 0x1f, 0x0000 },
3360 { 0x00, 0x9200 },
3361
3362 { 0x1f, 0x0005 },
3363 { 0x01, 0x0340 },
3364 { 0x1f, 0x0001 },
3365 { 0x04, 0x4000 },
3366 { 0x03, 0x1d21 },
3367 { 0x02, 0x0c32 },
3368 { 0x01, 0x0200 },
3369 { 0x00, 0x5554 },
3370 { 0x04, 0x4800 },
3371 { 0x04, 0x4000 },
3372 { 0x04, 0xf000 },
3373 { 0x03, 0xdf01 },
3374 { 0x02, 0xdf20 },
3375 { 0x01, 0x101a },
3376 { 0x00, 0xa0ff },
3377 { 0x04, 0xf800 },
3378 { 0x04, 0xf000 },
3379 { 0x1f, 0x0000 },
3380
3381 { 0x1f, 0x0007 },
3382 { 0x1e, 0x0023 },
3383 { 0x16, 0x0000 },
3384 { 0x1f, 0x0000 }
3385 };
3386
françois romieu4da19632011-01-03 15:07:55 +00003387 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003388}
3389
françois romieue6de30d2011-01-03 15:08:37 +00003390static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3391{
3392 static const struct phy_reg phy_reg_init[] = {
3393 { 0x1f, 0x0001 },
3394 { 0x17, 0x0cc0 },
3395
3396 { 0x1f, 0x0007 },
3397 { 0x1e, 0x002d },
3398 { 0x18, 0x0040 },
3399 { 0x1f, 0x0000 }
3400 };
3401
3402 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3403 rtl_patchphy(tp, 0x0d, 1 << 5);
3404}
3405
Hayes Wang70090422011-07-06 15:58:06 +08003406static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003407{
3408 static const struct phy_reg phy_reg_init[] = {
3409 /* Enable Delay cap */
3410 { 0x1f, 0x0005 },
3411 { 0x05, 0x8b80 },
3412 { 0x06, 0xc896 },
3413 { 0x1f, 0x0000 },
3414
3415 /* Channel estimation fine tune */
3416 { 0x1f, 0x0001 },
3417 { 0x0b, 0x6c20 },
3418 { 0x07, 0x2872 },
3419 { 0x1c, 0xefff },
3420 { 0x1f, 0x0003 },
3421 { 0x14, 0x6420 },
3422 { 0x1f, 0x0000 },
3423
3424 /* Update PFM & 10M TX idle timer */
3425 { 0x1f, 0x0007 },
3426 { 0x1e, 0x002f },
3427 { 0x15, 0x1919 },
3428 { 0x1f, 0x0000 },
3429
3430 { 0x1f, 0x0007 },
3431 { 0x1e, 0x00ac },
3432 { 0x18, 0x0006 },
3433 { 0x1f, 0x0000 }
3434 };
3435
Francois Romieu15ecd032011-04-27 13:52:22 -07003436 rtl_apply_firmware(tp);
3437
hayeswang01dc7fe2011-03-21 01:50:28 +00003438 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3439
3440 /* DCO enable for 10M IDLE Power */
3441 rtl_writephy(tp, 0x1f, 0x0007);
3442 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003443 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003444 rtl_writephy(tp, 0x1f, 0x0000);
3445
3446 /* For impedance matching */
3447 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003448 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003449 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003450
3451 /* PHY auto speed down */
3452 rtl_writephy(tp, 0x1f, 0x0007);
3453 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003454 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003455 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003456 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003457
3458 rtl_writephy(tp, 0x1f, 0x0005);
3459 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003461 rtl_writephy(tp, 0x1f, 0x0000);
3462
3463 rtl_writephy(tp, 0x1f, 0x0005);
3464 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003466 rtl_writephy(tp, 0x1f, 0x0007);
3467 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003468 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003469 rtl_writephy(tp, 0x1f, 0x0006);
3470 rtl_writephy(tp, 0x00, 0x5a00);
3471 rtl_writephy(tp, 0x1f, 0x0000);
3472 rtl_writephy(tp, 0x0d, 0x0007);
3473 rtl_writephy(tp, 0x0e, 0x003c);
3474 rtl_writephy(tp, 0x0d, 0x4007);
3475 rtl_writephy(tp, 0x0e, 0x0000);
3476 rtl_writephy(tp, 0x0d, 0x0000);
3477}
3478
françois romieu9ecb9aa2012-12-07 11:20:21 +00003479static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3480{
3481 const u16 w[] = {
3482 addr[0] | (addr[1] << 8),
3483 addr[2] | (addr[3] << 8),
3484 addr[4] | (addr[5] << 8)
3485 };
3486 const struct exgmac_reg e[] = {
3487 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3488 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3489 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3490 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3491 };
3492
3493 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3494}
3495
Hayes Wang70090422011-07-06 15:58:06 +08003496static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3497{
3498 static const struct phy_reg phy_reg_init[] = {
3499 /* Enable Delay cap */
3500 { 0x1f, 0x0004 },
3501 { 0x1f, 0x0007 },
3502 { 0x1e, 0x00ac },
3503 { 0x18, 0x0006 },
3504 { 0x1f, 0x0002 },
3505 { 0x1f, 0x0000 },
3506 { 0x1f, 0x0000 },
3507
3508 /* Channel estimation fine tune */
3509 { 0x1f, 0x0003 },
3510 { 0x09, 0xa20f },
3511 { 0x1f, 0x0000 },
3512 { 0x1f, 0x0000 },
3513
3514 /* Green Setting */
3515 { 0x1f, 0x0005 },
3516 { 0x05, 0x8b5b },
3517 { 0x06, 0x9222 },
3518 { 0x05, 0x8b6d },
3519 { 0x06, 0x8000 },
3520 { 0x05, 0x8b76 },
3521 { 0x06, 0x8000 },
3522 { 0x1f, 0x0000 }
3523 };
3524
3525 rtl_apply_firmware(tp);
3526
3527 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3528
3529 /* For 4-corner performance improve */
3530 rtl_writephy(tp, 0x1f, 0x0005);
3531 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003532 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003533 rtl_writephy(tp, 0x1f, 0x0000);
3534
3535 /* PHY auto speed down */
3536 rtl_writephy(tp, 0x1f, 0x0004);
3537 rtl_writephy(tp, 0x1f, 0x0007);
3538 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003540 rtl_writephy(tp, 0x1f, 0x0002);
3541 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003542 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003543
3544 /* improve 10M EEE waveform */
3545 rtl_writephy(tp, 0x1f, 0x0005);
3546 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003547 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003548 rtl_writephy(tp, 0x1f, 0x0000);
3549
3550 /* Improve 2-pair detection performance */
3551 rtl_writephy(tp, 0x1f, 0x0005);
3552 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003553 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003554 rtl_writephy(tp, 0x1f, 0x0000);
3555
3556 /* EEE setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003557 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003558 rtl_writephy(tp, 0x1f, 0x0005);
3559 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003560 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wang70090422011-07-06 15:58:06 +08003561 rtl_writephy(tp, 0x1f, 0x0004);
3562 rtl_writephy(tp, 0x1f, 0x0007);
3563 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003564 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003565 rtl_writephy(tp, 0x1f, 0x0002);
3566 rtl_writephy(tp, 0x1f, 0x0000);
3567 rtl_writephy(tp, 0x0d, 0x0007);
3568 rtl_writephy(tp, 0x0e, 0x003c);
3569 rtl_writephy(tp, 0x0d, 0x4007);
3570 rtl_writephy(tp, 0x0e, 0x0000);
3571 rtl_writephy(tp, 0x0d, 0x0000);
3572
3573 /* Green feature */
3574 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003575 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3576 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wang70090422011-07-06 15:58:06 +08003577 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003578
françois romieu9ecb9aa2012-12-07 11:20:21 +00003579 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3580 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003581}
3582
Hayes Wang5f886e02012-03-30 14:33:03 +08003583static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3584{
3585 /* For 4-corner performance improve */
3586 rtl_writephy(tp, 0x1f, 0x0005);
3587 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003589 rtl_writephy(tp, 0x1f, 0x0000);
3590
3591 /* PHY auto speed down */
3592 rtl_writephy(tp, 0x1f, 0x0007);
3593 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003595 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003597
3598 /* Improve 10M EEE waveform */
3599 rtl_writephy(tp, 0x1f, 0x0005);
3600 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003601 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003602 rtl_writephy(tp, 0x1f, 0x0000);
3603}
3604
Hayes Wangc2218922011-09-06 16:55:18 +08003605static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3606{
3607 static const struct phy_reg phy_reg_init[] = {
3608 /* Channel estimation fine tune */
3609 { 0x1f, 0x0003 },
3610 { 0x09, 0xa20f },
3611 { 0x1f, 0x0000 },
3612
3613 /* Modify green table for giga & fnet */
3614 { 0x1f, 0x0005 },
3615 { 0x05, 0x8b55 },
3616 { 0x06, 0x0000 },
3617 { 0x05, 0x8b5e },
3618 { 0x06, 0x0000 },
3619 { 0x05, 0x8b67 },
3620 { 0x06, 0x0000 },
3621 { 0x05, 0x8b70 },
3622 { 0x06, 0x0000 },
3623 { 0x1f, 0x0000 },
3624 { 0x1f, 0x0007 },
3625 { 0x1e, 0x0078 },
3626 { 0x17, 0x0000 },
3627 { 0x19, 0x00fb },
3628 { 0x1f, 0x0000 },
3629
3630 /* Modify green table for 10M */
3631 { 0x1f, 0x0005 },
3632 { 0x05, 0x8b79 },
3633 { 0x06, 0xaa00 },
3634 { 0x1f, 0x0000 },
3635
3636 /* Disable hiimpedance detection (RTCT) */
3637 { 0x1f, 0x0003 },
3638 { 0x01, 0x328a },
3639 { 0x1f, 0x0000 }
3640 };
3641
3642 rtl_apply_firmware(tp);
3643
3644 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3645
Hayes Wang5f886e02012-03-30 14:33:03 +08003646 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003647
3648 /* Improve 2-pair detection performance */
3649 rtl_writephy(tp, 0x1f, 0x0005);
3650 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003651 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003652 rtl_writephy(tp, 0x1f, 0x0000);
3653}
3654
3655static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3656{
3657 rtl_apply_firmware(tp);
3658
Hayes Wang5f886e02012-03-30 14:33:03 +08003659 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003660}
3661
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003662static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3663{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003664 static const struct phy_reg phy_reg_init[] = {
3665 /* Channel estimation fine tune */
3666 { 0x1f, 0x0003 },
3667 { 0x09, 0xa20f },
3668 { 0x1f, 0x0000 },
3669
3670 /* Modify green table for giga & fnet */
3671 { 0x1f, 0x0005 },
3672 { 0x05, 0x8b55 },
3673 { 0x06, 0x0000 },
3674 { 0x05, 0x8b5e },
3675 { 0x06, 0x0000 },
3676 { 0x05, 0x8b67 },
3677 { 0x06, 0x0000 },
3678 { 0x05, 0x8b70 },
3679 { 0x06, 0x0000 },
3680 { 0x1f, 0x0000 },
3681 { 0x1f, 0x0007 },
3682 { 0x1e, 0x0078 },
3683 { 0x17, 0x0000 },
3684 { 0x19, 0x00aa },
3685 { 0x1f, 0x0000 },
3686
3687 /* Modify green table for 10M */
3688 { 0x1f, 0x0005 },
3689 { 0x05, 0x8b79 },
3690 { 0x06, 0xaa00 },
3691 { 0x1f, 0x0000 },
3692
3693 /* Disable hiimpedance detection (RTCT) */
3694 { 0x1f, 0x0003 },
3695 { 0x01, 0x328a },
3696 { 0x1f, 0x0000 }
3697 };
3698
3699
3700 rtl_apply_firmware(tp);
3701
3702 rtl8168f_hw_phy_config(tp);
3703
3704 /* Improve 2-pair detection performance */
3705 rtl_writephy(tp, 0x1f, 0x0005);
3706 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003708 rtl_writephy(tp, 0x1f, 0x0000);
3709
3710 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3711
3712 /* Modify green table for giga */
3713 rtl_writephy(tp, 0x1f, 0x0005);
3714 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003715 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003716 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003717 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003718 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003719 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003720 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003721 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003722 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003723 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003724 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003725 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003726 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003727 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003728 rtl_writephy(tp, 0x1f, 0x0000);
3729
3730 /* uc same-seed solution */
3731 rtl_writephy(tp, 0x1f, 0x0005);
3732 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003733 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003734 rtl_writephy(tp, 0x1f, 0x0000);
3735
3736 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003737 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003738 rtl_writephy(tp, 0x1f, 0x0005);
3739 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003740 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003741 rtl_writephy(tp, 0x1f, 0x0004);
3742 rtl_writephy(tp, 0x1f, 0x0007);
3743 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003744 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003745 rtl_writephy(tp, 0x1f, 0x0000);
3746 rtl_writephy(tp, 0x0d, 0x0007);
3747 rtl_writephy(tp, 0x0e, 0x003c);
3748 rtl_writephy(tp, 0x0d, 0x4007);
3749 rtl_writephy(tp, 0x0e, 0x0000);
3750 rtl_writephy(tp, 0x0d, 0x0000);
3751
3752 /* Green feature */
3753 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003754 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3755 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003756 rtl_writephy(tp, 0x1f, 0x0000);
3757}
3758
Hayes Wangc5583862012-07-02 17:23:22 +08003759static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3760{
Hayes Wangc5583862012-07-02 17:23:22 +08003761 rtl_apply_firmware(tp);
3762
hayeswang41f44d12013-04-01 22:23:36 +00003763 rtl_writephy(tp, 0x1f, 0x0a46);
3764 if (rtl_readphy(tp, 0x10) & 0x0100) {
3765 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003766 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003767 } else {
3768 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003769 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003770 }
Hayes Wangc5583862012-07-02 17:23:22 +08003771
hayeswang41f44d12013-04-01 22:23:36 +00003772 rtl_writephy(tp, 0x1f, 0x0a46);
3773 if (rtl_readphy(tp, 0x13) & 0x0100) {
3774 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003775 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003776 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003777 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003778 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003779 }
Hayes Wangc5583862012-07-02 17:23:22 +08003780
hayeswang41f44d12013-04-01 22:23:36 +00003781 /* Enable PHY auto speed down */
3782 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003783 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003784
hayeswangfe7524c2013-04-01 22:23:37 +00003785 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003786 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003787 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003788 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003789 rtl_writephy(tp, 0x1f, 0x0a43);
3790 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003791 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3792 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003793
hayeswang41f44d12013-04-01 22:23:36 +00003794 /* EEE auto-fallback function */
3795 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003796 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003797
hayeswang41f44d12013-04-01 22:23:36 +00003798 /* Enable UC LPF tune function */
3799 rtl_writephy(tp, 0x1f, 0x0a43);
3800 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003801 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003802
3803 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003804 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003805
hayeswangfe7524c2013-04-01 22:23:37 +00003806 /* Improve SWR Efficiency */
3807 rtl_writephy(tp, 0x1f, 0x0bcd);
3808 rtl_writephy(tp, 0x14, 0x5065);
3809 rtl_writephy(tp, 0x14, 0xd065);
3810 rtl_writephy(tp, 0x1f, 0x0bc8);
3811 rtl_writephy(tp, 0x11, 0x5655);
3812 rtl_writephy(tp, 0x1f, 0x0bcd);
3813 rtl_writephy(tp, 0x14, 0x1065);
3814 rtl_writephy(tp, 0x14, 0x9065);
3815 rtl_writephy(tp, 0x14, 0x1065);
3816
David Chang1bac1072013-11-27 15:48:36 +08003817 /* Check ALDPS bit, disable it if enabled */
3818 rtl_writephy(tp, 0x1f, 0x0a43);
3819 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003820 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003821
hayeswang41f44d12013-04-01 22:23:36 +00003822 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003823}
3824
hayeswang57538c42013-04-01 22:23:40 +00003825static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3826{
3827 rtl_apply_firmware(tp);
3828}
3829
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003830static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3831{
3832 u16 dout_tapbin;
3833 u32 data;
3834
3835 rtl_apply_firmware(tp);
3836
3837 /* CHN EST parameters adjust - giga master */
3838 rtl_writephy(tp, 0x1f, 0x0a43);
3839 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003840 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003841 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003842 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003843 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003844 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003845 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003846 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003847 rtl_writephy(tp, 0x1f, 0x0000);
3848
3849 /* CHN EST parameters adjust - giga slave */
3850 rtl_writephy(tp, 0x1f, 0x0a43);
3851 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003852 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003853 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003854 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003855 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003856 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003857 rtl_writephy(tp, 0x1f, 0x0000);
3858
3859 /* CHN EST parameters adjust - fnet */
3860 rtl_writephy(tp, 0x1f, 0x0a43);
3861 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003862 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003863 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003864 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003865 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003866 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003867 rtl_writephy(tp, 0x1f, 0x0000);
3868
3869 /* enable R-tune & PGA-retune function */
3870 dout_tapbin = 0;
3871 rtl_writephy(tp, 0x1f, 0x0a46);
3872 data = rtl_readphy(tp, 0x13);
3873 data &= 3;
3874 data <<= 2;
3875 dout_tapbin |= data;
3876 data = rtl_readphy(tp, 0x12);
3877 data &= 0xc000;
3878 data >>= 14;
3879 dout_tapbin |= data;
3880 dout_tapbin = ~(dout_tapbin^0x08);
3881 dout_tapbin <<= 12;
3882 dout_tapbin &= 0xf000;
3883 rtl_writephy(tp, 0x1f, 0x0a43);
3884 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003885 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003886 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003887 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003888 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003889 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003890 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003891 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003892
3893 rtl_writephy(tp, 0x1f, 0x0a43);
3894 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003895 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003896 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003897 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003898 rtl_writephy(tp, 0x1f, 0x0000);
3899
3900 /* enable GPHY 10M */
3901 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003902 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003903 rtl_writephy(tp, 0x1f, 0x0000);
3904
3905 /* SAR ADC performance */
3906 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003907 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003908 rtl_writephy(tp, 0x1f, 0x0000);
3909
3910 rtl_writephy(tp, 0x1f, 0x0a43);
3911 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003912 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003913 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003914 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003915 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003916 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003917 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003918 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003919 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003920 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003921 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003922 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003923 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003924 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003925 rtl_writephy(tp, 0x1f, 0x0000);
3926
3927 /* disable phy pfm mode */
3928 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003929 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003930 rtl_writephy(tp, 0x1f, 0x0000);
3931
3932 /* Check ALDPS bit, disable it if enabled */
3933 rtl_writephy(tp, 0x1f, 0x0a43);
3934 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003935 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003936
3937 rtl_writephy(tp, 0x1f, 0x0000);
3938}
3939
3940static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3941{
3942 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3943 u16 rlen;
3944 u32 data;
3945
3946 rtl_apply_firmware(tp);
3947
3948 /* CHIN EST parameter update */
3949 rtl_writephy(tp, 0x1f, 0x0a43);
3950 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003951 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003952 rtl_writephy(tp, 0x1f, 0x0000);
3953
3954 /* enable R-tune & PGA-retune function */
3955 rtl_writephy(tp, 0x1f, 0x0a43);
3956 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003957 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003958 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003959 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003960 rtl_writephy(tp, 0x1f, 0x0000);
3961
3962 /* enable GPHY 10M */
3963 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003964 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003965 rtl_writephy(tp, 0x1f, 0x0000);
3966
3967 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3968 data = r8168_mac_ocp_read(tp, 0xdd02);
3969 ioffset_p3 = ((data & 0x80)>>7);
3970 ioffset_p3 <<= 3;
3971
3972 data = r8168_mac_ocp_read(tp, 0xdd00);
3973 ioffset_p3 |= ((data & (0xe000))>>13);
3974 ioffset_p2 = ((data & (0x1e00))>>9);
3975 ioffset_p1 = ((data & (0x01e0))>>5);
3976 ioffset_p0 = ((data & 0x0010)>>4);
3977 ioffset_p0 <<= 3;
3978 ioffset_p0 |= (data & (0x07));
3979 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3980
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003981 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003982 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003983 rtl_writephy(tp, 0x1f, 0x0bcf);
3984 rtl_writephy(tp, 0x16, data);
3985 rtl_writephy(tp, 0x1f, 0x0000);
3986 }
3987
3988 /* Modify rlen (TX LPF corner frequency) level */
3989 rtl_writephy(tp, 0x1f, 0x0bcd);
3990 data = rtl_readphy(tp, 0x16);
3991 data &= 0x000f;
3992 rlen = 0;
3993 if (data > 3)
3994 rlen = data - 3;
3995 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3996 rtl_writephy(tp, 0x17, data);
3997 rtl_writephy(tp, 0x1f, 0x0bcd);
3998 rtl_writephy(tp, 0x1f, 0x0000);
3999
4000 /* disable phy pfm mode */
4001 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004002 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004003 rtl_writephy(tp, 0x1f, 0x0000);
4004
4005 /* Check ALDPS bit, disable it if enabled */
4006 rtl_writephy(tp, 0x1f, 0x0a43);
4007 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004008 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004009
4010 rtl_writephy(tp, 0x1f, 0x0000);
4011}
4012
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004013static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4014{
4015 /* Enable PHY auto speed down */
4016 rtl_writephy(tp, 0x1f, 0x0a44);
4017 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4018 rtl_writephy(tp, 0x1f, 0x0000);
4019
4020 /* patch 10M & ALDPS */
4021 rtl_writephy(tp, 0x1f, 0x0bcc);
4022 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4023 rtl_writephy(tp, 0x1f, 0x0a44);
4024 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4025 rtl_writephy(tp, 0x1f, 0x0a43);
4026 rtl_writephy(tp, 0x13, 0x8084);
4027 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4028 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4029 rtl_writephy(tp, 0x1f, 0x0000);
4030
4031 /* Enable EEE auto-fallback function */
4032 rtl_writephy(tp, 0x1f, 0x0a4b);
4033 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4034 rtl_writephy(tp, 0x1f, 0x0000);
4035
4036 /* Enable UC LPF tune function */
4037 rtl_writephy(tp, 0x1f, 0x0a43);
4038 rtl_writephy(tp, 0x13, 0x8012);
4039 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4040 rtl_writephy(tp, 0x1f, 0x0000);
4041
4042 /* set rg_sel_sdm_rate */
4043 rtl_writephy(tp, 0x1f, 0x0c42);
4044 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4045 rtl_writephy(tp, 0x1f, 0x0000);
4046
4047 /* Check ALDPS bit, disable it if enabled */
4048 rtl_writephy(tp, 0x1f, 0x0a43);
4049 if (rtl_readphy(tp, 0x10) & 0x0004)
4050 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4051
4052 rtl_writephy(tp, 0x1f, 0x0000);
4053}
4054
4055static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4056{
4057 /* patch 10M & ALDPS */
4058 rtl_writephy(tp, 0x1f, 0x0bcc);
4059 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4060 rtl_writephy(tp, 0x1f, 0x0a44);
4061 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4062 rtl_writephy(tp, 0x1f, 0x0a43);
4063 rtl_writephy(tp, 0x13, 0x8084);
4064 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4065 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4066 rtl_writephy(tp, 0x1f, 0x0000);
4067
4068 /* Enable UC LPF tune function */
4069 rtl_writephy(tp, 0x1f, 0x0a43);
4070 rtl_writephy(tp, 0x13, 0x8012);
4071 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4072 rtl_writephy(tp, 0x1f, 0x0000);
4073
4074 /* Set rg_sel_sdm_rate */
4075 rtl_writephy(tp, 0x1f, 0x0c42);
4076 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4077 rtl_writephy(tp, 0x1f, 0x0000);
4078
4079 /* Channel estimation parameters */
4080 rtl_writephy(tp, 0x1f, 0x0a43);
4081 rtl_writephy(tp, 0x13, 0x80f3);
4082 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4083 rtl_writephy(tp, 0x13, 0x80f0);
4084 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4085 rtl_writephy(tp, 0x13, 0x80ef);
4086 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4087 rtl_writephy(tp, 0x13, 0x80f6);
4088 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4089 rtl_writephy(tp, 0x13, 0x80ec);
4090 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4091 rtl_writephy(tp, 0x13, 0x80ed);
4092 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4093 rtl_writephy(tp, 0x13, 0x80f2);
4094 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4095 rtl_writephy(tp, 0x13, 0x80f4);
4096 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4097 rtl_writephy(tp, 0x1f, 0x0a43);
4098 rtl_writephy(tp, 0x13, 0x8110);
4099 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4100 rtl_writephy(tp, 0x13, 0x810f);
4101 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4102 rtl_writephy(tp, 0x13, 0x8111);
4103 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4104 rtl_writephy(tp, 0x13, 0x8113);
4105 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4106 rtl_writephy(tp, 0x13, 0x8115);
4107 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4108 rtl_writephy(tp, 0x13, 0x810e);
4109 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4110 rtl_writephy(tp, 0x13, 0x810c);
4111 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4112 rtl_writephy(tp, 0x13, 0x810b);
4113 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4114 rtl_writephy(tp, 0x1f, 0x0a43);
4115 rtl_writephy(tp, 0x13, 0x80d1);
4116 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4117 rtl_writephy(tp, 0x13, 0x80cd);
4118 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4119 rtl_writephy(tp, 0x13, 0x80d3);
4120 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4121 rtl_writephy(tp, 0x13, 0x80d5);
4122 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4123 rtl_writephy(tp, 0x13, 0x80d7);
4124 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4125
4126 /* Force PWM-mode */
4127 rtl_writephy(tp, 0x1f, 0x0bcd);
4128 rtl_writephy(tp, 0x14, 0x5065);
4129 rtl_writephy(tp, 0x14, 0xd065);
4130 rtl_writephy(tp, 0x1f, 0x0bc8);
4131 rtl_writephy(tp, 0x12, 0x00ed);
4132 rtl_writephy(tp, 0x1f, 0x0bcd);
4133 rtl_writephy(tp, 0x14, 0x1065);
4134 rtl_writephy(tp, 0x14, 0x9065);
4135 rtl_writephy(tp, 0x14, 0x1065);
4136 rtl_writephy(tp, 0x1f, 0x0000);
4137
4138 /* Check ALDPS bit, disable it if enabled */
4139 rtl_writephy(tp, 0x1f, 0x0a43);
4140 if (rtl_readphy(tp, 0x10) & 0x0004)
4141 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4142
4143 rtl_writephy(tp, 0x1f, 0x0000);
4144}
4145
françois romieu4da19632011-01-03 15:07:55 +00004146static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004147{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004148 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004149 { 0x1f, 0x0003 },
4150 { 0x08, 0x441d },
4151 { 0x01, 0x9100 },
4152 { 0x1f, 0x0000 }
4153 };
4154
françois romieu4da19632011-01-03 15:07:55 +00004155 rtl_writephy(tp, 0x1f, 0x0000);
4156 rtl_patchphy(tp, 0x11, 1 << 12);
4157 rtl_patchphy(tp, 0x19, 1 << 13);
4158 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004159
françois romieu4da19632011-01-03 15:07:55 +00004160 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004161}
4162
Hayes Wang5a5e4442011-02-22 17:26:21 +08004163static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4164{
4165 static const struct phy_reg phy_reg_init[] = {
4166 { 0x1f, 0x0005 },
4167 { 0x1a, 0x0000 },
4168 { 0x1f, 0x0000 },
4169
4170 { 0x1f, 0x0004 },
4171 { 0x1c, 0x0000 },
4172 { 0x1f, 0x0000 },
4173
4174 { 0x1f, 0x0001 },
4175 { 0x15, 0x7701 },
4176 { 0x1f, 0x0000 }
4177 };
4178
4179 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004180 rtl_writephy(tp, 0x1f, 0x0000);
4181 rtl_writephy(tp, 0x18, 0x0310);
4182 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004183
François Romieu953a12c2011-04-24 17:38:48 +02004184 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004185
4186 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4187}
4188
Hayes Wang7e18dca2012-03-30 14:33:02 +08004189static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4190{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004191 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004192 rtl_writephy(tp, 0x1f, 0x0000);
4193 rtl_writephy(tp, 0x18, 0x0310);
4194 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004195
4196 rtl_apply_firmware(tp);
4197
4198 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004199 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004200 rtl_writephy(tp, 0x1f, 0x0004);
4201 rtl_writephy(tp, 0x10, 0x401f);
4202 rtl_writephy(tp, 0x19, 0x7030);
4203 rtl_writephy(tp, 0x1f, 0x0000);
4204}
4205
Hayes Wang5598bfe2012-07-02 17:23:21 +08004206static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4207{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004208 static const struct phy_reg phy_reg_init[] = {
4209 { 0x1f, 0x0004 },
4210 { 0x10, 0xc07f },
4211 { 0x19, 0x7030 },
4212 { 0x1f, 0x0000 }
4213 };
4214
4215 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004216 rtl_writephy(tp, 0x1f, 0x0000);
4217 rtl_writephy(tp, 0x18, 0x0310);
4218 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004219
4220 rtl_apply_firmware(tp);
4221
Francois Romieufdf6fc02012-07-06 22:40:38 +02004222 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004223 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4224
Francois Romieufdf6fc02012-07-06 22:40:38 +02004225 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004226}
4227
Francois Romieu5615d9f2007-08-17 17:50:46 +02004228static void rtl_hw_phy_config(struct net_device *dev)
4229{
4230 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004231
4232 rtl8169_print_mac_version(tp);
4233
4234 switch (tp->mac_version) {
4235 case RTL_GIGA_MAC_VER_01:
4236 break;
4237 case RTL_GIGA_MAC_VER_02:
4238 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004239 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004240 break;
4241 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004242 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004243 break;
françois romieu2e9558562009-08-10 19:44:19 +00004244 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004245 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004246 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004247 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004248 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004249 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004250 case RTL_GIGA_MAC_VER_07:
4251 case RTL_GIGA_MAC_VER_08:
4252 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004253 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004254 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004255 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004256 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004257 break;
4258 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004259 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004260 break;
4261 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004262 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004263 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004264 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004265 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004266 break;
4267 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004268 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004269 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004270 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004271 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004272 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004273 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004274 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004275 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004276 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004277 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004278 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004279 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004280 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004281 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004282 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004283 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004284 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004285 break;
4286 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004287 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004288 break;
4289 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004290 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004291 break;
françois romieue6de30d2011-01-03 15:08:37 +00004292 case RTL_GIGA_MAC_VER_28:
4293 rtl8168d_4_hw_phy_config(tp);
4294 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004295 case RTL_GIGA_MAC_VER_29:
4296 case RTL_GIGA_MAC_VER_30:
4297 rtl8105e_hw_phy_config(tp);
4298 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004299 case RTL_GIGA_MAC_VER_31:
4300 /* None. */
4301 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004302 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004303 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004304 rtl8168e_1_hw_phy_config(tp);
4305 break;
4306 case RTL_GIGA_MAC_VER_34:
4307 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004308 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004309 case RTL_GIGA_MAC_VER_35:
4310 rtl8168f_1_hw_phy_config(tp);
4311 break;
4312 case RTL_GIGA_MAC_VER_36:
4313 rtl8168f_2_hw_phy_config(tp);
4314 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004315
Hayes Wang7e18dca2012-03-30 14:33:02 +08004316 case RTL_GIGA_MAC_VER_37:
4317 rtl8402_hw_phy_config(tp);
4318 break;
4319
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004320 case RTL_GIGA_MAC_VER_38:
4321 rtl8411_hw_phy_config(tp);
4322 break;
4323
Hayes Wang5598bfe2012-07-02 17:23:21 +08004324 case RTL_GIGA_MAC_VER_39:
4325 rtl8106e_hw_phy_config(tp);
4326 break;
4327
Hayes Wangc5583862012-07-02 17:23:22 +08004328 case RTL_GIGA_MAC_VER_40:
4329 rtl8168g_1_hw_phy_config(tp);
4330 break;
hayeswang57538c42013-04-01 22:23:40 +00004331 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004332 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004333 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004334 rtl8168g_2_hw_phy_config(tp);
4335 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004336 case RTL_GIGA_MAC_VER_45:
4337 case RTL_GIGA_MAC_VER_47:
4338 rtl8168h_1_hw_phy_config(tp);
4339 break;
4340 case RTL_GIGA_MAC_VER_46:
4341 case RTL_GIGA_MAC_VER_48:
4342 rtl8168h_2_hw_phy_config(tp);
4343 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004344
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004345 case RTL_GIGA_MAC_VER_49:
4346 rtl8168ep_1_hw_phy_config(tp);
4347 break;
4348 case RTL_GIGA_MAC_VER_50:
4349 case RTL_GIGA_MAC_VER_51:
4350 rtl8168ep_2_hw_phy_config(tp);
4351 break;
4352
Hayes Wangc5583862012-07-02 17:23:22 +08004353 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004354 default:
4355 break;
4356 }
4357}
4358
Francois Romieuda78dbf2012-01-26 14:18:23 +01004359static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004360{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004361 struct timer_list *timer = &tp->timer;
4362 void __iomem *ioaddr = tp->mmio_addr;
4363 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4364
Francois Romieubcf0bf92006-07-26 23:14:13 +02004365 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004366
françois romieu4da19632011-01-03 15:07:55 +00004367 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004368 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004369 * A busy loop could burn quite a few cycles on nowadays CPU.
4370 * Let's delay the execution of the timer for a few ticks.
4371 */
4372 timeout = HZ/10;
4373 goto out_mod_timer;
4374 }
4375
4376 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004377 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004379 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380
françois romieu4da19632011-01-03 15:07:55 +00004381 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382
4383out_mod_timer:
4384 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004385}
4386
4387static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4388{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004389 if (!test_and_set_bit(flag, tp->wk.flags))
4390 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004391}
4392
4393static void rtl8169_phy_timer(unsigned long __opaque)
4394{
4395 struct net_device *dev = (struct net_device *)__opaque;
4396 struct rtl8169_private *tp = netdev_priv(dev);
4397
Francois Romieu98ddf982012-01-31 10:47:34 +01004398 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399}
4400
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
4402 void __iomem *ioaddr)
4403{
4404 iounmap(ioaddr);
4405 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00004406 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 pci_disable_device(pdev);
4408 free_netdev(dev);
4409}
4410
Francois Romieuffc46952012-07-06 14:19:23 +02004411DECLARE_RTL_COND(rtl_phy_reset_cond)
4412{
4413 return tp->phy_reset_pending(tp);
4414}
4415
Francois Romieubf793292006-11-01 00:53:05 +01004416static void rtl8169_phy_reset(struct net_device *dev,
4417 struct rtl8169_private *tp)
4418{
françois romieu4da19632011-01-03 15:07:55 +00004419 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004420 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004421}
4422
David S. Miller8decf862011-09-22 03:23:13 -04004423static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4424{
4425 void __iomem *ioaddr = tp->mmio_addr;
4426
4427 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4428 (RTL_R8(PHYstatus) & TBI_Enable);
4429}
4430
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004431static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004432{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004433 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004434
Francois Romieu5615d9f2007-08-17 17:50:46 +02004435 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004436
Marcus Sundberg773328942008-07-10 21:28:08 +02004437 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4438 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4439 RTL_W8(0x82, 0x01);
4440 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004441
Francois Romieu6dccd162007-02-13 23:38:05 +01004442 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4443
4444 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4445 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004446
Francois Romieubcf0bf92006-07-26 23:14:13 +02004447 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004448 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4449 RTL_W8(0x82, 0x01);
4450 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004451 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004452 }
4453
Francois Romieubf793292006-11-01 00:53:05 +01004454 rtl8169_phy_reset(dev, tp);
4455
Oliver Neukum54405cd2011-01-06 21:55:13 +01004456 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004457 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4458 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4459 (tp->mii.supports_gmii ?
4460 ADVERTISED_1000baseT_Half |
4461 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004462
David S. Miller8decf862011-09-22 03:23:13 -04004463 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004464 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004465}
4466
Francois Romieu773d2022007-01-31 23:47:43 +01004467static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4468{
4469 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01004470
Francois Romieuda78dbf2012-01-26 14:18:23 +01004471 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004472
4473 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2bf2010-04-26 11:42:58 +00004474
françois romieu9ecb9aa2012-12-07 11:20:21 +00004475 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2bf2010-04-26 11:42:58 +00004476 RTL_R32(MAC4);
4477
françois romieu9ecb9aa2012-12-07 11:20:21 +00004478 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2bf2010-04-26 11:42:58 +00004479 RTL_R32(MAC0);
4480
françois romieu9ecb9aa2012-12-07 11:20:21 +00004481 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4482 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004483
Francois Romieu773d2022007-01-31 23:47:43 +01004484 RTL_W8(Cfg9346, Cfg9346_Lock);
4485
Francois Romieuda78dbf2012-01-26 14:18:23 +01004486 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004487}
4488
4489static int rtl_set_mac_address(struct net_device *dev, void *p)
4490{
4491 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004492 struct device *d = &tp->pci_dev->dev;
Francois Romieu773d2022007-01-31 23:47:43 +01004493 struct sockaddr *addr = p;
4494
4495 if (!is_valid_ether_addr(addr->sa_data))
4496 return -EADDRNOTAVAIL;
4497
4498 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4499
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004500 pm_runtime_get_noresume(d);
4501
4502 if (pm_runtime_active(d))
4503 rtl_rar_set(tp, dev->dev_addr);
4504
4505 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004506
4507 return 0;
4508}
4509
Francois Romieu5f787a12006-08-17 13:02:36 +02004510static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4511{
4512 struct rtl8169_private *tp = netdev_priv(dev);
4513 struct mii_ioctl_data *data = if_mii(ifr);
4514
Francois Romieu8b4ab282008-11-19 22:05:25 -08004515 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4516}
Francois Romieu5f787a12006-08-17 13:02:36 +02004517
Francois Romieucecb5fd2011-04-01 10:21:07 +02004518static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4519 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004520{
Francois Romieu5f787a12006-08-17 13:02:36 +02004521 switch (cmd) {
4522 case SIOCGMIIPHY:
4523 data->phy_id = 32; /* Internal PHY */
4524 return 0;
4525
4526 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004527 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004528 return 0;
4529
4530 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004531 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004532 return 0;
4533 }
4534 return -EOPNOTSUPP;
4535}
4536
Francois Romieu8b4ab282008-11-19 22:05:25 -08004537static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4538{
4539 return -EOPNOTSUPP;
4540}
4541
Francois Romieufbac58f2007-10-04 22:51:38 +02004542static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
4543{
4544 if (tp->features & RTL_FEATURE_MSI) {
4545 pci_disable_msi(pdev);
4546 tp->features &= ~RTL_FEATURE_MSI;
4547 }
4548}
4549
Bill Pembertonbaf63292012-12-03 09:23:28 -05004550static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004551{
4552 struct mdio_ops *ops = &tp->mdio_ops;
4553
4554 switch (tp->mac_version) {
4555 case RTL_GIGA_MAC_VER_27:
4556 ops->write = r8168dp_1_mdio_write;
4557 ops->read = r8168dp_1_mdio_read;
4558 break;
françois romieue6de30d2011-01-03 15:08:37 +00004559 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004560 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004561 ops->write = r8168dp_2_mdio_write;
4562 ops->read = r8168dp_2_mdio_read;
4563 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004564 case RTL_GIGA_MAC_VER_40:
4565 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004566 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004567 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004568 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004569 case RTL_GIGA_MAC_VER_45:
4570 case RTL_GIGA_MAC_VER_46:
4571 case RTL_GIGA_MAC_VER_47:
4572 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004573 case RTL_GIGA_MAC_VER_49:
4574 case RTL_GIGA_MAC_VER_50:
4575 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004576 ops->write = r8168g_mdio_write;
4577 ops->read = r8168g_mdio_read;
4578 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004579 default:
4580 ops->write = r8169_mdio_write;
4581 ops->read = r8169_mdio_read;
4582 break;
4583 }
4584}
4585
hayeswange2409d82013-03-31 17:02:04 +00004586static void rtl_speed_down(struct rtl8169_private *tp)
4587{
4588 u32 adv;
4589 int lpa;
4590
4591 rtl_writephy(tp, 0x1f, 0x0000);
4592 lpa = rtl_readphy(tp, MII_LPA);
4593
4594 if (lpa & (LPA_10HALF | LPA_10FULL))
4595 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4596 else if (lpa & (LPA_100HALF | LPA_100FULL))
4597 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4598 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4599 else
4600 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4601 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4602 (tp->mii.supports_gmii ?
4603 ADVERTISED_1000baseT_Half |
4604 ADVERTISED_1000baseT_Full : 0);
4605
4606 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4607 adv);
4608}
4609
David S. Miller1805b2f2011-10-24 18:18:09 -04004610static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4611{
4612 void __iomem *ioaddr = tp->mmio_addr;
4613
4614 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004615 case RTL_GIGA_MAC_VER_25:
4616 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004617 case RTL_GIGA_MAC_VER_29:
4618 case RTL_GIGA_MAC_VER_30:
4619 case RTL_GIGA_MAC_VER_32:
4620 case RTL_GIGA_MAC_VER_33:
4621 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004622 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004623 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004624 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004625 case RTL_GIGA_MAC_VER_40:
4626 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004627 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004628 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004629 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004630 case RTL_GIGA_MAC_VER_45:
4631 case RTL_GIGA_MAC_VER_46:
4632 case RTL_GIGA_MAC_VER_47:
4633 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004634 case RTL_GIGA_MAC_VER_49:
4635 case RTL_GIGA_MAC_VER_50:
4636 case RTL_GIGA_MAC_VER_51:
David S. Miller1805b2f2011-10-24 18:18:09 -04004637 RTL_W32(RxConfig, RTL_R32(RxConfig) |
4638 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4639 break;
4640 default:
4641 break;
4642 }
4643}
4644
4645static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4646{
4647 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4648 return false;
4649
hayeswange2409d82013-03-31 17:02:04 +00004650 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004651 rtl_wol_suspend_quirk(tp);
4652
4653 return true;
4654}
4655
françois romieu065c27c2011-01-03 15:08:12 +00004656static void r810x_phy_power_down(struct rtl8169_private *tp)
4657{
4658 rtl_writephy(tp, 0x1f, 0x0000);
4659 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4660}
4661
4662static void r810x_phy_power_up(struct rtl8169_private *tp)
4663{
4664 rtl_writephy(tp, 0x1f, 0x0000);
4665 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4666}
4667
4668static void r810x_pll_power_down(struct rtl8169_private *tp)
4669{
Hayes Wang00042992012-03-30 14:33:00 +08004670 void __iomem *ioaddr = tp->mmio_addr;
4671
David S. Miller1805b2f2011-10-24 18:18:09 -04004672 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004673 return;
françois romieu065c27c2011-01-03 15:08:12 +00004674
4675 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004676
4677 switch (tp->mac_version) {
4678 case RTL_GIGA_MAC_VER_07:
4679 case RTL_GIGA_MAC_VER_08:
4680 case RTL_GIGA_MAC_VER_09:
4681 case RTL_GIGA_MAC_VER_10:
4682 case RTL_GIGA_MAC_VER_13:
4683 case RTL_GIGA_MAC_VER_16:
4684 break;
4685 default:
4686 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4687 break;
4688 }
françois romieu065c27c2011-01-03 15:08:12 +00004689}
4690
4691static void r810x_pll_power_up(struct rtl8169_private *tp)
4692{
Hayes Wang00042992012-03-30 14:33:00 +08004693 void __iomem *ioaddr = tp->mmio_addr;
4694
françois romieu065c27c2011-01-03 15:08:12 +00004695 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004696
4697 switch (tp->mac_version) {
4698 case RTL_GIGA_MAC_VER_07:
4699 case RTL_GIGA_MAC_VER_08:
4700 case RTL_GIGA_MAC_VER_09:
4701 case RTL_GIGA_MAC_VER_10:
4702 case RTL_GIGA_MAC_VER_13:
4703 case RTL_GIGA_MAC_VER_16:
4704 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004705 case RTL_GIGA_MAC_VER_47:
4706 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004707 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004708 break;
Hayes Wang00042992012-03-30 14:33:00 +08004709 default:
4710 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4711 break;
4712 }
françois romieu065c27c2011-01-03 15:08:12 +00004713}
4714
4715static void r8168_phy_power_up(struct rtl8169_private *tp)
4716{
4717 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004718 switch (tp->mac_version) {
4719 case RTL_GIGA_MAC_VER_11:
4720 case RTL_GIGA_MAC_VER_12:
4721 case RTL_GIGA_MAC_VER_17:
4722 case RTL_GIGA_MAC_VER_18:
4723 case RTL_GIGA_MAC_VER_19:
4724 case RTL_GIGA_MAC_VER_20:
4725 case RTL_GIGA_MAC_VER_21:
4726 case RTL_GIGA_MAC_VER_22:
4727 case RTL_GIGA_MAC_VER_23:
4728 case RTL_GIGA_MAC_VER_24:
4729 case RTL_GIGA_MAC_VER_25:
4730 case RTL_GIGA_MAC_VER_26:
4731 case RTL_GIGA_MAC_VER_27:
4732 case RTL_GIGA_MAC_VER_28:
4733 case RTL_GIGA_MAC_VER_31:
4734 rtl_writephy(tp, 0x0e, 0x0000);
4735 break;
4736 default:
4737 break;
4738 }
françois romieu065c27c2011-01-03 15:08:12 +00004739 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4740}
4741
4742static void r8168_phy_power_down(struct rtl8169_private *tp)
4743{
4744 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004745 switch (tp->mac_version) {
4746 case RTL_GIGA_MAC_VER_32:
4747 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004748 case RTL_GIGA_MAC_VER_40:
4749 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004750 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4751 break;
4752
4753 case RTL_GIGA_MAC_VER_11:
4754 case RTL_GIGA_MAC_VER_12:
4755 case RTL_GIGA_MAC_VER_17:
4756 case RTL_GIGA_MAC_VER_18:
4757 case RTL_GIGA_MAC_VER_19:
4758 case RTL_GIGA_MAC_VER_20:
4759 case RTL_GIGA_MAC_VER_21:
4760 case RTL_GIGA_MAC_VER_22:
4761 case RTL_GIGA_MAC_VER_23:
4762 case RTL_GIGA_MAC_VER_24:
4763 case RTL_GIGA_MAC_VER_25:
4764 case RTL_GIGA_MAC_VER_26:
4765 case RTL_GIGA_MAC_VER_27:
4766 case RTL_GIGA_MAC_VER_28:
4767 case RTL_GIGA_MAC_VER_31:
4768 rtl_writephy(tp, 0x0e, 0x0200);
4769 default:
4770 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4771 break;
4772 }
françois romieu065c27c2011-01-03 15:08:12 +00004773}
4774
4775static void r8168_pll_power_down(struct rtl8169_private *tp)
4776{
4777 void __iomem *ioaddr = tp->mmio_addr;
4778
Francois Romieucecb5fd2011-04-01 10:21:07 +02004779 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4780 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004781 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
4782 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
4783 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
4784 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Lin2f8c0402014-10-01 23:17:19 +08004785 r8168_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00004786 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08004787 }
françois romieu065c27c2011-01-03 15:08:12 +00004788
Francois Romieucecb5fd2011-04-01 10:21:07 +02004789 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4790 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00004791 (RTL_R16(CPlusCmd) & ASF)) {
4792 return;
4793 }
4794
hayeswang01dc7fe2011-03-21 01:50:28 +00004795 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4796 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004797 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004798
David S. Miller1805b2f2011-10-24 18:18:09 -04004799 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004800 return;
françois romieu065c27c2011-01-03 15:08:12 +00004801
4802 r8168_phy_power_down(tp);
4803
4804 switch (tp->mac_version) {
4805 case RTL_GIGA_MAC_VER_25:
4806 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004807 case RTL_GIGA_MAC_VER_27:
4808 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004809 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004810 case RTL_GIGA_MAC_VER_32:
4811 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004812 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004813 case RTL_GIGA_MAC_VER_45:
4814 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004815 case RTL_GIGA_MAC_VER_50:
4816 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004817 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4818 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004819 case RTL_GIGA_MAC_VER_40:
4820 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004821 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004822 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004823 0xfc000000, ERIAR_EXGMAC);
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004824 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004825 break;
françois romieu065c27c2011-01-03 15:08:12 +00004826 }
4827}
4828
4829static void r8168_pll_power_up(struct rtl8169_private *tp)
4830{
4831 void __iomem *ioaddr = tp->mmio_addr;
4832
françois romieu065c27c2011-01-03 15:08:12 +00004833 switch (tp->mac_version) {
4834 case RTL_GIGA_MAC_VER_25:
4835 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004836 case RTL_GIGA_MAC_VER_27:
4837 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004838 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004839 case RTL_GIGA_MAC_VER_32:
4840 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004841 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4842 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004843 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004844 case RTL_GIGA_MAC_VER_45:
4845 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004846 case RTL_GIGA_MAC_VER_50:
4847 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004848 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004849 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004850 case RTL_GIGA_MAC_VER_40:
4851 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004852 case RTL_GIGA_MAC_VER_49:
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004853 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004854 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004855 0x00000000, ERIAR_EXGMAC);
4856 break;
françois romieu065c27c2011-01-03 15:08:12 +00004857 }
4858
4859 r8168_phy_power_up(tp);
4860}
4861
Francois Romieud58d46b2011-05-03 16:38:29 +02004862static void rtl_generic_op(struct rtl8169_private *tp,
4863 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004864{
4865 if (op)
4866 op(tp);
4867}
4868
4869static void rtl_pll_power_down(struct rtl8169_private *tp)
4870{
Francois Romieud58d46b2011-05-03 16:38:29 +02004871 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004872}
4873
4874static void rtl_pll_power_up(struct rtl8169_private *tp)
4875{
Francois Romieud58d46b2011-05-03 16:38:29 +02004876 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004877}
4878
Bill Pembertonbaf63292012-12-03 09:23:28 -05004879static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004880{
4881 struct pll_power_ops *ops = &tp->pll_power_ops;
4882
4883 switch (tp->mac_version) {
4884 case RTL_GIGA_MAC_VER_07:
4885 case RTL_GIGA_MAC_VER_08:
4886 case RTL_GIGA_MAC_VER_09:
4887 case RTL_GIGA_MAC_VER_10:
4888 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004889 case RTL_GIGA_MAC_VER_29:
4890 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004891 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004892 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004893 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004894 case RTL_GIGA_MAC_VER_47:
4895 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004896 ops->down = r810x_pll_power_down;
4897 ops->up = r810x_pll_power_up;
4898 break;
4899
4900 case RTL_GIGA_MAC_VER_11:
4901 case RTL_GIGA_MAC_VER_12:
4902 case RTL_GIGA_MAC_VER_17:
4903 case RTL_GIGA_MAC_VER_18:
4904 case RTL_GIGA_MAC_VER_19:
4905 case RTL_GIGA_MAC_VER_20:
4906 case RTL_GIGA_MAC_VER_21:
4907 case RTL_GIGA_MAC_VER_22:
4908 case RTL_GIGA_MAC_VER_23:
4909 case RTL_GIGA_MAC_VER_24:
4910 case RTL_GIGA_MAC_VER_25:
4911 case RTL_GIGA_MAC_VER_26:
4912 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004913 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004914 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004915 case RTL_GIGA_MAC_VER_32:
4916 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004917 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004918 case RTL_GIGA_MAC_VER_35:
4919 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004920 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004921 case RTL_GIGA_MAC_VER_40:
4922 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004923 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004924 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004925 case RTL_GIGA_MAC_VER_45:
4926 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004927 case RTL_GIGA_MAC_VER_49:
4928 case RTL_GIGA_MAC_VER_50:
4929 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004930 ops->down = r8168_pll_power_down;
4931 ops->up = r8168_pll_power_up;
4932 break;
4933
4934 default:
4935 ops->down = NULL;
4936 ops->up = NULL;
4937 break;
4938 }
4939}
4940
Hayes Wange542a222011-07-06 15:58:04 +08004941static void rtl_init_rxcfg(struct rtl8169_private *tp)
4942{
4943 void __iomem *ioaddr = tp->mmio_addr;
4944
4945 switch (tp->mac_version) {
4946 case RTL_GIGA_MAC_VER_01:
4947 case RTL_GIGA_MAC_VER_02:
4948 case RTL_GIGA_MAC_VER_03:
4949 case RTL_GIGA_MAC_VER_04:
4950 case RTL_GIGA_MAC_VER_05:
4951 case RTL_GIGA_MAC_VER_06:
4952 case RTL_GIGA_MAC_VER_10:
4953 case RTL_GIGA_MAC_VER_11:
4954 case RTL_GIGA_MAC_VER_12:
4955 case RTL_GIGA_MAC_VER_13:
4956 case RTL_GIGA_MAC_VER_14:
4957 case RTL_GIGA_MAC_VER_15:
4958 case RTL_GIGA_MAC_VER_16:
4959 case RTL_GIGA_MAC_VER_17:
4960 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4961 break;
4962 case RTL_GIGA_MAC_VER_18:
4963 case RTL_GIGA_MAC_VER_19:
4964 case RTL_GIGA_MAC_VER_20:
4965 case RTL_GIGA_MAC_VER_21:
4966 case RTL_GIGA_MAC_VER_22:
4967 case RTL_GIGA_MAC_VER_23:
4968 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004969 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004970 case RTL_GIGA_MAC_VER_35:
Hayes Wange542a222011-07-06 15:58:04 +08004971 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4972 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004973 case RTL_GIGA_MAC_VER_40:
4974 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004975 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004976 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004977 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004978 case RTL_GIGA_MAC_VER_45:
4979 case RTL_GIGA_MAC_VER_46:
4980 case RTL_GIGA_MAC_VER_47:
4981 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004982 case RTL_GIGA_MAC_VER_49:
4983 case RTL_GIGA_MAC_VER_50:
4984 case RTL_GIGA_MAC_VER_51:
Ivan Vecera7ebc4822015-08-04 22:11:43 +02004985 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004986 break;
Hayes Wange542a222011-07-06 15:58:04 +08004987 default:
4988 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4989 break;
4990 }
4991}
4992
Hayes Wang92fc43b2011-07-06 15:58:03 +08004993static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4994{
Timo Teräs9fba0812013-01-15 21:01:24 +00004995 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004996}
4997
Francois Romieud58d46b2011-05-03 16:38:29 +02004998static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4999{
françois romieu9c5028e2012-03-02 04:43:14 +00005000 void __iomem *ioaddr = tp->mmio_addr;
5001
5002 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005003 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00005004 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005005}
5006
5007static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5008{
françois romieu9c5028e2012-03-02 04:43:14 +00005009 void __iomem *ioaddr = tp->mmio_addr;
5010
5011 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005012 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00005013 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005014}
5015
5016static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5017{
5018 void __iomem *ioaddr = tp->mmio_addr;
5019
5020 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5021 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005022 rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005023}
5024
5025static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5026{
5027 void __iomem *ioaddr = tp->mmio_addr;
5028
5029 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5030 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
5031 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
5032}
5033
5034static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5035{
5036 void __iomem *ioaddr = tp->mmio_addr;
5037
5038 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5039}
5040
5041static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5042{
5043 void __iomem *ioaddr = tp->mmio_addr;
5044
5045 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5046}
5047
5048static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5049{
5050 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02005051
5052 RTL_W8(MaxTxPacketSize, 0x3f);
5053 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5054 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005055 rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005056}
5057
5058static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5059{
5060 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02005061
5062 RTL_W8(MaxTxPacketSize, 0x0c);
5063 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5064 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01005065 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02005066}
5067
5068static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5069{
5070 rtl_tx_performance_tweak(tp->pci_dev,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005071 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005072}
5073
5074static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5075{
5076 rtl_tx_performance_tweak(tp->pci_dev,
5077 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
5078}
5079
5080static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5081{
5082 void __iomem *ioaddr = tp->mmio_addr;
5083
5084 r8168b_0_hw_jumbo_enable(tp);
5085
5086 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
5087}
5088
5089static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5090{
5091 void __iomem *ioaddr = tp->mmio_addr;
5092
5093 r8168b_0_hw_jumbo_disable(tp);
5094
5095 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5096}
5097
Bill Pembertonbaf63292012-12-03 09:23:28 -05005098static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005099{
5100 struct jumbo_ops *ops = &tp->jumbo_ops;
5101
5102 switch (tp->mac_version) {
5103 case RTL_GIGA_MAC_VER_11:
5104 ops->disable = r8168b_0_hw_jumbo_disable;
5105 ops->enable = r8168b_0_hw_jumbo_enable;
5106 break;
5107 case RTL_GIGA_MAC_VER_12:
5108 case RTL_GIGA_MAC_VER_17:
5109 ops->disable = r8168b_1_hw_jumbo_disable;
5110 ops->enable = r8168b_1_hw_jumbo_enable;
5111 break;
5112 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5113 case RTL_GIGA_MAC_VER_19:
5114 case RTL_GIGA_MAC_VER_20:
5115 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5116 case RTL_GIGA_MAC_VER_22:
5117 case RTL_GIGA_MAC_VER_23:
5118 case RTL_GIGA_MAC_VER_24:
5119 case RTL_GIGA_MAC_VER_25:
5120 case RTL_GIGA_MAC_VER_26:
5121 ops->disable = r8168c_hw_jumbo_disable;
5122 ops->enable = r8168c_hw_jumbo_enable;
5123 break;
5124 case RTL_GIGA_MAC_VER_27:
5125 case RTL_GIGA_MAC_VER_28:
5126 ops->disable = r8168dp_hw_jumbo_disable;
5127 ops->enable = r8168dp_hw_jumbo_enable;
5128 break;
5129 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5130 case RTL_GIGA_MAC_VER_32:
5131 case RTL_GIGA_MAC_VER_33:
5132 case RTL_GIGA_MAC_VER_34:
5133 ops->disable = r8168e_hw_jumbo_disable;
5134 ops->enable = r8168e_hw_jumbo_enable;
5135 break;
5136
5137 /*
5138 * No action needed for jumbo frames with 8169.
5139 * No jumbo for 810x at all.
5140 */
Hayes Wangc5583862012-07-02 17:23:22 +08005141 case RTL_GIGA_MAC_VER_40:
5142 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005143 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005144 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005145 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005146 case RTL_GIGA_MAC_VER_45:
5147 case RTL_GIGA_MAC_VER_46:
5148 case RTL_GIGA_MAC_VER_47:
5149 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005150 case RTL_GIGA_MAC_VER_49:
5151 case RTL_GIGA_MAC_VER_50:
5152 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005153 default:
5154 ops->disable = NULL;
5155 ops->enable = NULL;
5156 break;
5157 }
5158}
5159
Francois Romieuffc46952012-07-06 14:19:23 +02005160DECLARE_RTL_COND(rtl_chipcmd_cond)
5161{
5162 void __iomem *ioaddr = tp->mmio_addr;
5163
5164 return RTL_R8(ChipCmd) & CmdReset;
5165}
5166
Francois Romieu6f43adc2011-04-29 15:05:51 +02005167static void rtl_hw_reset(struct rtl8169_private *tp)
5168{
5169 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02005170
Francois Romieu6f43adc2011-04-29 15:05:51 +02005171 RTL_W8(ChipCmd, CmdReset);
5172
Francois Romieuffc46952012-07-06 14:19:23 +02005173 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005174}
5175
Francois Romieub6ffd972011-06-17 17:00:05 +02005176static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5177{
5178 struct rtl_fw *rtl_fw;
5179 const char *name;
5180 int rc = -ENOMEM;
5181
5182 name = rtl_lookup_firmware_name(tp);
5183 if (!name)
5184 goto out_no_firmware;
5185
5186 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5187 if (!rtl_fw)
5188 goto err_warn;
5189
5190 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
5191 if (rc < 0)
5192 goto err_free;
5193
Francois Romieufd112f22011-06-18 00:10:29 +02005194 rc = rtl_check_firmware(tp, rtl_fw);
5195 if (rc < 0)
5196 goto err_release_firmware;
5197
Francois Romieub6ffd972011-06-17 17:00:05 +02005198 tp->rtl_fw = rtl_fw;
5199out:
5200 return;
5201
Francois Romieufd112f22011-06-18 00:10:29 +02005202err_release_firmware:
5203 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005204err_free:
5205 kfree(rtl_fw);
5206err_warn:
5207 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5208 name, rc);
5209out_no_firmware:
5210 tp->rtl_fw = NULL;
5211 goto out;
5212}
5213
François Romieu953a12c2011-04-24 17:38:48 +02005214static void rtl_request_firmware(struct rtl8169_private *tp)
5215{
Francois Romieub6ffd972011-06-17 17:00:05 +02005216 if (IS_ERR(tp->rtl_fw))
5217 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005218}
5219
Hayes Wang92fc43b2011-07-06 15:58:03 +08005220static void rtl_rx_close(struct rtl8169_private *tp)
5221{
5222 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005223
Francois Romieu1687b562011-07-19 17:21:29 +02005224 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005225}
5226
Francois Romieuffc46952012-07-06 14:19:23 +02005227DECLARE_RTL_COND(rtl_npq_cond)
5228{
5229 void __iomem *ioaddr = tp->mmio_addr;
5230
5231 return RTL_R8(TxPoll) & NPQ;
5232}
5233
5234DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5235{
5236 void __iomem *ioaddr = tp->mmio_addr;
5237
5238 return RTL_R32(TxConfig) & TXCFG_EMPTY;
5239}
5240
françois romieue6de30d2011-01-03 15:08:37 +00005241static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005242{
françois romieue6de30d2011-01-03 15:08:37 +00005243 void __iomem *ioaddr = tp->mmio_addr;
5244
Linus Torvalds1da177e2005-04-16 15:20:36 -07005245 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005246 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005247
Hayes Wang92fc43b2011-07-06 15:58:03 +08005248 rtl_rx_close(tp);
5249
Hayes Wang5d2e1952011-02-22 17:26:22 +08005250 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005251 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5252 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005253 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005254 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005255 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5256 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5257 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5258 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5259 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5260 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5261 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5262 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5263 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5264 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5265 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5266 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005267 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5268 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5269 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5270 tp->mac_version == RTL_GIGA_MAC_VER_51) {
David S. Miller8decf862011-09-22 03:23:13 -04005271 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005272 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005273 } else {
5274 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
5275 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005276 }
5277
Hayes Wang92fc43b2011-07-06 15:58:03 +08005278 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279}
5280
Francois Romieu7f796d832007-06-11 23:04:41 +02005281static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005282{
5283 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01005284
5285 /* Set DMA burst size and Interframe Gap Time */
5286 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
5287 (InterFrameGap << TxInterFrameGapShift));
5288}
5289
Francois Romieu07ce4062007-02-23 23:36:39 +01005290static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005291{
5292 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005293
Francois Romieu07ce4062007-02-23 23:36:39 +01005294 tp->hw_start(dev);
5295
Francois Romieuda78dbf2012-01-26 14:18:23 +01005296 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01005297}
5298
Francois Romieu7f796d832007-06-11 23:04:41 +02005299static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
5300 void __iomem *ioaddr)
5301{
5302 /*
5303 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5304 * register to be written before TxDescAddrLow to work.
5305 * Switching from MMIO to I/O access fixes the issue as well.
5306 */
5307 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07005308 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005309 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07005310 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005311}
5312
5313static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
5314{
5315 u16 cmd;
5316
5317 cmd = RTL_R16(CPlusCmd);
5318 RTL_W16(CPlusCmd, cmd);
5319 return cmd;
5320}
5321
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07005322static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02005323{
5324 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00005325 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02005326}
5327
Francois Romieu6dccd162007-02-13 23:38:05 +01005328static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
5329{
Francois Romieu37441002011-06-17 22:58:54 +02005330 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005331 u32 mac_version;
5332 u32 clk;
5333 u32 val;
5334 } cfg2_info [] = {
5335 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5336 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5337 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5338 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005339 };
5340 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005341 unsigned int i;
5342 u32 clk;
5343
5344 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005345 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005346 if ((p->mac_version == mac_version) && (p->clk == clk)) {
5347 RTL_W32(0x7c, p->val);
5348 break;
5349 }
5350 }
5351}
5352
Francois Romieue6b763e2012-03-08 09:35:39 +01005353static void rtl_set_rx_mode(struct net_device *dev)
5354{
5355 struct rtl8169_private *tp = netdev_priv(dev);
5356 void __iomem *ioaddr = tp->mmio_addr;
5357 u32 mc_filter[2]; /* Multicast hash filter */
5358 int rx_mode;
5359 u32 tmp = 0;
5360
5361 if (dev->flags & IFF_PROMISC) {
5362 /* Unconditionally log net taps. */
5363 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5364 rx_mode =
5365 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5366 AcceptAllPhys;
5367 mc_filter[1] = mc_filter[0] = 0xffffffff;
5368 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5369 (dev->flags & IFF_ALLMULTI)) {
5370 /* Too many to filter perfectly -- accept all multicasts. */
5371 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5372 mc_filter[1] = mc_filter[0] = 0xffffffff;
5373 } else {
5374 struct netdev_hw_addr *ha;
5375
5376 rx_mode = AcceptBroadcast | AcceptMyPhys;
5377 mc_filter[1] = mc_filter[0] = 0;
5378 netdev_for_each_mc_addr(ha, dev) {
5379 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5380 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5381 rx_mode |= AcceptMulticast;
5382 }
5383 }
5384
5385 if (dev->features & NETIF_F_RXALL)
5386 rx_mode |= (AcceptErr | AcceptRunt);
5387
5388 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5389
5390 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5391 u32 data = mc_filter[0];
5392
5393 mc_filter[0] = swab32(mc_filter[1]);
5394 mc_filter[1] = swab32(data);
5395 }
5396
Nathan Walp04817762012-11-01 12:08:47 +00005397 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5398 mc_filter[1] = mc_filter[0] = 0xffffffff;
5399
Francois Romieue6b763e2012-03-08 09:35:39 +01005400 RTL_W32(MAR0 + 4, mc_filter[1]);
5401 RTL_W32(MAR0 + 0, mc_filter[0]);
5402
5403 RTL_W32(RxConfig, tmp);
5404}
5405
Francois Romieu07ce4062007-02-23 23:36:39 +01005406static void rtl_hw_start_8169(struct net_device *dev)
5407{
5408 struct rtl8169_private *tp = netdev_priv(dev);
5409 void __iomem *ioaddr = tp->mmio_addr;
5410 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01005411
Francois Romieu9cb427b2006-11-02 00:10:16 +01005412 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
5413 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
5414 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
5415 }
5416
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02005418 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5419 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5420 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5421 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005422 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5423
Hayes Wange542a222011-07-06 15:58:04 +08005424 rtl_init_rxcfg(tp);
5425
françois romieuf0298f82011-01-03 15:07:42 +00005426 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005427
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005428 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429
Francois Romieucecb5fd2011-04-01 10:21:07 +02005430 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5431 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5432 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5433 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02005434 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435
Francois Romieu7f796d832007-06-11 23:04:41 +02005436 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005437
Francois Romieucecb5fd2011-04-01 10:21:07 +02005438 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5439 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005440 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005442 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005443 }
5444
Francois Romieubcf0bf92006-07-26 23:14:13 +02005445 RTL_W16(CPlusCmd, tp->cp_cmd);
5446
Francois Romieu6dccd162007-02-13 23:38:05 +01005447 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
5448
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 /*
5450 * Undocumented corner. Supposedly:
5451 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5452 */
5453 RTL_W16(IntrMitigate, 0x0000);
5454
Francois Romieu7f796d832007-06-11 23:04:41 +02005455 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005456
Francois Romieucecb5fd2011-04-01 10:21:07 +02005457 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5458 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5459 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5460 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02005461 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5462 rtl_set_rx_tx_config_registers(tp);
5463 }
5464
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005466
5467 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5468 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
5470 RTL_W32(RxMissed, 0);
5471
Francois Romieu07ce4062007-02-23 23:36:39 +01005472 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473
5474 /* no early-rx interrupts */
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005475 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005476}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005477
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005478static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5479{
5480 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005481 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005482}
5483
5484static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5485{
Francois Romieu52989f02012-07-06 13:37:00 +02005486 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005487}
5488
5489static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005490{
5491 u32 csi;
5492
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005493 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5494 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005495}
5496
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005497static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005498{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005500}
5501
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005502static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005503{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005504 rtl_csi_access_enable(tp, 0x27000000);
5505}
5506
Francois Romieuffc46952012-07-06 14:19:23 +02005507DECLARE_RTL_COND(rtl_csiar_cond)
5508{
5509 void __iomem *ioaddr = tp->mmio_addr;
5510
5511 return RTL_R32(CSIAR) & CSIAR_FLAG;
5512}
5513
Francois Romieu52989f02012-07-06 13:37:00 +02005514static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005515{
Francois Romieu52989f02012-07-06 13:37:00 +02005516 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517
5518 RTL_W32(CSIDR, value);
5519 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5520 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5521
Francois Romieuffc46952012-07-06 14:19:23 +02005522 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005523}
5524
Francois Romieu52989f02012-07-06 13:37:00 +02005525static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526{
Francois Romieu52989f02012-07-06 13:37:00 +02005527 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005528
5529 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
5530 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5531
Francois Romieuffc46952012-07-06 14:19:23 +02005532 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5533 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534}
5535
Francois Romieu52989f02012-07-06 13:37:00 +02005536static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005537{
Francois Romieu52989f02012-07-06 13:37:00 +02005538 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005539
5540 RTL_W32(CSIDR, value);
5541 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5542 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5543 CSIAR_FUNC_NIC);
5544
Francois Romieuffc46952012-07-06 14:19:23 +02005545 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005546}
5547
Francois Romieu52989f02012-07-06 13:37:00 +02005548static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005549{
Francois Romieu52989f02012-07-06 13:37:00 +02005550 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005551
5552 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
5553 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5554
Francois Romieuffc46952012-07-06 14:19:23 +02005555 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5556 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005557}
5558
hayeswang45dd95c2013-07-08 17:09:01 +08005559static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5560{
5561 void __iomem *ioaddr = tp->mmio_addr;
5562
5563 RTL_W32(CSIDR, value);
5564 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5565 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5566 CSIAR_FUNC_NIC2);
5567
5568 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5569}
5570
5571static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5572{
5573 void __iomem *ioaddr = tp->mmio_addr;
5574
5575 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
5576 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5577
5578 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5579 RTL_R32(CSIDR) : ~0;
5580}
5581
Bill Pembertonbaf63292012-12-03 09:23:28 -05005582static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005583{
5584 struct csi_ops *ops = &tp->csi_ops;
5585
5586 switch (tp->mac_version) {
5587 case RTL_GIGA_MAC_VER_01:
5588 case RTL_GIGA_MAC_VER_02:
5589 case RTL_GIGA_MAC_VER_03:
5590 case RTL_GIGA_MAC_VER_04:
5591 case RTL_GIGA_MAC_VER_05:
5592 case RTL_GIGA_MAC_VER_06:
5593 case RTL_GIGA_MAC_VER_10:
5594 case RTL_GIGA_MAC_VER_11:
5595 case RTL_GIGA_MAC_VER_12:
5596 case RTL_GIGA_MAC_VER_13:
5597 case RTL_GIGA_MAC_VER_14:
5598 case RTL_GIGA_MAC_VER_15:
5599 case RTL_GIGA_MAC_VER_16:
5600 case RTL_GIGA_MAC_VER_17:
5601 ops->write = NULL;
5602 ops->read = NULL;
5603 break;
5604
Hayes Wang7e18dca2012-03-30 14:33:02 +08005605 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005606 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005607 ops->write = r8402_csi_write;
5608 ops->read = r8402_csi_read;
5609 break;
5610
hayeswang45dd95c2013-07-08 17:09:01 +08005611 case RTL_GIGA_MAC_VER_44:
5612 ops->write = r8411_csi_write;
5613 ops->read = r8411_csi_read;
5614 break;
5615
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005616 default:
5617 ops->write = r8169_csi_write;
5618 ops->read = r8169_csi_read;
5619 break;
5620 }
Francois Romieudacf8152008-08-02 20:44:13 +02005621}
5622
5623struct ephy_info {
5624 unsigned int offset;
5625 u16 mask;
5626 u16 bits;
5627};
5628
Francois Romieufdf6fc02012-07-06 22:40:38 +02005629static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5630 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005631{
5632 u16 w;
5633
5634 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005635 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5636 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005637 e++;
5638 }
5639}
5640
Francois Romieub726e492008-06-28 12:22:59 +02005641static void rtl_disable_clock_request(struct pci_dev *pdev)
5642{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005643 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
5644 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005645}
5646
françois romieue6de30d2011-01-03 15:08:37 +00005647static void rtl_enable_clock_request(struct pci_dev *pdev)
5648{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005649 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
5650 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005651}
5652
hayeswangb51ecea2014-07-09 14:52:51 +08005653static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5654{
5655 void __iomem *ioaddr = tp->mmio_addr;
5656 u8 data;
5657
5658 data = RTL_R8(Config3);
5659
5660 if (enable)
5661 data |= Rdy_to_L23;
5662 else
5663 data &= ~Rdy_to_L23;
5664
5665 RTL_W8(Config3, data);
5666}
5667
Francois Romieub726e492008-06-28 12:22:59 +02005668#define R8168_CPCMD_QUIRK_MASK (\
5669 EnableBist | \
5670 Mac_dbgo_oe | \
5671 Force_half_dup | \
5672 Force_rxflow_en | \
5673 Force_txflow_en | \
5674 Cxpl_dbg_sel | \
5675 ASF | \
5676 PktCntrDisable | \
5677 Mac_dbgo_sel)
5678
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005679static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005680{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005681 void __iomem *ioaddr = tp->mmio_addr;
5682 struct pci_dev *pdev = tp->pci_dev;
5683
Francois Romieub726e492008-06-28 12:22:59 +02005684 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5685
5686 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5687
françois romieufaf1e782013-02-27 13:01:57 +00005688 if (tp->dev->mtu <= ETH_DATA_LEN) {
5689 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
5690 PCI_EXP_DEVCTL_NOSNOOP_EN);
5691 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005692}
5693
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005694static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005695{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005696 void __iomem *ioaddr = tp->mmio_addr;
5697
5698 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005699
françois romieuf0298f82011-01-03 15:07:42 +00005700 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005701
5702 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005703}
5704
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005705static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005706{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005707 void __iomem *ioaddr = tp->mmio_addr;
5708 struct pci_dev *pdev = tp->pci_dev;
5709
Francois Romieub726e492008-06-28 12:22:59 +02005710 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
5711
5712 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5713
françois romieufaf1e782013-02-27 13:01:57 +00005714 if (tp->dev->mtu <= ETH_DATA_LEN)
5715 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02005716
5717 rtl_disable_clock_request(pdev);
5718
5719 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005720}
5721
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005722static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005723{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005724 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005725 { 0x01, 0, 0x0001 },
5726 { 0x02, 0x0800, 0x1000 },
5727 { 0x03, 0, 0x0042 },
5728 { 0x06, 0x0080, 0x0000 },
5729 { 0x07, 0, 0x2000 }
5730 };
5731
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005732 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005733
Francois Romieufdf6fc02012-07-06 22:40:38 +02005734 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005735
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005736 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005737}
5738
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005739static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005740{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005741 void __iomem *ioaddr = tp->mmio_addr;
5742 struct pci_dev *pdev = tp->pci_dev;
5743
5744 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005745
5746 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5747
françois romieufaf1e782013-02-27 13:01:57 +00005748 if (tp->dev->mtu <= ETH_DATA_LEN)
5749 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02005750
5751 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5752}
5753
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005754static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005755{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005756 void __iomem *ioaddr = tp->mmio_addr;
5757 struct pci_dev *pdev = tp->pci_dev;
5758
5759 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005760
5761 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5762
5763 /* Magic. */
5764 RTL_W8(DBG_REG, 0x20);
5765
françois romieuf0298f82011-01-03 15:07:42 +00005766 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005767
françois romieufaf1e782013-02-27 13:01:57 +00005768 if (tp->dev->mtu <= ETH_DATA_LEN)
5769 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005770
5771 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5772}
5773
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005774static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005775{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005776 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005777 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005778 { 0x02, 0x0800, 0x1000 },
5779 { 0x03, 0, 0x0002 },
5780 { 0x06, 0x0080, 0x0000 }
5781 };
5782
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005783 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005784
5785 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5786
Francois Romieufdf6fc02012-07-06 22:40:38 +02005787 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005788
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005789 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005790}
5791
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005792static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005793{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005794 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005795 { 0x01, 0, 0x0001 },
5796 { 0x03, 0x0400, 0x0220 }
5797 };
5798
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005799 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005800
Francois Romieufdf6fc02012-07-06 22:40:38 +02005801 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005802
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005803 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005804}
5805
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005806static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005807{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005808 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005809}
5810
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005811static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005812{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005813 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005814
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005815 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005816}
5817
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005818static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005819{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005820 void __iomem *ioaddr = tp->mmio_addr;
5821 struct pci_dev *pdev = tp->pci_dev;
5822
5823 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005824
5825 rtl_disable_clock_request(pdev);
5826
françois romieuf0298f82011-01-03 15:07:42 +00005827 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005828
françois romieufaf1e782013-02-27 13:01:57 +00005829 if (tp->dev->mtu <= ETH_DATA_LEN)
5830 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02005831
5832 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5833}
5834
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005835static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005836{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005837 void __iomem *ioaddr = tp->mmio_addr;
5838 struct pci_dev *pdev = tp->pci_dev;
5839
5840 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005841
françois romieufaf1e782013-02-27 13:01:57 +00005842 if (tp->dev->mtu <= ETH_DATA_LEN)
5843 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00005844
5845 RTL_W8(MaxTxPacketSize, TxPacketMax);
5846
5847 rtl_disable_clock_request(pdev);
5848}
5849
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005850static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005851{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005852 void __iomem *ioaddr = tp->mmio_addr;
5853 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00005854 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005855 { 0x0b, 0x0000, 0x0048 },
5856 { 0x19, 0x0020, 0x0050 },
5857 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005858 };
françois romieue6de30d2011-01-03 15:08:37 +00005859
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005860 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005861
5862 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5863
5864 RTL_W8(MaxTxPacketSize, TxPacketMax);
5865
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005866 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005867
5868 rtl_enable_clock_request(pdev);
5869}
5870
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005871static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005872{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005873 void __iomem *ioaddr = tp->mmio_addr;
5874 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005875 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005876 { 0x00, 0x0200, 0x0100 },
5877 { 0x00, 0x0000, 0x0004 },
5878 { 0x06, 0x0002, 0x0001 },
5879 { 0x06, 0x0000, 0x0030 },
5880 { 0x07, 0x0000, 0x2000 },
5881 { 0x00, 0x0000, 0x0020 },
5882 { 0x03, 0x5800, 0x2000 },
5883 { 0x03, 0x0000, 0x0001 },
5884 { 0x01, 0x0800, 0x1000 },
5885 { 0x07, 0x0000, 0x4000 },
5886 { 0x1e, 0x0000, 0x2000 },
5887 { 0x19, 0xffff, 0xfe6c },
5888 { 0x0a, 0x0000, 0x0040 }
5889 };
5890
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005891 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005892
Francois Romieufdf6fc02012-07-06 22:40:38 +02005893 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005894
françois romieufaf1e782013-02-27 13:01:57 +00005895 if (tp->dev->mtu <= ETH_DATA_LEN)
5896 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00005897
5898 RTL_W8(MaxTxPacketSize, TxPacketMax);
5899
5900 rtl_disable_clock_request(pdev);
5901
5902 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02005903 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
5904 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005905
Francois Romieucecb5fd2011-04-01 10:21:07 +02005906 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005907}
5908
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005909static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005910{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005911 void __iomem *ioaddr = tp->mmio_addr;
5912 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005913 static const struct ephy_info e_info_8168e_2[] = {
5914 { 0x09, 0x0000, 0x0080 },
5915 { 0x19, 0x0000, 0x0224 }
5916 };
5917
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005918 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005919
Francois Romieufdf6fc02012-07-06 22:40:38 +02005920 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005921
françois romieufaf1e782013-02-27 13:01:57 +00005922 if (tp->dev->mtu <= ETH_DATA_LEN)
5923 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08005924
Francois Romieufdf6fc02012-07-06 22:40:38 +02005925 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5926 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5927 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5928 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5929 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5930 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005931 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5932 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005933
Hayes Wang3090bd92011-09-06 16:55:15 +08005934 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005935
Francois Romieu4521e1a92012-11-01 16:46:28 +00005936 rtl_disable_clock_request(pdev);
5937
Hayes Wang70090422011-07-06 15:58:06 +08005938 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5939 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5940
5941 /* Adjust EEE LED frequency */
5942 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5943
5944 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5945 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005946 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005947}
5948
Hayes Wang5f886e02012-03-30 14:33:03 +08005949static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005950{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005951 void __iomem *ioaddr = tp->mmio_addr;
5952 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005953
Hayes Wang5f886e02012-03-30 14:33:03 +08005954 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005955
5956 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5957
Francois Romieufdf6fc02012-07-06 22:40:38 +02005958 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5959 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5960 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5961 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005962 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5963 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5964 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5965 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005966 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5967 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005968
5969 RTL_W8(MaxTxPacketSize, EarlySize);
5970
Francois Romieu4521e1a92012-11-01 16:46:28 +00005971 rtl_disable_clock_request(pdev);
5972
Hayes Wangc2218922011-09-06 16:55:18 +08005973 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5974 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005975 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005976 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5977 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005978}
5979
Hayes Wang5f886e02012-03-30 14:33:03 +08005980static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5981{
5982 void __iomem *ioaddr = tp->mmio_addr;
5983 static const struct ephy_info e_info_8168f_1[] = {
5984 { 0x06, 0x00c0, 0x0020 },
5985 { 0x08, 0x0001, 0x0002 },
5986 { 0x09, 0x0000, 0x0080 },
5987 { 0x19, 0x0000, 0x0224 }
5988 };
5989
5990 rtl_hw_start_8168f(tp);
5991
Francois Romieufdf6fc02012-07-06 22:40:38 +02005992 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005993
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005994 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005995
5996 /* Adjust EEE LED frequency */
5997 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5998}
5999
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006000static void rtl_hw_start_8411(struct rtl8169_private *tp)
6001{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006002 static const struct ephy_info e_info_8168f_1[] = {
6003 { 0x06, 0x00c0, 0x0020 },
6004 { 0x0f, 0xffff, 0x5200 },
6005 { 0x1e, 0x0000, 0x4000 },
6006 { 0x19, 0x0000, 0x0224 }
6007 };
6008
6009 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08006010 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006011
Francois Romieufdf6fc02012-07-06 22:40:38 +02006012 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006013
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006014 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006015}
6016
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006017static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006018{
6019 void __iomem *ioaddr = tp->mmio_addr;
6020 struct pci_dev *pdev = tp->pci_dev;
6021
hayeswangbeb330a2013-04-01 22:23:39 +00006022 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6023
Hayes Wangc5583862012-07-02 17:23:22 +08006024 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
6025 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6026 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6027 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6028
6029 rtl_csi_access_enable_1(tp);
6030
6031 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6032
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006033 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6034 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00006035 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08006036
Francois Romieu4521e1a92012-11-01 16:46:28 +00006037 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006038 RTL_W8(MaxTxPacketSize, EarlySize);
6039
6040 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6041 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6042
6043 /* Adjust EEE LED frequency */
6044 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6045
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006046 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6047 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006048
6049 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08006050}
6051
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006052static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
6053{
6054 void __iomem *ioaddr = tp->mmio_addr;
6055 static const struct ephy_info e_info_8168g_1[] = {
6056 { 0x00, 0x0000, 0x0008 },
6057 { 0x0c, 0x37d0, 0x0820 },
6058 { 0x1e, 0x0000, 0x0001 },
6059 { 0x19, 0x8000, 0x0000 }
6060 };
6061
6062 rtl_hw_start_8168g(tp);
6063
6064 /* disable aspm and clock request before access ephy */
6065 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6066 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6067 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
6068}
6069
hayeswang57538c42013-04-01 22:23:40 +00006070static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
6071{
6072 void __iomem *ioaddr = tp->mmio_addr;
6073 static const struct ephy_info e_info_8168g_2[] = {
6074 { 0x00, 0x0000, 0x0008 },
6075 { 0x0c, 0x3df0, 0x0200 },
6076 { 0x19, 0xffff, 0xfc00 },
6077 { 0x1e, 0xffff, 0x20eb }
6078 };
6079
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006080 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00006081
6082 /* disable aspm and clock request before access ephy */
6083 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6084 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6085 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
6086}
6087
hayeswang45dd95c2013-07-08 17:09:01 +08006088static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6089{
6090 void __iomem *ioaddr = tp->mmio_addr;
6091 static const struct ephy_info e_info_8411_2[] = {
6092 { 0x00, 0x0000, 0x0008 },
6093 { 0x0c, 0x3df0, 0x0200 },
6094 { 0x0f, 0xffff, 0x5200 },
6095 { 0x19, 0x0020, 0x0000 },
6096 { 0x1e, 0x0000, 0x2000 }
6097 };
6098
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006099 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006100
6101 /* disable aspm and clock request before access ephy */
6102 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6103 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6104 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6105}
6106
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006107static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6108{
6109 void __iomem *ioaddr = tp->mmio_addr;
6110 struct pci_dev *pdev = tp->pci_dev;
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006111 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006112 u32 data;
6113 static const struct ephy_info e_info_8168h_1[] = {
6114 { 0x1e, 0x0800, 0x0001 },
6115 { 0x1d, 0x0000, 0x0800 },
6116 { 0x05, 0xffff, 0x2089 },
6117 { 0x06, 0xffff, 0x5881 },
6118 { 0x04, 0xffff, 0x154a },
6119 { 0x01, 0xffff, 0x068b }
6120 };
6121
6122 /* disable aspm and clock request before access ephy */
6123 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6124 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6125 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6126
6127 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6128
6129 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6130 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6131 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6132 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6133
6134 rtl_csi_access_enable_1(tp);
6135
6136 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6137
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006138 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6139 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006140
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006141 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006142
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006143 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006144
6145 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6146
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006147 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
6148 RTL_W8(MaxTxPacketSize, EarlySize);
6149
6150 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6151 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6152
6153 /* Adjust EEE LED frequency */
6154 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6155
6156 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006157 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006158
6159 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);
6160
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006161 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006162
6163 rtl_pcie_state_l2l3_enable(tp, false);
6164
6165 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006166 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006167 rtl_writephy(tp, 0x1f, 0x0000);
6168 if (rg_saw_cnt > 0) {
6169 u16 sw_cnt_1ms_ini;
6170
6171 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6172 sw_cnt_1ms_ini &= 0x0fff;
6173 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006174 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006175 data |= sw_cnt_1ms_ini;
6176 r8168_mac_ocp_write(tp, 0xd412, data);
6177 }
6178
6179 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006180 data &= ~0xf0;
6181 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006182 r8168_mac_ocp_write(tp, 0xe056, data);
6183
6184 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006185 data &= ~0x6000;
6186 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006187 r8168_mac_ocp_write(tp, 0xe052, data);
6188
6189 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006190 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006191 data |= 0x017f;
6192 r8168_mac_ocp_write(tp, 0xe0d6, data);
6193
6194 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006195 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006196 data |= 0x047f;
6197 r8168_mac_ocp_write(tp, 0xd420, data);
6198
6199 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6200 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6201 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6202 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6203}
6204
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006205static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6206{
6207 void __iomem *ioaddr = tp->mmio_addr;
6208 struct pci_dev *pdev = tp->pci_dev;
6209
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006210 rtl8168ep_stop_cmac(tp);
6211
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006212 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6213
6214 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6215 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6216 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6217 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6218
6219 rtl_csi_access_enable_1(tp);
6220
6221 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6222
6223 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6224 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6225
6226 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6227
6228 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6229
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006230 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
6231 RTL_W8(MaxTxPacketSize, EarlySize);
6232
6233 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6234 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6235
6236 /* Adjust EEE LED frequency */
6237 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6238
6239 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6240
6241 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);
6242
6243 rtl_pcie_state_l2l3_enable(tp, false);
6244}
6245
6246static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6247{
6248 void __iomem *ioaddr = tp->mmio_addr;
6249 static const struct ephy_info e_info_8168ep_1[] = {
6250 { 0x00, 0xffff, 0x10ab },
6251 { 0x06, 0xffff, 0xf030 },
6252 { 0x08, 0xffff, 0x2006 },
6253 { 0x0d, 0xffff, 0x1666 },
6254 { 0x0c, 0x3ff0, 0x0000 }
6255 };
6256
6257 /* disable aspm and clock request before access ephy */
6258 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6259 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6260 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6261
6262 rtl_hw_start_8168ep(tp);
6263}
6264
6265static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6266{
6267 void __iomem *ioaddr = tp->mmio_addr;
6268 static const struct ephy_info e_info_8168ep_2[] = {
6269 { 0x00, 0xffff, 0x10a3 },
6270 { 0x19, 0xffff, 0xfc00 },
6271 { 0x1e, 0xffff, 0x20ea }
6272 };
6273
6274 /* disable aspm and clock request before access ephy */
6275 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6276 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6277 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6278
6279 rtl_hw_start_8168ep(tp);
6280
6281 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006282 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006283}
6284
6285static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6286{
6287 void __iomem *ioaddr = tp->mmio_addr;
6288 u32 data;
6289 static const struct ephy_info e_info_8168ep_3[] = {
6290 { 0x00, 0xffff, 0x10a3 },
6291 { 0x19, 0xffff, 0x7c00 },
6292 { 0x1e, 0xffff, 0x20eb },
6293 { 0x0d, 0xffff, 0x1666 }
6294 };
6295
6296 /* disable aspm and clock request before access ephy */
6297 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6298 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6299 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6300
6301 rtl_hw_start_8168ep(tp);
6302
6303 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006304 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006305
6306 data = r8168_mac_ocp_read(tp, 0xd3e2);
6307 data &= 0xf000;
6308 data |= 0x0271;
6309 r8168_mac_ocp_write(tp, 0xd3e2, data);
6310
6311 data = r8168_mac_ocp_read(tp, 0xd3e4);
6312 data &= 0xff00;
6313 r8168_mac_ocp_write(tp, 0xd3e4, data);
6314
6315 data = r8168_mac_ocp_read(tp, 0xe860);
6316 data |= 0x0080;
6317 r8168_mac_ocp_write(tp, 0xe860, data);
6318}
6319
Francois Romieu07ce4062007-02-23 23:36:39 +01006320static void rtl_hw_start_8168(struct net_device *dev)
6321{
Francois Romieu2dd99532007-06-11 23:22:52 +02006322 struct rtl8169_private *tp = netdev_priv(dev);
6323 void __iomem *ioaddr = tp->mmio_addr;
6324
6325 RTL_W8(Cfg9346, Cfg9346_Unlock);
6326
françois romieuf0298f82011-01-03 15:07:42 +00006327 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006328
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006329 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02006330
Francois Romieu0e485152007-02-20 00:00:26 +01006331 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02006332
6333 RTL_W16(CPlusCmd, tp->cp_cmd);
6334
Francois Romieu0e485152007-02-20 00:00:26 +01006335 RTL_W16(IntrMitigate, 0x5151);
6336
6337 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006338 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006339 tp->event_slow |= RxFIFOOver | PCSTimeout;
6340 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006341 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006342
6343 rtl_set_rx_tx_desc_registers(tp, ioaddr);
6344
hayeswang1a964642013-04-01 22:23:41 +00006345 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006346
6347 RTL_R8(IntrMask);
6348
Francois Romieu219a1e92008-06-28 11:58:39 +02006349 switch (tp->mac_version) {
6350 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006351 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006352 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006353
6354 case RTL_GIGA_MAC_VER_12:
6355 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006356 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006357 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006358
6359 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006360 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006361 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006362
6363 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006364 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006365 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006366
6367 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006368 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006369 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006370
Francois Romieu197ff762008-06-28 13:16:02 +02006371 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006372 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006373 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006374
Francois Romieu6fb07052008-06-29 11:54:28 +02006375 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006376 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006377 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006378
Francois Romieuef3386f2008-06-29 12:24:30 +02006379 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006380 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006381 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006382
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006383 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006384 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006385 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006386
Francois Romieu5b538df2008-07-20 16:22:45 +02006387 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006388 case RTL_GIGA_MAC_VER_26:
6389 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006390 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006391 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006392
françois romieue6de30d2011-01-03 15:08:37 +00006393 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006394 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006395 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006396
hayeswang4804b3b2011-03-21 01:50:29 +00006397 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006398 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006399 break;
6400
hayeswang01dc7fe2011-03-21 01:50:28 +00006401 case RTL_GIGA_MAC_VER_32:
6402 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006403 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006404 break;
6405 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006406 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006407 break;
françois romieue6de30d2011-01-03 15:08:37 +00006408
Hayes Wangc2218922011-09-06 16:55:18 +08006409 case RTL_GIGA_MAC_VER_35:
6410 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006411 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006412 break;
6413
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006414 case RTL_GIGA_MAC_VER_38:
6415 rtl_hw_start_8411(tp);
6416 break;
6417
Hayes Wangc5583862012-07-02 17:23:22 +08006418 case RTL_GIGA_MAC_VER_40:
6419 case RTL_GIGA_MAC_VER_41:
6420 rtl_hw_start_8168g_1(tp);
6421 break;
hayeswang57538c42013-04-01 22:23:40 +00006422 case RTL_GIGA_MAC_VER_42:
6423 rtl_hw_start_8168g_2(tp);
6424 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006425
hayeswang45dd95c2013-07-08 17:09:01 +08006426 case RTL_GIGA_MAC_VER_44:
6427 rtl_hw_start_8411_2(tp);
6428 break;
6429
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006430 case RTL_GIGA_MAC_VER_45:
6431 case RTL_GIGA_MAC_VER_46:
6432 rtl_hw_start_8168h_1(tp);
6433 break;
6434
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006435 case RTL_GIGA_MAC_VER_49:
6436 rtl_hw_start_8168ep_1(tp);
6437 break;
6438
6439 case RTL_GIGA_MAC_VER_50:
6440 rtl_hw_start_8168ep_2(tp);
6441 break;
6442
6443 case RTL_GIGA_MAC_VER_51:
6444 rtl_hw_start_8168ep_3(tp);
6445 break;
6446
Francois Romieu219a1e92008-06-28 11:58:39 +02006447 default:
6448 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6449 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006450 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006451 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006452
hayeswang1a964642013-04-01 22:23:41 +00006453 RTL_W8(Cfg9346, Cfg9346_Lock);
6454
Francois Romieu0e485152007-02-20 00:00:26 +01006455 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
6456
hayeswang1a964642013-04-01 22:23:41 +00006457 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02006458
Chun-Hao Lin05b96872014-10-01 23:17:12 +08006459 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01006460}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006461
Francois Romieu2857ffb2008-08-02 21:08:49 +02006462#define R810X_CPCMD_QUIRK_MASK (\
6463 EnableBist | \
6464 Mac_dbgo_oe | \
6465 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00006466 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02006467 Force_txflow_en | \
6468 Cxpl_dbg_sel | \
6469 ASF | \
6470 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006471 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006472
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006473static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006474{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006475 void __iomem *ioaddr = tp->mmio_addr;
6476 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006477 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006478 { 0x01, 0, 0x6e65 },
6479 { 0x02, 0, 0x091f },
6480 { 0x03, 0, 0xc2f9 },
6481 { 0x06, 0, 0xafb5 },
6482 { 0x07, 0, 0x0e00 },
6483 { 0x19, 0, 0xec80 },
6484 { 0x01, 0, 0x2e65 },
6485 { 0x01, 0, 0x6e65 }
6486 };
6487 u8 cfg1;
6488
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006489 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006490
6491 RTL_W8(DBG_REG, FIX_NAK_1);
6492
6493 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6494
6495 RTL_W8(Config1,
6496 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6497 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
6498
6499 cfg1 = RTL_R8(Config1);
6500 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6501 RTL_W8(Config1, cfg1 & ~LEDS0);
6502
Francois Romieufdf6fc02012-07-06 22:40:38 +02006503 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006504}
6505
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006506static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006507{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006508 void __iomem *ioaddr = tp->mmio_addr;
6509 struct pci_dev *pdev = tp->pci_dev;
6510
6511 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006512
6513 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6514
6515 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
6516 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006517}
6518
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006519static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006520{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006521 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006522
Francois Romieufdf6fc02012-07-06 22:40:38 +02006523 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006524}
6525
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006526static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006527{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006528 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006529 static const struct ephy_info e_info_8105e_1[] = {
6530 { 0x07, 0, 0x4000 },
6531 { 0x19, 0, 0x0200 },
6532 { 0x19, 0, 0x0020 },
6533 { 0x1e, 0, 0x2000 },
6534 { 0x03, 0, 0x0001 },
6535 { 0x19, 0, 0x0100 },
6536 { 0x19, 0, 0x0004 },
6537 { 0x0a, 0, 0x0020 }
6538 };
6539
Francois Romieucecb5fd2011-04-01 10:21:07 +02006540 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08006541 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6542
Francois Romieucecb5fd2011-04-01 10:21:07 +02006543 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08006544 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
6545
6546 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08006547 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006548
Francois Romieufdf6fc02012-07-06 22:40:38 +02006549 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006550
6551 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006552}
6553
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006554static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006555{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006556 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006557 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006558}
6559
Hayes Wang7e18dca2012-03-30 14:33:02 +08006560static void rtl_hw_start_8402(struct rtl8169_private *tp)
6561{
6562 void __iomem *ioaddr = tp->mmio_addr;
6563 static const struct ephy_info e_info_8402[] = {
6564 { 0x19, 0xffff, 0xff64 },
6565 { 0x1e, 0, 0x4000 }
6566 };
6567
6568 rtl_csi_access_enable_2(tp);
6569
6570 /* Force LAN exit from ASPM if Rx/Tx are not idle */
6571 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6572
6573 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6574 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
6575
Francois Romieufdf6fc02012-07-06 22:40:38 +02006576 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006577
6578 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
6579
Francois Romieufdf6fc02012-07-06 22:40:38 +02006580 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6581 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006582 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6583 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006584 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6585 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006586 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006587
6588 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006589}
6590
Hayes Wang5598bfe2012-07-02 17:23:21 +08006591static void rtl_hw_start_8106(struct rtl8169_private *tp)
6592{
6593 void __iomem *ioaddr = tp->mmio_addr;
6594
6595 /* Force LAN exit from ASPM if Rx/Tx are not idle */
6596 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6597
Francois Romieu4521e1a92012-11-01 16:46:28 +00006598 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006599 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
6600 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006601
6602 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006603}
6604
Francois Romieu07ce4062007-02-23 23:36:39 +01006605static void rtl_hw_start_8101(struct net_device *dev)
6606{
Francois Romieucdf1a602007-06-11 23:29:50 +02006607 struct rtl8169_private *tp = netdev_priv(dev);
6608 void __iomem *ioaddr = tp->mmio_addr;
6609 struct pci_dev *pdev = tp->pci_dev;
6610
Francois Romieuda78dbf2012-01-26 14:18:23 +01006611 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6612 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006613
Francois Romieucecb5fd2011-04-01 10:21:07 +02006614 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006615 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006616 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
6617 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006618
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006619 RTL_W8(Cfg9346, Cfg9346_Unlock);
6620
hayeswang1a964642013-04-01 22:23:41 +00006621 RTL_W8(MaxTxPacketSize, TxPacketMax);
6622
6623 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6624
6625 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
6626 RTL_W16(CPlusCmd, tp->cp_cmd);
6627
6628 rtl_set_rx_tx_desc_registers(tp, ioaddr);
6629
6630 rtl_set_rx_tx_config_registers(tp);
6631
Francois Romieu2857ffb2008-08-02 21:08:49 +02006632 switch (tp->mac_version) {
6633 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006634 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006635 break;
6636
6637 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006638 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006639 break;
6640
6641 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006642 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006643 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006644
6645 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006646 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006647 break;
6648 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006649 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006650 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006651
6652 case RTL_GIGA_MAC_VER_37:
6653 rtl_hw_start_8402(tp);
6654 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006655
6656 case RTL_GIGA_MAC_VER_39:
6657 rtl_hw_start_8106(tp);
6658 break;
hayeswang58152cd2013-04-01 22:23:42 +00006659 case RTL_GIGA_MAC_VER_43:
6660 rtl_hw_start_8168g_2(tp);
6661 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006662 case RTL_GIGA_MAC_VER_47:
6663 case RTL_GIGA_MAC_VER_48:
6664 rtl_hw_start_8168h_1(tp);
6665 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006666 }
6667
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006668 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006669
Francois Romieucdf1a602007-06-11 23:29:50 +02006670 RTL_W16(IntrMitigate, 0x0000);
6671
Francois Romieucdf1a602007-06-11 23:29:50 +02006672 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006673
Francois Romieucdf1a602007-06-11 23:29:50 +02006674 rtl_set_rx_mode(dev);
6675
hayeswang1a964642013-04-01 22:23:41 +00006676 RTL_R8(IntrMask);
6677
Francois Romieucdf1a602007-06-11 23:29:50 +02006678 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006679}
6680
6681static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6682{
Francois Romieud58d46b2011-05-03 16:38:29 +02006683 struct rtl8169_private *tp = netdev_priv(dev);
6684
Francois Romieud58d46b2011-05-03 16:38:29 +02006685 if (new_mtu > ETH_DATA_LEN)
6686 rtl_hw_jumbo_enable(tp);
6687 else
6688 rtl_hw_jumbo_disable(tp);
6689
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006691 netdev_update_features(dev);
6692
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006693 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006694}
6695
6696static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6697{
Al Viro95e09182007-12-22 18:55:39 +00006698 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6700}
6701
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006702static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6703 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006705 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006706 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006707
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006708 kfree(*data_buff);
6709 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 rtl8169_make_unusable_by_asic(desc);
6711}
6712
6713static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
6714{
6715 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6716
Alexander Duycka0750132014-12-11 15:02:17 -08006717 /* Force memory writes to complete before releasing descriptor */
6718 dma_wmb();
6719
Linus Torvalds1da177e2005-04-16 15:20:36 -07006720 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
6721}
6722
6723static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
6724 u32 rx_buf_sz)
6725{
6726 desc->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727 rtl8169_mark_to_asic(desc, rx_buf_sz);
6728}
6729
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006730static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006731{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006732 return (void *)ALIGN((long)data, 16);
6733}
6734
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006735static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6736 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006737{
6738 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006739 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006740 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006741 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006742 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006743
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006744 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
6745 if (!data)
6746 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006747
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006748 if (rtl8169_align(data) != data) {
6749 kfree(data);
6750 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
6751 if (!data)
6752 return NULL;
6753 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006754
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006755 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006756 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006757 if (unlikely(dma_mapping_error(d, mapping))) {
6758 if (net_ratelimit())
6759 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006760 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006762
6763 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006764 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006765
6766err_out:
6767 kfree(data);
6768 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769}
6770
6771static void rtl8169_rx_clear(struct rtl8169_private *tp)
6772{
Francois Romieu07d3f512007-02-21 22:40:46 +01006773 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006774
6775 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006776 if (tp->Rx_databuff[i]) {
6777 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006778 tp->RxDescArray + i);
6779 }
6780 }
6781}
6782
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006783static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006784{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006785 desc->opts1 |= cpu_to_le32(RingEnd);
6786}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006787
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006788static int rtl8169_rx_fill(struct rtl8169_private *tp)
6789{
6790 unsigned int i;
6791
6792 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006793 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006794
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006795 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07006796 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02006797
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006798 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006799 if (!data) {
6800 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006801 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006802 }
6803 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006806 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6807 return 0;
6808
6809err_out:
6810 rtl8169_rx_clear(tp);
6811 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006812}
6813
Linus Torvalds1da177e2005-04-16 15:20:36 -07006814static int rtl8169_init_ring(struct net_device *dev)
6815{
6816 struct rtl8169_private *tp = netdev_priv(dev);
6817
6818 rtl8169_init_ring_indexes(tp);
6819
6820 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006821 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006822
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006823 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006824}
6825
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006826static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006827 struct TxDesc *desc)
6828{
6829 unsigned int len = tx_skb->len;
6830
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006831 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6832
Linus Torvalds1da177e2005-04-16 15:20:36 -07006833 desc->opts1 = 0x00;
6834 desc->opts2 = 0x00;
6835 desc->addr = 0x00;
6836 tx_skb->len = 0;
6837}
6838
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006839static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6840 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006841{
6842 unsigned int i;
6843
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006844 for (i = 0; i < n; i++) {
6845 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006846 struct ring_info *tx_skb = tp->tx_skb + entry;
6847 unsigned int len = tx_skb->len;
6848
6849 if (len) {
6850 struct sk_buff *skb = tx_skb->skb;
6851
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006852 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006853 tp->TxDescArray + entry);
6854 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00006855 tp->dev->stats.tx_dropped++;
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006856 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006857 tx_skb->skb = NULL;
6858 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006859 }
6860 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006861}
6862
6863static void rtl8169_tx_clear(struct rtl8169_private *tp)
6864{
6865 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866 tp->cur_tx = tp->dirty_tx = 0;
6867}
6868
Francois Romieu4422bcd2012-01-26 11:23:32 +01006869static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006870{
David Howellsc4028952006-11-22 14:57:56 +00006871 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006872 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006873
Francois Romieuda78dbf2012-01-26 14:18:23 +01006874 napi_disable(&tp->napi);
6875 netif_stop_queue(dev);
6876 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006877
françois romieuc7c2c392011-12-04 20:30:52 +00006878 rtl8169_hw_reset(tp);
6879
Francois Romieu56de4142011-03-15 17:29:31 +01006880 for (i = 0; i < NUM_RX_DESC; i++)
6881 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
6882
Linus Torvalds1da177e2005-04-16 15:20:36 -07006883 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006884 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006885
Francois Romieuda78dbf2012-01-26 14:18:23 +01006886 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01006887 rtl_hw_start(dev);
6888 netif_wake_queue(dev);
6889 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890}
6891
6892static void rtl8169_tx_timeout(struct net_device *dev)
6893{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006894 struct rtl8169_private *tp = netdev_priv(dev);
6895
6896 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006897}
6898
6899static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006900 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006901{
6902 struct skb_shared_info *info = skb_shinfo(skb);
6903 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006904 struct TxDesc *uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006905 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006906
6907 entry = tp->cur_tx;
6908 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006909 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006910 dma_addr_t mapping;
6911 u32 status, len;
6912 void *addr;
6913
6914 entry = (entry + 1) % NUM_TX_DESC;
6915
6916 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006917 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006918 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006919 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006920 if (unlikely(dma_mapping_error(d, mapping))) {
6921 if (net_ratelimit())
6922 netif_err(tp, drv, tp->dev,
6923 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006924 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006925 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006926
Francois Romieucecb5fd2011-04-01 10:21:07 +02006927 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006928 status = opts[0] | len |
6929 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006930
6931 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006932 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006933 txd->addr = cpu_to_le64(mapping);
6934
6935 tp->tx_skb[entry].len = len;
6936 }
6937
6938 if (cur_frag) {
6939 tp->tx_skb[entry].skb = skb;
6940 txd->opts1 |= cpu_to_le32(LastFrag);
6941 }
6942
6943 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006944
6945err_out:
6946 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6947 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006948}
6949
françois romieub423e9a2013-05-18 01:24:46 +00006950static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6951{
6952 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6953}
6954
hayeswange9746042014-07-11 16:25:58 +08006955static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6956 struct net_device *dev);
6957/* r8169_csum_workaround()
6958 * The hw limites the value the transport offset. When the offset is out of the
6959 * range, calculate the checksum by sw.
6960 */
6961static void r8169_csum_workaround(struct rtl8169_private *tp,
6962 struct sk_buff *skb)
6963{
6964 if (skb_shinfo(skb)->gso_size) {
6965 netdev_features_t features = tp->dev->features;
6966 struct sk_buff *segs, *nskb;
6967
6968 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6969 segs = skb_gso_segment(skb, features);
6970 if (IS_ERR(segs) || !segs)
6971 goto drop;
6972
6973 do {
6974 nskb = segs;
6975 segs = segs->next;
6976 nskb->next = NULL;
6977 rtl8169_start_xmit(nskb, tp->dev);
6978 } while (segs);
6979
Alexander Duyckeb781392015-05-01 10:34:44 -07006980 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006981 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6982 if (skb_checksum_help(skb) < 0)
6983 goto drop;
6984
6985 rtl8169_start_xmit(skb, tp->dev);
6986 } else {
6987 struct net_device_stats *stats;
6988
6989drop:
6990 stats = &tp->dev->stats;
6991 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006992 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006993 }
6994}
6995
6996/* msdn_giant_send_check()
6997 * According to the document of microsoft, the TCP Pseudo Header excludes the
6998 * packet length for IPv6 TCP large packets.
6999 */
7000static int msdn_giant_send_check(struct sk_buff *skb)
7001{
7002 const struct ipv6hdr *ipv6h;
7003 struct tcphdr *th;
7004 int ret;
7005
7006 ret = skb_cow_head(skb, 0);
7007 if (ret)
7008 return ret;
7009
7010 ipv6h = ipv6_hdr(skb);
7011 th = tcp_hdr(skb);
7012
7013 th->check = 0;
7014 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
7015
7016 return ret;
7017}
7018
7019static inline __be16 get_protocol(struct sk_buff *skb)
7020{
7021 __be16 protocol;
7022
7023 if (skb->protocol == htons(ETH_P_8021Q))
7024 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
7025 else
7026 protocol = skb->protocol;
7027
7028 return protocol;
7029}
7030
hayeswang5888d3f2014-07-11 16:25:56 +08007031static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
7032 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007033{
Michał Mirosław350fb322011-04-08 06:35:56 +00007034 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007035
Francois Romieu2b7b4312011-04-18 22:53:24 -07007036 if (mss) {
7037 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08007038 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
7039 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
7040 const struct iphdr *ip = ip_hdr(skb);
7041
7042 if (ip->protocol == IPPROTO_TCP)
7043 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
7044 else if (ip->protocol == IPPROTO_UDP)
7045 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
7046 else
7047 WARN_ON_ONCE(1);
7048 }
7049
7050 return true;
7051}
7052
7053static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
7054 struct sk_buff *skb, u32 *opts)
7055{
hayeswangbdfa4ed2014-07-11 16:25:57 +08007056 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08007057 u32 mss = skb_shinfo(skb)->gso_size;
7058
7059 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08007060 if (transport_offset > GTTCPHO_MAX) {
7061 netif_warn(tp, tx_err, tp->dev,
7062 "Invalid transport offset 0x%x for TSO\n",
7063 transport_offset);
7064 return false;
7065 }
7066
7067 switch (get_protocol(skb)) {
7068 case htons(ETH_P_IP):
7069 opts[0] |= TD1_GTSENV4;
7070 break;
7071
7072 case htons(ETH_P_IPV6):
7073 if (msdn_giant_send_check(skb))
7074 return false;
7075
7076 opts[0] |= TD1_GTSENV6;
7077 break;
7078
7079 default:
7080 WARN_ON_ONCE(1);
7081 break;
7082 }
7083
hayeswangbdfa4ed2014-07-11 16:25:57 +08007084 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08007085 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007086 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08007087 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007088
françois romieub423e9a2013-05-18 01:24:46 +00007089 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007090 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00007091
hayeswange9746042014-07-11 16:25:58 +08007092 if (transport_offset > TCPHO_MAX) {
7093 netif_warn(tp, tx_err, tp->dev,
7094 "Invalid transport offset 0x%x\n",
7095 transport_offset);
7096 return false;
7097 }
7098
7099 switch (get_protocol(skb)) {
7100 case htons(ETH_P_IP):
7101 opts[1] |= TD1_IPv4_CS;
7102 ip_protocol = ip_hdr(skb)->protocol;
7103 break;
7104
7105 case htons(ETH_P_IPV6):
7106 opts[1] |= TD1_IPv6_CS;
7107 ip_protocol = ipv6_hdr(skb)->nexthdr;
7108 break;
7109
7110 default:
7111 ip_protocol = IPPROTO_RAW;
7112 break;
7113 }
7114
7115 if (ip_protocol == IPPROTO_TCP)
7116 opts[1] |= TD1_TCP_CS;
7117 else if (ip_protocol == IPPROTO_UDP)
7118 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007119 else
7120 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08007121
7122 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00007123 } else {
7124 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007125 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007126 }
hayeswang5888d3f2014-07-11 16:25:56 +08007127
françois romieub423e9a2013-05-18 01:24:46 +00007128 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007129}
7130
Stephen Hemminger613573252009-08-31 19:50:58 +00007131static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
7132 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007133{
7134 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007135 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007136 struct TxDesc *txd = tp->TxDescArray + entry;
7137 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007138 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007139 dma_addr_t mapping;
7140 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007141 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007142 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02007143
Julien Ducourthial477206a2012-05-09 00:00:06 +02007144 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007145 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007146 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007147 }
7148
7149 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007150 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007151
françois romieub423e9a2013-05-18 01:24:46 +00007152 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
7153 opts[0] = DescOwn;
7154
hayeswange9746042014-07-11 16:25:58 +08007155 if (!tp->tso_csum(tp, skb, opts)) {
7156 r8169_csum_workaround(tp, skb);
7157 return NETDEV_TX_OK;
7158 }
françois romieub423e9a2013-05-18 01:24:46 +00007159
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007160 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007161 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007162 if (unlikely(dma_mapping_error(d, mapping))) {
7163 if (net_ratelimit())
7164 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007165 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007167
7168 tp->tx_skb[entry].len = len;
7169 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170
Francois Romieu2b7b4312011-04-18 22:53:24 -07007171 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007172 if (frags < 0)
7173 goto err_dma_1;
7174 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007175 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007176 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007177 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007178 tp->tx_skb[entry].skb = skb;
7179 }
7180
Francois Romieu2b7b4312011-04-18 22:53:24 -07007181 txd->opts2 = cpu_to_le32(opts[1]);
7182
Richard Cochran5047fb52012-03-10 07:29:42 +00007183 skb_tx_timestamp(skb);
7184
Alexander Duycka0750132014-12-11 15:02:17 -08007185 /* Force memory writes to complete before releasing descriptor */
7186 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007187
Francois Romieucecb5fd2011-04-01 10:21:07 +02007188 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007189 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007190 txd->opts1 = cpu_to_le32(status);
7191
Alexander Duycka0750132014-12-11 15:02:17 -08007192 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007193 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007194
Alexander Duycka0750132014-12-11 15:02:17 -08007195 tp->cur_tx += frags + 1;
7196
David S. Miller87cda7c2015-02-22 15:54:29 -05007197 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007198
David S. Miller87cda7c2015-02-22 15:54:29 -05007199 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007200
David S. Miller87cda7c2015-02-22 15:54:29 -05007201 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007202 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7203 * not miss a ring update when it notices a stopped queue.
7204 */
7205 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007206 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007207 /* Sync with rtl_tx:
7208 * - publish queue status and cur_tx ring index (write barrier)
7209 * - refresh dirty_tx ring index (read barrier).
7210 * May the current thread have a pessimistic view of the ring
7211 * status and forget to wake up queue, a racing rtl_tx thread
7212 * can't.
7213 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007214 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007215 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007216 netif_wake_queue(dev);
7217 }
7218
Stephen Hemminger613573252009-08-31 19:50:58 +00007219 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007220
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007221err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007222 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007223err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007224 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007225 dev->stats.tx_dropped++;
7226 return NETDEV_TX_OK;
7227
7228err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007229 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007230 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007231 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007232}
7233
7234static void rtl8169_pcierr_interrupt(struct net_device *dev)
7235{
7236 struct rtl8169_private *tp = netdev_priv(dev);
7237 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007238 u16 pci_status, pci_cmd;
7239
7240 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7241 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7242
Joe Perchesbf82c182010-02-09 11:49:50 +00007243 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7244 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245
7246 /*
7247 * The recovery sequence below admits a very elaborated explanation:
7248 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007249 * - I did not see what else could be done;
7250 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007251 *
7252 * Feel free to adjust to your needs.
7253 */
Francois Romieua27993f2006-12-18 00:04:19 +01007254 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007255 pci_cmd &= ~PCI_COMMAND_PARITY;
7256 else
7257 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7258
7259 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007260
7261 pci_write_config_word(pdev, PCI_STATUS,
7262 pci_status & (PCI_STATUS_DETECTED_PARITY |
7263 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7264 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7265
7266 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007267 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00007268 void __iomem *ioaddr = tp->mmio_addr;
7269
Joe Perchesbf82c182010-02-09 11:49:50 +00007270 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271 tp->cp_cmd &= ~PCIDAC;
7272 RTL_W16(CPlusCmd, tp->cp_cmd);
7273 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007274 }
7275
françois romieue6de30d2011-01-03 15:08:37 +00007276 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007277
Francois Romieu98ddf982012-01-31 10:47:34 +01007278 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007279}
7280
Francois Romieuda78dbf2012-01-26 14:18:23 +01007281static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007282{
7283 unsigned int dirty_tx, tx_left;
7284
Linus Torvalds1da177e2005-04-16 15:20:36 -07007285 dirty_tx = tp->dirty_tx;
7286 smp_rmb();
7287 tx_left = tp->cur_tx - dirty_tx;
7288
7289 while (tx_left > 0) {
7290 unsigned int entry = dirty_tx % NUM_TX_DESC;
7291 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007292 u32 status;
7293
Linus Torvalds1da177e2005-04-16 15:20:36 -07007294 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7295 if (status & DescOwn)
7296 break;
7297
Alexander Duycka0750132014-12-11 15:02:17 -08007298 /* This barrier is needed to keep us from reading
7299 * any other fields out of the Tx descriptor until
7300 * we know the status of DescOwn
7301 */
7302 dma_rmb();
7303
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007304 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
7305 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007306 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007307 u64_stats_update_begin(&tp->tx_stats.syncp);
7308 tp->tx_stats.packets++;
7309 tp->tx_stats.bytes += tx_skb->skb->len;
7310 u64_stats_update_end(&tp->tx_stats.syncp);
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007311 dev_kfree_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007312 tx_skb->skb = NULL;
7313 }
7314 dirty_tx++;
7315 tx_left--;
7316 }
7317
7318 if (tp->dirty_tx != dirty_tx) {
7319 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007320 /* Sync with rtl8169_start_xmit:
7321 * - publish dirty_tx ring index (write barrier)
7322 * - refresh cur_tx ring index and queue status (read barrier)
7323 * May the current thread miss the stopped queue condition,
7324 * a racing xmit thread can only have a right view of the
7325 * ring status.
7326 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007327 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007329 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007330 netif_wake_queue(dev);
7331 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007332 /*
7333 * 8168 hack: TxPoll requests are lost when the Tx packets are
7334 * too close. Let's kick an extra TxPoll request when a burst
7335 * of start_xmit activity is detected (if it is not detected,
7336 * it is slow enough). -- FR
7337 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007338 if (tp->cur_tx != dirty_tx) {
7339 void __iomem *ioaddr = tp->mmio_addr;
7340
Francois Romieud78ae2d2007-08-26 20:08:19 +02007341 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007343 }
7344}
7345
Francois Romieu126fa4b2005-05-12 20:09:17 -04007346static inline int rtl8169_fragmented_frame(u32 status)
7347{
7348 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7349}
7350
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007351static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007352{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007353 u32 status = opts1 & RxProtoMask;
7354
7355 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007356 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007357 skb->ip_summed = CHECKSUM_UNNECESSARY;
7358 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007359 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007360}
7361
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007362static struct sk_buff *rtl8169_try_rx_copy(void *data,
7363 struct rtl8169_private *tp,
7364 int pkt_size,
7365 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007366{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007367 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007368 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007369
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007370 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007371 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007372 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007373 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007374 if (skb)
7375 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007376 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7377
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007378 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007379}
7380
Francois Romieuda78dbf2012-01-26 14:18:23 +01007381static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007382{
7383 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007384 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007385
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007387
Timo Teräs9fba0812013-01-15 21:01:24 +00007388 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007389 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007390 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007391 u32 status;
7392
David S. Miller8decf862011-09-22 03:23:13 -04007393 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007394 if (status & DescOwn)
7395 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007396
7397 /* This barrier is needed to keep us from reading
7398 * any other fields out of the Rx descriptor until
7399 * we know the status of DescOwn
7400 */
7401 dma_rmb();
7402
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007403 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007404 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7405 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007406 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007407 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007408 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007409 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007410 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007411 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007412 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007413 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007414 }
Ben Greear6bbe0212012-02-10 15:04:33 +00007415 if ((status & (RxRUNT | RxCRC)) &&
7416 !(status & (RxRWT | RxFOVF)) &&
7417 (dev->features & NETIF_F_RXALL))
7418 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007419 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007420 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007421 dma_addr_t addr;
7422 int pkt_size;
7423
7424process_pkt:
7425 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007426 if (likely(!(dev->features & NETIF_F_RXFCS)))
7427 pkt_size = (status & 0x00003fff) - 4;
7428 else
7429 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007430
Francois Romieu126fa4b2005-05-12 20:09:17 -04007431 /*
7432 * The driver does not support incoming fragmented
7433 * frames. They are seen as a symptom of over-mtu
7434 * sized frames.
7435 */
7436 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007437 dev->stats.rx_dropped++;
7438 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007439 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007440 }
7441
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007442 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7443 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007444 if (!skb) {
7445 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007446 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007447 }
7448
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007449 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007450 skb_put(skb, pkt_size);
7451 skb->protocol = eth_type_trans(skb, dev);
7452
Francois Romieu7a8fc772011-03-01 17:18:33 +01007453 rtl8169_rx_vlan_tag(desc, skb);
7454
françois romieu39174292015-11-11 23:35:18 +01007455 if (skb->pkt_type == PACKET_MULTICAST)
7456 dev->stats.multicast++;
7457
Francois Romieu56de4142011-03-15 17:29:31 +01007458 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007459
Junchang Wang8027aa22012-03-04 23:30:32 +01007460 u64_stats_update_begin(&tp->rx_stats.syncp);
7461 tp->rx_stats.packets++;
7462 tp->rx_stats.bytes += pkt_size;
7463 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007464 }
françois romieuce11ff52013-01-24 13:30:06 +00007465release_descriptor:
7466 desc->opts2 = 0;
françois romieuce11ff52013-01-24 13:30:06 +00007467 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007468 }
7469
7470 count = cur_rx - tp->cur_rx;
7471 tp->cur_rx = cur_rx;
7472
Linus Torvalds1da177e2005-04-16 15:20:36 -07007473 return count;
7474}
7475
Francois Romieu07d3f512007-02-21 22:40:46 +01007476static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007477{
Francois Romieu07d3f512007-02-21 22:40:46 +01007478 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007479 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007480 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007481 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007482
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007483 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007484 if (status && status != 0xffff) {
7485 status &= RTL_EVENT_NAPI | tp->event_slow;
7486 if (status) {
7487 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007488
Francois Romieuda78dbf2012-01-26 14:18:23 +01007489 rtl_irq_disable(tp);
7490 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007491 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007492 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007493 return IRQ_RETVAL(handled);
7494}
7495
Francois Romieuda78dbf2012-01-26 14:18:23 +01007496/*
7497 * Workqueue context.
7498 */
7499static void rtl_slow_event_work(struct rtl8169_private *tp)
7500{
7501 struct net_device *dev = tp->dev;
7502 u16 status;
7503
7504 status = rtl_get_events(tp) & tp->event_slow;
7505 rtl_ack_events(tp, status);
7506
7507 if (unlikely(status & RxFIFOOver)) {
7508 switch (tp->mac_version) {
7509 /* Work around for rx fifo overflow */
7510 case RTL_GIGA_MAC_VER_11:
7511 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007512 /* XXX - Hack alert. See rtl_task(). */
7513 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007514 default:
7515 break;
7516 }
7517 }
7518
7519 if (unlikely(status & SYSErr))
7520 rtl8169_pcierr_interrupt(dev);
7521
7522 if (status & LinkChg)
7523 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
7524
françois romieu7dbb4912012-06-09 10:53:16 +00007525 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007526}
7527
Francois Romieu4422bcd2012-01-26 11:23:32 +01007528static void rtl_task(struct work_struct *work)
7529{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007530 static const struct {
7531 int bitnr;
7532 void (*action)(struct rtl8169_private *);
7533 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007534 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007535 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7536 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7537 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7538 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007539 struct rtl8169_private *tp =
7540 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007541 struct net_device *dev = tp->dev;
7542 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007543
Francois Romieuda78dbf2012-01-26 14:18:23 +01007544 rtl_lock_work(tp);
7545
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007546 if (!netif_running(dev) ||
7547 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007548 goto out_unlock;
7549
7550 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7551 bool pending;
7552
Francois Romieuda78dbf2012-01-26 14:18:23 +01007553 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007554 if (pending)
7555 rtl_work[i].action(tp);
7556 }
7557
7558out_unlock:
7559 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007560}
7561
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007562static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007563{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007564 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7565 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007566 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7567 int work_done= 0;
7568 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569
Francois Romieuda78dbf2012-01-26 14:18:23 +01007570 status = rtl_get_events(tp);
7571 rtl_ack_events(tp, status & ~tp->event_slow);
7572
7573 if (status & RTL_EVENT_NAPI_RX)
7574 work_done = rtl_rx(dev, tp, (u32) budget);
7575
7576 if (status & RTL_EVENT_NAPI_TX)
7577 rtl_tx(dev, tp);
7578
7579 if (status & tp->event_slow) {
7580 enable_mask &= ~tp->event_slow;
7581
7582 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7583 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007584
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007585 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08007586 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00007587
Francois Romieuda78dbf2012-01-26 14:18:23 +01007588 rtl_irq_enable(tp, enable_mask);
7589 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007590 }
7591
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007592 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007593}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007594
Francois Romieu523a6092008-09-10 22:28:56 +02007595static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
7596{
7597 struct rtl8169_private *tp = netdev_priv(dev);
7598
7599 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7600 return;
7601
7602 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
7603 RTL_W32(RxMissed, 0);
7604}
7605
Linus Torvalds1da177e2005-04-16 15:20:36 -07007606static void rtl8169_down(struct net_device *dev)
7607{
7608 struct rtl8169_private *tp = netdev_priv(dev);
7609 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007610
Francois Romieu4876cc12011-03-11 21:07:11 +01007611 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007613 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007614 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007615
Hayes Wang92fc43b2011-07-06 15:58:03 +08007616 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007617 /*
7618 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007619 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7620 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007621 */
Francois Romieu523a6092008-09-10 22:28:56 +02007622 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007623
Linus Torvalds1da177e2005-04-16 15:20:36 -07007624 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007625 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007626
Linus Torvalds1da177e2005-04-16 15:20:36 -07007627 rtl8169_tx_clear(tp);
7628
7629 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007630
7631 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007632}
7633
7634static int rtl8169_close(struct net_device *dev)
7635{
7636 struct rtl8169_private *tp = netdev_priv(dev);
7637 struct pci_dev *pdev = tp->pci_dev;
7638
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007639 pm_runtime_get_sync(&pdev->dev);
7640
Francois Romieucecb5fd2011-04-01 10:21:07 +02007641 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08007642 rtl8169_update_counters(dev);
7643
Francois Romieuda78dbf2012-01-26 14:18:23 +01007644 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007645 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007646
Linus Torvalds1da177e2005-04-16 15:20:36 -07007647 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007648 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007649
Lekensteyn4ea72442013-07-22 09:53:30 +02007650 cancel_work_sync(&tp->wk.work);
7651
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007652 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007653
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007654 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7655 tp->RxPhyAddr);
7656 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7657 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007658 tp->TxDescArray = NULL;
7659 tp->RxDescArray = NULL;
7660
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007661 pm_runtime_put_sync(&pdev->dev);
7662
Linus Torvalds1da177e2005-04-16 15:20:36 -07007663 return 0;
7664}
7665
Francois Romieudc1c00c2012-03-08 10:06:18 +01007666#ifdef CONFIG_NET_POLL_CONTROLLER
7667static void rtl8169_netpoll(struct net_device *dev)
7668{
7669 struct rtl8169_private *tp = netdev_priv(dev);
7670
7671 rtl8169_interrupt(tp->pci_dev->irq, dev);
7672}
7673#endif
7674
Francois Romieudf43ac72012-03-08 09:48:40 +01007675static int rtl_open(struct net_device *dev)
7676{
7677 struct rtl8169_private *tp = netdev_priv(dev);
7678 void __iomem *ioaddr = tp->mmio_addr;
7679 struct pci_dev *pdev = tp->pci_dev;
7680 int retval = -ENOMEM;
7681
7682 pm_runtime_get_sync(&pdev->dev);
7683
7684 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007685 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007686 * dma_alloc_coherent provides more.
7687 */
7688 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7689 &tp->TxPhyAddr, GFP_KERNEL);
7690 if (!tp->TxDescArray)
7691 goto err_pm_runtime_put;
7692
7693 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7694 &tp->RxPhyAddr, GFP_KERNEL);
7695 if (!tp->RxDescArray)
7696 goto err_free_tx_0;
7697
7698 retval = rtl8169_init_ring(dev);
7699 if (retval < 0)
7700 goto err_free_rx_1;
7701
7702 INIT_WORK(&tp->wk.work, rtl_task);
7703
7704 smp_mb();
7705
7706 rtl_request_firmware(tp);
7707
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007708 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01007709 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
7710 dev->name, dev);
7711 if (retval < 0)
7712 goto err_release_fw_2;
7713
7714 rtl_lock_work(tp);
7715
7716 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7717
7718 napi_enable(&tp->napi);
7719
7720 rtl8169_init_phy(dev, tp);
7721
7722 __rtl8169_set_features(dev, dev->features);
7723
7724 rtl_pll_power_up(tp);
7725
7726 rtl_hw_start(dev);
7727
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007728 if (!rtl8169_init_counter_offsets(dev))
7729 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7730
Francois Romieudf43ac72012-03-08 09:48:40 +01007731 netif_start_queue(dev);
7732
7733 rtl_unlock_work(tp);
7734
7735 tp->saved_wolopts = 0;
7736 pm_runtime_put_noidle(&pdev->dev);
7737
7738 rtl8169_check_link_status(dev, tp, ioaddr);
7739out:
7740 return retval;
7741
7742err_release_fw_2:
7743 rtl_release_firmware(tp);
7744 rtl8169_rx_clear(tp);
7745err_free_rx_1:
7746 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7747 tp->RxPhyAddr);
7748 tp->RxDescArray = NULL;
7749err_free_tx_0:
7750 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7751 tp->TxPhyAddr);
7752 tp->TxDescArray = NULL;
7753err_pm_runtime_put:
7754 pm_runtime_put_noidle(&pdev->dev);
7755 goto out;
7756}
7757
Junchang Wang8027aa22012-03-04 23:30:32 +01007758static struct rtnl_link_stats64 *
7759rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007760{
7761 struct rtl8169_private *tp = netdev_priv(dev);
7762 void __iomem *ioaddr = tp->mmio_addr;
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007763 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007764 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007765 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007766
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007767 pm_runtime_get_noresume(&pdev->dev);
7768
7769 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Francois Romieu523a6092008-09-10 22:28:56 +02007770 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007771
Junchang Wang8027aa22012-03-04 23:30:32 +01007772 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007773 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007774 stats->rx_packets = tp->rx_stats.packets;
7775 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007776 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007777
Junchang Wang8027aa22012-03-04 23:30:32 +01007778 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007779 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007780 stats->tx_packets = tp->tx_stats.packets;
7781 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007782 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007783
7784 stats->rx_dropped = dev->stats.rx_dropped;
7785 stats->tx_dropped = dev->stats.tx_dropped;
7786 stats->rx_length_errors = dev->stats.rx_length_errors;
7787 stats->rx_errors = dev->stats.rx_errors;
7788 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7789 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7790 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007791 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007792
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007793 /*
7794 * Fetch additonal counter values missing in stats collected by driver
7795 * from tally counters.
7796 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007797 if (pm_runtime_active(&pdev->dev))
7798 rtl8169_update_counters(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007799
7800 /*
7801 * Subtract values fetched during initalization.
7802 * See rtl8169_init_counter_offsets for a description why we do that.
7803 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007804 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007805 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007806 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007807 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007808 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007809 le16_to_cpu(tp->tc_offset.tx_aborted);
7810
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007811 pm_runtime_put_noidle(&pdev->dev);
7812
Junchang Wang8027aa22012-03-04 23:30:32 +01007813 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007814}
7815
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007816static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007817{
françois romieu065c27c2011-01-03 15:08:12 +00007818 struct rtl8169_private *tp = netdev_priv(dev);
7819
Francois Romieu5d06a992006-02-23 00:47:58 +01007820 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007821 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007822
7823 netif_device_detach(dev);
7824 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007825
7826 rtl_lock_work(tp);
7827 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007828 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007829 rtl_unlock_work(tp);
7830
7831 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007832}
Francois Romieu5d06a992006-02-23 00:47:58 +01007833
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007834#ifdef CONFIG_PM
7835
7836static int rtl8169_suspend(struct device *device)
7837{
7838 struct pci_dev *pdev = to_pci_dev(device);
7839 struct net_device *dev = pci_get_drvdata(pdev);
7840
7841 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007842
Francois Romieu5d06a992006-02-23 00:47:58 +01007843 return 0;
7844}
7845
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007846static void __rtl8169_resume(struct net_device *dev)
7847{
françois romieu065c27c2011-01-03 15:08:12 +00007848 struct rtl8169_private *tp = netdev_priv(dev);
7849
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007850 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007851
7852 rtl_pll_power_up(tp);
7853
Artem Savkovcff4c162012-04-03 10:29:11 +00007854 rtl_lock_work(tp);
7855 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007856 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007857 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007858
Francois Romieu98ddf982012-01-31 10:47:34 +01007859 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007860}
7861
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007862static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007863{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007864 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007865 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007866 struct rtl8169_private *tp = netdev_priv(dev);
7867
7868 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007869
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007870 if (netif_running(dev))
7871 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007872
Francois Romieu5d06a992006-02-23 00:47:58 +01007873 return 0;
7874}
7875
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007876static int rtl8169_runtime_suspend(struct device *device)
7877{
7878 struct pci_dev *pdev = to_pci_dev(device);
7879 struct net_device *dev = pci_get_drvdata(pdev);
7880 struct rtl8169_private *tp = netdev_priv(dev);
7881
7882 if (!tp->TxDescArray)
7883 return 0;
7884
Francois Romieuda78dbf2012-01-26 14:18:23 +01007885 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007886 tp->saved_wolopts = __rtl8169_get_wol(tp);
7887 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007888 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007889
7890 rtl8169_net_suspend(dev);
7891
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007892 /* Update counters before going runtime suspend */
7893 rtl8169_rx_missed(dev, tp->mmio_addr);
7894 rtl8169_update_counters(dev);
7895
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007896 return 0;
7897}
7898
7899static int rtl8169_runtime_resume(struct device *device)
7900{
7901 struct pci_dev *pdev = to_pci_dev(device);
7902 struct net_device *dev = pci_get_drvdata(pdev);
7903 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007904 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007905
7906 if (!tp->TxDescArray)
7907 return 0;
7908
Francois Romieuda78dbf2012-01-26 14:18:23 +01007909 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007910 __rtl8169_set_wol(tp, tp->saved_wolopts);
7911 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007912 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007913
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007914 rtl8169_init_phy(dev, tp);
7915
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007916 __rtl8169_resume(dev);
7917
7918 return 0;
7919}
7920
7921static int rtl8169_runtime_idle(struct device *device)
7922{
7923 struct pci_dev *pdev = to_pci_dev(device);
7924 struct net_device *dev = pci_get_drvdata(pdev);
7925 struct rtl8169_private *tp = netdev_priv(dev);
7926
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00007927 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007928}
7929
Alexey Dobriyan47145212009-12-14 18:00:08 -08007930static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007931 .suspend = rtl8169_suspend,
7932 .resume = rtl8169_resume,
7933 .freeze = rtl8169_suspend,
7934 .thaw = rtl8169_resume,
7935 .poweroff = rtl8169_suspend,
7936 .restore = rtl8169_resume,
7937 .runtime_suspend = rtl8169_runtime_suspend,
7938 .runtime_resume = rtl8169_runtime_resume,
7939 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007940};
7941
7942#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7943
7944#else /* !CONFIG_PM */
7945
7946#define RTL8169_PM_OPS NULL
7947
7948#endif /* !CONFIG_PM */
7949
David S. Miller1805b2f2011-10-24 18:18:09 -04007950static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7951{
7952 void __iomem *ioaddr = tp->mmio_addr;
7953
7954 /* WoL fails with 8168b when the receiver is disabled. */
7955 switch (tp->mac_version) {
7956 case RTL_GIGA_MAC_VER_11:
7957 case RTL_GIGA_MAC_VER_12:
7958 case RTL_GIGA_MAC_VER_17:
7959 pci_clear_master(tp->pci_dev);
7960
7961 RTL_W8(ChipCmd, CmdRxEnb);
7962 /* PCI commit */
7963 RTL_R8(ChipCmd);
7964 break;
7965 default:
7966 break;
7967 }
7968}
7969
Francois Romieu1765f952008-09-13 17:21:40 +02007970static void rtl_shutdown(struct pci_dev *pdev)
7971{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007972 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007973 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00007974 struct device *d = &pdev->dev;
7975
7976 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02007977
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007978 rtl8169_net_suspend(dev);
7979
Francois Romieucecb5fd2011-04-01 10:21:07 +02007980 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007981 rtl_rar_set(tp, dev->perm_addr);
7982
Hayes Wang92fc43b2011-07-06 15:58:03 +08007983 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007984
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007985 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007986 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7987 rtl_wol_suspend_quirk(tp);
7988 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007989 }
7990
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007991 pci_wake_from_d3(pdev, true);
7992 pci_set_power_state(pdev, PCI_D3hot);
7993 }
françois romieu2a15cd22012-03-06 01:14:12 +00007994
7995 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007996}
Francois Romieu5d06a992006-02-23 00:47:58 +01007997
Bill Pembertonbaf63292012-12-03 09:23:28 -05007998static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007999{
8000 struct net_device *dev = pci_get_drvdata(pdev);
8001 struct rtl8169_private *tp = netdev_priv(dev);
8002
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008003 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
8004 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008005 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
8006 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8007 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8008 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008009 r8168_check_dash(tp)) {
Francois Romieue27566e2012-03-08 09:54:01 +01008010 rtl8168_driver_stop(tp);
8011 }
8012
Devendra Nagaad1be8d2012-05-31 01:51:20 +00008013 netif_napi_del(&tp->napi);
8014
Francois Romieue27566e2012-03-08 09:54:01 +01008015 unregister_netdev(dev);
8016
Corinna Vinschen42020322015-09-10 10:47:35 +02008017 dma_free_coherent(&tp->pci_dev->dev, sizeof(*tp->counters),
8018 tp->counters, tp->counters_phys_addr);
8019
Francois Romieue27566e2012-03-08 09:54:01 +01008020 rtl_release_firmware(tp);
8021
8022 if (pci_dev_run_wake(pdev))
8023 pm_runtime_get_noresume(&pdev->dev);
8024
8025 /* restore original MAC address */
8026 rtl_rar_set(tp, dev->perm_addr);
8027
8028 rtl_disable_msi(pdev, tp);
8029 rtl8169_release_board(pdev, dev, tp->mmio_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01008030}
8031
Francois Romieufa9c3852012-03-08 10:01:50 +01008032static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01008033 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01008034 .ndo_stop = rtl8169_close,
8035 .ndo_get_stats64 = rtl8169_get_stats64,
8036 .ndo_start_xmit = rtl8169_start_xmit,
8037 .ndo_tx_timeout = rtl8169_tx_timeout,
8038 .ndo_validate_addr = eth_validate_addr,
8039 .ndo_change_mtu = rtl8169_change_mtu,
8040 .ndo_fix_features = rtl8169_fix_features,
8041 .ndo_set_features = rtl8169_set_features,
8042 .ndo_set_mac_address = rtl_set_mac_address,
8043 .ndo_do_ioctl = rtl8169_ioctl,
8044 .ndo_set_rx_mode = rtl_set_rx_mode,
8045#ifdef CONFIG_NET_POLL_CONTROLLER
8046 .ndo_poll_controller = rtl8169_netpoll,
8047#endif
8048
8049};
8050
Francois Romieu31fa8b12012-03-08 10:09:40 +01008051static const struct rtl_cfg_info {
8052 void (*hw_start)(struct net_device *);
8053 unsigned int region;
8054 unsigned int align;
8055 u16 event_slow;
8056 unsigned features;
8057 u8 default_ver;
8058} rtl_cfg_infos [] = {
8059 [RTL_CFG_0] = {
8060 .hw_start = rtl_hw_start_8169,
8061 .region = 1,
8062 .align = 0,
8063 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
8064 .features = RTL_FEATURE_GMII,
8065 .default_ver = RTL_GIGA_MAC_VER_01,
8066 },
8067 [RTL_CFG_1] = {
8068 .hw_start = rtl_hw_start_8168,
8069 .region = 2,
8070 .align = 8,
8071 .event_slow = SYSErr | LinkChg | RxOverflow,
8072 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
8073 .default_ver = RTL_GIGA_MAC_VER_11,
8074 },
8075 [RTL_CFG_2] = {
8076 .hw_start = rtl_hw_start_8101,
8077 .region = 2,
8078 .align = 8,
8079 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
8080 PCSTimeout,
8081 .features = RTL_FEATURE_MSI,
8082 .default_ver = RTL_GIGA_MAC_VER_13,
8083 }
8084};
8085
8086/* Cfg9346_Unlock assumed. */
8087static unsigned rtl_try_msi(struct rtl8169_private *tp,
8088 const struct rtl_cfg_info *cfg)
8089{
8090 void __iomem *ioaddr = tp->mmio_addr;
8091 unsigned msi = 0;
8092 u8 cfg2;
8093
8094 cfg2 = RTL_R8(Config2) & ~MSIEnable;
8095 if (cfg->features & RTL_FEATURE_MSI) {
8096 if (pci_enable_msi(tp->pci_dev)) {
8097 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
8098 } else {
8099 cfg2 |= MSIEnable;
8100 msi = RTL_FEATURE_MSI;
8101 }
8102 }
8103 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
8104 RTL_W8(Config2, cfg2);
8105 return msi;
8106}
8107
Hayes Wangc5583862012-07-02 17:23:22 +08008108DECLARE_RTL_COND(rtl_link_list_ready_cond)
8109{
8110 void __iomem *ioaddr = tp->mmio_addr;
8111
8112 return RTL_R8(MCU) & LINK_LIST_RDY;
8113}
8114
8115DECLARE_RTL_COND(rtl_rxtx_empty_cond)
8116{
8117 void __iomem *ioaddr = tp->mmio_addr;
8118
8119 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
8120}
8121
Bill Pembertonbaf63292012-12-03 09:23:28 -05008122static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008123{
8124 void __iomem *ioaddr = tp->mmio_addr;
8125 u32 data;
8126
8127 tp->ocp_base = OCP_STD_PHY_BASE;
8128
8129 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
8130
8131 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
8132 return;
8133
8134 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
8135 return;
8136
8137 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
8138 msleep(1);
8139 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
8140
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008141 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008142 data &= ~(1 << 14);
8143 r8168_mac_ocp_write(tp, 0xe8de, data);
8144
8145 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8146 return;
8147
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008148 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008149 data |= (1 << 15);
8150 r8168_mac_ocp_write(tp, 0xe8de, data);
8151
8152 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8153 return;
8154}
8155
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008156static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
8157{
8158 rtl8168ep_stop_cmac(tp);
8159 rtl_hw_init_8168g(tp);
8160}
8161
Bill Pembertonbaf63292012-12-03 09:23:28 -05008162static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008163{
8164 switch (tp->mac_version) {
8165 case RTL_GIGA_MAC_VER_40:
8166 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00008167 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00008168 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08008169 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008170 case RTL_GIGA_MAC_VER_45:
8171 case RTL_GIGA_MAC_VER_46:
8172 case RTL_GIGA_MAC_VER_47:
8173 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008174 rtl_hw_init_8168g(tp);
8175 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008176 case RTL_GIGA_MAC_VER_49:
8177 case RTL_GIGA_MAC_VER_50:
8178 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008179 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08008180 break;
Hayes Wangc5583862012-07-02 17:23:22 +08008181 default:
8182 break;
8183 }
8184}
8185
hayeswang929a0312014-09-16 11:40:47 +08008186static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008187{
8188 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
8189 const unsigned int region = cfg->region;
8190 struct rtl8169_private *tp;
8191 struct mii_if_info *mii;
8192 struct net_device *dev;
8193 void __iomem *ioaddr;
8194 int chipset, i;
8195 int rc;
8196
8197 if (netif_msg_drv(&debug)) {
8198 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
8199 MODULENAME, RTL8169_VERSION);
8200 }
8201
8202 dev = alloc_etherdev(sizeof (*tp));
8203 if (!dev) {
8204 rc = -ENOMEM;
8205 goto out;
8206 }
8207
8208 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01008209 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008210 tp = netdev_priv(dev);
8211 tp->dev = dev;
8212 tp->pci_dev = pdev;
8213 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
8214
8215 mii = &tp->mii;
8216 mii->dev = dev;
8217 mii->mdio_read = rtl_mdio_read;
8218 mii->mdio_write = rtl_mdio_write;
8219 mii->phy_id_mask = 0x1f;
8220 mii->reg_num_mask = 0x1f;
8221 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
8222
8223 /* disable ASPM completely as that cause random device stop working
8224 * problems as well as full system hangs for some PCIe devices users */
8225 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8226 PCIE_LINK_STATE_CLKPM);
8227
8228 /* enable device (incl. PCI PM wakeup and hotplug setup) */
8229 rc = pci_enable_device(pdev);
8230 if (rc < 0) {
8231 netif_err(tp, probe, dev, "enable failure\n");
8232 goto err_out_free_dev_1;
8233 }
8234
8235 if (pci_set_mwi(pdev) < 0)
8236 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
8237
8238 /* make sure PCI base addr 1 is MMIO */
8239 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
8240 netif_err(tp, probe, dev,
8241 "region #%d not an MMIO resource, aborting\n",
8242 region);
8243 rc = -ENODEV;
8244 goto err_out_mwi_2;
8245 }
8246
8247 /* check for weird/broken PCI region reporting */
8248 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
8249 netif_err(tp, probe, dev,
8250 "Invalid PCI region size(s), aborting\n");
8251 rc = -ENODEV;
8252 goto err_out_mwi_2;
8253 }
8254
8255 rc = pci_request_regions(pdev, MODULENAME);
8256 if (rc < 0) {
8257 netif_err(tp, probe, dev, "could not request regions\n");
8258 goto err_out_mwi_2;
8259 }
8260
Francois Romieu3b6cf252012-03-08 09:59:04 +01008261 /* ioremap MMIO region */
8262 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
8263 if (!ioaddr) {
8264 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
8265 rc = -EIO;
8266 goto err_out_free_res_3;
8267 }
8268 tp->mmio_addr = ioaddr;
8269
8270 if (!pci_is_pcie(pdev))
8271 netif_info(tp, probe, dev, "not PCI Express\n");
8272
8273 /* Identify chip attached to board */
8274 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
8275
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008276 tp->cp_cmd = 0;
8277
8278 if ((sizeof(dma_addr_t) > 4) &&
8279 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8280 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008281 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8282 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008283
8284 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8285 if (!pci_is_pcie(pdev))
8286 tp->cp_cmd |= PCIDAC;
8287 dev->features |= NETIF_F_HIGHDMA;
8288 } else {
8289 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8290 if (rc < 0) {
8291 netif_err(tp, probe, dev, "DMA configuration failed\n");
8292 goto err_out_unmap_4;
8293 }
8294 }
8295
Francois Romieu3b6cf252012-03-08 09:59:04 +01008296 rtl_init_rxcfg(tp);
8297
8298 rtl_irq_disable(tp);
8299
Hayes Wangc5583862012-07-02 17:23:22 +08008300 rtl_hw_initialize(tp);
8301
Francois Romieu3b6cf252012-03-08 09:59:04 +01008302 rtl_hw_reset(tp);
8303
8304 rtl_ack_events(tp, 0xffff);
8305
8306 pci_set_master(pdev);
8307
Francois Romieu3b6cf252012-03-08 09:59:04 +01008308 rtl_init_mdio_ops(tp);
8309 rtl_init_pll_power_ops(tp);
8310 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008311 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008312
8313 rtl8169_print_mac_version(tp);
8314
8315 chipset = tp->mac_version;
8316 tp->txd_version = rtl_chip_infos[chipset].txd_version;
8317
8318 RTL_W8(Cfg9346, Cfg9346_Unlock);
8319 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
Peter Wu8f9d5132013-08-17 11:00:02 +02008320 RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008321 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08008322 case RTL_GIGA_MAC_VER_34:
8323 case RTL_GIGA_MAC_VER_35:
8324 case RTL_GIGA_MAC_VER_36:
8325 case RTL_GIGA_MAC_VER_37:
8326 case RTL_GIGA_MAC_VER_38:
8327 case RTL_GIGA_MAC_VER_40:
8328 case RTL_GIGA_MAC_VER_41:
8329 case RTL_GIGA_MAC_VER_42:
8330 case RTL_GIGA_MAC_VER_43:
8331 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008332 case RTL_GIGA_MAC_VER_45:
8333 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08008334 case RTL_GIGA_MAC_VER_47:
8335 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008336 case RTL_GIGA_MAC_VER_49:
8337 case RTL_GIGA_MAC_VER_50:
8338 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008339 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
8340 tp->features |= RTL_FEATURE_WOL;
8341 if ((RTL_R8(Config3) & LinkUp) != 0)
8342 tp->features |= RTL_FEATURE_WOL;
8343 break;
8344 default:
8345 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
8346 tp->features |= RTL_FEATURE_WOL;
8347 break;
8348 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008349 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
8350 tp->features |= RTL_FEATURE_WOL;
8351 tp->features |= rtl_try_msi(tp, cfg);
8352 RTL_W8(Cfg9346, Cfg9346_Lock);
8353
8354 if (rtl_tbi_enabled(tp)) {
8355 tp->set_speed = rtl8169_set_speed_tbi;
8356 tp->get_settings = rtl8169_gset_tbi;
8357 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8358 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8359 tp->link_ok = rtl8169_tbi_link_ok;
8360 tp->do_ioctl = rtl_tbi_ioctl;
8361 } else {
8362 tp->set_speed = rtl8169_set_speed_xmii;
8363 tp->get_settings = rtl8169_gset_xmii;
8364 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8365 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8366 tp->link_ok = rtl8169_xmii_link_ok;
8367 tp->do_ioctl = rtl_xmii_ioctl;
8368 }
8369
8370 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008371 u64_stats_init(&tp->rx_stats.syncp);
8372 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008373
8374 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008375 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8376 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8377 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8378 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8379 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8380 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8381 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8382 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8383 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8384 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008385 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8386 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008387 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8388 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8389 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8390 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008391 u16 mac_addr[3];
8392
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008393 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8394 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008395
8396 if (is_valid_ether_addr((u8 *)mac_addr))
8397 rtl_rar_set(tp, (u8 *)mac_addr);
8398 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008399 for (i = 0; i < ETH_ALEN; i++)
8400 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008401
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008402 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008403 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008404
8405 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
8406
8407 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8408 * properly for all devices */
8409 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008410 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008411
8412 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008413 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8414 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008415 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8416 NETIF_F_HIGHDMA;
8417
hayeswang929a0312014-09-16 11:40:47 +08008418 tp->cp_cmd |= RxChkSum | RxVlan;
8419
8420 /*
8421 * Pretend we are using VLANs; This bypasses a nasty bug where
8422 * Interrupts stop flowing on high load on 8110SCd controllers.
8423 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008424 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008425 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008426 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008427
hayeswang5888d3f2014-07-11 16:25:56 +08008428 if (tp->txd_version == RTL_TD_0)
8429 tp->tso_csum = rtl8169_tso_csum_v1;
hayeswange9746042014-07-11 16:25:58 +08008430 else if (tp->txd_version == RTL_TD_1) {
hayeswang5888d3f2014-07-11 16:25:56 +08008431 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008432 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8433 } else
hayeswang5888d3f2014-07-11 16:25:56 +08008434 WARN_ON_ONCE(1);
8435
Francois Romieu3b6cf252012-03-08 09:59:04 +01008436 dev->hw_features |= NETIF_F_RXALL;
8437 dev->hw_features |= NETIF_F_RXFCS;
8438
Jarod Wilsonc7315a92016-10-17 15:54:09 -04008439 /* MTU range: 60 - hw-specific max */
8440 dev->min_mtu = ETH_ZLEN;
8441 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
8442
Francois Romieu3b6cf252012-03-08 09:59:04 +01008443 tp->hw_start = cfg->hw_start;
8444 tp->event_slow = cfg->event_slow;
8445
8446 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
8447 ~(RxBOVF | RxFOVF) : ~0;
8448
8449 init_timer(&tp->timer);
8450 tp->timer.data = (unsigned long) dev;
8451 tp->timer.function = rtl8169_phy_timer;
8452
8453 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8454
Corinna Vinschen42020322015-09-10 10:47:35 +02008455 tp->counters = dma_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8456 &tp->counters_phys_addr, GFP_KERNEL);
8457 if (!tp->counters) {
8458 rc = -ENOMEM;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008459 goto err_out_msi_5;
Corinna Vinschen42020322015-09-10 10:47:35 +02008460 }
8461
Francois Romieu3b6cf252012-03-08 09:59:04 +01008462 rc = register_netdev(dev);
8463 if (rc < 0)
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008464 goto err_out_cnt_6;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008465
8466 pci_set_drvdata(pdev, dev);
8467
Francois Romieu92a7c4e2012-03-10 10:42:12 +01008468 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
8469 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
8470 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008471 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8472 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8473 "tx checksumming: %s]\n",
8474 rtl_chip_infos[chipset].jumbo_max,
8475 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
8476 }
8477
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008478 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
8479 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008480 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
8481 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8482 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8483 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008484 r8168_check_dash(tp)) {
Francois Romieu3b6cf252012-03-08 09:59:04 +01008485 rtl8168_driver_start(tp);
8486 }
8487
8488 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
8489
8490 if (pci_dev_run_wake(pdev))
8491 pm_runtime_put_noidle(&pdev->dev);
8492
8493 netif_carrier_off(dev);
8494
8495out:
8496 return rc;
8497
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008498err_out_cnt_6:
Corinna Vinschen42020322015-09-10 10:47:35 +02008499 dma_free_coherent(&pdev->dev, sizeof(*tp->counters), tp->counters,
8500 tp->counters_phys_addr);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008501err_out_msi_5:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00008502 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008503 rtl_disable_msi(pdev, tp);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008504err_out_unmap_4:
Francois Romieu3b6cf252012-03-08 09:59:04 +01008505 iounmap(ioaddr);
8506err_out_free_res_3:
8507 pci_release_regions(pdev);
8508err_out_mwi_2:
8509 pci_clear_mwi(pdev);
8510 pci_disable_device(pdev);
8511err_out_free_dev_1:
8512 free_netdev(dev);
8513 goto out;
8514}
8515
Linus Torvalds1da177e2005-04-16 15:20:36 -07008516static struct pci_driver rtl8169_pci_driver = {
8517 .name = MODULENAME,
8518 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008519 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008520 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008521 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008522 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008523};
8524
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008525module_pci_driver(rtl8169_pci_driver);