blob: f441ecbed7a10d80ab276ec5694bf835db966241 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
françois romieubca03d52011-01-03 15:07:31 +000037#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
38#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000039#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
40#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080041#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080042#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
43#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080044#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080045#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080046#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080047#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080048#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000049#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000050#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000051#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080052#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
53#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
54#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
55#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000056
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070058 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
61 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050062static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Michal Schmidtaee77e42012-09-09 13:55:26 +000064#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
66
67#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020068#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000070#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
72#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020075#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
76#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
77#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
78#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
79#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
80#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020083 RTL_GIGA_MAC_VER_01 = 0,
84 RTL_GIGA_MAC_VER_02,
85 RTL_GIGA_MAC_VER_03,
86 RTL_GIGA_MAC_VER_04,
87 RTL_GIGA_MAC_VER_05,
88 RTL_GIGA_MAC_VER_06,
89 RTL_GIGA_MAC_VER_07,
90 RTL_GIGA_MAC_VER_08,
91 RTL_GIGA_MAC_VER_09,
92 RTL_GIGA_MAC_VER_10,
93 RTL_GIGA_MAC_VER_11,
94 RTL_GIGA_MAC_VER_12,
95 RTL_GIGA_MAC_VER_13,
96 RTL_GIGA_MAC_VER_14,
97 RTL_GIGA_MAC_VER_15,
98 RTL_GIGA_MAC_VER_16,
99 RTL_GIGA_MAC_VER_17,
100 RTL_GIGA_MAC_VER_18,
101 RTL_GIGA_MAC_VER_19,
102 RTL_GIGA_MAC_VER_20,
103 RTL_GIGA_MAC_VER_21,
104 RTL_GIGA_MAC_VER_22,
105 RTL_GIGA_MAC_VER_23,
106 RTL_GIGA_MAC_VER_24,
107 RTL_GIGA_MAC_VER_25,
108 RTL_GIGA_MAC_VER_26,
109 RTL_GIGA_MAC_VER_27,
110 RTL_GIGA_MAC_VER_28,
111 RTL_GIGA_MAC_VER_29,
112 RTL_GIGA_MAC_VER_30,
113 RTL_GIGA_MAC_VER_31,
114 RTL_GIGA_MAC_VER_32,
115 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800116 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800117 RTL_GIGA_MAC_VER_35,
118 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800119 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800120 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800121 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800122 RTL_GIGA_MAC_VER_40,
123 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000124 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000125 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800126 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800127 RTL_GIGA_MAC_VER_45,
128 RTL_GIGA_MAC_VER_46,
129 RTL_GIGA_MAC_VER_47,
130 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800131 RTL_GIGA_MAC_VER_49,
132 RTL_GIGA_MAC_VER_50,
133 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200134 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135};
136
Francois Romieud58d46b2011-05-03 16:38:29 +0200137#define JUMBO_1K ETH_DATA_LEN
138#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
139#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
140#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
141#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
142
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800143static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200145 const char *fw_name;
146} rtl_chip_infos[] = {
147 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200148 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400408 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200409 RxFOVF = (1 << 23),
410 RxRWT = (1 << 22),
411 RxRES = (1 << 21),
412 RxRUNT = (1 << 20),
413 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800416 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100417 CmdReset = 0x10,
418 CmdRxEnb = 0x08,
419 CmdTxEnb = 0x04,
420 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Francois Romieu275391a2007-02-23 23:50:28 +0100422 /* TXPoll register p.5 */
423 HPQ = 0x80, /* Poll cmd on the high prio queue */
424 NPQ = 0x40, /* Poll cmd on the low prio queue */
425 FSWInt = 0x01, /* Forced software interrupt */
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100428 Cfg9346_Lock = 0x00,
429 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100432 AcceptErr = 0x20,
433 AcceptRunt = 0x10,
434 AcceptBroadcast = 0x08,
435 AcceptMulticast = 0x04,
436 AcceptMyPhys = 0x02,
437 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200438#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /* TxConfigBits */
441 TxInterFrameGapShift = 24,
442 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
443
Francois Romieu5d06a992006-02-23 00:47:58 +0100444 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 LEDS1 = (1 << 7),
446 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200447 Speed_down = (1 << 4),
448 MEMMAP = (1 << 3),
449 IOMAP = (1 << 2),
450 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100451 PMEnable = (1 << 0), /* Power Management Enable */
452
Francois Romieu6dccd162007-02-13 23:38:05 +0100453 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000454 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000455 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100456 PCI_Clock_66MHz = 0x01,
457 PCI_Clock_33MHz = 0x00,
458
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100459 /* Config3 register p.25 */
460 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
461 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200462 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800463 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200464 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100465
Francois Romieud58d46b2011-05-03 16:38:29 +0200466 /* Config4 register */
467 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
468
Francois Romieu5d06a992006-02-23 00:47:58 +0100469 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
471 MWF = (1 << 5), /* Accept Multicast wakeup frame */
472 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200473 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100474 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000476 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200479 EnableBist = (1 << 15), // 8168 8101
480 Mac_dbgo_oe = (1 << 14), // 8168 8101
481 Normal_mode = (1 << 13), // unused
482 Force_half_dup = (1 << 12), // 8168 8101
483 Force_rxflow_en = (1 << 11), // 8168 8101
484 Force_txflow_en = (1 << 10), // 8168 8101
485 Cxpl_dbg_sel = (1 << 9), // 8168 8101
486 ASF = (1 << 8), // 8168 8101
487 PktCntrDisable = (1 << 7), // 8168 8101
488 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 RxVlan = (1 << 6),
490 RxChkSum = (1 << 5),
491 PCIDAC = (1 << 4),
492 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200493#define INTT_MASK GENMASK(1, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100496 TBI_Enable = 0x80,
497 TxFlowCtrl = 0x40,
498 RxFlowCtrl = 0x20,
499 _1000bpsF = 0x10,
500 _100bps = 0x08,
501 _10bps = 0x04,
502 LinkStatus = 0x02,
503 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100506 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200507
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200508 /* ResetCounterCommand */
509 CounterReset = 0x1,
510
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200511 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100512 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800513
514 /* magic enable v2 */
515 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516};
517
Francois Romieu2b7b4312011-04-18 22:53:24 -0700518enum rtl_desc_bit {
519 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
521 RingEnd = (1 << 30), /* End of descriptor ring */
522 FirstFrag = (1 << 29), /* First segment of a packet */
523 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700524};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Francois Romieu2b7b4312011-04-18 22:53:24 -0700526/* Generic case. */
527enum rtl_tx_desc_bit {
528 /* First doubleword. */
529 TD_LSO = (1 << 27), /* Large Send Offload */
530#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Francois Romieu2b7b4312011-04-18 22:53:24 -0700532 /* Second doubleword. */
533 TxVlanTag = (1 << 17), /* Add VLAN tag */
534};
535
536/* 8169, 8168b and 810x except 8102e. */
537enum rtl_tx_desc_bit_0 {
538 /* First doubleword. */
539#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
540 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
541 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
542 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
543};
544
545/* 8102e, 8168c and beyond. */
546enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547 /* First doubleword. */
548 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800549 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800550#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800551#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800552
Francois Romieu2b7b4312011-04-18 22:53:24 -0700553 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800554#define TCPHO_SHIFT 18
555#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700556#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800557 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
558 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700559 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
560 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
561};
562
Francois Romieu2b7b4312011-04-18 22:53:24 -0700563enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* Rx private */
565 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500566 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568#define RxProtoUDP (PID1)
569#define RxProtoTCP (PID0)
570#define RxProtoIP (PID1 | PID0)
571#define RxProtoMask RxProtoIP
572
573 IPFail = (1 << 16), /* IP checksum failed */
574 UDPFail = (1 << 15), /* UDP/IP checksum failed */
575 TCPFail = (1 << 14), /* TCP/IP checksum failed */
576 RxVlanTag = (1 << 16), /* VLAN tag available */
577};
578
579#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200580#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200583 __le32 opts1;
584 __le32 opts2;
585 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586};
587
588struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200589 __le32 opts1;
590 __le32 opts2;
591 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
594struct ring_info {
595 struct sk_buff *skb;
596 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597};
598
Ivan Vecera355423d2009-02-06 21:49:57 -0800599struct rtl8169_counters {
600 __le64 tx_packets;
601 __le64 rx_packets;
602 __le64 tx_errors;
603 __le32 rx_errors;
604 __le16 rx_missed;
605 __le16 align_errors;
606 __le32 tx_one_collision;
607 __le32 tx_multi_collision;
608 __le64 rx_unicast;
609 __le64 rx_broadcast;
610 __le32 rx_multicast;
611 __le16 tx_aborted;
612 __le16 tx_underun;
613};
614
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200615struct rtl8169_tc_offsets {
616 bool inited;
617 __le64 tx_errors;
618 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200619 __le16 tx_aborted;
620};
621
Francois Romieuda78dbf2012-01-26 14:18:23 +0100622enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800623 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100624 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100625 RTL_FLAG_MAX
626};
627
Junchang Wang8027aa22012-03-04 23:30:32 +0100628struct rtl8169_stats {
629 u64 packets;
630 u64 bytes;
631 struct u64_stats_sync syncp;
632};
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634struct rtl8169_private {
635 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200636 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000637 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100638 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700639 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200640 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700641 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
643 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100645 struct rtl8169_stats rx_stats;
646 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
648 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
649 dma_addr_t TxPhyAddr;
650 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000651 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100654
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100655 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300656 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200657 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000658
659 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200660 void (*write)(struct rtl8169_private *, int, int);
661 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000662 } mdio_ops;
663
Francois Romieud58d46b2011-05-03 16:38:29 +0200664 struct jumbo_ops {
665 void (*enable)(struct rtl8169_private *);
666 void (*disable)(struct rtl8169_private *);
667 } jumbo_ops;
668
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200669 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800670 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100671
672 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100673 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
674 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100675 struct work_struct work;
676 } wk;
677
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100678 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200679 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200680 dma_addr_t counters_phys_addr;
681 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200682 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000683 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000684
Heiner Kallweit254764e2019-01-22 22:23:41 +0100685 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200686 struct rtl_fw {
687 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200688
689#define RTL_VER_SIZE 32
690
691 char version[RTL_VER_SIZE];
692
693 struct rtl_fw_phy_action {
694 __le32 *code;
695 size_t size;
696 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200697 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800698
699 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700};
701
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200702typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
703
Ralf Baechle979b6c12005-06-13 14:30:40 -0700704MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200706module_param_named(debug, debug.msg_enable, int, 0);
707MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100708MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000710MODULE_FIRMWARE(FIRMWARE_8168D_1);
711MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000712MODULE_FIRMWARE(FIRMWARE_8168E_1);
713MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400714MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800715MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800716MODULE_FIRMWARE(FIRMWARE_8168F_1);
717MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800718MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800719MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800720MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800721MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000722MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000723MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000724MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800725MODULE_FIRMWARE(FIRMWARE_8168H_1);
726MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200727MODULE_FIRMWARE(FIRMWARE_8107E_1);
728MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100730static inline struct device *tp_to_dev(struct rtl8169_private *tp)
731{
732 return &tp->pci_dev->dev;
733}
734
Francois Romieuda78dbf2012-01-26 14:18:23 +0100735static void rtl_lock_work(struct rtl8169_private *tp)
736{
737 mutex_lock(&tp->wk.mutex);
738}
739
740static void rtl_unlock_work(struct rtl8169_private *tp)
741{
742 mutex_unlock(&tp->wk.mutex);
743}
744
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100745static void rtl_lock_config_regs(struct rtl8169_private *tp)
746{
747 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
748}
749
750static void rtl_unlock_config_regs(struct rtl8169_private *tp)
751{
752 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
753}
754
Heiner Kallweitcb732002018-03-20 07:45:35 +0100755static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200756{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100757 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800758 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200759}
760
Francois Romieuffc46952012-07-06 14:19:23 +0200761struct rtl_cond {
762 bool (*check)(struct rtl8169_private *);
763 const char *msg;
764};
765
766static void rtl_udelay(unsigned int d)
767{
768 udelay(d);
769}
770
771static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
772 void (*delay)(unsigned int), unsigned int d, int n,
773 bool high)
774{
775 int i;
776
777 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200778 if (c->check(tp) == high)
779 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200780 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200781 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200782 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
783 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200784 return false;
785}
786
787static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
788 const struct rtl_cond *c,
789 unsigned int d, int n)
790{
791 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
792}
793
794static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
795 const struct rtl_cond *c,
796 unsigned int d, int n)
797{
798 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
799}
800
801static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
802 const struct rtl_cond *c,
803 unsigned int d, int n)
804{
805 return rtl_loop_wait(tp, c, msleep, d, n, true);
806}
807
808static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
809 const struct rtl_cond *c,
810 unsigned int d, int n)
811{
812 return rtl_loop_wait(tp, c, msleep, d, n, false);
813}
814
815#define DECLARE_RTL_COND(name) \
816static bool name ## _check(struct rtl8169_private *); \
817 \
818static const struct rtl_cond name = { \
819 .check = name ## _check, \
820 .msg = #name \
821}; \
822 \
823static bool name ## _check(struct rtl8169_private *tp)
824
Hayes Wangc5583862012-07-02 17:23:22 +0800825static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
826{
827 if (reg & 0xffff0001) {
828 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
829 return true;
830 }
831 return false;
832}
833
834DECLARE_RTL_COND(rtl_ocp_gphy_cond)
835{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800837}
838
839static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
840{
Hayes Wangc5583862012-07-02 17:23:22 +0800841 if (rtl_ocp_reg_failure(tp, reg))
842 return;
843
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200844 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800845
846 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
847}
848
849static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
850{
Hayes Wangc5583862012-07-02 17:23:22 +0800851 if (rtl_ocp_reg_failure(tp, reg))
852 return 0;
853
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200854 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800855
856 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200857 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800858}
859
Hayes Wangc5583862012-07-02 17:23:22 +0800860static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
861{
Hayes Wangc5583862012-07-02 17:23:22 +0800862 if (rtl_ocp_reg_failure(tp, reg))
863 return;
864
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200865 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800866}
867
868static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
869{
Hayes Wangc5583862012-07-02 17:23:22 +0800870 if (rtl_ocp_reg_failure(tp, reg))
871 return 0;
872
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200873 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800874
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200875 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800876}
877
878#define OCP_STD_PHY_BASE 0xa400
879
880static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
881{
882 if (reg == 0x1f) {
883 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
884 return;
885 }
886
887 if (tp->ocp_base != OCP_STD_PHY_BASE)
888 reg -= 0x10;
889
890 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
891}
892
893static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
894{
895 if (tp->ocp_base != OCP_STD_PHY_BASE)
896 reg -= 0x10;
897
898 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
899}
900
hayeswangeee37862013-04-01 22:23:38 +0000901static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
902{
903 if (reg == 0x1f) {
904 tp->ocp_base = value << 4;
905 return;
906 }
907
908 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
909}
910
911static int mac_mcu_read(struct rtl8169_private *tp, int reg)
912{
913 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
914}
915
Francois Romieuffc46952012-07-06 14:19:23 +0200916DECLARE_RTL_COND(rtl_phyar_cond)
917{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200918 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200919}
920
Francois Romieu24192212012-07-06 20:19:42 +0200921static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Francois Romieuffc46952012-07-06 14:19:23 +0200925 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700926 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700927 * According to hardware specs a 20us delay is required after write
928 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700929 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700930 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931}
932
Francois Romieu24192212012-07-06 20:19:42 +0200933static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
Francois Romieuffc46952012-07-06 14:19:23 +0200935 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200937 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Francois Romieuffc46952012-07-06 14:19:23 +0200939 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200940 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200941
Timo Teräs81a95f02010-06-09 17:31:48 -0700942 /*
943 * According to hardware specs a 20us delay is required after read
944 * complete indication, but before sending next command.
945 */
946 udelay(20);
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 return value;
949}
950
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800951DECLARE_RTL_COND(rtl_ocpar_cond)
952{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200953 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800954}
955
Francois Romieu24192212012-07-06 20:19:42 +0200956static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000957{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200958 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
959 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
960 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000961
Francois Romieuffc46952012-07-06 14:19:23 +0200962 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000963}
964
Francois Romieu24192212012-07-06 20:19:42 +0200965static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000966{
Francois Romieu24192212012-07-06 20:19:42 +0200967 r8168dp_1_mdio_access(tp, reg,
968 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000969}
970
Francois Romieu24192212012-07-06 20:19:42 +0200971static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000972{
Francois Romieu24192212012-07-06 20:19:42 +0200973 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000974
975 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200976 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
977 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000978
Francois Romieuffc46952012-07-06 14:19:23 +0200979 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000981}
982
françois romieue6de30d2011-01-03 15:08:37 +0000983#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
984
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000988}
989
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200990static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000993}
994
Francois Romieu24192212012-07-06 20:19:42 +0200995static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000996{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200997 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000998
Francois Romieu24192212012-07-06 20:19:42 +0200999 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001000
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001001 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001002}
1003
Francois Romieu24192212012-07-06 20:19:42 +02001004static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001005{
1006 int value;
1007
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001009
Francois Romieu24192212012-07-06 20:19:42 +02001010 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001011
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001012 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001013
1014 return value;
1015}
1016
françois romieu4da19632011-01-03 15:07:55 +00001017static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001018{
Francois Romieu24192212012-07-06 20:19:42 +02001019 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001020}
1021
françois romieu4da19632011-01-03 15:07:55 +00001022static int rtl_readphy(struct rtl8169_private *tp, int location)
1023{
Francois Romieu24192212012-07-06 20:19:42 +02001024 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001025}
1026
1027static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1028{
1029 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1030}
1031
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001033{
1034 int val;
1035
françois romieu4da19632011-01-03 15:07:55 +00001036 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001037 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001038}
1039
Francois Romieuffc46952012-07-06 14:19:23 +02001040DECLARE_RTL_COND(rtl_ephyar_cond)
1041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001043}
1044
Francois Romieufdf6fc02012-07-06 22:40:38 +02001045static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001046{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001047 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001048 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1049
Francois Romieuffc46952012-07-06 14:19:23 +02001050 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1051
1052 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001053}
1054
Francois Romieufdf6fc02012-07-06 22:40:38 +02001055static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001056{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001057 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001058
Francois Romieuffc46952012-07-06 14:19:23 +02001059 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001061}
1062
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001063DECLARE_RTL_COND(rtl_eriar_cond)
1064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001066}
1067
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001068static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1069 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001070{
Hayes Wang133ac402011-07-06 15:58:05 +08001071 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 RTL_W32(tp, ERIDR, val);
1073 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001074
Francois Romieuffc46952012-07-06 14:19:23 +02001075 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001076}
1077
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001078static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1079 u32 val)
1080{
1081 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1082}
1083
1084static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001085{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001086 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001087
Francois Romieuffc46952012-07-06 14:19:23 +02001088 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001089 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001090}
1091
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001092static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1093{
1094 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1095}
1096
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001097static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001098 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001099{
1100 u32 val;
1101
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001102 val = rtl_eri_read(tp, addr);
1103 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001104}
1105
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001106static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1107 u32 p)
1108{
1109 rtl_w0w1_eri(tp, addr, mask, p, 0);
1110}
1111
1112static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1113 u32 m)
1114{
1115 rtl_w0w1_eri(tp, addr, mask, 0, m);
1116}
1117
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001118static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1119{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001121 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001122 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
1125static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1126{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001127 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001128}
1129
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1131 u32 data)
1132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 RTL_W32(tp, OCPDR, data);
1134 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001135 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1136}
1137
1138static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1139 u32 data)
1140{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001141 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1142 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001143}
1144
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001145static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001146{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001147 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001148
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001149 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001150}
1151
1152#define OOB_CMD_RESET 0x00
1153#define OOB_CMD_DRIVER_START 0x05
1154#define OOB_CMD_DRIVER_STOP 0x06
1155
1156static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1157{
1158 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1159}
1160
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001161DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001162{
1163 u16 reg;
1164
1165 reg = rtl8168_get_ocp_reg(tp);
1166
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001168}
1169
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001170DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1171{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001172 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173}
1174
1175DECLARE_RTL_COND(rtl_ocp_tx_cond)
1176{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001177 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001178}
1179
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001180static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1181{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001182 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001183 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001184 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1185 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001186}
1187
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001188static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001189{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001190 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1191 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001192}
1193
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1195{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001196 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1197 r8168ep_ocp_write(tp, 0x01, 0x30,
1198 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001199 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1200}
1201
1202static void rtl8168_driver_start(struct rtl8169_private *tp)
1203{
1204 switch (tp->mac_version) {
1205 case RTL_GIGA_MAC_VER_27:
1206 case RTL_GIGA_MAC_VER_28:
1207 case RTL_GIGA_MAC_VER_31:
1208 rtl8168dp_driver_start(tp);
1209 break;
1210 case RTL_GIGA_MAC_VER_49:
1211 case RTL_GIGA_MAC_VER_50:
1212 case RTL_GIGA_MAC_VER_51:
1213 rtl8168ep_driver_start(tp);
1214 break;
1215 default:
1216 BUG();
1217 break;
1218 }
1219}
1220
1221static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1222{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001223 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1224 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001225}
1226
1227static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1228{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001229 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001230 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1231 r8168ep_ocp_write(tp, 0x01, 0x30,
1232 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001233 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1234}
1235
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001236static void rtl8168_driver_stop(struct rtl8169_private *tp)
1237{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001238 switch (tp->mac_version) {
1239 case RTL_GIGA_MAC_VER_27:
1240 case RTL_GIGA_MAC_VER_28:
1241 case RTL_GIGA_MAC_VER_31:
1242 rtl8168dp_driver_stop(tp);
1243 break;
1244 case RTL_GIGA_MAC_VER_49:
1245 case RTL_GIGA_MAC_VER_50:
1246 case RTL_GIGA_MAC_VER_51:
1247 rtl8168ep_driver_stop(tp);
1248 break;
1249 default:
1250 BUG();
1251 break;
1252 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001253}
1254
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001255static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001256{
1257 u16 reg = rtl8168_get_ocp_reg(tp);
1258
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001259 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001260}
1261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001262static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001264 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001265}
1266
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001267static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001268{
1269 switch (tp->mac_version) {
1270 case RTL_GIGA_MAC_VER_27:
1271 case RTL_GIGA_MAC_VER_28:
1272 case RTL_GIGA_MAC_VER_31:
1273 return r8168dp_check_dash(tp);
1274 case RTL_GIGA_MAC_VER_49:
1275 case RTL_GIGA_MAC_VER_50:
1276 case RTL_GIGA_MAC_VER_51:
1277 return r8168ep_check_dash(tp);
1278 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001279 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001280 }
1281}
1282
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001283static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1284{
1285 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1286 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1287}
1288
Francois Romieuffc46952012-07-06 14:19:23 +02001289DECLARE_RTL_COND(rtl_efusear_cond)
1290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001292}
1293
Francois Romieufdf6fc02012-07-06 22:40:38 +02001294static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001295{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001296 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001297
Francois Romieuffc46952012-07-06 14:19:23 +02001298 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001300}
1301
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001302static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1303{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001304 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001305}
1306
1307static void rtl_irq_disable(struct rtl8169_private *tp)
1308{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001309 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001310 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001311}
1312
Francois Romieuda78dbf2012-01-26 14:18:23 +01001313#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1314#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1315#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1316
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001317static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001318{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001319 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001320 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001321}
1322
françois romieu811fd302011-12-04 20:30:45 +00001323static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001325 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001326 rtl_ack_events(tp, 0xffff);
1327 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001328 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329}
1330
Hayes Wang70090422011-07-06 15:58:06 +08001331static void rtl_link_chg_patch(struct rtl8169_private *tp)
1332{
Hayes Wang70090422011-07-06 15:58:06 +08001333 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001334 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001335
1336 if (!netif_running(dev))
1337 return;
1338
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001339 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1340 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001341 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001342 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1343 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001344 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001345 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1346 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001347 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001348 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1349 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001350 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001351 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001352 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1353 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001354 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001355 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1356 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001357 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001360 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001361 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001362 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001363 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1364 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001365 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001366 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001367 }
Hayes Wang70090422011-07-06 15:58:06 +08001368 }
1369}
1370
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001371#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1372
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001373static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1374{
1375 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376
Francois Romieuda78dbf2012-01-26 14:18:23 +01001377 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001378 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001379 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001380 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001381}
1382
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001383static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001384{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001385 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001386 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387 u32 opt;
1388 u16 reg;
1389 u8 mask;
1390 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001391 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 { WAKE_UCAST, Config5, UWF },
1393 { WAKE_BCAST, Config5, BWF },
1394 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001395 { WAKE_ANY, Config5, LanWake },
1396 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001397 };
Francois Romieu851e6022012-04-17 11:10:11 +02001398 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001399
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001400 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001401
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001402 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001403 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1404 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001405 tmp = ARRAY_SIZE(cfg) - 1;
1406 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001407 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1408 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001409 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001410 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1411 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001412 break;
1413 default:
1414 tmp = ARRAY_SIZE(cfg);
1415 break;
1416 }
1417
1418 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001419 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001420 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001421 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001422 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001423 }
1424
Francois Romieu851e6022012-04-17 11:10:11 +02001425 switch (tp->mac_version) {
1426 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001427 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001428 if (wolopts)
1429 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001430 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001431 break;
1432 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001433 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001434 if (wolopts)
1435 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001436 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001437 break;
1438 }
1439
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001440 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001441
1442 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001443}
1444
1445static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1446{
1447 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001448 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001449
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001450 if (wol->wolopts & ~WAKE_ANY)
1451 return -EINVAL;
1452
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001453 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001454
Francois Romieuda78dbf2012-01-26 14:18:23 +01001455 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001456
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001457 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001458
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001459 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001460 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001461
1462 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001463
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001464 pm_runtime_put_noidle(d);
1465
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466 return 0;
1467}
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469static void rtl8169_get_drvinfo(struct net_device *dev,
1470 struct ethtool_drvinfo *info)
1471{
1472 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001473 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Rick Jones68aad782011-11-07 13:29:27 +00001475 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001476 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001477 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001478 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001479 strlcpy(info->fw_version, rtl_fw->version,
1480 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481}
1482
1483static int rtl8169_get_regs_len(struct net_device *dev)
1484{
1485 return R8169_REGS_SIZE;
1486}
1487
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001488static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1489 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Francois Romieud58d46b2011-05-03 16:38:29 +02001491 struct rtl8169_private *tp = netdev_priv(dev);
1492
Francois Romieu2b7b4312011-04-18 22:53:24 -07001493 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001494 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Francois Romieud58d46b2011-05-03 16:38:29 +02001496 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001497 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001498 features &= ~NETIF_F_IP_CSUM;
1499
Michał Mirosław350fb322011-04-08 06:35:56 +00001500 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
Heiner Kallweita3984572018-04-28 22:19:15 +02001503static int rtl8169_set_features(struct net_device *dev,
1504 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505{
1506 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001507 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Heiner Kallweita3984572018-04-28 22:19:15 +02001509 rtl_lock_work(tp);
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001512 if (features & NETIF_F_RXALL)
1513 rx_config |= (AcceptErr | AcceptRunt);
1514 else
1515 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001517 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001518
hayeswang929a0312014-09-16 11:40:47 +08001519 if (features & NETIF_F_RXCSUM)
1520 tp->cp_cmd |= RxChkSum;
1521 else
1522 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001523
hayeswang929a0312014-09-16 11:40:47 +08001524 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1525 tp->cp_cmd |= RxVlan;
1526 else
1527 tp->cp_cmd &= ~RxVlan;
1528
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001529 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1530 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Francois Romieuda78dbf2012-01-26 14:18:23 +01001532 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
1534 return 0;
1535}
1536
Kirill Smelkov810f4892012-11-10 21:11:02 +04001537static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001539 return (skb_vlan_tag_present(skb)) ?
1540 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541}
1542
Francois Romieu7a8fc772011-03-01 17:18:33 +01001543static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{
1545 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Francois Romieu7a8fc772011-03-01 17:18:33 +01001547 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001548 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549}
1550
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1552 void *p)
1553{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001554 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001555 u32 __iomem *data = tp->mmio_addr;
1556 u32 *dw = p;
1557 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
Francois Romieuda78dbf2012-01-26 14:18:23 +01001559 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001560 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1561 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001562 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563}
1564
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001565static u32 rtl8169_get_msglevel(struct net_device *dev)
1566{
1567 struct rtl8169_private *tp = netdev_priv(dev);
1568
1569 return tp->msg_enable;
1570}
1571
1572static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1573{
1574 struct rtl8169_private *tp = netdev_priv(dev);
1575
1576 tp->msg_enable = value;
1577}
1578
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001579static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1580 "tx_packets",
1581 "rx_packets",
1582 "tx_errors",
1583 "rx_errors",
1584 "rx_missed",
1585 "align_errors",
1586 "tx_single_collisions",
1587 "tx_multi_collisions",
1588 "unicast",
1589 "broadcast",
1590 "multicast",
1591 "tx_aborted",
1592 "tx_underrun",
1593};
1594
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001595static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001596{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001597 switch (sset) {
1598 case ETH_SS_STATS:
1599 return ARRAY_SIZE(rtl8169_gstrings);
1600 default:
1601 return -EOPNOTSUPP;
1602 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001603}
1604
Corinna Vinschen42020322015-09-10 10:47:35 +02001605DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001606{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001607 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001608}
1609
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001610static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001611{
Corinna Vinschen42020322015-09-10 10:47:35 +02001612 dma_addr_t paddr = tp->counters_phys_addr;
1613 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001615 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1616 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001617 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001618 RTL_W32(tp, CounterAddrLow, cmd);
1619 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001620
Francois Romieua78e9362018-01-26 01:53:26 +01001621 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001622}
1623
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001624static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001625{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001626 /*
1627 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1628 * tally counters.
1629 */
1630 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1631 return true;
1632
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001633 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001634}
1635
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001636static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001637{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001638 u8 val = RTL_R8(tp, ChipCmd);
1639
Ivan Vecera355423d2009-02-06 21:49:57 -08001640 /*
1641 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001642 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001643 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001644 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001645 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001646
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001647 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001648}
1649
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001650static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001651{
Corinna Vinschen42020322015-09-10 10:47:35 +02001652 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001653 bool ret = false;
1654
1655 /*
1656 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1657 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1658 * reset by a power cycle, while the counter values collected by the
1659 * driver are reset at every driver unload/load cycle.
1660 *
1661 * To make sure the HW values returned by @get_stats64 match the SW
1662 * values, we collect the initial values at first open(*) and use them
1663 * as offsets to normalize the values returned by @get_stats64.
1664 *
1665 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1666 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1667 * set at open time by rtl_hw_start.
1668 */
1669
1670 if (tp->tc_offset.inited)
1671 return true;
1672
1673 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001674 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001675 ret = true;
1676
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001677 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001678 ret = true;
1679
Corinna Vinschen42020322015-09-10 10:47:35 +02001680 tp->tc_offset.tx_errors = counters->tx_errors;
1681 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1682 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001683 tp->tc_offset.inited = true;
1684
1685 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001686}
1687
Ivan Vecera355423d2009-02-06 21:49:57 -08001688static void rtl8169_get_ethtool_stats(struct net_device *dev,
1689 struct ethtool_stats *stats, u64 *data)
1690{
1691 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001692 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001693 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001694
1695 ASSERT_RTNL();
1696
Chun-Hao Line0636232016-07-29 16:37:55 +08001697 pm_runtime_get_noresume(d);
1698
1699 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001700 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001701
1702 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001703
Corinna Vinschen42020322015-09-10 10:47:35 +02001704 data[0] = le64_to_cpu(counters->tx_packets);
1705 data[1] = le64_to_cpu(counters->rx_packets);
1706 data[2] = le64_to_cpu(counters->tx_errors);
1707 data[3] = le32_to_cpu(counters->rx_errors);
1708 data[4] = le16_to_cpu(counters->rx_missed);
1709 data[5] = le16_to_cpu(counters->align_errors);
1710 data[6] = le32_to_cpu(counters->tx_one_collision);
1711 data[7] = le32_to_cpu(counters->tx_multi_collision);
1712 data[8] = le64_to_cpu(counters->rx_unicast);
1713 data[9] = le64_to_cpu(counters->rx_broadcast);
1714 data[10] = le32_to_cpu(counters->rx_multicast);
1715 data[11] = le16_to_cpu(counters->tx_aborted);
1716 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001717}
1718
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001719static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1720{
1721 switch(stringset) {
1722 case ETH_SS_STATS:
1723 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1724 break;
1725 }
1726}
1727
Francois Romieu50970832017-10-27 13:24:49 +03001728/*
1729 * Interrupt coalescing
1730 *
1731 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1732 * > 8169, 8168 and 810x line of chipsets
1733 *
1734 * 8169, 8168, and 8136(810x) serial chipsets support it.
1735 *
1736 * > 2 - the Tx timer unit at gigabit speed
1737 *
1738 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1739 * (0xe0) bit 1 and bit 0.
1740 *
1741 * For 8169
1742 * bit[1:0] \ speed 1000M 100M 10M
1743 * 0 0 320ns 2.56us 40.96us
1744 * 0 1 2.56us 20.48us 327.7us
1745 * 1 0 5.12us 40.96us 655.4us
1746 * 1 1 10.24us 81.92us 1.31ms
1747 *
1748 * For the other
1749 * bit[1:0] \ speed 1000M 100M 10M
1750 * 0 0 5us 2.56us 40.96us
1751 * 0 1 40us 20.48us 327.7us
1752 * 1 0 80us 40.96us 655.4us
1753 * 1 1 160us 81.92us 1.31ms
1754 */
1755
1756/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1757struct rtl_coalesce_scale {
1758 /* Rx / Tx */
1759 u32 nsecs[2];
1760};
1761
1762/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1763struct rtl_coalesce_info {
1764 u32 speed;
1765 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1766};
1767
1768/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1769#define rxtx_x1822(r, t) { \
1770 {{(r), (t)}}, \
1771 {{(r)*8, (t)*8}}, \
1772 {{(r)*8*2, (t)*8*2}}, \
1773 {{(r)*8*2*2, (t)*8*2*2}}, \
1774}
1775static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1776 /* speed delays: rx00 tx00 */
1777 { SPEED_10, rxtx_x1822(40960, 40960) },
1778 { SPEED_100, rxtx_x1822( 2560, 2560) },
1779 { SPEED_1000, rxtx_x1822( 320, 320) },
1780 { 0 },
1781};
1782
1783static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1784 /* speed delays: rx00 tx00 */
1785 { SPEED_10, rxtx_x1822(40960, 40960) },
1786 { SPEED_100, rxtx_x1822( 2560, 2560) },
1787 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1788 { 0 },
1789};
1790#undef rxtx_x1822
1791
1792/* get rx/tx scale vector corresponding to current speed */
1793static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1794{
1795 struct rtl8169_private *tp = netdev_priv(dev);
1796 struct ethtool_link_ksettings ecmd;
1797 const struct rtl_coalesce_info *ci;
1798 int rc;
1799
Heiner Kallweit45772432018-07-17 22:51:44 +02001800 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001801 if (rc < 0)
1802 return ERR_PTR(rc);
1803
1804 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1805 if (ecmd.base.speed == ci->speed) {
1806 return ci;
1807 }
1808 }
1809
1810 return ERR_PTR(-ELNRNG);
1811}
1812
1813static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1814{
1815 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001816 const struct rtl_coalesce_info *ci;
1817 const struct rtl_coalesce_scale *scale;
1818 struct {
1819 u32 *max_frames;
1820 u32 *usecs;
1821 } coal_settings [] = {
1822 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1823 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1824 }, *p = coal_settings;
1825 int i;
1826 u16 w;
1827
1828 memset(ec, 0, sizeof(*ec));
1829
1830 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1831 ci = rtl_coalesce_info(dev);
1832 if (IS_ERR(ci))
1833 return PTR_ERR(ci);
1834
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001835 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001836
1837 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001838 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001839 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1840 w >>= RTL_COALESCE_SHIFT;
1841 *p->usecs = w & RTL_COALESCE_MASK;
1842 }
1843
1844 for (i = 0; i < 2; i++) {
1845 p = coal_settings + i;
1846 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1847
1848 /*
1849 * ethtool_coalesce says it is illegal to set both usecs and
1850 * max_frames to 0.
1851 */
1852 if (!*p->usecs && !*p->max_frames)
1853 *p->max_frames = 1;
1854 }
1855
1856 return 0;
1857}
1858
1859/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1860static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1861 struct net_device *dev, u32 nsec, u16 *cp01)
1862{
1863 const struct rtl_coalesce_info *ci;
1864 u16 i;
1865
1866 ci = rtl_coalesce_info(dev);
1867 if (IS_ERR(ci))
1868 return ERR_CAST(ci);
1869
1870 for (i = 0; i < 4; i++) {
1871 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1872 ci->scalev[i].nsecs[1]);
1873 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1874 *cp01 = i;
1875 return &ci->scalev[i];
1876 }
1877 }
1878
1879 return ERR_PTR(-EINVAL);
1880}
1881
1882static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1883{
1884 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001885 const struct rtl_coalesce_scale *scale;
1886 struct {
1887 u32 frames;
1888 u32 usecs;
1889 } coal_settings [] = {
1890 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1891 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1892 }, *p = coal_settings;
1893 u16 w = 0, cp01;
1894 int i;
1895
1896 scale = rtl_coalesce_choose_scale(dev,
1897 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1898 if (IS_ERR(scale))
1899 return PTR_ERR(scale);
1900
1901 for (i = 0; i < 2; i++, p++) {
1902 u32 units;
1903
1904 /*
1905 * accept max_frames=1 we returned in rtl_get_coalesce.
1906 * accept it not only when usecs=0 because of e.g. the following scenario:
1907 *
1908 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1909 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1910 * - then user does `ethtool -C eth0 rx-usecs 100`
1911 *
1912 * since ethtool sends to kernel whole ethtool_coalesce
1913 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1914 * we'll reject it below in `frames % 4 != 0`.
1915 */
1916 if (p->frames == 1) {
1917 p->frames = 0;
1918 }
1919
1920 units = p->usecs * 1000 / scale->nsecs[i];
1921 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1922 return -EINVAL;
1923
1924 w <<= RTL_COALESCE_SHIFT;
1925 w |= units;
1926 w <<= RTL_COALESCE_SHIFT;
1927 w |= p->frames >> 2;
1928 }
1929
1930 rtl_lock_work(tp);
1931
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001932 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001933
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001934 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001935 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1936 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001937
1938 rtl_unlock_work(tp);
1939
1940 return 0;
1941}
1942
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001943static int rtl_get_eee_supp(struct rtl8169_private *tp)
1944{
1945 struct phy_device *phydev = tp->phydev;
1946 int ret;
1947
1948 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001949 case RTL_GIGA_MAC_VER_34:
1950 case RTL_GIGA_MAC_VER_35:
1951 case RTL_GIGA_MAC_VER_36:
1952 case RTL_GIGA_MAC_VER_38:
1953 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1954 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001955 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1956 phy_write(phydev, 0x1f, 0x0a5c);
1957 ret = phy_read(phydev, 0x12);
1958 phy_write(phydev, 0x1f, 0x0000);
1959 break;
1960 default:
1961 ret = -EPROTONOSUPPORT;
1962 break;
1963 }
1964
1965 return ret;
1966}
1967
1968static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1969{
1970 struct phy_device *phydev = tp->phydev;
1971 int ret;
1972
1973 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001974 case RTL_GIGA_MAC_VER_34:
1975 case RTL_GIGA_MAC_VER_35:
1976 case RTL_GIGA_MAC_VER_36:
1977 case RTL_GIGA_MAC_VER_38:
1978 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1979 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001980 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1981 phy_write(phydev, 0x1f, 0x0a5d);
1982 ret = phy_read(phydev, 0x11);
1983 phy_write(phydev, 0x1f, 0x0000);
1984 break;
1985 default:
1986 ret = -EPROTONOSUPPORT;
1987 break;
1988 }
1989
1990 return ret;
1991}
1992
1993static int rtl_get_eee_adv(struct rtl8169_private *tp)
1994{
1995 struct phy_device *phydev = tp->phydev;
1996 int ret;
1997
1998 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001999 case RTL_GIGA_MAC_VER_34:
2000 case RTL_GIGA_MAC_VER_35:
2001 case RTL_GIGA_MAC_VER_36:
2002 case RTL_GIGA_MAC_VER_38:
2003 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2004 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002005 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2006 phy_write(phydev, 0x1f, 0x0a5d);
2007 ret = phy_read(phydev, 0x10);
2008 phy_write(phydev, 0x1f, 0x0000);
2009 break;
2010 default:
2011 ret = -EPROTONOSUPPORT;
2012 break;
2013 }
2014
2015 return ret;
2016}
2017
2018static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2019{
2020 struct phy_device *phydev = tp->phydev;
2021 int ret = 0;
2022
2023 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002024 case RTL_GIGA_MAC_VER_34:
2025 case RTL_GIGA_MAC_VER_35:
2026 case RTL_GIGA_MAC_VER_36:
2027 case RTL_GIGA_MAC_VER_38:
2028 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2029 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002030 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2031 phy_write(phydev, 0x1f, 0x0a5d);
2032 phy_write(phydev, 0x10, val);
2033 phy_write(phydev, 0x1f, 0x0000);
2034 break;
2035 default:
2036 ret = -EPROTONOSUPPORT;
2037 break;
2038 }
2039
2040 return ret;
2041}
2042
2043static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2044{
2045 struct rtl8169_private *tp = netdev_priv(dev);
2046 struct device *d = tp_to_dev(tp);
2047 int ret;
2048
2049 pm_runtime_get_noresume(d);
2050
2051 if (!pm_runtime_active(d)) {
2052 ret = -EOPNOTSUPP;
2053 goto out;
2054 }
2055
2056 /* Get Supported EEE */
2057 ret = rtl_get_eee_supp(tp);
2058 if (ret < 0)
2059 goto out;
2060 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2061
2062 /* Get advertisement EEE */
2063 ret = rtl_get_eee_adv(tp);
2064 if (ret < 0)
2065 goto out;
2066 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2067 data->eee_enabled = !!data->advertised;
2068
2069 /* Get LP advertisement EEE */
2070 ret = rtl_get_eee_lpadv(tp);
2071 if (ret < 0)
2072 goto out;
2073 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2074 data->eee_active = !!(data->advertised & data->lp_advertised);
2075out:
2076 pm_runtime_put_noidle(d);
2077 return ret < 0 ? ret : 0;
2078}
2079
2080static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2081{
2082 struct rtl8169_private *tp = netdev_priv(dev);
2083 struct device *d = tp_to_dev(tp);
2084 int old_adv, adv = 0, cap, ret;
2085
2086 pm_runtime_get_noresume(d);
2087
2088 if (!dev->phydev || !pm_runtime_active(d)) {
2089 ret = -EOPNOTSUPP;
2090 goto out;
2091 }
2092
2093 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2094 dev->phydev->duplex != DUPLEX_FULL) {
2095 ret = -EPROTONOSUPPORT;
2096 goto out;
2097 }
2098
2099 /* Get Supported EEE */
2100 ret = rtl_get_eee_supp(tp);
2101 if (ret < 0)
2102 goto out;
2103 cap = ret;
2104
2105 ret = rtl_get_eee_adv(tp);
2106 if (ret < 0)
2107 goto out;
2108 old_adv = ret;
2109
2110 if (data->eee_enabled) {
2111 adv = !data->advertised ? cap :
2112 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2113 /* Mask prohibited EEE modes */
2114 adv &= ~dev->phydev->eee_broken_modes;
2115 }
2116
2117 if (old_adv != adv) {
2118 ret = rtl_set_eee_adv(tp, adv);
2119 if (ret < 0)
2120 goto out;
2121
2122 /* Restart autonegotiation so the new modes get sent to the
2123 * link partner.
2124 */
2125 ret = phy_restart_aneg(dev->phydev);
2126 }
2127
2128out:
2129 pm_runtime_put_noidle(d);
2130 return ret < 0 ? ret : 0;
2131}
2132
Jeff Garzik7282d492006-09-13 14:30:00 -04002133static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 .get_drvinfo = rtl8169_get_drvinfo,
2135 .get_regs_len = rtl8169_get_regs_len,
2136 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002137 .get_coalesce = rtl_get_coalesce,
2138 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002139 .get_msglevel = rtl8169_get_msglevel,
2140 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002142 .get_wol = rtl8169_get_wol,
2143 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002144 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002145 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002146 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002147 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002148 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002149 .get_eee = rtl8169_get_eee,
2150 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002151 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2152 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153};
2154
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002155static void rtl_enable_eee(struct rtl8169_private *tp)
2156{
2157 int supported = rtl_get_eee_supp(tp);
2158
2159 if (supported > 0)
2160 rtl_set_eee_adv(tp, supported);
2161}
2162
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002163static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164{
Francois Romieu0e485152007-02-20 00:00:26 +01002165 /*
2166 * The driver currently handles the 8168Bf and the 8168Be identically
2167 * but they can be identified more specifically through the test below
2168 * if needed:
2169 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002170 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002171 *
2172 * Same thing for the 8101Eb and the 8101Ec:
2173 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002174 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002175 */
Francois Romieu37441002011-06-17 22:58:54 +02002176 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002177 u16 mask;
2178 u16 val;
2179 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002181 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002182 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2183 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2184 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002185
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002186 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002187 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2188 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002189
Hayes Wangc5583862012-07-02 17:23:22 +08002190 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002191 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2192 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2193 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2194 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002195
Hayes Wangc2218922011-09-06 16:55:18 +08002196 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2198 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2199 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002200
hayeswang01dc7fe2011-03-21 01:50:28 +00002201 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002202 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2203 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2204 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002205
Francois Romieu5b538df2008-07-20 16:22:45 +02002206 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002207 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2208 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002209
françois romieue6de30d2011-01-03 15:08:37 +00002210 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002211 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2212 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2213 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002214
Francois Romieuef808d52008-06-29 13:10:54 +02002215 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002216 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2217 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2218 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2219 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2220 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2221 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2222 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002223
2224 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002225 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2226 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2227 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002228
2229 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002230 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2231 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2232 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2233 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2234 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2235 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2236 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2237 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2238 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2239 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2240 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2241 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2242 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2243 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002244 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002245 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2246 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002247
2248 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002249 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2250 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2251 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2252 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2253 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
2254 { 0xfc8, 0x000, RTL_GIGA_MAC_VER_01 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002255
Jean Delvaref21b75e2009-05-26 20:54:48 -07002256 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002257 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002258 };
2259 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002260 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002262 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 p++;
2264 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002265
2266 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002267 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002268 } else if (!tp->supports_gmii) {
2269 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2270 tp->mac_version = RTL_GIGA_MAC_VER_43;
2271 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2272 tp->mac_version = RTL_GIGA_MAC_VER_47;
2273 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2274 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276}
2277
Francois Romieu867763c2007-08-17 18:21:58 +02002278struct phy_reg {
2279 u16 reg;
2280 u16 val;
2281};
2282
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002283static void __rtl_writephy_batch(struct rtl8169_private *tp,
2284 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002285{
2286 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002287 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002288 regs++;
2289 }
2290}
2291
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002292#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2293
françois romieubca03d52011-01-03 15:07:31 +00002294#define PHY_READ 0x00000000
2295#define PHY_DATA_OR 0x10000000
2296#define PHY_DATA_AND 0x20000000
2297#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002298#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002299#define PHY_CLEAR_READCOUNT 0x70000000
2300#define PHY_WRITE 0x80000000
2301#define PHY_READCOUNT_EQ_SKIP 0x90000000
2302#define PHY_COMP_EQ_SKIPN 0xa0000000
2303#define PHY_COMP_NEQ_SKIPN 0xb0000000
2304#define PHY_WRITE_PREVIOUS 0xc0000000
2305#define PHY_SKIPN 0xd0000000
2306#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002307
Hayes Wang960aee62011-06-18 11:37:48 +02002308struct fw_info {
2309 u32 magic;
2310 char version[RTL_VER_SIZE];
2311 __le32 fw_start;
2312 __le32 fw_len;
2313 u8 chksum;
2314} __packed;
2315
Francois Romieu1c361ef2011-06-17 17:16:24 +02002316#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2317
2318static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002319{
Francois Romieub6ffd972011-06-17 17:00:05 +02002320 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002321 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002322 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2323 char *version = rtl_fw->version;
2324 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002325
Francois Romieu1c361ef2011-06-17 17:16:24 +02002326 if (fw->size < FW_OPCODE_SIZE)
2327 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002328
2329 if (!fw_info->magic) {
2330 size_t i, size, start;
2331 u8 checksum = 0;
2332
2333 if (fw->size < sizeof(*fw_info))
2334 goto out;
2335
2336 for (i = 0; i < fw->size; i++)
2337 checksum += fw->data[i];
2338 if (checksum != 0)
2339 goto out;
2340
2341 start = le32_to_cpu(fw_info->fw_start);
2342 if (start > fw->size)
2343 goto out;
2344
2345 size = le32_to_cpu(fw_info->fw_len);
2346 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2347 goto out;
2348
2349 memcpy(version, fw_info->version, RTL_VER_SIZE);
2350
2351 pa->code = (__le32 *)(fw->data + start);
2352 pa->size = size;
2353 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002354 if (fw->size % FW_OPCODE_SIZE)
2355 goto out;
2356
Heiner Kallweit254764e2019-01-22 22:23:41 +01002357 strlcpy(version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002358
2359 pa->code = (__le32 *)fw->data;
2360 pa->size = fw->size / FW_OPCODE_SIZE;
2361 }
2362 version[RTL_VER_SIZE - 1] = 0;
2363
2364 rc = true;
2365out:
2366 return rc;
2367}
2368
Francois Romieufd112f22011-06-18 00:10:29 +02002369static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2370 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002371{
Francois Romieufd112f22011-06-18 00:10:29 +02002372 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002373 size_t index;
2374
Francois Romieu1c361ef2011-06-17 17:16:24 +02002375 for (index = 0; index < pa->size; index++) {
2376 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002377 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002378
hayeswang42b82dc2011-01-10 02:07:25 +00002379 switch(action & 0xf0000000) {
2380 case PHY_READ:
2381 case PHY_DATA_OR:
2382 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002383 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002384 case PHY_CLEAR_READCOUNT:
2385 case PHY_WRITE:
2386 case PHY_WRITE_PREVIOUS:
2387 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002388 break;
2389
hayeswang42b82dc2011-01-10 02:07:25 +00002390 case PHY_BJMPN:
2391 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002392 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002393 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002394 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002395 }
2396 break;
2397 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002398 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002399 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002400 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002401 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002402 }
2403 break;
2404 case PHY_COMP_EQ_SKIPN:
2405 case PHY_COMP_NEQ_SKIPN:
2406 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002407 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002408 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002409 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002410 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002411 }
2412 break;
2413
hayeswang42b82dc2011-01-10 02:07:25 +00002414 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002415 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002416 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002417 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002418 }
2419 }
Francois Romieufd112f22011-06-18 00:10:29 +02002420 rc = true;
2421out:
2422 return rc;
2423}
françois romieubca03d52011-01-03 15:07:31 +00002424
Francois Romieufd112f22011-06-18 00:10:29 +02002425static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2426{
2427 struct net_device *dev = tp->dev;
2428 int rc = -EINVAL;
2429
2430 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002431 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002432 goto out;
2433 }
2434
2435 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2436 rc = 0;
2437out:
2438 return rc;
2439}
2440
2441static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2442{
2443 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002444 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002445 u32 predata, count;
2446 size_t index;
2447
2448 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002449 org.write = ops->write;
2450 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002451
Francois Romieu1c361ef2011-06-17 17:16:24 +02002452 for (index = 0; index < pa->size; ) {
2453 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002454 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002455 u32 regno = (action & 0x0fff0000) >> 16;
2456
2457 if (!action)
2458 break;
françois romieubca03d52011-01-03 15:07:31 +00002459
2460 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002461 case PHY_READ:
2462 predata = rtl_readphy(tp, regno);
2463 count++;
2464 index++;
françois romieubca03d52011-01-03 15:07:31 +00002465 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002466 case PHY_DATA_OR:
2467 predata |= data;
2468 index++;
2469 break;
2470 case PHY_DATA_AND:
2471 predata &= data;
2472 index++;
2473 break;
2474 case PHY_BJMPN:
2475 index -= regno;
2476 break;
hayeswangeee37862013-04-01 22:23:38 +00002477 case PHY_MDIO_CHG:
2478 if (data == 0) {
2479 ops->write = org.write;
2480 ops->read = org.read;
2481 } else if (data == 1) {
2482 ops->write = mac_mcu_write;
2483 ops->read = mac_mcu_read;
2484 }
2485
hayeswang42b82dc2011-01-10 02:07:25 +00002486 index++;
2487 break;
2488 case PHY_CLEAR_READCOUNT:
2489 count = 0;
2490 index++;
2491 break;
2492 case PHY_WRITE:
2493 rtl_writephy(tp, regno, data);
2494 index++;
2495 break;
2496 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002497 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002498 break;
2499 case PHY_COMP_EQ_SKIPN:
2500 if (predata == data)
2501 index += regno;
2502 index++;
2503 break;
2504 case PHY_COMP_NEQ_SKIPN:
2505 if (predata != data)
2506 index += regno;
2507 index++;
2508 break;
2509 case PHY_WRITE_PREVIOUS:
2510 rtl_writephy(tp, regno, predata);
2511 index++;
2512 break;
2513 case PHY_SKIPN:
2514 index += regno + 1;
2515 break;
2516 case PHY_DELAY_MS:
2517 mdelay(data);
2518 index++;
2519 break;
2520
françois romieubca03d52011-01-03 15:07:31 +00002521 default:
2522 BUG();
2523 }
2524 }
hayeswangeee37862013-04-01 22:23:38 +00002525
2526 ops->write = org.write;
2527 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002528}
2529
françois romieuf1e02ed2011-01-13 13:07:53 +00002530static void rtl_release_firmware(struct rtl8169_private *tp)
2531{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002532 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002533 release_firmware(tp->rtl_fw->fw);
2534 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002535 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002536 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002537}
2538
François Romieu953a12c2011-04-24 17:38:48 +02002539static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002540{
françois romieuf1e02ed2011-01-13 13:07:53 +00002541 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002542 if (tp->rtl_fw)
2543 rtl_phy_write_fw(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002544}
2545
2546static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2547{
2548 if (rtl_readphy(tp, reg) != val)
2549 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2550 else
2551 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002552}
2553
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002554static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2555{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002556 /* Adjust EEE LED frequency */
2557 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2558 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2559
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002560 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002561}
2562
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002563static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2564{
2565 struct phy_device *phydev = tp->phydev;
2566
2567 phy_write(phydev, 0x1f, 0x0007);
2568 phy_write(phydev, 0x1e, 0x0020);
2569 phy_set_bits(phydev, 0x15, BIT(8));
2570
2571 phy_write(phydev, 0x1f, 0x0005);
2572 phy_write(phydev, 0x05, 0x8b85);
2573 phy_set_bits(phydev, 0x06, BIT(13));
2574
2575 phy_write(phydev, 0x1f, 0x0000);
2576}
2577
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002578static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2579{
2580 phy_write(tp->phydev, 0x1f, 0x0a43);
2581 phy_set_bits(tp->phydev, 0x11, BIT(4));
2582 phy_write(tp->phydev, 0x1f, 0x0000);
2583}
2584
françois romieu4da19632011-01-03 15:07:55 +00002585static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002587 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002588 { 0x1f, 0x0001 },
2589 { 0x06, 0x006e },
2590 { 0x08, 0x0708 },
2591 { 0x15, 0x4000 },
2592 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
françois romieu0b9b5712009-08-10 19:44:56 +00002594 { 0x1f, 0x0001 },
2595 { 0x03, 0x00a1 },
2596 { 0x02, 0x0008 },
2597 { 0x01, 0x0120 },
2598 { 0x00, 0x1000 },
2599 { 0x04, 0x0800 },
2600 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
françois romieu0b9b5712009-08-10 19:44:56 +00002602 { 0x03, 0xff41 },
2603 { 0x02, 0xdf60 },
2604 { 0x01, 0x0140 },
2605 { 0x00, 0x0077 },
2606 { 0x04, 0x7800 },
2607 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608
françois romieu0b9b5712009-08-10 19:44:56 +00002609 { 0x03, 0x802f },
2610 { 0x02, 0x4f02 },
2611 { 0x01, 0x0409 },
2612 { 0x00, 0xf0f9 },
2613 { 0x04, 0x9800 },
2614 { 0x04, 0x9000 },
2615
2616 { 0x03, 0xdf01 },
2617 { 0x02, 0xdf20 },
2618 { 0x01, 0xff95 },
2619 { 0x00, 0xba00 },
2620 { 0x04, 0xa800 },
2621 { 0x04, 0xa000 },
2622
2623 { 0x03, 0xff41 },
2624 { 0x02, 0xdf20 },
2625 { 0x01, 0x0140 },
2626 { 0x00, 0x00bb },
2627 { 0x04, 0xb800 },
2628 { 0x04, 0xb000 },
2629
2630 { 0x03, 0xdf41 },
2631 { 0x02, 0xdc60 },
2632 { 0x01, 0x6340 },
2633 { 0x00, 0x007d },
2634 { 0x04, 0xd800 },
2635 { 0x04, 0xd000 },
2636
2637 { 0x03, 0xdf01 },
2638 { 0x02, 0xdf20 },
2639 { 0x01, 0x100a },
2640 { 0x00, 0xa0ff },
2641 { 0x04, 0xf800 },
2642 { 0x04, 0xf000 },
2643
2644 { 0x1f, 0x0000 },
2645 { 0x0b, 0x0000 },
2646 { 0x00, 0x9200 }
2647 };
2648
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002649 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650}
2651
françois romieu4da19632011-01-03 15:07:55 +00002652static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002653{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002654 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002655 { 0x1f, 0x0002 },
2656 { 0x01, 0x90d0 },
2657 { 0x1f, 0x0000 }
2658 };
2659
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002660 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002661}
2662
françois romieu4da19632011-01-03 15:07:55 +00002663static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002664{
2665 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002666
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002667 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2668 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002669 return;
2670
françois romieu4da19632011-01-03 15:07:55 +00002671 rtl_writephy(tp, 0x1f, 0x0001);
2672 rtl_writephy(tp, 0x10, 0xf01b);
2673 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002674}
2675
françois romieu4da19632011-01-03 15:07:55 +00002676static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002677{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002678 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002679 { 0x1f, 0x0001 },
2680 { 0x04, 0x0000 },
2681 { 0x03, 0x00a1 },
2682 { 0x02, 0x0008 },
2683 { 0x01, 0x0120 },
2684 { 0x00, 0x1000 },
2685 { 0x04, 0x0800 },
2686 { 0x04, 0x9000 },
2687 { 0x03, 0x802f },
2688 { 0x02, 0x4f02 },
2689 { 0x01, 0x0409 },
2690 { 0x00, 0xf099 },
2691 { 0x04, 0x9800 },
2692 { 0x04, 0xa000 },
2693 { 0x03, 0xdf01 },
2694 { 0x02, 0xdf20 },
2695 { 0x01, 0xff95 },
2696 { 0x00, 0xba00 },
2697 { 0x04, 0xa800 },
2698 { 0x04, 0xf000 },
2699 { 0x03, 0xdf01 },
2700 { 0x02, 0xdf20 },
2701 { 0x01, 0x101a },
2702 { 0x00, 0xa0ff },
2703 { 0x04, 0xf800 },
2704 { 0x04, 0x0000 },
2705 { 0x1f, 0x0000 },
2706
2707 { 0x1f, 0x0001 },
2708 { 0x10, 0xf41b },
2709 { 0x14, 0xfb54 },
2710 { 0x18, 0xf5c7 },
2711 { 0x1f, 0x0000 },
2712
2713 { 0x1f, 0x0001 },
2714 { 0x17, 0x0cc0 },
2715 { 0x1f, 0x0000 }
2716 };
2717
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002718 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002719
françois romieu4da19632011-01-03 15:07:55 +00002720 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002721}
2722
françois romieu4da19632011-01-03 15:07:55 +00002723static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002724{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002725 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002726 { 0x1f, 0x0001 },
2727 { 0x04, 0x0000 },
2728 { 0x03, 0x00a1 },
2729 { 0x02, 0x0008 },
2730 { 0x01, 0x0120 },
2731 { 0x00, 0x1000 },
2732 { 0x04, 0x0800 },
2733 { 0x04, 0x9000 },
2734 { 0x03, 0x802f },
2735 { 0x02, 0x4f02 },
2736 { 0x01, 0x0409 },
2737 { 0x00, 0xf099 },
2738 { 0x04, 0x9800 },
2739 { 0x04, 0xa000 },
2740 { 0x03, 0xdf01 },
2741 { 0x02, 0xdf20 },
2742 { 0x01, 0xff95 },
2743 { 0x00, 0xba00 },
2744 { 0x04, 0xa800 },
2745 { 0x04, 0xf000 },
2746 { 0x03, 0xdf01 },
2747 { 0x02, 0xdf20 },
2748 { 0x01, 0x101a },
2749 { 0x00, 0xa0ff },
2750 { 0x04, 0xf800 },
2751 { 0x04, 0x0000 },
2752 { 0x1f, 0x0000 },
2753
2754 { 0x1f, 0x0001 },
2755 { 0x0b, 0x8480 },
2756 { 0x1f, 0x0000 },
2757
2758 { 0x1f, 0x0001 },
2759 { 0x18, 0x67c7 },
2760 { 0x04, 0x2000 },
2761 { 0x03, 0x002f },
2762 { 0x02, 0x4360 },
2763 { 0x01, 0x0109 },
2764 { 0x00, 0x3022 },
2765 { 0x04, 0x2800 },
2766 { 0x1f, 0x0000 },
2767
2768 { 0x1f, 0x0001 },
2769 { 0x17, 0x0cc0 },
2770 { 0x1f, 0x0000 }
2771 };
2772
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002773 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002774}
2775
françois romieu4da19632011-01-03 15:07:55 +00002776static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002777{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002778 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002779 { 0x10, 0xf41b },
2780 { 0x1f, 0x0000 }
2781 };
2782
françois romieu4da19632011-01-03 15:07:55 +00002783 rtl_writephy(tp, 0x1f, 0x0001);
2784 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002785
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002786 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002787}
2788
françois romieu4da19632011-01-03 15:07:55 +00002789static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002790{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002791 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002792 { 0x1f, 0x0001 },
2793 { 0x10, 0xf41b },
2794 { 0x1f, 0x0000 }
2795 };
2796
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002797 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002798}
2799
françois romieu4da19632011-01-03 15:07:55 +00002800static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002801{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002802 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002803 { 0x1f, 0x0000 },
2804 { 0x1d, 0x0f00 },
2805 { 0x1f, 0x0002 },
2806 { 0x0c, 0x1ec8 },
2807 { 0x1f, 0x0000 }
2808 };
2809
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002810 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002811}
2812
françois romieu4da19632011-01-03 15:07:55 +00002813static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002814{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002815 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002816 { 0x1f, 0x0001 },
2817 { 0x1d, 0x3d98 },
2818 { 0x1f, 0x0000 }
2819 };
2820
françois romieu4da19632011-01-03 15:07:55 +00002821 rtl_writephy(tp, 0x1f, 0x0000);
2822 rtl_patchphy(tp, 0x14, 1 << 5);
2823 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002824
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002825 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002826}
2827
françois romieu4da19632011-01-03 15:07:55 +00002828static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002829{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002830 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002831 { 0x1f, 0x0001 },
2832 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002833 { 0x1f, 0x0002 },
2834 { 0x00, 0x88d4 },
2835 { 0x01, 0x82b1 },
2836 { 0x03, 0x7002 },
2837 { 0x08, 0x9e30 },
2838 { 0x09, 0x01f0 },
2839 { 0x0a, 0x5500 },
2840 { 0x0c, 0x00c8 },
2841 { 0x1f, 0x0003 },
2842 { 0x12, 0xc096 },
2843 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002844 { 0x1f, 0x0000 },
2845 { 0x1f, 0x0000 },
2846 { 0x09, 0x2000 },
2847 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002848 };
2849
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002850 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002851
françois romieu4da19632011-01-03 15:07:55 +00002852 rtl_patchphy(tp, 0x14, 1 << 5);
2853 rtl_patchphy(tp, 0x0d, 1 << 5);
2854 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002855}
2856
françois romieu4da19632011-01-03 15:07:55 +00002857static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002858{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002859 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002860 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002861 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002862 { 0x03, 0x802f },
2863 { 0x02, 0x4f02 },
2864 { 0x01, 0x0409 },
2865 { 0x00, 0xf099 },
2866 { 0x04, 0x9800 },
2867 { 0x04, 0x9000 },
2868 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002869 { 0x1f, 0x0002 },
2870 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002871 { 0x06, 0x0761 },
2872 { 0x1f, 0x0003 },
2873 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002874 { 0x1f, 0x0000 }
2875 };
2876
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002877 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002878
françois romieu4da19632011-01-03 15:07:55 +00002879 rtl_patchphy(tp, 0x16, 1 << 0);
2880 rtl_patchphy(tp, 0x14, 1 << 5);
2881 rtl_patchphy(tp, 0x0d, 1 << 5);
2882 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002883}
2884
françois romieu4da19632011-01-03 15:07:55 +00002885static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002886{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002887 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002888 { 0x1f, 0x0001 },
2889 { 0x12, 0x2300 },
2890 { 0x1d, 0x3d98 },
2891 { 0x1f, 0x0002 },
2892 { 0x0c, 0x7eb8 },
2893 { 0x06, 0x5461 },
2894 { 0x1f, 0x0003 },
2895 { 0x16, 0x0f0a },
2896 { 0x1f, 0x0000 }
2897 };
2898
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002899 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002900
françois romieu4da19632011-01-03 15:07:55 +00002901 rtl_patchphy(tp, 0x16, 1 << 0);
2902 rtl_patchphy(tp, 0x14, 1 << 5);
2903 rtl_patchphy(tp, 0x0d, 1 << 5);
2904 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002905}
2906
françois romieu4da19632011-01-03 15:07:55 +00002907static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002908{
françois romieu4da19632011-01-03 15:07:55 +00002909 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002910}
2911
françois romieubca03d52011-01-03 15:07:31 +00002912static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002913{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002914 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002915 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002916 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002917 { 0x06, 0x4064 },
2918 { 0x07, 0x2863 },
2919 { 0x08, 0x059c },
2920 { 0x09, 0x26b4 },
2921 { 0x0a, 0x6a19 },
2922 { 0x0b, 0xdcc8 },
2923 { 0x10, 0xf06d },
2924 { 0x14, 0x7f68 },
2925 { 0x18, 0x7fd9 },
2926 { 0x1c, 0xf0ff },
2927 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002928 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002929 { 0x12, 0xf49f },
2930 { 0x13, 0x070b },
2931 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002932 { 0x14, 0x94c0 },
2933
2934 /*
2935 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002936 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002937 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002938 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002939 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002940 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002941 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002942 { 0x06, 0x5561 },
2943
2944 /*
2945 * Can not link to 1Gbps with bad cable
2946 * Decrease SNR threshold form 21.07dB to 19.04dB
2947 */
2948 { 0x1f, 0x0001 },
2949 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002950
2951 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002952 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002953 };
2954
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002955 rtl_writephy_batch(tp, phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002956
françois romieubca03d52011-01-03 15:07:31 +00002957 /*
2958 * Rx Error Issue
2959 * Fine Tune Switching regulator parameter
2960 */
françois romieu4da19632011-01-03 15:07:55 +00002961 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002962 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2963 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002964
Francois Romieufdf6fc02012-07-06 22:40:38 +02002965 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002966 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002967 { 0x1f, 0x0002 },
2968 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002969 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002970 { 0x05, 0x8330 },
2971 { 0x06, 0x669a },
2972 { 0x1f, 0x0002 }
2973 };
2974 int val;
2975
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002976 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002977
françois romieu4da19632011-01-03 15:07:55 +00002978 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002979
2980 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002981 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002982 0x0065, 0x0066, 0x0067, 0x0068,
2983 0x0069, 0x006a, 0x006b, 0x006c
2984 };
2985 int i;
2986
françois romieu4da19632011-01-03 15:07:55 +00002987 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002988
2989 val &= 0xff00;
2990 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002991 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002992 }
2993 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002994 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002995 { 0x1f, 0x0002 },
2996 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002997 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002998 { 0x05, 0x8330 },
2999 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003000 };
3001
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003002 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003003 }
3004
françois romieubca03d52011-01-03 15:07:31 +00003005 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003006 rtl_writephy(tp, 0x1f, 0x0002);
3007 rtl_patchphy(tp, 0x0d, 0x0300);
3008 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003009
françois romieubca03d52011-01-03 15:07:31 +00003010 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003011 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003012 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3013 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003014
françois romieu4da19632011-01-03 15:07:55 +00003015 rtl_writephy(tp, 0x1f, 0x0005);
3016 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003017
3018 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003019
françois romieu4da19632011-01-03 15:07:55 +00003020 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003021}
3022
françois romieubca03d52011-01-03 15:07:31 +00003023static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003024{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003025 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003026 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003027 { 0x1f, 0x0001 },
3028 { 0x06, 0x4064 },
3029 { 0x07, 0x2863 },
3030 { 0x08, 0x059c },
3031 { 0x09, 0x26b4 },
3032 { 0x0a, 0x6a19 },
3033 { 0x0b, 0xdcc8 },
3034 { 0x10, 0xf06d },
3035 { 0x14, 0x7f68 },
3036 { 0x18, 0x7fd9 },
3037 { 0x1c, 0xf0ff },
3038 { 0x1d, 0x3d9c },
3039 { 0x1f, 0x0003 },
3040 { 0x12, 0xf49f },
3041 { 0x13, 0x070b },
3042 { 0x1a, 0x05ad },
3043 { 0x14, 0x94c0 },
3044
françois romieubca03d52011-01-03 15:07:31 +00003045 /*
3046 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003047 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003048 */
françois romieudaf9df62009-10-07 12:44:20 +00003049 { 0x1f, 0x0002 },
3050 { 0x06, 0x5561 },
3051 { 0x1f, 0x0005 },
3052 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003053 { 0x06, 0x5561 },
3054
3055 /*
3056 * Can not link to 1Gbps with bad cable
3057 * Decrease SNR threshold form 21.07dB to 19.04dB
3058 */
3059 { 0x1f, 0x0001 },
3060 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003061
3062 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003063 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003064 };
3065
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003066 rtl_writephy_batch(tp, phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00003067
Francois Romieufdf6fc02012-07-06 22:40:38 +02003068 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003069 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003070 { 0x1f, 0x0002 },
3071 { 0x05, 0x669a },
3072 { 0x1f, 0x0005 },
3073 { 0x05, 0x8330 },
3074 { 0x06, 0x669a },
3075
3076 { 0x1f, 0x0002 }
3077 };
3078 int val;
3079
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003080 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003081
françois romieu4da19632011-01-03 15:07:55 +00003082 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003083 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003084 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003085 0x0065, 0x0066, 0x0067, 0x0068,
3086 0x0069, 0x006a, 0x006b, 0x006c
3087 };
3088 int i;
3089
françois romieu4da19632011-01-03 15:07:55 +00003090 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003091
3092 val &= 0xff00;
3093 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003094 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003095 }
3096 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003097 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003098 { 0x1f, 0x0002 },
3099 { 0x05, 0x2642 },
3100 { 0x1f, 0x0005 },
3101 { 0x05, 0x8330 },
3102 { 0x06, 0x2642 }
3103 };
3104
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003105 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003106 }
3107
françois romieubca03d52011-01-03 15:07:31 +00003108 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003109 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003110 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3111 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003112
françois romieubca03d52011-01-03 15:07:31 +00003113 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003114 rtl_writephy(tp, 0x1f, 0x0002);
3115 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003116
françois romieu4da19632011-01-03 15:07:55 +00003117 rtl_writephy(tp, 0x1f, 0x0005);
3118 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003119
3120 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003121
françois romieu4da19632011-01-03 15:07:55 +00003122 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003123}
3124
françois romieu4da19632011-01-03 15:07:55 +00003125static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003126{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003127 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003128 { 0x1f, 0x0002 },
3129 { 0x10, 0x0008 },
3130 { 0x0d, 0x006c },
3131
3132 { 0x1f, 0x0000 },
3133 { 0x0d, 0xf880 },
3134
3135 { 0x1f, 0x0001 },
3136 { 0x17, 0x0cc0 },
3137
3138 { 0x1f, 0x0001 },
3139 { 0x0b, 0xa4d8 },
3140 { 0x09, 0x281c },
3141 { 0x07, 0x2883 },
3142 { 0x0a, 0x6b35 },
3143 { 0x1d, 0x3da4 },
3144 { 0x1c, 0xeffd },
3145 { 0x14, 0x7f52 },
3146 { 0x18, 0x7fc6 },
3147 { 0x08, 0x0601 },
3148 { 0x06, 0x4063 },
3149 { 0x10, 0xf074 },
3150 { 0x1f, 0x0003 },
3151 { 0x13, 0x0789 },
3152 { 0x12, 0xf4bd },
3153 { 0x1a, 0x04fd },
3154 { 0x14, 0x84b0 },
3155 { 0x1f, 0x0000 },
3156 { 0x00, 0x9200 },
3157
3158 { 0x1f, 0x0005 },
3159 { 0x01, 0x0340 },
3160 { 0x1f, 0x0001 },
3161 { 0x04, 0x4000 },
3162 { 0x03, 0x1d21 },
3163 { 0x02, 0x0c32 },
3164 { 0x01, 0x0200 },
3165 { 0x00, 0x5554 },
3166 { 0x04, 0x4800 },
3167 { 0x04, 0x4000 },
3168 { 0x04, 0xf000 },
3169 { 0x03, 0xdf01 },
3170 { 0x02, 0xdf20 },
3171 { 0x01, 0x101a },
3172 { 0x00, 0xa0ff },
3173 { 0x04, 0xf800 },
3174 { 0x04, 0xf000 },
3175 { 0x1f, 0x0000 },
3176
3177 { 0x1f, 0x0007 },
3178 { 0x1e, 0x0023 },
3179 { 0x16, 0x0000 },
3180 { 0x1f, 0x0000 }
3181 };
3182
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003183 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003184}
3185
françois romieue6de30d2011-01-03 15:08:37 +00003186static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3187{
3188 static const struct phy_reg phy_reg_init[] = {
3189 { 0x1f, 0x0001 },
3190 { 0x17, 0x0cc0 },
3191
3192 { 0x1f, 0x0007 },
3193 { 0x1e, 0x002d },
3194 { 0x18, 0x0040 },
3195 { 0x1f, 0x0000 }
3196 };
3197
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003198 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00003199 rtl_patchphy(tp, 0x0d, 1 << 5);
3200}
3201
Hayes Wang70090422011-07-06 15:58:06 +08003202static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003203{
3204 static const struct phy_reg phy_reg_init[] = {
3205 /* Enable Delay cap */
3206 { 0x1f, 0x0005 },
3207 { 0x05, 0x8b80 },
3208 { 0x06, 0xc896 },
3209 { 0x1f, 0x0000 },
3210
3211 /* Channel estimation fine tune */
3212 { 0x1f, 0x0001 },
3213 { 0x0b, 0x6c20 },
3214 { 0x07, 0x2872 },
3215 { 0x1c, 0xefff },
3216 { 0x1f, 0x0003 },
3217 { 0x14, 0x6420 },
3218 { 0x1f, 0x0000 },
3219
3220 /* Update PFM & 10M TX idle timer */
3221 { 0x1f, 0x0007 },
3222 { 0x1e, 0x002f },
3223 { 0x15, 0x1919 },
3224 { 0x1f, 0x0000 },
3225
3226 { 0x1f, 0x0007 },
3227 { 0x1e, 0x00ac },
3228 { 0x18, 0x0006 },
3229 { 0x1f, 0x0000 }
3230 };
3231
Francois Romieu15ecd032011-04-27 13:52:22 -07003232 rtl_apply_firmware(tp);
3233
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003234 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00003235
3236 /* DCO enable for 10M IDLE Power */
3237 rtl_writephy(tp, 0x1f, 0x0007);
3238 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003239 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003240 rtl_writephy(tp, 0x1f, 0x0000);
3241
3242 /* For impedance matching */
3243 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003244 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003245 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003246
3247 /* PHY auto speed down */
3248 rtl_writephy(tp, 0x1f, 0x0007);
3249 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003250 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003251 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003252 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003253
3254 rtl_writephy(tp, 0x1f, 0x0005);
3255 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003256 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003257 rtl_writephy(tp, 0x1f, 0x0000);
3258
3259 rtl_writephy(tp, 0x1f, 0x0005);
3260 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003261 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003262 rtl_writephy(tp, 0x1f, 0x0007);
3263 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003264 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003265 rtl_writephy(tp, 0x1f, 0x0006);
3266 rtl_writephy(tp, 0x00, 0x5a00);
3267 rtl_writephy(tp, 0x1f, 0x0000);
3268 rtl_writephy(tp, 0x0d, 0x0007);
3269 rtl_writephy(tp, 0x0e, 0x003c);
3270 rtl_writephy(tp, 0x0d, 0x4007);
3271 rtl_writephy(tp, 0x0e, 0x0000);
3272 rtl_writephy(tp, 0x0d, 0x0000);
3273}
3274
françois romieu9ecb9aa2012-12-07 11:20:21 +00003275static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3276{
3277 const u16 w[] = {
3278 addr[0] | (addr[1] << 8),
3279 addr[2] | (addr[3] << 8),
3280 addr[4] | (addr[5] << 8)
3281 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00003282
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02003283 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
3284 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
3285 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
3286 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00003287}
3288
Hayes Wang70090422011-07-06 15:58:06 +08003289static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3290{
3291 static const struct phy_reg phy_reg_init[] = {
3292 /* Enable Delay cap */
3293 { 0x1f, 0x0004 },
3294 { 0x1f, 0x0007 },
3295 { 0x1e, 0x00ac },
3296 { 0x18, 0x0006 },
3297 { 0x1f, 0x0002 },
3298 { 0x1f, 0x0000 },
3299 { 0x1f, 0x0000 },
3300
3301 /* Channel estimation fine tune */
3302 { 0x1f, 0x0003 },
3303 { 0x09, 0xa20f },
3304 { 0x1f, 0x0000 },
3305 { 0x1f, 0x0000 },
3306
3307 /* Green Setting */
3308 { 0x1f, 0x0005 },
3309 { 0x05, 0x8b5b },
3310 { 0x06, 0x9222 },
3311 { 0x05, 0x8b6d },
3312 { 0x06, 0x8000 },
3313 { 0x05, 0x8b76 },
3314 { 0x06, 0x8000 },
3315 { 0x1f, 0x0000 }
3316 };
3317
3318 rtl_apply_firmware(tp);
3319
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003320 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003321
3322 /* For 4-corner performance improve */
3323 rtl_writephy(tp, 0x1f, 0x0005);
3324 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003326 rtl_writephy(tp, 0x1f, 0x0000);
3327
3328 /* PHY auto speed down */
3329 rtl_writephy(tp, 0x1f, 0x0004);
3330 rtl_writephy(tp, 0x1f, 0x0007);
3331 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003333 rtl_writephy(tp, 0x1f, 0x0002);
3334 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003335 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003336
3337 /* improve 10M EEE waveform */
3338 rtl_writephy(tp, 0x1f, 0x0005);
3339 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003340 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003341 rtl_writephy(tp, 0x1f, 0x0000);
3342
3343 /* Improve 2-pair detection performance */
3344 rtl_writephy(tp, 0x1f, 0x0005);
3345 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003346 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003347 rtl_writephy(tp, 0x1f, 0x0000);
3348
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003349 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003350 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003351
3352 /* Green feature */
3353 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003354 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3355 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003356 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003357 rtl_writephy(tp, 0x1f, 0x0005);
3358 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3359 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003360
françois romieu9ecb9aa2012-12-07 11:20:21 +00003361 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3362 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003363}
3364
Hayes Wang5f886e02012-03-30 14:33:03 +08003365static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3366{
3367 /* For 4-corner performance improve */
3368 rtl_writephy(tp, 0x1f, 0x0005);
3369 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003370 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003371 rtl_writephy(tp, 0x1f, 0x0000);
3372
3373 /* PHY auto speed down */
3374 rtl_writephy(tp, 0x1f, 0x0007);
3375 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003376 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003377 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003378 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003379
3380 /* Improve 10M EEE waveform */
3381 rtl_writephy(tp, 0x1f, 0x0005);
3382 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003383 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003384 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003385
3386 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003387 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003388}
3389
Hayes Wangc2218922011-09-06 16:55:18 +08003390static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3391{
3392 static const struct phy_reg phy_reg_init[] = {
3393 /* Channel estimation fine tune */
3394 { 0x1f, 0x0003 },
3395 { 0x09, 0xa20f },
3396 { 0x1f, 0x0000 },
3397
3398 /* Modify green table for giga & fnet */
3399 { 0x1f, 0x0005 },
3400 { 0x05, 0x8b55 },
3401 { 0x06, 0x0000 },
3402 { 0x05, 0x8b5e },
3403 { 0x06, 0x0000 },
3404 { 0x05, 0x8b67 },
3405 { 0x06, 0x0000 },
3406 { 0x05, 0x8b70 },
3407 { 0x06, 0x0000 },
3408 { 0x1f, 0x0000 },
3409 { 0x1f, 0x0007 },
3410 { 0x1e, 0x0078 },
3411 { 0x17, 0x0000 },
3412 { 0x19, 0x00fb },
3413 { 0x1f, 0x0000 },
3414
3415 /* Modify green table for 10M */
3416 { 0x1f, 0x0005 },
3417 { 0x05, 0x8b79 },
3418 { 0x06, 0xaa00 },
3419 { 0x1f, 0x0000 },
3420
3421 /* Disable hiimpedance detection (RTCT) */
3422 { 0x1f, 0x0003 },
3423 { 0x01, 0x328a },
3424 { 0x1f, 0x0000 }
3425 };
3426
3427 rtl_apply_firmware(tp);
3428
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003429 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003430
Hayes Wang5f886e02012-03-30 14:33:03 +08003431 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003432
3433 /* Improve 2-pair detection performance */
3434 rtl_writephy(tp, 0x1f, 0x0005);
3435 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003436 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003437 rtl_writephy(tp, 0x1f, 0x0000);
3438}
3439
3440static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3441{
3442 rtl_apply_firmware(tp);
3443
Hayes Wang5f886e02012-03-30 14:33:03 +08003444 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003445}
3446
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003447static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3448{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003449 static const struct phy_reg phy_reg_init[] = {
3450 /* Channel estimation fine tune */
3451 { 0x1f, 0x0003 },
3452 { 0x09, 0xa20f },
3453 { 0x1f, 0x0000 },
3454
3455 /* Modify green table for giga & fnet */
3456 { 0x1f, 0x0005 },
3457 { 0x05, 0x8b55 },
3458 { 0x06, 0x0000 },
3459 { 0x05, 0x8b5e },
3460 { 0x06, 0x0000 },
3461 { 0x05, 0x8b67 },
3462 { 0x06, 0x0000 },
3463 { 0x05, 0x8b70 },
3464 { 0x06, 0x0000 },
3465 { 0x1f, 0x0000 },
3466 { 0x1f, 0x0007 },
3467 { 0x1e, 0x0078 },
3468 { 0x17, 0x0000 },
3469 { 0x19, 0x00aa },
3470 { 0x1f, 0x0000 },
3471
3472 /* Modify green table for 10M */
3473 { 0x1f, 0x0005 },
3474 { 0x05, 0x8b79 },
3475 { 0x06, 0xaa00 },
3476 { 0x1f, 0x0000 },
3477
3478 /* Disable hiimpedance detection (RTCT) */
3479 { 0x1f, 0x0003 },
3480 { 0x01, 0x328a },
3481 { 0x1f, 0x0000 }
3482 };
3483
3484
3485 rtl_apply_firmware(tp);
3486
3487 rtl8168f_hw_phy_config(tp);
3488
3489 /* Improve 2-pair detection performance */
3490 rtl_writephy(tp, 0x1f, 0x0005);
3491 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003492 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003493 rtl_writephy(tp, 0x1f, 0x0000);
3494
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003495 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003496
3497 /* Modify green table for giga */
3498 rtl_writephy(tp, 0x1f, 0x0005);
3499 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003500 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003501 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003502 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003503 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003504 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003505 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003506 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003507 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003508 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003509 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003510 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003511 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003513 rtl_writephy(tp, 0x1f, 0x0000);
3514
3515 /* uc same-seed solution */
3516 rtl_writephy(tp, 0x1f, 0x0005);
3517 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003519 rtl_writephy(tp, 0x1f, 0x0000);
3520
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003521 /* Green feature */
3522 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003523 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3524 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003525 rtl_writephy(tp, 0x1f, 0x0000);
3526}
3527
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003528static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3529{
3530 phy_write(tp->phydev, 0x1f, 0x0a43);
3531 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3532}
3533
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003534static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3535{
3536 struct phy_device *phydev = tp->phydev;
3537
3538 phy_write(phydev, 0x1f, 0x0bcc);
3539 phy_clear_bits(phydev, 0x14, BIT(8));
3540
3541 phy_write(phydev, 0x1f, 0x0a44);
3542 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3543
3544 phy_write(phydev, 0x1f, 0x0a43);
3545 phy_write(phydev, 0x13, 0x8084);
3546 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3547 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3548
3549 phy_write(phydev, 0x1f, 0x0000);
3550}
3551
Hayes Wangc5583862012-07-02 17:23:22 +08003552static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3553{
Hayes Wangc5583862012-07-02 17:23:22 +08003554 rtl_apply_firmware(tp);
3555
hayeswang41f44d12013-04-01 22:23:36 +00003556 rtl_writephy(tp, 0x1f, 0x0a46);
3557 if (rtl_readphy(tp, 0x10) & 0x0100) {
3558 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003560 } else {
3561 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003562 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003563 }
Hayes Wangc5583862012-07-02 17:23:22 +08003564
hayeswang41f44d12013-04-01 22:23:36 +00003565 rtl_writephy(tp, 0x1f, 0x0a46);
3566 if (rtl_readphy(tp, 0x13) & 0x0100) {
3567 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003568 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003569 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003570 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003571 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003572 }
Hayes Wangc5583862012-07-02 17:23:22 +08003573
hayeswang41f44d12013-04-01 22:23:36 +00003574 /* Enable PHY auto speed down */
3575 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003576 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003577
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003578 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003579
hayeswang41f44d12013-04-01 22:23:36 +00003580 /* EEE auto-fallback function */
3581 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003583
hayeswang41f44d12013-04-01 22:23:36 +00003584 /* Enable UC LPF tune function */
3585 rtl_writephy(tp, 0x1f, 0x0a43);
3586 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003588
3589 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003591
hayeswangfe7524c2013-04-01 22:23:37 +00003592 /* Improve SWR Efficiency */
3593 rtl_writephy(tp, 0x1f, 0x0bcd);
3594 rtl_writephy(tp, 0x14, 0x5065);
3595 rtl_writephy(tp, 0x14, 0xd065);
3596 rtl_writephy(tp, 0x1f, 0x0bc8);
3597 rtl_writephy(tp, 0x11, 0x5655);
3598 rtl_writephy(tp, 0x1f, 0x0bcd);
3599 rtl_writephy(tp, 0x14, 0x1065);
3600 rtl_writephy(tp, 0x14, 0x9065);
3601 rtl_writephy(tp, 0x14, 0x1065);
3602
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003603 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003604 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003605 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003606}
3607
hayeswang57538c42013-04-01 22:23:40 +00003608static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3609{
3610 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003611 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003612 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003613}
3614
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003615static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3616{
3617 u16 dout_tapbin;
3618 u32 data;
3619
3620 rtl_apply_firmware(tp);
3621
3622 /* CHN EST parameters adjust - giga master */
3623 rtl_writephy(tp, 0x1f, 0x0a43);
3624 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003628 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003630 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632 rtl_writephy(tp, 0x1f, 0x0000);
3633
3634 /* CHN EST parameters adjust - giga slave */
3635 rtl_writephy(tp, 0x1f, 0x0a43);
3636 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003639 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003640 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003641 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003642 rtl_writephy(tp, 0x1f, 0x0000);
3643
3644 /* CHN EST parameters adjust - fnet */
3645 rtl_writephy(tp, 0x1f, 0x0a43);
3646 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003651 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003652 rtl_writephy(tp, 0x1f, 0x0000);
3653
3654 /* enable R-tune & PGA-retune function */
3655 dout_tapbin = 0;
3656 rtl_writephy(tp, 0x1f, 0x0a46);
3657 data = rtl_readphy(tp, 0x13);
3658 data &= 3;
3659 data <<= 2;
3660 dout_tapbin |= data;
3661 data = rtl_readphy(tp, 0x12);
3662 data &= 0xc000;
3663 data >>= 14;
3664 dout_tapbin |= data;
3665 dout_tapbin = ~(dout_tapbin^0x08);
3666 dout_tapbin <<= 12;
3667 dout_tapbin &= 0xf000;
3668 rtl_writephy(tp, 0x1f, 0x0a43);
3669 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003670 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003671 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003672 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003673 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003674 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003675 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003676 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003677
3678 rtl_writephy(tp, 0x1f, 0x0a43);
3679 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003680 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003681 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x1f, 0x0000);
3684
3685 /* enable GPHY 10M */
3686 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003687 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003688 rtl_writephy(tp, 0x1f, 0x0000);
3689
3690 /* SAR ADC performance */
3691 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003692 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003693 rtl_writephy(tp, 0x1f, 0x0000);
3694
3695 rtl_writephy(tp, 0x1f, 0x0a43);
3696 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003699 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003700 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003701 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003702 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003703 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003704 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003705 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003706 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003709 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003710 rtl_writephy(tp, 0x1f, 0x0000);
3711
3712 /* disable phy pfm mode */
3713 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003714 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003715 rtl_writephy(tp, 0x1f, 0x0000);
3716
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003717 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003718 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003719 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003720}
3721
3722static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3723{
3724 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3725 u16 rlen;
3726 u32 data;
3727
3728 rtl_apply_firmware(tp);
3729
3730 /* CHIN EST parameter update */
3731 rtl_writephy(tp, 0x1f, 0x0a43);
3732 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003733 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003734 rtl_writephy(tp, 0x1f, 0x0000);
3735
3736 /* enable R-tune & PGA-retune function */
3737 rtl_writephy(tp, 0x1f, 0x0a43);
3738 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003739 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003740 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003741 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003742 rtl_writephy(tp, 0x1f, 0x0000);
3743
3744 /* enable GPHY 10M */
3745 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003746 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003747 rtl_writephy(tp, 0x1f, 0x0000);
3748
3749 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3750 data = r8168_mac_ocp_read(tp, 0xdd02);
3751 ioffset_p3 = ((data & 0x80)>>7);
3752 ioffset_p3 <<= 3;
3753
3754 data = r8168_mac_ocp_read(tp, 0xdd00);
3755 ioffset_p3 |= ((data & (0xe000))>>13);
3756 ioffset_p2 = ((data & (0x1e00))>>9);
3757 ioffset_p1 = ((data & (0x01e0))>>5);
3758 ioffset_p0 = ((data & 0x0010)>>4);
3759 ioffset_p0 <<= 3;
3760 ioffset_p0 |= (data & (0x07));
3761 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3762
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003763 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003764 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003765 rtl_writephy(tp, 0x1f, 0x0bcf);
3766 rtl_writephy(tp, 0x16, data);
3767 rtl_writephy(tp, 0x1f, 0x0000);
3768 }
3769
3770 /* Modify rlen (TX LPF corner frequency) level */
3771 rtl_writephy(tp, 0x1f, 0x0bcd);
3772 data = rtl_readphy(tp, 0x16);
3773 data &= 0x000f;
3774 rlen = 0;
3775 if (data > 3)
3776 rlen = data - 3;
3777 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3778 rtl_writephy(tp, 0x17, data);
3779 rtl_writephy(tp, 0x1f, 0x0bcd);
3780 rtl_writephy(tp, 0x1f, 0x0000);
3781
3782 /* disable phy pfm mode */
3783 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003784 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003785 rtl_writephy(tp, 0x1f, 0x0000);
3786
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003787 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003788 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003789 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003790}
3791
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003792static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3793{
3794 /* Enable PHY auto speed down */
3795 rtl_writephy(tp, 0x1f, 0x0a44);
3796 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3797 rtl_writephy(tp, 0x1f, 0x0000);
3798
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003799 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003800
3801 /* Enable EEE auto-fallback function */
3802 rtl_writephy(tp, 0x1f, 0x0a4b);
3803 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3804 rtl_writephy(tp, 0x1f, 0x0000);
3805
3806 /* Enable UC LPF tune function */
3807 rtl_writephy(tp, 0x1f, 0x0a43);
3808 rtl_writephy(tp, 0x13, 0x8012);
3809 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3810 rtl_writephy(tp, 0x1f, 0x0000);
3811
3812 /* set rg_sel_sdm_rate */
3813 rtl_writephy(tp, 0x1f, 0x0c42);
3814 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3815 rtl_writephy(tp, 0x1f, 0x0000);
3816
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003817 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003818 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003819 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003820}
3821
3822static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3823{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003824 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003825
3826 /* Enable UC LPF tune function */
3827 rtl_writephy(tp, 0x1f, 0x0a43);
3828 rtl_writephy(tp, 0x13, 0x8012);
3829 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3830 rtl_writephy(tp, 0x1f, 0x0000);
3831
3832 /* Set rg_sel_sdm_rate */
3833 rtl_writephy(tp, 0x1f, 0x0c42);
3834 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3835 rtl_writephy(tp, 0x1f, 0x0000);
3836
3837 /* Channel estimation parameters */
3838 rtl_writephy(tp, 0x1f, 0x0a43);
3839 rtl_writephy(tp, 0x13, 0x80f3);
3840 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3841 rtl_writephy(tp, 0x13, 0x80f0);
3842 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3843 rtl_writephy(tp, 0x13, 0x80ef);
3844 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3845 rtl_writephy(tp, 0x13, 0x80f6);
3846 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3847 rtl_writephy(tp, 0x13, 0x80ec);
3848 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3849 rtl_writephy(tp, 0x13, 0x80ed);
3850 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3851 rtl_writephy(tp, 0x13, 0x80f2);
3852 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3853 rtl_writephy(tp, 0x13, 0x80f4);
3854 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3855 rtl_writephy(tp, 0x1f, 0x0a43);
3856 rtl_writephy(tp, 0x13, 0x8110);
3857 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3858 rtl_writephy(tp, 0x13, 0x810f);
3859 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3860 rtl_writephy(tp, 0x13, 0x8111);
3861 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3862 rtl_writephy(tp, 0x13, 0x8113);
3863 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3864 rtl_writephy(tp, 0x13, 0x8115);
3865 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3866 rtl_writephy(tp, 0x13, 0x810e);
3867 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3868 rtl_writephy(tp, 0x13, 0x810c);
3869 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3870 rtl_writephy(tp, 0x13, 0x810b);
3871 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3872 rtl_writephy(tp, 0x1f, 0x0a43);
3873 rtl_writephy(tp, 0x13, 0x80d1);
3874 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3875 rtl_writephy(tp, 0x13, 0x80cd);
3876 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3877 rtl_writephy(tp, 0x13, 0x80d3);
3878 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3879 rtl_writephy(tp, 0x13, 0x80d5);
3880 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3881 rtl_writephy(tp, 0x13, 0x80d7);
3882 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3883
3884 /* Force PWM-mode */
3885 rtl_writephy(tp, 0x1f, 0x0bcd);
3886 rtl_writephy(tp, 0x14, 0x5065);
3887 rtl_writephy(tp, 0x14, 0xd065);
3888 rtl_writephy(tp, 0x1f, 0x0bc8);
3889 rtl_writephy(tp, 0x12, 0x00ed);
3890 rtl_writephy(tp, 0x1f, 0x0bcd);
3891 rtl_writephy(tp, 0x14, 0x1065);
3892 rtl_writephy(tp, 0x14, 0x9065);
3893 rtl_writephy(tp, 0x14, 0x1065);
3894 rtl_writephy(tp, 0x1f, 0x0000);
3895
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003896 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003897 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003898 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003899}
3900
françois romieu4da19632011-01-03 15:07:55 +00003901static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003902{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003903 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003904 { 0x1f, 0x0003 },
3905 { 0x08, 0x441d },
3906 { 0x01, 0x9100 },
3907 { 0x1f, 0x0000 }
3908 };
3909
françois romieu4da19632011-01-03 15:07:55 +00003910 rtl_writephy(tp, 0x1f, 0x0000);
3911 rtl_patchphy(tp, 0x11, 1 << 12);
3912 rtl_patchphy(tp, 0x19, 1 << 13);
3913 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003914
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003915 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003916}
3917
Hayes Wang5a5e4442011-02-22 17:26:21 +08003918static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3919{
3920 static const struct phy_reg phy_reg_init[] = {
3921 { 0x1f, 0x0005 },
3922 { 0x1a, 0x0000 },
3923 { 0x1f, 0x0000 },
3924
3925 { 0x1f, 0x0004 },
3926 { 0x1c, 0x0000 },
3927 { 0x1f, 0x0000 },
3928
3929 { 0x1f, 0x0001 },
3930 { 0x15, 0x7701 },
3931 { 0x1f, 0x0000 }
3932 };
3933
3934 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003935 rtl_writephy(tp, 0x1f, 0x0000);
3936 rtl_writephy(tp, 0x18, 0x0310);
3937 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003938
François Romieu953a12c2011-04-24 17:38:48 +02003939 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003940
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003941 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003942}
3943
Hayes Wang7e18dca2012-03-30 14:33:02 +08003944static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3945{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003946 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003947 rtl_writephy(tp, 0x1f, 0x0000);
3948 rtl_writephy(tp, 0x18, 0x0310);
3949 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003950
3951 rtl_apply_firmware(tp);
3952
3953 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003954 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003955 rtl_writephy(tp, 0x1f, 0x0004);
3956 rtl_writephy(tp, 0x10, 0x401f);
3957 rtl_writephy(tp, 0x19, 0x7030);
3958 rtl_writephy(tp, 0x1f, 0x0000);
3959}
3960
Hayes Wang5598bfe2012-07-02 17:23:21 +08003961static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3962{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003963 static const struct phy_reg phy_reg_init[] = {
3964 { 0x1f, 0x0004 },
3965 { 0x10, 0xc07f },
3966 { 0x19, 0x7030 },
3967 { 0x1f, 0x0000 }
3968 };
3969
3970 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003971 rtl_writephy(tp, 0x1f, 0x0000);
3972 rtl_writephy(tp, 0x18, 0x0310);
3973 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003974
3975 rtl_apply_firmware(tp);
3976
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003977 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003978 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003979
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003980 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003981}
3982
Francois Romieu5615d9f2007-08-17 17:50:46 +02003983static void rtl_hw_phy_config(struct net_device *dev)
3984{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003985 static const rtl_generic_fct phy_configs[] = {
3986 /* PCI devices. */
3987 [RTL_GIGA_MAC_VER_01] = NULL,
3988 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3989 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3990 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3991 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3992 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3993 /* PCI-E devices. */
3994 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3995 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3996 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3997 [RTL_GIGA_MAC_VER_10] = NULL,
3998 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3999 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
4000 [RTL_GIGA_MAC_VER_13] = NULL,
4001 [RTL_GIGA_MAC_VER_14] = NULL,
4002 [RTL_GIGA_MAC_VER_15] = NULL,
4003 [RTL_GIGA_MAC_VER_16] = NULL,
4004 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
4005 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
4006 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
4007 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
4008 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
4009 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
4010 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
4011 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
4012 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
4013 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
4014 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
4015 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
4016 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
4017 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
4018 [RTL_GIGA_MAC_VER_31] = NULL,
4019 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
4020 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
4021 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
4022 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
4023 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
4024 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
4025 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
4026 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
4027 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
4028 [RTL_GIGA_MAC_VER_41] = NULL,
4029 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
4030 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
4031 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
4032 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
4033 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
4034 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
4035 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
4036 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
4037 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
4038 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
4039 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02004040 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004041
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02004042 if (phy_configs[tp->mac_version])
4043 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004044}
4045
Francois Romieuda78dbf2012-01-26 14:18:23 +01004046static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4047{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004048 if (!test_and_set_bit(flag, tp->wk.flags))
4049 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004050}
4051
David S. Miller8decf862011-09-22 03:23:13 -04004052static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4053{
David S. Miller8decf862011-09-22 03:23:13 -04004054 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004055 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004056}
4057
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004058static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004059{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004060 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004061
Marcus Sundberg773328942008-07-10 21:28:08 +02004062 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004063 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4064 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004065 netif_dbg(tp, drv, dev,
4066 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004067 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004068 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004069
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004070 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004071 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004072
Heiner Kallweit703732f2019-01-19 22:07:05 +01004073 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004074}
4075
Francois Romieu773d2022007-01-31 23:47:43 +01004076static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4077{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004078 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004079
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004080 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004082 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4083 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004084
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004085 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4086 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004087
françois romieu9ecb9aa2012-12-07 11:20:21 +00004088 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4089 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004090
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004091 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004092
Francois Romieuda78dbf2012-01-26 14:18:23 +01004093 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004094}
4095
4096static int rtl_set_mac_address(struct net_device *dev, void *p)
4097{
4098 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004099 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004100 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004101
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004102 ret = eth_mac_addr(dev, p);
4103 if (ret)
4104 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004105
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004106 pm_runtime_get_noresume(d);
4107
4108 if (pm_runtime_active(d))
4109 rtl_rar_set(tp, dev->dev_addr);
4110
4111 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004112
4113 return 0;
4114}
4115
Heiner Kallweite3972862018-06-29 08:07:04 +02004116static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004117{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004118 struct rtl8169_private *tp = netdev_priv(dev);
4119
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004120 if (!netif_running(dev))
4121 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004122
Heiner Kallweit703732f2019-01-19 22:07:05 +01004123 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004124}
4125
Bill Pembertonbaf63292012-12-03 09:23:28 -05004126static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004127{
4128 struct mdio_ops *ops = &tp->mdio_ops;
4129
4130 switch (tp->mac_version) {
4131 case RTL_GIGA_MAC_VER_27:
4132 ops->write = r8168dp_1_mdio_write;
4133 ops->read = r8168dp_1_mdio_read;
4134 break;
françois romieue6de30d2011-01-03 15:08:37 +00004135 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004136 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004137 ops->write = r8168dp_2_mdio_write;
4138 ops->read = r8168dp_2_mdio_read;
4139 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004140 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004141 ops->write = r8168g_mdio_write;
4142 ops->read = r8168g_mdio_read;
4143 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004144 default:
4145 ops->write = r8169_mdio_write;
4146 ops->read = r8169_mdio_read;
4147 break;
4148 }
4149}
4150
David S. Miller1805b2f2011-10-24 18:18:09 -04004151static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4152{
David S. Miller1805b2f2011-10-24 18:18:09 -04004153 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004154 case RTL_GIGA_MAC_VER_25:
4155 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004156 case RTL_GIGA_MAC_VER_29:
4157 case RTL_GIGA_MAC_VER_30:
4158 case RTL_GIGA_MAC_VER_32:
4159 case RTL_GIGA_MAC_VER_33:
4160 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004161 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004162 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004163 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4164 break;
4165 default:
4166 break;
4167 }
4168}
4169
françois romieu065c27c2011-01-03 15:08:12 +00004170static void r8168_pll_power_down(struct rtl8169_private *tp)
4171{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004172 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004173 return;
4174
hayeswang01dc7fe2011-03-21 01:50:28 +00004175 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4176 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004177 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004178
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004179 if (device_may_wakeup(tp_to_dev(tp))) {
4180 phy_speed_down(tp->phydev, false);
4181 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004182 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004183 }
françois romieu065c27c2011-01-03 15:08:12 +00004184
françois romieu065c27c2011-01-03 15:08:12 +00004185 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004186 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004187 case RTL_GIGA_MAC_VER_37:
4188 case RTL_GIGA_MAC_VER_39:
4189 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004190 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004191 case RTL_GIGA_MAC_VER_45:
4192 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004193 case RTL_GIGA_MAC_VER_47:
4194 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004195 case RTL_GIGA_MAC_VER_50:
4196 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004197 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004198 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004199 case RTL_GIGA_MAC_VER_40:
4200 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004201 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004202 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004203 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004204 break;
françois romieu065c27c2011-01-03 15:08:12 +00004205 }
4206}
4207
4208static void r8168_pll_power_up(struct rtl8169_private *tp)
4209{
françois romieu065c27c2011-01-03 15:08:12 +00004210 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004211 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004212 case RTL_GIGA_MAC_VER_37:
4213 case RTL_GIGA_MAC_VER_39:
4214 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004215 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004216 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004217 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004218 case RTL_GIGA_MAC_VER_45:
4219 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004220 case RTL_GIGA_MAC_VER_47:
4221 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004222 case RTL_GIGA_MAC_VER_50:
4223 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004224 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004225 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004226 case RTL_GIGA_MAC_VER_40:
4227 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004228 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004229 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004230 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00004231 break;
françois romieu065c27c2011-01-03 15:08:12 +00004232 }
4233
Heiner Kallweit703732f2019-01-19 22:07:05 +01004234 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004235 /* give MAC/PHY some time to resume */
4236 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004237}
4238
françois romieu065c27c2011-01-03 15:08:12 +00004239static void rtl_pll_power_down(struct rtl8169_private *tp)
4240{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004241 switch (tp->mac_version) {
4242 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4243 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4244 break;
4245 default:
4246 r8168_pll_power_down(tp);
4247 }
françois romieu065c27c2011-01-03 15:08:12 +00004248}
4249
4250static void rtl_pll_power_up(struct rtl8169_private *tp)
4251{
françois romieu065c27c2011-01-03 15:08:12 +00004252 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004253 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4254 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004255 break;
françois romieu065c27c2011-01-03 15:08:12 +00004256 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004257 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004258 }
4259}
4260
Hayes Wange542a222011-07-06 15:58:04 +08004261static void rtl_init_rxcfg(struct rtl8169_private *tp)
4262{
Hayes Wange542a222011-07-06 15:58:04 +08004263 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004264 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4265 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004266 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004267 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004268 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004269 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4270 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004271 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004272 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004273 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004274 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004275 break;
Hayes Wange542a222011-07-06 15:58:04 +08004276 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004277 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004278 break;
4279 }
4280}
4281
Hayes Wang92fc43b2011-07-06 15:58:03 +08004282static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4283{
Timo Teräs9fba0812013-01-15 21:01:24 +00004284 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004285}
4286
Francois Romieud58d46b2011-05-03 16:38:29 +02004287static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4288{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004289 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004290 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004291 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004292 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004293 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004294}
4295
4296static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4297{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004298 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004299 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004300 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004301 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004302 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004303}
4304
4305static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4306{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004307 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4308 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004309 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004310}
4311
4312static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4313{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004314 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4315 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004316 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004317}
4318
4319static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4320{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004321 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004322}
4323
4324static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4325{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004326 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004327}
4328
4329static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4330{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004331 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4332 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4333 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004334 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004335}
4336
4337static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4338{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004339 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4340 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4341 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004342 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004343}
4344
4345static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4346{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004347 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004348 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004349}
4350
4351static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4352{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004353 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004354 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004355}
4356
4357static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4358{
Francois Romieud58d46b2011-05-03 16:38:29 +02004359 r8168b_0_hw_jumbo_enable(tp);
4360
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004361 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004362}
4363
4364static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4365{
Francois Romieud58d46b2011-05-03 16:38:29 +02004366 r8168b_0_hw_jumbo_disable(tp);
4367
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004368 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004369}
4370
Bill Pembertonbaf63292012-12-03 09:23:28 -05004371static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004372{
4373 struct jumbo_ops *ops = &tp->jumbo_ops;
4374
4375 switch (tp->mac_version) {
4376 case RTL_GIGA_MAC_VER_11:
4377 ops->disable = r8168b_0_hw_jumbo_disable;
4378 ops->enable = r8168b_0_hw_jumbo_enable;
4379 break;
4380 case RTL_GIGA_MAC_VER_12:
4381 case RTL_GIGA_MAC_VER_17:
4382 ops->disable = r8168b_1_hw_jumbo_disable;
4383 ops->enable = r8168b_1_hw_jumbo_enable;
4384 break;
4385 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4386 case RTL_GIGA_MAC_VER_19:
4387 case RTL_GIGA_MAC_VER_20:
4388 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4389 case RTL_GIGA_MAC_VER_22:
4390 case RTL_GIGA_MAC_VER_23:
4391 case RTL_GIGA_MAC_VER_24:
4392 case RTL_GIGA_MAC_VER_25:
4393 case RTL_GIGA_MAC_VER_26:
4394 ops->disable = r8168c_hw_jumbo_disable;
4395 ops->enable = r8168c_hw_jumbo_enable;
4396 break;
4397 case RTL_GIGA_MAC_VER_27:
4398 case RTL_GIGA_MAC_VER_28:
4399 ops->disable = r8168dp_hw_jumbo_disable;
4400 ops->enable = r8168dp_hw_jumbo_enable;
4401 break;
4402 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4403 case RTL_GIGA_MAC_VER_32:
4404 case RTL_GIGA_MAC_VER_33:
4405 case RTL_GIGA_MAC_VER_34:
4406 ops->disable = r8168e_hw_jumbo_disable;
4407 ops->enable = r8168e_hw_jumbo_enable;
4408 break;
4409
4410 /*
4411 * No action needed for jumbo frames with 8169.
4412 * No jumbo for 810x at all.
4413 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004414 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004415 default:
4416 ops->disable = NULL;
4417 ops->enable = NULL;
4418 break;
4419 }
4420}
4421
Francois Romieuffc46952012-07-06 14:19:23 +02004422DECLARE_RTL_COND(rtl_chipcmd_cond)
4423{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004424 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004425}
4426
Francois Romieu6f43adc2011-04-29 15:05:51 +02004427static void rtl_hw_reset(struct rtl8169_private *tp)
4428{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004429 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004430
Francois Romieuffc46952012-07-06 14:19:23 +02004431 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004432}
4433
Heiner Kallweit254764e2019-01-22 22:23:41 +01004434static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004435{
4436 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004437 int rc = -ENOMEM;
4438
Heiner Kallweit254764e2019-01-22 22:23:41 +01004439 /* firmware loaded already or no firmware available */
4440 if (tp->rtl_fw || !tp->fw_name)
4441 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004442
4443 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4444 if (!rtl_fw)
4445 goto err_warn;
4446
Heiner Kallweit254764e2019-01-22 22:23:41 +01004447 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004448 if (rc < 0)
4449 goto err_free;
4450
Francois Romieufd112f22011-06-18 00:10:29 +02004451 rc = rtl_check_firmware(tp, rtl_fw);
4452 if (rc < 0)
4453 goto err_release_firmware;
4454
Francois Romieub6ffd972011-06-17 17:00:05 +02004455 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004456
Francois Romieub6ffd972011-06-17 17:00:05 +02004457 return;
4458
Francois Romieufd112f22011-06-18 00:10:29 +02004459err_release_firmware:
4460 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004461err_free:
4462 kfree(rtl_fw);
4463err_warn:
4464 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004465 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004466}
4467
Hayes Wang92fc43b2011-07-06 15:58:03 +08004468static void rtl_rx_close(struct rtl8169_private *tp)
4469{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004470 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004471}
4472
Francois Romieuffc46952012-07-06 14:19:23 +02004473DECLARE_RTL_COND(rtl_npq_cond)
4474{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004475 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004476}
4477
4478DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4479{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004480 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004481}
4482
françois romieue6de30d2011-01-03 15:08:37 +00004483static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484{
4485 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004486 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004487
Hayes Wang92fc43b2011-07-06 15:58:03 +08004488 rtl_rx_close(tp);
4489
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004490 switch (tp->mac_version) {
4491 case RTL_GIGA_MAC_VER_27:
4492 case RTL_GIGA_MAC_VER_28:
4493 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004494 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004495 break;
4496 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4497 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004498 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004499 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004500 break;
4501 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004502 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004503 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004504 break;
françois romieue6de30d2011-01-03 15:08:37 +00004505 }
4506
Hayes Wang92fc43b2011-07-06 15:58:03 +08004507 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508}
4509
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004510static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004511{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004512 u32 val = TX_DMA_BURST << TxDMAShift |
4513 InterFrameGap << TxInterFrameGapShift;
4514
4515 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4516 tp->mac_version != RTL_GIGA_MAC_VER_39)
4517 val |= TXCFG_AUTO_FIFO;
4518
4519 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004520}
4521
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004522static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004523{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004524 /* Low hurts. Let's disable the filtering. */
4525 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004526}
4527
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004528static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004529{
4530 /*
4531 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4532 * register to be written before TxDescAddrLow to work.
4533 * Switching from MMIO to I/O access fixes the issue as well.
4534 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004535 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4536 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4537 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4538 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004539}
4540
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004541static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004542{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004543 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004544
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004545 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4546 val = 0x000fff00;
4547 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4548 val = 0x00ffff00;
4549 else
4550 return;
4551
4552 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4553 val |= 0xff;
4554
4555 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004556}
4557
Francois Romieue6b763e2012-03-08 09:35:39 +01004558static void rtl_set_rx_mode(struct net_device *dev)
4559{
4560 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004561 u32 mc_filter[2]; /* Multicast hash filter */
4562 int rx_mode;
4563 u32 tmp = 0;
4564
4565 if (dev->flags & IFF_PROMISC) {
4566 /* Unconditionally log net taps. */
4567 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4568 rx_mode =
4569 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4570 AcceptAllPhys;
4571 mc_filter[1] = mc_filter[0] = 0xffffffff;
4572 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4573 (dev->flags & IFF_ALLMULTI)) {
4574 /* Too many to filter perfectly -- accept all multicasts. */
4575 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4576 mc_filter[1] = mc_filter[0] = 0xffffffff;
4577 } else {
4578 struct netdev_hw_addr *ha;
4579
4580 rx_mode = AcceptBroadcast | AcceptMyPhys;
4581 mc_filter[1] = mc_filter[0] = 0;
4582 netdev_for_each_mc_addr(ha, dev) {
4583 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4584 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4585 rx_mode |= AcceptMulticast;
4586 }
4587 }
4588
4589 if (dev->features & NETIF_F_RXALL)
4590 rx_mode |= (AcceptErr | AcceptRunt);
4591
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004592 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004593
4594 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4595 u32 data = mc_filter[0];
4596
4597 mc_filter[0] = swab32(mc_filter[1]);
4598 mc_filter[1] = swab32(data);
4599 }
4600
Nathan Walp04817762012-11-01 12:08:47 +00004601 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4602 mc_filter[1] = mc_filter[0] = 0xffffffff;
4603
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4605 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004607 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004608}
4609
Heiner Kallweit52f85602018-05-19 10:29:33 +02004610static void rtl_hw_start(struct rtl8169_private *tp)
4611{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004612 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004613
4614 tp->hw_start(tp);
4615
4616 rtl_set_rx_max_size(tp);
4617 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004618 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004619
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004620 /* disable interrupt coalescing */
4621 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004622 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4623 RTL_R8(tp, IntrMask);
4624 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004625 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004626 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004627
Heiner Kallweit52f85602018-05-19 10:29:33 +02004628 rtl_set_rx_mode(tp->dev);
4629 /* no early-rx interrupts */
4630 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004631 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004632}
4633
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004634static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004635{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004636 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004637 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004638
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004639 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004640
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004641 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004642
Francois Romieucecb5fd2011-04-01 10:21:07 +02004643 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4644 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004645 netif_dbg(tp, drv, tp->dev,
4646 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004647 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648 }
4649
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004650 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004651
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004652 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004653
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004654 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004655}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656
Francois Romieuffc46952012-07-06 14:19:23 +02004657DECLARE_RTL_COND(rtl_csiar_cond)
4658{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004659 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004660}
4661
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004662static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004663{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004664 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4665
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004666 RTL_W32(tp, CSIDR, value);
4667 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004668 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004669
Francois Romieuffc46952012-07-06 14:19:23 +02004670 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004671}
4672
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004673static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004674{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004675 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4676
4677 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4678 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004679
Francois Romieuffc46952012-07-06 14:19:23 +02004680 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004681 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004682}
4683
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004684static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004685{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004686 struct pci_dev *pdev = tp->pci_dev;
4687 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004688
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004689 /* According to Realtek the value at config space address 0x070f
4690 * controls the L0s/L1 entrance latency. We try standard ECAM access
4691 * first and if it fails fall back to CSI.
4692 */
4693 if (pdev->cfg_size > 0x070f &&
4694 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4695 return;
4696
4697 netdev_notice_once(tp->dev,
4698 "No native access to PCI extended config space, falling back to CSI\n");
4699 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4700 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004701}
4702
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004703static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004704{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004705 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004706}
4707
4708struct ephy_info {
4709 unsigned int offset;
4710 u16 mask;
4711 u16 bits;
4712};
4713
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004714static void __rtl_ephy_init(struct rtl8169_private *tp,
4715 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004716{
4717 u16 w;
4718
4719 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004720 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4721 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004722 e++;
4723 }
4724}
4725
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004726#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4727
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004728static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004729{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004730 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004731 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004732}
4733
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004734static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004735{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004736 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004737 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004738}
4739
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004740static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004741{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004742 /* work around an issue when PCI reset occurs during L2/L3 state */
4743 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004744}
4745
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004746static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4747{
4748 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004749 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004750 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004751 } else {
4752 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4753 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4754 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004755
4756 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004757}
4758
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004759static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004760{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004761 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004762
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004763 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004764 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004765
françois romieufaf1e782013-02-27 13:01:57 +00004766 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004767 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004768 PCI_EXP_DEVCTL_NOSNOOP_EN);
4769 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004770}
4771
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004772static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004773{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004774 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004775
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004776 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004777
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004778 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004779}
4780
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004781static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004782{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004783 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004784
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004785 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004786
françois romieufaf1e782013-02-27 13:01:57 +00004787 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004788 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004789
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004790 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004791
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004792 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004793 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004794}
4795
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004796static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004797{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004798 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004799 { 0x01, 0, 0x0001 },
4800 { 0x02, 0x0800, 0x1000 },
4801 { 0x03, 0, 0x0042 },
4802 { 0x06, 0x0080, 0x0000 },
4803 { 0x07, 0, 0x2000 }
4804 };
4805
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004806 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004807
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004808 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004809
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004810 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004811}
4812
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004813static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004814{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004815 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004816
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004817 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004818
françois romieufaf1e782013-02-27 13:01:57 +00004819 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004820 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004821
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004822 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004823 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004824}
4825
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004826static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004827{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004828 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004829
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004830 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004831
4832 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004833 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004834
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004835 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004836
françois romieufaf1e782013-02-27 13:01:57 +00004837 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004838 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004839
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004840 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004841 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004842}
4843
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004844static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004845{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004846 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004847 { 0x02, 0x0800, 0x1000 },
4848 { 0x03, 0, 0x0002 },
4849 { 0x06, 0x0080, 0x0000 }
4850 };
4851
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004852 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004853
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004854 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004855
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004856 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004857
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004858 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004859}
4860
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004861static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004862{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004863 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004864 { 0x01, 0, 0x0001 },
4865 { 0x03, 0x0400, 0x0220 }
4866 };
4867
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004868 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004869
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004870 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004871
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004872 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004873}
4874
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004875static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004876{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004877 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004878}
4879
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004880static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004881{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004882 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004883
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004884 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004885}
4886
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004887static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004888{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004889 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004890
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004891 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004892
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004893 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004894
françois romieufaf1e782013-02-27 13:01:57 +00004895 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004896 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004897
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004898 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004899 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004900}
4901
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004902static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004903{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004904 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004905
françois romieufaf1e782013-02-27 13:01:57 +00004906 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004907 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004908
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004909 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004910
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004911 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004912}
4913
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004914static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004915{
4916 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004917 { 0x0b, 0x0000, 0x0048 },
4918 { 0x19, 0x0020, 0x0050 },
4919 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004920 };
françois romieue6de30d2011-01-03 15:08:37 +00004921
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004922 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004923
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004924 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004925
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004926 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004927
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004928 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004929
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004930 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004931}
4932
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004933static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004934{
Hayes Wang70090422011-07-06 15:58:06 +08004935 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004936 { 0x00, 0x0200, 0x0100 },
4937 { 0x00, 0x0000, 0x0004 },
4938 { 0x06, 0x0002, 0x0001 },
4939 { 0x06, 0x0000, 0x0030 },
4940 { 0x07, 0x0000, 0x2000 },
4941 { 0x00, 0x0000, 0x0020 },
4942 { 0x03, 0x5800, 0x2000 },
4943 { 0x03, 0x0000, 0x0001 },
4944 { 0x01, 0x0800, 0x1000 },
4945 { 0x07, 0x0000, 0x4000 },
4946 { 0x1e, 0x0000, 0x2000 },
4947 { 0x19, 0xffff, 0xfe6c },
4948 { 0x0a, 0x0000, 0x0040 }
4949 };
4950
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004951 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004952
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004953 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004954
françois romieufaf1e782013-02-27 13:01:57 +00004955 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004956 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004957
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004958 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004959
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004960 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004961
4962 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004963 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4964 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004966 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004967}
4968
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004969static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004970{
4971 static const struct ephy_info e_info_8168e_2[] = {
4972 { 0x09, 0x0000, 0x0080 },
4973 { 0x19, 0x0000, 0x0224 }
4974 };
4975
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004976 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004977
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004978 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004979
françois romieufaf1e782013-02-27 13:01:57 +00004980 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004981 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004982
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004983 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4984 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
4985 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002);
4986 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006);
4987 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4988 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004989 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004990 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004991
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004992 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004993
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004994 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004995
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004996 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004997
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004998 rtl8168_config_eee_mac(tp);
4999
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005000 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5001 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5002 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005003
5004 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005005}
5006
Hayes Wang5f886e02012-03-30 14:33:03 +08005007static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005008{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005009 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005010
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005011 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005012
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005013 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5014 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5015 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002);
5016 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005017 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005018 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
5019 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005020 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
5021 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08005022
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005023 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005024
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005025 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005026
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005027 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5028 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5029 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5030 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01005031
5032 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005033}
5034
Hayes Wang5f886e02012-03-30 14:33:03 +08005035static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5036{
Hayes Wang5f886e02012-03-30 14:33:03 +08005037 static const struct ephy_info e_info_8168f_1[] = {
5038 { 0x06, 0x00c0, 0x0020 },
5039 { 0x08, 0x0001, 0x0002 },
5040 { 0x09, 0x0000, 0x0080 },
5041 { 0x19, 0x0000, 0x0224 }
5042 };
5043
5044 rtl_hw_start_8168f(tp);
5045
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005046 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08005047
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005048 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08005049}
5050
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005051static void rtl_hw_start_8411(struct rtl8169_private *tp)
5052{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005053 static const struct ephy_info e_info_8168f_1[] = {
5054 { 0x06, 0x00c0, 0x0020 },
5055 { 0x0f, 0xffff, 0x5200 },
5056 { 0x1e, 0x0000, 0x4000 },
5057 { 0x19, 0x0000, 0x0224 }
5058 };
5059
5060 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005061 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005062
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005063 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005064
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005065 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005066}
5067
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005068static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005069{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005070 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002);
5071 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38);
5072 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48);
5073 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006);
Hayes Wangc5583862012-07-02 17:23:22 +08005074
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005075 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005076
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005077 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005078
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005079 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005080 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08005081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005082 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5083 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005084
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005085 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5086 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08005087
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005088 rtl8168_config_eee_mac(tp);
5089
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005090 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005091 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08005092
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005093 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005094}
5095
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005096static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5097{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005098 static const struct ephy_info e_info_8168g_1[] = {
5099 { 0x00, 0x0000, 0x0008 },
5100 { 0x0c, 0x37d0, 0x0820 },
5101 { 0x1e, 0x0000, 0x0001 },
5102 { 0x19, 0x8000, 0x0000 }
5103 };
5104
5105 rtl_hw_start_8168g(tp);
5106
5107 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005108 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005109 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005110 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005111}
5112
hayeswang57538c42013-04-01 22:23:40 +00005113static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5114{
hayeswang57538c42013-04-01 22:23:40 +00005115 static const struct ephy_info e_info_8168g_2[] = {
5116 { 0x00, 0x0000, 0x0008 },
5117 { 0x0c, 0x3df0, 0x0200 },
5118 { 0x19, 0xffff, 0xfc00 },
5119 { 0x1e, 0xffff, 0x20eb }
5120 };
5121
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005122 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005123
5124 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005125 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5126 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005127 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00005128}
5129
hayeswang45dd95c2013-07-08 17:09:01 +08005130static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5131{
hayeswang45dd95c2013-07-08 17:09:01 +08005132 static const struct ephy_info e_info_8411_2[] = {
5133 { 0x00, 0x0000, 0x0008 },
5134 { 0x0c, 0x3df0, 0x0200 },
5135 { 0x0f, 0xffff, 0x5200 },
5136 { 0x19, 0x0020, 0x0000 },
5137 { 0x1e, 0x0000, 0x2000 }
5138 };
5139
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005140 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005141
5142 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005143 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005144 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005145 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005146}
5147
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005148static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5149{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005150 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005151 u32 data;
5152 static const struct ephy_info e_info_8168h_1[] = {
5153 { 0x1e, 0x0800, 0x0001 },
5154 { 0x1d, 0x0000, 0x0800 },
5155 { 0x05, 0xffff, 0x2089 },
5156 { 0x06, 0xffff, 0x5881 },
5157 { 0x04, 0xffff, 0x154a },
5158 { 0x01, 0xffff, 0x068b }
5159 };
5160
5161 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005162 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005163 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005164
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005165 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002);
5166 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38);
5167 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48);
5168 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005169
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005170 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005171
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005172 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005173
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005174 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005175
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005176 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005177
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005178 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005179
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005180 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005181
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005182 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5183 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005184
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005185 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5186 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005187
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005188 rtl8168_config_eee_mac(tp);
5189
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005190 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5191 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005192
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005193 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005194
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005195 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005196
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005197 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005198
5199 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005200 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005201 rtl_writephy(tp, 0x1f, 0x0000);
5202 if (rg_saw_cnt > 0) {
5203 u16 sw_cnt_1ms_ini;
5204
5205 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5206 sw_cnt_1ms_ini &= 0x0fff;
5207 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005208 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005209 data |= sw_cnt_1ms_ini;
5210 r8168_mac_ocp_write(tp, 0xd412, data);
5211 }
5212
5213 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005214 data &= ~0xf0;
5215 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005216 r8168_mac_ocp_write(tp, 0xe056, data);
5217
5218 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005219 data &= ~0x6000;
5220 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005221 r8168_mac_ocp_write(tp, 0xe052, data);
5222
5223 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005224 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005225 data |= 0x017f;
5226 r8168_mac_ocp_write(tp, 0xe0d6, data);
5227
5228 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005229 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005230 data |= 0x047f;
5231 r8168_mac_ocp_write(tp, 0xd420, data);
5232
5233 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5234 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5235 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5236 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005237
5238 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005239}
5240
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005241static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5242{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005243 rtl8168ep_stop_cmac(tp);
5244
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005245 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002);
5246 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f);
5247 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f);
5248 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005249
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005250 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005251
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005252 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005253
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005254 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005255
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005256 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005257
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005258 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005259
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005260 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5261 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005262
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005263 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5264 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005265
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005266 rtl8168_config_eee_mac(tp);
5267
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005268 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005269
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005270 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005271
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005272 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005273}
5274
5275static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5276{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005277 static const struct ephy_info e_info_8168ep_1[] = {
5278 { 0x00, 0xffff, 0x10ab },
5279 { 0x06, 0xffff, 0xf030 },
5280 { 0x08, 0xffff, 0x2006 },
5281 { 0x0d, 0xffff, 0x1666 },
5282 { 0x0c, 0x3ff0, 0x0000 }
5283 };
5284
5285 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005286 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005287 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005288
5289 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005290
5291 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005292}
5293
5294static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5295{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005296 static const struct ephy_info e_info_8168ep_2[] = {
5297 { 0x00, 0xffff, 0x10a3 },
5298 { 0x19, 0xffff, 0xfc00 },
5299 { 0x1e, 0xffff, 0x20ea }
5300 };
5301
5302 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005303 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005304 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005305
5306 rtl_hw_start_8168ep(tp);
5307
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005308 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5309 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005310
5311 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005312}
5313
5314static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5315{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005316 u32 data;
5317 static const struct ephy_info e_info_8168ep_3[] = {
5318 { 0x00, 0xffff, 0x10a3 },
5319 { 0x19, 0xffff, 0x7c00 },
5320 { 0x1e, 0xffff, 0x20eb },
5321 { 0x0d, 0xffff, 0x1666 }
5322 };
5323
5324 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005325 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005326 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005327
5328 rtl_hw_start_8168ep(tp);
5329
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005330 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5331 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005332
5333 data = r8168_mac_ocp_read(tp, 0xd3e2);
5334 data &= 0xf000;
5335 data |= 0x0271;
5336 r8168_mac_ocp_write(tp, 0xd3e2, data);
5337
5338 data = r8168_mac_ocp_read(tp, 0xd3e4);
5339 data &= 0xff00;
5340 r8168_mac_ocp_write(tp, 0xd3e4, data);
5341
5342 data = r8168_mac_ocp_read(tp, 0xe860);
5343 data |= 0x0080;
5344 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005345
5346 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005347}
5348
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005349static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005350{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005351 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005352 { 0x01, 0, 0x6e65 },
5353 { 0x02, 0, 0x091f },
5354 { 0x03, 0, 0xc2f9 },
5355 { 0x06, 0, 0xafb5 },
5356 { 0x07, 0, 0x0e00 },
5357 { 0x19, 0, 0xec80 },
5358 { 0x01, 0, 0x2e65 },
5359 { 0x01, 0, 0x6e65 }
5360 };
5361 u8 cfg1;
5362
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005363 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005364
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005365 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005366
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005367 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005368
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005369 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005370 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005371 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005372
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005374 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005375 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005376
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005377 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005378}
5379
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005380static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005381{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005382 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005383
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005384 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005385
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005386 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5387 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005388}
5389
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005390static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005391{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005392 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005393
Francois Romieufdf6fc02012-07-06 22:40:38 +02005394 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005395}
5396
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005397static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005398{
5399 static const struct ephy_info e_info_8105e_1[] = {
5400 { 0x07, 0, 0x4000 },
5401 { 0x19, 0, 0x0200 },
5402 { 0x19, 0, 0x0020 },
5403 { 0x1e, 0, 0x2000 },
5404 { 0x03, 0, 0x0001 },
5405 { 0x19, 0, 0x0100 },
5406 { 0x19, 0, 0x0004 },
5407 { 0x0a, 0, 0x0020 }
5408 };
5409
Francois Romieucecb5fd2011-04-01 10:21:07 +02005410 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005411 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005412
Francois Romieucecb5fd2011-04-01 10:21:07 +02005413 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005414 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005415
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005416 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5417 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005418
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005419 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005420
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005421 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005422}
5423
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005424static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005425{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005426 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005427 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005428}
5429
Hayes Wang7e18dca2012-03-30 14:33:02 +08005430static void rtl_hw_start_8402(struct rtl8169_private *tp)
5431{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005432 static const struct ephy_info e_info_8402[] = {
5433 { 0x19, 0xffff, 0xff64 },
5434 { 0x1e, 0, 0x4000 }
5435 };
5436
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005437 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005438
5439 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005440 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005441
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005442 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005443
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005444 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005445
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005446 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005447
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005448 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002);
5449 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005450 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005451 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5452 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5453 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005454
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005455 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005456}
5457
Hayes Wang5598bfe2012-07-02 17:23:21 +08005458static void rtl_hw_start_8106(struct rtl8169_private *tp)
5459{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005460 rtl_hw_aspm_clkreq_enable(tp, false);
5461
Hayes Wang5598bfe2012-07-02 17:23:21 +08005462 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005463 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005464
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005465 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5466 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5467 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005468
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005469 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005470 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005471}
5472
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005473static void rtl_hw_config(struct rtl8169_private *tp)
5474{
5475 static const rtl_generic_fct hw_configs[] = {
5476 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5477 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5478 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5479 [RTL_GIGA_MAC_VER_10] = NULL,
5480 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5481 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5482 [RTL_GIGA_MAC_VER_13] = NULL,
5483 [RTL_GIGA_MAC_VER_14] = NULL,
5484 [RTL_GIGA_MAC_VER_15] = NULL,
5485 [RTL_GIGA_MAC_VER_16] = NULL,
5486 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5487 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5488 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5489 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5490 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5491 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5492 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5493 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5494 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5495 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5496 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5497 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5498 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5499 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5500 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5501 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5502 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5503 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5504 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5505 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5506 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5507 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5508 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5509 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5510 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5511 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5512 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5513 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5514 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5515 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5516 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5517 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5518 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5519 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5520 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5521 };
5522
5523 if (hw_configs[tp->mac_version])
5524 hw_configs[tp->mac_version](tp);
5525}
5526
5527static void rtl_hw_start_8168(struct rtl8169_private *tp)
5528{
5529 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5530
5531 /* Workaround for RxFIFO overflow. */
5532 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5533 tp->irq_mask |= RxFIFOOver;
5534 tp->irq_mask &= ~RxOverflow;
5535 }
5536
5537 rtl_hw_config(tp);
5538}
5539
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005540static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005541{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005542 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005543 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005544
Francois Romieucecb5fd2011-04-01 10:21:07 +02005545 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005546 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005547 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005548 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005549
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005550 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005551
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005552 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005553 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005554
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005555 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556}
5557
5558static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5559{
Francois Romieud58d46b2011-05-03 16:38:29 +02005560 struct rtl8169_private *tp = netdev_priv(dev);
5561
Francois Romieud58d46b2011-05-03 16:38:29 +02005562 if (new_mtu > ETH_DATA_LEN)
5563 rtl_hw_jumbo_enable(tp);
5564 else
5565 rtl_hw_jumbo_disable(tp);
5566
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005568 netdev_update_features(dev);
5569
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005570 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571}
5572
5573static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5574{
Al Viro95e09182007-12-22 18:55:39 +00005575 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5577}
5578
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005579static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5580 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005582 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5583 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005584
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005585 kfree(*data_buff);
5586 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587 rtl8169_make_unusable_by_asic(desc);
5588}
5589
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005590static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591{
5592 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5593
Alexander Duycka0750132014-12-11 15:02:17 -08005594 /* Force memory writes to complete before releasing descriptor */
5595 dma_wmb();
5596
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005597 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598}
5599
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005600static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5601 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005602{
5603 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005604 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005605 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005606 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005608 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005609 if (!data)
5610 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005611
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005612 /* Memory should be properly aligned, but better check. */
5613 if (!IS_ALIGNED((unsigned long)data, 8)) {
5614 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5615 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005616 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005617
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005618 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005619 if (unlikely(dma_mapping_error(d, mapping))) {
5620 if (net_ratelimit())
5621 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005622 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624
Heiner Kallweitd731af72018-04-17 23:26:41 +02005625 desc->addr = cpu_to_le64(mapping);
5626 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005627 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005628
5629err_out:
5630 kfree(data);
5631 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005632}
5633
5634static void rtl8169_rx_clear(struct rtl8169_private *tp)
5635{
Francois Romieu07d3f512007-02-21 22:40:46 +01005636 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637
5638 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005639 if (tp->Rx_databuff[i]) {
5640 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641 tp->RxDescArray + i);
5642 }
5643 }
5644}
5645
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005646static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005647{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005648 desc->opts1 |= cpu_to_le32(RingEnd);
5649}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005650
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005651static int rtl8169_rx_fill(struct rtl8169_private *tp)
5652{
5653 unsigned int i;
5654
5655 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005656 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005657
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005658 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005659 if (!data) {
5660 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005661 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005662 }
5663 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005665
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005666 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5667 return 0;
5668
5669err_out:
5670 rtl8169_rx_clear(tp);
5671 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005672}
5673
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005674static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676 rtl8169_init_ring_indexes(tp);
5677
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005678 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5679 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005681 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682}
5683
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005684static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685 struct TxDesc *desc)
5686{
5687 unsigned int len = tx_skb->len;
5688
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005689 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5690
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691 desc->opts1 = 0x00;
5692 desc->opts2 = 0x00;
5693 desc->addr = 0x00;
5694 tx_skb->len = 0;
5695}
5696
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005697static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5698 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005699{
5700 unsigned int i;
5701
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005702 for (i = 0; i < n; i++) {
5703 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005704 struct ring_info *tx_skb = tp->tx_skb + entry;
5705 unsigned int len = tx_skb->len;
5706
5707 if (len) {
5708 struct sk_buff *skb = tx_skb->skb;
5709
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005710 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005711 tp->TxDescArray + entry);
5712 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005713 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714 tx_skb->skb = NULL;
5715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005716 }
5717 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005718}
5719
5720static void rtl8169_tx_clear(struct rtl8169_private *tp)
5721{
5722 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005723 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005724 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725}
5726
Francois Romieu4422bcd2012-01-26 11:23:32 +01005727static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728{
David Howellsc4028952006-11-22 14:57:56 +00005729 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005730 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005731
Francois Romieuda78dbf2012-01-26 14:18:23 +01005732 napi_disable(&tp->napi);
5733 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005734 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005735
françois romieuc7c2c392011-12-04 20:30:52 +00005736 rtl8169_hw_reset(tp);
5737
Francois Romieu56de4142011-03-15 17:29:31 +01005738 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005739 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005740
Linus Torvalds1da177e2005-04-16 15:20:36 -07005741 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005742 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005743
Francois Romieuda78dbf2012-01-26 14:18:23 +01005744 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005745 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005746 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747}
5748
5749static void rtl8169_tx_timeout(struct net_device *dev)
5750{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005751 struct rtl8169_private *tp = netdev_priv(dev);
5752
5753 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005754}
5755
Heiner Kallweit734c1402018-11-22 21:56:48 +01005756static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5757{
5758 u32 status = opts0 | len;
5759
5760 if (entry == NUM_TX_DESC - 1)
5761 status |= RingEnd;
5762
5763 return cpu_to_le32(status);
5764}
5765
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005767 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768{
5769 struct skb_shared_info *info = skb_shinfo(skb);
5770 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005771 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005772 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773
5774 entry = tp->cur_tx;
5775 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005776 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005777 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005778 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779 void *addr;
5780
5781 entry = (entry + 1) % NUM_TX_DESC;
5782
5783 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005784 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005785 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005786 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005787 if (unlikely(dma_mapping_error(d, mapping))) {
5788 if (net_ratelimit())
5789 netif_err(tp, drv, tp->dev,
5790 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005791 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793
Heiner Kallweit734c1402018-11-22 21:56:48 +01005794 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005795 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 txd->addr = cpu_to_le64(mapping);
5797
5798 tp->tx_skb[entry].len = len;
5799 }
5800
5801 if (cur_frag) {
5802 tp->tx_skb[entry].skb = skb;
5803 txd->opts1 |= cpu_to_le32(LastFrag);
5804 }
5805
5806 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005807
5808err_out:
5809 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5810 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811}
5812
françois romieub423e9a2013-05-18 01:24:46 +00005813static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5814{
5815 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5816}
5817
hayeswange9746042014-07-11 16:25:58 +08005818static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5819 struct net_device *dev);
5820/* r8169_csum_workaround()
5821 * The hw limites the value the transport offset. When the offset is out of the
5822 * range, calculate the checksum by sw.
5823 */
5824static void r8169_csum_workaround(struct rtl8169_private *tp,
5825 struct sk_buff *skb)
5826{
5827 if (skb_shinfo(skb)->gso_size) {
5828 netdev_features_t features = tp->dev->features;
5829 struct sk_buff *segs, *nskb;
5830
5831 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5832 segs = skb_gso_segment(skb, features);
5833 if (IS_ERR(segs) || !segs)
5834 goto drop;
5835
5836 do {
5837 nskb = segs;
5838 segs = segs->next;
5839 nskb->next = NULL;
5840 rtl8169_start_xmit(nskb, tp->dev);
5841 } while (segs);
5842
Alexander Duyckeb781392015-05-01 10:34:44 -07005843 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005844 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5845 if (skb_checksum_help(skb) < 0)
5846 goto drop;
5847
5848 rtl8169_start_xmit(skb, tp->dev);
5849 } else {
5850 struct net_device_stats *stats;
5851
5852drop:
5853 stats = &tp->dev->stats;
5854 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005855 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005856 }
5857}
5858
5859/* msdn_giant_send_check()
5860 * According to the document of microsoft, the TCP Pseudo Header excludes the
5861 * packet length for IPv6 TCP large packets.
5862 */
5863static int msdn_giant_send_check(struct sk_buff *skb)
5864{
5865 const struct ipv6hdr *ipv6h;
5866 struct tcphdr *th;
5867 int ret;
5868
5869 ret = skb_cow_head(skb, 0);
5870 if (ret)
5871 return ret;
5872
5873 ipv6h = ipv6_hdr(skb);
5874 th = tcp_hdr(skb);
5875
5876 th->check = 0;
5877 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5878
5879 return ret;
5880}
5881
hayeswang5888d3f2014-07-11 16:25:56 +08005882static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
5883 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884{
Michał Mirosław350fb322011-04-08 06:35:56 +00005885 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886
Francois Romieu2b7b4312011-04-18 22:53:24 -07005887 if (mss) {
5888 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005889 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5890 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5891 const struct iphdr *ip = ip_hdr(skb);
5892
5893 if (ip->protocol == IPPROTO_TCP)
5894 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5895 else if (ip->protocol == IPPROTO_UDP)
5896 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5897 else
5898 WARN_ON_ONCE(1);
5899 }
5900
5901 return true;
5902}
5903
5904static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5905 struct sk_buff *skb, u32 *opts)
5906{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005907 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005908 u32 mss = skb_shinfo(skb)->gso_size;
5909
5910 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005911 if (transport_offset > GTTCPHO_MAX) {
5912 netif_warn(tp, tx_err, tp->dev,
5913 "Invalid transport offset 0x%x for TSO\n",
5914 transport_offset);
5915 return false;
5916 }
5917
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005918 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005919 case htons(ETH_P_IP):
5920 opts[0] |= TD1_GTSENV4;
5921 break;
5922
5923 case htons(ETH_P_IPV6):
5924 if (msdn_giant_send_check(skb))
5925 return false;
5926
5927 opts[0] |= TD1_GTSENV6;
5928 break;
5929
5930 default:
5931 WARN_ON_ONCE(1);
5932 break;
5933 }
5934
hayeswangbdfa4ed2014-07-11 16:25:57 +08005935 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005936 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005937 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005938 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939
françois romieub423e9a2013-05-18 01:24:46 +00005940 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005941 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005942
hayeswange9746042014-07-11 16:25:58 +08005943 if (transport_offset > TCPHO_MAX) {
5944 netif_warn(tp, tx_err, tp->dev,
5945 "Invalid transport offset 0x%x\n",
5946 transport_offset);
5947 return false;
5948 }
5949
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005950 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005951 case htons(ETH_P_IP):
5952 opts[1] |= TD1_IPv4_CS;
5953 ip_protocol = ip_hdr(skb)->protocol;
5954 break;
5955
5956 case htons(ETH_P_IPV6):
5957 opts[1] |= TD1_IPv6_CS;
5958 ip_protocol = ipv6_hdr(skb)->nexthdr;
5959 break;
5960
5961 default:
5962 ip_protocol = IPPROTO_RAW;
5963 break;
5964 }
5965
5966 if (ip_protocol == IPPROTO_TCP)
5967 opts[1] |= TD1_TCP_CS;
5968 else if (ip_protocol == IPPROTO_UDP)
5969 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005970 else
5971 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005972
5973 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005974 } else {
5975 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005976 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977 }
hayeswang5888d3f2014-07-11 16:25:56 +08005978
françois romieub423e9a2013-05-18 01:24:46 +00005979 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005980}
5981
Heiner Kallweit76085c92018-11-22 22:03:08 +01005982static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5983 unsigned int nr_frags)
5984{
5985 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5986
5987 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5988 return slots_avail > nr_frags;
5989}
5990
Stephen Hemminger613573252009-08-31 19:50:58 +00005991static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5992 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993{
5994 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005995 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005997 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005999 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006000 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006001
Heiner Kallweit76085c92018-11-22 22:03:08 +01006002 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006003 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006004 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006005 }
6006
6007 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006008 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006009
françois romieub423e9a2013-05-18 01:24:46 +00006010 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6011 opts[0] = DescOwn;
6012
hayeswange9746042014-07-11 16:25:58 +08006013 if (!tp->tso_csum(tp, skb, opts)) {
6014 r8169_csum_workaround(tp, skb);
6015 return NETDEV_TX_OK;
6016 }
françois romieub423e9a2013-05-18 01:24:46 +00006017
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006018 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006019 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006020 if (unlikely(dma_mapping_error(d, mapping))) {
6021 if (net_ratelimit())
6022 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006023 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006024 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006025
6026 tp->tx_skb[entry].len = len;
6027 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028
Francois Romieu2b7b4312011-04-18 22:53:24 -07006029 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006030 if (frags < 0)
6031 goto err_dma_1;
6032 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006033 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006034 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006035 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006036 tp->tx_skb[entry].skb = skb;
6037 }
6038
Francois Romieu2b7b4312011-04-18 22:53:24 -07006039 txd->opts2 = cpu_to_le32(opts[1]);
6040
Heiner Kallweit0255d592019-02-10 15:28:04 +01006041 netdev_sent_queue(dev, skb->len);
6042
Richard Cochran5047fb52012-03-10 07:29:42 +00006043 skb_tx_timestamp(skb);
6044
Alexander Duycka0750132014-12-11 15:02:17 -08006045 /* Force memory writes to complete before releasing descriptor */
6046 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006047
Heiner Kallweit734c1402018-11-22 21:56:48 +01006048 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006049
Alexander Duycka0750132014-12-11 15:02:17 -08006050 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006051 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052
Alexander Duycka0750132014-12-11 15:02:17 -08006053 tp->cur_tx += frags + 1;
6054
Heiner Kallweit0255d592019-02-10 15:28:04 +01006055 RTL_W8(tp, TxPoll, NPQ);
6056
Heiner Kallweit0255d592019-02-10 15:28:04 +01006057 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
6058 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6059 * not miss a ring update when it notices a stopped queue.
6060 */
6061 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006063 /* Sync with rtl_tx:
6064 * - publish queue status and cur_tx ring index (write barrier)
6065 * - refresh dirty_tx ring index (read barrier).
6066 * May the current thread have a pessimistic view of the ring
6067 * status and forget to wake up queue, a racing rtl_tx thread
6068 * can't.
6069 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006070 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006071 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01006072 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006073 }
6074
Stephen Hemminger613573252009-08-31 19:50:58 +00006075 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006077err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006078 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006079err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006080 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006081 dev->stats.tx_dropped++;
6082 return NETDEV_TX_OK;
6083
6084err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006086 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006087 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088}
6089
6090static void rtl8169_pcierr_interrupt(struct net_device *dev)
6091{
6092 struct rtl8169_private *tp = netdev_priv(dev);
6093 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094 u16 pci_status, pci_cmd;
6095
6096 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6097 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6098
Joe Perchesbf82c182010-02-09 11:49:50 +00006099 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6100 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101
6102 /*
6103 * The recovery sequence below admits a very elaborated explanation:
6104 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006105 * - I did not see what else could be done;
6106 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107 *
6108 * Feel free to adjust to your needs.
6109 */
Francois Romieua27993f2006-12-18 00:04:19 +01006110 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006111 pci_cmd &= ~PCI_COMMAND_PARITY;
6112 else
6113 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6114
6115 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006116
6117 pci_write_config_word(pdev, PCI_STATUS,
6118 pci_status & (PCI_STATUS_DETECTED_PARITY |
6119 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6120 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6121
Francois Romieu98ddf982012-01-31 10:47:34 +01006122 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006123}
6124
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006125static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6126 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006127{
Florian Westphald92060b2018-10-20 12:25:27 +02006128 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006129
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130 dirty_tx = tp->dirty_tx;
6131 smp_rmb();
6132 tx_left = tp->cur_tx - dirty_tx;
6133
6134 while (tx_left > 0) {
6135 unsigned int entry = dirty_tx % NUM_TX_DESC;
6136 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006137 u32 status;
6138
Linus Torvalds1da177e2005-04-16 15:20:36 -07006139 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6140 if (status & DescOwn)
6141 break;
6142
Alexander Duycka0750132014-12-11 15:02:17 -08006143 /* This barrier is needed to keep us from reading
6144 * any other fields out of the Tx descriptor until
6145 * we know the status of DescOwn
6146 */
6147 dma_rmb();
6148
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006149 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006150 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006152 pkts_compl++;
6153 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006154 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155 tx_skb->skb = NULL;
6156 }
6157 dirty_tx++;
6158 tx_left--;
6159 }
6160
6161 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006162 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6163
6164 u64_stats_update_begin(&tp->tx_stats.syncp);
6165 tp->tx_stats.packets += pkts_compl;
6166 tp->tx_stats.bytes += bytes_compl;
6167 u64_stats_update_end(&tp->tx_stats.syncp);
6168
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006170 /* Sync with rtl8169_start_xmit:
6171 * - publish dirty_tx ring index (write barrier)
6172 * - refresh cur_tx ring index and queue status (read barrier)
6173 * May the current thread miss the stopped queue condition,
6174 * a racing xmit thread can only have a right view of the
6175 * ring status.
6176 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006177 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006179 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180 netif_wake_queue(dev);
6181 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006182 /*
6183 * 8168 hack: TxPoll requests are lost when the Tx packets are
6184 * too close. Let's kick an extra TxPoll request when a burst
6185 * of start_xmit activity is detected (if it is not detected,
6186 * it is slow enough). -- FR
6187 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006188 if (tp->cur_tx != dirty_tx)
6189 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 }
6191}
6192
Francois Romieu126fa4b2005-05-12 20:09:17 -04006193static inline int rtl8169_fragmented_frame(u32 status)
6194{
6195 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6196}
6197
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006198static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006200 u32 status = opts1 & RxProtoMask;
6201
6202 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006203 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 skb->ip_summed = CHECKSUM_UNNECESSARY;
6205 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006206 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006207}
6208
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006209static struct sk_buff *rtl8169_try_rx_copy(void *data,
6210 struct rtl8169_private *tp,
6211 int pkt_size,
6212 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006213{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006214 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006215 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006217 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006218 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006219 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006220 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006221 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006222 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6223
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006224 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006225}
6226
Francois Romieuda78dbf2012-01-26 14:18:23 +01006227static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006228{
6229 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006230 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006233
Timo Teräs9fba0812013-01-15 21:01:24 +00006234 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006235 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006236 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237 u32 status;
6238
Heiner Kallweit62028062018-04-17 23:30:29 +02006239 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006240 if (status & DescOwn)
6241 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006242
6243 /* This barrier is needed to keep us from reading
6244 * any other fields out of the Rx descriptor until
6245 * we know the status of DescOwn
6246 */
6247 dma_rmb();
6248
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006249 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006250 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6251 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006252 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006253 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006254 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006255 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006256 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006257 /* RxFOVF is a reserved bit on later chip versions */
6258 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6259 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006260 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006261 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006262 } else if (status & (RxRUNT | RxCRC) &&
6263 !(status & RxRWT) &&
6264 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006265 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006266 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006267 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006268 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006269 dma_addr_t addr;
6270 int pkt_size;
6271
6272process_pkt:
6273 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006274 if (likely(!(dev->features & NETIF_F_RXFCS)))
6275 pkt_size = (status & 0x00003fff) - 4;
6276 else
6277 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278
Francois Romieu126fa4b2005-05-12 20:09:17 -04006279 /*
6280 * The driver does not support incoming fragmented
6281 * frames. They are seen as a symptom of over-mtu
6282 * sized frames.
6283 */
6284 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006285 dev->stats.rx_dropped++;
6286 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006287 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006288 }
6289
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006290 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6291 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006292 if (!skb) {
6293 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006294 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295 }
6296
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006297 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298 skb_put(skb, pkt_size);
6299 skb->protocol = eth_type_trans(skb, dev);
6300
Francois Romieu7a8fc772011-03-01 17:18:33 +01006301 rtl8169_rx_vlan_tag(desc, skb);
6302
françois romieu39174292015-11-11 23:35:18 +01006303 if (skb->pkt_type == PACKET_MULTICAST)
6304 dev->stats.multicast++;
6305
Heiner Kallweit448a2412019-04-03 19:54:12 +02006306 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006307
Junchang Wang8027aa22012-03-04 23:30:32 +01006308 u64_stats_update_begin(&tp->rx_stats.syncp);
6309 tp->rx_stats.packets++;
6310 tp->rx_stats.bytes += pkt_size;
6311 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312 }
françois romieuce11ff52013-01-24 13:30:06 +00006313release_descriptor:
6314 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006315 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316 }
6317
6318 count = cur_rx - tp->cur_rx;
6319 tp->cur_rx = cur_rx;
6320
Linus Torvalds1da177e2005-04-16 15:20:36 -07006321 return count;
6322}
6323
Francois Romieu07d3f512007-02-21 22:40:46 +01006324static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006326 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006327 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006329 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006330 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006331
Heiner Kallweit38caff52018-10-18 22:19:28 +02006332 if (unlikely(status & SYSErr)) {
6333 rtl8169_pcierr_interrupt(tp->dev);
6334 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006335 }
6336
Heiner Kallweit703732f2019-01-19 22:07:05 +01006337 if (status & LinkChg)
6338 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006339
Heiner Kallweit38caff52018-10-18 22:19:28 +02006340 if (unlikely(status & RxFIFOOver &&
6341 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6342 netif_stop_queue(tp->dev);
6343 /* XXX - Hack alert. See rtl_task(). */
6344 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6345 }
6346
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006347 rtl_irq_disable(tp);
6348 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006349out:
6350 rtl_ack_events(tp, status);
6351
6352 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006353}
6354
Francois Romieu4422bcd2012-01-26 11:23:32 +01006355static void rtl_task(struct work_struct *work)
6356{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006357 static const struct {
6358 int bitnr;
6359 void (*action)(struct rtl8169_private *);
6360 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006361 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006362 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006363 struct rtl8169_private *tp =
6364 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006365 struct net_device *dev = tp->dev;
6366 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006367
Francois Romieuda78dbf2012-01-26 14:18:23 +01006368 rtl_lock_work(tp);
6369
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006370 if (!netif_running(dev) ||
6371 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006372 goto out_unlock;
6373
6374 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6375 bool pending;
6376
Francois Romieuda78dbf2012-01-26 14:18:23 +01006377 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006378 if (pending)
6379 rtl_work[i].action(tp);
6380 }
6381
6382out_unlock:
6383 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006384}
6385
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006386static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006388 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6389 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006390 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006391
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006392 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006393
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006394 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006395
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006396 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006397 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006398 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 }
6400
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006401 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006402}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006404static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006405{
6406 struct rtl8169_private *tp = netdev_priv(dev);
6407
6408 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6409 return;
6410
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006411 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6412 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006413}
6414
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006415static void r8169_phylink_handler(struct net_device *ndev)
6416{
6417 struct rtl8169_private *tp = netdev_priv(ndev);
6418
6419 if (netif_carrier_ok(ndev)) {
6420 rtl_link_chg_patch(tp);
6421 pm_request_resume(&tp->pci_dev->dev);
6422 } else {
6423 pm_runtime_idle(&tp->pci_dev->dev);
6424 }
6425
6426 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006427 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006428}
6429
6430static int r8169_phy_connect(struct rtl8169_private *tp)
6431{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006432 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006433 phy_interface_t phy_mode;
6434 int ret;
6435
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006436 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006437 PHY_INTERFACE_MODE_MII;
6438
6439 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6440 phy_mode);
6441 if (ret)
6442 return ret;
6443
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006444 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006445 phy_set_max_speed(phydev, SPEED_100);
6446
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006447 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006448
6449 phy_attached_info(phydev);
6450
6451 return 0;
6452}
6453
Linus Torvalds1da177e2005-04-16 15:20:36 -07006454static void rtl8169_down(struct net_device *dev)
6455{
6456 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006457
Heiner Kallweit703732f2019-01-19 22:07:05 +01006458 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006459
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006460 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006461 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006462
Hayes Wang92fc43b2011-07-06 15:58:03 +08006463 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006464 /*
6465 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006466 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6467 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006468 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006469 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006470
Linus Torvalds1da177e2005-04-16 15:20:36 -07006471 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006472 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006473
Linus Torvalds1da177e2005-04-16 15:20:36 -07006474 rtl8169_tx_clear(tp);
6475
6476 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006477
6478 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006479}
6480
6481static int rtl8169_close(struct net_device *dev)
6482{
6483 struct rtl8169_private *tp = netdev_priv(dev);
6484 struct pci_dev *pdev = tp->pci_dev;
6485
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006486 pm_runtime_get_sync(&pdev->dev);
6487
Francois Romieucecb5fd2011-04-01 10:21:07 +02006488 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006489 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006490
Francois Romieuda78dbf2012-01-26 14:18:23 +01006491 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006492 /* Clear all task flags */
6493 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006494
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006496 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006497
Lekensteyn4ea72442013-07-22 09:53:30 +02006498 cancel_work_sync(&tp->wk.work);
6499
Heiner Kallweit703732f2019-01-19 22:07:05 +01006500 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006501
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006502 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006503
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006504 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6505 tp->RxPhyAddr);
6506 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6507 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006508 tp->TxDescArray = NULL;
6509 tp->RxDescArray = NULL;
6510
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006511 pm_runtime_put_sync(&pdev->dev);
6512
Linus Torvalds1da177e2005-04-16 15:20:36 -07006513 return 0;
6514}
6515
Francois Romieudc1c00c2012-03-08 10:06:18 +01006516#ifdef CONFIG_NET_POLL_CONTROLLER
6517static void rtl8169_netpoll(struct net_device *dev)
6518{
6519 struct rtl8169_private *tp = netdev_priv(dev);
6520
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006521 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006522}
6523#endif
6524
Francois Romieudf43ac72012-03-08 09:48:40 +01006525static int rtl_open(struct net_device *dev)
6526{
6527 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006528 struct pci_dev *pdev = tp->pci_dev;
6529 int retval = -ENOMEM;
6530
6531 pm_runtime_get_sync(&pdev->dev);
6532
6533 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006534 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006535 * dma_alloc_coherent provides more.
6536 */
6537 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6538 &tp->TxPhyAddr, GFP_KERNEL);
6539 if (!tp->TxDescArray)
6540 goto err_pm_runtime_put;
6541
6542 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6543 &tp->RxPhyAddr, GFP_KERNEL);
6544 if (!tp->RxDescArray)
6545 goto err_free_tx_0;
6546
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006547 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006548 if (retval < 0)
6549 goto err_free_rx_1;
6550
Francois Romieudf43ac72012-03-08 09:48:40 +01006551 rtl_request_firmware(tp);
6552
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006553 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006554 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006555 if (retval < 0)
6556 goto err_release_fw_2;
6557
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006558 retval = r8169_phy_connect(tp);
6559 if (retval)
6560 goto err_free_irq;
6561
Francois Romieudf43ac72012-03-08 09:48:40 +01006562 rtl_lock_work(tp);
6563
6564 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6565
6566 napi_enable(&tp->napi);
6567
6568 rtl8169_init_phy(dev, tp);
6569
Francois Romieudf43ac72012-03-08 09:48:40 +01006570 rtl_pll_power_up(tp);
6571
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006572 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006573
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006574 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006575 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6576
Heiner Kallweit703732f2019-01-19 22:07:05 +01006577 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006578 netif_start_queue(dev);
6579
6580 rtl_unlock_work(tp);
6581
Heiner Kallweita92a0842018-01-08 21:39:13 +01006582 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006583out:
6584 return retval;
6585
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006586err_free_irq:
6587 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006588err_release_fw_2:
6589 rtl_release_firmware(tp);
6590 rtl8169_rx_clear(tp);
6591err_free_rx_1:
6592 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6593 tp->RxPhyAddr);
6594 tp->RxDescArray = NULL;
6595err_free_tx_0:
6596 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6597 tp->TxPhyAddr);
6598 tp->TxDescArray = NULL;
6599err_pm_runtime_put:
6600 pm_runtime_put_noidle(&pdev->dev);
6601 goto out;
6602}
6603
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006604static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006605rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006606{
6607 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006608 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006609 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006610 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006611
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006612 pm_runtime_get_noresume(&pdev->dev);
6613
6614 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006615 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006616
Junchang Wang8027aa22012-03-04 23:30:32 +01006617 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006618 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006619 stats->rx_packets = tp->rx_stats.packets;
6620 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006621 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006622
Junchang Wang8027aa22012-03-04 23:30:32 +01006623 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006624 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006625 stats->tx_packets = tp->tx_stats.packets;
6626 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006627 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006628
6629 stats->rx_dropped = dev->stats.rx_dropped;
6630 stats->tx_dropped = dev->stats.tx_dropped;
6631 stats->rx_length_errors = dev->stats.rx_length_errors;
6632 stats->rx_errors = dev->stats.rx_errors;
6633 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6634 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6635 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006636 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006637
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006638 /*
6639 * Fetch additonal counter values missing in stats collected by driver
6640 * from tally counters.
6641 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006642 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006643 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006644
6645 /*
6646 * Subtract values fetched during initalization.
6647 * See rtl8169_init_counter_offsets for a description why we do that.
6648 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006649 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006650 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006651 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006652 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006653 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006654 le16_to_cpu(tp->tc_offset.tx_aborted);
6655
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006656 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657}
6658
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006659static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006660{
françois romieu065c27c2011-01-03 15:08:12 +00006661 struct rtl8169_private *tp = netdev_priv(dev);
6662
Francois Romieu5d06a992006-02-23 00:47:58 +01006663 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006664 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006665
Heiner Kallweit703732f2019-01-19 22:07:05 +01006666 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006667 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006668
6669 rtl_lock_work(tp);
6670 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006671 /* Clear all task flags */
6672 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6673
Francois Romieuda78dbf2012-01-26 14:18:23 +01006674 rtl_unlock_work(tp);
6675
6676 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006677}
Francois Romieu5d06a992006-02-23 00:47:58 +01006678
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006679#ifdef CONFIG_PM
6680
6681static int rtl8169_suspend(struct device *device)
6682{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006683 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006684 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006685
6686 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006687 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006688
Francois Romieu5d06a992006-02-23 00:47:58 +01006689 return 0;
6690}
6691
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006692static void __rtl8169_resume(struct net_device *dev)
6693{
françois romieu065c27c2011-01-03 15:08:12 +00006694 struct rtl8169_private *tp = netdev_priv(dev);
6695
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006696 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006697
6698 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006699 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006700
Heiner Kallweit703732f2019-01-19 22:07:05 +01006701 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006702
Artem Savkovcff4c162012-04-03 10:29:11 +00006703 rtl_lock_work(tp);
6704 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006705 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006706 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006707 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006708}
6709
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006710static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006711{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006712 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006713 struct rtl8169_private *tp = netdev_priv(dev);
6714
6715 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006716
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006717 if (netif_running(dev))
6718 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006719
Francois Romieu5d06a992006-02-23 00:47:58 +01006720 return 0;
6721}
6722
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006723static int rtl8169_runtime_suspend(struct device *device)
6724{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006725 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006726 struct rtl8169_private *tp = netdev_priv(dev);
6727
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006728 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006729 return 0;
6730
Francois Romieuda78dbf2012-01-26 14:18:23 +01006731 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006732 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006733 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006734
6735 rtl8169_net_suspend(dev);
6736
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006737 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006738 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006739 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006740
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006741 return 0;
6742}
6743
6744static int rtl8169_runtime_resume(struct device *device)
6745{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006746 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006747 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006748 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006749
6750 if (!tp->TxDescArray)
6751 return 0;
6752
Francois Romieuda78dbf2012-01-26 14:18:23 +01006753 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006754 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006755 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006756
6757 __rtl8169_resume(dev);
6758
6759 return 0;
6760}
6761
6762static int rtl8169_runtime_idle(struct device *device)
6763{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006764 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006765
Heiner Kallweita92a0842018-01-08 21:39:13 +01006766 if (!netif_running(dev) || !netif_carrier_ok(dev))
6767 pm_schedule_suspend(device, 10000);
6768
6769 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006770}
6771
Alexey Dobriyan47145212009-12-14 18:00:08 -08006772static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006773 .suspend = rtl8169_suspend,
6774 .resume = rtl8169_resume,
6775 .freeze = rtl8169_suspend,
6776 .thaw = rtl8169_resume,
6777 .poweroff = rtl8169_suspend,
6778 .restore = rtl8169_resume,
6779 .runtime_suspend = rtl8169_runtime_suspend,
6780 .runtime_resume = rtl8169_runtime_resume,
6781 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006782};
6783
6784#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6785
6786#else /* !CONFIG_PM */
6787
6788#define RTL8169_PM_OPS NULL
6789
6790#endif /* !CONFIG_PM */
6791
David S. Miller1805b2f2011-10-24 18:18:09 -04006792static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6793{
David S. Miller1805b2f2011-10-24 18:18:09 -04006794 /* WoL fails with 8168b when the receiver is disabled. */
6795 switch (tp->mac_version) {
6796 case RTL_GIGA_MAC_VER_11:
6797 case RTL_GIGA_MAC_VER_12:
6798 case RTL_GIGA_MAC_VER_17:
6799 pci_clear_master(tp->pci_dev);
6800
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006801 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006802 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006803 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006804 break;
6805 default:
6806 break;
6807 }
6808}
6809
Francois Romieu1765f952008-09-13 17:21:40 +02006810static void rtl_shutdown(struct pci_dev *pdev)
6811{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006812 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006813 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006814
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006815 rtl8169_net_suspend(dev);
6816
Francois Romieucecb5fd2011-04-01 10:21:07 +02006817 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006818 rtl_rar_set(tp, dev->perm_addr);
6819
Hayes Wang92fc43b2011-07-06 15:58:03 +08006820 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006821
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006822 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006823 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006824 rtl_wol_suspend_quirk(tp);
6825 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006826 }
6827
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006828 pci_wake_from_d3(pdev, true);
6829 pci_set_power_state(pdev, PCI_D3hot);
6830 }
6831}
Francois Romieu5d06a992006-02-23 00:47:58 +01006832
Bill Pembertonbaf63292012-12-03 09:23:28 -05006833static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006834{
6835 struct net_device *dev = pci_get_drvdata(pdev);
6836 struct rtl8169_private *tp = netdev_priv(dev);
6837
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006838 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006839 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006840
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006841 netif_napi_del(&tp->napi);
6842
Francois Romieue27566e2012-03-08 09:54:01 +01006843 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006844 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006845
6846 rtl_release_firmware(tp);
6847
6848 if (pci_dev_run_wake(pdev))
6849 pm_runtime_get_noresume(&pdev->dev);
6850
6851 /* restore original MAC address */
6852 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006853}
6854
Francois Romieufa9c3852012-03-08 10:01:50 +01006855static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006856 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006857 .ndo_stop = rtl8169_close,
6858 .ndo_get_stats64 = rtl8169_get_stats64,
6859 .ndo_start_xmit = rtl8169_start_xmit,
6860 .ndo_tx_timeout = rtl8169_tx_timeout,
6861 .ndo_validate_addr = eth_validate_addr,
6862 .ndo_change_mtu = rtl8169_change_mtu,
6863 .ndo_fix_features = rtl8169_fix_features,
6864 .ndo_set_features = rtl8169_set_features,
6865 .ndo_set_mac_address = rtl_set_mac_address,
6866 .ndo_do_ioctl = rtl8169_ioctl,
6867 .ndo_set_rx_mode = rtl_set_rx_mode,
6868#ifdef CONFIG_NET_POLL_CONTROLLER
6869 .ndo_poll_controller = rtl8169_netpoll,
6870#endif
6871
6872};
6873
Francois Romieu31fa8b12012-03-08 10:09:40 +01006874static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006875 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006876 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01006877 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006878 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006879} rtl_cfg_infos [] = {
6880 [RTL_CFG_0] = {
6881 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006882 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006883 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006884 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006885 },
6886 [RTL_CFG_1] = {
6887 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006888 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006889 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006890 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006891 },
6892 [RTL_CFG_2] = {
6893 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006894 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03006895 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006896 }
6897};
6898
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006899static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006900{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006901 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006902
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006903 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006904 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006905 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006906 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006907 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006908 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006909 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006910 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006911
6912 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006913}
6914
Thierry Reding04c77882019-02-06 13:30:17 +01006915static void rtl_read_mac_address(struct rtl8169_private *tp,
6916 u8 mac_addr[ETH_ALEN])
6917{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006918 u32 value;
6919
Thierry Reding04c77882019-02-06 13:30:17 +01006920 /* Get MAC address */
6921 switch (tp->mac_version) {
6922 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6923 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006924 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006925 mac_addr[0] = (value >> 0) & 0xff;
6926 mac_addr[1] = (value >> 8) & 0xff;
6927 mac_addr[2] = (value >> 16) & 0xff;
6928 mac_addr[3] = (value >> 24) & 0xff;
6929
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006930 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006931 mac_addr[4] = (value >> 0) & 0xff;
6932 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006933 break;
6934 default:
6935 break;
6936 }
6937}
6938
Hayes Wangc5583862012-07-02 17:23:22 +08006939DECLARE_RTL_COND(rtl_link_list_ready_cond)
6940{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006941 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006942}
6943
6944DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6945{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006946 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006947}
6948
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006949static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6950{
6951 struct rtl8169_private *tp = mii_bus->priv;
6952
6953 if (phyaddr > 0)
6954 return -ENODEV;
6955
6956 return rtl_readphy(tp, phyreg);
6957}
6958
6959static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6960 int phyreg, u16 val)
6961{
6962 struct rtl8169_private *tp = mii_bus->priv;
6963
6964 if (phyaddr > 0)
6965 return -ENODEV;
6966
6967 rtl_writephy(tp, phyreg, val);
6968
6969 return 0;
6970}
6971
6972static int r8169_mdio_register(struct rtl8169_private *tp)
6973{
6974 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006975 struct mii_bus *new_bus;
6976 int ret;
6977
6978 new_bus = devm_mdiobus_alloc(&pdev->dev);
6979 if (!new_bus)
6980 return -ENOMEM;
6981
6982 new_bus->name = "r8169";
6983 new_bus->priv = tp;
6984 new_bus->parent = &pdev->dev;
6985 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
6986 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
6987 PCI_DEVID(pdev->bus->number, pdev->devfn));
6988
6989 new_bus->read = r8169_mdio_read_reg;
6990 new_bus->write = r8169_mdio_write_reg;
6991
6992 ret = mdiobus_register(new_bus);
6993 if (ret)
6994 return ret;
6995
Heiner Kallweit703732f2019-01-19 22:07:05 +01006996 tp->phydev = mdiobus_get_phy(new_bus, 0);
6997 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006998 mdiobus_unregister(new_bus);
6999 return -ENODEV;
7000 }
7001
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007002 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01007003 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007004
7005 return 0;
7006}
7007
Bill Pembertonbaf63292012-12-03 09:23:28 -05007008static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007009{
Hayes Wangc5583862012-07-02 17:23:22 +08007010 u32 data;
7011
7012 tp->ocp_base = OCP_STD_PHY_BASE;
7013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007014 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007015
7016 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7017 return;
7018
7019 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7020 return;
7021
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007022 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007023 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007024 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007025
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007026 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007027 data &= ~(1 << 14);
7028 r8168_mac_ocp_write(tp, 0xe8de, data);
7029
7030 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7031 return;
7032
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007033 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007034 data |= (1 << 15);
7035 r8168_mac_ocp_write(tp, 0xe8de, data);
7036
7037 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7038 return;
7039}
7040
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007041static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7042{
7043 rtl8168ep_stop_cmac(tp);
7044 rtl_hw_init_8168g(tp);
7045}
7046
Bill Pembertonbaf63292012-12-03 09:23:28 -05007047static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007048{
7049 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007050 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007051 rtl_hw_init_8168g(tp);
7052 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007053 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007054 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007055 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007056 default:
7057 break;
7058 }
7059}
7060
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007061/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7062static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7063{
7064 switch (tp->mac_version) {
7065 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7066 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7067 return false;
7068 default:
7069 return true;
7070 }
7071}
7072
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007073static int rtl_jumbo_max(struct rtl8169_private *tp)
7074{
7075 /* Non-GBit versions don't support jumbo frames */
7076 if (!tp->supports_gmii)
7077 return JUMBO_1K;
7078
7079 switch (tp->mac_version) {
7080 /* RTL8169 */
7081 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7082 return JUMBO_7K;
7083 /* RTL8168b */
7084 case RTL_GIGA_MAC_VER_11:
7085 case RTL_GIGA_MAC_VER_12:
7086 case RTL_GIGA_MAC_VER_17:
7087 return JUMBO_4K;
7088 /* RTL8168c */
7089 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7090 return JUMBO_6K;
7091 default:
7092 return JUMBO_9K;
7093 }
7094}
7095
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007096static void rtl_disable_clk(void *data)
7097{
7098 clk_disable_unprepare(data);
7099}
7100
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007101static int rtl_get_ether_clk(struct rtl8169_private *tp)
7102{
7103 struct device *d = tp_to_dev(tp);
7104 struct clk *clk;
7105 int rc;
7106
7107 clk = devm_clk_get(d, "ether_clk");
7108 if (IS_ERR(clk)) {
7109 rc = PTR_ERR(clk);
7110 if (rc == -ENOENT)
7111 /* clk-core allows NULL (for suspend / resume) */
7112 rc = 0;
7113 else if (rc != -EPROBE_DEFER)
7114 dev_err(d, "failed to get clk: %d\n", rc);
7115 } else {
7116 tp->clk = clk;
7117 rc = clk_prepare_enable(clk);
7118 if (rc)
7119 dev_err(d, "failed to enable clk: %d\n", rc);
7120 else
7121 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7122 }
7123
7124 return rc;
7125}
7126
hayeswang929a0312014-09-16 11:40:47 +08007127static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007128{
7129 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007130 /* align to u16 for is_valid_ether_addr() */
7131 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007132 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007133 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007134 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007135 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007136
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007137 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7138 if (!dev)
7139 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007140
7141 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007142 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007143 tp = netdev_priv(dev);
7144 tp->dev = dev;
7145 tp->pci_dev = pdev;
7146 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007147 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007148
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007149 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007150 rc = rtl_get_ether_clk(tp);
7151 if (rc)
7152 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007153
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007154 /* Disable ASPM completely as that cause random device stop working
7155 * problems as well as full system hangs for some PCIe devices users.
7156 */
7157 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
7158
Francois Romieu3b6cf252012-03-08 09:59:04 +01007159 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007160 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007161 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007162 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007163 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007164 }
7165
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007166 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007167 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007168
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007169 /* use first MMIO region */
7170 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7171 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007172 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007173 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007174 }
7175
7176 /* check for weird/broken PCI region reporting */
7177 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007178 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007179 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007180 }
7181
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007182 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007183 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007184 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007185 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007186 }
7187
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007188 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007189
Francois Romieu3b6cf252012-03-08 09:59:04 +01007190 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007191 rtl8169_get_mac_version(tp);
7192 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7193 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007194
Heiner Kallweite3972862018-06-29 08:07:04 +02007195 if (rtl_tbi_enabled(tp)) {
7196 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7197 return -ENODEV;
7198 }
7199
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007200 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007201
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007202 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007203 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007204 dev->features |= NETIF_F_HIGHDMA;
7205 } else {
7206 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7207 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007208 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007209 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007210 }
7211 }
7212
Francois Romieu3b6cf252012-03-08 09:59:04 +01007213 rtl_init_rxcfg(tp);
7214
Heiner Kallweitde20e122018-09-25 07:58:00 +02007215 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007216
Hayes Wangc5583862012-07-02 17:23:22 +08007217 rtl_hw_initialize(tp);
7218
Francois Romieu3b6cf252012-03-08 09:59:04 +01007219 rtl_hw_reset(tp);
7220
Francois Romieu3b6cf252012-03-08 09:59:04 +01007221 pci_set_master(pdev);
7222
Francois Romieu3b6cf252012-03-08 09:59:04 +01007223 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007224 rtl_init_jumbo_ops(tp);
7225
Francois Romieu3b6cf252012-03-08 09:59:04 +01007226 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007227
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007228 rc = rtl_alloc_irq(tp);
7229 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007230 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007231 return rc;
7232 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007233
Francois Romieu3b6cf252012-03-08 09:59:04 +01007234 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007235 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007236 u64_stats_init(&tp->rx_stats.syncp);
7237 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007238
Thierry Reding04c77882019-02-06 13:30:17 +01007239 /* get MAC address */
7240 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7241 if (rc)
7242 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007243
Thierry Reding04c77882019-02-06 13:30:17 +01007244 if (is_valid_ether_addr(mac_addr))
7245 rtl_rar_set(tp, mac_addr);
7246
Francois Romieu3b6cf252012-03-08 09:59:04 +01007247 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007248 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007249
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007250 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007251
Heiner Kallweit37621492018-04-17 23:20:03 +02007252 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007253
7254 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7255 * properly for all devices */
7256 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007257 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007258
7259 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007260 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7261 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007262 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7263 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007264 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007265
hayeswang929a0312014-09-16 11:40:47 +08007266 tp->cp_cmd |= RxChkSum | RxVlan;
7267
7268 /*
7269 * Pretend we are using VLANs; This bypasses a nasty bug where
7270 * Interrupts stop flowing on high load on 8110SCd controllers.
7271 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007272 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007273 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007274 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007275
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007276 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007277 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007278 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007279 } else {
7280 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007281 }
hayeswang5888d3f2014-07-11 16:25:56 +08007282
Francois Romieu3b6cf252012-03-08 09:59:04 +01007283 dev->hw_features |= NETIF_F_RXALL;
7284 dev->hw_features |= NETIF_F_RXFCS;
7285
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007286 /* MTU range: 60 - hw-specific max */
7287 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007288 jumbo_max = rtl_jumbo_max(tp);
7289 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007290
Francois Romieu3b6cf252012-03-08 09:59:04 +01007291 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007292 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007293 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007294
Heiner Kallweit254764e2019-01-22 22:23:41 +01007295 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007296
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007297 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7298 &tp->counters_phys_addr,
7299 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007300 if (!tp->counters)
7301 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007302
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007303 pci_set_drvdata(pdev, dev);
7304
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007305 rc = r8169_mdio_register(tp);
7306 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007307 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007308
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007309 /* chip gets powered up in rtl_open() */
7310 rtl_pll_power_down(tp);
7311
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007312 rc = register_netdev(dev);
7313 if (rc)
7314 goto err_mdio_unregister;
7315
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007316 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007317 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007318 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007319 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007320
7321 if (jumbo_max > JUMBO_1K)
7322 netif_info(tp, probe, dev,
7323 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7324 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7325 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007326
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007327 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007328 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007329
Heiner Kallweita92a0842018-01-08 21:39:13 +01007330 if (pci_dev_run_wake(pdev))
7331 pm_runtime_put_sync(&pdev->dev);
7332
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007333 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007334
7335err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007336 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007337 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338}
7339
Linus Torvalds1da177e2005-04-16 15:20:36 -07007340static struct pci_driver rtl8169_pci_driver = {
7341 .name = MODULENAME,
7342 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007343 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007344 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007345 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007346 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007347};
7348
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007349module_pci_driver(rtl8169_pci_driver);