Nishad Kamdar | 3e45ed3 | 2020-04-04 14:51:40 +0530 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Aleksander Morgado | 45ba215 | 2015-03-06 17:14:21 +0200 | [diff] [blame] | 2 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 3 | /* |
| 4 | * xHCI host controller driver |
| 5 | * |
| 6 | * Copyright (C) 2008 Intel Corp. |
| 7 | * |
| 8 | * Author: Sarah Sharp |
| 9 | * Some code borrowed from the Linux EHCI driver. |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #ifndef __LINUX_XHCI_HCD_H |
| 13 | #define __LINUX_XHCI_HCD_H |
| 14 | |
| 15 | #include <linux/usb.h> |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 16 | #include <linux/timer.h> |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 17 | #include <linux/kernel.h> |
Eric Lescouet | 27729aa | 2010-04-24 23:21:52 +0200 | [diff] [blame] | 18 | #include <linux/usb/hcd.h> |
Linus Torvalds | 9cf5c09 | 2015-11-06 14:22:15 -0800 | [diff] [blame] | 19 | #include <linux/io-64-nonatomic-lo-hi.h> |
Andy Shevchenko | 5990e5d | 2015-10-09 13:30:09 +0300 | [diff] [blame] | 20 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 21 | /* Code sharing between pci-quirks and xhci hcd */ |
| 22 | #include "xhci-ext-caps.h" |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 23 | #include "pci-quirks.h" |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 24 | |
| 25 | /* xHCI PCI Configuration Registers */ |
| 26 | #define XHCI_SBRN_OFFSET (0x60) |
| 27 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 28 | /* Max number of USB devices for any host controller - limit in section 6.1 */ |
| 29 | #define MAX_HC_SLOTS 256 |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 30 | /* Section 5.3.3 - MaxPorts */ |
| 31 | #define MAX_HC_PORTS 127 |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 32 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 33 | /* |
| 34 | * xHCI register interface. |
| 35 | * This corresponds to the eXtensible Host Controller Interface (xHCI) |
| 36 | * Revision 0.95 specification |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 37 | */ |
| 38 | |
| 39 | /** |
| 40 | * struct xhci_cap_regs - xHCI Host Controller Capability Registers. |
| 41 | * @hc_capbase: length of the capabilities register and HC version number |
| 42 | * @hcs_params1: HCSPARAMS1 - Structural Parameters 1 |
| 43 | * @hcs_params2: HCSPARAMS2 - Structural Parameters 2 |
| 44 | * @hcs_params3: HCSPARAMS3 - Structural Parameters 3 |
| 45 | * @hcc_params: HCCPARAMS - Capability Parameters |
| 46 | * @db_off: DBOFF - Doorbell array offset |
| 47 | * @run_regs_off: RTSOFF - Runtime register space offset |
Lu Baolu | 04abb6d | 2015-10-01 18:40:31 +0300 | [diff] [blame] | 48 | * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 49 | */ |
| 50 | struct xhci_cap_regs { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 51 | __le32 hc_capbase; |
| 52 | __le32 hcs_params1; |
| 53 | __le32 hcs_params2; |
| 54 | __le32 hcs_params3; |
| 55 | __le32 hcc_params; |
| 56 | __le32 db_off; |
| 57 | __le32 run_regs_off; |
Lu Baolu | 04abb6d | 2015-10-01 18:40:31 +0300 | [diff] [blame] | 58 | __le32 hcc_params2; /* xhci 1.1 */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 59 | /* Reserved up to (CAPLENGTH - 0x1C) */ |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 60 | }; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 61 | |
| 62 | /* hc_capbase bitmasks */ |
| 63 | /* bits 7:0 - how long is the Capabilities register */ |
| 64 | #define HC_LENGTH(p) XHCI_HC_LENGTH(p) |
| 65 | /* bits 31:16 */ |
| 66 | #define HC_VERSION(p) (((p) >> 16) & 0xffff) |
| 67 | |
| 68 | /* HCSPARAMS1 - hcs_params1 - bitmasks */ |
| 69 | /* bits 0:7, Max Device Slots */ |
| 70 | #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff) |
| 71 | #define HCS_SLOTS_MASK 0xff |
| 72 | /* bits 8:18, Max Interrupters */ |
| 73 | #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff) |
| 74 | /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */ |
| 75 | #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f) |
| 76 | |
| 77 | /* HCSPARAMS2 - hcs_params2 - bitmasks */ |
| 78 | /* bits 0:3, frames or uframes that SW needs to queue transactions |
| 79 | * ahead of the HW to meet periodic deadlines */ |
| 80 | #define HCS_IST(p) (((p) >> 0) & 0xf) |
| 81 | /* bits 4:7, max number of Event Ring segments */ |
| 82 | #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf) |
Mathias Nyman | 6596a926 | 2015-02-24 18:27:01 +0200 | [diff] [blame] | 83 | /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 84 | /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */ |
Mathias Nyman | 6596a926 | 2015-02-24 18:27:01 +0200 | [diff] [blame] | 85 | /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */ |
| 86 | #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f)) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 87 | |
| 88 | /* HCSPARAMS3 - hcs_params3 - bitmasks */ |
| 89 | /* bits 0:7, Max U1 to U0 latency for the roothub ports */ |
| 90 | #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff) |
| 91 | /* bits 16:31, Max U2 to U0 latency for the roothub ports */ |
| 92 | #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff) |
| 93 | |
| 94 | /* HCCPARAMS - hcc_params - bitmasks */ |
| 95 | /* true: HC can use 64-bit address pointers */ |
| 96 | #define HCC_64BIT_ADDR(p) ((p) & (1 << 0)) |
| 97 | /* true: HC can do bandwidth negotiation */ |
| 98 | #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1)) |
| 99 | /* true: HC uses 64-byte Device Context structures |
| 100 | * FIXME 64-byte context structures aren't supported yet. |
| 101 | */ |
| 102 | #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2)) |
| 103 | /* true: HC has port power switches */ |
| 104 | #define HCC_PPC(p) ((p) & (1 << 3)) |
| 105 | /* true: HC has port indicators */ |
| 106 | #define HCS_INDICATOR(p) ((p) & (1 << 4)) |
| 107 | /* true: HC has Light HC Reset Capability */ |
| 108 | #define HCC_LIGHT_RESET(p) ((p) & (1 << 5)) |
| 109 | /* true: HC supports latency tolerance messaging */ |
| 110 | #define HCC_LTC(p) ((p) & (1 << 6)) |
| 111 | /* true: no secondary Stream ID Support */ |
| 112 | #define HCC_NSS(p) ((p) & (1 << 7)) |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 113 | /* true: HC supports Stopped - Short Packet */ |
| 114 | #define HCC_SPC(p) ((p) & (1 << 9)) |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 115 | /* true: HC has Contiguous Frame ID Capability */ |
| 116 | #define HCC_CFC(p) ((p) & (1 << 11)) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 117 | /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */ |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 118 | #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1)) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 119 | /* Extended Capabilities pointer from PCI base - section 5.3.6 */ |
| 120 | #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p) |
| 121 | |
Lu Baolu | 02b6fdc | 2017-10-05 11:21:39 +0300 | [diff] [blame] | 122 | #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32) |
| 123 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 124 | /* db_off bitmask - bits 0:1 reserved */ |
| 125 | #define DBOFF_MASK (~0x3) |
| 126 | |
| 127 | /* run_regs_off bitmask - bits 0:4 reserved */ |
| 128 | #define RTSOFF_MASK (~0x1f) |
| 129 | |
Lu Baolu | 04abb6d | 2015-10-01 18:40:31 +0300 | [diff] [blame] | 130 | /* HCCPARAMS2 - hcc_params2 - bitmasks */ |
| 131 | /* true: HC supports U3 entry Capability */ |
| 132 | #define HCC2_U3C(p) ((p) & (1 << 0)) |
| 133 | /* true: HC supports Configure endpoint command Max exit latency too large */ |
| 134 | #define HCC2_CMC(p) ((p) & (1 << 1)) |
| 135 | /* true: HC supports Force Save context Capability */ |
| 136 | #define HCC2_FSC(p) ((p) & (1 << 2)) |
| 137 | /* true: HC supports Compliance Transition Capability */ |
| 138 | #define HCC2_CTC(p) ((p) & (1 << 3)) |
| 139 | /* true: HC support Large ESIT payload Capability > 48k */ |
| 140 | #define HCC2_LEC(p) ((p) & (1 << 4)) |
| 141 | /* true: HC support Configuration Information Capability */ |
| 142 | #define HCC2_CIC(p) ((p) & (1 << 5)) |
| 143 | /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */ |
| 144 | #define HCC2_ETC(p) ((p) & (1 << 6)) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 145 | |
| 146 | /* Number of registers per port */ |
| 147 | #define NUM_PORT_REGS 4 |
| 148 | |
Mathias Nyman | b6e7637 | 2013-05-23 17:14:29 +0300 | [diff] [blame] | 149 | #define PORTSC 0 |
| 150 | #define PORTPMSC 1 |
| 151 | #define PORTLI 2 |
| 152 | #define PORTHLPMC 3 |
| 153 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 154 | /** |
| 155 | * struct xhci_op_regs - xHCI Host Controller Operational Registers. |
| 156 | * @command: USBCMD - xHC command register |
| 157 | * @status: USBSTS - xHC status register |
| 158 | * @page_size: This indicates the page size that the host controller |
| 159 | * supports. If bit n is set, the HC supports a page size |
| 160 | * of 2^(n+12), up to a 128MB page size. |
| 161 | * 4K is the minimum page size. |
| 162 | * @cmd_ring: CRP - 64-bit Command Ring Pointer |
| 163 | * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer |
| 164 | * @config_reg: CONFIG - Configure Register |
| 165 | * @port_status_base: PORTSCn - base address for Port Status and Control |
| 166 | * Each port has a Port Status and Control register, |
| 167 | * followed by a Port Power Management Status and Control |
| 168 | * register, a Port Link Info register, and a reserved |
| 169 | * register. |
| 170 | * @port_power_base: PORTPMSCn - base address for |
| 171 | * Port Power Management Status and Control |
| 172 | * @port_link_base: PORTLIn - base address for Port Link Info (current |
| 173 | * Link PM state and control) for USB 2.1 and USB 3.0 |
| 174 | * devices. |
| 175 | */ |
| 176 | struct xhci_op_regs { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 177 | __le32 command; |
| 178 | __le32 status; |
| 179 | __le32 page_size; |
| 180 | __le32 reserved1; |
| 181 | __le32 reserved2; |
| 182 | __le32 dev_notification; |
| 183 | __le64 cmd_ring; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 184 | /* rsvd: offset 0x20-2F */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 185 | __le32 reserved3[4]; |
| 186 | __le64 dcbaa_ptr; |
| 187 | __le32 config_reg; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 188 | /* rsvd: offset 0x3C-3FF */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 189 | __le32 reserved4[241]; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 190 | /* port 1 registers, which serve as a base address for other ports */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 191 | __le32 port_status_base; |
| 192 | __le32 port_power_base; |
| 193 | __le32 port_link_base; |
| 194 | __le32 reserved5; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 195 | /* registers for ports 2-255 */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 196 | __le32 reserved6[NUM_PORT_REGS*254]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 197 | }; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 198 | |
| 199 | /* USBCMD - USB command - command bitmasks */ |
| 200 | /* start/stop HC execution - do not write unless HC is halted*/ |
| 201 | #define CMD_RUN XHCI_CMD_RUN |
| 202 | /* Reset HC - resets internal HC state machine and all registers (except |
| 203 | * PCI config regs). HC does NOT drive a USB reset on the downstream ports. |
| 204 | * The xHCI driver must reinitialize the xHC after setting this bit. |
| 205 | */ |
| 206 | #define CMD_RESET (1 << 1) |
| 207 | /* Event Interrupt Enable - a '1' allows interrupts from the host controller */ |
| 208 | #define CMD_EIE XHCI_CMD_EIE |
| 209 | /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */ |
| 210 | #define CMD_HSEIE XHCI_CMD_HSEIE |
| 211 | /* bits 4:6 are reserved (and should be preserved on writes). */ |
| 212 | /* light reset (port status stays unchanged) - reset completed when this is 0 */ |
| 213 | #define CMD_LRESET (1 << 7) |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 214 | /* host controller save/restore state. */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 215 | #define CMD_CSS (1 << 8) |
| 216 | #define CMD_CRS (1 << 9) |
| 217 | /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */ |
| 218 | #define CMD_EWE XHCI_CMD_EWE |
| 219 | /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root |
| 220 | * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off. |
| 221 | * '0' means the xHC can power it off if all ports are in the disconnect, |
| 222 | * disabled, or powered-off state. |
| 223 | */ |
| 224 | #define CMD_PM_INDEX (1 << 11) |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 225 | /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */ |
| 226 | #define CMD_ETE (1 << 14) |
| 227 | /* bits 15:31 are reserved (and should be preserved on writes). */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 228 | |
Felipe Balbi | 4e833c0 | 2012-03-15 16:37:08 +0200 | [diff] [blame] | 229 | /* IMAN - Interrupt Management Register */ |
Dmitry Torokhov | f826434 | 2013-02-25 10:56:01 -0800 | [diff] [blame] | 230 | #define IMAN_IE (1 << 1) |
| 231 | #define IMAN_IP (1 << 0) |
Felipe Balbi | 4e833c0 | 2012-03-15 16:37:08 +0200 | [diff] [blame] | 232 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 233 | /* USBSTS - USB status - status bitmasks */ |
| 234 | /* HC not running - set to 1 when run/stop bit is cleared. */ |
| 235 | #define STS_HALT XHCI_STS_HALT |
| 236 | /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */ |
| 237 | #define STS_FATAL (1 << 2) |
| 238 | /* event interrupt - clear this prior to clearing any IP flags in IR set*/ |
| 239 | #define STS_EINT (1 << 3) |
| 240 | /* port change detect */ |
| 241 | #define STS_PORT (1 << 4) |
| 242 | /* bits 5:7 reserved and zeroed */ |
| 243 | /* save state status - '1' means xHC is saving state */ |
| 244 | #define STS_SAVE (1 << 8) |
| 245 | /* restore state status - '1' means xHC is restoring state */ |
| 246 | #define STS_RESTORE (1 << 9) |
| 247 | /* true: save or restore error */ |
| 248 | #define STS_SRE (1 << 10) |
| 249 | /* true: Controller Not Ready to accept doorbell or op reg writes after reset */ |
| 250 | #define STS_CNR XHCI_STS_CNR |
| 251 | /* true: internal Host Controller Error - SW needs to reset and reinitialize */ |
| 252 | #define STS_HCE (1 << 12) |
| 253 | /* bits 13:31 reserved and should be preserved */ |
| 254 | |
| 255 | /* |
| 256 | * DNCTRL - Device Notification Control Register - dev_notification bitmasks |
| 257 | * Generate a device notification event when the HC sees a transaction with a |
| 258 | * notification type that matches a bit set in this bit field. |
| 259 | */ |
| 260 | #define DEV_NOTE_MASK (0xffff) |
Dmitry Torokhov | 5a6c2f3 | 2011-03-20 02:15:17 -0700 | [diff] [blame] | 261 | #define ENABLE_DEV_NOTE(x) (1 << (x)) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 262 | /* Most of the device notification types should only be used for debug. |
| 263 | * SW does need to pay attention to function wake notifications. |
| 264 | */ |
| 265 | #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1) |
| 266 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 267 | /* CRCR - Command Ring Control Register - cmd_ring bitmasks */ |
| 268 | /* bit 0 is the command ring cycle state */ |
| 269 | /* stop ring operation after completion of the currently executing command */ |
| 270 | #define CMD_RING_PAUSE (1 << 1) |
| 271 | /* stop ring immediately - abort the currently executing command */ |
| 272 | #define CMD_RING_ABORT (1 << 2) |
| 273 | /* true: command ring is running */ |
| 274 | #define CMD_RING_RUNNING (1 << 3) |
| 275 | /* bits 4:5 reserved and should be preserved */ |
| 276 | /* Command Ring pointer - bit mask for the lower 32 bits. */ |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 277 | #define CMD_RING_RSVD_BITS (0x3f) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 278 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 279 | /* CONFIG - Configure Register - config_reg bitmasks */ |
| 280 | /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */ |
| 281 | #define MAX_DEVS(p) ((p) & 0xff) |
Lu Baolu | 04abb6d | 2015-10-01 18:40:31 +0300 | [diff] [blame] | 282 | /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */ |
| 283 | #define CONFIG_U3E (1 << 8) |
| 284 | /* bit 9: Configuration Information Enable, xhci 1.1 */ |
| 285 | #define CONFIG_CIE (1 << 9) |
| 286 | /* bits 10:31 - reserved and should be preserved */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 287 | |
| 288 | /* PORTSC - Port Status and Control Register - port_status_base bitmasks */ |
| 289 | /* true: device connected */ |
| 290 | #define PORT_CONNECT (1 << 0) |
| 291 | /* true: port enabled */ |
| 292 | #define PORT_PE (1 << 1) |
| 293 | /* bit 2 reserved and zeroed */ |
| 294 | /* true: port has an over-current condition */ |
| 295 | #define PORT_OC (1 << 3) |
| 296 | /* true: port reset signaling asserted */ |
| 297 | #define PORT_RESET (1 << 4) |
| 298 | /* Port Link State - bits 5:8 |
| 299 | * A read gives the current link PM state of the port, |
| 300 | * a write with Link State Write Strobe set sets the link state. |
| 301 | */ |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 302 | #define PORT_PLS_MASK (0xf << 5) |
| 303 | #define XDEV_U0 (0x0 << 5) |
Mathias Nyman | 7344ee3 | 2017-08-16 14:23:21 +0300 | [diff] [blame] | 304 | #define XDEV_U1 (0x1 << 5) |
Andiry Xu | 9574323 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 305 | #define XDEV_U2 (0x2 << 5) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 306 | #define XDEV_U3 (0x3 << 5) |
Mathias Nyman | 7344ee3 | 2017-08-16 14:23:21 +0300 | [diff] [blame] | 307 | #define XDEV_DISABLED (0x4 << 5) |
| 308 | #define XDEV_RXDETECT (0x5 << 5) |
Zhuang Jin Can | fac4271 | 2015-07-21 17:20:30 +0300 | [diff] [blame] | 309 | #define XDEV_INACTIVE (0x6 << 5) |
Mathias Nyman | 346e9973 | 2016-10-20 18:09:19 +0300 | [diff] [blame] | 310 | #define XDEV_POLLING (0x7 << 5) |
Mathias Nyman | 7344ee3 | 2017-08-16 14:23:21 +0300 | [diff] [blame] | 311 | #define XDEV_RECOVERY (0x8 << 5) |
| 312 | #define XDEV_HOT_RESET (0x9 << 5) |
| 313 | #define XDEV_COMP_MODE (0xa << 5) |
| 314 | #define XDEV_TEST_MODE (0xb << 5) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 315 | #define XDEV_RESUME (0xf << 5) |
Mathias Nyman | 7344ee3 | 2017-08-16 14:23:21 +0300 | [diff] [blame] | 316 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 317 | /* true: port has power (see HCC_PPC) */ |
| 318 | #define PORT_POWER (1 << 9) |
| 319 | /* bits 10:13 indicate device speed: |
| 320 | * 0 - undefined speed - port hasn't be initialized by a reset yet |
| 321 | * 1 - full speed |
| 322 | * 2 - low speed |
| 323 | * 3 - high speed |
| 324 | * 4 - super speed |
| 325 | * 5-15 reserved |
| 326 | */ |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 327 | #define DEV_SPEED_MASK (0xf << 10) |
| 328 | #define XDEV_FS (0x1 << 10) |
| 329 | #define XDEV_LS (0x2 << 10) |
| 330 | #define XDEV_HS (0x3 << 10) |
| 331 | #define XDEV_SS (0x4 << 10) |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 332 | #define XDEV_SSP (0x5 << 10) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 333 | #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10)) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 334 | #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS) |
| 335 | #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS) |
| 336 | #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS) |
| 337 | #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS) |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 338 | #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP) |
| 339 | #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS) |
Mathias Nyman | 395f540 | 2015-10-01 18:40:39 +0300 | [diff] [blame] | 340 | #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f) |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 341 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 342 | /* Bits 20:23 in the Slot Context are the speed for the device */ |
| 343 | #define SLOT_SPEED_FS (XDEV_FS << 10) |
| 344 | #define SLOT_SPEED_LS (XDEV_LS << 10) |
| 345 | #define SLOT_SPEED_HS (XDEV_HS << 10) |
| 346 | #define SLOT_SPEED_SS (XDEV_SS << 10) |
Mathias Nyman | d785404 | 2016-01-25 15:30:47 +0200 | [diff] [blame] | 347 | #define SLOT_SPEED_SSP (XDEV_SSP << 10) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 348 | /* Port Indicator Control */ |
| 349 | #define PORT_LED_OFF (0 << 14) |
| 350 | #define PORT_LED_AMBER (1 << 14) |
| 351 | #define PORT_LED_GREEN (2 << 14) |
| 352 | #define PORT_LED_MASK (3 << 14) |
| 353 | /* Port Link State Write Strobe - set this when changing link state */ |
| 354 | #define PORT_LINK_STROBE (1 << 16) |
| 355 | /* true: connect status change */ |
| 356 | #define PORT_CSC (1 << 17) |
| 357 | /* true: port enable change */ |
| 358 | #define PORT_PEC (1 << 18) |
| 359 | /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port |
| 360 | * into an enabled state, and the device into the default state. A "warm" reset |
| 361 | * also resets the link, forcing the device through the link training sequence. |
| 362 | * SW can also look at the Port Reset register to see when warm reset is done. |
| 363 | */ |
| 364 | #define PORT_WRC (1 << 19) |
| 365 | /* true: over-current change */ |
| 366 | #define PORT_OCC (1 << 20) |
| 367 | /* true: reset change - 1 to 0 transition of PORT_RESET */ |
| 368 | #define PORT_RC (1 << 21) |
| 369 | /* port link status change - set on some port link state transitions: |
| 370 | * Transition Reason |
| 371 | * ------------------------------------------------------------------------------ |
| 372 | * - U3 to Resume Wakeup signaling from a device |
| 373 | * - Resume to Recovery to U0 USB 3.0 device resume |
| 374 | * - Resume to U0 USB 2.0 device resume |
| 375 | * - U3 to Recovery to U0 Software resume of USB 3.0 device complete |
| 376 | * - U3 to U0 Software resume of USB 2.0 device complete |
| 377 | * - U2 to U0 L1 resume of USB 2.1 device complete |
| 378 | * - U0 to U0 (???) L1 entry rejection by USB 2.1 device |
| 379 | * - U0 to disabled L1 entry error with USB 2.1 device |
| 380 | * - Any state to inactive Error on USB 3.0 port |
| 381 | */ |
| 382 | #define PORT_PLC (1 << 22) |
| 383 | /* port configure error change - port failed to configure its link partner */ |
| 384 | #define PORT_CEC (1 << 23) |
Mathias Nyman | 229bc19 | 2018-06-21 16:19:41 +0300 | [diff] [blame] | 385 | #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \ |
| 386 | PORT_RC | PORT_PLC | PORT_CEC) |
| 387 | |
| 388 | |
Stanislaw Ledwon | 8bea2bd | 2012-06-18 15:20:00 +0200 | [diff] [blame] | 389 | /* Cold Attach Status - xHC can set this bit to report device attached during |
| 390 | * Sx state. Warm port reset should be perfomed to clear this bit and move port |
| 391 | * to connected state. |
| 392 | */ |
| 393 | #define PORT_CAS (1 << 24) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 394 | /* wake on connect (enable) */ |
| 395 | #define PORT_WKCONN_E (1 << 25) |
| 396 | /* wake on disconnect (enable) */ |
| 397 | #define PORT_WKDISC_E (1 << 26) |
| 398 | /* wake on over-current (enable) */ |
| 399 | #define PORT_WKOC_E (1 << 27) |
| 400 | /* bits 28:29 reserved */ |
Lu Baolu | e1fd1dc | 2014-11-27 18:19:17 +0200 | [diff] [blame] | 401 | /* true: device is non-removable - for USB 3.0 roothub emulation */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 402 | #define PORT_DEV_REMOVE (1 << 30) |
| 403 | /* Initiate a warm port reset - complete when PORT_WRC is '1' */ |
| 404 | #define PORT_WR (1 << 31) |
| 405 | |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 406 | /* We mark duplicate entries with -1 */ |
| 407 | #define DUPLICATE_ENTRY ((u8)(-1)) |
| 408 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 409 | /* Port Power Management Status and Control - port_power_base bitmasks */ |
| 410 | /* Inactivity timer value for transitions into U1, in microseconds. |
| 411 | * Timeout can be up to 127us. 0xFF means an infinite timeout. |
| 412 | */ |
| 413 | #define PORT_U1_TIMEOUT(p) ((p) & 0xff) |
Sarah Sharp | 797b0ca | 2011-11-10 16:02:13 -0800 | [diff] [blame] | 414 | #define PORT_U1_TIMEOUT_MASK 0xff |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 415 | /* Inactivity timer value for transitions into U2 */ |
| 416 | #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8) |
Sarah Sharp | 797b0ca | 2011-11-10 16:02:13 -0800 | [diff] [blame] | 417 | #define PORT_U2_TIMEOUT_MASK (0xff << 8) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 418 | /* Bits 24:31 for port testing */ |
| 419 | |
Andiry Xu | 9777e3c | 2010-10-14 07:23:03 -0700 | [diff] [blame] | 420 | /* USB2 Protocol PORTSPMSC */ |
Andiry Xu | 9574323 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 421 | #define PORT_L1S_MASK 7 |
| 422 | #define PORT_L1S_SUCCESS 1 |
| 423 | #define PORT_RWE (1 << 3) |
| 424 | #define PORT_HIRD(p) (((p) & 0xf) << 4) |
Andiry Xu | 65580b43 | 2011-09-23 14:19:52 -0700 | [diff] [blame] | 425 | #define PORT_HIRD_MASK (0xf << 4) |
Sarah Sharp | 58e21f7 | 2013-10-07 17:17:20 -0700 | [diff] [blame] | 426 | #define PORT_L1DS_MASK (0xff << 8) |
Andiry Xu | 9574323 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 427 | #define PORT_L1DS(p) (((p) & 0xff) << 8) |
Andiry Xu | 65580b43 | 2011-09-23 14:19:52 -0700 | [diff] [blame] | 428 | #define PORT_HLE (1 << 16) |
Guoqing Zhang | 0f1d832 | 2017-04-07 17:56:54 +0300 | [diff] [blame] | 429 | #define PORT_TEST_MODE_SHIFT 28 |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 430 | |
Mathias Nyman | 395f540 | 2015-10-01 18:40:39 +0300 | [diff] [blame] | 431 | /* USB3 Protocol PORTLI Port Link Information */ |
| 432 | #define PORT_RX_LANES(p) (((p) >> 16) & 0xf) |
| 433 | #define PORT_TX_LANES(p) (((p) >> 20) & 0xf) |
Mathias Nyman | a558ccd | 2013-05-23 17:14:30 +0300 | [diff] [blame] | 434 | |
| 435 | /* USB2 Protocol PORTHLPMC */ |
| 436 | #define PORT_HIRDM(p)((p) & 3) |
| 437 | #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2) |
| 438 | #define PORT_BESLD(p)(((p) & 0xf) << 10) |
| 439 | |
| 440 | /* use 512 microseconds as USB2 LPM L1 default timeout. */ |
| 441 | #define XHCI_L1_TIMEOUT 512 |
| 442 | |
| 443 | /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency. |
| 444 | * Safe to use with mixed HIRD and BESL systems (host and device) and is used |
| 445 | * by other operating systems. |
| 446 | * |
| 447 | * XHCI 1.0 errata 8/14/12 Table 13 notes: |
| 448 | * "Software should choose xHC BESL/BESLD field values that do not violate a |
| 449 | * device's resume latency requirements, |
| 450 | * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached, |
| 451 | * or not program values < '4' if BLC = '0' and a BESL device is attached. |
| 452 | */ |
| 453 | #define XHCI_DEFAULT_BESL 4 |
| 454 | |
Mathias Nyman | d92f2c5 | 2019-03-22 17:50:17 +0200 | [diff] [blame] | 455 | /* |
| 456 | * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports |
| 457 | * to complete link training. usually link trainig completes much faster |
| 458 | * so check status 10 times with 36ms sleep in places we need to wait for |
| 459 | * polling to complete. |
| 460 | */ |
| 461 | #define XHCI_PORT_POLLING_LFPS_TIME 36 |
| 462 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 463 | /** |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 464 | * struct xhci_intr_reg - Interrupt Register Set |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 465 | * @irq_pending: IMAN - Interrupt Management Register. Used to enable |
| 466 | * interrupts and check for pending interrupts. |
| 467 | * @irq_control: IMOD - Interrupt Moderation Register. |
| 468 | * Used to throttle interrupts. |
| 469 | * @erst_size: Number of segments in the Event Ring Segment Table (ERST). |
| 470 | * @erst_base: ERST base address. |
| 471 | * @erst_dequeue: Event ring dequeue pointer. |
| 472 | * |
| 473 | * Each interrupter (defined by a MSI-X vector) has an event ring and an Event |
| 474 | * Ring Segment Table (ERST) associated with it. The event ring is comprised of |
| 475 | * multiple segments of the same size. The HC places events on the ring and |
| 476 | * "updates the Cycle bit in the TRBs to indicate to software the current |
| 477 | * position of the Enqueue Pointer." The HCD (Linux) processes those events and |
| 478 | * updates the dequeue pointer. |
| 479 | */ |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 480 | struct xhci_intr_reg { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 481 | __le32 irq_pending; |
| 482 | __le32 irq_control; |
| 483 | __le32 erst_size; |
| 484 | __le32 rsvd; |
| 485 | __le64 erst_base; |
| 486 | __le64 erst_dequeue; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 487 | }; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 488 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 489 | /* irq_pending bitmasks */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 490 | #define ER_IRQ_PENDING(p) ((p) & 0x1) |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 491 | /* bits 2:31 need to be preserved */ |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 492 | /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */ |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 493 | #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe) |
| 494 | #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2) |
| 495 | #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2)) |
| 496 | |
| 497 | /* irq_control bitmasks */ |
| 498 | /* Minimum interval between interrupts (in 250ns intervals). The interval |
| 499 | * between interrupts will be longer if there are no events on the event ring. |
| 500 | * Default is 4000 (1 ms). |
| 501 | */ |
| 502 | #define ER_IRQ_INTERVAL_MASK (0xffff) |
| 503 | /* Counter used to count down the time to the next interrupt - HW use only */ |
| 504 | #define ER_IRQ_COUNTER_MASK (0xffff << 16) |
| 505 | |
| 506 | /* erst_size bitmasks */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 507 | /* Preserve bits 16:31 of erst_size */ |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 508 | #define ERST_SIZE_MASK (0xffff << 16) |
| 509 | |
| 510 | /* erst_dequeue bitmasks */ |
| 511 | /* Dequeue ERST Segment Index (DESI) - Segment number (or alias) |
| 512 | * where the current dequeue pointer lies. This is an optional HW hint. |
| 513 | */ |
| 514 | #define ERST_DESI_MASK (0x7) |
| 515 | /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by |
| 516 | * a work queue (or delayed service routine)? |
| 517 | */ |
| 518 | #define ERST_EHB (1 << 3) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 519 | #define ERST_PTR_MASK (0xf) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 520 | |
| 521 | /** |
| 522 | * struct xhci_run_regs |
| 523 | * @microframe_index: |
| 524 | * MFINDEX - current microframe number |
| 525 | * |
| 526 | * Section 5.5 Host Controller Runtime Registers: |
| 527 | * "Software should read and write these registers using only Dword (32 bit) |
| 528 | * or larger accesses" |
| 529 | */ |
| 530 | struct xhci_run_regs { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 531 | __le32 microframe_index; |
| 532 | __le32 rsvd[7]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 533 | struct xhci_intr_reg ir_set[128]; |
| 534 | }; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 535 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 536 | /** |
| 537 | * struct doorbell_array |
| 538 | * |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 539 | * Bits 0 - 7: Endpoint target |
| 540 | * Bits 8 - 15: RsvdZ |
| 541 | * Bits 16 - 31: Stream ID |
| 542 | * |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 543 | * Section 5.6 |
| 544 | */ |
| 545 | struct xhci_doorbell_array { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 546 | __le32 doorbell[256]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 547 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 548 | |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 549 | #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16)) |
| 550 | #define DB_VALUE_HOST 0x00000000 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 551 | |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 552 | /** |
Sarah Sharp | da6699c | 2010-10-26 16:47:13 -0700 | [diff] [blame] | 553 | * struct xhci_protocol_caps |
| 554 | * @revision: major revision, minor revision, capability ID, |
| 555 | * and next capability pointer. |
| 556 | * @name_string: Four ASCII characters to say which spec this xHC |
| 557 | * follows, typically "USB ". |
| 558 | * @port_info: Port offset, count, and protocol-defined information. |
| 559 | */ |
| 560 | struct xhci_protocol_caps { |
| 561 | u32 revision; |
| 562 | u32 name_string; |
| 563 | u32 port_info; |
| 564 | }; |
| 565 | |
| 566 | #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff) |
Mathias Nyman | 4718909 | 2015-10-01 18:40:34 +0300 | [diff] [blame] | 567 | #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff) |
| 568 | #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f) |
Sarah Sharp | da6699c | 2010-10-26 16:47:13 -0700 | [diff] [blame] | 569 | #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff) |
| 570 | #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff) |
| 571 | |
Mathias Nyman | 4718909 | 2015-10-01 18:40:34 +0300 | [diff] [blame] | 572 | #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f) |
| 573 | #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03) |
| 574 | #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03) |
| 575 | #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01) |
| 576 | #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03) |
| 577 | #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff) |
| 578 | |
| 579 | #define PLT_MASK (0x03 << 6) |
| 580 | #define PLT_SYM (0x00 << 6) |
| 581 | #define PLT_ASYM_RX (0x02 << 6) |
| 582 | #define PLT_ASYM_TX (0x03 << 6) |
| 583 | |
Sarah Sharp | da6699c | 2010-10-26 16:47:13 -0700 | [diff] [blame] | 584 | /** |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 585 | * struct xhci_container_ctx |
| 586 | * @type: Type of context. Used to calculated offsets to contained contexts. |
| 587 | * @size: Size of the context data |
| 588 | * @bytes: The raw context data given to HW |
| 589 | * @dma: dma address of the bytes |
| 590 | * |
| 591 | * Represents either a Device or Input context. Holds a pointer to the raw |
| 592 | * memory used for the context (bytes) and dma address of it (dma). |
| 593 | */ |
| 594 | struct xhci_container_ctx { |
| 595 | unsigned type; |
| 596 | #define XHCI_CTX_TYPE_DEVICE 0x1 |
| 597 | #define XHCI_CTX_TYPE_INPUT 0x2 |
| 598 | |
| 599 | int size; |
| 600 | |
| 601 | u8 *bytes; |
| 602 | dma_addr_t dma; |
| 603 | }; |
| 604 | |
| 605 | /** |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 606 | * struct xhci_slot_ctx |
| 607 | * @dev_info: Route string, device speed, hub info, and last valid endpoint |
| 608 | * @dev_info2: Max exit latency for device number, root hub port number |
| 609 | * @tt_info: tt_info is used to construct split transaction tokens |
| 610 | * @dev_state: slot state and device address |
| 611 | * |
| 612 | * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context |
| 613 | * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes |
| 614 | * reserved at the end of the slot context for HC internal use. |
| 615 | */ |
| 616 | struct xhci_slot_ctx { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 617 | __le32 dev_info; |
| 618 | __le32 dev_info2; |
| 619 | __le32 tt_info; |
| 620 | __le32 dev_state; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 621 | /* offset 0x10 to 0x1f reserved for HC internal use */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 622 | __le32 reserved[4]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 623 | }; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 624 | |
| 625 | /* dev_info bitmasks */ |
| 626 | /* Route String - 0:19 */ |
| 627 | #define ROUTE_STRING_MASK (0xfffff) |
| 628 | /* Device speed - values defined by PORTSC Device Speed field - 20:23 */ |
| 629 | #define DEV_SPEED (0xf << 20) |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 630 | #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 631 | /* bit 24 reserved */ |
| 632 | /* Is this LS/FS device connected through a HS hub? - bit 25 */ |
| 633 | #define DEV_MTT (0x1 << 25) |
| 634 | /* Set if the device is a hub - bit 26 */ |
| 635 | #define DEV_HUB (0x1 << 26) |
| 636 | /* Index of the last valid endpoint context in this device context - 27:31 */ |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 637 | #define LAST_CTX_MASK (0x1f << 27) |
| 638 | #define LAST_CTX(p) ((p) << 27) |
| 639 | #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 640 | #define SLOT_FLAG (1 << 0) |
| 641 | #define EP0_FLAG (1 << 1) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 642 | |
| 643 | /* dev_info2 bitmasks */ |
| 644 | /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */ |
| 645 | #define MAX_EXIT (0xffff) |
| 646 | /* Root hub port number that is needed to access the USB device */ |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 647 | #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 648 | #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff) |
Sarah Sharp | ac1c1b7 | 2009-09-04 10:53:20 -0700 | [diff] [blame] | 649 | /* Maximum number of ports under a hub device */ |
| 650 | #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24) |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 651 | #define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 652 | |
| 653 | /* tt_info bitmasks */ |
| 654 | /* |
| 655 | * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub |
| 656 | * The Slot ID of the hub that isolates the high speed signaling from |
| 657 | * this low or full-speed device. '0' if attached to root hub port. |
| 658 | */ |
| 659 | #define TT_SLOT (0xff) |
| 660 | /* |
| 661 | * The number of the downstream facing port of the high-speed hub |
| 662 | * '0' if the device is not low or full speed. |
| 663 | */ |
| 664 | #define TT_PORT (0xff << 8) |
Sarah Sharp | ac1c1b7 | 2009-09-04 10:53:20 -0700 | [diff] [blame] | 665 | #define TT_THINK_TIME(p) (((p) & 0x3) << 16) |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 666 | #define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 667 | |
| 668 | /* dev_state bitmasks */ |
| 669 | /* USB device address - assigned by the HC */ |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 670 | #define DEV_ADDR_MASK (0xff) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 671 | /* bits 8:26 reserved */ |
| 672 | /* Slot state */ |
| 673 | #define SLOT_STATE (0x1f << 27) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 674 | #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 675 | |
Maarten Lankhorst | e2b0217 | 2011-06-01 23:27:49 +0200 | [diff] [blame] | 676 | #define SLOT_STATE_DISABLED 0 |
| 677 | #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED |
| 678 | #define SLOT_STATE_DEFAULT 1 |
| 679 | #define SLOT_STATE_ADDRESSED 2 |
| 680 | #define SLOT_STATE_CONFIGURED 3 |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 681 | |
| 682 | /** |
| 683 | * struct xhci_ep_ctx |
| 684 | * @ep_info: endpoint state, streams, mult, and interval information. |
| 685 | * @ep_info2: information on endpoint type, max packet size, max burst size, |
| 686 | * error count, and whether the HC will force an event for all |
| 687 | * transactions. |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 688 | * @deq: 64-bit ring dequeue pointer address. If the endpoint only |
| 689 | * defines one stream, this points to the endpoint transfer ring. |
| 690 | * Otherwise, it points to a stream context array, which has a |
| 691 | * ring pointer for each flow. |
| 692 | * @tx_info: |
| 693 | * Average TRB lengths for the endpoint ring and |
| 694 | * max payload within an Endpoint Service Interval Time (ESIT). |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 695 | * |
| 696 | * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context |
| 697 | * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes |
| 698 | * reserved at the end of the endpoint context for HC internal use. |
| 699 | */ |
| 700 | struct xhci_ep_ctx { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 701 | __le32 ep_info; |
| 702 | __le32 ep_info2; |
| 703 | __le64 deq; |
| 704 | __le32 tx_info; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 705 | /* offset 0x14 - 0x1f reserved for HC internal use */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 706 | __le32 reserved[3]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 707 | }; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 708 | |
| 709 | /* ep_info bitmasks */ |
| 710 | /* |
| 711 | * Endpoint State - bits 0:2 |
| 712 | * 0 - disabled |
| 713 | * 1 - running |
| 714 | * 2 - halted due to halt condition - ok to manipulate endpoint ring |
| 715 | * 3 - stopped |
| 716 | * 4 - TRB error |
| 717 | * 5-7 - reserved |
| 718 | */ |
Mathias Nyman | dceea67 | 2020-06-24 16:59:45 +0300 | [diff] [blame] | 719 | #define EP_STATE_MASK (0x7) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 720 | #define EP_STATE_DISABLED 0 |
| 721 | #define EP_STATE_RUNNING 1 |
| 722 | #define EP_STATE_HALTED 2 |
| 723 | #define EP_STATE_STOPPED 3 |
| 724 | #define EP_STATE_ERROR 4 |
Mathias Nyman | 5071e6b | 2016-11-11 15:13:28 +0200 | [diff] [blame] | 725 | #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK) |
| 726 | |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 727 | /* Mult - Max number of burtst within an interval, in EP companion desc. */ |
Dmitry Torokhov | 5a6c2f3 | 2011-03-20 02:15:17 -0700 | [diff] [blame] | 728 | #define EP_MULT(p) (((p) & 0x3) << 8) |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 729 | #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 730 | /* bits 10:14 are Max Primary Streams */ |
| 731 | /* bit 15 is Linear Stream Array */ |
| 732 | /* Interval - period between requests to an endpoint - 125u increments. */ |
Mathias Nyman | 97ef0fa | 2018-03-08 17:17:14 +0200 | [diff] [blame] | 733 | #define EP_INTERVAL(p) (((p) & 0xff) << 16) |
| 734 | #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff)) |
| 735 | #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff) |
| 736 | #define EP_MAXPSTREAMS_MASK (0x1f << 10) |
| 737 | #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK) |
| 738 | #define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10) |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 739 | /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */ |
| 740 | #define EP_HAS_LSA (1 << 15) |
Mathias Nyman | 76a14d7 | 2017-09-18 17:39:15 +0300 | [diff] [blame] | 741 | /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */ |
| 742 | #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 743 | |
| 744 | /* ep_info2 bitmasks */ |
| 745 | /* |
| 746 | * Force Event - generate transfer events for all TRBs for this endpoint |
| 747 | * This will tell the HC to ignore the IOC and ISP flags (for debugging only). |
| 748 | */ |
| 749 | #define FORCE_EVENT (0x1) |
| 750 | #define ERROR_COUNT(p) (((p) & 0x3) << 1) |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 751 | #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 752 | #define EP_TYPE(p) ((p) << 3) |
| 753 | #define ISOC_OUT_EP 1 |
| 754 | #define BULK_OUT_EP 2 |
| 755 | #define INT_OUT_EP 3 |
| 756 | #define CTRL_EP 4 |
| 757 | #define ISOC_IN_EP 5 |
| 758 | #define BULK_IN_EP 6 |
| 759 | #define INT_IN_EP 7 |
| 760 | /* bit 6 reserved */ |
| 761 | /* bit 7 is Host Initiate Disable - for disabling stream selection */ |
| 762 | #define MAX_BURST(p) (((p)&0xff) << 8) |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 763 | #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 764 | #define MAX_PACKET(p) (((p)&0xffff) << 16) |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 765 | #define MAX_PACKET_MASK (0xffff << 16) |
| 766 | #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff) |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 767 | |
Sarah Sharp | 9238f25 | 2010-04-16 08:07:27 -0700 | [diff] [blame] | 768 | /* tx_info bitmasks */ |
Mathias Nyman | def4e6f | 2016-02-12 16:40:15 +0200 | [diff] [blame] | 769 | #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff) |
| 770 | #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16) |
Mathias Nyman | 8ef8a9f | 2016-02-12 16:40:16 +0200 | [diff] [blame] | 771 | #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24) |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 772 | #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff) |
Sarah Sharp | 9238f25 | 2010-04-16 08:07:27 -0700 | [diff] [blame] | 773 | |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 774 | /* deq bitmasks */ |
| 775 | #define EP_CTX_CYCLE_MASK (1 << 0) |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 776 | #define SCTX_DEQ_MASK (~0xfL) |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 777 | |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 778 | |
| 779 | /** |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 780 | * struct xhci_input_control_context |
| 781 | * Input control context; see section 6.2.5. |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 782 | * |
| 783 | * @drop_context: set the bit of the endpoint context you want to disable |
| 784 | * @add_context: set the bit of the endpoint context you want to enable |
| 785 | */ |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 786 | struct xhci_input_control_ctx { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 787 | __le32 drop_flags; |
| 788 | __le32 add_flags; |
| 789 | __le32 rsvd2[6]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 790 | }; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 791 | |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 792 | #define EP_IS_ADDED(ctrl_ctx, i) \ |
| 793 | (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))) |
| 794 | #define EP_IS_DROPPED(ctrl_ctx, i) \ |
| 795 | (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) |
| 796 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 797 | /* Represents everything that is needed to issue a command on the command ring. |
| 798 | * It's useful to pre-allocate these for commands that cannot fail due to |
| 799 | * out-of-memory errors, like freeing streams. |
| 800 | */ |
| 801 | struct xhci_command { |
| 802 | /* Input context for changing device state */ |
| 803 | struct xhci_container_ctx *in_ctx; |
| 804 | u32 status; |
Lu Baolu | c2d3d49 | 2016-11-11 15:13:31 +0200 | [diff] [blame] | 805 | int slot_id; |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 806 | /* If completion is null, no one is waiting on this command |
| 807 | * and the structure can be freed after the command completes. |
| 808 | */ |
| 809 | struct completion *completion; |
| 810 | union xhci_trb *command_trb; |
| 811 | struct list_head cmd_list; |
| 812 | }; |
| 813 | |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 814 | /* drop context bitmasks */ |
| 815 | #define DROP_EP(x) (0x1 << x) |
| 816 | /* add context bitmasks */ |
| 817 | #define ADD_EP(x) (0x1 << x) |
| 818 | |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 819 | struct xhci_stream_ctx { |
| 820 | /* 64-bit stream ring address, cycle state, and stream type */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 821 | __le64 stream_ring; |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 822 | /* offset 0x14 - 0x1f reserved for HC internal use */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 823 | __le32 reserved[2]; |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 824 | }; |
| 825 | |
| 826 | /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */ |
Xenia Ragiadakou | 63a67a7 | 2013-08-26 23:29:47 +0300 | [diff] [blame] | 827 | #define SCT_FOR_CTX(p) (((p) & 0x7) << 1) |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 828 | /* Secondary stream array type, dequeue pointer is to a transfer ring */ |
| 829 | #define SCT_SEC_TR 0 |
| 830 | /* Primary stream array type, dequeue pointer is to a transfer ring */ |
| 831 | #define SCT_PRI_TR 1 |
| 832 | /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */ |
| 833 | #define SCT_SSA_8 2 |
| 834 | #define SCT_SSA_16 3 |
| 835 | #define SCT_SSA_32 4 |
| 836 | #define SCT_SSA_64 5 |
| 837 | #define SCT_SSA_128 6 |
| 838 | #define SCT_SSA_256 7 |
| 839 | |
| 840 | /* Assume no secondary streams for now */ |
| 841 | struct xhci_stream_info { |
| 842 | struct xhci_ring **stream_rings; |
| 843 | /* Number of streams, including stream 0 (which drivers can't use) */ |
| 844 | unsigned int num_streams; |
| 845 | /* The stream context array may be bigger than |
| 846 | * the number of streams the driver asked for |
| 847 | */ |
| 848 | struct xhci_stream_ctx *stream_ctx_array; |
| 849 | unsigned int num_stream_ctxs; |
| 850 | dma_addr_t ctx_array_dma; |
| 851 | /* For mapping physical TRB addresses to segments in stream rings */ |
| 852 | struct radix_tree_root trb_address_map; |
| 853 | struct xhci_command *free_streams_command; |
| 854 | }; |
| 855 | |
| 856 | #define SMALL_STREAM_ARRAY_SIZE 256 |
| 857 | #define MEDIUM_STREAM_ARRAY_SIZE 1024 |
| 858 | |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 859 | /* Some Intel xHCI host controllers need software to keep track of the bus |
| 860 | * bandwidth. Keep track of endpoint info here. Each root port is allocated |
| 861 | * the full bus bandwidth. We must also treat TTs (including each port under a |
| 862 | * multi-TT hub) as a separate bandwidth domain. The direct memory interface |
| 863 | * (DMI) also limits the total bandwidth (across all domains) that can be used. |
| 864 | */ |
| 865 | struct xhci_bw_info { |
Sarah Sharp | 170c026 | 2011-09-13 16:41:12 -0700 | [diff] [blame] | 866 | /* ep_interval is zero-based */ |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 867 | unsigned int ep_interval; |
Sarah Sharp | 170c026 | 2011-09-13 16:41:12 -0700 | [diff] [blame] | 868 | /* mult and num_packets are one-based */ |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 869 | unsigned int mult; |
| 870 | unsigned int num_packets; |
| 871 | unsigned int max_packet_size; |
| 872 | unsigned int max_esit_payload; |
| 873 | unsigned int type; |
| 874 | }; |
| 875 | |
Sarah Sharp | c29eea6 | 2011-09-02 11:05:52 -0700 | [diff] [blame] | 876 | /* "Block" sizes in bytes the hardware uses for different device speeds. |
| 877 | * The logic in this part of the hardware limits the number of bits the hardware |
| 878 | * can use, so must represent bandwidth in a less precise manner to mimic what |
| 879 | * the scheduler hardware computes. |
| 880 | */ |
| 881 | #define FS_BLOCK 1 |
| 882 | #define HS_BLOCK 4 |
| 883 | #define SS_BLOCK 16 |
| 884 | #define DMI_BLOCK 32 |
| 885 | |
| 886 | /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated |
| 887 | * with each byte transferred. SuperSpeed devices have an initial overhead to |
| 888 | * set up bursts. These are in blocks, see above. LS overhead has already been |
| 889 | * translated into FS blocks. |
| 890 | */ |
| 891 | #define DMI_OVERHEAD 8 |
| 892 | #define DMI_OVERHEAD_BURST 4 |
| 893 | #define SS_OVERHEAD 8 |
| 894 | #define SS_OVERHEAD_BURST 32 |
| 895 | #define HS_OVERHEAD 26 |
| 896 | #define FS_OVERHEAD 20 |
| 897 | #define LS_OVERHEAD 128 |
| 898 | /* The TTs need to claim roughly twice as much bandwidth (94 bytes per |
| 899 | * microframe ~= 24Mbps) of the HS bus as the devices can actually use because |
| 900 | * of overhead associated with split transfers crossing microframe boundaries. |
| 901 | * 31 blocks is pure protocol overhead. |
| 902 | */ |
| 903 | #define TT_HS_OVERHEAD (31 + 94) |
| 904 | #define TT_DMI_OVERHEAD (25 + 12) |
| 905 | |
| 906 | /* Bandwidth limits in blocks */ |
| 907 | #define FS_BW_LIMIT 1285 |
| 908 | #define TT_BW_LIMIT 1320 |
| 909 | #define HS_BW_LIMIT 1607 |
| 910 | #define SS_BW_LIMIT_IN 3906 |
| 911 | #define DMI_BW_LIMIT_IN 3906 |
| 912 | #define SS_BW_LIMIT_OUT 3906 |
| 913 | #define DMI_BW_LIMIT_OUT 3906 |
| 914 | |
| 915 | /* Percentage of bus bandwidth reserved for non-periodic transfers */ |
| 916 | #define FS_BW_RESERVED 10 |
| 917 | #define HS_BW_RESERVED 20 |
Sarah Sharp | 2b69899 | 2011-09-13 16:41:13 -0700 | [diff] [blame] | 918 | #define SS_BW_RESERVED 10 |
Sarah Sharp | c29eea6 | 2011-09-02 11:05:52 -0700 | [diff] [blame] | 919 | |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 920 | struct xhci_virt_ep { |
| 921 | struct xhci_ring *ring; |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 922 | /* Related to endpoints that are configured to use stream IDs only */ |
| 923 | struct xhci_stream_info *stream_info; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 924 | /* Temporary storage in case the configure endpoint command fails and we |
| 925 | * have to restore the device state to the previous state |
| 926 | */ |
| 927 | struct xhci_ring *new_ring; |
| 928 | unsigned int ep_state; |
| 929 | #define SET_DEQ_PENDING (1 << 0) |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 930 | #define EP_HALTED (1 << 1) /* For stall handling */ |
Mathias Nyman | 9983a5f | 2017-01-23 14:19:52 +0200 | [diff] [blame] | 931 | #define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */ |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 932 | /* Transitioning the endpoint to using streams, don't enqueue URBs */ |
| 933 | #define EP_GETTING_STREAMS (1 << 3) |
| 934 | #define EP_HAS_STREAMS (1 << 4) |
| 935 | /* Transitioning the endpoint to not using streams, don't enqueue URBs */ |
| 936 | #define EP_GETTING_NO_STREAMS (1 << 5) |
Mathias Nyman | f524946 | 2018-03-16 16:33:04 +0200 | [diff] [blame] | 937 | #define EP_HARD_CLEAR_TOGGLE (1 << 6) |
| 938 | #define EP_SOFT_CLEAR_TOGGLE (1 << 7) |
Jim Lin | ef513be | 2019-06-03 18:53:44 +0800 | [diff] [blame] | 939 | /* usb_hub_clear_tt_buffer is in progress */ |
| 940 | #define EP_CLEARING_TT (1 << 8) |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 941 | /* ---- Related to URB cancellation ---- */ |
| 942 | struct list_head cancelled_td_list; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 943 | /* Watchdog timer for stop endpoint command to cancel URBs */ |
| 944 | struct timer_list stop_cmd_timer; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 945 | struct xhci_hcd *xhci; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 946 | /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue |
| 947 | * command. We'll need to update the ring's dequeue segment and dequeue |
| 948 | * pointer after the command completes. |
| 949 | */ |
| 950 | struct xhci_segment *queued_deq_seg; |
| 951 | union xhci_trb *queued_deq_ptr; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 952 | /* |
| 953 | * Sometimes the xHC can not process isochronous endpoint ring quickly |
| 954 | * enough, and it will miss some isoc tds on the ring and generate |
| 955 | * a Missed Service Error Event. |
| 956 | * Set skip flag when receive a Missed Service Error Event and |
| 957 | * process the missed tds on the endpoint ring. |
| 958 | */ |
| 959 | bool skip; |
Sarah Sharp | 2e27980 | 2011-09-02 11:05:50 -0700 | [diff] [blame] | 960 | /* Bandwidth checking storage */ |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 961 | struct xhci_bw_info bw_info; |
Sarah Sharp | 2e27980 | 2011-09-02 11:05:50 -0700 | [diff] [blame] | 962 | struct list_head bw_endpoint_list; |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 963 | /* Isoch Frame ID checking storage */ |
| 964 | int next_frame_id; |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 965 | /* Use new Isoch TRB layout needed for extended TBC support */ |
| 966 | bool use_extended_tbc; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 967 | }; |
| 968 | |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 969 | enum xhci_overhead_type { |
| 970 | LS_OVERHEAD_TYPE = 0, |
| 971 | FS_OVERHEAD_TYPE, |
| 972 | HS_OVERHEAD_TYPE, |
| 973 | }; |
| 974 | |
| 975 | struct xhci_interval_bw { |
| 976 | unsigned int num_packets; |
Sarah Sharp | 2e27980 | 2011-09-02 11:05:50 -0700 | [diff] [blame] | 977 | /* Sorted by max packet size. |
| 978 | * Head of the list is the greatest max packet size. |
| 979 | */ |
| 980 | struct list_head endpoints; |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 981 | /* How many endpoints of each speed are present. */ |
| 982 | unsigned int overhead[3]; |
| 983 | }; |
| 984 | |
| 985 | #define XHCI_MAX_INTERVAL 16 |
| 986 | |
| 987 | struct xhci_interval_bw_table { |
| 988 | unsigned int interval0_esit_payload; |
| 989 | struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL]; |
Sarah Sharp | c29eea6 | 2011-09-02 11:05:52 -0700 | [diff] [blame] | 990 | /* Includes reserved bandwidth for async endpoints */ |
| 991 | unsigned int bw_used; |
Sarah Sharp | 2b69899 | 2011-09-13 16:41:13 -0700 | [diff] [blame] | 992 | unsigned int ss_bw_in; |
| 993 | unsigned int ss_bw_out; |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 994 | }; |
| 995 | |
| 996 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 997 | struct xhci_virt_device { |
Andiry Xu | 6492773 | 2010-10-14 07:22:45 -0700 | [diff] [blame] | 998 | struct usb_device *udev; |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 999 | /* |
| 1000 | * Commands to the hardware are passed an "input context" that |
| 1001 | * tells the hardware what to change in its data structures. |
| 1002 | * The hardware will return changes in an "output context" that |
| 1003 | * software must allocate for the hardware. We need to keep |
| 1004 | * track of input and output contexts separately because |
| 1005 | * these commands might fail and we don't trust the hardware. |
| 1006 | */ |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1007 | struct xhci_container_ctx *out_ctx; |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1008 | /* Used for addressing devices and configuration changes */ |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1009 | struct xhci_container_ctx *in_ctx; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1010 | struct xhci_virt_ep eps[31]; |
Sarah Sharp | fe30182 | 2011-09-02 11:05:41 -0700 | [diff] [blame] | 1011 | u8 fake_port; |
Sarah Sharp | 6638175 | 2011-09-02 11:05:45 -0700 | [diff] [blame] | 1012 | u8 real_port; |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 1013 | struct xhci_interval_bw_table *bw_table; |
| 1014 | struct xhci_tt_bw_info *tt_info; |
Mathias Nyman | b8c3b71 | 2019-06-18 17:27:47 +0300 | [diff] [blame] | 1015 | /* |
| 1016 | * flags for state tracking based on events and issued commands. |
| 1017 | * Software can not rely on states from output contexts because of |
| 1018 | * latency between events and xHC updating output context values. |
| 1019 | * See xhci 1.1 section 4.8.3 for more details |
| 1020 | */ |
| 1021 | unsigned long flags; |
| 1022 | #define VDEV_PORT_ERROR BIT(0) /* Port error, link inactive */ |
| 1023 | |
Sarah Sharp | 3b3db02 | 2012-05-09 10:55:03 -0700 | [diff] [blame] | 1024 | /* The current max exit latency for the enabled USB3 link states. */ |
| 1025 | u16 current_mel; |
Lu Baolu | 02b6fdc | 2017-10-05 11:21:39 +0300 | [diff] [blame] | 1026 | /* Used for the debugfs interfaces. */ |
| 1027 | void *debugfs_private; |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 1028 | }; |
| 1029 | |
| 1030 | /* |
| 1031 | * For each roothub, keep track of the bandwidth information for each periodic |
| 1032 | * interval. |
| 1033 | * |
| 1034 | * If a high speed hub is attached to the roothub, each TT associated with that |
| 1035 | * hub is a separate bandwidth domain. The interval information for the |
| 1036 | * endpoints on the devices under that TT will appear in the TT structure. |
| 1037 | */ |
| 1038 | struct xhci_root_port_bw_info { |
| 1039 | struct list_head tts; |
| 1040 | unsigned int num_active_tts; |
| 1041 | struct xhci_interval_bw_table bw_table; |
| 1042 | }; |
| 1043 | |
| 1044 | struct xhci_tt_bw_info { |
| 1045 | struct list_head tt_list; |
| 1046 | int slot_id; |
| 1047 | int ttport; |
| 1048 | struct xhci_interval_bw_table bw_table; |
| 1049 | int active_eps; |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1050 | }; |
| 1051 | |
| 1052 | |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 1053 | /** |
| 1054 | * struct xhci_device_context_array |
| 1055 | * @dev_context_ptr array of 64-bit DMA addresses for device contexts |
| 1056 | */ |
| 1057 | struct xhci_device_context_array { |
| 1058 | /* 64-bit device addresses; we only write 32-bit addresses */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1059 | __le64 dev_context_ptrs[MAX_HC_SLOTS]; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 1060 | /* private xHCD pointers */ |
| 1061 | dma_addr_t dma; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1062 | }; |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 1063 | /* TODO: write function to set the 64-bit device DMA address */ |
| 1064 | /* |
| 1065 | * TODO: change this to be dynamically sized at HC mem init time since the HC |
| 1066 | * might not be able to handle the maximum number of devices possible. |
| 1067 | */ |
| 1068 | |
| 1069 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1070 | struct xhci_transfer_event { |
| 1071 | /* 64-bit buffer address, or immediate data */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1072 | __le64 buffer; |
| 1073 | __le32 transfer_len; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1074 | /* This field is interpreted differently based on the type of TRB */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1075 | __le32 flags; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1076 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1077 | |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 1078 | /* Transfer event TRB length bit mask */ |
| 1079 | /* bits 0:23 */ |
| 1080 | #define EVENT_TRB_LEN(p) ((p) & 0xffffff) |
| 1081 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1082 | /** Transfer Event bit fields **/ |
| 1083 | #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f) |
| 1084 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1085 | /* Completion Code - only applicable for some types of TRBs */ |
| 1086 | #define COMP_CODE_MASK (0xff << 24) |
| 1087 | #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24) |
Felipe Balbi | 0b7c105 | 2017-01-23 14:20:06 +0200 | [diff] [blame] | 1088 | #define COMP_INVALID 0 |
| 1089 | #define COMP_SUCCESS 1 |
| 1090 | #define COMP_DATA_BUFFER_ERROR 2 |
| 1091 | #define COMP_BABBLE_DETECTED_ERROR 3 |
| 1092 | #define COMP_USB_TRANSACTION_ERROR 4 |
| 1093 | #define COMP_TRB_ERROR 5 |
| 1094 | #define COMP_STALL_ERROR 6 |
| 1095 | #define COMP_RESOURCE_ERROR 7 |
| 1096 | #define COMP_BANDWIDTH_ERROR 8 |
| 1097 | #define COMP_NO_SLOTS_AVAILABLE_ERROR 9 |
| 1098 | #define COMP_INVALID_STREAM_TYPE_ERROR 10 |
| 1099 | #define COMP_SLOT_NOT_ENABLED_ERROR 11 |
| 1100 | #define COMP_ENDPOINT_NOT_ENABLED_ERROR 12 |
| 1101 | #define COMP_SHORT_PACKET 13 |
| 1102 | #define COMP_RING_UNDERRUN 14 |
| 1103 | #define COMP_RING_OVERRUN 15 |
| 1104 | #define COMP_VF_EVENT_RING_FULL_ERROR 16 |
| 1105 | #define COMP_PARAMETER_ERROR 17 |
| 1106 | #define COMP_BANDWIDTH_OVERRUN_ERROR 18 |
| 1107 | #define COMP_CONTEXT_STATE_ERROR 19 |
| 1108 | #define COMP_NO_PING_RESPONSE_ERROR 20 |
| 1109 | #define COMP_EVENT_RING_FULL_ERROR 21 |
| 1110 | #define COMP_INCOMPATIBLE_DEVICE_ERROR 22 |
| 1111 | #define COMP_MISSED_SERVICE_ERROR 23 |
| 1112 | #define COMP_COMMAND_RING_STOPPED 24 |
| 1113 | #define COMP_COMMAND_ABORTED 25 |
| 1114 | #define COMP_STOPPED 26 |
| 1115 | #define COMP_STOPPED_LENGTH_INVALID 27 |
| 1116 | #define COMP_STOPPED_SHORT_PACKET 28 |
| 1117 | #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29 |
| 1118 | #define COMP_ISOCH_BUFFER_OVERRUN 31 |
| 1119 | #define COMP_EVENT_LOST_ERROR 32 |
| 1120 | #define COMP_UNDEFINED_ERROR 33 |
| 1121 | #define COMP_INVALID_STREAM_ID_ERROR 34 |
| 1122 | #define COMP_SECONDARY_BANDWIDTH_ERROR 35 |
| 1123 | #define COMP_SPLIT_TRANSACTION_ERROR 36 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1124 | |
Felipe Balbi | ed6d643 | 2017-01-23 14:20:18 +0200 | [diff] [blame] | 1125 | static inline const char *xhci_trb_comp_code_string(u8 status) |
| 1126 | { |
| 1127 | switch (status) { |
| 1128 | case COMP_INVALID: |
| 1129 | return "Invalid"; |
| 1130 | case COMP_SUCCESS: |
| 1131 | return "Success"; |
| 1132 | case COMP_DATA_BUFFER_ERROR: |
| 1133 | return "Data Buffer Error"; |
| 1134 | case COMP_BABBLE_DETECTED_ERROR: |
| 1135 | return "Babble Detected"; |
| 1136 | case COMP_USB_TRANSACTION_ERROR: |
| 1137 | return "USB Transaction Error"; |
| 1138 | case COMP_TRB_ERROR: |
| 1139 | return "TRB Error"; |
| 1140 | case COMP_STALL_ERROR: |
| 1141 | return "Stall Error"; |
| 1142 | case COMP_RESOURCE_ERROR: |
| 1143 | return "Resource Error"; |
| 1144 | case COMP_BANDWIDTH_ERROR: |
| 1145 | return "Bandwidth Error"; |
| 1146 | case COMP_NO_SLOTS_AVAILABLE_ERROR: |
| 1147 | return "No Slots Available Error"; |
| 1148 | case COMP_INVALID_STREAM_TYPE_ERROR: |
| 1149 | return "Invalid Stream Type Error"; |
| 1150 | case COMP_SLOT_NOT_ENABLED_ERROR: |
| 1151 | return "Slot Not Enabled Error"; |
| 1152 | case COMP_ENDPOINT_NOT_ENABLED_ERROR: |
| 1153 | return "Endpoint Not Enabled Error"; |
| 1154 | case COMP_SHORT_PACKET: |
| 1155 | return "Short Packet"; |
| 1156 | case COMP_RING_UNDERRUN: |
| 1157 | return "Ring Underrun"; |
| 1158 | case COMP_RING_OVERRUN: |
| 1159 | return "Ring Overrun"; |
| 1160 | case COMP_VF_EVENT_RING_FULL_ERROR: |
| 1161 | return "VF Event Ring Full Error"; |
| 1162 | case COMP_PARAMETER_ERROR: |
| 1163 | return "Parameter Error"; |
| 1164 | case COMP_BANDWIDTH_OVERRUN_ERROR: |
| 1165 | return "Bandwidth Overrun Error"; |
| 1166 | case COMP_CONTEXT_STATE_ERROR: |
| 1167 | return "Context State Error"; |
| 1168 | case COMP_NO_PING_RESPONSE_ERROR: |
| 1169 | return "No Ping Response Error"; |
| 1170 | case COMP_EVENT_RING_FULL_ERROR: |
| 1171 | return "Event Ring Full Error"; |
| 1172 | case COMP_INCOMPATIBLE_DEVICE_ERROR: |
| 1173 | return "Incompatible Device Error"; |
| 1174 | case COMP_MISSED_SERVICE_ERROR: |
| 1175 | return "Missed Service Error"; |
| 1176 | case COMP_COMMAND_RING_STOPPED: |
| 1177 | return "Command Ring Stopped"; |
| 1178 | case COMP_COMMAND_ABORTED: |
| 1179 | return "Command Aborted"; |
| 1180 | case COMP_STOPPED: |
| 1181 | return "Stopped"; |
| 1182 | case COMP_STOPPED_LENGTH_INVALID: |
| 1183 | return "Stopped - Length Invalid"; |
| 1184 | case COMP_STOPPED_SHORT_PACKET: |
| 1185 | return "Stopped - Short Packet"; |
| 1186 | case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR: |
| 1187 | return "Max Exit Latency Too Large Error"; |
| 1188 | case COMP_ISOCH_BUFFER_OVERRUN: |
| 1189 | return "Isoch Buffer Overrun"; |
| 1190 | case COMP_EVENT_LOST_ERROR: |
| 1191 | return "Event Lost Error"; |
| 1192 | case COMP_UNDEFINED_ERROR: |
| 1193 | return "Undefined Error"; |
| 1194 | case COMP_INVALID_STREAM_ID_ERROR: |
| 1195 | return "Invalid Stream ID Error"; |
| 1196 | case COMP_SECONDARY_BANDWIDTH_ERROR: |
| 1197 | return "Secondary Bandwidth Error"; |
| 1198 | case COMP_SPLIT_TRANSACTION_ERROR: |
| 1199 | return "Split Transaction Error"; |
| 1200 | default: |
| 1201 | return "Unknown!!"; |
| 1202 | } |
| 1203 | } |
| 1204 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1205 | struct xhci_link_trb { |
| 1206 | /* 64-bit segment pointer*/ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1207 | __le64 segment_ptr; |
| 1208 | __le32 intr_target; |
| 1209 | __le32 control; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1210 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1211 | |
| 1212 | /* control bitfields */ |
| 1213 | #define LINK_TOGGLE (0x1<<1) |
| 1214 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1215 | /* Command completion event TRB */ |
| 1216 | struct xhci_event_cmd { |
| 1217 | /* Pointer to command TRB, or the value passed by the event data trb */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1218 | __le64 cmd_trb; |
| 1219 | __le32 status; |
| 1220 | __le32 flags; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1221 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1222 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1223 | /* flags bitmasks */ |
Dan Williams | 48fc7db | 2013-12-05 17:07:27 -0800 | [diff] [blame] | 1224 | |
| 1225 | /* Address device - disable SetAddress */ |
| 1226 | #define TRB_BSR (1<<9) |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1227 | |
| 1228 | /* Configure Endpoint - Deconfigure */ |
| 1229 | #define TRB_DC (1<<9) |
| 1230 | |
| 1231 | /* Stop Ring - Transfer State Preserve */ |
| 1232 | #define TRB_TSP (1<<9) |
| 1233 | |
Mathias Nyman | 2174914 | 2017-06-15 11:55:44 +0300 | [diff] [blame] | 1234 | enum xhci_ep_reset_type { |
| 1235 | EP_HARD_RESET, |
| 1236 | EP_SOFT_RESET, |
| 1237 | }; |
| 1238 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1239 | /* Force Event */ |
| 1240 | #define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22) |
| 1241 | #define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16) |
| 1242 | |
| 1243 | /* Set Latency Tolerance Value */ |
| 1244 | #define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16) |
| 1245 | |
| 1246 | /* Get Port Bandwidth */ |
| 1247 | #define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16) |
| 1248 | |
| 1249 | /* Force Header */ |
| 1250 | #define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f) |
| 1251 | #define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24) |
| 1252 | |
Dan Williams | 48fc7db | 2013-12-05 17:07:27 -0800 | [diff] [blame] | 1253 | enum xhci_setup_dev { |
| 1254 | SETUP_CONTEXT_ONLY, |
| 1255 | SETUP_CONTEXT_ADDRESS, |
| 1256 | }; |
| 1257 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1258 | /* bits 16:23 are the virtual function ID */ |
| 1259 | /* bits 24:31 are the slot ID */ |
| 1260 | #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24) |
| 1261 | #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1262 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1263 | /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */ |
| 1264 | #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1) |
| 1265 | #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16) |
| 1266 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 1267 | #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23) |
| 1268 | #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23) |
| 1269 | #define LAST_EP_INDEX 30 |
| 1270 | |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 1271 | /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */ |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1272 | #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16)) |
| 1273 | #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16) |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 1274 | #define SCT_FOR_TRB(p) (((p) << 1) & 0x7) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1275 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1276 | /* Link TRB specific fields */ |
| 1277 | #define TRB_TC (1<<1) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1278 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1279 | /* Port Status Change Event TRB fields */ |
| 1280 | /* Port ID - bits 31:24 */ |
| 1281 | #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24) |
| 1282 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1283 | #define EVENT_DATA (1 << 2) |
| 1284 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1285 | /* Normal TRB fields */ |
| 1286 | /* transfer_len bitmasks - bits 0:16 */ |
| 1287 | #define TRB_LEN(p) ((p) & 0x1ffff) |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 1288 | /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */ |
| 1289 | #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17) |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1290 | #define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17) |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 1291 | /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */ |
| 1292 | #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1293 | /* Interrupter Target - which MSI-X vector to target the completion event at */ |
| 1294 | #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22) |
| 1295 | #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff) |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 1296 | /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */ |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 1297 | #define TRB_TBC(p) (((p) & 0x3) << 7) |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 1298 | #define TRB_TLBPC(p) (((p) & 0xf) << 16) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1299 | |
| 1300 | /* Cycle bit - indicates TRB ownership by HC or HCD */ |
| 1301 | #define TRB_CYCLE (1<<0) |
| 1302 | /* |
| 1303 | * Force next event data TRB to be evaluated before task switch. |
| 1304 | * Used to pass OS data back after a TD completes. |
| 1305 | */ |
| 1306 | #define TRB_ENT (1<<1) |
| 1307 | /* Interrupt on short packet */ |
| 1308 | #define TRB_ISP (1<<2) |
| 1309 | /* Set PCIe no snoop attribute */ |
| 1310 | #define TRB_NO_SNOOP (1<<3) |
| 1311 | /* Chain multiple TRBs into a TD */ |
| 1312 | #define TRB_CHAIN (1<<4) |
| 1313 | /* Interrupt on completion */ |
| 1314 | #define TRB_IOC (1<<5) |
| 1315 | /* The buffer pointer contains immediate data */ |
| 1316 | #define TRB_IDT (1<<6) |
Nicolas Saenz Julienne | 33e3935 | 2019-04-26 16:23:29 +0300 | [diff] [blame] | 1317 | /* TDs smaller than this might use IDT */ |
| 1318 | #define TRB_IDT_MAX_SIZE 8 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1319 | |
Andiry Xu | ad106f2 | 2011-05-05 18:14:02 +0800 | [diff] [blame] | 1320 | /* Block Event Interrupt */ |
| 1321 | #define TRB_BEI (1<<9) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1322 | |
| 1323 | /* Control transfer TRB specific fields */ |
| 1324 | #define TRB_DIR_IN (1<<16) |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 1325 | #define TRB_TX_TYPE(p) ((p) << 16) |
| 1326 | #define TRB_DATA_OUT 2 |
| 1327 | #define TRB_DATA_IN 3 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1328 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1329 | /* Isochronous TRB specific fields */ |
| 1330 | #define TRB_SIA (1<<31) |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 1331 | #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20) |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1332 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1333 | struct xhci_generic_trb { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1334 | __le32 field[4]; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1335 | }; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1336 | |
| 1337 | union xhci_trb { |
| 1338 | struct xhci_link_trb link; |
| 1339 | struct xhci_transfer_event trans_event; |
| 1340 | struct xhci_event_cmd event_cmd; |
| 1341 | struct xhci_generic_trb generic; |
| 1342 | }; |
| 1343 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1344 | /* TRB bit mask */ |
| 1345 | #define TRB_TYPE_BITMASK (0xfc00) |
| 1346 | #define TRB_TYPE(p) ((p) << 10) |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1347 | #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10) |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1348 | /* TRB type IDs */ |
| 1349 | /* bulk, interrupt, isoc scatter/gather, and control data stage */ |
| 1350 | #define TRB_NORMAL 1 |
| 1351 | /* setup stage for control transfers */ |
| 1352 | #define TRB_SETUP 2 |
| 1353 | /* data stage for control transfers */ |
| 1354 | #define TRB_DATA 3 |
| 1355 | /* status stage for control transfers */ |
| 1356 | #define TRB_STATUS 4 |
| 1357 | /* isoc transfers */ |
| 1358 | #define TRB_ISOC 5 |
| 1359 | /* TRB for linking ring segments */ |
| 1360 | #define TRB_LINK 6 |
| 1361 | #define TRB_EVENT_DATA 7 |
| 1362 | /* Transfer Ring No-op (not for the command ring) */ |
| 1363 | #define TRB_TR_NOOP 8 |
| 1364 | /* Command TRBs */ |
| 1365 | /* Enable Slot Command */ |
| 1366 | #define TRB_ENABLE_SLOT 9 |
| 1367 | /* Disable Slot Command */ |
| 1368 | #define TRB_DISABLE_SLOT 10 |
| 1369 | /* Address Device Command */ |
| 1370 | #define TRB_ADDR_DEV 11 |
| 1371 | /* Configure Endpoint Command */ |
| 1372 | #define TRB_CONFIG_EP 12 |
| 1373 | /* Evaluate Context Command */ |
| 1374 | #define TRB_EVAL_CONTEXT 13 |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1375 | /* Reset Endpoint Command */ |
| 1376 | #define TRB_RESET_EP 14 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1377 | /* Stop Transfer Ring Command */ |
| 1378 | #define TRB_STOP_RING 15 |
| 1379 | /* Set Transfer Ring Dequeue Pointer Command */ |
| 1380 | #define TRB_SET_DEQ 16 |
| 1381 | /* Reset Device Command */ |
| 1382 | #define TRB_RESET_DEV 17 |
| 1383 | /* Force Event Command (opt) */ |
| 1384 | #define TRB_FORCE_EVENT 18 |
| 1385 | /* Negotiate Bandwidth Command (opt) */ |
| 1386 | #define TRB_NEG_BANDWIDTH 19 |
| 1387 | /* Set Latency Tolerance Value Command (opt) */ |
| 1388 | #define TRB_SET_LT 20 |
| 1389 | /* Get port bandwidth Command */ |
| 1390 | #define TRB_GET_BW 21 |
| 1391 | /* Force Header Command - generate a transaction or link management packet */ |
| 1392 | #define TRB_FORCE_HEADER 22 |
| 1393 | /* No-op Command - not for transfer rings */ |
| 1394 | #define TRB_CMD_NOOP 23 |
| 1395 | /* TRB IDs 24-31 reserved */ |
| 1396 | /* Event TRBS */ |
| 1397 | /* Transfer Event */ |
| 1398 | #define TRB_TRANSFER 32 |
| 1399 | /* Command Completion Event */ |
| 1400 | #define TRB_COMPLETION 33 |
| 1401 | /* Port Status Change Event */ |
| 1402 | #define TRB_PORT_STATUS 34 |
| 1403 | /* Bandwidth Request Event (opt) */ |
| 1404 | #define TRB_BANDWIDTH_EVENT 35 |
| 1405 | /* Doorbell Event (opt) */ |
| 1406 | #define TRB_DOORBELL 36 |
| 1407 | /* Host Controller Event */ |
| 1408 | #define TRB_HC_EVENT 37 |
| 1409 | /* Device Notification Event - device sent function wake notification */ |
| 1410 | #define TRB_DEV_NOTE 38 |
| 1411 | /* MFINDEX Wrap Event - microframe counter wrapped */ |
| 1412 | #define TRB_MFINDEX_WRAP 39 |
| 1413 | /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */ |
| 1414 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1415 | /* Nec vendor-specific command completion event. */ |
| 1416 | #define TRB_NEC_CMD_COMP 48 |
| 1417 | /* Get NEC firmware revision. */ |
| 1418 | #define TRB_NEC_GET_FW 49 |
| 1419 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1420 | static inline const char *xhci_trb_type_string(u8 type) |
| 1421 | { |
| 1422 | switch (type) { |
| 1423 | case TRB_NORMAL: |
| 1424 | return "Normal"; |
| 1425 | case TRB_SETUP: |
| 1426 | return "Setup Stage"; |
| 1427 | case TRB_DATA: |
| 1428 | return "Data Stage"; |
| 1429 | case TRB_STATUS: |
| 1430 | return "Status Stage"; |
| 1431 | case TRB_ISOC: |
| 1432 | return "Isoch"; |
| 1433 | case TRB_LINK: |
| 1434 | return "Link"; |
| 1435 | case TRB_EVENT_DATA: |
| 1436 | return "Event Data"; |
| 1437 | case TRB_TR_NOOP: |
| 1438 | return "No-Op"; |
| 1439 | case TRB_ENABLE_SLOT: |
| 1440 | return "Enable Slot Command"; |
| 1441 | case TRB_DISABLE_SLOT: |
| 1442 | return "Disable Slot Command"; |
| 1443 | case TRB_ADDR_DEV: |
| 1444 | return "Address Device Command"; |
| 1445 | case TRB_CONFIG_EP: |
| 1446 | return "Configure Endpoint Command"; |
| 1447 | case TRB_EVAL_CONTEXT: |
| 1448 | return "Evaluate Context Command"; |
| 1449 | case TRB_RESET_EP: |
| 1450 | return "Reset Endpoint Command"; |
| 1451 | case TRB_STOP_RING: |
| 1452 | return "Stop Ring Command"; |
| 1453 | case TRB_SET_DEQ: |
| 1454 | return "Set TR Dequeue Pointer Command"; |
| 1455 | case TRB_RESET_DEV: |
| 1456 | return "Reset Device Command"; |
| 1457 | case TRB_FORCE_EVENT: |
| 1458 | return "Force Event Command"; |
| 1459 | case TRB_NEG_BANDWIDTH: |
| 1460 | return "Negotiate Bandwidth Command"; |
| 1461 | case TRB_SET_LT: |
| 1462 | return "Set Latency Tolerance Value Command"; |
| 1463 | case TRB_GET_BW: |
| 1464 | return "Get Port Bandwidth Command"; |
| 1465 | case TRB_FORCE_HEADER: |
| 1466 | return "Force Header Command"; |
| 1467 | case TRB_CMD_NOOP: |
| 1468 | return "No-Op Command"; |
| 1469 | case TRB_TRANSFER: |
| 1470 | return "Transfer Event"; |
| 1471 | case TRB_COMPLETION: |
| 1472 | return "Command Completion Event"; |
| 1473 | case TRB_PORT_STATUS: |
| 1474 | return "Port Status Change Event"; |
| 1475 | case TRB_BANDWIDTH_EVENT: |
| 1476 | return "Bandwidth Request Event"; |
| 1477 | case TRB_DOORBELL: |
| 1478 | return "Doorbell Event"; |
| 1479 | case TRB_HC_EVENT: |
| 1480 | return "Host Controller Event"; |
| 1481 | case TRB_DEV_NOTE: |
| 1482 | return "Device Notification Event"; |
| 1483 | case TRB_MFINDEX_WRAP: |
| 1484 | return "MFINDEX Wrap Event"; |
| 1485 | case TRB_NEC_CMD_COMP: |
| 1486 | return "NEC Command Completion Event"; |
| 1487 | case TRB_NEC_GET_FW: |
| 1488 | return "NET Get Firmware Revision Command"; |
| 1489 | default: |
| 1490 | return "UNKNOWN"; |
| 1491 | } |
| 1492 | } |
| 1493 | |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 1494 | #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK)) |
| 1495 | /* Above, but for __le32 types -- can avoid work by swapping constants: */ |
| 1496 | #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \ |
| 1497 | cpu_to_le32(TRB_TYPE(TRB_LINK))) |
| 1498 | #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \ |
| 1499 | cpu_to_le32(TRB_TYPE(TRB_TR_NOOP))) |
| 1500 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1501 | #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff) |
| 1502 | #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff) |
| 1503 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1504 | /* |
| 1505 | * TRBS_PER_SEGMENT must be a multiple of 4, |
| 1506 | * since the command ring is 64-byte aligned. |
| 1507 | * It must also be greater than 16. |
| 1508 | */ |
Mathias Nyman | 18cc2f4 | 2015-04-30 17:16:03 +0300 | [diff] [blame] | 1509 | #define TRBS_PER_SEGMENT 256 |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1510 | /* Allow two commands + a link TRB, along with any reserved command TRBs */ |
| 1511 | #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3) |
David Howells | eb8ccd2 | 2013-03-28 18:48:35 +0000 | [diff] [blame] | 1512 | #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16) |
| 1513 | #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE)) |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 1514 | /* TRB buffer pointers can't cross 64KB boundaries */ |
| 1515 | #define TRB_MAX_BUFF_SHIFT 16 |
| 1516 | #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT) |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 1517 | /* How much data is left before the 64KB boundary? */ |
| 1518 | #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \ |
| 1519 | (addr & (TRB_MAX_BUFF_SIZE - 1))) |
Mathias Nyman | f8f80be | 2018-09-20 19:13:37 +0300 | [diff] [blame] | 1520 | #define MAX_SOFT_RETRY 3 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1521 | |
| 1522 | struct xhci_segment { |
| 1523 | union xhci_trb *trbs; |
| 1524 | /* private to HCD */ |
| 1525 | struct xhci_segment *next; |
| 1526 | dma_addr_t dma; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 1527 | /* Max packet sized bounce buffer for td-fragmant alignment */ |
| 1528 | dma_addr_t bounce_dma; |
| 1529 | void *bounce_buf; |
| 1530 | unsigned int bounce_offs; |
| 1531 | unsigned int bounce_len; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1532 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1533 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1534 | struct xhci_td { |
| 1535 | struct list_head td_list; |
| 1536 | struct list_head cancelled_td_list; |
| 1537 | struct urb *urb; |
| 1538 | struct xhci_segment *start_seg; |
| 1539 | union xhci_trb *first_trb; |
| 1540 | union xhci_trb *last_trb; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 1541 | struct xhci_segment *bounce_seg; |
Aleksander Morgado | 45ba215 | 2015-03-06 17:14:21 +0200 | [diff] [blame] | 1542 | /* actual_length of the URB has already been set */ |
| 1543 | bool urb_length_set; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1544 | }; |
| 1545 | |
Elric Fu | 6e4468b | 2012-06-27 16:31:52 +0800 | [diff] [blame] | 1546 | /* xHCI command default timeout value */ |
| 1547 | #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ) |
| 1548 | |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 1549 | /* command descriptor */ |
| 1550 | struct xhci_cd { |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 1551 | struct xhci_command *command; |
| 1552 | union xhci_trb *cmd_trb; |
| 1553 | }; |
| 1554 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1555 | struct xhci_dequeue_state { |
| 1556 | struct xhci_segment *new_deq_seg; |
| 1557 | union xhci_trb *new_deq_ptr; |
| 1558 | int new_cycle_state; |
Mathias Nyman | 8790736 | 2017-06-02 16:36:23 +0300 | [diff] [blame] | 1559 | unsigned int stream_id; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1560 | }; |
| 1561 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1562 | enum xhci_ring_type { |
| 1563 | TYPE_CTRL = 0, |
| 1564 | TYPE_ISOC, |
| 1565 | TYPE_BULK, |
| 1566 | TYPE_INTR, |
| 1567 | TYPE_STREAM, |
| 1568 | TYPE_COMMAND, |
| 1569 | TYPE_EVENT, |
| 1570 | }; |
| 1571 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 1572 | static inline const char *xhci_ring_type_string(enum xhci_ring_type type) |
| 1573 | { |
| 1574 | switch (type) { |
| 1575 | case TYPE_CTRL: |
| 1576 | return "CTRL"; |
| 1577 | case TYPE_ISOC: |
| 1578 | return "ISOC"; |
| 1579 | case TYPE_BULK: |
| 1580 | return "BULK"; |
| 1581 | case TYPE_INTR: |
| 1582 | return "INTR"; |
| 1583 | case TYPE_STREAM: |
| 1584 | return "STREAM"; |
| 1585 | case TYPE_COMMAND: |
| 1586 | return "CMD"; |
| 1587 | case TYPE_EVENT: |
| 1588 | return "EVENT"; |
| 1589 | } |
| 1590 | |
| 1591 | return "UNKNOWN"; |
| 1592 | } |
| 1593 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1594 | struct xhci_ring { |
| 1595 | struct xhci_segment *first_seg; |
Andiry Xu | 3fe4fe0 | 2012-03-05 17:49:33 +0800 | [diff] [blame] | 1596 | struct xhci_segment *last_seg; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1597 | union xhci_trb *enqueue; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1598 | struct xhci_segment *enq_seg; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1599 | union xhci_trb *dequeue; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1600 | struct xhci_segment *deq_seg; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1601 | struct list_head td_list; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1602 | /* |
| 1603 | * Write the cycle state into the TRB cycle field to give ownership of |
| 1604 | * the TRB to the host controller (if we are the producer), or to check |
| 1605 | * if we own the TRB (if we are the consumer). See section 4.9.1. |
| 1606 | */ |
| 1607 | u32 cycle_state; |
Mathias Nyman | f8f80be | 2018-09-20 19:13:37 +0300 | [diff] [blame] | 1608 | unsigned int err_count; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1609 | unsigned int stream_id; |
Andiry Xu | 3fe4fe0 | 2012-03-05 17:49:33 +0800 | [diff] [blame] | 1610 | unsigned int num_segs; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 1611 | unsigned int num_trbs_free; |
| 1612 | unsigned int num_trbs_free_temp; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 1613 | unsigned int bounce_buf_len; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1614 | enum xhci_ring_type type; |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 1615 | bool last_td_was_short; |
Gerd Hoffmann | 1534130 | 2013-10-04 00:29:44 +0200 | [diff] [blame] | 1616 | struct radix_tree_root *trb_address_map; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1617 | }; |
| 1618 | |
| 1619 | struct xhci_erst_entry { |
| 1620 | /* 64-bit event ring segment address */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1621 | __le64 seg_addr; |
| 1622 | __le32 seg_size; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1623 | /* Set to zero */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1624 | __le32 rsvd; |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1625 | }; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1626 | |
| 1627 | struct xhci_erst { |
| 1628 | struct xhci_erst_entry *entries; |
| 1629 | unsigned int num_entries; |
| 1630 | /* xhci->event_ring keeps track of segment dma addresses */ |
| 1631 | dma_addr_t erst_dma_addr; |
| 1632 | /* Num entries the ERST can contain */ |
| 1633 | unsigned int erst_size; |
| 1634 | }; |
| 1635 | |
John Youn | 254c80a | 2009-07-27 12:05:03 -0700 | [diff] [blame] | 1636 | struct xhci_scratchpad { |
| 1637 | u64 *sp_array; |
| 1638 | dma_addr_t sp_dma; |
| 1639 | void **sp_buffers; |
John Youn | 254c80a | 2009-07-27 12:05:03 -0700 | [diff] [blame] | 1640 | }; |
| 1641 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1642 | struct urb_priv { |
Mathias Nyman | 9ef7fbb | 2017-01-23 14:20:25 +0200 | [diff] [blame] | 1643 | int num_tds; |
| 1644 | int num_tds_done; |
Gustavo A. R. Silva | 6bc3f39 | 2020-02-20 07:20:17 -0600 | [diff] [blame] | 1645 | struct xhci_td td[]; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1646 | }; |
| 1647 | |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1648 | /* |
| 1649 | * Each segment table entry is 4*32bits long. 1K seems like an ok size: |
| 1650 | * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table, |
| 1651 | * meaning 64 ring segments. |
| 1652 | * Initial allocated size of the ERST, in number of entries */ |
| 1653 | #define ERST_NUM_SEGS 1 |
| 1654 | /* Initial allocated size of the ERST, in number of entries */ |
| 1655 | #define ERST_SIZE 64 |
| 1656 | /* Initial number of event segment rings allocated */ |
| 1657 | #define ERST_ENTRIES 1 |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1658 | /* Poll every 60 seconds */ |
| 1659 | #define POLL_TIMEOUT 60 |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 1660 | /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */ |
| 1661 | #define XHCI_STOP_EP_CMD_TIMEOUT 5 |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1662 | /* XXX: Make these module parameters */ |
| 1663 | |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 1664 | struct s3_save { |
| 1665 | u32 command; |
| 1666 | u32 dev_nt; |
| 1667 | u64 dcbaa_ptr; |
| 1668 | u32 config_reg; |
| 1669 | u32 irq_pending; |
| 1670 | u32 irq_control; |
| 1671 | u32 erst_size; |
| 1672 | u64 erst_base; |
| 1673 | u64 erst_dequeue; |
| 1674 | }; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1675 | |
Andiry Xu | 9574323 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 1676 | /* Use for lpm */ |
| 1677 | struct dev_info { |
| 1678 | u32 dev_id; |
| 1679 | struct list_head list; |
| 1680 | }; |
| 1681 | |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1682 | struct xhci_bus_state { |
| 1683 | unsigned long bus_suspended; |
| 1684 | unsigned long next_statechange; |
| 1685 | |
| 1686 | /* Port suspend arrays are indexed by the portnum of the fake roothub */ |
| 1687 | /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */ |
| 1688 | u32 port_c_suspend; |
| 1689 | u32 suspended_ports; |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1690 | u32 port_remote_wakeup; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1691 | unsigned long resume_done[USB_MAXCHILDREN]; |
Andiry Xu | f370b99 | 2012-04-14 02:54:30 +0800 | [diff] [blame] | 1692 | /* which ports have started to resume */ |
| 1693 | unsigned long resuming_ports; |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1694 | /* Which ports are waiting on RExit to U0 transition. */ |
| 1695 | unsigned long rexit_ports; |
| 1696 | struct completion rexit_done[USB_MAXCHILDREN]; |
Kai-Heng Feng | 0200b9f7 | 2020-03-12 16:45:15 +0200 | [diff] [blame] | 1697 | struct completion u3exit_done[USB_MAXCHILDREN]; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1698 | }; |
| 1699 | |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1700 | |
| 1701 | /* |
| 1702 | * It can take up to 20 ms to transition from RExit to U0 on the |
| 1703 | * Intel Lynx Point LP xHCI host. |
| 1704 | */ |
Aaron Ma | a5baeae | 2018-11-09 17:21:21 +0200 | [diff] [blame] | 1705 | #define XHCI_MAX_REXIT_TIMEOUT_MS 20 |
Mathias Nyman | cf0ee7c | 2020-02-11 17:01:58 +0200 | [diff] [blame] | 1706 | struct xhci_port_cap { |
| 1707 | u32 *psi; /* array of protocol speed ID entries */ |
| 1708 | u8 psi_count; |
| 1709 | u8 psi_uid_count; |
| 1710 | u8 maj_rev; |
| 1711 | u8 min_rev; |
| 1712 | }; |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1713 | |
Mathias Nyman | bcaa9d5 | 2018-05-21 16:39:52 +0300 | [diff] [blame] | 1714 | struct xhci_port { |
| 1715 | __le32 __iomem *addr; |
| 1716 | int hw_portnum; |
| 1717 | int hcd_portnum; |
| 1718 | struct xhci_hub *rhub; |
Mathias Nyman | cf0ee7c | 2020-02-11 17:01:58 +0200 | [diff] [blame] | 1719 | struct xhci_port_cap *port_cap; |
Mathias Nyman | bcaa9d5 | 2018-05-21 16:39:52 +0300 | [diff] [blame] | 1720 | }; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1721 | |
Mathias Nyman | 4718909 | 2015-10-01 18:40:34 +0300 | [diff] [blame] | 1722 | struct xhci_hub { |
Mathias Nyman | bcaa9d5 | 2018-05-21 16:39:52 +0300 | [diff] [blame] | 1723 | struct xhci_port **ports; |
| 1724 | unsigned int num_ports; |
| 1725 | struct usb_hcd *hcd; |
Mathias Nyman | f6187f4 | 2018-12-07 16:19:30 +0200 | [diff] [blame] | 1726 | /* keep track of bus suspend info */ |
| 1727 | struct xhci_bus_state bus_state; |
Mathias Nyman | bcaa9d5 | 2018-05-21 16:39:52 +0300 | [diff] [blame] | 1728 | /* supported prococol extended capabiliy values */ |
| 1729 | u8 maj_rev; |
| 1730 | u8 min_rev; |
Mathias Nyman | 4718909 | 2015-10-01 18:40:34 +0300 | [diff] [blame] | 1731 | }; |
| 1732 | |
Sarah Sharp | 0510311 | 2011-06-28 15:50:19 -0700 | [diff] [blame] | 1733 | /* There is one xhci_hcd structure per controller */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1734 | struct xhci_hcd { |
Sarah Sharp | b02d0ed | 2010-10-26 11:03:44 -0700 | [diff] [blame] | 1735 | struct usb_hcd *main_hcd; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1736 | struct usb_hcd *shared_hcd; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1737 | /* glue to PCI and HCD framework */ |
| 1738 | struct xhci_cap_regs __iomem *cap_regs; |
| 1739 | struct xhci_op_regs __iomem *op_regs; |
| 1740 | struct xhci_run_regs __iomem *run_regs; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1741 | struct xhci_doorbell_array __iomem *dba; |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1742 | /* Our HCD's current interrupter register set */ |
Sarah Sharp | 9844197 | 2009-05-14 11:44:18 -0700 | [diff] [blame] | 1743 | struct xhci_intr_reg __iomem *ir_set; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1744 | |
| 1745 | /* Cached register copies of read-only HC data */ |
| 1746 | __u32 hcs_params1; |
| 1747 | __u32 hcs_params2; |
| 1748 | __u32 hcs_params3; |
| 1749 | __u32 hcc_params; |
Lu Baolu | 04abb6d | 2015-10-01 18:40:31 +0300 | [diff] [blame] | 1750 | __u32 hcc_params2; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1751 | |
| 1752 | spinlock_t lock; |
| 1753 | |
| 1754 | /* packed release number */ |
| 1755 | u8 sbrn; |
| 1756 | u16 hci_version; |
| 1757 | u8 max_slots; |
| 1758 | u8 max_interrupters; |
| 1759 | u8 max_ports; |
| 1760 | u8 isoc_threshold; |
Adam Wallis | ab725cb | 2017-12-08 17:59:13 +0200 | [diff] [blame] | 1761 | /* imod_interval in ns (I * 250ns) */ |
| 1762 | u32 imod_interval; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1763 | int event_ring_max; |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1764 | /* 4KB min, 128MB max */ |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1765 | int page_size; |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1766 | /* Valid values are 12 to 20, inclusive */ |
| 1767 | int page_shift; |
Dong Nguyen | 43b86af | 2010-07-21 16:56:08 -0700 | [diff] [blame] | 1768 | /* msi-x vectors */ |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1769 | int msix_count; |
Gregory CLEMENT | 0fd2060 | 2018-04-19 15:30:53 +0200 | [diff] [blame] | 1770 | /* optional clocks */ |
Gregory CLEMENT | 4718c17 | 2014-05-15 12:17:32 +0200 | [diff] [blame] | 1771 | struct clk *clk; |
Gregory CLEMENT | 0fd2060 | 2018-04-19 15:30:53 +0200 | [diff] [blame] | 1772 | struct clk *reg_clk; |
Nicolas Saenz Julienne | 768430e | 2020-06-29 18:18:41 +0200 | [diff] [blame] | 1773 | /* optional reset controller */ |
| 1774 | struct reset_control *reset; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1775 | /* data structures */ |
Sarah Sharp | a74588f | 2009-04-27 19:53:42 -0700 | [diff] [blame] | 1776 | struct xhci_device_context_array *dcbaa; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1777 | struct xhci_ring *cmd_ring; |
Elric Fu | c181bc5 | 2012-06-27 16:30:57 +0800 | [diff] [blame] | 1778 | unsigned int cmd_ring_state; |
| 1779 | #define CMD_RING_STATE_RUNNING (1 << 0) |
| 1780 | #define CMD_RING_STATE_ABORTED (1 << 1) |
| 1781 | #define CMD_RING_STATE_STOPPED (1 << 2) |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1782 | struct list_head cmd_list; |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1783 | unsigned int cmd_ring_reserved_trbs; |
OGAWA Hirofumi | cb4d5ce | 2017-01-03 18:28:50 +0200 | [diff] [blame] | 1784 | struct delayed_work cmd_timer; |
OGAWA Hirofumi | 1c111b6 | 2017-01-03 18:28:51 +0200 | [diff] [blame] | 1785 | struct completion cmd_ring_stop_completion; |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1786 | struct xhci_command *current_cmd; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1787 | struct xhci_ring *event_ring; |
| 1788 | struct xhci_erst erst; |
John Youn | 254c80a | 2009-07-27 12:05:03 -0700 | [diff] [blame] | 1789 | /* Scratchpad */ |
| 1790 | struct xhci_scratchpad *scratchpad; |
Andiry Xu | 9574323 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 1791 | /* Store LPM test failed devices' information */ |
| 1792 | struct list_head lpm_failed_devs; |
John Youn | 254c80a | 2009-07-27 12:05:03 -0700 | [diff] [blame] | 1793 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1794 | /* slot enabling and address device helpers */ |
Chris Bainbridge | a00918d | 2015-05-19 16:30:51 +0300 | [diff] [blame] | 1795 | /* these are not thread safe so use mutex */ |
| 1796 | struct mutex mutex; |
Sarah Sharp | dbc3330 | 2012-05-08 07:32:03 -0700 | [diff] [blame] | 1797 | /* For USB 3.0 LPM enable/disable. */ |
| 1798 | struct xhci_command *lpm_command; |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1799 | /* Internal mirror of the HW's dcbaa */ |
| 1800 | struct xhci_virt_device *devs[MAX_HC_SLOTS]; |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 1801 | /* For keeping track of bandwidth domains per roothub. */ |
| 1802 | struct xhci_root_port_bw_info *rh_bw; |
Sarah Sharp | 0ebbab3 | 2009-04-27 19:52:34 -0700 | [diff] [blame] | 1803 | |
| 1804 | /* DMA pools */ |
| 1805 | struct dma_pool *device_pool; |
| 1806 | struct dma_pool *segment_pool; |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 1807 | struct dma_pool *small_streams_pool; |
| 1808 | struct dma_pool *medium_streams_pool; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1809 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 1810 | /* Host controller watchdog timer structures */ |
| 1811 | unsigned int xhc_state; |
Andiry Xu | 9777e3c | 2010-10-14 07:23:03 -0700 | [diff] [blame] | 1812 | |
Andiry Xu | 9777e3c | 2010-10-14 07:23:03 -0700 | [diff] [blame] | 1813 | u32 command; |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 1814 | struct s3_save s3; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 1815 | /* Host controller is dying - not responding to commands. "I'm not dead yet!" |
| 1816 | * |
| 1817 | * xHC interrupts have been disabled and a watchdog timer will (or has already) |
| 1818 | * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code |
| 1819 | * that sees this status (other than the timer that set it) should stop touching |
| 1820 | * hardware immediately. Interrupt handlers should return immediately when |
| 1821 | * they see this status (any time they drop and re-acquire xhci->lock). |
| 1822 | * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without |
| 1823 | * putting the TD on the canceled list, etc. |
| 1824 | * |
| 1825 | * There are no reports of xHCI host controllers that display this issue. |
| 1826 | */ |
| 1827 | #define XHCI_STATE_DYING (1 << 0) |
Sarah Sharp | c6cc27c | 2011-03-11 10:20:58 -0800 | [diff] [blame] | 1828 | #define XHCI_STATE_HALTED (1 << 1) |
Mathias Nyman | 98d74f9 | 2016-04-08 16:25:10 +0300 | [diff] [blame] | 1829 | #define XHCI_STATE_REMOVING (1 << 2) |
Marc Zyngier | 36b6857 | 2018-05-23 18:41:36 +0100 | [diff] [blame] | 1830 | unsigned long long quirks; |
| 1831 | #define XHCI_LINK_TRB_QUIRK BIT_ULL(0) |
| 1832 | #define XHCI_RESET_EP_QUIRK BIT_ULL(1) |
| 1833 | #define XHCI_NEC_HOST BIT_ULL(2) |
| 1834 | #define XHCI_AMD_PLL_FIX BIT_ULL(3) |
| 1835 | #define XHCI_SPURIOUS_SUCCESS BIT_ULL(4) |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 1836 | /* |
| 1837 | * Certain Intel host controllers have a limit to the number of endpoint |
| 1838 | * contexts they can handle. Ideally, they would signal that they can't handle |
| 1839 | * anymore endpoint contexts by returning a Resource Error for the Configure |
| 1840 | * Endpoint command, but they don't. Instead they expect software to keep track |
| 1841 | * of the number of active endpoints for them, across configure endpoint |
| 1842 | * commands, reset device commands, disable slot commands, and address device |
| 1843 | * commands. |
| 1844 | */ |
Marc Zyngier | 36b6857 | 2018-05-23 18:41:36 +0100 | [diff] [blame] | 1845 | #define XHCI_EP_LIMIT_QUIRK BIT_ULL(5) |
| 1846 | #define XHCI_BROKEN_MSI BIT_ULL(6) |
| 1847 | #define XHCI_RESET_ON_RESUME BIT_ULL(7) |
| 1848 | #define XHCI_SW_BW_CHECKING BIT_ULL(8) |
| 1849 | #define XHCI_AMD_0x96_HOST BIT_ULL(9) |
| 1850 | #define XHCI_TRUST_TX_LENGTH BIT_ULL(10) |
| 1851 | #define XHCI_LPM_SUPPORT BIT_ULL(11) |
| 1852 | #define XHCI_INTEL_HOST BIT_ULL(12) |
| 1853 | #define XHCI_SPURIOUS_REBOOT BIT_ULL(13) |
| 1854 | #define XHCI_COMP_MODE_QUIRK BIT_ULL(14) |
| 1855 | #define XHCI_AVOID_BEI BIT_ULL(15) |
| 1856 | #define XHCI_PLAT BIT_ULL(16) |
| 1857 | #define XHCI_SLOW_SUSPEND BIT_ULL(17) |
| 1858 | #define XHCI_SPURIOUS_WAKEUP BIT_ULL(18) |
Hans de Goede | 8f873c1 | 2014-07-25 22:01:18 +0200 | [diff] [blame] | 1859 | /* For controllers with a broken beyond repair streams implementation */ |
Marc Zyngier | 36b6857 | 2018-05-23 18:41:36 +0100 | [diff] [blame] | 1860 | #define XHCI_BROKEN_STREAMS BIT_ULL(19) |
| 1861 | #define XHCI_PME_STUCK_QUIRK BIT_ULL(20) |
| 1862 | #define XHCI_MTK_HOST BIT_ULL(21) |
| 1863 | #define XHCI_SSIC_PORT_UNUSED BIT_ULL(22) |
| 1864 | #define XHCI_NO_64BIT_SUPPORT BIT_ULL(23) |
| 1865 | #define XHCI_MISSING_CAS BIT_ULL(24) |
Felipe Balbi | 41135de | 2017-01-23 14:19:58 +0200 | [diff] [blame] | 1866 | /* For controller with a broken Port Disable implementation */ |
Marc Zyngier | 36b6857 | 2018-05-23 18:41:36 +0100 | [diff] [blame] | 1867 | #define XHCI_BROKEN_PORT_PED BIT_ULL(25) |
| 1868 | #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26) |
| 1869 | #define XHCI_U2_DISABLE_WAKE BIT_ULL(27) |
| 1870 | #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28) |
| 1871 | #define XHCI_HW_LPM_DISABLE BIT_ULL(29) |
| 1872 | #define XHCI_SUSPEND_DELAY BIT_ULL(30) |
| 1873 | #define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31) |
Marc Zyngier | 12de0a3 | 2018-05-23 18:41:37 +0100 | [diff] [blame] | 1874 | #define XHCI_ZERO_64B_REGS BIT_ULL(32) |
Mathias Nyman | 2815ef7 | 2018-09-20 19:13:38 +0300 | [diff] [blame] | 1875 | #define XHCI_DEFAULT_PM_RUNTIME_ALLOW BIT_ULL(33) |
Cherian, George | 11644a7 | 2018-11-09 17:21:22 +0200 | [diff] [blame] | 1876 | #define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34) |
Sandeep Singh | a7d57ab | 2018-12-05 14:22:38 +0200 | [diff] [blame] | 1877 | #define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35) |
Vinod Koul | a66d21d | 2020-05-14 17:50:38 +0530 | [diff] [blame] | 1878 | #define XHCI_RENESAS_FW_QUIRK BIT_ULL(36) |
Peter Chen | f768e71 | 2020-09-18 16:17:46 +0300 | [diff] [blame] | 1879 | #define XHCI_SKIP_PHY_INIT BIT_ULL(37) |
Sandeep Singh | 2a63281 | 2020-10-28 22:31:23 +0200 | [diff] [blame] | 1880 | #define XHCI_DISABLE_SPARSE BIT_ULL(38) |
Felipe Balbi | 41135de | 2017-01-23 14:19:58 +0200 | [diff] [blame] | 1881 | |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 1882 | unsigned int num_active_eps; |
| 1883 | unsigned int limit_active_eps; |
Mathias Nyman | bcaa9d5 | 2018-05-21 16:39:52 +0300 | [diff] [blame] | 1884 | struct xhci_port *hw_ports; |
Mathias Nyman | 4718909 | 2015-10-01 18:40:34 +0300 | [diff] [blame] | 1885 | struct xhci_hub usb2_rhub; |
| 1886 | struct xhci_hub usb3_rhub; |
Andiry Xu | fc71ff7 | 2011-09-23 14:19:51 -0700 | [diff] [blame] | 1887 | /* support xHCI 1.0 spec USB2 hardware LPM */ |
| 1888 | unsigned hw_lpm_support:1; |
Nicolas Saenz Julienne | 2419f30 | 2018-12-17 14:37:40 +0100 | [diff] [blame] | 1889 | /* Broken Suspend flag for SNPS Suspend resume issue */ |
| 1890 | unsigned broken_suspend:1; |
Mathias Nyman | b630d4b | 2013-05-23 17:14:28 +0300 | [diff] [blame] | 1891 | /* cached usb2 extened protocol capabilites */ |
| 1892 | u32 *ext_caps; |
| 1893 | unsigned int num_ext_caps; |
Mathias Nyman | cf0ee7c | 2020-02-11 17:01:58 +0200 | [diff] [blame] | 1894 | /* cached extended protocol port capabilities */ |
| 1895 | struct xhci_port_cap *port_caps; |
| 1896 | unsigned int num_port_caps; |
Alexis R. Cortes | 71c731a | 2012-08-03 14:00:27 -0500 | [diff] [blame] | 1897 | /* Compliance Mode Recovery Data */ |
| 1898 | struct timer_list comp_mode_recovery_timer; |
| 1899 | u32 port_status_u0; |
Guoqing Zhang | 0f1d832 | 2017-04-07 17:56:54 +0300 | [diff] [blame] | 1900 | u16 test_mode; |
Alexis R. Cortes | 71c731a | 2012-08-03 14:00:27 -0500 | [diff] [blame] | 1901 | /* Compliance Mode Timer Triggered every 2 seconds */ |
| 1902 | #define COMP_MODE_RCVRY_MSECS 2000 |
Yoshihiro Shimoda | 79a17ddf | 2015-11-24 13:09:48 +0200 | [diff] [blame] | 1903 | |
Lu Baolu | 02b6fdc | 2017-10-05 11:21:39 +0300 | [diff] [blame] | 1904 | struct dentry *debugfs_root; |
| 1905 | struct dentry *debugfs_slots; |
| 1906 | struct list_head regset_list; |
| 1907 | |
Lu Baolu | dfba217 | 2017-12-08 17:59:10 +0200 | [diff] [blame] | 1908 | void *dbc; |
Yoshihiro Shimoda | 79a17ddf | 2015-11-24 13:09:48 +0200 | [diff] [blame] | 1909 | /* platform-specific data -- must come last */ |
Gustavo A. R. Silva | 6bc3f39 | 2020-02-20 07:20:17 -0600 | [diff] [blame] | 1910 | unsigned long priv[] __aligned(sizeof(s64)); |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1911 | }; |
| 1912 | |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 1913 | /* Platform specific overrides to generic XHCI hc_driver ops */ |
| 1914 | struct xhci_driver_overrides { |
| 1915 | size_t extra_priv_size; |
| 1916 | int (*reset)(struct usb_hcd *hcd); |
| 1917 | int (*start)(struct usb_hcd *hcd); |
| 1918 | }; |
| 1919 | |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 1920 | #define XHCI_CFC_DELAY 10 |
| 1921 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1922 | /* convert between an HCD pointer and the corresponding EHCI_HCD */ |
| 1923 | static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd) |
| 1924 | { |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 1925 | struct usb_hcd *primary_hcd; |
| 1926 | |
| 1927 | if (usb_hcd_is_primary_hcd(hcd)) |
| 1928 | primary_hcd = hcd; |
| 1929 | else |
| 1930 | primary_hcd = hcd->primary_hcd; |
| 1931 | |
| 1932 | return (struct xhci_hcd *) (primary_hcd->hcd_priv); |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1933 | } |
| 1934 | |
| 1935 | static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci) |
| 1936 | { |
Sarah Sharp | b02d0ed | 2010-10-26 11:03:44 -0700 | [diff] [blame] | 1937 | return xhci->main_hcd; |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1938 | } |
| 1939 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1940 | #define xhci_dbg(xhci, fmt, args...) \ |
Xenia Ragiadakou | b249750 | 2013-07-02 17:49:27 +0300 | [diff] [blame] | 1941 | dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1942 | #define xhci_err(xhci, fmt, args...) \ |
| 1943 | dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args) |
| 1944 | #define xhci_warn(xhci, fmt, args...) \ |
| 1945 | dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args) |
Sarah Sharp | 8202ce2 | 2012-07-25 10:52:45 -0700 | [diff] [blame] | 1946 | #define xhci_warn_ratelimited(xhci, fmt, args...) \ |
| 1947 | dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args) |
Hans de Goede | 9970509 | 2015-01-16 17:54:01 +0200 | [diff] [blame] | 1948 | #define xhci_info(xhci, fmt, args...) \ |
| 1949 | dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args) |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 1950 | |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 1951 | /* |
| 1952 | * Registers should always be accessed with double word or quad word accesses. |
| 1953 | * |
| 1954 | * Some xHCI implementations may support 64-bit address pointers. Registers |
| 1955 | * with 64-bit address pointers should be written to with dword accesses by |
| 1956 | * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second. |
| 1957 | * xHCI implementations that do not support 64-bit address pointers will ignore |
| 1958 | * the high dword, and write order is irrelevant. |
| 1959 | */ |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 1960 | static inline u64 xhci_read_64(const struct xhci_hcd *xhci, |
| 1961 | __le64 __iomem *regs) |
| 1962 | { |
Andy Shevchenko | 5990e5d | 2015-10-09 13:30:09 +0300 | [diff] [blame] | 1963 | return lo_hi_readq(regs); |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 1964 | } |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 1965 | static inline void xhci_write_64(struct xhci_hcd *xhci, |
| 1966 | const u64 val, __le64 __iomem *regs) |
| 1967 | { |
Andy Shevchenko | 5990e5d | 2015-10-09 13:30:09 +0300 | [diff] [blame] | 1968 | lo_hi_writeq(val, regs); |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 1969 | } |
| 1970 | |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 1971 | static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci) |
| 1972 | { |
Sebastian Andrzej Siewior | d782659 | 2011-09-13 16:41:10 -0700 | [diff] [blame] | 1973 | return xhci->quirks & XHCI_LINK_TRB_QUIRK; |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 1974 | } |
| 1975 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1976 | /* xHCI debugging */ |
Sarah Sharp | 9c9a7dbf | 2010-01-04 12:20:17 -0800 | [diff] [blame] | 1977 | char *xhci_get_slot_state(struct xhci_hcd *xhci, |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1978 | struct xhci_container_ctx *ctx); |
Xenia Ragiadakou | 84a99f6 | 2013-08-06 00:22:15 +0300 | [diff] [blame] | 1979 | void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *), |
| 1980 | const char *fmt, ...); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1981 | |
Uwe Kleine-Koenig | 3dbda77 | 2009-07-23 08:31:31 +0200 | [diff] [blame] | 1982 | /* xHCI memory management */ |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 1983 | void xhci_mem_cleanup(struct xhci_hcd *xhci); |
| 1984 | int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1985 | void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id); |
| 1986 | int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags); |
| 1987 | int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev); |
Sarah Sharp | 2d1ee59 | 2010-07-09 17:08:54 +0200 | [diff] [blame] | 1988 | void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci, |
| 1989 | struct usb_device *udev); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1990 | unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc); |
Julius Werner | 01c5f44 | 2013-04-15 15:55:04 -0700 | [diff] [blame] | 1991 | unsigned int xhci_get_endpoint_address(unsigned int ep_index); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1992 | unsigned int xhci_last_valid_endpoint(u32 added_ctxs); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1993 | void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep); |
Sarah Sharp | 2e27980 | 2011-09-02 11:05:50 -0700 | [diff] [blame] | 1994 | void xhci_update_tt_active_eps(struct xhci_hcd *xhci, |
| 1995 | struct xhci_virt_device *virt_dev, |
| 1996 | int old_active_eps); |
Sarah Sharp | 9af5d71 | 2011-09-02 11:05:48 -0700 | [diff] [blame] | 1997 | void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info); |
| 1998 | void xhci_update_bw_info(struct xhci_hcd *xhci, |
| 1999 | struct xhci_container_ctx *in_ctx, |
| 2000 | struct xhci_input_control_ctx *ctrl_ctx, |
| 2001 | struct xhci_virt_device *virt_dev); |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 2002 | void xhci_endpoint_copy(struct xhci_hcd *xhci, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 2003 | struct xhci_container_ctx *in_ctx, |
| 2004 | struct xhci_container_ctx *out_ctx, |
| 2005 | unsigned int ep_index); |
| 2006 | void xhci_slot_copy(struct xhci_hcd *xhci, |
| 2007 | struct xhci_container_ctx *in_ctx, |
| 2008 | struct xhci_container_ctx *out_ctx); |
Sarah Sharp | f88ba78 | 2009-05-14 11:44:22 -0700 | [diff] [blame] | 2009 | int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, |
| 2010 | struct usb_device *udev, struct usb_host_endpoint *ep, |
| 2011 | gfp_t mem_flags); |
Lu Baolu | 67d2ea9 | 2017-12-08 17:59:09 +0200 | [diff] [blame] | 2012 | struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci, |
| 2013 | unsigned int num_segs, unsigned int cycle_state, |
| 2014 | enum xhci_ring_type type, unsigned int max_packet, gfp_t flags); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 2015 | void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring); |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2016 | int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Lu Baolu | 67d2ea9 | 2017-12-08 17:59:09 +0200 | [diff] [blame] | 2017 | unsigned int num_trbs, gfp_t flags); |
| 2018 | int xhci_alloc_erst(struct xhci_hcd *xhci, |
| 2019 | struct xhci_ring *evt_ring, |
| 2020 | struct xhci_erst *erst, |
| 2021 | gfp_t flags); |
Mathias Nyman | ac28642 | 2020-07-23 17:45:22 +0300 | [diff] [blame] | 2022 | void xhci_initialize_ring_info(struct xhci_ring *ring, |
| 2023 | unsigned int cycle_state); |
Lu Baolu | 67d2ea9 | 2017-12-08 17:59:09 +0200 | [diff] [blame] | 2024 | void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst); |
Mathias Nyman | c5628a2 | 2017-06-15 11:55:42 +0300 | [diff] [blame] | 2025 | void xhci_free_endpoint_ring(struct xhci_hcd *xhci, |
Sarah Sharp | 412566b | 2009-12-09 15:59:01 -0800 | [diff] [blame] | 2026 | struct xhci_virt_device *virt_dev, |
| 2027 | unsigned int ep_index); |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 2028 | struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci, |
| 2029 | unsigned int num_stream_ctxs, |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 2030 | unsigned int num_streams, |
| 2031 | unsigned int max_packet, gfp_t flags); |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 2032 | void xhci_free_stream_info(struct xhci_hcd *xhci, |
| 2033 | struct xhci_stream_info *stream_info); |
| 2034 | void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci, |
| 2035 | struct xhci_ep_ctx *ep_ctx, |
| 2036 | struct xhci_stream_info *stream_info); |
Lin Wang | 4daf9df | 2015-01-09 16:06:31 +0200 | [diff] [blame] | 2037 | void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx, |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 2038 | struct xhci_virt_ep *ep); |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 2039 | void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci, |
| 2040 | struct xhci_virt_device *virt_dev, bool drop_control_ep); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2041 | struct xhci_ring *xhci_dma_to_transfer_ring( |
| 2042 | struct xhci_virt_ep *ep, |
| 2043 | u64 address); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2044 | struct xhci_ring *xhci_stream_id_to_ring( |
| 2045 | struct xhci_virt_device *dev, |
| 2046 | unsigned int ep_index, |
| 2047 | unsigned int stream_id); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 2048 | struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci, |
Mathias Nyman | 103afda | 2017-12-08 17:59:08 +0200 | [diff] [blame] | 2049 | bool allocate_completion, gfp_t mem_flags); |
Mathias Nyman | 14d49b7 | 2017-12-08 17:59:07 +0200 | [diff] [blame] | 2050 | struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci, |
| 2051 | bool allocate_completion, gfp_t mem_flags); |
Lin Wang | 4daf9df | 2015-01-09 16:06:31 +0200 | [diff] [blame] | 2052 | void xhci_urb_free_priv(struct urb_priv *urb_priv); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 2053 | void xhci_free_command(struct xhci_hcd *xhci, |
| 2054 | struct xhci_command *command); |
Lu Baolu | 67d2ea9 | 2017-12-08 17:59:09 +0200 | [diff] [blame] | 2055 | struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci, |
| 2056 | int type, gfp_t flags); |
| 2057 | void xhci_free_container_ctx(struct xhci_hcd *xhci, |
| 2058 | struct xhci_container_ctx *ctx); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2059 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2060 | /* xHCI host controller glue */ |
Sebastian Andrzej Siewior | 552e0c4 | 2011-09-23 14:20:01 -0700 | [diff] [blame] | 2061 | typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *); |
Lin Wang | dc0b177 | 2015-01-09 16:06:28 +0200 | [diff] [blame] | 2062 | int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec); |
Sarah Sharp | 4f0f0ba | 2009-10-27 10:56:33 -0700 | [diff] [blame] | 2063 | void xhci_quiesce(struct xhci_hcd *xhci); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2064 | int xhci_halt(struct xhci_hcd *xhci); |
Guoqing Zhang | 26bba5c | 2017-04-07 17:56:53 +0300 | [diff] [blame] | 2065 | int xhci_start(struct xhci_hcd *xhci); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2066 | int xhci_reset(struct xhci_hcd *xhci); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2067 | int xhci_run(struct usb_hcd *hcd); |
Sebastian Andrzej Siewior | 552e0c4 | 2011-09-23 14:20:01 -0700 | [diff] [blame] | 2068 | int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks); |
Henry Lin | f2c710f | 2019-12-11 16:20:04 +0200 | [diff] [blame] | 2069 | void xhci_shutdown(struct usb_hcd *hcd); |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 2070 | void xhci_init_driver(struct hc_driver *drv, |
| 2071 | const struct xhci_driver_overrides *over); |
Lu Baolu | cd3f179 | 2017-10-05 11:21:41 +0300 | [diff] [blame] | 2072 | int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id); |
Hans de Goede | fa31b3c | 2018-03-20 15:57:09 +0300 | [diff] [blame] | 2073 | int xhci_ext_cap_init(struct xhci_hcd *xhci); |
Sarah Sharp | 436a389 | 2010-10-15 14:59:15 -0700 | [diff] [blame] | 2074 | |
Lu Baolu | a1377e5 | 2014-11-18 11:27:14 +0200 | [diff] [blame] | 2075 | int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup); |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 2076 | int xhci_resume(struct xhci_hcd *xhci, bool hibernated); |
Sarah Sharp | 436a389 | 2010-10-15 14:59:15 -0700 | [diff] [blame] | 2077 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2078 | irqreturn_t xhci_irq(struct usb_hcd *hcd); |
Alex Shi | 851ec16 | 2013-05-24 10:54:19 +0800 | [diff] [blame] | 2079 | irqreturn_t xhci_msi_irq(int irq, void *hcd); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 2080 | int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev); |
Sarah Sharp | 839c817 | 2011-09-02 11:05:47 -0700 | [diff] [blame] | 2081 | int xhci_alloc_tt_info(struct xhci_hcd *xhci, |
| 2082 | struct xhci_virt_device *virt_dev, |
| 2083 | struct usb_device *hdev, |
| 2084 | struct usb_tt *tt, gfp_t mem_flags); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2085 | |
| 2086 | /* xHCI ring, segment, TRB, and TD functions */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2087 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb); |
Hans de Goede | cffb9be | 2014-08-20 16:41:51 +0300 | [diff] [blame] | 2088 | struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, |
| 2089 | struct xhci_segment *start_seg, union xhci_trb *start_trb, |
| 2090 | union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug); |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 2091 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code); |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2092 | void xhci_ring_cmd_db(struct xhci_hcd *xhci); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2093 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 2094 | u32 trb_type, u32 slot_id); |
| 2095 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 2096 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev); |
| 2097 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 2098 | u32 field1, u32 field2, u32 field3, u32 field4); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2099 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 2100 | int slot_id, unsigned int ep_index, int suspend); |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2101 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, |
| 2102 | int slot_id, unsigned int ep_index); |
| 2103 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, |
| 2104 | int slot_id, unsigned int ep_index); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2105 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, |
| 2106 | int slot_id, unsigned int ep_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2107 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 2108 | struct urb *urb, int slot_id, unsigned int ep_index); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2109 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
| 2110 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id, |
| 2111 | bool command_must_succeed); |
| 2112 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 2113 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed); |
| 2114 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
Mathias Nyman | 2174914 | 2017-06-15 11:55:44 +0300 | [diff] [blame] | 2115 | int slot_id, unsigned int ep_index, |
| 2116 | enum xhci_ep_reset_type reset_type); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2117 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 2118 | u32 slot_id); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2119 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
| 2120 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2121 | unsigned int stream_id, struct xhci_td *cur_td, |
| 2122 | struct xhci_dequeue_state *state); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2123 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2124 | unsigned int slot_id, unsigned int ep_index, |
| 2125 | struct xhci_dequeue_state *deq_state); |
Mathias Nyman | 93ceaa8 | 2020-04-21 17:08:20 +0300 | [diff] [blame] | 2126 | void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id, |
| 2127 | unsigned int ep_index, unsigned int stream_id, |
| 2128 | struct xhci_td *td); |
Kees Cook | 66a4550 | 2017-10-16 16:16:58 -0700 | [diff] [blame] | 2129 | void xhci_stop_endpoint_command_watchdog(struct timer_list *t); |
OGAWA Hirofumi | cb4d5ce | 2017-01-03 18:28:50 +0200 | [diff] [blame] | 2130 | void xhci_handle_command_timeout(struct work_struct *work); |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 2131 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 2132 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id, |
| 2133 | unsigned int ep_index, unsigned int stream_id); |
Jim Lin | ef513be | 2019-06-03 18:53:44 +0800 | [diff] [blame] | 2134 | void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci, |
| 2135 | unsigned int slot_id, |
| 2136 | unsigned int ep_index); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 2137 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci); |
Lu Baolu | 67d2ea9 | 2017-12-08 17:59:09 +0200 | [diff] [blame] | 2138 | void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring); |
| 2139 | unsigned int count_trbs(u64 addr, u64 len); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2140 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2141 | /* xHCI roothub code */ |
Mathias Nyman | 6b7f40f | 2018-05-21 16:39:59 +0300 | [diff] [blame] | 2142 | void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port, |
| 2143 | u32 link_state); |
Mathias Nyman | eaefcf2 | 2018-05-21 16:40:00 +0300 | [diff] [blame] | 2144 | void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port, |
| 2145 | u32 port_bit); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2146 | int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex, |
| 2147 | char *buf, u16 wLength); |
| 2148 | int xhci_hub_status_data(struct usb_hcd *hcd, char *buf); |
Lan Tianyu | 3f5eb14 | 2013-03-19 16:48:12 +0800 | [diff] [blame] | 2149 | int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1); |
Mathias Nyman | ffd4b4f | 2018-05-21 16:39:54 +0300 | [diff] [blame] | 2150 | struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd); |
| 2151 | |
Mathias Nyman | d9f11ba | 2017-04-07 17:57:01 +0300 | [diff] [blame] | 2152 | void xhci_hc_died(struct xhci_hcd *xhci); |
Sarah Sharp | 436a389 | 2010-10-15 14:59:15 -0700 | [diff] [blame] | 2153 | |
| 2154 | #ifdef CONFIG_PM |
Andiry Xu | 9777e3c | 2010-10-14 07:23:03 -0700 | [diff] [blame] | 2155 | int xhci_bus_suspend(struct usb_hcd *hcd); |
| 2156 | int xhci_bus_resume(struct usb_hcd *hcd); |
Alan Stern | 8f9cc83c | 2018-06-08 16:59:57 -0400 | [diff] [blame] | 2157 | unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd); |
Sarah Sharp | 436a389 | 2010-10-15 14:59:15 -0700 | [diff] [blame] | 2158 | #else |
| 2159 | #define xhci_bus_suspend NULL |
| 2160 | #define xhci_bus_resume NULL |
Alan Stern | 8f9cc83c | 2018-06-08 16:59:57 -0400 | [diff] [blame] | 2161 | #define xhci_get_resuming_ports NULL |
Sarah Sharp | 436a389 | 2010-10-15 14:59:15 -0700 | [diff] [blame] | 2162 | #endif /* CONFIG_PM */ |
| 2163 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 2164 | u32 xhci_port_state_to_neutral(u32 state); |
Sarah Sharp | 5233630 | 2010-12-16 10:49:09 -0800 | [diff] [blame] | 2165 | int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 2166 | u16 port); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 2167 | void xhci_ring_device(struct xhci_hcd *xhci, int slot_id); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2168 | |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2169 | /* xHCI contexts */ |
Lin Wang | 4daf9df | 2015-01-09 16:06:31 +0200 | [diff] [blame] | 2170 | struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2171 | struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx); |
| 2172 | struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index); |
| 2173 | |
Alexandr Ivanov | 75b040e | 2016-04-22 13:17:10 +0300 | [diff] [blame] | 2174 | struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, |
| 2175 | unsigned int slot_id, unsigned int ep_index, |
| 2176 | unsigned int stream_id); |
Lu Baolu | 02b6fdc | 2017-10-05 11:21:39 +0300 | [diff] [blame] | 2177 | |
Alexandr Ivanov | 75b040e | 2016-04-22 13:17:10 +0300 | [diff] [blame] | 2178 | static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, |
| 2179 | struct urb *urb) |
| 2180 | { |
| 2181 | return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, |
| 2182 | xhci_get_endpoint_index(&urb->ep->desc), |
| 2183 | urb->stream_id); |
| 2184 | } |
| 2185 | |
Nicolas Saenz Julienne | 33e3935 | 2019-04-26 16:23:29 +0300 | [diff] [blame] | 2186 | /* |
| 2187 | * TODO: As per spec Isochronous IDT transmissions are supported. We bypass |
| 2188 | * them anyways as we where unable to find a device that matches the |
| 2189 | * constraints. |
| 2190 | */ |
| 2191 | static inline bool xhci_urb_suitable_for_idt(struct urb *urb) |
| 2192 | { |
| 2193 | if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) && |
| 2194 | usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE && |
Mathias Nyman | 13b82b7 | 2019-05-22 14:34:00 +0300 | [diff] [blame] | 2195 | urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE && |
Mathias Nyman | d39b5ba | 2019-07-25 11:54:21 +0300 | [diff] [blame] | 2196 | !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) && |
| 2197 | !urb->num_sgs) |
Nicolas Saenz Julienne | 33e3935 | 2019-04-26 16:23:29 +0300 | [diff] [blame] | 2198 | return true; |
| 2199 | |
| 2200 | return false; |
| 2201 | } |
| 2202 | |
Felipe Balbi | 5240772 | 2017-04-07 17:56:56 +0300 | [diff] [blame] | 2203 | static inline char *xhci_slot_state_string(u32 state) |
| 2204 | { |
| 2205 | switch (state) { |
| 2206 | case SLOT_STATE_ENABLED: |
| 2207 | return "enabled/disabled"; |
| 2208 | case SLOT_STATE_DEFAULT: |
| 2209 | return "default"; |
| 2210 | case SLOT_STATE_ADDRESSED: |
| 2211 | return "addressed"; |
| 2212 | case SLOT_STATE_CONFIGURED: |
| 2213 | return "configured"; |
| 2214 | default: |
| 2215 | return "reserved"; |
| 2216 | } |
| 2217 | } |
| 2218 | |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2219 | static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2, |
| 2220 | u32 field3) |
| 2221 | { |
| 2222 | static char str[256]; |
| 2223 | int type = TRB_FIELD_TO_TYPE(field3); |
| 2224 | |
| 2225 | switch (type) { |
| 2226 | case TRB_LINK: |
| 2227 | sprintf(str, |
Lu Baolu | 96d9a6e | 2017-04-07 17:57:10 +0300 | [diff] [blame] | 2228 | "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c", |
| 2229 | field1, field0, GET_INTR_TARGET(field2), |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2230 | xhci_trb_type_string(type), |
Lu Baolu | 96d9a6e | 2017-04-07 17:57:10 +0300 | [diff] [blame] | 2231 | field3 & TRB_IOC ? 'I' : 'i', |
| 2232 | field3 & TRB_CHAIN ? 'C' : 'c', |
| 2233 | field3 & TRB_TC ? 'T' : 't', |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2234 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2235 | break; |
| 2236 | case TRB_TRANSFER: |
| 2237 | case TRB_COMPLETION: |
| 2238 | case TRB_PORT_STATUS: |
| 2239 | case TRB_BANDWIDTH_EVENT: |
| 2240 | case TRB_DOORBELL: |
| 2241 | case TRB_HC_EVENT: |
| 2242 | case TRB_DEV_NOTE: |
| 2243 | case TRB_MFINDEX_WRAP: |
| 2244 | sprintf(str, |
| 2245 | "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c", |
| 2246 | field1, field0, |
| 2247 | xhci_trb_comp_code_string(GET_COMP_CODE(field2)), |
| 2248 | EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3), |
| 2249 | /* Macro decrements 1, maybe it shouldn't?!? */ |
| 2250 | TRB_TO_EP_INDEX(field3) + 1, |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2251 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2252 | field3 & EVENT_DATA ? 'E' : 'e', |
| 2253 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2254 | |
| 2255 | break; |
| 2256 | case TRB_SETUP: |
Felipe Balbi | 5d062ab | 2017-04-07 17:56:58 +0300 | [diff] [blame] | 2257 | sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c", |
| 2258 | field0 & 0xff, |
| 2259 | (field0 & 0xff00) >> 8, |
| 2260 | (field0 & 0xff000000) >> 24, |
| 2261 | (field0 & 0xff0000) >> 16, |
| 2262 | (field1 & 0xff00) >> 8, |
| 2263 | field1 & 0xff, |
| 2264 | (field1 & 0xff000000) >> 16 | |
| 2265 | (field1 & 0xff0000) >> 16, |
| 2266 | TRB_LEN(field2), GET_TD_SIZE(field2), |
| 2267 | GET_INTR_TARGET(field2), |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2268 | xhci_trb_type_string(type), |
Felipe Balbi | 5d062ab | 2017-04-07 17:56:58 +0300 | [diff] [blame] | 2269 | field3 & TRB_IDT ? 'I' : 'i', |
| 2270 | field3 & TRB_IOC ? 'I' : 'i', |
| 2271 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2272 | break; |
| 2273 | case TRB_DATA: |
| 2274 | sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c", |
| 2275 | field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), |
| 2276 | GET_INTR_TARGET(field2), |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2277 | xhci_trb_type_string(type), |
Felipe Balbi | 5d062ab | 2017-04-07 17:56:58 +0300 | [diff] [blame] | 2278 | field3 & TRB_IDT ? 'I' : 'i', |
| 2279 | field3 & TRB_IOC ? 'I' : 'i', |
| 2280 | field3 & TRB_CHAIN ? 'C' : 'c', |
| 2281 | field3 & TRB_NO_SNOOP ? 'S' : 's', |
| 2282 | field3 & TRB_ISP ? 'I' : 'i', |
| 2283 | field3 & TRB_ENT ? 'E' : 'e', |
| 2284 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2285 | break; |
| 2286 | case TRB_STATUS: |
| 2287 | sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c", |
| 2288 | field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), |
| 2289 | GET_INTR_TARGET(field2), |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2290 | xhci_trb_type_string(type), |
Felipe Balbi | 5d062ab | 2017-04-07 17:56:58 +0300 | [diff] [blame] | 2291 | field3 & TRB_IOC ? 'I' : 'i', |
| 2292 | field3 & TRB_CHAIN ? 'C' : 'c', |
| 2293 | field3 & TRB_ENT ? 'E' : 'e', |
| 2294 | field3 & TRB_CYCLE ? 'C' : 'c'); |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2295 | break; |
| 2296 | case TRB_NORMAL: |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2297 | case TRB_ISOC: |
| 2298 | case TRB_EVENT_DATA: |
| 2299 | case TRB_TR_NOOP: |
| 2300 | sprintf(str, |
| 2301 | "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c", |
| 2302 | field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), |
| 2303 | GET_INTR_TARGET(field2), |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2304 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2305 | field3 & TRB_BEI ? 'B' : 'b', |
| 2306 | field3 & TRB_IDT ? 'I' : 'i', |
| 2307 | field3 & TRB_IOC ? 'I' : 'i', |
| 2308 | field3 & TRB_CHAIN ? 'C' : 'c', |
| 2309 | field3 & TRB_NO_SNOOP ? 'S' : 's', |
| 2310 | field3 & TRB_ISP ? 'I' : 'i', |
| 2311 | field3 & TRB_ENT ? 'E' : 'e', |
| 2312 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2313 | break; |
| 2314 | |
| 2315 | case TRB_CMD_NOOP: |
| 2316 | case TRB_ENABLE_SLOT: |
| 2317 | sprintf(str, |
| 2318 | "%s: flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2319 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2320 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2321 | break; |
| 2322 | case TRB_DISABLE_SLOT: |
| 2323 | case TRB_NEG_BANDWIDTH: |
| 2324 | sprintf(str, |
| 2325 | "%s: slot %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2326 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2327 | TRB_TO_SLOT_ID(field3), |
| 2328 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2329 | break; |
| 2330 | case TRB_ADDR_DEV: |
| 2331 | sprintf(str, |
| 2332 | "%s: ctx %08x%08x slot %d flags %c:%c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2333 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2334 | field1, field0, |
| 2335 | TRB_TO_SLOT_ID(field3), |
| 2336 | field3 & TRB_BSR ? 'B' : 'b', |
| 2337 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2338 | break; |
| 2339 | case TRB_CONFIG_EP: |
| 2340 | sprintf(str, |
| 2341 | "%s: ctx %08x%08x slot %d flags %c:%c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2342 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2343 | field1, field0, |
| 2344 | TRB_TO_SLOT_ID(field3), |
| 2345 | field3 & TRB_DC ? 'D' : 'd', |
| 2346 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2347 | break; |
| 2348 | case TRB_EVAL_CONTEXT: |
| 2349 | sprintf(str, |
| 2350 | "%s: ctx %08x%08x slot %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2351 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2352 | field1, field0, |
| 2353 | TRB_TO_SLOT_ID(field3), |
| 2354 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2355 | break; |
| 2356 | case TRB_RESET_EP: |
| 2357 | sprintf(str, |
Mathias Nyman | 8a62dff | 2019-08-30 16:39:15 +0300 | [diff] [blame] | 2358 | "%s: ctx %08x%08x slot %d ep %d flags %c:%c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2359 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2360 | field1, field0, |
| 2361 | TRB_TO_SLOT_ID(field3), |
| 2362 | /* Macro decrements 1, maybe it shouldn't?!? */ |
| 2363 | TRB_TO_EP_INDEX(field3) + 1, |
Mathias Nyman | 8a62dff | 2019-08-30 16:39:15 +0300 | [diff] [blame] | 2364 | field3 & TRB_TSP ? 'T' : 't', |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2365 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2366 | break; |
| 2367 | case TRB_STOP_RING: |
| 2368 | sprintf(str, |
| 2369 | "%s: slot %d sp %d ep %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2370 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2371 | TRB_TO_SLOT_ID(field3), |
| 2372 | TRB_TO_SUSPEND_PORT(field3), |
| 2373 | /* Macro decrements 1, maybe it shouldn't?!? */ |
| 2374 | TRB_TO_EP_INDEX(field3) + 1, |
| 2375 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2376 | break; |
| 2377 | case TRB_SET_DEQ: |
| 2378 | sprintf(str, |
| 2379 | "%s: deq %08x%08x stream %d slot %d ep %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2380 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2381 | field1, field0, |
| 2382 | TRB_TO_STREAM_ID(field2), |
| 2383 | TRB_TO_SLOT_ID(field3), |
| 2384 | /* Macro decrements 1, maybe it shouldn't?!? */ |
| 2385 | TRB_TO_EP_INDEX(field3) + 1, |
| 2386 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2387 | break; |
| 2388 | case TRB_RESET_DEV: |
| 2389 | sprintf(str, |
| 2390 | "%s: slot %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2391 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2392 | TRB_TO_SLOT_ID(field3), |
| 2393 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2394 | break; |
| 2395 | case TRB_FORCE_EVENT: |
| 2396 | sprintf(str, |
| 2397 | "%s: event %08x%08x vf intr %d vf id %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2398 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2399 | field1, field0, |
| 2400 | TRB_TO_VF_INTR_TARGET(field2), |
| 2401 | TRB_TO_VF_ID(field3), |
| 2402 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2403 | break; |
| 2404 | case TRB_SET_LT: |
| 2405 | sprintf(str, |
| 2406 | "%s: belt %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2407 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2408 | TRB_TO_BELT(field3), |
| 2409 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2410 | break; |
| 2411 | case TRB_GET_BW: |
| 2412 | sprintf(str, |
| 2413 | "%s: ctx %08x%08x slot %d speed %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2414 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2415 | field1, field0, |
| 2416 | TRB_TO_SLOT_ID(field3), |
| 2417 | TRB_TO_DEV_SPEED(field3), |
| 2418 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2419 | break; |
| 2420 | case TRB_FORCE_HEADER: |
| 2421 | sprintf(str, |
| 2422 | "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2423 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2424 | field2, field1, field0 & 0xffffffe0, |
| 2425 | TRB_TO_PACKET_TYPE(field0), |
| 2426 | TRB_TO_ROOTHUB_PORT(field3), |
| 2427 | field3 & TRB_CYCLE ? 'C' : 'c'); |
| 2428 | break; |
| 2429 | default: |
| 2430 | sprintf(str, |
| 2431 | "type '%s' -> raw %08x %08x %08x %08x", |
Lu Baolu | d256162 | 2017-04-07 17:57:11 +0300 | [diff] [blame] | 2432 | xhci_trb_type_string(type), |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2433 | field0, field1, field2, field3); |
| 2434 | } |
| 2435 | |
| 2436 | return str; |
| 2437 | } |
| 2438 | |
Mathias Nyman | 90d6d57 | 2019-04-26 16:23:31 +0300 | [diff] [blame] | 2439 | static inline const char *xhci_decode_ctrl_ctx(unsigned long drop, |
| 2440 | unsigned long add) |
| 2441 | { |
| 2442 | static char str[1024]; |
| 2443 | unsigned int bit; |
| 2444 | int ret = 0; |
| 2445 | |
| 2446 | if (drop) { |
| 2447 | ret = sprintf(str, "Drop:"); |
| 2448 | for_each_set_bit(bit, &drop, 32) |
| 2449 | ret += sprintf(str + ret, " %d%s", |
| 2450 | bit / 2, |
| 2451 | bit % 2 ? "in":"out"); |
| 2452 | ret += sprintf(str + ret, ", "); |
| 2453 | } |
| 2454 | |
| 2455 | if (add) { |
| 2456 | ret += sprintf(str + ret, "Add:%s%s", |
| 2457 | (add & SLOT_FLAG) ? " slot":"", |
| 2458 | (add & EP0_FLAG) ? " ep0":""); |
| 2459 | add &= ~(SLOT_FLAG | EP0_FLAG); |
| 2460 | for_each_set_bit(bit, &add, 32) |
| 2461 | ret += sprintf(str + ret, " %d%s", |
| 2462 | bit / 2, |
| 2463 | bit % 2 ? "in":"out"); |
| 2464 | } |
| 2465 | return str; |
| 2466 | } |
| 2467 | |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2468 | static inline const char *xhci_decode_slot_context(u32 info, u32 info2, |
| 2469 | u32 tt_info, u32 state) |
| 2470 | { |
| 2471 | static char str[1024]; |
| 2472 | u32 speed; |
| 2473 | u32 hub; |
| 2474 | u32 mtt; |
| 2475 | int ret = 0; |
| 2476 | |
| 2477 | speed = info & DEV_SPEED; |
| 2478 | hub = info & DEV_HUB; |
| 2479 | mtt = info & DEV_MTT; |
| 2480 | |
| 2481 | ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d", |
| 2482 | info & ROUTE_STRING_MASK, |
| 2483 | ({ char *s; |
| 2484 | switch (speed) { |
| 2485 | case SLOT_SPEED_FS: |
| 2486 | s = "full-speed"; |
| 2487 | break; |
| 2488 | case SLOT_SPEED_LS: |
| 2489 | s = "low-speed"; |
| 2490 | break; |
| 2491 | case SLOT_SPEED_HS: |
| 2492 | s = "high-speed"; |
| 2493 | break; |
| 2494 | case SLOT_SPEED_SS: |
| 2495 | s = "super-speed"; |
| 2496 | break; |
| 2497 | case SLOT_SPEED_SSP: |
| 2498 | s = "super-speed plus"; |
| 2499 | break; |
| 2500 | default: |
| 2501 | s = "UNKNOWN speed"; |
| 2502 | } s; }), |
| 2503 | mtt ? " multi-TT" : "", |
| 2504 | hub ? " Hub" : "", |
| 2505 | (info & LAST_CTX_MASK) >> 27, |
| 2506 | info2 & MAX_EXIT, |
| 2507 | DEVINFO_TO_ROOT_HUB_PORT(info2), |
| 2508 | DEVINFO_TO_MAX_PORTS(info2)); |
| 2509 | |
| 2510 | ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s", |
| 2511 | tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8, |
| 2512 | GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info), |
| 2513 | state & DEV_ADDR_MASK, |
| 2514 | xhci_slot_state_string(GET_SLOT_STATE(state))); |
| 2515 | |
| 2516 | return str; |
| 2517 | } |
| 2518 | |
Mathias Nyman | 2e77a82 | 2017-08-16 14:23:22 +0300 | [diff] [blame] | 2519 | |
| 2520 | static inline const char *xhci_portsc_link_state_string(u32 portsc) |
| 2521 | { |
| 2522 | switch (portsc & PORT_PLS_MASK) { |
| 2523 | case XDEV_U0: |
| 2524 | return "U0"; |
| 2525 | case XDEV_U1: |
| 2526 | return "U1"; |
| 2527 | case XDEV_U2: |
| 2528 | return "U2"; |
| 2529 | case XDEV_U3: |
| 2530 | return "U3"; |
| 2531 | case XDEV_DISABLED: |
| 2532 | return "Disabled"; |
| 2533 | case XDEV_RXDETECT: |
| 2534 | return "RxDetect"; |
| 2535 | case XDEV_INACTIVE: |
| 2536 | return "Inactive"; |
| 2537 | case XDEV_POLLING: |
| 2538 | return "Polling"; |
| 2539 | case XDEV_RECOVERY: |
| 2540 | return "Recovery"; |
| 2541 | case XDEV_HOT_RESET: |
| 2542 | return "Hot Reset"; |
| 2543 | case XDEV_COMP_MODE: |
| 2544 | return "Compliance mode"; |
| 2545 | case XDEV_TEST_MODE: |
| 2546 | return "Test mode"; |
| 2547 | case XDEV_RESUME: |
| 2548 | return "Resume"; |
| 2549 | default: |
| 2550 | break; |
| 2551 | } |
| 2552 | return "Unknown"; |
| 2553 | } |
| 2554 | |
| 2555 | static inline const char *xhci_decode_portsc(u32 portsc) |
| 2556 | { |
| 2557 | static char str[256]; |
| 2558 | int ret; |
| 2559 | |
Mathias Nyman | 8f11487 | 2017-10-05 11:21:38 +0300 | [diff] [blame] | 2560 | ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ", |
Mathias Nyman | 2e77a82 | 2017-08-16 14:23:22 +0300 | [diff] [blame] | 2561 | portsc & PORT_POWER ? "Powered" : "Powered-off", |
| 2562 | portsc & PORT_CONNECT ? "Connected" : "Not-connected", |
| 2563 | portsc & PORT_PE ? "Enabled" : "Disabled", |
Mathias Nyman | 8f11487 | 2017-10-05 11:21:38 +0300 | [diff] [blame] | 2564 | xhci_portsc_link_state_string(portsc), |
| 2565 | DEV_PORT_SPEED(portsc)); |
Mathias Nyman | 2e77a82 | 2017-08-16 14:23:22 +0300 | [diff] [blame] | 2566 | |
| 2567 | if (portsc & PORT_OC) |
| 2568 | ret += sprintf(str + ret, "OverCurrent "); |
| 2569 | if (portsc & PORT_RESET) |
| 2570 | ret += sprintf(str + ret, "In-Reset "); |
| 2571 | |
| 2572 | ret += sprintf(str + ret, "Change: "); |
| 2573 | if (portsc & PORT_CSC) |
| 2574 | ret += sprintf(str + ret, "CSC "); |
| 2575 | if (portsc & PORT_PEC) |
| 2576 | ret += sprintf(str + ret, "PEC "); |
| 2577 | if (portsc & PORT_WRC) |
| 2578 | ret += sprintf(str + ret, "WRC "); |
| 2579 | if (portsc & PORT_OCC) |
| 2580 | ret += sprintf(str + ret, "OCC "); |
| 2581 | if (portsc & PORT_RC) |
| 2582 | ret += sprintf(str + ret, "PRC "); |
| 2583 | if (portsc & PORT_PLC) |
| 2584 | ret += sprintf(str + ret, "PLC "); |
| 2585 | if (portsc & PORT_CEC) |
| 2586 | ret += sprintf(str + ret, "CEC "); |
| 2587 | if (portsc & PORT_CAS) |
| 2588 | ret += sprintf(str + ret, "CAS "); |
| 2589 | |
| 2590 | ret += sprintf(str + ret, "Wake: "); |
| 2591 | if (portsc & PORT_WKCONN_E) |
| 2592 | ret += sprintf(str + ret, "WCE "); |
| 2593 | if (portsc & PORT_WKDISC_E) |
| 2594 | ret += sprintf(str + ret, "WDE "); |
| 2595 | if (portsc & PORT_WKOC_E) |
| 2596 | ret += sprintf(str + ret, "WOE "); |
| 2597 | |
| 2598 | return str; |
| 2599 | } |
| 2600 | |
Mathias Nyman | 9c1aa36 | 2020-03-12 16:45:11 +0200 | [diff] [blame] | 2601 | static inline const char *xhci_decode_usbsts(u32 usbsts) |
| 2602 | { |
| 2603 | static char str[256]; |
| 2604 | int ret = 0; |
| 2605 | |
| 2606 | if (usbsts == ~(u32)0) |
| 2607 | return " 0xffffffff"; |
| 2608 | if (usbsts & STS_HALT) |
| 2609 | ret += sprintf(str + ret, " HCHalted"); |
| 2610 | if (usbsts & STS_FATAL) |
| 2611 | ret += sprintf(str + ret, " HSE"); |
| 2612 | if (usbsts & STS_EINT) |
| 2613 | ret += sprintf(str + ret, " EINT"); |
| 2614 | if (usbsts & STS_PORT) |
| 2615 | ret += sprintf(str + ret, " PCD"); |
| 2616 | if (usbsts & STS_SAVE) |
| 2617 | ret += sprintf(str + ret, " SSS"); |
| 2618 | if (usbsts & STS_RESTORE) |
| 2619 | ret += sprintf(str + ret, " RSS"); |
| 2620 | if (usbsts & STS_SRE) |
| 2621 | ret += sprintf(str + ret, " SRE"); |
| 2622 | if (usbsts & STS_CNR) |
| 2623 | ret += sprintf(str + ret, " CNR"); |
| 2624 | if (usbsts & STS_HCE) |
| 2625 | ret += sprintf(str + ret, " HCE"); |
| 2626 | |
| 2627 | return str; |
| 2628 | } |
| 2629 | |
Mathias Nyman | 58b9d71 | 2019-11-15 18:50:01 +0200 | [diff] [blame] | 2630 | static inline const char *xhci_decode_doorbell(u32 slot, u32 doorbell) |
| 2631 | { |
| 2632 | static char str[256]; |
| 2633 | u8 ep; |
| 2634 | u16 stream; |
| 2635 | int ret; |
| 2636 | |
| 2637 | ep = (doorbell & 0xff); |
| 2638 | stream = doorbell >> 16; |
| 2639 | |
| 2640 | if (slot == 0) { |
| 2641 | sprintf(str, "Command Ring %d", doorbell); |
| 2642 | return str; |
| 2643 | } |
| 2644 | ret = sprintf(str, "Slot %d ", slot); |
| 2645 | if (ep > 0 && ep < 32) |
| 2646 | ret = sprintf(str + ret, "ep%d%s", |
| 2647 | ep / 2, |
| 2648 | ep % 2 ? "in" : "out"); |
| 2649 | else if (ep == 0 || ep < 248) |
| 2650 | ret = sprintf(str + ret, "Reserved %d", ep); |
| 2651 | else |
| 2652 | ret = sprintf(str + ret, "Vendor Defined %d", ep); |
| 2653 | if (stream) |
| 2654 | ret = sprintf(str + ret, " Stream %d", stream); |
| 2655 | |
| 2656 | return str; |
| 2657 | } |
| 2658 | |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2659 | static inline const char *xhci_ep_state_string(u8 state) |
| 2660 | { |
| 2661 | switch (state) { |
| 2662 | case EP_STATE_DISABLED: |
| 2663 | return "disabled"; |
| 2664 | case EP_STATE_RUNNING: |
| 2665 | return "running"; |
| 2666 | case EP_STATE_HALTED: |
| 2667 | return "halted"; |
| 2668 | case EP_STATE_STOPPED: |
| 2669 | return "stopped"; |
| 2670 | case EP_STATE_ERROR: |
| 2671 | return "error"; |
| 2672 | default: |
| 2673 | return "INVALID"; |
| 2674 | } |
| 2675 | } |
| 2676 | |
| 2677 | static inline const char *xhci_ep_type_string(u8 type) |
| 2678 | { |
| 2679 | switch (type) { |
| 2680 | case ISOC_OUT_EP: |
| 2681 | return "Isoc OUT"; |
| 2682 | case BULK_OUT_EP: |
| 2683 | return "Bulk OUT"; |
| 2684 | case INT_OUT_EP: |
| 2685 | return "Int OUT"; |
| 2686 | case CTRL_EP: |
| 2687 | return "Ctrl"; |
| 2688 | case ISOC_IN_EP: |
| 2689 | return "Isoc IN"; |
| 2690 | case BULK_IN_EP: |
| 2691 | return "Bulk IN"; |
| 2692 | case INT_IN_EP: |
| 2693 | return "Int IN"; |
| 2694 | default: |
| 2695 | return "INVALID"; |
| 2696 | } |
| 2697 | } |
| 2698 | |
| 2699 | static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq, |
| 2700 | u32 tx_info) |
| 2701 | { |
| 2702 | static char str[1024]; |
| 2703 | int ret; |
| 2704 | |
| 2705 | u32 esit; |
| 2706 | u16 maxp; |
| 2707 | u16 avg; |
| 2708 | |
| 2709 | u8 max_pstr; |
| 2710 | u8 ep_state; |
| 2711 | u8 interval; |
| 2712 | u8 ep_type; |
| 2713 | u8 burst; |
| 2714 | u8 cerr; |
| 2715 | u8 mult; |
Mathias Nyman | 97ef0fa | 2018-03-08 17:17:14 +0200 | [diff] [blame] | 2716 | |
| 2717 | bool lsa; |
| 2718 | bool hid; |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2719 | |
Mathias Nyman | 76a14d7 | 2017-09-18 17:39:15 +0300 | [diff] [blame] | 2720 | esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 | |
| 2721 | CTX_TO_MAX_ESIT_PAYLOAD(tx_info); |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2722 | |
| 2723 | ep_state = info & EP_STATE_MASK; |
Mathias Nyman | 97ef0fa | 2018-03-08 17:17:14 +0200 | [diff] [blame] | 2724 | max_pstr = CTX_TO_EP_MAXPSTREAMS(info); |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2725 | interval = CTX_TO_EP_INTERVAL(info); |
| 2726 | mult = CTX_TO_EP_MULT(info) + 1; |
Mathias Nyman | 97ef0fa | 2018-03-08 17:17:14 +0200 | [diff] [blame] | 2727 | lsa = !!(info & EP_HAS_LSA); |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2728 | |
| 2729 | cerr = (info2 & (3 << 1)) >> 1; |
| 2730 | ep_type = CTX_TO_EP_TYPE(info2); |
Mathias Nyman | 97ef0fa | 2018-03-08 17:17:14 +0200 | [diff] [blame] | 2731 | hid = !!(info2 & (1 << 7)); |
Felipe Balbi | 19a7d0d6 | 2017-04-07 17:56:57 +0300 | [diff] [blame] | 2732 | burst = CTX_TO_MAX_BURST(info2); |
| 2733 | maxp = MAX_PACKET_DECODED(info2); |
| 2734 | |
| 2735 | avg = EP_AVG_TRB_LENGTH(tx_info); |
| 2736 | |
| 2737 | ret = sprintf(str, "State %s mult %d max P. Streams %d %s", |
| 2738 | xhci_ep_state_string(ep_state), mult, |
| 2739 | max_pstr, lsa ? "LSA " : ""); |
| 2740 | |
| 2741 | ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ", |
| 2742 | (1 << interval) * 125, esit, cerr); |
| 2743 | |
| 2744 | ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ", |
| 2745 | xhci_ep_type_string(ep_type), hid ? "HID" : "", |
| 2746 | burst, maxp, deq); |
| 2747 | |
| 2748 | ret += sprintf(str + ret, "avg trb len %d", avg); |
| 2749 | |
| 2750 | return str; |
| 2751 | } |
Felipe Balbi | a37c3f7 | 2017-01-23 14:20:19 +0200 | [diff] [blame] | 2752 | |
Sarah Sharp | 74c6874 | 2009-04-27 19:52:22 -0700 | [diff] [blame] | 2753 | #endif /* __LINUX_XHCI_HCD_H */ |