blob: 68956b13b8d1b8ef1ce67620e9c806e3ad133a72 [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070027#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070028#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020029#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070030
Sarah Sharp74c68742009-04-27 19:52:22 -070031/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080033#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070034
35/* xHCI PCI Configuration Registers */
36#define XHCI_SBRN_OFFSET (0x60)
37
Sarah Sharp66d4ead2009-04-27 19:52:28 -070038/* Max number of USB devices for any host controller - limit in section 6.1 */
39#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070040/* Section 5.3.3 - MaxPorts */
41#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070042
Sarah Sharp74c68742009-04-27 19:52:22 -070043/*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070047 */
48
49/**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110060 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
Sarah Sharp74c68742009-04-27 19:52:22 -070067 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070068};
Sarah Sharp74c68742009-04-27 19:52:22 -070069
70/* hc_capbase bitmasks */
71/* bits 7:0 - how long is the Capabilities register */
72#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73/* bits 31:16 */
74#define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76/* HCSPARAMS1 - hcs_params1 - bitmasks */
77/* bits 0:7, Max Device Slots */
78#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79#define HCS_SLOTS_MASK 0xff
80/* bits 8:18, Max Interrupters */
81#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85/* HCSPARAMS2 - hcs_params2 - bitmasks */
86/* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88#define HCS_IST(p) (((p) >> 0) & 0xf)
89/* bits 4:7, max number of Event Ring segments */
90#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020091/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070092/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020093/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
94#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070095
96/* HCSPARAMS3 - hcs_params3 - bitmasks */
97/* bits 0:7, Max U1 to U0 latency for the roothub ports */
98#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
99/* bits 16:31, Max U2 to U0 latency for the roothub ports */
100#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
101
102/* HCCPARAMS - hcc_params - bitmasks */
103/* true: HC can use 64-bit address pointers */
104#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
105/* true: HC can do bandwidth negotiation */
106#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
107/* true: HC uses 64-byte Device Context structures
108 * FIXME 64-byte context structures aren't supported yet.
109 */
110#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
111/* true: HC has port power switches */
112#define HCC_PPC(p) ((p) & (1 << 3))
113/* true: HC has port indicators */
114#define HCS_INDICATOR(p) ((p) & (1 << 4))
115/* true: HC has Light HC Reset Capability */
116#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
117/* true: HC supports latency tolerance messaging */
118#define HCC_LTC(p) ((p) & (1 << 6))
119/* true: no secondary Stream ID Support */
120#define HCC_NSS(p) ((p) & (1 << 7))
121/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700122#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700123/* Extended Capabilities pointer from PCI base - section 5.3.6 */
124#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
125
126/* db_off bitmask - bits 0:1 reserved */
127#define DBOFF_MASK (~0x3)
128
129/* run_regs_off bitmask - bits 0:4 reserved */
130#define RTSOFF_MASK (~0x1f)
131
132
133/* Number of registers per port */
134#define NUM_PORT_REGS 4
135
Mathias Nymanb6e76372013-05-23 17:14:29 +0300136#define PORTSC 0
137#define PORTPMSC 1
138#define PORTLI 2
139#define PORTHLPMC 3
140
Sarah Sharp74c68742009-04-27 19:52:22 -0700141/**
142 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
143 * @command: USBCMD - xHC command register
144 * @status: USBSTS - xHC status register
145 * @page_size: This indicates the page size that the host controller
146 * supports. If bit n is set, the HC supports a page size
147 * of 2^(n+12), up to a 128MB page size.
148 * 4K is the minimum page size.
149 * @cmd_ring: CRP - 64-bit Command Ring Pointer
150 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
151 * @config_reg: CONFIG - Configure Register
152 * @port_status_base: PORTSCn - base address for Port Status and Control
153 * Each port has a Port Status and Control register,
154 * followed by a Port Power Management Status and Control
155 * register, a Port Link Info register, and a reserved
156 * register.
157 * @port_power_base: PORTPMSCn - base address for
158 * Port Power Management Status and Control
159 * @port_link_base: PORTLIn - base address for Port Link Info (current
160 * Link PM state and control) for USB 2.1 and USB 3.0
161 * devices.
162 */
163struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100164 __le32 command;
165 __le32 status;
166 __le32 page_size;
167 __le32 reserved1;
168 __le32 reserved2;
169 __le32 dev_notification;
170 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700171 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100172 __le32 reserved3[4];
173 __le64 dcbaa_ptr;
174 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700175 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100176 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700177 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100178 __le32 port_status_base;
179 __le32 port_power_base;
180 __le32 port_link_base;
181 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700182 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100183 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700184};
Sarah Sharp74c68742009-04-27 19:52:22 -0700185
186/* USBCMD - USB command - command bitmasks */
187/* start/stop HC execution - do not write unless HC is halted*/
188#define CMD_RUN XHCI_CMD_RUN
189/* Reset HC - resets internal HC state machine and all registers (except
190 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
191 * The xHCI driver must reinitialize the xHC after setting this bit.
192 */
193#define CMD_RESET (1 << 1)
194/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
195#define CMD_EIE XHCI_CMD_EIE
196/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
197#define CMD_HSEIE XHCI_CMD_HSEIE
198/* bits 4:6 are reserved (and should be preserved on writes). */
199/* light reset (port status stays unchanged) - reset completed when this is 0 */
200#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700201/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700202#define CMD_CSS (1 << 8)
203#define CMD_CRS (1 << 9)
204/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
205#define CMD_EWE XHCI_CMD_EWE
206/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
207 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
208 * '0' means the xHC can power it off if all ports are in the disconnect,
209 * disabled, or powered-off state.
210 */
211#define CMD_PM_INDEX (1 << 11)
212/* bits 12:31 are reserved (and should be preserved on writes). */
213
Felipe Balbi4e833c02012-03-15 16:37:08 +0200214/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800215#define IMAN_IE (1 << 1)
216#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200217
Sarah Sharp74c68742009-04-27 19:52:22 -0700218/* USBSTS - USB status - status bitmasks */
219/* HC not running - set to 1 when run/stop bit is cleared. */
220#define STS_HALT XHCI_STS_HALT
221/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
222#define STS_FATAL (1 << 2)
223/* event interrupt - clear this prior to clearing any IP flags in IR set*/
224#define STS_EINT (1 << 3)
225/* port change detect */
226#define STS_PORT (1 << 4)
227/* bits 5:7 reserved and zeroed */
228/* save state status - '1' means xHC is saving state */
229#define STS_SAVE (1 << 8)
230/* restore state status - '1' means xHC is restoring state */
231#define STS_RESTORE (1 << 9)
232/* true: save or restore error */
233#define STS_SRE (1 << 10)
234/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
235#define STS_CNR XHCI_STS_CNR
236/* true: internal Host Controller Error - SW needs to reset and reinitialize */
237#define STS_HCE (1 << 12)
238/* bits 13:31 reserved and should be preserved */
239
240/*
241 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
242 * Generate a device notification event when the HC sees a transaction with a
243 * notification type that matches a bit set in this bit field.
244 */
245#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700246#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700247/* Most of the device notification types should only be used for debug.
248 * SW does need to pay attention to function wake notifications.
249 */
250#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
251
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700252/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
253/* bit 0 is the command ring cycle state */
254/* stop ring operation after completion of the currently executing command */
255#define CMD_RING_PAUSE (1 << 1)
256/* stop ring immediately - abort the currently executing command */
257#define CMD_RING_ABORT (1 << 2)
258/* true: command ring is running */
259#define CMD_RING_RUNNING (1 << 3)
260/* bits 4:5 reserved and should be preserved */
261/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700262#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700263
Sarah Sharp74c68742009-04-27 19:52:22 -0700264/* CONFIG - Configure Register - config_reg bitmasks */
265/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
266#define MAX_DEVS(p) ((p) & 0xff)
267/* bits 8:31 - reserved and should be preserved */
268
269/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
270/* true: device connected */
271#define PORT_CONNECT (1 << 0)
272/* true: port enabled */
273#define PORT_PE (1 << 1)
274/* bit 2 reserved and zeroed */
275/* true: port has an over-current condition */
276#define PORT_OC (1 << 3)
277/* true: port reset signaling asserted */
278#define PORT_RESET (1 << 4)
279/* Port Link State - bits 5:8
280 * A read gives the current link PM state of the port,
281 * a write with Link State Write Strobe set sets the link state.
282 */
Andiry Xube88fe42010-10-14 07:22:57 -0700283#define PORT_PLS_MASK (0xf << 5)
284#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700285#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700286#define XDEV_U3 (0x3 << 5)
287#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700288/* true: port has power (see HCC_PPC) */
289#define PORT_POWER (1 << 9)
290/* bits 10:13 indicate device speed:
291 * 0 - undefined speed - port hasn't be initialized by a reset yet
292 * 1 - full speed
293 * 2 - low speed
294 * 3 - high speed
295 * 4 - super speed
296 * 5-15 reserved
297 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700298#define DEV_SPEED_MASK (0xf << 10)
299#define XDEV_FS (0x1 << 10)
300#define XDEV_LS (0x2 << 10)
301#define XDEV_HS (0x3 << 10)
302#define XDEV_SS (0x4 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700303#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700304#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
305#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
306#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
307#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
308/* Bits 20:23 in the Slot Context are the speed for the device */
309#define SLOT_SPEED_FS (XDEV_FS << 10)
310#define SLOT_SPEED_LS (XDEV_LS << 10)
311#define SLOT_SPEED_HS (XDEV_HS << 10)
312#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700313/* Port Indicator Control */
314#define PORT_LED_OFF (0 << 14)
315#define PORT_LED_AMBER (1 << 14)
316#define PORT_LED_GREEN (2 << 14)
317#define PORT_LED_MASK (3 << 14)
318/* Port Link State Write Strobe - set this when changing link state */
319#define PORT_LINK_STROBE (1 << 16)
320/* true: connect status change */
321#define PORT_CSC (1 << 17)
322/* true: port enable change */
323#define PORT_PEC (1 << 18)
324/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
325 * into an enabled state, and the device into the default state. A "warm" reset
326 * also resets the link, forcing the device through the link training sequence.
327 * SW can also look at the Port Reset register to see when warm reset is done.
328 */
329#define PORT_WRC (1 << 19)
330/* true: over-current change */
331#define PORT_OCC (1 << 20)
332/* true: reset change - 1 to 0 transition of PORT_RESET */
333#define PORT_RC (1 << 21)
334/* port link status change - set on some port link state transitions:
335 * Transition Reason
336 * ------------------------------------------------------------------------------
337 * - U3 to Resume Wakeup signaling from a device
338 * - Resume to Recovery to U0 USB 3.0 device resume
339 * - Resume to U0 USB 2.0 device resume
340 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
341 * - U3 to U0 Software resume of USB 2.0 device complete
342 * - U2 to U0 L1 resume of USB 2.1 device complete
343 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
344 * - U0 to disabled L1 entry error with USB 2.1 device
345 * - Any state to inactive Error on USB 3.0 port
346 */
347#define PORT_PLC (1 << 22)
348/* port configure error change - port failed to configure its link partner */
349#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200350/* Cold Attach Status - xHC can set this bit to report device attached during
351 * Sx state. Warm port reset should be perfomed to clear this bit and move port
352 * to connected state.
353 */
354#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700355/* wake on connect (enable) */
356#define PORT_WKCONN_E (1 << 25)
357/* wake on disconnect (enable) */
358#define PORT_WKDISC_E (1 << 26)
359/* wake on over-current (enable) */
360#define PORT_WKOC_E (1 << 27)
361/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200362/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700363#define PORT_DEV_REMOVE (1 << 30)
364/* Initiate a warm port reset - complete when PORT_WRC is '1' */
365#define PORT_WR (1 << 31)
366
Dan Carpenter22e04872011-03-17 22:39:49 +0300367/* We mark duplicate entries with -1 */
368#define DUPLICATE_ENTRY ((u8)(-1))
369
Sarah Sharp74c68742009-04-27 19:52:22 -0700370/* Port Power Management Status and Control - port_power_base bitmasks */
371/* Inactivity timer value for transitions into U1, in microseconds.
372 * Timeout can be up to 127us. 0xFF means an infinite timeout.
373 */
374#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800375#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700376/* Inactivity timer value for transitions into U2 */
377#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800378#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700379/* Bits 24:31 for port testing */
380
Andiry Xu9777e3c2010-10-14 07:23:03 -0700381/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700382#define PORT_L1S_MASK 7
383#define PORT_L1S_SUCCESS 1
384#define PORT_RWE (1 << 3)
385#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700386#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700387#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700388#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700389#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700390
Mathias Nymana558ccd2013-05-23 17:14:30 +0300391
392/* USB2 Protocol PORTHLPMC */
393#define PORT_HIRDM(p)((p) & 3)
394#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
395#define PORT_BESLD(p)(((p) & 0xf) << 10)
396
397/* use 512 microseconds as USB2 LPM L1 default timeout. */
398#define XHCI_L1_TIMEOUT 512
399
400/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
401 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
402 * by other operating systems.
403 *
404 * XHCI 1.0 errata 8/14/12 Table 13 notes:
405 * "Software should choose xHC BESL/BESLD field values that do not violate a
406 * device's resume latency requirements,
407 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
408 * or not program values < '4' if BLC = '0' and a BESL device is attached.
409 */
410#define XHCI_DEFAULT_BESL 4
411
Sarah Sharp74c68742009-04-27 19:52:22 -0700412/**
Sarah Sharp98441972009-05-14 11:44:18 -0700413 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700414 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
415 * interrupts and check for pending interrupts.
416 * @irq_control: IMOD - Interrupt Moderation Register.
417 * Used to throttle interrupts.
418 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
419 * @erst_base: ERST base address.
420 * @erst_dequeue: Event ring dequeue pointer.
421 *
422 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
423 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
424 * multiple segments of the same size. The HC places events on the ring and
425 * "updates the Cycle bit in the TRBs to indicate to software the current
426 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
427 * updates the dequeue pointer.
428 */
Sarah Sharp98441972009-05-14 11:44:18 -0700429struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100430 __le32 irq_pending;
431 __le32 irq_control;
432 __le32 erst_size;
433 __le32 rsvd;
434 __le64 erst_base;
435 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700436};
Sarah Sharp74c68742009-04-27 19:52:22 -0700437
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700438/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700439#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700440/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700441/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700442#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
443#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
444#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
445
446/* irq_control bitmasks */
447/* Minimum interval between interrupts (in 250ns intervals). The interval
448 * between interrupts will be longer if there are no events on the event ring.
449 * Default is 4000 (1 ms).
450 */
451#define ER_IRQ_INTERVAL_MASK (0xffff)
452/* Counter used to count down the time to the next interrupt - HW use only */
453#define ER_IRQ_COUNTER_MASK (0xffff << 16)
454
455/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700456/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700457#define ERST_SIZE_MASK (0xffff << 16)
458
459/* erst_dequeue bitmasks */
460/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
461 * where the current dequeue pointer lies. This is an optional HW hint.
462 */
463#define ERST_DESI_MASK (0x7)
464/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
465 * a work queue (or delayed service routine)?
466 */
467#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700468#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700469
470/**
471 * struct xhci_run_regs
472 * @microframe_index:
473 * MFINDEX - current microframe number
474 *
475 * Section 5.5 Host Controller Runtime Registers:
476 * "Software should read and write these registers using only Dword (32 bit)
477 * or larger accesses"
478 */
479struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100480 __le32 microframe_index;
481 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700482 struct xhci_intr_reg ir_set[128];
483};
Sarah Sharp74c68742009-04-27 19:52:22 -0700484
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700485/**
486 * struct doorbell_array
487 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500488 * Bits 0 - 7: Endpoint target
489 * Bits 8 - 15: RsvdZ
490 * Bits 16 - 31: Stream ID
491 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700492 * Section 5.6
493 */
494struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100495 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700496};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700497
Matthew Wilcox50d646762010-12-15 14:18:11 -0500498#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
499#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700500
Sarah Sharpa74588f2009-04-27 19:53:42 -0700501/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700502 * struct xhci_protocol_caps
503 * @revision: major revision, minor revision, capability ID,
504 * and next capability pointer.
505 * @name_string: Four ASCII characters to say which spec this xHC
506 * follows, typically "USB ".
507 * @port_info: Port offset, count, and protocol-defined information.
508 */
509struct xhci_protocol_caps {
510 u32 revision;
511 u32 name_string;
512 u32 port_info;
513};
514
515#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
516#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
517#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
518
519/**
John Yound115b042009-07-27 12:05:15 -0700520 * struct xhci_container_ctx
521 * @type: Type of context. Used to calculated offsets to contained contexts.
522 * @size: Size of the context data
523 * @bytes: The raw context data given to HW
524 * @dma: dma address of the bytes
525 *
526 * Represents either a Device or Input context. Holds a pointer to the raw
527 * memory used for the context (bytes) and dma address of it (dma).
528 */
529struct xhci_container_ctx {
530 unsigned type;
531#define XHCI_CTX_TYPE_DEVICE 0x1
532#define XHCI_CTX_TYPE_INPUT 0x2
533
534 int size;
535
536 u8 *bytes;
537 dma_addr_t dma;
538};
539
540/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700541 * struct xhci_slot_ctx
542 * @dev_info: Route string, device speed, hub info, and last valid endpoint
543 * @dev_info2: Max exit latency for device number, root hub port number
544 * @tt_info: tt_info is used to construct split transaction tokens
545 * @dev_state: slot state and device address
546 *
547 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
548 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
549 * reserved at the end of the slot context for HC internal use.
550 */
551struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100552 __le32 dev_info;
553 __le32 dev_info2;
554 __le32 tt_info;
555 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700556 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100557 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700558};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700559
560/* dev_info bitmasks */
561/* Route String - 0:19 */
562#define ROUTE_STRING_MASK (0xfffff)
563/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
564#define DEV_SPEED (0xf << 20)
565/* bit 24 reserved */
566/* Is this LS/FS device connected through a HS hub? - bit 25 */
567#define DEV_MTT (0x1 << 25)
568/* Set if the device is a hub - bit 26 */
569#define DEV_HUB (0x1 << 26)
570/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700571#define LAST_CTX_MASK (0x1f << 27)
572#define LAST_CTX(p) ((p) << 27)
573#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700574#define SLOT_FLAG (1 << 0)
575#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700576
577/* dev_info2 bitmasks */
578/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
579#define MAX_EXIT (0xffff)
580/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700581#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700582#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700583/* Maximum number of ports under a hub device */
584#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700585
586/* tt_info bitmasks */
587/*
588 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
589 * The Slot ID of the hub that isolates the high speed signaling from
590 * this low or full-speed device. '0' if attached to root hub port.
591 */
592#define TT_SLOT (0xff)
593/*
594 * The number of the downstream facing port of the high-speed hub
595 * '0' if the device is not low or full speed.
596 */
597#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700598#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700599
600/* dev_state bitmasks */
601/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700602#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700603/* bits 8:26 reserved */
604/* Slot state */
605#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700606#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700607
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200608#define SLOT_STATE_DISABLED 0
609#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
610#define SLOT_STATE_DEFAULT 1
611#define SLOT_STATE_ADDRESSED 2
612#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700613
614/**
615 * struct xhci_ep_ctx
616 * @ep_info: endpoint state, streams, mult, and interval information.
617 * @ep_info2: information on endpoint type, max packet size, max burst size,
618 * error count, and whether the HC will force an event for all
619 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700620 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
621 * defines one stream, this points to the endpoint transfer ring.
622 * Otherwise, it points to a stream context array, which has a
623 * ring pointer for each flow.
624 * @tx_info:
625 * Average TRB lengths for the endpoint ring and
626 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700627 *
628 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
629 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
630 * reserved at the end of the endpoint context for HC internal use.
631 */
632struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100633 __le32 ep_info;
634 __le32 ep_info2;
635 __le64 deq;
636 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700637 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100638 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700639};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700640
641/* ep_info bitmasks */
642/*
643 * Endpoint State - bits 0:2
644 * 0 - disabled
645 * 1 - running
646 * 2 - halted due to halt condition - ok to manipulate endpoint ring
647 * 3 - stopped
648 * 4 - TRB error
649 * 5-7 - reserved
650 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700651#define EP_STATE_MASK (0xf)
652#define EP_STATE_DISABLED 0
653#define EP_STATE_RUNNING 1
654#define EP_STATE_HALTED 2
655#define EP_STATE_STOPPED 3
656#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700657/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700658#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700659#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700660/* bits 10:14 are Max Primary Streams */
661/* bit 15 is Linear Stream Array */
662/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700663#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700664#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700665#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700666#define EP_MAXPSTREAMS_MASK (0x1f << 10)
667#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
668/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
669#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700670
671/* ep_info2 bitmasks */
672/*
673 * Force Event - generate transfer events for all TRBs for this endpoint
674 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
675 */
676#define FORCE_EVENT (0x1)
677#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700678#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700679#define EP_TYPE(p) ((p) << 3)
680#define ISOC_OUT_EP 1
681#define BULK_OUT_EP 2
682#define INT_OUT_EP 3
683#define CTRL_EP 4
684#define ISOC_IN_EP 5
685#define BULK_IN_EP 6
686#define INT_IN_EP 7
687/* bit 6 reserved */
688/* bit 7 is Host Initiate Disable - for disabling stream selection */
689#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700690#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700691#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700692#define MAX_PACKET_MASK (0xffff << 16)
693#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700694
Andiry Xudc07c912010-11-11 17:43:57 +0800695/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
696 * USB2.0 spec 9.6.6.
697 */
698#define GET_MAX_PACKET(p) ((p) & 0x7ff)
699
Sarah Sharp9238f252010-04-16 08:07:27 -0700700/* tx_info bitmasks */
701#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
702#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700703#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700704
Sarah Sharpbf161e82011-02-23 15:46:42 -0800705/* deq bitmasks */
706#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200707#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800708
Sarah Sharpa74588f2009-04-27 19:53:42 -0700709
710/**
John Yound115b042009-07-27 12:05:15 -0700711 * struct xhci_input_control_context
712 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700713 *
714 * @drop_context: set the bit of the endpoint context you want to disable
715 * @add_context: set the bit of the endpoint context you want to enable
716 */
John Yound115b042009-07-27 12:05:15 -0700717struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100718 __le32 drop_flags;
719 __le32 add_flags;
720 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700721};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700722
Sarah Sharp9af5d712011-09-02 11:05:48 -0700723#define EP_IS_ADDED(ctrl_ctx, i) \
724 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
725#define EP_IS_DROPPED(ctrl_ctx, i) \
726 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
727
Sarah Sharp913a8a32009-09-04 10:53:13 -0700728/* Represents everything that is needed to issue a command on the command ring.
729 * It's useful to pre-allocate these for commands that cannot fail due to
730 * out-of-memory errors, like freeing streams.
731 */
732struct xhci_command {
733 /* Input context for changing device state */
734 struct xhci_container_ctx *in_ctx;
735 u32 status;
736 /* If completion is null, no one is waiting on this command
737 * and the structure can be freed after the command completes.
738 */
739 struct completion *completion;
740 union xhci_trb *command_trb;
741 struct list_head cmd_list;
742};
743
Sarah Sharpa74588f2009-04-27 19:53:42 -0700744/* drop context bitmasks */
745#define DROP_EP(x) (0x1 << x)
746/* add context bitmasks */
747#define ADD_EP(x) (0x1 << x)
748
Sarah Sharp8df75f42010-04-02 15:34:16 -0700749struct xhci_stream_ctx {
750 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100751 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700752 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100753 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700754};
755
756/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300757#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700758/* Secondary stream array type, dequeue pointer is to a transfer ring */
759#define SCT_SEC_TR 0
760/* Primary stream array type, dequeue pointer is to a transfer ring */
761#define SCT_PRI_TR 1
762/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
763#define SCT_SSA_8 2
764#define SCT_SSA_16 3
765#define SCT_SSA_32 4
766#define SCT_SSA_64 5
767#define SCT_SSA_128 6
768#define SCT_SSA_256 7
769
770/* Assume no secondary streams for now */
771struct xhci_stream_info {
772 struct xhci_ring **stream_rings;
773 /* Number of streams, including stream 0 (which drivers can't use) */
774 unsigned int num_streams;
775 /* The stream context array may be bigger than
776 * the number of streams the driver asked for
777 */
778 struct xhci_stream_ctx *stream_ctx_array;
779 unsigned int num_stream_ctxs;
780 dma_addr_t ctx_array_dma;
781 /* For mapping physical TRB addresses to segments in stream rings */
782 struct radix_tree_root trb_address_map;
783 struct xhci_command *free_streams_command;
784};
785
786#define SMALL_STREAM_ARRAY_SIZE 256
787#define MEDIUM_STREAM_ARRAY_SIZE 1024
788
Sarah Sharp9af5d712011-09-02 11:05:48 -0700789/* Some Intel xHCI host controllers need software to keep track of the bus
790 * bandwidth. Keep track of endpoint info here. Each root port is allocated
791 * the full bus bandwidth. We must also treat TTs (including each port under a
792 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
793 * (DMI) also limits the total bandwidth (across all domains) that can be used.
794 */
795struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700796 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700797 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700798 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700799 unsigned int mult;
800 unsigned int num_packets;
801 unsigned int max_packet_size;
802 unsigned int max_esit_payload;
803 unsigned int type;
804};
805
Sarah Sharpc29eea62011-09-02 11:05:52 -0700806/* "Block" sizes in bytes the hardware uses for different device speeds.
807 * The logic in this part of the hardware limits the number of bits the hardware
808 * can use, so must represent bandwidth in a less precise manner to mimic what
809 * the scheduler hardware computes.
810 */
811#define FS_BLOCK 1
812#define HS_BLOCK 4
813#define SS_BLOCK 16
814#define DMI_BLOCK 32
815
816/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
817 * with each byte transferred. SuperSpeed devices have an initial overhead to
818 * set up bursts. These are in blocks, see above. LS overhead has already been
819 * translated into FS blocks.
820 */
821#define DMI_OVERHEAD 8
822#define DMI_OVERHEAD_BURST 4
823#define SS_OVERHEAD 8
824#define SS_OVERHEAD_BURST 32
825#define HS_OVERHEAD 26
826#define FS_OVERHEAD 20
827#define LS_OVERHEAD 128
828/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
829 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
830 * of overhead associated with split transfers crossing microframe boundaries.
831 * 31 blocks is pure protocol overhead.
832 */
833#define TT_HS_OVERHEAD (31 + 94)
834#define TT_DMI_OVERHEAD (25 + 12)
835
836/* Bandwidth limits in blocks */
837#define FS_BW_LIMIT 1285
838#define TT_BW_LIMIT 1320
839#define HS_BW_LIMIT 1607
840#define SS_BW_LIMIT_IN 3906
841#define DMI_BW_LIMIT_IN 3906
842#define SS_BW_LIMIT_OUT 3906
843#define DMI_BW_LIMIT_OUT 3906
844
845/* Percentage of bus bandwidth reserved for non-periodic transfers */
846#define FS_BW_RESERVED 10
847#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700848#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700849
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700850struct xhci_virt_ep {
851 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700852 /* Related to endpoints that are configured to use stream IDs only */
853 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700854 /* Temporary storage in case the configure endpoint command fails and we
855 * have to restore the device state to the previous state
856 */
857 struct xhci_ring *new_ring;
858 unsigned int ep_state;
859#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700860#define EP_HALTED (1 << 1) /* For stall handling */
861#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700862/* Transitioning the endpoint to using streams, don't enqueue URBs */
863#define EP_GETTING_STREAMS (1 << 3)
864#define EP_HAS_STREAMS (1 << 4)
865/* Transitioning the endpoint to not using streams, don't enqueue URBs */
866#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700867 /* ---- Related to URB cancellation ---- */
868 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700869 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700870 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700871 /* Watchdog timer for stop endpoint command to cancel URBs */
872 struct timer_list stop_cmd_timer;
873 int stop_cmds_pending;
874 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800875 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
876 * command. We'll need to update the ring's dequeue segment and dequeue
877 * pointer after the command completes.
878 */
879 struct xhci_segment *queued_deq_seg;
880 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700881 /*
882 * Sometimes the xHC can not process isochronous endpoint ring quickly
883 * enough, and it will miss some isoc tds on the ring and generate
884 * a Missed Service Error Event.
885 * Set skip flag when receive a Missed Service Error Event and
886 * process the missed tds on the endpoint ring.
887 */
888 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700889 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700890 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700891 struct list_head bw_endpoint_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700892};
893
Sarah Sharp839c8172011-09-02 11:05:47 -0700894enum xhci_overhead_type {
895 LS_OVERHEAD_TYPE = 0,
896 FS_OVERHEAD_TYPE,
897 HS_OVERHEAD_TYPE,
898};
899
900struct xhci_interval_bw {
901 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700902 /* Sorted by max packet size.
903 * Head of the list is the greatest max packet size.
904 */
905 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700906 /* How many endpoints of each speed are present. */
907 unsigned int overhead[3];
908};
909
910#define XHCI_MAX_INTERVAL 16
911
912struct xhci_interval_bw_table {
913 unsigned int interval0_esit_payload;
914 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700915 /* Includes reserved bandwidth for async endpoints */
916 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700917 unsigned int ss_bw_in;
918 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700919};
920
921
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700922struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700923 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700924 /*
925 * Commands to the hardware are passed an "input context" that
926 * tells the hardware what to change in its data structures.
927 * The hardware will return changes in an "output context" that
928 * software must allocate for the hardware. We need to keep
929 * track of input and output contexts separately because
930 * these commands might fail and we don't trust the hardware.
931 */
John Yound115b042009-07-27 12:05:15 -0700932 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700933 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700934 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800935 /* Rings saved to ensure old alt settings can be re-instated */
936 struct xhci_ring **ring_cache;
937 int num_rings_cached;
938#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700939 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700940 struct completion cmd_completion;
Sarah Sharpfe301822011-09-02 11:05:41 -0700941 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700942 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700943 struct xhci_interval_bw_table *bw_table;
944 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -0700945 /* The current max exit latency for the enabled USB3 link states. */
946 u16 current_mel;
Sarah Sharp839c8172011-09-02 11:05:47 -0700947};
948
949/*
950 * For each roothub, keep track of the bandwidth information for each periodic
951 * interval.
952 *
953 * If a high speed hub is attached to the roothub, each TT associated with that
954 * hub is a separate bandwidth domain. The interval information for the
955 * endpoints on the devices under that TT will appear in the TT structure.
956 */
957struct xhci_root_port_bw_info {
958 struct list_head tts;
959 unsigned int num_active_tts;
960 struct xhci_interval_bw_table bw_table;
961};
962
963struct xhci_tt_bw_info {
964 struct list_head tt_list;
965 int slot_id;
966 int ttport;
967 struct xhci_interval_bw_table bw_table;
968 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700969};
970
971
Sarah Sharpa74588f2009-04-27 19:53:42 -0700972/**
973 * struct xhci_device_context_array
974 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
975 */
976struct xhci_device_context_array {
977 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +1100978 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -0700979 /* private xHCD pointers */
980 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -0700981};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700982/* TODO: write function to set the 64-bit device DMA address */
983/*
984 * TODO: change this to be dynamically sized at HC mem init time since the HC
985 * might not be able to handle the maximum number of devices possible.
986 */
987
988
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700989struct xhci_transfer_event {
990 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +1100991 __le64 buffer;
992 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700993 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100994 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -0700995};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700996
Vivek Gautam1c11a172013-03-21 12:06:48 +0530997/* Transfer event TRB length bit mask */
998/* bits 0:23 */
999#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1000
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001001/** Transfer Event bit fields **/
1002#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1003
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001004/* Completion Code - only applicable for some types of TRBs */
1005#define COMP_CODE_MASK (0xff << 24)
1006#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1007#define COMP_SUCCESS 1
1008/* Data Buffer Error */
1009#define COMP_DB_ERR 2
1010/* Babble Detected Error */
1011#define COMP_BABBLE 3
1012/* USB Transaction Error */
1013#define COMP_TX_ERR 4
1014/* TRB Error - some TRB field is invalid */
1015#define COMP_TRB_ERR 5
1016/* Stall Error - USB device is stalled */
1017#define COMP_STALL 6
1018/* Resource Error - HC doesn't have memory for that device configuration */
1019#define COMP_ENOMEM 7
1020/* Bandwidth Error - not enough room in schedule for this dev config */
1021#define COMP_BW_ERR 8
1022/* No Slots Available Error - HC ran out of device slots */
1023#define COMP_ENOSLOTS 9
1024/* Invalid Stream Type Error */
1025#define COMP_STREAM_ERR 10
1026/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1027#define COMP_EBADSLT 11
1028/* Endpoint Not Enabled Error */
1029#define COMP_EBADEP 12
1030/* Short Packet */
1031#define COMP_SHORT_TX 13
1032/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1033#define COMP_UNDERRUN 14
1034/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1035#define COMP_OVERRUN 15
1036/* Virtual Function Event Ring Full Error */
1037#define COMP_VF_FULL 16
1038/* Parameter Error - Context parameter is invalid */
1039#define COMP_EINVAL 17
1040/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1041#define COMP_BW_OVER 18
1042/* Context State Error - illegal context state transition requested */
1043#define COMP_CTX_STATE 19
1044/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1045#define COMP_PING_ERR 20
1046/* Event Ring is full */
1047#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001048/* Incompatible Device Error */
1049#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001050/* Missed Service Error - HC couldn't service an isoc ep within interval */
1051#define COMP_MISSED_INT 23
1052/* Successfully stopped command ring */
1053#define COMP_CMD_STOP 24
1054/* Successfully aborted current command and stopped command ring */
1055#define COMP_CMD_ABORT 25
1056/* Stopped - transfer was terminated by a stop endpoint command */
1057#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001058/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001059#define COMP_STOP_INVAL 27
1060/* Control Abort Error - Debug Capability - control pipe aborted */
1061#define COMP_DBG_ABORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001062/* Max Exit Latency Too Large Error */
1063#define COMP_MEL_ERR 29
1064/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001065/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1066#define COMP_BUFF_OVER 31
1067/* Event Lost Error - xHC has an "internal event overrun condition" */
1068#define COMP_ISSUES 32
1069/* Undefined Error - reported when other error codes don't apply */
1070#define COMP_UNKNOWN 33
1071/* Invalid Stream ID Error */
1072#define COMP_STRID_ERR 34
1073/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001074#define COMP_2ND_BW_ERR 35
1075/* Split Transaction Error */
1076#define COMP_SPLIT_ERR 36
1077
1078struct xhci_link_trb {
1079 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001080 __le64 segment_ptr;
1081 __le32 intr_target;
1082 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001083};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001084
1085/* control bitfields */
1086#define LINK_TOGGLE (0x1<<1)
1087
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001088/* Command completion event TRB */
1089struct xhci_event_cmd {
1090 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001091 __le64 cmd_trb;
1092 __le32 status;
1093 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001094};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001095
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001096/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001097
1098/* Address device - disable SetAddress */
1099#define TRB_BSR (1<<9)
1100enum xhci_setup_dev {
1101 SETUP_CONTEXT_ONLY,
1102 SETUP_CONTEXT_ADDRESS,
1103};
1104
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001105/* bits 16:23 are the virtual function ID */
1106/* bits 24:31 are the slot ID */
1107#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1108#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001109
Sarah Sharpae636742009-04-29 19:02:31 -07001110/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1111#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1112#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1113
Andiry Xube88fe42010-10-14 07:22:57 -07001114#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1115#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1116#define LAST_EP_INDEX 30
1117
Hans de Goede95241db2013-10-04 00:29:48 +02001118/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001119#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1120#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001121#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001122
Sarah Sharpae636742009-04-29 19:02:31 -07001123
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001124/* Port Status Change Event TRB fields */
1125/* Port ID - bits 31:24 */
1126#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1127
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001128/* Normal TRB fields */
1129/* transfer_len bitmasks - bits 0:16 */
1130#define TRB_LEN(p) ((p) & 0x1ffff)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001131/* Interrupter Target - which MSI-X vector to target the completion event at */
1132#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1133#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001134#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001135#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001136
1137/* Cycle bit - indicates TRB ownership by HC or HCD */
1138#define TRB_CYCLE (1<<0)
1139/*
1140 * Force next event data TRB to be evaluated before task switch.
1141 * Used to pass OS data back after a TD completes.
1142 */
1143#define TRB_ENT (1<<1)
1144/* Interrupt on short packet */
1145#define TRB_ISP (1<<2)
1146/* Set PCIe no snoop attribute */
1147#define TRB_NO_SNOOP (1<<3)
1148/* Chain multiple TRBs into a TD */
1149#define TRB_CHAIN (1<<4)
1150/* Interrupt on completion */
1151#define TRB_IOC (1<<5)
1152/* The buffer pointer contains immediate data */
1153#define TRB_IDT (1<<6)
1154
Andiry Xuad106f22011-05-05 18:14:02 +08001155/* Block Event Interrupt */
1156#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001157
1158/* Control transfer TRB specific fields */
1159#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001160#define TRB_TX_TYPE(p) ((p) << 16)
1161#define TRB_DATA_OUT 2
1162#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001163
Andiry Xu04e51902010-07-22 15:23:39 -07001164/* Isochronous TRB specific fields */
1165#define TRB_SIA (1<<31)
1166
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001167struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001168 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001169};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001170
1171union xhci_trb {
1172 struct xhci_link_trb link;
1173 struct xhci_transfer_event trans_event;
1174 struct xhci_event_cmd event_cmd;
1175 struct xhci_generic_trb generic;
1176};
1177
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001178/* TRB bit mask */
1179#define TRB_TYPE_BITMASK (0xfc00)
1180#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001181#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001182/* TRB type IDs */
1183/* bulk, interrupt, isoc scatter/gather, and control data stage */
1184#define TRB_NORMAL 1
1185/* setup stage for control transfers */
1186#define TRB_SETUP 2
1187/* data stage for control transfers */
1188#define TRB_DATA 3
1189/* status stage for control transfers */
1190#define TRB_STATUS 4
1191/* isoc transfers */
1192#define TRB_ISOC 5
1193/* TRB for linking ring segments */
1194#define TRB_LINK 6
1195#define TRB_EVENT_DATA 7
1196/* Transfer Ring No-op (not for the command ring) */
1197#define TRB_TR_NOOP 8
1198/* Command TRBs */
1199/* Enable Slot Command */
1200#define TRB_ENABLE_SLOT 9
1201/* Disable Slot Command */
1202#define TRB_DISABLE_SLOT 10
1203/* Address Device Command */
1204#define TRB_ADDR_DEV 11
1205/* Configure Endpoint Command */
1206#define TRB_CONFIG_EP 12
1207/* Evaluate Context Command */
1208#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001209/* Reset Endpoint Command */
1210#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001211/* Stop Transfer Ring Command */
1212#define TRB_STOP_RING 15
1213/* Set Transfer Ring Dequeue Pointer Command */
1214#define TRB_SET_DEQ 16
1215/* Reset Device Command */
1216#define TRB_RESET_DEV 17
1217/* Force Event Command (opt) */
1218#define TRB_FORCE_EVENT 18
1219/* Negotiate Bandwidth Command (opt) */
1220#define TRB_NEG_BANDWIDTH 19
1221/* Set Latency Tolerance Value Command (opt) */
1222#define TRB_SET_LT 20
1223/* Get port bandwidth Command */
1224#define TRB_GET_BW 21
1225/* Force Header Command - generate a transaction or link management packet */
1226#define TRB_FORCE_HEADER 22
1227/* No-op Command - not for transfer rings */
1228#define TRB_CMD_NOOP 23
1229/* TRB IDs 24-31 reserved */
1230/* Event TRBS */
1231/* Transfer Event */
1232#define TRB_TRANSFER 32
1233/* Command Completion Event */
1234#define TRB_COMPLETION 33
1235/* Port Status Change Event */
1236#define TRB_PORT_STATUS 34
1237/* Bandwidth Request Event (opt) */
1238#define TRB_BANDWIDTH_EVENT 35
1239/* Doorbell Event (opt) */
1240#define TRB_DOORBELL 36
1241/* Host Controller Event */
1242#define TRB_HC_EVENT 37
1243/* Device Notification Event - device sent function wake notification */
1244#define TRB_DEV_NOTE 38
1245/* MFINDEX Wrap Event - microframe counter wrapped */
1246#define TRB_MFINDEX_WRAP 39
1247/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1248
Sarah Sharp02386342010-05-24 13:25:28 -07001249/* Nec vendor-specific command completion event. */
1250#define TRB_NEC_CMD_COMP 48
1251/* Get NEC firmware revision. */
1252#define TRB_NEC_GET_FW 49
1253
Matt Evansf5960b62011-06-01 10:22:55 +10001254#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1255/* Above, but for __le32 types -- can avoid work by swapping constants: */
1256#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1257 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1258#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1259 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1260
Sarah Sharp02386342010-05-24 13:25:28 -07001261#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1262#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1263
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001264/*
1265 * TRBS_PER_SEGMENT must be a multiple of 4,
1266 * since the command ring is 64-byte aligned.
1267 * It must also be greater than 16.
1268 */
Sarah Sharp1386ff72014-01-31 11:45:02 -08001269#define TRBS_PER_SEGMENT 64
Sarah Sharp913a8a32009-09-04 10:53:13 -07001270/* Allow two commands + a link TRB, along with any reserved command TRBs */
1271#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001272#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1273#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001274/* TRB buffer pointers can't cross 64KB boundaries */
1275#define TRB_MAX_BUFF_SHIFT 16
1276#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001277
1278struct xhci_segment {
1279 union xhci_trb *trbs;
1280 /* private to HCD */
1281 struct xhci_segment *next;
1282 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001283};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001284
Sarah Sharpae636742009-04-29 19:02:31 -07001285struct xhci_td {
1286 struct list_head td_list;
1287 struct list_head cancelled_td_list;
1288 struct urb *urb;
1289 struct xhci_segment *start_seg;
1290 union xhci_trb *first_trb;
1291 union xhci_trb *last_trb;
1292};
1293
Elric Fu6e4468b2012-06-27 16:31:52 +08001294/* xHCI command default timeout value */
1295#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1296
Elric Fub92cc662012-06-27 16:31:12 +08001297/* command descriptor */
1298struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001299 struct xhci_command *command;
1300 union xhci_trb *cmd_trb;
1301};
1302
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001303struct xhci_dequeue_state {
1304 struct xhci_segment *new_deq_seg;
1305 union xhci_trb *new_deq_ptr;
1306 int new_cycle_state;
1307};
1308
Andiry Xu3b72fca2012-03-05 17:49:32 +08001309enum xhci_ring_type {
1310 TYPE_CTRL = 0,
1311 TYPE_ISOC,
1312 TYPE_BULK,
1313 TYPE_INTR,
1314 TYPE_STREAM,
1315 TYPE_COMMAND,
1316 TYPE_EVENT,
1317};
1318
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001319struct xhci_ring {
1320 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001321 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001322 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001323 struct xhci_segment *enq_seg;
1324 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001325 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001326 struct xhci_segment *deq_seg;
1327 unsigned int deq_updates;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001328 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001329 /*
1330 * Write the cycle state into the TRB cycle field to give ownership of
1331 * the TRB to the host controller (if we are the producer), or to check
1332 * if we own the TRB (if we are the consumer). See section 4.9.1.
1333 */
1334 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001335 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001336 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001337 unsigned int num_trbs_free;
1338 unsigned int num_trbs_free_temp;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001339 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001340 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001341 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001342};
1343
1344struct xhci_erst_entry {
1345 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001346 __le64 seg_addr;
1347 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001348 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001349 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001350};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001351
1352struct xhci_erst {
1353 struct xhci_erst_entry *entries;
1354 unsigned int num_entries;
1355 /* xhci->event_ring keeps track of segment dma addresses */
1356 dma_addr_t erst_dma_addr;
1357 /* Num entries the ERST can contain */
1358 unsigned int erst_size;
1359};
1360
John Youn254c80a2009-07-27 12:05:03 -07001361struct xhci_scratchpad {
1362 u64 *sp_array;
1363 dma_addr_t sp_dma;
1364 void **sp_buffers;
1365 dma_addr_t *sp_dma_buffers;
1366};
1367
Andiry Xu8e51adc2010-07-22 15:23:31 -07001368struct urb_priv {
1369 int length;
1370 int td_cnt;
1371 struct xhci_td *td[0];
1372};
1373
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001374/*
1375 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1376 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1377 * meaning 64 ring segments.
1378 * Initial allocated size of the ERST, in number of entries */
1379#define ERST_NUM_SEGS 1
1380/* Initial allocated size of the ERST, in number of entries */
1381#define ERST_SIZE 64
1382/* Initial number of event segment rings allocated */
1383#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001384/* Poll every 60 seconds */
1385#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001386/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1387#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001388/* XXX: Make these module parameters */
1389
Andiry Xu5535b1d52010-10-14 07:23:06 -07001390struct s3_save {
1391 u32 command;
1392 u32 dev_nt;
1393 u64 dcbaa_ptr;
1394 u32 config_reg;
1395 u32 irq_pending;
1396 u32 irq_control;
1397 u32 erst_size;
1398 u64 erst_base;
1399 u64 erst_dequeue;
1400};
Sarah Sharp74c68742009-04-27 19:52:22 -07001401
Andiry Xu95743232011-09-23 14:19:51 -07001402/* Use for lpm */
1403struct dev_info {
1404 u32 dev_id;
1405 struct list_head list;
1406};
1407
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001408struct xhci_bus_state {
1409 unsigned long bus_suspended;
1410 unsigned long next_statechange;
1411
1412 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1413 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1414 u32 port_c_suspend;
1415 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001416 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001417 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001418 /* which ports have started to resume */
1419 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001420 /* Which ports are waiting on RExit to U0 transition. */
1421 unsigned long rexit_ports;
1422 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001423};
1424
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001425
1426/*
1427 * It can take up to 20 ms to transition from RExit to U0 on the
1428 * Intel Lynx Point LP xHCI host.
1429 */
1430#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1431
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001432static inline unsigned int hcd_index(struct usb_hcd *hcd)
1433{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001434 if (hcd->speed == HCD_USB3)
1435 return 0;
1436 else
1437 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001438}
1439
Sarah Sharp05103112011-06-28 15:50:19 -07001440/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001441struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001442 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001443 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001444 /* glue to PCI and HCD framework */
1445 struct xhci_cap_regs __iomem *cap_regs;
1446 struct xhci_op_regs __iomem *op_regs;
1447 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001448 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001449 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001450 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001451
1452 /* Cached register copies of read-only HC data */
1453 __u32 hcs_params1;
1454 __u32 hcs_params2;
1455 __u32 hcs_params3;
1456 __u32 hcc_params;
1457
1458 spinlock_t lock;
1459
1460 /* packed release number */
1461 u8 sbrn;
1462 u16 hci_version;
1463 u8 max_slots;
1464 u8 max_interrupters;
1465 u8 max_ports;
1466 u8 isoc_threshold;
1467 int event_ring_max;
1468 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001469 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001470 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001471 /* Valid values are 12 to 20, inclusive */
1472 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001473 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001474 int msix_count;
1475 struct msix_entry *msix_entries;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001476 /* optional clock */
1477 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001478 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001479 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001480 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001481 unsigned int cmd_ring_state;
1482#define CMD_RING_STATE_RUNNING (1 << 0)
1483#define CMD_RING_STATE_ABORTED (1 << 1)
1484#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001485 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001486 unsigned int cmd_ring_reserved_trbs;
Mathias Nymanc311e392014-05-08 19:26:03 +03001487 struct timer_list cmd_timer;
1488 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001489 struct xhci_ring *event_ring;
1490 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001491 /* Scratchpad */
1492 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001493 /* Store LPM test failed devices' information */
1494 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001495
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001496 /* slot enabling and address device helpers */
1497 struct completion addr_dev;
1498 int slot_id;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001499 /* For USB 3.0 LPM enable/disable. */
1500 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001501 /* Internal mirror of the HW's dcbaa */
1502 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001503 /* For keeping track of bandwidth domains per roothub. */
1504 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001505
1506 /* DMA pools */
1507 struct dma_pool *device_pool;
1508 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001509 struct dma_pool *small_streams_pool;
1510 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001511
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001512 /* Host controller watchdog timer structures */
1513 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001514
Andiry Xu9777e3c2010-10-14 07:23:03 -07001515 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001516 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001517/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1518 *
1519 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1520 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1521 * that sees this status (other than the timer that set it) should stop touching
1522 * hardware immediately. Interrupt handlers should return immediately when
1523 * they see this status (any time they drop and re-acquire xhci->lock).
1524 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1525 * putting the TD on the canceled list, etc.
1526 *
1527 * There are no reports of xHCI host controllers that display this issue.
1528 */
1529#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001530#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001531 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001532 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001533 unsigned int quirks;
1534#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001535#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001536#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001537#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001538#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001539/*
1540 * Certain Intel host controllers have a limit to the number of endpoint
1541 * contexts they can handle. Ideally, they would signal that they can't handle
1542 * anymore endpoint contexts by returning a Resource Error for the Configure
1543 * Endpoint command, but they don't. Instead they expect software to keep track
1544 * of the number of active endpoints for them, across configure endpoint
1545 * commands, reset device commands, disable slot commands, and address device
1546 * commands.
1547 */
1548#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001549#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001550#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001551#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001552#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001553#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001554#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001555#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001556#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001557#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001558#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001559#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001560#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001561#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001562/* For controllers with a broken beyond repair streams implementation */
1563#define XHCI_BROKEN_STREAMS (1 << 19)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001564 unsigned int num_active_eps;
1565 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001566 /* There are two roothubs to keep track of bus suspend info for */
1567 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001568 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1569 u8 *port_array;
1570 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001571 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001572 unsigned int num_usb3_ports;
1573 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001574 __le32 __iomem **usb2_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001575 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001576 /* support xHCI 0.96 spec USB2 software LPM */
1577 unsigned sw_lpm_support:1;
1578 /* support xHCI 1.0 spec USB2 hardware LPM */
1579 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001580 /* cached usb2 extened protocol capabilites */
1581 u32 *ext_caps;
1582 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001583 /* Compliance Mode Recovery Data */
1584 struct timer_list comp_mode_recovery_timer;
1585 u32 port_status_u0;
1586/* Compliance Mode Timer Triggered every 2 seconds */
1587#define COMP_MODE_RCVRY_MSECS 2000
Sarah Sharp74c68742009-04-27 19:52:22 -07001588};
1589
1590/* convert between an HCD pointer and the corresponding EHCI_HCD */
1591static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1592{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001593 return *((struct xhci_hcd **) (hcd->hcd_priv));
Sarah Sharp74c68742009-04-27 19:52:22 -07001594}
1595
1596static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1597{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001598 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001599}
1600
Sarah Sharp74c68742009-04-27 19:52:22 -07001601#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001602 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001603#define xhci_err(xhci, fmt, args...) \
1604 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1605#define xhci_warn(xhci, fmt, args...) \
1606 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001607#define xhci_warn_ratelimited(xhci, fmt, args...) \
1608 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001609#define xhci_info(xhci, fmt, args...) \
1610 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001611
Sarah Sharp477632d2014-01-29 14:02:00 -08001612/*
1613 * Registers should always be accessed with double word or quad word accesses.
1614 *
1615 * Some xHCI implementations may support 64-bit address pointers. Registers
1616 * with 64-bit address pointers should be written to with dword accesses by
1617 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1618 * xHCI implementations that do not support 64-bit address pointers will ignore
1619 * the high dword, and write order is irrelevant.
1620 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001621static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1622 __le64 __iomem *regs)
1623{
1624 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1625 u64 val_lo = readl(ptr);
1626 u64 val_hi = readl(ptr + 1);
1627 return val_lo + (val_hi << 32);
1628}
Sarah Sharp477632d2014-01-29 14:02:00 -08001629static inline void xhci_write_64(struct xhci_hcd *xhci,
1630 const u64 val, __le64 __iomem *regs)
1631{
1632 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1633 u32 val_lo = lower_32_bits(val);
1634 u32 val_hi = upper_32_bits(val);
1635
1636 writel(val_lo, ptr);
1637 writel(val_hi, ptr + 1);
1638}
1639
Sarah Sharpb0567b32009-08-07 14:04:36 -07001640static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1641{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001642 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001643}
1644
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001645/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001646void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001647void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001648void xhci_dbg_regs(struct xhci_hcd *xhci);
1649void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001650void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1651void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001652void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001653void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1654void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1655void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001656void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001657void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001658char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001659 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001660void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1661 unsigned int slot_id, unsigned int ep_index,
1662 struct xhci_virt_ep *ep);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001663void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1664 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001665
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001666/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001667void xhci_mem_cleanup(struct xhci_hcd *xhci);
1668int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001669void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1670int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1671int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001672void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1673 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001674unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001675unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001676unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001677unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1678unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001679void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001680void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1681 struct xhci_bw_info *ep_bw,
1682 struct xhci_interval_bw_table *bw_table,
1683 struct usb_device *udev,
1684 struct xhci_virt_ep *virt_ep,
1685 struct xhci_tt_bw_info *tt_info);
1686void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1687 struct xhci_virt_device *virt_dev,
1688 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001689void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1690void xhci_update_bw_info(struct xhci_hcd *xhci,
1691 struct xhci_container_ctx *in_ctx,
1692 struct xhci_input_control_ctx *ctrl_ctx,
1693 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001694void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001695 struct xhci_container_ctx *in_ctx,
1696 struct xhci_container_ctx *out_ctx,
1697 unsigned int ep_index);
1698void xhci_slot_copy(struct xhci_hcd *xhci,
1699 struct xhci_container_ctx *in_ctx,
1700 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001701int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1702 struct usb_device *udev, struct usb_host_endpoint *ep,
1703 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001704void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001705int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1706 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001707void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1708 struct xhci_virt_device *virt_dev,
1709 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001710struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1711 unsigned int num_stream_ctxs,
1712 unsigned int num_streams, gfp_t flags);
1713void xhci_free_stream_info(struct xhci_hcd *xhci,
1714 struct xhci_stream_info *stream_info);
1715void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1716 struct xhci_ep_ctx *ep_ctx,
1717 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001718void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001719 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001720void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1721 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001722struct xhci_ring *xhci_dma_to_transfer_ring(
1723 struct xhci_virt_ep *ep,
1724 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001725struct xhci_ring *xhci_stream_id_to_ring(
1726 struct xhci_virt_device *dev,
1727 unsigned int ep_index,
1728 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001729struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001730 bool allocate_in_ctx, bool allocate_completion,
1731 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02001732void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001733void xhci_free_command(struct xhci_hcd *xhci,
1734 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001735
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001736/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001737typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02001738int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001739void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001740int xhci_halt(struct xhci_hcd *xhci);
1741int xhci_reset(struct xhci_hcd *xhci);
1742int xhci_init(struct usb_hcd *hcd);
1743int xhci_run(struct usb_hcd *hcd);
1744void xhci_stop(struct usb_hcd *hcd);
1745void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001746int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03001747void xhci_init_driver(struct hc_driver *drv, int (*setup_fn)(struct usb_hcd *));
Sarah Sharp436a3892010-10-15 14:59:15 -07001748
1749#ifdef CONFIG_PM
Lu Baolua1377e52014-11-18 11:27:14 +02001750int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001751int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001752#else
1753#define xhci_suspend NULL
1754#define xhci_resume NULL
1755#endif
1756
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001757int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001758irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08001759irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001760int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1761void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001762int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1763 struct xhci_virt_device *virt_dev,
1764 struct usb_device *hdev,
1765 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001766int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1767 struct usb_host_endpoint **eps, unsigned int num_eps,
1768 unsigned int num_streams, gfp_t mem_flags);
1769int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1770 struct usb_host_endpoint **eps, unsigned int num_eps,
1771 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001772int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Dan Williams48fc7db2013-12-05 17:07:27 -08001773int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001774int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001775int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1776 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001777int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1778 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001779int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1780int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001781int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1782int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001783void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001784int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1786void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001787
1788/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001789dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001790struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1791 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1792 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001793int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001794void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001795int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1796 u32 trb_type, u32 slot_id);
1797int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1798 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1799int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07001800 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001801int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1802 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001803int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1804 int slot_id, unsigned int ep_index);
1805int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1806 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001807int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1808 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001809int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1810 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001811int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1812 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1813 bool command_must_succeed);
1814int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1815 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1816int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1817 int slot_id, unsigned int ep_index);
1818int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1819 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001820void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1821 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001822 unsigned int stream_id, struct xhci_td *cur_td,
1823 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001824void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001825 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001826 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001827 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001828void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02001829 unsigned int ep_index, struct xhci_td *td);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001830void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1831 unsigned int slot_id, unsigned int ep_index,
1832 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001833void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Mathias Nymanc311e392014-05-08 19:26:03 +03001834void xhci_handle_command_timeout(unsigned long data);
1835
Andiry Xube88fe42010-10-14 07:22:57 -07001836void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1837 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001838void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001839
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001840/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001841void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1842 int port_id, u32 link_state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07001843int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1844 struct usb_device *udev, enum usb3_link_state state);
1845int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1846 struct usb_device *udev, enum usb3_link_state state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001847void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1848 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001849int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1850 char *buf, u16 wLength);
1851int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001852int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Sarah Sharp436a3892010-10-15 14:59:15 -07001853
1854#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001855int xhci_bus_suspend(struct usb_hcd *hcd);
1856int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001857#else
1858#define xhci_bus_suspend NULL
1859#define xhci_bus_resume NULL
1860#endif /* CONFIG_PM */
1861
Andiry Xu56192532010-10-14 07:23:00 -07001862u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001863int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1864 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001865void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001866
John Yound115b042009-07-27 12:05:15 -07001867/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02001868struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07001869struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1870struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1871
Sarah Sharp74c68742009-04-27 19:52:22 -07001872#endif /* __LINUX_XHCI_HCD_H */