blob: 752a500f8695b0928c3cdf0d71eb82f8426cdb01 [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070027#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070028#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020029#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070030
Sarah Sharp74c68742009-04-27 19:52:22 -070031/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080033#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070034
35/* xHCI PCI Configuration Registers */
36#define XHCI_SBRN_OFFSET (0x60)
37
Sarah Sharp66d4ead2009-04-27 19:52:28 -070038/* Max number of USB devices for any host controller - limit in section 6.1 */
39#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070040/* Section 5.3.3 - MaxPorts */
41#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070042
Sarah Sharp74c68742009-04-27 19:52:22 -070043/*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070047 */
48
49/**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110060 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
Sarah Sharp74c68742009-04-27 19:52:22 -070067 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070068};
Sarah Sharp74c68742009-04-27 19:52:22 -070069
70/* hc_capbase bitmasks */
71/* bits 7:0 - how long is the Capabilities register */
72#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73/* bits 31:16 */
74#define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76/* HCSPARAMS1 - hcs_params1 - bitmasks */
77/* bits 0:7, Max Device Slots */
78#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79#define HCS_SLOTS_MASK 0xff
80/* bits 8:18, Max Interrupters */
81#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85/* HCSPARAMS2 - hcs_params2 - bitmasks */
86/* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88#define HCS_IST(p) (((p) >> 0) & 0xf)
89/* bits 4:7, max number of Event Ring segments */
90#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
91/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
92/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
John Youn254c80a2009-07-27 12:05:03 -070093#define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
Sarah Sharp74c68742009-04-27 19:52:22 -070094
95/* HCSPARAMS3 - hcs_params3 - bitmasks */
96/* bits 0:7, Max U1 to U0 latency for the roothub ports */
97#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
98/* bits 16:31, Max U2 to U0 latency for the roothub ports */
99#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
100
101/* HCCPARAMS - hcc_params - bitmasks */
102/* true: HC can use 64-bit address pointers */
103#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
104/* true: HC can do bandwidth negotiation */
105#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
106/* true: HC uses 64-byte Device Context structures
107 * FIXME 64-byte context structures aren't supported yet.
108 */
109#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
110/* true: HC has port power switches */
111#define HCC_PPC(p) ((p) & (1 << 3))
112/* true: HC has port indicators */
113#define HCS_INDICATOR(p) ((p) & (1 << 4))
114/* true: HC has Light HC Reset Capability */
115#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
116/* true: HC supports latency tolerance messaging */
117#define HCC_LTC(p) ((p) & (1 << 6))
118/* true: no secondary Stream ID Support */
119#define HCC_NSS(p) ((p) & (1 << 7))
120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700121#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
123#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
124
125/* db_off bitmask - bits 0:1 reserved */
126#define DBOFF_MASK (~0x3)
127
128/* run_regs_off bitmask - bits 0:4 reserved */
129#define RTSOFF_MASK (~0x1f)
130
131
132/* Number of registers per port */
133#define NUM_PORT_REGS 4
134
135/**
136 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
137 * @command: USBCMD - xHC command register
138 * @status: USBSTS - xHC status register
139 * @page_size: This indicates the page size that the host controller
140 * supports. If bit n is set, the HC supports a page size
141 * of 2^(n+12), up to a 128MB page size.
142 * 4K is the minimum page size.
143 * @cmd_ring: CRP - 64-bit Command Ring Pointer
144 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
145 * @config_reg: CONFIG - Configure Register
146 * @port_status_base: PORTSCn - base address for Port Status and Control
147 * Each port has a Port Status and Control register,
148 * followed by a Port Power Management Status and Control
149 * register, a Port Link Info register, and a reserved
150 * register.
151 * @port_power_base: PORTPMSCn - base address for
152 * Port Power Management Status and Control
153 * @port_link_base: PORTLIn - base address for Port Link Info (current
154 * Link PM state and control) for USB 2.1 and USB 3.0
155 * devices.
156 */
157struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100158 __le32 command;
159 __le32 status;
160 __le32 page_size;
161 __le32 reserved1;
162 __le32 reserved2;
163 __le32 dev_notification;
164 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700165 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100166 __le32 reserved3[4];
167 __le64 dcbaa_ptr;
168 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700169 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100170 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700171 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100172 __le32 port_status_base;
173 __le32 port_power_base;
174 __le32 port_link_base;
175 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700176 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100177 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700178};
Sarah Sharp74c68742009-04-27 19:52:22 -0700179
180/* USBCMD - USB command - command bitmasks */
181/* start/stop HC execution - do not write unless HC is halted*/
182#define CMD_RUN XHCI_CMD_RUN
183/* Reset HC - resets internal HC state machine and all registers (except
184 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
185 * The xHCI driver must reinitialize the xHC after setting this bit.
186 */
187#define CMD_RESET (1 << 1)
188/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
189#define CMD_EIE XHCI_CMD_EIE
190/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
191#define CMD_HSEIE XHCI_CMD_HSEIE
192/* bits 4:6 are reserved (and should be preserved on writes). */
193/* light reset (port status stays unchanged) - reset completed when this is 0 */
194#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700195/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700196#define CMD_CSS (1 << 8)
197#define CMD_CRS (1 << 9)
198/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
199#define CMD_EWE XHCI_CMD_EWE
200/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
201 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
202 * '0' means the xHC can power it off if all ports are in the disconnect,
203 * disabled, or powered-off state.
204 */
205#define CMD_PM_INDEX (1 << 11)
206/* bits 12:31 are reserved (and should be preserved on writes). */
207
208/* USBSTS - USB status - status bitmasks */
209/* HC not running - set to 1 when run/stop bit is cleared. */
210#define STS_HALT XHCI_STS_HALT
211/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
212#define STS_FATAL (1 << 2)
213/* event interrupt - clear this prior to clearing any IP flags in IR set*/
214#define STS_EINT (1 << 3)
215/* port change detect */
216#define STS_PORT (1 << 4)
217/* bits 5:7 reserved and zeroed */
218/* save state status - '1' means xHC is saving state */
219#define STS_SAVE (1 << 8)
220/* restore state status - '1' means xHC is restoring state */
221#define STS_RESTORE (1 << 9)
222/* true: save or restore error */
223#define STS_SRE (1 << 10)
224/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
225#define STS_CNR XHCI_STS_CNR
226/* true: internal Host Controller Error - SW needs to reset and reinitialize */
227#define STS_HCE (1 << 12)
228/* bits 13:31 reserved and should be preserved */
229
230/*
231 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
232 * Generate a device notification event when the HC sees a transaction with a
233 * notification type that matches a bit set in this bit field.
234 */
235#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700236#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700237/* Most of the device notification types should only be used for debug.
238 * SW does need to pay attention to function wake notifications.
239 */
240#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
241
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700242/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
243/* bit 0 is the command ring cycle state */
244/* stop ring operation after completion of the currently executing command */
245#define CMD_RING_PAUSE (1 << 1)
246/* stop ring immediately - abort the currently executing command */
247#define CMD_RING_ABORT (1 << 2)
248/* true: command ring is running */
249#define CMD_RING_RUNNING (1 << 3)
250/* bits 4:5 reserved and should be preserved */
251/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700252#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700253
Sarah Sharp74c68742009-04-27 19:52:22 -0700254/* CONFIG - Configure Register - config_reg bitmasks */
255/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
256#define MAX_DEVS(p) ((p) & 0xff)
257/* bits 8:31 - reserved and should be preserved */
258
259/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
260/* true: device connected */
261#define PORT_CONNECT (1 << 0)
262/* true: port enabled */
263#define PORT_PE (1 << 1)
264/* bit 2 reserved and zeroed */
265/* true: port has an over-current condition */
266#define PORT_OC (1 << 3)
267/* true: port reset signaling asserted */
268#define PORT_RESET (1 << 4)
269/* Port Link State - bits 5:8
270 * A read gives the current link PM state of the port,
271 * a write with Link State Write Strobe set sets the link state.
272 */
Andiry Xube88fe42010-10-14 07:22:57 -0700273#define PORT_PLS_MASK (0xf << 5)
274#define XDEV_U0 (0x0 << 5)
275#define XDEV_U3 (0x3 << 5)
276#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700277/* true: port has power (see HCC_PPC) */
278#define PORT_POWER (1 << 9)
279/* bits 10:13 indicate device speed:
280 * 0 - undefined speed - port hasn't be initialized by a reset yet
281 * 1 - full speed
282 * 2 - low speed
283 * 3 - high speed
284 * 4 - super speed
285 * 5-15 reserved
286 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700287#define DEV_SPEED_MASK (0xf << 10)
288#define XDEV_FS (0x1 << 10)
289#define XDEV_LS (0x2 << 10)
290#define XDEV_HS (0x3 << 10)
291#define XDEV_SS (0x4 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700292#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700293#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
294#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
295#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
296#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
297/* Bits 20:23 in the Slot Context are the speed for the device */
298#define SLOT_SPEED_FS (XDEV_FS << 10)
299#define SLOT_SPEED_LS (XDEV_LS << 10)
300#define SLOT_SPEED_HS (XDEV_HS << 10)
301#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700302/* Port Indicator Control */
303#define PORT_LED_OFF (0 << 14)
304#define PORT_LED_AMBER (1 << 14)
305#define PORT_LED_GREEN (2 << 14)
306#define PORT_LED_MASK (3 << 14)
307/* Port Link State Write Strobe - set this when changing link state */
308#define PORT_LINK_STROBE (1 << 16)
309/* true: connect status change */
310#define PORT_CSC (1 << 17)
311/* true: port enable change */
312#define PORT_PEC (1 << 18)
313/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
314 * into an enabled state, and the device into the default state. A "warm" reset
315 * also resets the link, forcing the device through the link training sequence.
316 * SW can also look at the Port Reset register to see when warm reset is done.
317 */
318#define PORT_WRC (1 << 19)
319/* true: over-current change */
320#define PORT_OCC (1 << 20)
321/* true: reset change - 1 to 0 transition of PORT_RESET */
322#define PORT_RC (1 << 21)
323/* port link status change - set on some port link state transitions:
324 * Transition Reason
325 * ------------------------------------------------------------------------------
326 * - U3 to Resume Wakeup signaling from a device
327 * - Resume to Recovery to U0 USB 3.0 device resume
328 * - Resume to U0 USB 2.0 device resume
329 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
330 * - U3 to U0 Software resume of USB 2.0 device complete
331 * - U2 to U0 L1 resume of USB 2.1 device complete
332 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
333 * - U0 to disabled L1 entry error with USB 2.1 device
334 * - Any state to inactive Error on USB 3.0 port
335 */
336#define PORT_PLC (1 << 22)
337/* port configure error change - port failed to configure its link partner */
338#define PORT_CEC (1 << 23)
339/* bit 24 reserved */
340/* wake on connect (enable) */
341#define PORT_WKCONN_E (1 << 25)
342/* wake on disconnect (enable) */
343#define PORT_WKDISC_E (1 << 26)
344/* wake on over-current (enable) */
345#define PORT_WKOC_E (1 << 27)
346/* bits 28:29 reserved */
347/* true: device is removable - for USB 3.0 roothub emulation */
348#define PORT_DEV_REMOVE (1 << 30)
349/* Initiate a warm port reset - complete when PORT_WRC is '1' */
350#define PORT_WR (1 << 31)
351
Dan Carpenter22e04872011-03-17 22:39:49 +0300352/* We mark duplicate entries with -1 */
353#define DUPLICATE_ENTRY ((u8)(-1))
354
Sarah Sharp74c68742009-04-27 19:52:22 -0700355/* Port Power Management Status and Control - port_power_base bitmasks */
356/* Inactivity timer value for transitions into U1, in microseconds.
357 * Timeout can be up to 127us. 0xFF means an infinite timeout.
358 */
359#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
360/* Inactivity timer value for transitions into U2 */
361#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
362/* Bits 24:31 for port testing */
363
Andiry Xu9777e3c2010-10-14 07:23:03 -0700364/* USB2 Protocol PORTSPMSC */
365#define PORT_RWE (1 << 0x3)
Sarah Sharp74c68742009-04-27 19:52:22 -0700366
367/**
Sarah Sharp98441972009-05-14 11:44:18 -0700368 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700369 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
370 * interrupts and check for pending interrupts.
371 * @irq_control: IMOD - Interrupt Moderation Register.
372 * Used to throttle interrupts.
373 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
374 * @erst_base: ERST base address.
375 * @erst_dequeue: Event ring dequeue pointer.
376 *
377 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
378 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
379 * multiple segments of the same size. The HC places events on the ring and
380 * "updates the Cycle bit in the TRBs to indicate to software the current
381 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
382 * updates the dequeue pointer.
383 */
Sarah Sharp98441972009-05-14 11:44:18 -0700384struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100385 __le32 irq_pending;
386 __le32 irq_control;
387 __le32 erst_size;
388 __le32 rsvd;
389 __le64 erst_base;
390 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700391};
Sarah Sharp74c68742009-04-27 19:52:22 -0700392
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700393/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700394#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700395/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700396/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700397#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
398#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
399#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
400
401/* irq_control bitmasks */
402/* Minimum interval between interrupts (in 250ns intervals). The interval
403 * between interrupts will be longer if there are no events on the event ring.
404 * Default is 4000 (1 ms).
405 */
406#define ER_IRQ_INTERVAL_MASK (0xffff)
407/* Counter used to count down the time to the next interrupt - HW use only */
408#define ER_IRQ_COUNTER_MASK (0xffff << 16)
409
410/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700411/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700412#define ERST_SIZE_MASK (0xffff << 16)
413
414/* erst_dequeue bitmasks */
415/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
416 * where the current dequeue pointer lies. This is an optional HW hint.
417 */
418#define ERST_DESI_MASK (0x7)
419/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
420 * a work queue (or delayed service routine)?
421 */
422#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700423#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700424
425/**
426 * struct xhci_run_regs
427 * @microframe_index:
428 * MFINDEX - current microframe number
429 *
430 * Section 5.5 Host Controller Runtime Registers:
431 * "Software should read and write these registers using only Dword (32 bit)
432 * or larger accesses"
433 */
434struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100435 __le32 microframe_index;
436 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700437 struct xhci_intr_reg ir_set[128];
438};
Sarah Sharp74c68742009-04-27 19:52:22 -0700439
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700440/**
441 * struct doorbell_array
442 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500443 * Bits 0 - 7: Endpoint target
444 * Bits 8 - 15: RsvdZ
445 * Bits 16 - 31: Stream ID
446 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700447 * Section 5.6
448 */
449struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100450 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700451};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700452
Matthew Wilcox50d646762010-12-15 14:18:11 -0500453#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
454#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700455
Sarah Sharpa74588f2009-04-27 19:53:42 -0700456/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700457 * struct xhci_protocol_caps
458 * @revision: major revision, minor revision, capability ID,
459 * and next capability pointer.
460 * @name_string: Four ASCII characters to say which spec this xHC
461 * follows, typically "USB ".
462 * @port_info: Port offset, count, and protocol-defined information.
463 */
464struct xhci_protocol_caps {
465 u32 revision;
466 u32 name_string;
467 u32 port_info;
468};
469
470#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
471#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
472#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
473
474/**
John Yound115b042009-07-27 12:05:15 -0700475 * struct xhci_container_ctx
476 * @type: Type of context. Used to calculated offsets to contained contexts.
477 * @size: Size of the context data
478 * @bytes: The raw context data given to HW
479 * @dma: dma address of the bytes
480 *
481 * Represents either a Device or Input context. Holds a pointer to the raw
482 * memory used for the context (bytes) and dma address of it (dma).
483 */
484struct xhci_container_ctx {
485 unsigned type;
486#define XHCI_CTX_TYPE_DEVICE 0x1
487#define XHCI_CTX_TYPE_INPUT 0x2
488
489 int size;
490
491 u8 *bytes;
492 dma_addr_t dma;
493};
494
495/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700496 * struct xhci_slot_ctx
497 * @dev_info: Route string, device speed, hub info, and last valid endpoint
498 * @dev_info2: Max exit latency for device number, root hub port number
499 * @tt_info: tt_info is used to construct split transaction tokens
500 * @dev_state: slot state and device address
501 *
502 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
503 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
504 * reserved at the end of the slot context for HC internal use.
505 */
506struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100507 __le32 dev_info;
508 __le32 dev_info2;
509 __le32 tt_info;
510 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700511 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100512 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700513};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700514
515/* dev_info bitmasks */
516/* Route String - 0:19 */
517#define ROUTE_STRING_MASK (0xfffff)
518/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
519#define DEV_SPEED (0xf << 20)
520/* bit 24 reserved */
521/* Is this LS/FS device connected through a HS hub? - bit 25 */
522#define DEV_MTT (0x1 << 25)
523/* Set if the device is a hub - bit 26 */
524#define DEV_HUB (0x1 << 26)
525/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700526#define LAST_CTX_MASK (0x1f << 27)
527#define LAST_CTX(p) ((p) << 27)
528#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700529#define SLOT_FLAG (1 << 0)
530#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700531
532/* dev_info2 bitmasks */
533/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
534#define MAX_EXIT (0xffff)
535/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700536#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700537#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700538/* Maximum number of ports under a hub device */
539#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700540
541/* tt_info bitmasks */
542/*
543 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
544 * The Slot ID of the hub that isolates the high speed signaling from
545 * this low or full-speed device. '0' if attached to root hub port.
546 */
547#define TT_SLOT (0xff)
548/*
549 * The number of the downstream facing port of the high-speed hub
550 * '0' if the device is not low or full speed.
551 */
552#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700553#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700554
555/* dev_state bitmasks */
556/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700557#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700558/* bits 8:26 reserved */
559/* Slot state */
560#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700561#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700562
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200563#define SLOT_STATE_DISABLED 0
564#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
565#define SLOT_STATE_DEFAULT 1
566#define SLOT_STATE_ADDRESSED 2
567#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700568
569/**
570 * struct xhci_ep_ctx
571 * @ep_info: endpoint state, streams, mult, and interval information.
572 * @ep_info2: information on endpoint type, max packet size, max burst size,
573 * error count, and whether the HC will force an event for all
574 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700575 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
576 * defines one stream, this points to the endpoint transfer ring.
577 * Otherwise, it points to a stream context array, which has a
578 * ring pointer for each flow.
579 * @tx_info:
580 * Average TRB lengths for the endpoint ring and
581 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700582 *
583 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
584 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
585 * reserved at the end of the endpoint context for HC internal use.
586 */
587struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100588 __le32 ep_info;
589 __le32 ep_info2;
590 __le64 deq;
591 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700592 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100593 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700594};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700595
596/* ep_info bitmasks */
597/*
598 * Endpoint State - bits 0:2
599 * 0 - disabled
600 * 1 - running
601 * 2 - halted due to halt condition - ok to manipulate endpoint ring
602 * 3 - stopped
603 * 4 - TRB error
604 * 5-7 - reserved
605 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700606#define EP_STATE_MASK (0xf)
607#define EP_STATE_DISABLED 0
608#define EP_STATE_RUNNING 1
609#define EP_STATE_HALTED 2
610#define EP_STATE_STOPPED 3
611#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700612/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700613#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700614#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700615/* bits 10:14 are Max Primary Streams */
616/* bit 15 is Linear Stream Array */
617/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700618#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700619#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700620#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700621#define EP_MAXPSTREAMS_MASK (0x1f << 10)
622#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
623/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
624#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700625
626/* ep_info2 bitmasks */
627/*
628 * Force Event - generate transfer events for all TRBs for this endpoint
629 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
630 */
631#define FORCE_EVENT (0x1)
632#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700633#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700634#define EP_TYPE(p) ((p) << 3)
635#define ISOC_OUT_EP 1
636#define BULK_OUT_EP 2
637#define INT_OUT_EP 3
638#define CTRL_EP 4
639#define ISOC_IN_EP 5
640#define BULK_IN_EP 6
641#define INT_IN_EP 7
642/* bit 6 reserved */
643/* bit 7 is Host Initiate Disable - for disabling stream selection */
644#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700645#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700646#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700647#define MAX_PACKET_MASK (0xffff << 16)
648#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700649
Andiry Xudc07c912010-11-11 17:43:57 +0800650/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
651 * USB2.0 spec 9.6.6.
652 */
653#define GET_MAX_PACKET(p) ((p) & 0x7ff)
654
Sarah Sharp9238f252010-04-16 08:07:27 -0700655/* tx_info bitmasks */
656#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
657#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700658#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700659
Sarah Sharpbf161e82011-02-23 15:46:42 -0800660/* deq bitmasks */
661#define EP_CTX_CYCLE_MASK (1 << 0)
662
Sarah Sharpa74588f2009-04-27 19:53:42 -0700663
664/**
John Yound115b042009-07-27 12:05:15 -0700665 * struct xhci_input_control_context
666 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700667 *
668 * @drop_context: set the bit of the endpoint context you want to disable
669 * @add_context: set the bit of the endpoint context you want to enable
670 */
John Yound115b042009-07-27 12:05:15 -0700671struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100672 __le32 drop_flags;
673 __le32 add_flags;
674 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700675};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700676
Sarah Sharp9af5d712011-09-02 11:05:48 -0700677#define EP_IS_ADDED(ctrl_ctx, i) \
678 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
679#define EP_IS_DROPPED(ctrl_ctx, i) \
680 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
681
Sarah Sharp913a8a32009-09-04 10:53:13 -0700682/* Represents everything that is needed to issue a command on the command ring.
683 * It's useful to pre-allocate these for commands that cannot fail due to
684 * out-of-memory errors, like freeing streams.
685 */
686struct xhci_command {
687 /* Input context for changing device state */
688 struct xhci_container_ctx *in_ctx;
689 u32 status;
690 /* If completion is null, no one is waiting on this command
691 * and the structure can be freed after the command completes.
692 */
693 struct completion *completion;
694 union xhci_trb *command_trb;
695 struct list_head cmd_list;
696};
697
Sarah Sharpa74588f2009-04-27 19:53:42 -0700698/* drop context bitmasks */
699#define DROP_EP(x) (0x1 << x)
700/* add context bitmasks */
701#define ADD_EP(x) (0x1 << x)
702
Sarah Sharp8df75f42010-04-02 15:34:16 -0700703struct xhci_stream_ctx {
704 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100705 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700706 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100707 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700708};
709
710/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
711#define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
712/* Secondary stream array type, dequeue pointer is to a transfer ring */
713#define SCT_SEC_TR 0
714/* Primary stream array type, dequeue pointer is to a transfer ring */
715#define SCT_PRI_TR 1
716/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
717#define SCT_SSA_8 2
718#define SCT_SSA_16 3
719#define SCT_SSA_32 4
720#define SCT_SSA_64 5
721#define SCT_SSA_128 6
722#define SCT_SSA_256 7
723
724/* Assume no secondary streams for now */
725struct xhci_stream_info {
726 struct xhci_ring **stream_rings;
727 /* Number of streams, including stream 0 (which drivers can't use) */
728 unsigned int num_streams;
729 /* The stream context array may be bigger than
730 * the number of streams the driver asked for
731 */
732 struct xhci_stream_ctx *stream_ctx_array;
733 unsigned int num_stream_ctxs;
734 dma_addr_t ctx_array_dma;
735 /* For mapping physical TRB addresses to segments in stream rings */
736 struct radix_tree_root trb_address_map;
737 struct xhci_command *free_streams_command;
738};
739
740#define SMALL_STREAM_ARRAY_SIZE 256
741#define MEDIUM_STREAM_ARRAY_SIZE 1024
742
Sarah Sharp9af5d712011-09-02 11:05:48 -0700743/* Some Intel xHCI host controllers need software to keep track of the bus
744 * bandwidth. Keep track of endpoint info here. Each root port is allocated
745 * the full bus bandwidth. We must also treat TTs (including each port under a
746 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
747 * (DMI) also limits the total bandwidth (across all domains) that can be used.
748 */
749struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700750 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700751 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700752 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700753 unsigned int mult;
754 unsigned int num_packets;
755 unsigned int max_packet_size;
756 unsigned int max_esit_payload;
757 unsigned int type;
758};
759
Sarah Sharpc29eea62011-09-02 11:05:52 -0700760/* "Block" sizes in bytes the hardware uses for different device speeds.
761 * The logic in this part of the hardware limits the number of bits the hardware
762 * can use, so must represent bandwidth in a less precise manner to mimic what
763 * the scheduler hardware computes.
764 */
765#define FS_BLOCK 1
766#define HS_BLOCK 4
767#define SS_BLOCK 16
768#define DMI_BLOCK 32
769
770/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
771 * with each byte transferred. SuperSpeed devices have an initial overhead to
772 * set up bursts. These are in blocks, see above. LS overhead has already been
773 * translated into FS blocks.
774 */
775#define DMI_OVERHEAD 8
776#define DMI_OVERHEAD_BURST 4
777#define SS_OVERHEAD 8
778#define SS_OVERHEAD_BURST 32
779#define HS_OVERHEAD 26
780#define FS_OVERHEAD 20
781#define LS_OVERHEAD 128
782/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
783 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
784 * of overhead associated with split transfers crossing microframe boundaries.
785 * 31 blocks is pure protocol overhead.
786 */
787#define TT_HS_OVERHEAD (31 + 94)
788#define TT_DMI_OVERHEAD (25 + 12)
789
790/* Bandwidth limits in blocks */
791#define FS_BW_LIMIT 1285
792#define TT_BW_LIMIT 1320
793#define HS_BW_LIMIT 1607
794#define SS_BW_LIMIT_IN 3906
795#define DMI_BW_LIMIT_IN 3906
796#define SS_BW_LIMIT_OUT 3906
797#define DMI_BW_LIMIT_OUT 3906
798
799/* Percentage of bus bandwidth reserved for non-periodic transfers */
800#define FS_BW_RESERVED 10
801#define HS_BW_RESERVED 20
802
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700803struct xhci_virt_ep {
804 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700805 /* Related to endpoints that are configured to use stream IDs only */
806 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700807 /* Temporary storage in case the configure endpoint command fails and we
808 * have to restore the device state to the previous state
809 */
810 struct xhci_ring *new_ring;
811 unsigned int ep_state;
812#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700813#define EP_HALTED (1 << 1) /* For stall handling */
814#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700815/* Transitioning the endpoint to using streams, don't enqueue URBs */
816#define EP_GETTING_STREAMS (1 << 3)
817#define EP_HAS_STREAMS (1 << 4)
818/* Transitioning the endpoint to not using streams, don't enqueue URBs */
819#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700820 /* ---- Related to URB cancellation ---- */
821 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700822 /* The TRB that was last reported in a stopped endpoint ring */
823 union xhci_trb *stopped_trb;
824 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700825 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826 /* Watchdog timer for stop endpoint command to cancel URBs */
827 struct timer_list stop_cmd_timer;
828 int stop_cmds_pending;
829 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800830 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
831 * command. We'll need to update the ring's dequeue segment and dequeue
832 * pointer after the command completes.
833 */
834 struct xhci_segment *queued_deq_seg;
835 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700836 /*
837 * Sometimes the xHC can not process isochronous endpoint ring quickly
838 * enough, and it will miss some isoc tds on the ring and generate
839 * a Missed Service Error Event.
840 * Set skip flag when receive a Missed Service Error Event and
841 * process the missed tds on the endpoint ring.
842 */
843 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700844 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700845 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700846 struct list_head bw_endpoint_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700847};
848
Sarah Sharp839c8172011-09-02 11:05:47 -0700849enum xhci_overhead_type {
850 LS_OVERHEAD_TYPE = 0,
851 FS_OVERHEAD_TYPE,
852 HS_OVERHEAD_TYPE,
853};
854
855struct xhci_interval_bw {
856 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700857 /* Sorted by max packet size.
858 * Head of the list is the greatest max packet size.
859 */
860 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700861 /* How many endpoints of each speed are present. */
862 unsigned int overhead[3];
863};
864
865#define XHCI_MAX_INTERVAL 16
866
867struct xhci_interval_bw_table {
868 unsigned int interval0_esit_payload;
869 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700870 /* Includes reserved bandwidth for async endpoints */
871 unsigned int bw_used;
Sarah Sharp839c8172011-09-02 11:05:47 -0700872};
873
874
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700875struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700876 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700877 /*
878 * Commands to the hardware are passed an "input context" that
879 * tells the hardware what to change in its data structures.
880 * The hardware will return changes in an "output context" that
881 * software must allocate for the hardware. We need to keep
882 * track of input and output contexts separately because
883 * these commands might fail and we don't trust the hardware.
884 */
John Yound115b042009-07-27 12:05:15 -0700885 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700886 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700887 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800888 /* Rings saved to ensure old alt settings can be re-instated */
889 struct xhci_ring **ring_cache;
890 int num_rings_cached;
Andiry Xuc8d4af82010-10-14 07:22:51 -0700891 /* Store xHC assigned device address */
892 int address;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800893#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700894 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700895 struct completion cmd_completion;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700896 /* Status of the last command issued for this device */
897 u32 cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700898 struct list_head cmd_list;
Sarah Sharpfe301822011-09-02 11:05:41 -0700899 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700900 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700901 struct xhci_interval_bw_table *bw_table;
902 struct xhci_tt_bw_info *tt_info;
903};
904
905/*
906 * For each roothub, keep track of the bandwidth information for each periodic
907 * interval.
908 *
909 * If a high speed hub is attached to the roothub, each TT associated with that
910 * hub is a separate bandwidth domain. The interval information for the
911 * endpoints on the devices under that TT will appear in the TT structure.
912 */
913struct xhci_root_port_bw_info {
914 struct list_head tts;
915 unsigned int num_active_tts;
916 struct xhci_interval_bw_table bw_table;
917};
918
919struct xhci_tt_bw_info {
920 struct list_head tt_list;
921 int slot_id;
922 int ttport;
923 struct xhci_interval_bw_table bw_table;
924 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700925};
926
927
Sarah Sharpa74588f2009-04-27 19:53:42 -0700928/**
929 * struct xhci_device_context_array
930 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
931 */
932struct xhci_device_context_array {
933 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +1100934 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -0700935 /* private xHCD pointers */
936 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -0700937};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700938/* TODO: write function to set the 64-bit device DMA address */
939/*
940 * TODO: change this to be dynamically sized at HC mem init time since the HC
941 * might not be able to handle the maximum number of devices possible.
942 */
943
944
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700945struct xhci_transfer_event {
946 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +1100947 __le64 buffer;
948 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700949 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100950 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -0700951};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700952
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700953/** Transfer Event bit fields **/
954#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
955
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700956/* Completion Code - only applicable for some types of TRBs */
957#define COMP_CODE_MASK (0xff << 24)
958#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
959#define COMP_SUCCESS 1
960/* Data Buffer Error */
961#define COMP_DB_ERR 2
962/* Babble Detected Error */
963#define COMP_BABBLE 3
964/* USB Transaction Error */
965#define COMP_TX_ERR 4
966/* TRB Error - some TRB field is invalid */
967#define COMP_TRB_ERR 5
968/* Stall Error - USB device is stalled */
969#define COMP_STALL 6
970/* Resource Error - HC doesn't have memory for that device configuration */
971#define COMP_ENOMEM 7
972/* Bandwidth Error - not enough room in schedule for this dev config */
973#define COMP_BW_ERR 8
974/* No Slots Available Error - HC ran out of device slots */
975#define COMP_ENOSLOTS 9
976/* Invalid Stream Type Error */
977#define COMP_STREAM_ERR 10
978/* Slot Not Enabled Error - doorbell rung for disabled device slot */
979#define COMP_EBADSLT 11
980/* Endpoint Not Enabled Error */
981#define COMP_EBADEP 12
982/* Short Packet */
983#define COMP_SHORT_TX 13
984/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
985#define COMP_UNDERRUN 14
986/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
987#define COMP_OVERRUN 15
988/* Virtual Function Event Ring Full Error */
989#define COMP_VF_FULL 16
990/* Parameter Error - Context parameter is invalid */
991#define COMP_EINVAL 17
992/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
993#define COMP_BW_OVER 18
994/* Context State Error - illegal context state transition requested */
995#define COMP_CTX_STATE 19
996/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
997#define COMP_PING_ERR 20
998/* Event Ring is full */
999#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001000/* Incompatible Device Error */
1001#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001002/* Missed Service Error - HC couldn't service an isoc ep within interval */
1003#define COMP_MISSED_INT 23
1004/* Successfully stopped command ring */
1005#define COMP_CMD_STOP 24
1006/* Successfully aborted current command and stopped command ring */
1007#define COMP_CMD_ABORT 25
1008/* Stopped - transfer was terminated by a stop endpoint command */
1009#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001010/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001011#define COMP_STOP_INVAL 27
1012/* Control Abort Error - Debug Capability - control pipe aborted */
1013#define COMP_DBG_ABORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001014/* Max Exit Latency Too Large Error */
1015#define COMP_MEL_ERR 29
1016/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001017/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1018#define COMP_BUFF_OVER 31
1019/* Event Lost Error - xHC has an "internal event overrun condition" */
1020#define COMP_ISSUES 32
1021/* Undefined Error - reported when other error codes don't apply */
1022#define COMP_UNKNOWN 33
1023/* Invalid Stream ID Error */
1024#define COMP_STRID_ERR 34
1025/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
1026/* FIXME - check for this */
1027#define COMP_2ND_BW_ERR 35
1028/* Split Transaction Error */
1029#define COMP_SPLIT_ERR 36
1030
1031struct xhci_link_trb {
1032 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001033 __le64 segment_ptr;
1034 __le32 intr_target;
1035 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001036};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001037
1038/* control bitfields */
1039#define LINK_TOGGLE (0x1<<1)
1040
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001041/* Command completion event TRB */
1042struct xhci_event_cmd {
1043 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001044 __le64 cmd_trb;
1045 __le32 status;
1046 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001047};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001048
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001049/* flags bitmasks */
1050/* bits 16:23 are the virtual function ID */
1051/* bits 24:31 are the slot ID */
1052#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1053#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001054
Sarah Sharpae636742009-04-29 19:02:31 -07001055/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1056#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1057#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1058
Andiry Xube88fe42010-10-14 07:22:57 -07001059#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1060#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1061#define LAST_EP_INDEX 30
1062
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001063/* Set TR Dequeue Pointer command TRB fields */
1064#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1065#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1066
Sarah Sharpae636742009-04-29 19:02:31 -07001067
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001068/* Port Status Change Event TRB fields */
1069/* Port ID - bits 31:24 */
1070#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1071
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001072/* Normal TRB fields */
1073/* transfer_len bitmasks - bits 0:16 */
1074#define TRB_LEN(p) ((p) & 0x1ffff)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001075/* Interrupter Target - which MSI-X vector to target the completion event at */
1076#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1077#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001078#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001079#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001080
1081/* Cycle bit - indicates TRB ownership by HC or HCD */
1082#define TRB_CYCLE (1<<0)
1083/*
1084 * Force next event data TRB to be evaluated before task switch.
1085 * Used to pass OS data back after a TD completes.
1086 */
1087#define TRB_ENT (1<<1)
1088/* Interrupt on short packet */
1089#define TRB_ISP (1<<2)
1090/* Set PCIe no snoop attribute */
1091#define TRB_NO_SNOOP (1<<3)
1092/* Chain multiple TRBs into a TD */
1093#define TRB_CHAIN (1<<4)
1094/* Interrupt on completion */
1095#define TRB_IOC (1<<5)
1096/* The buffer pointer contains immediate data */
1097#define TRB_IDT (1<<6)
1098
Andiry Xuad106f22011-05-05 18:14:02 +08001099/* Block Event Interrupt */
1100#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001101
1102/* Control transfer TRB specific fields */
1103#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001104#define TRB_TX_TYPE(p) ((p) << 16)
1105#define TRB_DATA_OUT 2
1106#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001107
Andiry Xu04e51902010-07-22 15:23:39 -07001108/* Isochronous TRB specific fields */
1109#define TRB_SIA (1<<31)
1110
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001111struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001112 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001113};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001114
1115union xhci_trb {
1116 struct xhci_link_trb link;
1117 struct xhci_transfer_event trans_event;
1118 struct xhci_event_cmd event_cmd;
1119 struct xhci_generic_trb generic;
1120};
1121
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001122/* TRB bit mask */
1123#define TRB_TYPE_BITMASK (0xfc00)
1124#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001125#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001126/* TRB type IDs */
1127/* bulk, interrupt, isoc scatter/gather, and control data stage */
1128#define TRB_NORMAL 1
1129/* setup stage for control transfers */
1130#define TRB_SETUP 2
1131/* data stage for control transfers */
1132#define TRB_DATA 3
1133/* status stage for control transfers */
1134#define TRB_STATUS 4
1135/* isoc transfers */
1136#define TRB_ISOC 5
1137/* TRB for linking ring segments */
1138#define TRB_LINK 6
1139#define TRB_EVENT_DATA 7
1140/* Transfer Ring No-op (not for the command ring) */
1141#define TRB_TR_NOOP 8
1142/* Command TRBs */
1143/* Enable Slot Command */
1144#define TRB_ENABLE_SLOT 9
1145/* Disable Slot Command */
1146#define TRB_DISABLE_SLOT 10
1147/* Address Device Command */
1148#define TRB_ADDR_DEV 11
1149/* Configure Endpoint Command */
1150#define TRB_CONFIG_EP 12
1151/* Evaluate Context Command */
1152#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001153/* Reset Endpoint Command */
1154#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001155/* Stop Transfer Ring Command */
1156#define TRB_STOP_RING 15
1157/* Set Transfer Ring Dequeue Pointer Command */
1158#define TRB_SET_DEQ 16
1159/* Reset Device Command */
1160#define TRB_RESET_DEV 17
1161/* Force Event Command (opt) */
1162#define TRB_FORCE_EVENT 18
1163/* Negotiate Bandwidth Command (opt) */
1164#define TRB_NEG_BANDWIDTH 19
1165/* Set Latency Tolerance Value Command (opt) */
1166#define TRB_SET_LT 20
1167/* Get port bandwidth Command */
1168#define TRB_GET_BW 21
1169/* Force Header Command - generate a transaction or link management packet */
1170#define TRB_FORCE_HEADER 22
1171/* No-op Command - not for transfer rings */
1172#define TRB_CMD_NOOP 23
1173/* TRB IDs 24-31 reserved */
1174/* Event TRBS */
1175/* Transfer Event */
1176#define TRB_TRANSFER 32
1177/* Command Completion Event */
1178#define TRB_COMPLETION 33
1179/* Port Status Change Event */
1180#define TRB_PORT_STATUS 34
1181/* Bandwidth Request Event (opt) */
1182#define TRB_BANDWIDTH_EVENT 35
1183/* Doorbell Event (opt) */
1184#define TRB_DOORBELL 36
1185/* Host Controller Event */
1186#define TRB_HC_EVENT 37
1187/* Device Notification Event - device sent function wake notification */
1188#define TRB_DEV_NOTE 38
1189/* MFINDEX Wrap Event - microframe counter wrapped */
1190#define TRB_MFINDEX_WRAP 39
1191/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1192
Sarah Sharp02386342010-05-24 13:25:28 -07001193/* Nec vendor-specific command completion event. */
1194#define TRB_NEC_CMD_COMP 48
1195/* Get NEC firmware revision. */
1196#define TRB_NEC_GET_FW 49
1197
Matt Evansf5960b62011-06-01 10:22:55 +10001198#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1199/* Above, but for __le32 types -- can avoid work by swapping constants: */
1200#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1201 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1202#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1203 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1204
Sarah Sharp02386342010-05-24 13:25:28 -07001205#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1206#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1207
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001208/*
1209 * TRBS_PER_SEGMENT must be a multiple of 4,
1210 * since the command ring is 64-byte aligned.
1211 * It must also be greater than 16.
1212 */
1213#define TRBS_PER_SEGMENT 64
Sarah Sharp913a8a32009-09-04 10:53:13 -07001214/* Allow two commands + a link TRB, along with any reserved command TRBs */
1215#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001216#define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
Sarah Sharp8df75f42010-04-02 15:34:16 -07001217/* SEGMENT_SHIFT should be log2(SEGMENT_SIZE).
1218 * Change this if you change TRBS_PER_SEGMENT!
1219 */
1220#define SEGMENT_SHIFT 10
Sarah Sharpb10de142009-04-27 19:58:50 -07001221/* TRB buffer pointers can't cross 64KB boundaries */
1222#define TRB_MAX_BUFF_SHIFT 16
1223#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001224
1225struct xhci_segment {
1226 union xhci_trb *trbs;
1227 /* private to HCD */
1228 struct xhci_segment *next;
1229 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001230};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001231
Sarah Sharpae636742009-04-29 19:02:31 -07001232struct xhci_td {
1233 struct list_head td_list;
1234 struct list_head cancelled_td_list;
1235 struct urb *urb;
1236 struct xhci_segment *start_seg;
1237 union xhci_trb *first_trb;
1238 union xhci_trb *last_trb;
1239};
1240
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001241struct xhci_dequeue_state {
1242 struct xhci_segment *new_deq_seg;
1243 union xhci_trb *new_deq_ptr;
1244 int new_cycle_state;
1245};
1246
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001247struct xhci_ring {
1248 struct xhci_segment *first_seg;
1249 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001250 struct xhci_segment *enq_seg;
1251 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001252 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001253 struct xhci_segment *deq_seg;
1254 unsigned int deq_updates;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001255 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001256 /*
1257 * Write the cycle state into the TRB cycle field to give ownership of
1258 * the TRB to the host controller (if we are the producer), or to check
1259 * if we own the TRB (if we are the consumer). See section 4.9.1.
1260 */
1261 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001262 unsigned int stream_id;
Sarah Sharpad808332011-05-25 10:43:56 -07001263 bool last_td_was_short;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001264};
1265
1266struct xhci_erst_entry {
1267 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001268 __le64 seg_addr;
1269 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001270 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001271 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001272};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001273
1274struct xhci_erst {
1275 struct xhci_erst_entry *entries;
1276 unsigned int num_entries;
1277 /* xhci->event_ring keeps track of segment dma addresses */
1278 dma_addr_t erst_dma_addr;
1279 /* Num entries the ERST can contain */
1280 unsigned int erst_size;
1281};
1282
John Youn254c80a2009-07-27 12:05:03 -07001283struct xhci_scratchpad {
1284 u64 *sp_array;
1285 dma_addr_t sp_dma;
1286 void **sp_buffers;
1287 dma_addr_t *sp_dma_buffers;
1288};
1289
Andiry Xu8e51adc2010-07-22 15:23:31 -07001290struct urb_priv {
1291 int length;
1292 int td_cnt;
1293 struct xhci_td *td[0];
1294};
1295
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001296/*
1297 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1298 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1299 * meaning 64 ring segments.
1300 * Initial allocated size of the ERST, in number of entries */
1301#define ERST_NUM_SEGS 1
1302/* Initial allocated size of the ERST, in number of entries */
1303#define ERST_SIZE 64
1304/* Initial number of event segment rings allocated */
1305#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001306/* Poll every 60 seconds */
1307#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001308/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1309#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001310/* XXX: Make these module parameters */
1311
Andiry Xu5535b1d52010-10-14 07:23:06 -07001312struct s3_save {
1313 u32 command;
1314 u32 dev_nt;
1315 u64 dcbaa_ptr;
1316 u32 config_reg;
1317 u32 irq_pending;
1318 u32 irq_control;
1319 u32 erst_size;
1320 u64 erst_base;
1321 u64 erst_dequeue;
1322};
Sarah Sharp74c68742009-04-27 19:52:22 -07001323
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001324struct xhci_bus_state {
1325 unsigned long bus_suspended;
1326 unsigned long next_statechange;
1327
1328 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1329 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1330 u32 port_c_suspend;
1331 u32 suspended_ports;
1332 unsigned long resume_done[USB_MAXCHILDREN];
1333};
1334
1335static inline unsigned int hcd_index(struct usb_hcd *hcd)
1336{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001337 if (hcd->speed == HCD_USB3)
1338 return 0;
1339 else
1340 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001341}
1342
Sarah Sharp74c68742009-04-27 19:52:22 -07001343/* There is one ehci_hci structure per controller */
1344struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001345 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001346 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001347 /* glue to PCI and HCD framework */
1348 struct xhci_cap_regs __iomem *cap_regs;
1349 struct xhci_op_regs __iomem *op_regs;
1350 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001351 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001352 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001353 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001354
1355 /* Cached register copies of read-only HC data */
1356 __u32 hcs_params1;
1357 __u32 hcs_params2;
1358 __u32 hcs_params3;
1359 __u32 hcc_params;
1360
1361 spinlock_t lock;
1362
1363 /* packed release number */
1364 u8 sbrn;
1365 u16 hci_version;
1366 u8 max_slots;
1367 u8 max_interrupters;
1368 u8 max_ports;
1369 u8 isoc_threshold;
1370 int event_ring_max;
1371 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001372 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001373 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001374 /* Valid values are 12 to 20, inclusive */
1375 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001376 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001377 int msix_count;
1378 struct msix_entry *msix_entries;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001379 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001380 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001381 struct xhci_ring *cmd_ring;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001382 unsigned int cmd_ring_reserved_trbs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001383 struct xhci_ring *event_ring;
1384 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001385 /* Scratchpad */
1386 struct xhci_scratchpad *scratchpad;
1387
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001388 /* slot enabling and address device helpers */
1389 struct completion addr_dev;
1390 int slot_id;
1391 /* Internal mirror of the HW's dcbaa */
1392 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001393 /* For keeping track of bandwidth domains per roothub. */
1394 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001395
1396 /* DMA pools */
1397 struct dma_pool *device_pool;
1398 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001399 struct dma_pool *small_streams_pool;
1400 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001401
1402#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1403 /* Poll the rings - for debugging */
1404 struct timer_list event_ring_timer;
1405 int zombie;
1406#endif
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001407 /* Host controller watchdog timer structures */
1408 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001409
Andiry Xu9777e3c2010-10-14 07:23:03 -07001410 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001411 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001412/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1413 *
1414 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1415 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1416 * that sees this status (other than the timer that set it) should stop touching
1417 * hardware immediately. Interrupt handlers should return immediately when
1418 * they see this status (any time they drop and re-acquire xhci->lock).
1419 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1420 * putting the TD on the canceled list, etc.
1421 *
1422 * There are no reports of xHCI host controllers that display this issue.
1423 */
1424#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001425#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001426 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001427 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001428 unsigned int quirks;
1429#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001430#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001431#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001432#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001433#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001434/*
1435 * Certain Intel host controllers have a limit to the number of endpoint
1436 * contexts they can handle. Ideally, they would signal that they can't handle
1437 * anymore endpoint contexts by returning a Resource Error for the Configure
1438 * Endpoint command, but they don't. Instead they expect software to keep track
1439 * of the number of active endpoints for them, across configure endpoint
1440 * commands, reset device commands, disable slot commands, and address device
1441 * commands.
1442 */
1443#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001444#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001445#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001446#define XHCI_SW_BW_CHECKING (1 << 8)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001447 unsigned int num_active_eps;
1448 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001449 /* There are two roothubs to keep track of bus suspend info for */
1450 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001451 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1452 u8 *port_array;
1453 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001454 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001455 unsigned int num_usb3_ports;
1456 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001457 __le32 __iomem **usb2_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001458 unsigned int num_usb2_ports;
Sarah Sharp74c68742009-04-27 19:52:22 -07001459};
1460
1461/* convert between an HCD pointer and the corresponding EHCI_HCD */
1462static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1463{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001464 return *((struct xhci_hcd **) (hcd->hcd_priv));
Sarah Sharp74c68742009-04-27 19:52:22 -07001465}
1466
1467static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1468{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001469 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001470}
1471
1472#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1473#define XHCI_DEBUG 1
1474#else
1475#define XHCI_DEBUG 0
1476#endif
1477
1478#define xhci_dbg(xhci, fmt, args...) \
1479 do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1480#define xhci_info(xhci, fmt, args...) \
1481 do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1482#define xhci_err(xhci, fmt, args...) \
1483 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1484#define xhci_warn(xhci, fmt, args...) \
1485 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1486
1487/* TODO: copied from ehci.h - can be refactored? */
1488/* xHCI spec says all registers are little endian */
1489static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001490 __le32 __iomem *regs)
Sarah Sharp74c68742009-04-27 19:52:22 -07001491{
1492 return readl(regs);
1493}
Greg Kroah-Hartman045f1232009-04-29 19:12:44 -07001494static inline void xhci_writel(struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001495 const unsigned int val, __le32 __iomem *regs)
Sarah Sharp74c68742009-04-27 19:52:22 -07001496{
Sarah Sharp74c68742009-04-27 19:52:22 -07001497 writel(val, regs);
1498}
1499
Sarah Sharp8e595a52009-07-27 12:03:31 -07001500/*
1501 * Registers should always be accessed with double word or quad word accesses.
1502 *
1503 * Some xHCI implementations may support 64-bit address pointers. Registers
1504 * with 64-bit address pointers should be written to with dword accesses by
1505 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1506 * xHCI implementations that do not support 64-bit address pointers will ignore
1507 * the high dword, and write order is irrelevant.
1508 */
1509static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001510 __le64 __iomem *regs)
Sarah Sharp8e595a52009-07-27 12:03:31 -07001511{
1512 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1513 u64 val_lo = readl(ptr);
1514 u64 val_hi = readl(ptr + 1);
1515 return val_lo + (val_hi << 32);
1516}
1517static inline void xhci_write_64(struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001518 const u64 val, __le64 __iomem *regs)
Sarah Sharp8e595a52009-07-27 12:03:31 -07001519{
1520 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1521 u32 val_lo = lower_32_bits(val);
1522 u32 val_hi = upper_32_bits(val);
1523
Sarah Sharp8e595a52009-07-27 12:03:31 -07001524 writel(val_lo, ptr);
1525 writel(val_hi, ptr + 1);
1526}
1527
Sarah Sharpb0567b32009-08-07 14:04:36 -07001528static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1529{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001530 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001531}
1532
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001533/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001534void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001535void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001536void xhci_dbg_regs(struct xhci_hcd *xhci);
1537void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001538void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1539void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001540void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001541void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1542void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1543void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001544void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001545void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001546char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001547 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001548void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1549 unsigned int slot_id, unsigned int ep_index,
1550 struct xhci_virt_ep *ep);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001551
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001552/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001553void xhci_mem_cleanup(struct xhci_hcd *xhci);
1554int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001555void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1556int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1557int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001558void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1559 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001560unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001561unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001562unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1563unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001564void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001565void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1566 struct xhci_bw_info *ep_bw,
1567 struct xhci_interval_bw_table *bw_table,
1568 struct usb_device *udev,
1569 struct xhci_virt_ep *virt_ep,
1570 struct xhci_tt_bw_info *tt_info);
1571void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1572 struct xhci_virt_device *virt_dev,
1573 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001574void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1575void xhci_update_bw_info(struct xhci_hcd *xhci,
1576 struct xhci_container_ctx *in_ctx,
1577 struct xhci_input_control_ctx *ctrl_ctx,
1578 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001579void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001580 struct xhci_container_ctx *in_ctx,
1581 struct xhci_container_ctx *out_ctx,
1582 unsigned int ep_index);
1583void xhci_slot_copy(struct xhci_hcd *xhci,
1584 struct xhci_container_ctx *in_ctx,
1585 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001586int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1587 struct usb_device *udev, struct usb_host_endpoint *ep,
1588 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001589void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Sarah Sharp412566b2009-12-09 15:59:01 -08001590void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1591 struct xhci_virt_device *virt_dev,
1592 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001593struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1594 unsigned int num_stream_ctxs,
1595 unsigned int num_streams, gfp_t flags);
1596void xhci_free_stream_info(struct xhci_hcd *xhci,
1597 struct xhci_stream_info *stream_info);
1598void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1599 struct xhci_ep_ctx *ep_ctx,
1600 struct xhci_stream_info *stream_info);
1601void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
1602 struct xhci_ep_ctx *ep_ctx,
1603 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001604void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1605 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001606struct xhci_ring *xhci_dma_to_transfer_ring(
1607 struct xhci_virt_ep *ep,
1608 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001609struct xhci_ring *xhci_stream_id_to_ring(
1610 struct xhci_virt_device *dev,
1611 unsigned int ep_index,
1612 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001613struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001614 bool allocate_in_ctx, bool allocate_completion,
1615 gfp_t mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001616void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001617void xhci_free_command(struct xhci_hcd *xhci,
1618 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001619
1620#ifdef CONFIG_PCI
1621/* xHCI PCI glue */
1622int xhci_register_pci(void);
1623void xhci_unregister_pci(void);
1624#endif
1625
1626/* xHCI host controller glue */
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001627void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001628int xhci_halt(struct xhci_hcd *xhci);
1629int xhci_reset(struct xhci_hcd *xhci);
1630int xhci_init(struct usb_hcd *hcd);
1631int xhci_run(struct usb_hcd *hcd);
1632void xhci_stop(struct usb_hcd *hcd);
1633void xhci_shutdown(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001634
1635#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -07001636int xhci_suspend(struct xhci_hcd *xhci);
1637int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001638#else
1639#define xhci_suspend NULL
1640#define xhci_resume NULL
1641#endif
1642
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001643int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001644irqreturn_t xhci_irq(struct usb_hcd *hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07001645irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001646int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1647void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001648int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1649 struct xhci_virt_device *virt_dev,
1650 struct usb_device *hdev,
1651 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001652int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1653 struct usb_host_endpoint **eps, unsigned int num_eps,
1654 unsigned int num_streams, gfp_t mem_flags);
1655int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1656 struct usb_host_endpoint **eps, unsigned int num_eps,
1657 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001658int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001659int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1660 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001661int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1662int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001663int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1664int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001665void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001666int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001667int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1668void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001669
1670/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001671dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Sarah Sharp6648f292009-11-09 13:35:23 -08001672struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1673 union xhci_trb *start_trb, union xhci_trb *end_trb,
1674 dma_addr_t suspect_dma);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001675int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001676void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001677int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1678int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1679 u32 slot_id);
Sarah Sharp02386342010-05-24 13:25:28 -07001680int xhci_queue_vendor_command(struct xhci_hcd *xhci,
1681 u32 field1, u32 field2, u32 field3, u32 field4);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001682int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07001683 unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001684int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1685 int slot_id, unsigned int ep_index);
1686int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1687 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001688int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1689 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001690int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1691 struct urb *urb, int slot_id, unsigned int ep_index);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001692int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001693 u32 slot_id, bool command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001694int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1695 u32 slot_id);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001696int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1697 unsigned int ep_index);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001698int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001699void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1700 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001701 unsigned int stream_id, struct xhci_td *cur_td,
1702 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001703void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001704 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001705 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001706 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001707void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001708 struct usb_device *udev, unsigned int ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001709void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1710 unsigned int slot_id, unsigned int ep_index,
1711 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001712void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Andiry Xube88fe42010-10-14 07:22:57 -07001713void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1714 unsigned int ep_index, unsigned int stream_id);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001715
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001716/* xHCI roothub code */
1717int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1718 char *buf, u16 wLength);
1719int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Sarah Sharp436a3892010-10-15 14:59:15 -07001720
1721#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001722int xhci_bus_suspend(struct usb_hcd *hcd);
1723int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001724#else
1725#define xhci_bus_suspend NULL
1726#define xhci_bus_resume NULL
1727#endif /* CONFIG_PM */
1728
Andiry Xu56192532010-10-14 07:23:00 -07001729u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001730int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1731 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001732void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001733
John Yound115b042009-07-27 12:05:15 -07001734/* xHCI contexts */
1735struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1736struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1737struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1738
Sarah Sharp74c68742009-04-27 19:52:22 -07001739#endif /* __LINUX_XHCI_HCD_H */