blob: e2c76e2108176850a049d31998e19fd7bdde8f01 [file] [log] [blame]
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001
Sarah Sharp74c68742009-04-27 19:52:22 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070028#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070029#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020030#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070031
Sarah Sharp74c68742009-04-27 19:52:22 -070032/* Code sharing between pci-quirks and xhci hcd */
33#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080034#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070035
36/* xHCI PCI Configuration Registers */
37#define XHCI_SBRN_OFFSET (0x60)
38
Sarah Sharp66d4ead2009-04-27 19:52:28 -070039/* Max number of USB devices for any host controller - limit in section 6.1 */
40#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070041/* Section 5.3.3 - MaxPorts */
42#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070043
Sarah Sharp74c68742009-04-27 19:52:22 -070044/*
45 * xHCI register interface.
46 * This corresponds to the eXtensible Host Controller Interface (xHCI)
47 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070048 */
49
50/**
51 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
52 * @hc_capbase: length of the capabilities register and HC version number
53 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
54 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
55 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
56 * @hcc_params: HCCPARAMS - Capability Parameters
57 * @db_off: DBOFF - Doorbell array offset
58 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030059 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070060 */
61struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110062 __le32 hc_capbase;
63 __le32 hcs_params1;
64 __le32 hcs_params2;
65 __le32 hcs_params3;
66 __le32 hcc_params;
67 __le32 db_off;
68 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030069 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070070 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070071};
Sarah Sharp74c68742009-04-27 19:52:22 -070072
73/* hc_capbase bitmasks */
74/* bits 7:0 - how long is the Capabilities register */
75#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
76/* bits 31:16 */
77#define HC_VERSION(p) (((p) >> 16) & 0xffff)
78
79/* HCSPARAMS1 - hcs_params1 - bitmasks */
80/* bits 0:7, Max Device Slots */
81#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
82#define HCS_SLOTS_MASK 0xff
83/* bits 8:18, Max Interrupters */
84#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
85/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
86#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
87
88/* HCSPARAMS2 - hcs_params2 - bitmasks */
89/* bits 0:3, frames or uframes that SW needs to queue transactions
90 * ahead of the HW to meet periodic deadlines */
91#define HCS_IST(p) (((p) >> 0) & 0xf)
92/* bits 4:7, max number of Event Ring segments */
93#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020094/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070095/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020096/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
97#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070098
99/* HCSPARAMS3 - hcs_params3 - bitmasks */
100/* bits 0:7, Max U1 to U0 latency for the roothub ports */
101#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
102/* bits 16:31, Max U2 to U0 latency for the roothub ports */
103#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
104
105/* HCCPARAMS - hcc_params - bitmasks */
106/* true: HC can use 64-bit address pointers */
107#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
108/* true: HC can do bandwidth negotiation */
109#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
110/* true: HC uses 64-byte Device Context structures
111 * FIXME 64-byte context structures aren't supported yet.
112 */
113#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
114/* true: HC has port power switches */
115#define HCC_PPC(p) ((p) & (1 << 3))
116/* true: HC has port indicators */
117#define HCS_INDICATOR(p) ((p) & (1 << 4))
118/* true: HC has Light HC Reset Capability */
119#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
120/* true: HC supports latency tolerance messaging */
121#define HCC_LTC(p) ((p) & (1 << 6))
122/* true: no secondary Stream ID Support */
123#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300124/* true: HC supports Stopped - Short Packet */
125#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300126/* true: HC has Contiguous Frame ID Capability */
127#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700128/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700129#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700130/* Extended Capabilities pointer from PCI base - section 5.3.6 */
131#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
132
133/* db_off bitmask - bits 0:1 reserved */
134#define DBOFF_MASK (~0x3)
135
136/* run_regs_off bitmask - bits 0:4 reserved */
137#define RTSOFF_MASK (~0x1f)
138
Lu Baolu04abb6d2015-10-01 18:40:31 +0300139/* HCCPARAMS2 - hcc_params2 - bitmasks */
140/* true: HC supports U3 entry Capability */
141#define HCC2_U3C(p) ((p) & (1 << 0))
142/* true: HC supports Configure endpoint command Max exit latency too large */
143#define HCC2_CMC(p) ((p) & (1 << 1))
144/* true: HC supports Force Save context Capability */
145#define HCC2_FSC(p) ((p) & (1 << 2))
146/* true: HC supports Compliance Transition Capability */
147#define HCC2_CTC(p) ((p) & (1 << 3))
148/* true: HC support Large ESIT payload Capability > 48k */
149#define HCC2_LEC(p) ((p) & (1 << 4))
150/* true: HC support Configuration Information Capability */
151#define HCC2_CIC(p) ((p) & (1 << 5))
152/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
153#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700154
155/* Number of registers per port */
156#define NUM_PORT_REGS 4
157
Mathias Nymanb6e76372013-05-23 17:14:29 +0300158#define PORTSC 0
159#define PORTPMSC 1
160#define PORTLI 2
161#define PORTHLPMC 3
162
Sarah Sharp74c68742009-04-27 19:52:22 -0700163/**
164 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
165 * @command: USBCMD - xHC command register
166 * @status: USBSTS - xHC status register
167 * @page_size: This indicates the page size that the host controller
168 * supports. If bit n is set, the HC supports a page size
169 * of 2^(n+12), up to a 128MB page size.
170 * 4K is the minimum page size.
171 * @cmd_ring: CRP - 64-bit Command Ring Pointer
172 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
173 * @config_reg: CONFIG - Configure Register
174 * @port_status_base: PORTSCn - base address for Port Status and Control
175 * Each port has a Port Status and Control register,
176 * followed by a Port Power Management Status and Control
177 * register, a Port Link Info register, and a reserved
178 * register.
179 * @port_power_base: PORTPMSCn - base address for
180 * Port Power Management Status and Control
181 * @port_link_base: PORTLIn - base address for Port Link Info (current
182 * Link PM state and control) for USB 2.1 and USB 3.0
183 * devices.
184 */
185struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100186 __le32 command;
187 __le32 status;
188 __le32 page_size;
189 __le32 reserved1;
190 __le32 reserved2;
191 __le32 dev_notification;
192 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700193 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100194 __le32 reserved3[4];
195 __le64 dcbaa_ptr;
196 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700197 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100198 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700199 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100200 __le32 port_status_base;
201 __le32 port_power_base;
202 __le32 port_link_base;
203 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700204 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100205 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700206};
Sarah Sharp74c68742009-04-27 19:52:22 -0700207
208/* USBCMD - USB command - command bitmasks */
209/* start/stop HC execution - do not write unless HC is halted*/
210#define CMD_RUN XHCI_CMD_RUN
211/* Reset HC - resets internal HC state machine and all registers (except
212 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
213 * The xHCI driver must reinitialize the xHC after setting this bit.
214 */
215#define CMD_RESET (1 << 1)
216/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
217#define CMD_EIE XHCI_CMD_EIE
218/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
219#define CMD_HSEIE XHCI_CMD_HSEIE
220/* bits 4:6 are reserved (and should be preserved on writes). */
221/* light reset (port status stays unchanged) - reset completed when this is 0 */
222#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700223/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700224#define CMD_CSS (1 << 8)
225#define CMD_CRS (1 << 9)
226/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
227#define CMD_EWE XHCI_CMD_EWE
228/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
229 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
230 * '0' means the xHC can power it off if all ports are in the disconnect,
231 * disabled, or powered-off state.
232 */
233#define CMD_PM_INDEX (1 << 11)
234/* bits 12:31 are reserved (and should be preserved on writes). */
235
Felipe Balbi4e833c02012-03-15 16:37:08 +0200236/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800237#define IMAN_IE (1 << 1)
238#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200239
Sarah Sharp74c68742009-04-27 19:52:22 -0700240/* USBSTS - USB status - status bitmasks */
241/* HC not running - set to 1 when run/stop bit is cleared. */
242#define STS_HALT XHCI_STS_HALT
243/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
244#define STS_FATAL (1 << 2)
245/* event interrupt - clear this prior to clearing any IP flags in IR set*/
246#define STS_EINT (1 << 3)
247/* port change detect */
248#define STS_PORT (1 << 4)
249/* bits 5:7 reserved and zeroed */
250/* save state status - '1' means xHC is saving state */
251#define STS_SAVE (1 << 8)
252/* restore state status - '1' means xHC is restoring state */
253#define STS_RESTORE (1 << 9)
254/* true: save or restore error */
255#define STS_SRE (1 << 10)
256/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
257#define STS_CNR XHCI_STS_CNR
258/* true: internal Host Controller Error - SW needs to reset and reinitialize */
259#define STS_HCE (1 << 12)
260/* bits 13:31 reserved and should be preserved */
261
262/*
263 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
264 * Generate a device notification event when the HC sees a transaction with a
265 * notification type that matches a bit set in this bit field.
266 */
267#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700268#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700269/* Most of the device notification types should only be used for debug.
270 * SW does need to pay attention to function wake notifications.
271 */
272#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
273
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700274/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
275/* bit 0 is the command ring cycle state */
276/* stop ring operation after completion of the currently executing command */
277#define CMD_RING_PAUSE (1 << 1)
278/* stop ring immediately - abort the currently executing command */
279#define CMD_RING_ABORT (1 << 2)
280/* true: command ring is running */
281#define CMD_RING_RUNNING (1 << 3)
282/* bits 4:5 reserved and should be preserved */
283/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700284#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700285
Sarah Sharp74c68742009-04-27 19:52:22 -0700286/* CONFIG - Configure Register - config_reg bitmasks */
287/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
288#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300289/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
290#define CONFIG_U3E (1 << 8)
291/* bit 9: Configuration Information Enable, xhci 1.1 */
292#define CONFIG_CIE (1 << 9)
293/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700294
295/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
296/* true: device connected */
297#define PORT_CONNECT (1 << 0)
298/* true: port enabled */
299#define PORT_PE (1 << 1)
300/* bit 2 reserved and zeroed */
301/* true: port has an over-current condition */
302#define PORT_OC (1 << 3)
303/* true: port reset signaling asserted */
304#define PORT_RESET (1 << 4)
305/* Port Link State - bits 5:8
306 * A read gives the current link PM state of the port,
307 * a write with Link State Write Strobe set sets the link state.
308 */
Andiry Xube88fe42010-10-14 07:22:57 -0700309#define PORT_PLS_MASK (0xf << 5)
310#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700311#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700312#define XDEV_U3 (0x3 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300313#define XDEV_INACTIVE (0x6 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700314#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700315/* true: port has power (see HCC_PPC) */
316#define PORT_POWER (1 << 9)
317/* bits 10:13 indicate device speed:
318 * 0 - undefined speed - port hasn't be initialized by a reset yet
319 * 1 - full speed
320 * 2 - low speed
321 * 3 - high speed
322 * 4 - super speed
323 * 5-15 reserved
324 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700325#define DEV_SPEED_MASK (0xf << 10)
326#define XDEV_FS (0x1 << 10)
327#define XDEV_LS (0x2 << 10)
328#define XDEV_HS (0x3 << 10)
329#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300330#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700331#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700332#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
333#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
334#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
335#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300336#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
337#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
338
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700339/* Bits 20:23 in the Slot Context are the speed for the device */
340#define SLOT_SPEED_FS (XDEV_FS << 10)
341#define SLOT_SPEED_LS (XDEV_LS << 10)
342#define SLOT_SPEED_HS (XDEV_HS << 10)
343#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700344/* Port Indicator Control */
345#define PORT_LED_OFF (0 << 14)
346#define PORT_LED_AMBER (1 << 14)
347#define PORT_LED_GREEN (2 << 14)
348#define PORT_LED_MASK (3 << 14)
349/* Port Link State Write Strobe - set this when changing link state */
350#define PORT_LINK_STROBE (1 << 16)
351/* true: connect status change */
352#define PORT_CSC (1 << 17)
353/* true: port enable change */
354#define PORT_PEC (1 << 18)
355/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
356 * into an enabled state, and the device into the default state. A "warm" reset
357 * also resets the link, forcing the device through the link training sequence.
358 * SW can also look at the Port Reset register to see when warm reset is done.
359 */
360#define PORT_WRC (1 << 19)
361/* true: over-current change */
362#define PORT_OCC (1 << 20)
363/* true: reset change - 1 to 0 transition of PORT_RESET */
364#define PORT_RC (1 << 21)
365/* port link status change - set on some port link state transitions:
366 * Transition Reason
367 * ------------------------------------------------------------------------------
368 * - U3 to Resume Wakeup signaling from a device
369 * - Resume to Recovery to U0 USB 3.0 device resume
370 * - Resume to U0 USB 2.0 device resume
371 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
372 * - U3 to U0 Software resume of USB 2.0 device complete
373 * - U2 to U0 L1 resume of USB 2.1 device complete
374 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
375 * - U0 to disabled L1 entry error with USB 2.1 device
376 * - Any state to inactive Error on USB 3.0 port
377 */
378#define PORT_PLC (1 << 22)
379/* port configure error change - port failed to configure its link partner */
380#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200381/* Cold Attach Status - xHC can set this bit to report device attached during
382 * Sx state. Warm port reset should be perfomed to clear this bit and move port
383 * to connected state.
384 */
385#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700386/* wake on connect (enable) */
387#define PORT_WKCONN_E (1 << 25)
388/* wake on disconnect (enable) */
389#define PORT_WKDISC_E (1 << 26)
390/* wake on over-current (enable) */
391#define PORT_WKOC_E (1 << 27)
392/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200393/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700394#define PORT_DEV_REMOVE (1 << 30)
395/* Initiate a warm port reset - complete when PORT_WRC is '1' */
396#define PORT_WR (1 << 31)
397
Dan Carpenter22e04872011-03-17 22:39:49 +0300398/* We mark duplicate entries with -1 */
399#define DUPLICATE_ENTRY ((u8)(-1))
400
Sarah Sharp74c68742009-04-27 19:52:22 -0700401/* Port Power Management Status and Control - port_power_base bitmasks */
402/* Inactivity timer value for transitions into U1, in microseconds.
403 * Timeout can be up to 127us. 0xFF means an infinite timeout.
404 */
405#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800406#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700407/* Inactivity timer value for transitions into U2 */
408#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800409#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700410/* Bits 24:31 for port testing */
411
Andiry Xu9777e3c2010-10-14 07:23:03 -0700412/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700413#define PORT_L1S_MASK 7
414#define PORT_L1S_SUCCESS 1
415#define PORT_RWE (1 << 3)
416#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700417#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700418#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700419#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700420#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700421
Mathias Nymana558ccd2013-05-23 17:14:30 +0300422
423/* USB2 Protocol PORTHLPMC */
424#define PORT_HIRDM(p)((p) & 3)
425#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
426#define PORT_BESLD(p)(((p) & 0xf) << 10)
427
428/* use 512 microseconds as USB2 LPM L1 default timeout. */
429#define XHCI_L1_TIMEOUT 512
430
431/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
432 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
433 * by other operating systems.
434 *
435 * XHCI 1.0 errata 8/14/12 Table 13 notes:
436 * "Software should choose xHC BESL/BESLD field values that do not violate a
437 * device's resume latency requirements,
438 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
439 * or not program values < '4' if BLC = '0' and a BESL device is attached.
440 */
441#define XHCI_DEFAULT_BESL 4
442
Sarah Sharp74c68742009-04-27 19:52:22 -0700443/**
Sarah Sharp98441972009-05-14 11:44:18 -0700444 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700445 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
446 * interrupts and check for pending interrupts.
447 * @irq_control: IMOD - Interrupt Moderation Register.
448 * Used to throttle interrupts.
449 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
450 * @erst_base: ERST base address.
451 * @erst_dequeue: Event ring dequeue pointer.
452 *
453 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
454 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
455 * multiple segments of the same size. The HC places events on the ring and
456 * "updates the Cycle bit in the TRBs to indicate to software the current
457 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
458 * updates the dequeue pointer.
459 */
Sarah Sharp98441972009-05-14 11:44:18 -0700460struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100461 __le32 irq_pending;
462 __le32 irq_control;
463 __le32 erst_size;
464 __le32 rsvd;
465 __le64 erst_base;
466 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700467};
Sarah Sharp74c68742009-04-27 19:52:22 -0700468
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700469/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700470#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700471/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700472/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700473#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
474#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
475#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
476
477/* irq_control bitmasks */
478/* Minimum interval between interrupts (in 250ns intervals). The interval
479 * between interrupts will be longer if there are no events on the event ring.
480 * Default is 4000 (1 ms).
481 */
482#define ER_IRQ_INTERVAL_MASK (0xffff)
483/* Counter used to count down the time to the next interrupt - HW use only */
484#define ER_IRQ_COUNTER_MASK (0xffff << 16)
485
486/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700487/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700488#define ERST_SIZE_MASK (0xffff << 16)
489
490/* erst_dequeue bitmasks */
491/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
492 * where the current dequeue pointer lies. This is an optional HW hint.
493 */
494#define ERST_DESI_MASK (0x7)
495/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
496 * a work queue (or delayed service routine)?
497 */
498#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700499#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700500
501/**
502 * struct xhci_run_regs
503 * @microframe_index:
504 * MFINDEX - current microframe number
505 *
506 * Section 5.5 Host Controller Runtime Registers:
507 * "Software should read and write these registers using only Dword (32 bit)
508 * or larger accesses"
509 */
510struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100511 __le32 microframe_index;
512 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700513 struct xhci_intr_reg ir_set[128];
514};
Sarah Sharp74c68742009-04-27 19:52:22 -0700515
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700516/**
517 * struct doorbell_array
518 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500519 * Bits 0 - 7: Endpoint target
520 * Bits 8 - 15: RsvdZ
521 * Bits 16 - 31: Stream ID
522 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700523 * Section 5.6
524 */
525struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100526 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700527};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700528
Matthew Wilcox50d646762010-12-15 14:18:11 -0500529#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
530#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700531
Sarah Sharpa74588f2009-04-27 19:53:42 -0700532/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700533 * struct xhci_protocol_caps
534 * @revision: major revision, minor revision, capability ID,
535 * and next capability pointer.
536 * @name_string: Four ASCII characters to say which spec this xHC
537 * follows, typically "USB ".
538 * @port_info: Port offset, count, and protocol-defined information.
539 */
540struct xhci_protocol_caps {
541 u32 revision;
542 u32 name_string;
543 u32 port_info;
544};
545
546#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300547#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
548#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700549#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
550#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
551
Mathias Nyman47189092015-10-01 18:40:34 +0300552#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
553#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
554#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
555#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
556#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
557#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
558
559#define PLT_MASK (0x03 << 6)
560#define PLT_SYM (0x00 << 6)
561#define PLT_ASYM_RX (0x02 << 6)
562#define PLT_ASYM_TX (0x03 << 6)
563
Sarah Sharpda6699c2010-10-26 16:47:13 -0700564/**
John Yound115b042009-07-27 12:05:15 -0700565 * struct xhci_container_ctx
566 * @type: Type of context. Used to calculated offsets to contained contexts.
567 * @size: Size of the context data
568 * @bytes: The raw context data given to HW
569 * @dma: dma address of the bytes
570 *
571 * Represents either a Device or Input context. Holds a pointer to the raw
572 * memory used for the context (bytes) and dma address of it (dma).
573 */
574struct xhci_container_ctx {
575 unsigned type;
576#define XHCI_CTX_TYPE_DEVICE 0x1
577#define XHCI_CTX_TYPE_INPUT 0x2
578
579 int size;
580
581 u8 *bytes;
582 dma_addr_t dma;
583};
584
585/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700586 * struct xhci_slot_ctx
587 * @dev_info: Route string, device speed, hub info, and last valid endpoint
588 * @dev_info2: Max exit latency for device number, root hub port number
589 * @tt_info: tt_info is used to construct split transaction tokens
590 * @dev_state: slot state and device address
591 *
592 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
593 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
594 * reserved at the end of the slot context for HC internal use.
595 */
596struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100597 __le32 dev_info;
598 __le32 dev_info2;
599 __le32 tt_info;
600 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700601 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100602 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700603};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700604
605/* dev_info bitmasks */
606/* Route String - 0:19 */
607#define ROUTE_STRING_MASK (0xfffff)
608/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
609#define DEV_SPEED (0xf << 20)
610/* bit 24 reserved */
611/* Is this LS/FS device connected through a HS hub? - bit 25 */
612#define DEV_MTT (0x1 << 25)
613/* Set if the device is a hub - bit 26 */
614#define DEV_HUB (0x1 << 26)
615/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700616#define LAST_CTX_MASK (0x1f << 27)
617#define LAST_CTX(p) ((p) << 27)
618#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700619#define SLOT_FLAG (1 << 0)
620#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700621
622/* dev_info2 bitmasks */
623/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
624#define MAX_EXIT (0xffff)
625/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700626#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700627#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700628/* Maximum number of ports under a hub device */
629#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700630
631/* tt_info bitmasks */
632/*
633 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
634 * The Slot ID of the hub that isolates the high speed signaling from
635 * this low or full-speed device. '0' if attached to root hub port.
636 */
637#define TT_SLOT (0xff)
638/*
639 * The number of the downstream facing port of the high-speed hub
640 * '0' if the device is not low or full speed.
641 */
642#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700643#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700644
645/* dev_state bitmasks */
646/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700647#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700648/* bits 8:26 reserved */
649/* Slot state */
650#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700651#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700652
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200653#define SLOT_STATE_DISABLED 0
654#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
655#define SLOT_STATE_DEFAULT 1
656#define SLOT_STATE_ADDRESSED 2
657#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700658
659/**
660 * struct xhci_ep_ctx
661 * @ep_info: endpoint state, streams, mult, and interval information.
662 * @ep_info2: information on endpoint type, max packet size, max burst size,
663 * error count, and whether the HC will force an event for all
664 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700665 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
666 * defines one stream, this points to the endpoint transfer ring.
667 * Otherwise, it points to a stream context array, which has a
668 * ring pointer for each flow.
669 * @tx_info:
670 * Average TRB lengths for the endpoint ring and
671 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700672 *
673 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
674 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
675 * reserved at the end of the endpoint context for HC internal use.
676 */
677struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100678 __le32 ep_info;
679 __le32 ep_info2;
680 __le64 deq;
681 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700682 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100683 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700684};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700685
686/* ep_info bitmasks */
687/*
688 * Endpoint State - bits 0:2
689 * 0 - disabled
690 * 1 - running
691 * 2 - halted due to halt condition - ok to manipulate endpoint ring
692 * 3 - stopped
693 * 4 - TRB error
694 * 5-7 - reserved
695 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700696#define EP_STATE_MASK (0xf)
697#define EP_STATE_DISABLED 0
698#define EP_STATE_RUNNING 1
699#define EP_STATE_HALTED 2
700#define EP_STATE_STOPPED 3
701#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700702/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700703#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700704#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700705/* bits 10:14 are Max Primary Streams */
706/* bit 15 is Linear Stream Array */
707/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700708#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700709#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700710#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700711#define EP_MAXPSTREAMS_MASK (0x1f << 10)
712#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
713/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
714#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700715
716/* ep_info2 bitmasks */
717/*
718 * Force Event - generate transfer events for all TRBs for this endpoint
719 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
720 */
721#define FORCE_EVENT (0x1)
722#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700723#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700724#define EP_TYPE(p) ((p) << 3)
725#define ISOC_OUT_EP 1
726#define BULK_OUT_EP 2
727#define INT_OUT_EP 3
728#define CTRL_EP 4
729#define ISOC_IN_EP 5
730#define BULK_IN_EP 6
731#define INT_IN_EP 7
732/* bit 6 reserved */
733/* bit 7 is Host Initiate Disable - for disabling stream selection */
734#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700735#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700736#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700737#define MAX_PACKET_MASK (0xffff << 16)
738#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700739
Andiry Xudc07c912010-11-11 17:43:57 +0800740/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
741 * USB2.0 spec 9.6.6.
742 */
743#define GET_MAX_PACKET(p) ((p) & 0x7ff)
744
Sarah Sharp9238f252010-04-16 08:07:27 -0700745/* tx_info bitmasks */
746#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
747#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700748#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700749
Sarah Sharpbf161e82011-02-23 15:46:42 -0800750/* deq bitmasks */
751#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200752#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800753
Sarah Sharpa74588f2009-04-27 19:53:42 -0700754
755/**
John Yound115b042009-07-27 12:05:15 -0700756 * struct xhci_input_control_context
757 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700758 *
759 * @drop_context: set the bit of the endpoint context you want to disable
760 * @add_context: set the bit of the endpoint context you want to enable
761 */
John Yound115b042009-07-27 12:05:15 -0700762struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100763 __le32 drop_flags;
764 __le32 add_flags;
765 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700766};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700767
Sarah Sharp9af5d712011-09-02 11:05:48 -0700768#define EP_IS_ADDED(ctrl_ctx, i) \
769 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
770#define EP_IS_DROPPED(ctrl_ctx, i) \
771 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
772
Sarah Sharp913a8a32009-09-04 10:53:13 -0700773/* Represents everything that is needed to issue a command on the command ring.
774 * It's useful to pre-allocate these for commands that cannot fail due to
775 * out-of-memory errors, like freeing streams.
776 */
777struct xhci_command {
778 /* Input context for changing device state */
779 struct xhci_container_ctx *in_ctx;
780 u32 status;
781 /* If completion is null, no one is waiting on this command
782 * and the structure can be freed after the command completes.
783 */
784 struct completion *completion;
785 union xhci_trb *command_trb;
786 struct list_head cmd_list;
787};
788
Sarah Sharpa74588f2009-04-27 19:53:42 -0700789/* drop context bitmasks */
790#define DROP_EP(x) (0x1 << x)
791/* add context bitmasks */
792#define ADD_EP(x) (0x1 << x)
793
Sarah Sharp8df75f42010-04-02 15:34:16 -0700794struct xhci_stream_ctx {
795 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100796 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700797 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100798 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700799};
800
801/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300802#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700803/* Secondary stream array type, dequeue pointer is to a transfer ring */
804#define SCT_SEC_TR 0
805/* Primary stream array type, dequeue pointer is to a transfer ring */
806#define SCT_PRI_TR 1
807/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
808#define SCT_SSA_8 2
809#define SCT_SSA_16 3
810#define SCT_SSA_32 4
811#define SCT_SSA_64 5
812#define SCT_SSA_128 6
813#define SCT_SSA_256 7
814
815/* Assume no secondary streams for now */
816struct xhci_stream_info {
817 struct xhci_ring **stream_rings;
818 /* Number of streams, including stream 0 (which drivers can't use) */
819 unsigned int num_streams;
820 /* The stream context array may be bigger than
821 * the number of streams the driver asked for
822 */
823 struct xhci_stream_ctx *stream_ctx_array;
824 unsigned int num_stream_ctxs;
825 dma_addr_t ctx_array_dma;
826 /* For mapping physical TRB addresses to segments in stream rings */
827 struct radix_tree_root trb_address_map;
828 struct xhci_command *free_streams_command;
829};
830
831#define SMALL_STREAM_ARRAY_SIZE 256
832#define MEDIUM_STREAM_ARRAY_SIZE 1024
833
Sarah Sharp9af5d712011-09-02 11:05:48 -0700834/* Some Intel xHCI host controllers need software to keep track of the bus
835 * bandwidth. Keep track of endpoint info here. Each root port is allocated
836 * the full bus bandwidth. We must also treat TTs (including each port under a
837 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
838 * (DMI) also limits the total bandwidth (across all domains) that can be used.
839 */
840struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700841 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700842 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700843 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700844 unsigned int mult;
845 unsigned int num_packets;
846 unsigned int max_packet_size;
847 unsigned int max_esit_payload;
848 unsigned int type;
849};
850
Sarah Sharpc29eea62011-09-02 11:05:52 -0700851/* "Block" sizes in bytes the hardware uses for different device speeds.
852 * The logic in this part of the hardware limits the number of bits the hardware
853 * can use, so must represent bandwidth in a less precise manner to mimic what
854 * the scheduler hardware computes.
855 */
856#define FS_BLOCK 1
857#define HS_BLOCK 4
858#define SS_BLOCK 16
859#define DMI_BLOCK 32
860
861/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
862 * with each byte transferred. SuperSpeed devices have an initial overhead to
863 * set up bursts. These are in blocks, see above. LS overhead has already been
864 * translated into FS blocks.
865 */
866#define DMI_OVERHEAD 8
867#define DMI_OVERHEAD_BURST 4
868#define SS_OVERHEAD 8
869#define SS_OVERHEAD_BURST 32
870#define HS_OVERHEAD 26
871#define FS_OVERHEAD 20
872#define LS_OVERHEAD 128
873/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
874 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
875 * of overhead associated with split transfers crossing microframe boundaries.
876 * 31 blocks is pure protocol overhead.
877 */
878#define TT_HS_OVERHEAD (31 + 94)
879#define TT_DMI_OVERHEAD (25 + 12)
880
881/* Bandwidth limits in blocks */
882#define FS_BW_LIMIT 1285
883#define TT_BW_LIMIT 1320
884#define HS_BW_LIMIT 1607
885#define SS_BW_LIMIT_IN 3906
886#define DMI_BW_LIMIT_IN 3906
887#define SS_BW_LIMIT_OUT 3906
888#define DMI_BW_LIMIT_OUT 3906
889
890/* Percentage of bus bandwidth reserved for non-periodic transfers */
891#define FS_BW_RESERVED 10
892#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700893#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700894
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700895struct xhci_virt_ep {
896 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700897 /* Related to endpoints that are configured to use stream IDs only */
898 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700899 /* Temporary storage in case the configure endpoint command fails and we
900 * have to restore the device state to the previous state
901 */
902 struct xhci_ring *new_ring;
903 unsigned int ep_state;
904#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700905#define EP_HALTED (1 << 1) /* For stall handling */
906#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700907/* Transitioning the endpoint to using streams, don't enqueue URBs */
908#define EP_GETTING_STREAMS (1 << 3)
909#define EP_HAS_STREAMS (1 << 4)
910/* Transitioning the endpoint to not using streams, don't enqueue URBs */
911#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700912 /* ---- Related to URB cancellation ---- */
913 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700914 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700915 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700916 /* Watchdog timer for stop endpoint command to cancel URBs */
917 struct timer_list stop_cmd_timer;
918 int stop_cmds_pending;
919 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800920 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
921 * command. We'll need to update the ring's dequeue segment and dequeue
922 * pointer after the command completes.
923 */
924 struct xhci_segment *queued_deq_seg;
925 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700926 /*
927 * Sometimes the xHC can not process isochronous endpoint ring quickly
928 * enough, and it will miss some isoc tds on the ring and generate
929 * a Missed Service Error Event.
930 * Set skip flag when receive a Missed Service Error Event and
931 * process the missed tds on the endpoint ring.
932 */
933 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700934 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700935 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700936 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300937 /* Isoch Frame ID checking storage */
938 int next_frame_id;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700939};
940
Sarah Sharp839c8172011-09-02 11:05:47 -0700941enum xhci_overhead_type {
942 LS_OVERHEAD_TYPE = 0,
943 FS_OVERHEAD_TYPE,
944 HS_OVERHEAD_TYPE,
945};
946
947struct xhci_interval_bw {
948 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700949 /* Sorted by max packet size.
950 * Head of the list is the greatest max packet size.
951 */
952 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700953 /* How many endpoints of each speed are present. */
954 unsigned int overhead[3];
955};
956
957#define XHCI_MAX_INTERVAL 16
958
959struct xhci_interval_bw_table {
960 unsigned int interval0_esit_payload;
961 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700962 /* Includes reserved bandwidth for async endpoints */
963 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700964 unsigned int ss_bw_in;
965 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700966};
967
968
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700969struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700970 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700971 /*
972 * Commands to the hardware are passed an "input context" that
973 * tells the hardware what to change in its data structures.
974 * The hardware will return changes in an "output context" that
975 * software must allocate for the hardware. We need to keep
976 * track of input and output contexts separately because
977 * these commands might fail and we don't trust the hardware.
978 */
John Yound115b042009-07-27 12:05:15 -0700979 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700980 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700981 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800982 /* Rings saved to ensure old alt settings can be re-instated */
983 struct xhci_ring **ring_cache;
984 int num_rings_cached;
985#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700986 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700987 struct completion cmd_completion;
Sarah Sharpfe301822011-09-02 11:05:41 -0700988 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700989 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700990 struct xhci_interval_bw_table *bw_table;
991 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -0700992 /* The current max exit latency for the enabled USB3 link states. */
993 u16 current_mel;
Sarah Sharp839c8172011-09-02 11:05:47 -0700994};
995
996/*
997 * For each roothub, keep track of the bandwidth information for each periodic
998 * interval.
999 *
1000 * If a high speed hub is attached to the roothub, each TT associated with that
1001 * hub is a separate bandwidth domain. The interval information for the
1002 * endpoints on the devices under that TT will appear in the TT structure.
1003 */
1004struct xhci_root_port_bw_info {
1005 struct list_head tts;
1006 unsigned int num_active_tts;
1007 struct xhci_interval_bw_table bw_table;
1008};
1009
1010struct xhci_tt_bw_info {
1011 struct list_head tt_list;
1012 int slot_id;
1013 int ttport;
1014 struct xhci_interval_bw_table bw_table;
1015 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001016};
1017
1018
Sarah Sharpa74588f2009-04-27 19:53:42 -07001019/**
1020 * struct xhci_device_context_array
1021 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1022 */
1023struct xhci_device_context_array {
1024 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001025 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001026 /* private xHCD pointers */
1027 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001028};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001029/* TODO: write function to set the 64-bit device DMA address */
1030/*
1031 * TODO: change this to be dynamically sized at HC mem init time since the HC
1032 * might not be able to handle the maximum number of devices possible.
1033 */
1034
1035
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001036struct xhci_transfer_event {
1037 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001038 __le64 buffer;
1039 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001040 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001041 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001042};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001043
Vivek Gautam1c11a172013-03-21 12:06:48 +05301044/* Transfer event TRB length bit mask */
1045/* bits 0:23 */
1046#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1047
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001048/** Transfer Event bit fields **/
1049#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1050
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001051/* Completion Code - only applicable for some types of TRBs */
1052#define COMP_CODE_MASK (0xff << 24)
1053#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1054#define COMP_SUCCESS 1
1055/* Data Buffer Error */
1056#define COMP_DB_ERR 2
1057/* Babble Detected Error */
1058#define COMP_BABBLE 3
1059/* USB Transaction Error */
1060#define COMP_TX_ERR 4
1061/* TRB Error - some TRB field is invalid */
1062#define COMP_TRB_ERR 5
1063/* Stall Error - USB device is stalled */
1064#define COMP_STALL 6
1065/* Resource Error - HC doesn't have memory for that device configuration */
1066#define COMP_ENOMEM 7
1067/* Bandwidth Error - not enough room in schedule for this dev config */
1068#define COMP_BW_ERR 8
1069/* No Slots Available Error - HC ran out of device slots */
1070#define COMP_ENOSLOTS 9
1071/* Invalid Stream Type Error */
1072#define COMP_STREAM_ERR 10
1073/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1074#define COMP_EBADSLT 11
1075/* Endpoint Not Enabled Error */
1076#define COMP_EBADEP 12
1077/* Short Packet */
1078#define COMP_SHORT_TX 13
1079/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1080#define COMP_UNDERRUN 14
1081/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1082#define COMP_OVERRUN 15
1083/* Virtual Function Event Ring Full Error */
1084#define COMP_VF_FULL 16
1085/* Parameter Error - Context parameter is invalid */
1086#define COMP_EINVAL 17
1087/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1088#define COMP_BW_OVER 18
1089/* Context State Error - illegal context state transition requested */
1090#define COMP_CTX_STATE 19
1091/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1092#define COMP_PING_ERR 20
1093/* Event Ring is full */
1094#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001095/* Incompatible Device Error */
1096#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001097/* Missed Service Error - HC couldn't service an isoc ep within interval */
1098#define COMP_MISSED_INT 23
1099/* Successfully stopped command ring */
1100#define COMP_CMD_STOP 24
1101/* Successfully aborted current command and stopped command ring */
1102#define COMP_CMD_ABORT 25
1103/* Stopped - transfer was terminated by a stop endpoint command */
1104#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001105/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001106#define COMP_STOP_INVAL 27
Lu Baolu40a3b772015-08-06 19:24:01 +03001107/* Same as COMP_EP_STOPPED, but a short packet detected */
1108#define COMP_STOP_SHORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001109/* Max Exit Latency Too Large Error */
1110#define COMP_MEL_ERR 29
1111/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001112/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1113#define COMP_BUFF_OVER 31
1114/* Event Lost Error - xHC has an "internal event overrun condition" */
1115#define COMP_ISSUES 32
1116/* Undefined Error - reported when other error codes don't apply */
1117#define COMP_UNKNOWN 33
1118/* Invalid Stream ID Error */
1119#define COMP_STRID_ERR 34
1120/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001121#define COMP_2ND_BW_ERR 35
1122/* Split Transaction Error */
1123#define COMP_SPLIT_ERR 36
1124
1125struct xhci_link_trb {
1126 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001127 __le64 segment_ptr;
1128 __le32 intr_target;
1129 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001130};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001131
1132/* control bitfields */
1133#define LINK_TOGGLE (0x1<<1)
1134
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001135/* Command completion event TRB */
1136struct xhci_event_cmd {
1137 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001138 __le64 cmd_trb;
1139 __le32 status;
1140 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001141};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001142
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001143/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001144
1145/* Address device - disable SetAddress */
1146#define TRB_BSR (1<<9)
1147enum xhci_setup_dev {
1148 SETUP_CONTEXT_ONLY,
1149 SETUP_CONTEXT_ADDRESS,
1150};
1151
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001152/* bits 16:23 are the virtual function ID */
1153/* bits 24:31 are the slot ID */
1154#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1155#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001156
Sarah Sharpae636742009-04-29 19:02:31 -07001157/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1158#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1159#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1160
Andiry Xube88fe42010-10-14 07:22:57 -07001161#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1162#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1163#define LAST_EP_INDEX 30
1164
Hans de Goede95241db2013-10-04 00:29:48 +02001165/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001166#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1167#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001168#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001169
Sarah Sharpae636742009-04-29 19:02:31 -07001170
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001171/* Port Status Change Event TRB fields */
1172/* Port ID - bits 31:24 */
1173#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1174
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001175/* Normal TRB fields */
1176/* transfer_len bitmasks - bits 0:16 */
1177#define TRB_LEN(p) ((p) & 0x1ffff)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001178/* Interrupter Target - which MSI-X vector to target the completion event at */
1179#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1180#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001181#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001182#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001183
1184/* Cycle bit - indicates TRB ownership by HC or HCD */
1185#define TRB_CYCLE (1<<0)
1186/*
1187 * Force next event data TRB to be evaluated before task switch.
1188 * Used to pass OS data back after a TD completes.
1189 */
1190#define TRB_ENT (1<<1)
1191/* Interrupt on short packet */
1192#define TRB_ISP (1<<2)
1193/* Set PCIe no snoop attribute */
1194#define TRB_NO_SNOOP (1<<3)
1195/* Chain multiple TRBs into a TD */
1196#define TRB_CHAIN (1<<4)
1197/* Interrupt on completion */
1198#define TRB_IOC (1<<5)
1199/* The buffer pointer contains immediate data */
1200#define TRB_IDT (1<<6)
1201
Andiry Xuad106f22011-05-05 18:14:02 +08001202/* Block Event Interrupt */
1203#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001204
1205/* Control transfer TRB specific fields */
1206#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001207#define TRB_TX_TYPE(p) ((p) << 16)
1208#define TRB_DATA_OUT 2
1209#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001210
Andiry Xu04e51902010-07-22 15:23:39 -07001211/* Isochronous TRB specific fields */
1212#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001213#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001214
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001215struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001216 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001217};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001218
1219union xhci_trb {
1220 struct xhci_link_trb link;
1221 struct xhci_transfer_event trans_event;
1222 struct xhci_event_cmd event_cmd;
1223 struct xhci_generic_trb generic;
1224};
1225
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001226/* TRB bit mask */
1227#define TRB_TYPE_BITMASK (0xfc00)
1228#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001229#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001230/* TRB type IDs */
1231/* bulk, interrupt, isoc scatter/gather, and control data stage */
1232#define TRB_NORMAL 1
1233/* setup stage for control transfers */
1234#define TRB_SETUP 2
1235/* data stage for control transfers */
1236#define TRB_DATA 3
1237/* status stage for control transfers */
1238#define TRB_STATUS 4
1239/* isoc transfers */
1240#define TRB_ISOC 5
1241/* TRB for linking ring segments */
1242#define TRB_LINK 6
1243#define TRB_EVENT_DATA 7
1244/* Transfer Ring No-op (not for the command ring) */
1245#define TRB_TR_NOOP 8
1246/* Command TRBs */
1247/* Enable Slot Command */
1248#define TRB_ENABLE_SLOT 9
1249/* Disable Slot Command */
1250#define TRB_DISABLE_SLOT 10
1251/* Address Device Command */
1252#define TRB_ADDR_DEV 11
1253/* Configure Endpoint Command */
1254#define TRB_CONFIG_EP 12
1255/* Evaluate Context Command */
1256#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001257/* Reset Endpoint Command */
1258#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001259/* Stop Transfer Ring Command */
1260#define TRB_STOP_RING 15
1261/* Set Transfer Ring Dequeue Pointer Command */
1262#define TRB_SET_DEQ 16
1263/* Reset Device Command */
1264#define TRB_RESET_DEV 17
1265/* Force Event Command (opt) */
1266#define TRB_FORCE_EVENT 18
1267/* Negotiate Bandwidth Command (opt) */
1268#define TRB_NEG_BANDWIDTH 19
1269/* Set Latency Tolerance Value Command (opt) */
1270#define TRB_SET_LT 20
1271/* Get port bandwidth Command */
1272#define TRB_GET_BW 21
1273/* Force Header Command - generate a transaction or link management packet */
1274#define TRB_FORCE_HEADER 22
1275/* No-op Command - not for transfer rings */
1276#define TRB_CMD_NOOP 23
1277/* TRB IDs 24-31 reserved */
1278/* Event TRBS */
1279/* Transfer Event */
1280#define TRB_TRANSFER 32
1281/* Command Completion Event */
1282#define TRB_COMPLETION 33
1283/* Port Status Change Event */
1284#define TRB_PORT_STATUS 34
1285/* Bandwidth Request Event (opt) */
1286#define TRB_BANDWIDTH_EVENT 35
1287/* Doorbell Event (opt) */
1288#define TRB_DOORBELL 36
1289/* Host Controller Event */
1290#define TRB_HC_EVENT 37
1291/* Device Notification Event - device sent function wake notification */
1292#define TRB_DEV_NOTE 38
1293/* MFINDEX Wrap Event - microframe counter wrapped */
1294#define TRB_MFINDEX_WRAP 39
1295/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1296
Sarah Sharp02386342010-05-24 13:25:28 -07001297/* Nec vendor-specific command completion event. */
1298#define TRB_NEC_CMD_COMP 48
1299/* Get NEC firmware revision. */
1300#define TRB_NEC_GET_FW 49
1301
Matt Evansf5960b62011-06-01 10:22:55 +10001302#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1303/* Above, but for __le32 types -- can avoid work by swapping constants: */
1304#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1305 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1306#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1307 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1308
Sarah Sharp02386342010-05-24 13:25:28 -07001309#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1310#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1311
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001312/*
1313 * TRBS_PER_SEGMENT must be a multiple of 4,
1314 * since the command ring is 64-byte aligned.
1315 * It must also be greater than 16.
1316 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001317#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001318/* Allow two commands + a link TRB, along with any reserved command TRBs */
1319#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001320#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1321#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001322/* TRB buffer pointers can't cross 64KB boundaries */
1323#define TRB_MAX_BUFF_SHIFT 16
1324#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001325
1326struct xhci_segment {
1327 union xhci_trb *trbs;
1328 /* private to HCD */
1329 struct xhci_segment *next;
1330 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001331};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001332
Sarah Sharpae636742009-04-29 19:02:31 -07001333struct xhci_td {
1334 struct list_head td_list;
1335 struct list_head cancelled_td_list;
1336 struct urb *urb;
1337 struct xhci_segment *start_seg;
1338 union xhci_trb *first_trb;
1339 union xhci_trb *last_trb;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001340 /* actual_length of the URB has already been set */
1341 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001342};
1343
Elric Fu6e4468b2012-06-27 16:31:52 +08001344/* xHCI command default timeout value */
1345#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1346
Elric Fub92cc662012-06-27 16:31:12 +08001347/* command descriptor */
1348struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001349 struct xhci_command *command;
1350 union xhci_trb *cmd_trb;
1351};
1352
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001353struct xhci_dequeue_state {
1354 struct xhci_segment *new_deq_seg;
1355 union xhci_trb *new_deq_ptr;
1356 int new_cycle_state;
1357};
1358
Andiry Xu3b72fca2012-03-05 17:49:32 +08001359enum xhci_ring_type {
1360 TYPE_CTRL = 0,
1361 TYPE_ISOC,
1362 TYPE_BULK,
1363 TYPE_INTR,
1364 TYPE_STREAM,
1365 TYPE_COMMAND,
1366 TYPE_EVENT,
1367};
1368
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001369struct xhci_ring {
1370 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001371 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001372 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001373 struct xhci_segment *enq_seg;
1374 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001375 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001376 struct xhci_segment *deq_seg;
1377 unsigned int deq_updates;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001378 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001379 /*
1380 * Write the cycle state into the TRB cycle field to give ownership of
1381 * the TRB to the host controller (if we are the producer), or to check
1382 * if we own the TRB (if we are the consumer). See section 4.9.1.
1383 */
1384 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001385 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001386 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001387 unsigned int num_trbs_free;
1388 unsigned int num_trbs_free_temp;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001389 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001390 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001391 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001392};
1393
1394struct xhci_erst_entry {
1395 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001396 __le64 seg_addr;
1397 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001398 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001399 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001400};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001401
1402struct xhci_erst {
1403 struct xhci_erst_entry *entries;
1404 unsigned int num_entries;
1405 /* xhci->event_ring keeps track of segment dma addresses */
1406 dma_addr_t erst_dma_addr;
1407 /* Num entries the ERST can contain */
1408 unsigned int erst_size;
1409};
1410
John Youn254c80a2009-07-27 12:05:03 -07001411struct xhci_scratchpad {
1412 u64 *sp_array;
1413 dma_addr_t sp_dma;
1414 void **sp_buffers;
1415 dma_addr_t *sp_dma_buffers;
1416};
1417
Andiry Xu8e51adc2010-07-22 15:23:31 -07001418struct urb_priv {
1419 int length;
1420 int td_cnt;
1421 struct xhci_td *td[0];
1422};
1423
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001424/*
1425 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1426 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1427 * meaning 64 ring segments.
1428 * Initial allocated size of the ERST, in number of entries */
1429#define ERST_NUM_SEGS 1
1430/* Initial allocated size of the ERST, in number of entries */
1431#define ERST_SIZE 64
1432/* Initial number of event segment rings allocated */
1433#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001434/* Poll every 60 seconds */
1435#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001436/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1437#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001438/* XXX: Make these module parameters */
1439
Andiry Xu5535b1d52010-10-14 07:23:06 -07001440struct s3_save {
1441 u32 command;
1442 u32 dev_nt;
1443 u64 dcbaa_ptr;
1444 u32 config_reg;
1445 u32 irq_pending;
1446 u32 irq_control;
1447 u32 erst_size;
1448 u64 erst_base;
1449 u64 erst_dequeue;
1450};
Sarah Sharp74c68742009-04-27 19:52:22 -07001451
Andiry Xu95743232011-09-23 14:19:51 -07001452/* Use for lpm */
1453struct dev_info {
1454 u32 dev_id;
1455 struct list_head list;
1456};
1457
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001458struct xhci_bus_state {
1459 unsigned long bus_suspended;
1460 unsigned long next_statechange;
1461
1462 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1463 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1464 u32 port_c_suspend;
1465 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001466 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001467 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001468 /* which ports have started to resume */
1469 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001470 /* Which ports are waiting on RExit to U0 transition. */
1471 unsigned long rexit_ports;
1472 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001473};
1474
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001475
1476/*
1477 * It can take up to 20 ms to transition from RExit to U0 on the
1478 * Intel Lynx Point LP xHCI host.
1479 */
1480#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1481
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001482static inline unsigned int hcd_index(struct usb_hcd *hcd)
1483{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001484 if (hcd->speed == HCD_USB3)
1485 return 0;
1486 else
1487 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001488}
1489
Mathias Nyman47189092015-10-01 18:40:34 +03001490struct xhci_hub {
1491 u8 maj_rev;
1492 u8 min_rev;
1493 u32 *psi; /* array of protocol speed ID entries */
1494 u8 psi_count;
1495 u8 psi_uid_count;
1496};
1497
Sarah Sharp05103112011-06-28 15:50:19 -07001498/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001499struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001500 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001501 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001502 /* glue to PCI and HCD framework */
1503 struct xhci_cap_regs __iomem *cap_regs;
1504 struct xhci_op_regs __iomem *op_regs;
1505 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001506 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001507 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001508 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001509
1510 /* Cached register copies of read-only HC data */
1511 __u32 hcs_params1;
1512 __u32 hcs_params2;
1513 __u32 hcs_params3;
1514 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001515 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001516
1517 spinlock_t lock;
1518
1519 /* packed release number */
1520 u8 sbrn;
1521 u16 hci_version;
1522 u8 max_slots;
1523 u8 max_interrupters;
1524 u8 max_ports;
1525 u8 isoc_threshold;
1526 int event_ring_max;
1527 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001528 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001529 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001530 /* Valid values are 12 to 20, inclusive */
1531 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001532 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001533 int msix_count;
1534 struct msix_entry *msix_entries;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001535 /* optional clock */
1536 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001537 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001538 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001539 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001540 unsigned int cmd_ring_state;
1541#define CMD_RING_STATE_RUNNING (1 << 0)
1542#define CMD_RING_STATE_ABORTED (1 << 1)
1543#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001544 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001545 unsigned int cmd_ring_reserved_trbs;
Mathias Nymanc311e392014-05-08 19:26:03 +03001546 struct timer_list cmd_timer;
1547 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001548 struct xhci_ring *event_ring;
1549 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001550 /* Scratchpad */
1551 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001552 /* Store LPM test failed devices' information */
1553 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001554
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001555 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001556 /* these are not thread safe so use mutex */
1557 struct mutex mutex;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001558 struct completion addr_dev;
1559 int slot_id;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001560 /* For USB 3.0 LPM enable/disable. */
1561 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001562 /* Internal mirror of the HW's dcbaa */
1563 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001564 /* For keeping track of bandwidth domains per roothub. */
1565 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001566
1567 /* DMA pools */
1568 struct dma_pool *device_pool;
1569 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001570 struct dma_pool *small_streams_pool;
1571 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001572
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001573 /* Host controller watchdog timer structures */
1574 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001575
Andiry Xu9777e3c2010-10-14 07:23:03 -07001576 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001577 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001578/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1579 *
1580 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1581 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1582 * that sees this status (other than the timer that set it) should stop touching
1583 * hardware immediately. Interrupt handlers should return immediately when
1584 * they see this status (any time they drop and re-acquire xhci->lock).
1585 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1586 * putting the TD on the canceled list, etc.
1587 *
1588 * There are no reports of xHCI host controllers that display this issue.
1589 */
1590#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001591#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001592 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001593 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001594 unsigned int quirks;
1595#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001596#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001597#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001598#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001599#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001600/*
1601 * Certain Intel host controllers have a limit to the number of endpoint
1602 * contexts they can handle. Ideally, they would signal that they can't handle
1603 * anymore endpoint contexts by returning a Resource Error for the Configure
1604 * Endpoint command, but they don't. Instead they expect software to keep track
1605 * of the number of active endpoints for them, across configure endpoint
1606 * commands, reset device commands, disable slot commands, and address device
1607 * commands.
1608 */
1609#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001610#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001611#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001612#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001613#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001614#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001615#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001616#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001617#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001618#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001619#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001620#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001621#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001622#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001623/* For controllers with a broken beyond repair streams implementation */
1624#define XHCI_BROKEN_STREAMS (1 << 19)
Mathias Nymanb8cb91e2015-03-06 17:23:19 +02001625#define XHCI_PME_STUCK_QUIRK (1 << 20)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001626 unsigned int num_active_eps;
1627 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001628 /* There are two roothubs to keep track of bus suspend info for */
1629 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001630 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1631 u8 *port_array;
1632 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001633 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001634 unsigned int num_usb3_ports;
1635 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001636 __le32 __iomem **usb2_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001637 struct xhci_hub usb2_rhub;
1638 struct xhci_hub usb3_rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001639 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001640 /* support xHCI 0.96 spec USB2 software LPM */
1641 unsigned sw_lpm_support:1;
1642 /* support xHCI 1.0 spec USB2 hardware LPM */
1643 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001644 /* cached usb2 extened protocol capabilites */
1645 u32 *ext_caps;
1646 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001647 /* Compliance Mode Recovery Data */
1648 struct timer_list comp_mode_recovery_timer;
1649 u32 port_status_u0;
1650/* Compliance Mode Timer Triggered every 2 seconds */
1651#define COMP_MODE_RCVRY_MSECS 2000
Sarah Sharp74c68742009-04-27 19:52:22 -07001652};
1653
Roger Quadroscd33a322015-05-29 17:01:46 +03001654/* Platform specific overrides to generic XHCI hc_driver ops */
1655struct xhci_driver_overrides {
1656 size_t extra_priv_size;
1657 int (*reset)(struct usb_hcd *hcd);
1658 int (*start)(struct usb_hcd *hcd);
1659};
1660
Lu Baolu79b80942015-08-06 19:24:00 +03001661#define XHCI_CFC_DELAY 10
1662
Sarah Sharp74c68742009-04-27 19:52:22 -07001663/* convert between an HCD pointer and the corresponding EHCI_HCD */
1664static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1665{
Roger Quadroscd33a322015-05-29 17:01:46 +03001666 struct usb_hcd *primary_hcd;
1667
1668 if (usb_hcd_is_primary_hcd(hcd))
1669 primary_hcd = hcd;
1670 else
1671 primary_hcd = hcd->primary_hcd;
1672
1673 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001674}
1675
1676static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1677{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001678 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001679}
1680
Sarah Sharp74c68742009-04-27 19:52:22 -07001681#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001682 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001683#define xhci_err(xhci, fmt, args...) \
1684 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1685#define xhci_warn(xhci, fmt, args...) \
1686 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001687#define xhci_warn_ratelimited(xhci, fmt, args...) \
1688 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001689#define xhci_info(xhci, fmt, args...) \
1690 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001691
Sarah Sharp477632d2014-01-29 14:02:00 -08001692/*
1693 * Registers should always be accessed with double word or quad word accesses.
1694 *
1695 * Some xHCI implementations may support 64-bit address pointers. Registers
1696 * with 64-bit address pointers should be written to with dword accesses by
1697 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1698 * xHCI implementations that do not support 64-bit address pointers will ignore
1699 * the high dword, and write order is irrelevant.
1700 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001701static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1702 __le64 __iomem *regs)
1703{
1704 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1705 u64 val_lo = readl(ptr);
1706 u64 val_hi = readl(ptr + 1);
1707 return val_lo + (val_hi << 32);
1708}
Sarah Sharp477632d2014-01-29 14:02:00 -08001709static inline void xhci_write_64(struct xhci_hcd *xhci,
1710 const u64 val, __le64 __iomem *regs)
1711{
1712 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1713 u32 val_lo = lower_32_bits(val);
1714 u32 val_hi = upper_32_bits(val);
1715
1716 writel(val_lo, ptr);
1717 writel(val_hi, ptr + 1);
1718}
1719
Sarah Sharpb0567b32009-08-07 14:04:36 -07001720static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1721{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001722 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001723}
1724
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001725/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001726void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001727void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001728void xhci_dbg_regs(struct xhci_hcd *xhci);
1729void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001730void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1731void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001732void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001733void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1734void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1735void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001736void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001737void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001738char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001739 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001740void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1741 unsigned int slot_id, unsigned int ep_index,
1742 struct xhci_virt_ep *ep);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001743void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1744 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001745
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001746/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001747void xhci_mem_cleanup(struct xhci_hcd *xhci);
1748int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001749void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1750int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1751int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001752void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1753 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001754unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001755unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001756unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001757unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1758unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001759void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001760void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1761 struct xhci_bw_info *ep_bw,
1762 struct xhci_interval_bw_table *bw_table,
1763 struct usb_device *udev,
1764 struct xhci_virt_ep *virt_ep,
1765 struct xhci_tt_bw_info *tt_info);
1766void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1767 struct xhci_virt_device *virt_dev,
1768 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001769void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1770void xhci_update_bw_info(struct xhci_hcd *xhci,
1771 struct xhci_container_ctx *in_ctx,
1772 struct xhci_input_control_ctx *ctrl_ctx,
1773 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001774void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001775 struct xhci_container_ctx *in_ctx,
1776 struct xhci_container_ctx *out_ctx,
1777 unsigned int ep_index);
1778void xhci_slot_copy(struct xhci_hcd *xhci,
1779 struct xhci_container_ctx *in_ctx,
1780 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001781int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1782 struct usb_device *udev, struct usb_host_endpoint *ep,
1783 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001784void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001785int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1786 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001787void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1788 struct xhci_virt_device *virt_dev,
1789 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001790struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1791 unsigned int num_stream_ctxs,
1792 unsigned int num_streams, gfp_t flags);
1793void xhci_free_stream_info(struct xhci_hcd *xhci,
1794 struct xhci_stream_info *stream_info);
1795void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1796 struct xhci_ep_ctx *ep_ctx,
1797 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001798void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001799 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001800void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1801 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001802struct xhci_ring *xhci_dma_to_transfer_ring(
1803 struct xhci_virt_ep *ep,
1804 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001805struct xhci_ring *xhci_stream_id_to_ring(
1806 struct xhci_virt_device *dev,
1807 unsigned int ep_index,
1808 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001809struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001810 bool allocate_in_ctx, bool allocate_completion,
1811 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02001812void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001813void xhci_free_command(struct xhci_hcd *xhci,
1814 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001815
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001816/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001817typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02001818int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001819void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001820int xhci_halt(struct xhci_hcd *xhci);
1821int xhci_reset(struct xhci_hcd *xhci);
1822int xhci_init(struct usb_hcd *hcd);
1823int xhci_run(struct usb_hcd *hcd);
1824void xhci_stop(struct usb_hcd *hcd);
1825void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001826int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03001827void xhci_init_driver(struct hc_driver *drv,
1828 const struct xhci_driver_overrides *over);
Sarah Sharp436a3892010-10-15 14:59:15 -07001829
1830#ifdef CONFIG_PM
Lu Baolua1377e52014-11-18 11:27:14 +02001831int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001832int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001833#else
1834#define xhci_suspend NULL
1835#define xhci_resume NULL
1836#endif
1837
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001838int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001839irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08001840irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001841int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1842void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001843int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1844 struct xhci_virt_device *virt_dev,
1845 struct usb_device *hdev,
1846 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001847int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1848 struct usb_host_endpoint **eps, unsigned int num_eps,
1849 unsigned int num_streams, gfp_t mem_flags);
1850int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1851 struct usb_host_endpoint **eps, unsigned int num_eps,
1852 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001853int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Dan Williams48fc7db2013-12-05 17:07:27 -08001854int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001855int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001856int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1857 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001858int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1859 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001860int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1861int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001862int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1863int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001864void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001865int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001866int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1867void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001868
1869/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001870dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001871struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1872 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1873 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001874int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001875void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001876int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1877 u32 trb_type, u32 slot_id);
1878int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1879 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1880int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07001881 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001882int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1883 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001884int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1885 int slot_id, unsigned int ep_index);
1886int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1887 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001888int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1889 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001890int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1891 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001892int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1893 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1894 bool command_must_succeed);
1895int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1896 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1897int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1898 int slot_id, unsigned int ep_index);
1899int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1900 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001901void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1902 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001903 unsigned int stream_id, struct xhci_td *cur_td,
1904 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001905void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001906 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001907 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001908 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001909void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02001910 unsigned int ep_index, struct xhci_td *td);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001911void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1912 unsigned int slot_id, unsigned int ep_index,
1913 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001914void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Mathias Nymanc311e392014-05-08 19:26:03 +03001915void xhci_handle_command_timeout(unsigned long data);
1916
Andiry Xube88fe42010-10-14 07:22:57 -07001917void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1918 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001919void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001920
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001921/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001922void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1923 int port_id, u32 link_state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07001924int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1925 struct usb_device *udev, enum usb3_link_state state);
1926int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1927 struct usb_device *udev, enum usb3_link_state state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001928void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1929 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001930int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1931 char *buf, u16 wLength);
1932int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001933int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Sarah Sharp436a3892010-10-15 14:59:15 -07001934
1935#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001936int xhci_bus_suspend(struct usb_hcd *hcd);
1937int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001938#else
1939#define xhci_bus_suspend NULL
1940#define xhci_bus_resume NULL
1941#endif /* CONFIG_PM */
1942
Andiry Xu56192532010-10-14 07:23:00 -07001943u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001944int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1945 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001946void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001947
John Yound115b042009-07-27 12:05:15 -07001948/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02001949struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07001950struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1951struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1952
Sarah Sharp74c68742009-04-27 19:52:22 -07001953#endif /* __LINUX_XHCI_HCD_H */