blob: 266e3a86b6b49e34d3ec69ca71bafd12bd07c587 [file] [log] [blame]
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001
Sarah Sharp74c68742009-04-27 19:52:22 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070028#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070029#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020030#include <linux/usb/hcd.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Andy Shevchenko5990e5d2015-10-09 13:30:09 +030032
Sarah Sharp74c68742009-04-27 19:52:22 -070033/* Code sharing between pci-quirks and xhci hcd */
34#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080035#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070036
37/* xHCI PCI Configuration Registers */
38#define XHCI_SBRN_OFFSET (0x60)
39
Sarah Sharp66d4ead2009-04-27 19:52:28 -070040/* Max number of USB devices for any host controller - limit in section 6.1 */
41#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070042/* Section 5.3.3 - MaxPorts */
43#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070044
Sarah Sharp74c68742009-04-27 19:52:22 -070045/*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070049 */
50
51/**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030060 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070061 */
62struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110063 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030070 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070071 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070072};
Sarah Sharp74c68742009-04-27 19:52:22 -070073
74/* hc_capbase bitmasks */
75/* bits 7:0 - how long is the Capabilities register */
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77/* bits 31:16 */
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80/* HCSPARAMS1 - hcs_params1 - bitmasks */
81/* bits 0:7, Max Device Slots */
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84/* bits 8:18, Max Interrupters */
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89/* HCSPARAMS2 - hcs_params2 - bitmasks */
90/* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93/* bits 4:7, max number of Event Ring segments */
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020095/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070096/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020097/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070099
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300125/* true: HC supports Stopped - Short Packet */
126#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300127/* true: HC has Contiguous Frame ID Capability */
128#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700129/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700131/* Extended Capabilities pointer from PCI base - section 5.3.6 */
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134/* db_off bitmask - bits 0:1 reserved */
135#define DBOFF_MASK (~0x3)
136
137/* run_regs_off bitmask - bits 0:4 reserved */
138#define RTSOFF_MASK (~0x1f)
139
Lu Baolu04abb6d2015-10-01 18:40:31 +0300140/* HCCPARAMS2 - hcc_params2 - bitmasks */
141/* true: HC supports U3 entry Capability */
142#define HCC2_U3C(p) ((p) & (1 << 0))
143/* true: HC supports Configure endpoint command Max exit latency too large */
144#define HCC2_CMC(p) ((p) & (1 << 1))
145/* true: HC supports Force Save context Capability */
146#define HCC2_FSC(p) ((p) & (1 << 2))
147/* true: HC supports Compliance Transition Capability */
148#define HCC2_CTC(p) ((p) & (1 << 3))
149/* true: HC support Large ESIT payload Capability > 48k */
150#define HCC2_LEC(p) ((p) & (1 << 4))
151/* true: HC support Configuration Information Capability */
152#define HCC2_CIC(p) ((p) & (1 << 5))
153/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700155
156/* Number of registers per port */
157#define NUM_PORT_REGS 4
158
Mathias Nymanb6e76372013-05-23 17:14:29 +0300159#define PORTSC 0
160#define PORTPMSC 1
161#define PORTLI 2
162#define PORTHLPMC 3
163
Sarah Sharp74c68742009-04-27 19:52:22 -0700164/**
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
185 */
186struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700194 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700198 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100199 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700200 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700205 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100206 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700207};
Sarah Sharp74c68742009-04-27 19:52:22 -0700208
209/* USBCMD - USB command - command bitmasks */
210/* start/stop HC execution - do not write unless HC is halted*/
211#define CMD_RUN XHCI_CMD_RUN
212/* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
215 */
216#define CMD_RESET (1 << 1)
217/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218#define CMD_EIE XHCI_CMD_EIE
219/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220#define CMD_HSEIE XHCI_CMD_HSEIE
221/* bits 4:6 are reserved (and should be preserved on writes). */
222/* light reset (port status stays unchanged) - reset completed when this is 0 */
223#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700224/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700225#define CMD_CSS (1 << 8)
226#define CMD_CRS (1 << 9)
227/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228#define CMD_EWE XHCI_CMD_EWE
229/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
233 */
234#define CMD_PM_INDEX (1 << 11)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200235/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236#define CMD_ETE (1 << 14)
237/* bits 15:31 are reserved (and should be preserved on writes). */
Sarah Sharp74c68742009-04-27 19:52:22 -0700238
Felipe Balbi4e833c02012-03-15 16:37:08 +0200239/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800240#define IMAN_IE (1 << 1)
241#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200242
Sarah Sharp74c68742009-04-27 19:52:22 -0700243/* USBSTS - USB status - status bitmasks */
244/* HC not running - set to 1 when run/stop bit is cleared. */
245#define STS_HALT XHCI_STS_HALT
246/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247#define STS_FATAL (1 << 2)
248/* event interrupt - clear this prior to clearing any IP flags in IR set*/
249#define STS_EINT (1 << 3)
250/* port change detect */
251#define STS_PORT (1 << 4)
252/* bits 5:7 reserved and zeroed */
253/* save state status - '1' means xHC is saving state */
254#define STS_SAVE (1 << 8)
255/* restore state status - '1' means xHC is restoring state */
256#define STS_RESTORE (1 << 9)
257/* true: save or restore error */
258#define STS_SRE (1 << 10)
259/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260#define STS_CNR XHCI_STS_CNR
261/* true: internal Host Controller Error - SW needs to reset and reinitialize */
262#define STS_HCE (1 << 12)
263/* bits 13:31 reserved and should be preserved */
264
265/*
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
269 */
270#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700271#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700272/* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
274 */
275#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700277/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278/* bit 0 is the command ring cycle state */
279/* stop ring operation after completion of the currently executing command */
280#define CMD_RING_PAUSE (1 << 1)
281/* stop ring immediately - abort the currently executing command */
282#define CMD_RING_ABORT (1 << 2)
283/* true: command ring is running */
284#define CMD_RING_RUNNING (1 << 3)
285/* bits 4:5 reserved and should be preserved */
286/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700287#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700288
Sarah Sharp74c68742009-04-27 19:52:22 -0700289/* CONFIG - Configure Register - config_reg bitmasks */
290/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300292/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293#define CONFIG_U3E (1 << 8)
294/* bit 9: Configuration Information Enable, xhci 1.1 */
295#define CONFIG_CIE (1 << 9)
296/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700297
298/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299/* true: device connected */
300#define PORT_CONNECT (1 << 0)
301/* true: port enabled */
302#define PORT_PE (1 << 1)
303/* bit 2 reserved and zeroed */
304/* true: port has an over-current condition */
305#define PORT_OC (1 << 3)
306/* true: port reset signaling asserted */
307#define PORT_RESET (1 << 4)
308/* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
311 */
Andiry Xube88fe42010-10-14 07:22:57 -0700312#define PORT_PLS_MASK (0xf << 5)
313#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700314#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700315#define XDEV_U3 (0x3 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300316#define XDEV_INACTIVE (0x6 << 5)
Mathias Nyman346e99732016-10-20 18:09:19 +0300317#define XDEV_POLLING (0x7 << 5)
318#define XDEV_COMP_MODE (0xa << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700319#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700320/* true: port has power (see HCC_PPC) */
321#define PORT_POWER (1 << 9)
322/* bits 10:13 indicate device speed:
323 * 0 - undefined speed - port hasn't be initialized by a reset yet
324 * 1 - full speed
325 * 2 - low speed
326 * 3 - high speed
327 * 4 - super speed
328 * 5-15 reserved
329 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700330#define DEV_SPEED_MASK (0xf << 10)
331#define XDEV_FS (0x1 << 10)
332#define XDEV_LS (0x2 << 10)
333#define XDEV_HS (0x3 << 10)
334#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300335#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700336#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700337#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
338#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
339#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
340#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300341#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
342#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
Mathias Nyman395f5402015-10-01 18:40:39 +0300343#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300344
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700345/* Bits 20:23 in the Slot Context are the speed for the device */
346#define SLOT_SPEED_FS (XDEV_FS << 10)
347#define SLOT_SPEED_LS (XDEV_LS << 10)
348#define SLOT_SPEED_HS (XDEV_HS << 10)
349#define SLOT_SPEED_SS (XDEV_SS << 10)
Mathias Nymand7854042016-01-25 15:30:47 +0200350#define SLOT_SPEED_SSP (XDEV_SSP << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700351/* Port Indicator Control */
352#define PORT_LED_OFF (0 << 14)
353#define PORT_LED_AMBER (1 << 14)
354#define PORT_LED_GREEN (2 << 14)
355#define PORT_LED_MASK (3 << 14)
356/* Port Link State Write Strobe - set this when changing link state */
357#define PORT_LINK_STROBE (1 << 16)
358/* true: connect status change */
359#define PORT_CSC (1 << 17)
360/* true: port enable change */
361#define PORT_PEC (1 << 18)
362/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
363 * into an enabled state, and the device into the default state. A "warm" reset
364 * also resets the link, forcing the device through the link training sequence.
365 * SW can also look at the Port Reset register to see when warm reset is done.
366 */
367#define PORT_WRC (1 << 19)
368/* true: over-current change */
369#define PORT_OCC (1 << 20)
370/* true: reset change - 1 to 0 transition of PORT_RESET */
371#define PORT_RC (1 << 21)
372/* port link status change - set on some port link state transitions:
373 * Transition Reason
374 * ------------------------------------------------------------------------------
375 * - U3 to Resume Wakeup signaling from a device
376 * - Resume to Recovery to U0 USB 3.0 device resume
377 * - Resume to U0 USB 2.0 device resume
378 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
379 * - U3 to U0 Software resume of USB 2.0 device complete
380 * - U2 to U0 L1 resume of USB 2.1 device complete
381 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
382 * - U0 to disabled L1 entry error with USB 2.1 device
383 * - Any state to inactive Error on USB 3.0 port
384 */
385#define PORT_PLC (1 << 22)
386/* port configure error change - port failed to configure its link partner */
387#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200388/* Cold Attach Status - xHC can set this bit to report device attached during
389 * Sx state. Warm port reset should be perfomed to clear this bit and move port
390 * to connected state.
391 */
392#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700393/* wake on connect (enable) */
394#define PORT_WKCONN_E (1 << 25)
395/* wake on disconnect (enable) */
396#define PORT_WKDISC_E (1 << 26)
397/* wake on over-current (enable) */
398#define PORT_WKOC_E (1 << 27)
399/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200400/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700401#define PORT_DEV_REMOVE (1 << 30)
402/* Initiate a warm port reset - complete when PORT_WRC is '1' */
403#define PORT_WR (1 << 31)
404
Dan Carpenter22e04872011-03-17 22:39:49 +0300405/* We mark duplicate entries with -1 */
406#define DUPLICATE_ENTRY ((u8)(-1))
407
Sarah Sharp74c68742009-04-27 19:52:22 -0700408/* Port Power Management Status and Control - port_power_base bitmasks */
409/* Inactivity timer value for transitions into U1, in microseconds.
410 * Timeout can be up to 127us. 0xFF means an infinite timeout.
411 */
412#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800413#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700414/* Inactivity timer value for transitions into U2 */
415#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800416#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700417/* Bits 24:31 for port testing */
418
Andiry Xu9777e3c2010-10-14 07:23:03 -0700419/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700420#define PORT_L1S_MASK 7
421#define PORT_L1S_SUCCESS 1
422#define PORT_RWE (1 << 3)
423#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700424#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700425#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700426#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700427#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700428
Mathias Nyman395f5402015-10-01 18:40:39 +0300429/* USB3 Protocol PORTLI Port Link Information */
430#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
431#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
Mathias Nymana558ccd2013-05-23 17:14:30 +0300432
433/* USB2 Protocol PORTHLPMC */
434#define PORT_HIRDM(p)((p) & 3)
435#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
436#define PORT_BESLD(p)(((p) & 0xf) << 10)
437
438/* use 512 microseconds as USB2 LPM L1 default timeout. */
439#define XHCI_L1_TIMEOUT 512
440
441/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
442 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
443 * by other operating systems.
444 *
445 * XHCI 1.0 errata 8/14/12 Table 13 notes:
446 * "Software should choose xHC BESL/BESLD field values that do not violate a
447 * device's resume latency requirements,
448 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
449 * or not program values < '4' if BLC = '0' and a BESL device is attached.
450 */
451#define XHCI_DEFAULT_BESL 4
452
Sarah Sharp74c68742009-04-27 19:52:22 -0700453/**
Sarah Sharp98441972009-05-14 11:44:18 -0700454 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700455 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
456 * interrupts and check for pending interrupts.
457 * @irq_control: IMOD - Interrupt Moderation Register.
458 * Used to throttle interrupts.
459 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
460 * @erst_base: ERST base address.
461 * @erst_dequeue: Event ring dequeue pointer.
462 *
463 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
464 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
465 * multiple segments of the same size. The HC places events on the ring and
466 * "updates the Cycle bit in the TRBs to indicate to software the current
467 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
468 * updates the dequeue pointer.
469 */
Sarah Sharp98441972009-05-14 11:44:18 -0700470struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100471 __le32 irq_pending;
472 __le32 irq_control;
473 __le32 erst_size;
474 __le32 rsvd;
475 __le64 erst_base;
476 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700477};
Sarah Sharp74c68742009-04-27 19:52:22 -0700478
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700479/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700480#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700481/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700482/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700483#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
484#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
485#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
486
487/* irq_control bitmasks */
488/* Minimum interval between interrupts (in 250ns intervals). The interval
489 * between interrupts will be longer if there are no events on the event ring.
490 * Default is 4000 (1 ms).
491 */
492#define ER_IRQ_INTERVAL_MASK (0xffff)
493/* Counter used to count down the time to the next interrupt - HW use only */
494#define ER_IRQ_COUNTER_MASK (0xffff << 16)
495
496/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700497/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700498#define ERST_SIZE_MASK (0xffff << 16)
499
500/* erst_dequeue bitmasks */
501/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
502 * where the current dequeue pointer lies. This is an optional HW hint.
503 */
504#define ERST_DESI_MASK (0x7)
505/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
506 * a work queue (or delayed service routine)?
507 */
508#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700509#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700510
511/**
512 * struct xhci_run_regs
513 * @microframe_index:
514 * MFINDEX - current microframe number
515 *
516 * Section 5.5 Host Controller Runtime Registers:
517 * "Software should read and write these registers using only Dword (32 bit)
518 * or larger accesses"
519 */
520struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100521 __le32 microframe_index;
522 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700523 struct xhci_intr_reg ir_set[128];
524};
Sarah Sharp74c68742009-04-27 19:52:22 -0700525
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700526/**
527 * struct doorbell_array
528 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500529 * Bits 0 - 7: Endpoint target
530 * Bits 8 - 15: RsvdZ
531 * Bits 16 - 31: Stream ID
532 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700533 * Section 5.6
534 */
535struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100536 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700537};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700538
Matthew Wilcox50d646762010-12-15 14:18:11 -0500539#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
540#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700541
Sarah Sharpa74588f2009-04-27 19:53:42 -0700542/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700543 * struct xhci_protocol_caps
544 * @revision: major revision, minor revision, capability ID,
545 * and next capability pointer.
546 * @name_string: Four ASCII characters to say which spec this xHC
547 * follows, typically "USB ".
548 * @port_info: Port offset, count, and protocol-defined information.
549 */
550struct xhci_protocol_caps {
551 u32 revision;
552 u32 name_string;
553 u32 port_info;
554};
555
556#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300557#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
558#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700559#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
560#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
561
Mathias Nyman47189092015-10-01 18:40:34 +0300562#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
563#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
564#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
565#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
566#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
567#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
568
569#define PLT_MASK (0x03 << 6)
570#define PLT_SYM (0x00 << 6)
571#define PLT_ASYM_RX (0x02 << 6)
572#define PLT_ASYM_TX (0x03 << 6)
573
Sarah Sharpda6699c2010-10-26 16:47:13 -0700574/**
John Yound115b042009-07-27 12:05:15 -0700575 * struct xhci_container_ctx
576 * @type: Type of context. Used to calculated offsets to contained contexts.
577 * @size: Size of the context data
578 * @bytes: The raw context data given to HW
579 * @dma: dma address of the bytes
580 *
581 * Represents either a Device or Input context. Holds a pointer to the raw
582 * memory used for the context (bytes) and dma address of it (dma).
583 */
584struct xhci_container_ctx {
585 unsigned type;
586#define XHCI_CTX_TYPE_DEVICE 0x1
587#define XHCI_CTX_TYPE_INPUT 0x2
588
589 int size;
590
591 u8 *bytes;
592 dma_addr_t dma;
593};
594
595/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700596 * struct xhci_slot_ctx
597 * @dev_info: Route string, device speed, hub info, and last valid endpoint
598 * @dev_info2: Max exit latency for device number, root hub port number
599 * @tt_info: tt_info is used to construct split transaction tokens
600 * @dev_state: slot state and device address
601 *
602 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
603 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
604 * reserved at the end of the slot context for HC internal use.
605 */
606struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100607 __le32 dev_info;
608 __le32 dev_info2;
609 __le32 tt_info;
610 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700611 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100612 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700613};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700614
615/* dev_info bitmasks */
616/* Route String - 0:19 */
617#define ROUTE_STRING_MASK (0xfffff)
618/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
619#define DEV_SPEED (0xf << 20)
620/* bit 24 reserved */
621/* Is this LS/FS device connected through a HS hub? - bit 25 */
622#define DEV_MTT (0x1 << 25)
623/* Set if the device is a hub - bit 26 */
624#define DEV_HUB (0x1 << 26)
625/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700626#define LAST_CTX_MASK (0x1f << 27)
627#define LAST_CTX(p) ((p) << 27)
628#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700629#define SLOT_FLAG (1 << 0)
630#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700631
632/* dev_info2 bitmasks */
633/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
634#define MAX_EXIT (0xffff)
635/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700636#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700637#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700638/* Maximum number of ports under a hub device */
639#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700640
641/* tt_info bitmasks */
642/*
643 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
644 * The Slot ID of the hub that isolates the high speed signaling from
645 * this low or full-speed device. '0' if attached to root hub port.
646 */
647#define TT_SLOT (0xff)
648/*
649 * The number of the downstream facing port of the high-speed hub
650 * '0' if the device is not low or full speed.
651 */
652#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700653#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700654
655/* dev_state bitmasks */
656/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700657#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700658/* bits 8:26 reserved */
659/* Slot state */
660#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700661#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700662
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200663#define SLOT_STATE_DISABLED 0
664#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
665#define SLOT_STATE_DEFAULT 1
666#define SLOT_STATE_ADDRESSED 2
667#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700668
669/**
670 * struct xhci_ep_ctx
671 * @ep_info: endpoint state, streams, mult, and interval information.
672 * @ep_info2: information on endpoint type, max packet size, max burst size,
673 * error count, and whether the HC will force an event for all
674 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700675 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
676 * defines one stream, this points to the endpoint transfer ring.
677 * Otherwise, it points to a stream context array, which has a
678 * ring pointer for each flow.
679 * @tx_info:
680 * Average TRB lengths for the endpoint ring and
681 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700682 *
683 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
684 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
685 * reserved at the end of the endpoint context for HC internal use.
686 */
687struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100688 __le32 ep_info;
689 __le32 ep_info2;
690 __le64 deq;
691 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700692 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100693 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700694};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700695
696/* ep_info bitmasks */
697/*
698 * Endpoint State - bits 0:2
699 * 0 - disabled
700 * 1 - running
701 * 2 - halted due to halt condition - ok to manipulate endpoint ring
702 * 3 - stopped
703 * 4 - TRB error
704 * 5-7 - reserved
705 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700706#define EP_STATE_MASK (0xf)
707#define EP_STATE_DISABLED 0
708#define EP_STATE_RUNNING 1
709#define EP_STATE_HALTED 2
710#define EP_STATE_STOPPED 3
711#define EP_STATE_ERROR 4
Mathias Nyman5071e6b2016-11-11 15:13:28 +0200712#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
713
Sarah Sharpa74588f2009-04-27 19:53:42 -0700714/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700715#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700716#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700717/* bits 10:14 are Max Primary Streams */
718/* bit 15 is Linear Stream Array */
719/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700720#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700721#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700722#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700723#define EP_MAXPSTREAMS_MASK (0x1f << 10)
724#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
725/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
726#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700727
728/* ep_info2 bitmasks */
729/*
730 * Force Event - generate transfer events for all TRBs for this endpoint
731 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
732 */
733#define FORCE_EVENT (0x1)
734#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700735#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700736#define EP_TYPE(p) ((p) << 3)
737#define ISOC_OUT_EP 1
738#define BULK_OUT_EP 2
739#define INT_OUT_EP 3
740#define CTRL_EP 4
741#define ISOC_IN_EP 5
742#define BULK_IN_EP 6
743#define INT_IN_EP 7
744/* bit 6 reserved */
745/* bit 7 is Host Initiate Disable - for disabling stream selection */
746#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700747#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700748#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700749#define MAX_PACKET_MASK (0xffff << 16)
750#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700751
Andiry Xudc07c912010-11-11 17:43:57 +0800752/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
753 * USB2.0 spec 9.6.6.
754 */
755#define GET_MAX_PACKET(p) ((p) & 0x7ff)
756
Sarah Sharp9238f252010-04-16 08:07:27 -0700757/* tx_info bitmasks */
Mathias Nymandef4e6f2016-02-12 16:40:15 +0200758#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
759#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +0200760#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700761#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700762
Sarah Sharpbf161e82011-02-23 15:46:42 -0800763/* deq bitmasks */
764#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200765#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800766
Sarah Sharpa74588f2009-04-27 19:53:42 -0700767
768/**
John Yound115b042009-07-27 12:05:15 -0700769 * struct xhci_input_control_context
770 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700771 *
772 * @drop_context: set the bit of the endpoint context you want to disable
773 * @add_context: set the bit of the endpoint context you want to enable
774 */
John Yound115b042009-07-27 12:05:15 -0700775struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100776 __le32 drop_flags;
777 __le32 add_flags;
778 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700779};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700780
Sarah Sharp9af5d712011-09-02 11:05:48 -0700781#define EP_IS_ADDED(ctrl_ctx, i) \
782 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
783#define EP_IS_DROPPED(ctrl_ctx, i) \
784 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
785
Sarah Sharp913a8a32009-09-04 10:53:13 -0700786/* Represents everything that is needed to issue a command on the command ring.
787 * It's useful to pre-allocate these for commands that cannot fail due to
788 * out-of-memory errors, like freeing streams.
789 */
790struct xhci_command {
791 /* Input context for changing device state */
792 struct xhci_container_ctx *in_ctx;
793 u32 status;
Lu Baoluc2d3d492016-11-11 15:13:31 +0200794 int slot_id;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700795 /* If completion is null, no one is waiting on this command
796 * and the structure can be freed after the command completes.
797 */
798 struct completion *completion;
799 union xhci_trb *command_trb;
800 struct list_head cmd_list;
801};
802
Sarah Sharpa74588f2009-04-27 19:53:42 -0700803/* drop context bitmasks */
804#define DROP_EP(x) (0x1 << x)
805/* add context bitmasks */
806#define ADD_EP(x) (0x1 << x)
807
Sarah Sharp8df75f42010-04-02 15:34:16 -0700808struct xhci_stream_ctx {
809 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100810 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700811 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100812 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700813};
814
815/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300816#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700817/* Secondary stream array type, dequeue pointer is to a transfer ring */
818#define SCT_SEC_TR 0
819/* Primary stream array type, dequeue pointer is to a transfer ring */
820#define SCT_PRI_TR 1
821/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
822#define SCT_SSA_8 2
823#define SCT_SSA_16 3
824#define SCT_SSA_32 4
825#define SCT_SSA_64 5
826#define SCT_SSA_128 6
827#define SCT_SSA_256 7
828
829/* Assume no secondary streams for now */
830struct xhci_stream_info {
831 struct xhci_ring **stream_rings;
832 /* Number of streams, including stream 0 (which drivers can't use) */
833 unsigned int num_streams;
834 /* The stream context array may be bigger than
835 * the number of streams the driver asked for
836 */
837 struct xhci_stream_ctx *stream_ctx_array;
838 unsigned int num_stream_ctxs;
839 dma_addr_t ctx_array_dma;
840 /* For mapping physical TRB addresses to segments in stream rings */
841 struct radix_tree_root trb_address_map;
842 struct xhci_command *free_streams_command;
843};
844
845#define SMALL_STREAM_ARRAY_SIZE 256
846#define MEDIUM_STREAM_ARRAY_SIZE 1024
847
Sarah Sharp9af5d712011-09-02 11:05:48 -0700848/* Some Intel xHCI host controllers need software to keep track of the bus
849 * bandwidth. Keep track of endpoint info here. Each root port is allocated
850 * the full bus bandwidth. We must also treat TTs (including each port under a
851 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
852 * (DMI) also limits the total bandwidth (across all domains) that can be used.
853 */
854struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700855 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700856 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700857 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700858 unsigned int mult;
859 unsigned int num_packets;
860 unsigned int max_packet_size;
861 unsigned int max_esit_payload;
862 unsigned int type;
863};
864
Sarah Sharpc29eea62011-09-02 11:05:52 -0700865/* "Block" sizes in bytes the hardware uses for different device speeds.
866 * The logic in this part of the hardware limits the number of bits the hardware
867 * can use, so must represent bandwidth in a less precise manner to mimic what
868 * the scheduler hardware computes.
869 */
870#define FS_BLOCK 1
871#define HS_BLOCK 4
872#define SS_BLOCK 16
873#define DMI_BLOCK 32
874
875/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
876 * with each byte transferred. SuperSpeed devices have an initial overhead to
877 * set up bursts. These are in blocks, see above. LS overhead has already been
878 * translated into FS blocks.
879 */
880#define DMI_OVERHEAD 8
881#define DMI_OVERHEAD_BURST 4
882#define SS_OVERHEAD 8
883#define SS_OVERHEAD_BURST 32
884#define HS_OVERHEAD 26
885#define FS_OVERHEAD 20
886#define LS_OVERHEAD 128
887/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
888 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
889 * of overhead associated with split transfers crossing microframe boundaries.
890 * 31 blocks is pure protocol overhead.
891 */
892#define TT_HS_OVERHEAD (31 + 94)
893#define TT_DMI_OVERHEAD (25 + 12)
894
895/* Bandwidth limits in blocks */
896#define FS_BW_LIMIT 1285
897#define TT_BW_LIMIT 1320
898#define HS_BW_LIMIT 1607
899#define SS_BW_LIMIT_IN 3906
900#define DMI_BW_LIMIT_IN 3906
901#define SS_BW_LIMIT_OUT 3906
902#define DMI_BW_LIMIT_OUT 3906
903
904/* Percentage of bus bandwidth reserved for non-periodic transfers */
905#define FS_BW_RESERVED 10
906#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700907#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700908
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700909struct xhci_virt_ep {
910 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700911 /* Related to endpoints that are configured to use stream IDs only */
912 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700913 /* Temporary storage in case the configure endpoint command fails and we
914 * have to restore the device state to the previous state
915 */
916 struct xhci_ring *new_ring;
917 unsigned int ep_state;
918#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700919#define EP_HALTED (1 << 1) /* For stall handling */
920#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700921/* Transitioning the endpoint to using streams, don't enqueue URBs */
922#define EP_GETTING_STREAMS (1 << 3)
923#define EP_HAS_STREAMS (1 << 4)
924/* Transitioning the endpoint to not using streams, don't enqueue URBs */
925#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700926 /* ---- Related to URB cancellation ---- */
927 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700928 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700929 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700930 /* Watchdog timer for stop endpoint command to cancel URBs */
931 struct timer_list stop_cmd_timer;
932 int stop_cmds_pending;
933 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800934 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
935 * command. We'll need to update the ring's dequeue segment and dequeue
936 * pointer after the command completes.
937 */
938 struct xhci_segment *queued_deq_seg;
939 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700940 /*
941 * Sometimes the xHC can not process isochronous endpoint ring quickly
942 * enough, and it will miss some isoc tds on the ring and generate
943 * a Missed Service Error Event.
944 * Set skip flag when receive a Missed Service Error Event and
945 * process the missed tds on the endpoint ring.
946 */
947 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700948 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700949 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700950 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300951 /* Isoch Frame ID checking storage */
952 int next_frame_id;
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200953 /* Use new Isoch TRB layout needed for extended TBC support */
954 bool use_extended_tbc;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700955};
956
Sarah Sharp839c8172011-09-02 11:05:47 -0700957enum xhci_overhead_type {
958 LS_OVERHEAD_TYPE = 0,
959 FS_OVERHEAD_TYPE,
960 HS_OVERHEAD_TYPE,
961};
962
963struct xhci_interval_bw {
964 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700965 /* Sorted by max packet size.
966 * Head of the list is the greatest max packet size.
967 */
968 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700969 /* How many endpoints of each speed are present. */
970 unsigned int overhead[3];
971};
972
973#define XHCI_MAX_INTERVAL 16
974
975struct xhci_interval_bw_table {
976 unsigned int interval0_esit_payload;
977 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700978 /* Includes reserved bandwidth for async endpoints */
979 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700980 unsigned int ss_bw_in;
981 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700982};
983
984
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700985struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700986 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700987 /*
988 * Commands to the hardware are passed an "input context" that
989 * tells the hardware what to change in its data structures.
990 * The hardware will return changes in an "output context" that
991 * software must allocate for the hardware. We need to keep
992 * track of input and output contexts separately because
993 * these commands might fail and we don't trust the hardware.
994 */
John Yound115b042009-07-27 12:05:15 -0700995 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700996 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700997 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800998 /* Rings saved to ensure old alt settings can be re-instated */
999 struct xhci_ring **ring_cache;
1000 int num_rings_cached;
1001#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001002 struct xhci_virt_ep eps[31];
Sarah Sharpfe301822011-09-02 11:05:41 -07001003 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -07001004 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -07001005 struct xhci_interval_bw_table *bw_table;
1006 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -07001007 /* The current max exit latency for the enabled USB3 link states. */
1008 u16 current_mel;
Sarah Sharp839c8172011-09-02 11:05:47 -07001009};
1010
1011/*
1012 * For each roothub, keep track of the bandwidth information for each periodic
1013 * interval.
1014 *
1015 * If a high speed hub is attached to the roothub, each TT associated with that
1016 * hub is a separate bandwidth domain. The interval information for the
1017 * endpoints on the devices under that TT will appear in the TT structure.
1018 */
1019struct xhci_root_port_bw_info {
1020 struct list_head tts;
1021 unsigned int num_active_tts;
1022 struct xhci_interval_bw_table bw_table;
1023};
1024
1025struct xhci_tt_bw_info {
1026 struct list_head tt_list;
1027 int slot_id;
1028 int ttport;
1029 struct xhci_interval_bw_table bw_table;
1030 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001031};
1032
1033
Sarah Sharpa74588f2009-04-27 19:53:42 -07001034/**
1035 * struct xhci_device_context_array
1036 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1037 */
1038struct xhci_device_context_array {
1039 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001040 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001041 /* private xHCD pointers */
1042 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001043};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001044/* TODO: write function to set the 64-bit device DMA address */
1045/*
1046 * TODO: change this to be dynamically sized at HC mem init time since the HC
1047 * might not be able to handle the maximum number of devices possible.
1048 */
1049
1050
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001051struct xhci_transfer_event {
1052 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001053 __le64 buffer;
1054 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001055 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001056 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001057};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001058
Vivek Gautam1c11a172013-03-21 12:06:48 +05301059/* Transfer event TRB length bit mask */
1060/* bits 0:23 */
1061#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1062
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001063/** Transfer Event bit fields **/
1064#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1065
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001066/* Completion Code - only applicable for some types of TRBs */
1067#define COMP_CODE_MASK (0xff << 24)
1068#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1069#define COMP_SUCCESS 1
1070/* Data Buffer Error */
1071#define COMP_DB_ERR 2
1072/* Babble Detected Error */
1073#define COMP_BABBLE 3
1074/* USB Transaction Error */
1075#define COMP_TX_ERR 4
1076/* TRB Error - some TRB field is invalid */
1077#define COMP_TRB_ERR 5
1078/* Stall Error - USB device is stalled */
1079#define COMP_STALL 6
1080/* Resource Error - HC doesn't have memory for that device configuration */
1081#define COMP_ENOMEM 7
1082/* Bandwidth Error - not enough room in schedule for this dev config */
1083#define COMP_BW_ERR 8
1084/* No Slots Available Error - HC ran out of device slots */
1085#define COMP_ENOSLOTS 9
1086/* Invalid Stream Type Error */
1087#define COMP_STREAM_ERR 10
1088/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1089#define COMP_EBADSLT 11
1090/* Endpoint Not Enabled Error */
1091#define COMP_EBADEP 12
1092/* Short Packet */
1093#define COMP_SHORT_TX 13
1094/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1095#define COMP_UNDERRUN 14
1096/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1097#define COMP_OVERRUN 15
1098/* Virtual Function Event Ring Full Error */
1099#define COMP_VF_FULL 16
1100/* Parameter Error - Context parameter is invalid */
1101#define COMP_EINVAL 17
1102/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1103#define COMP_BW_OVER 18
1104/* Context State Error - illegal context state transition requested */
1105#define COMP_CTX_STATE 19
1106/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1107#define COMP_PING_ERR 20
1108/* Event Ring is full */
1109#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001110/* Incompatible Device Error */
1111#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001112/* Missed Service Error - HC couldn't service an isoc ep within interval */
1113#define COMP_MISSED_INT 23
1114/* Successfully stopped command ring */
1115#define COMP_CMD_STOP 24
1116/* Successfully aborted current command and stopped command ring */
1117#define COMP_CMD_ABORT 25
1118/* Stopped - transfer was terminated by a stop endpoint command */
1119#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001120/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001121#define COMP_STOP_INVAL 27
Lu Baolu40a3b772015-08-06 19:24:01 +03001122/* Same as COMP_EP_STOPPED, but a short packet detected */
1123#define COMP_STOP_SHORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001124/* Max Exit Latency Too Large Error */
1125#define COMP_MEL_ERR 29
1126/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001127/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1128#define COMP_BUFF_OVER 31
1129/* Event Lost Error - xHC has an "internal event overrun condition" */
1130#define COMP_ISSUES 32
1131/* Undefined Error - reported when other error codes don't apply */
1132#define COMP_UNKNOWN 33
1133/* Invalid Stream ID Error */
1134#define COMP_STRID_ERR 34
1135/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001136#define COMP_2ND_BW_ERR 35
1137/* Split Transaction Error */
1138#define COMP_SPLIT_ERR 36
1139
1140struct xhci_link_trb {
1141 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001142 __le64 segment_ptr;
1143 __le32 intr_target;
1144 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001145};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001146
1147/* control bitfields */
1148#define LINK_TOGGLE (0x1<<1)
1149
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001150/* Command completion event TRB */
1151struct xhci_event_cmd {
1152 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001153 __le64 cmd_trb;
1154 __le32 status;
1155 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001156};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001157
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001158/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001159
1160/* Address device - disable SetAddress */
1161#define TRB_BSR (1<<9)
1162enum xhci_setup_dev {
1163 SETUP_CONTEXT_ONLY,
1164 SETUP_CONTEXT_ADDRESS,
1165};
1166
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001167/* bits 16:23 are the virtual function ID */
1168/* bits 24:31 are the slot ID */
1169#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1170#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001171
Sarah Sharpae636742009-04-29 19:02:31 -07001172/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1173#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1174#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1175
Andiry Xube88fe42010-10-14 07:22:57 -07001176#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1177#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1178#define LAST_EP_INDEX 30
1179
Hans de Goede95241db2013-10-04 00:29:48 +02001180/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001181#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1182#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001183#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001184
Sarah Sharpae636742009-04-29 19:02:31 -07001185
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001186/* Port Status Change Event TRB fields */
1187/* Port ID - bits 31:24 */
1188#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1189
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001190/* Normal TRB fields */
1191/* transfer_len bitmasks - bits 0:16 */
1192#define TRB_LEN(p) ((p) & 0x1ffff)
Mathias Nymanc840d6c2015-10-09 13:30:08 +03001193/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1194#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001195/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1196#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001197/* Interrupter Target - which MSI-X vector to target the completion event at */
1198#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1199#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001200/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001201#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001202#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001203
1204/* Cycle bit - indicates TRB ownership by HC or HCD */
1205#define TRB_CYCLE (1<<0)
1206/*
1207 * Force next event data TRB to be evaluated before task switch.
1208 * Used to pass OS data back after a TD completes.
1209 */
1210#define TRB_ENT (1<<1)
1211/* Interrupt on short packet */
1212#define TRB_ISP (1<<2)
1213/* Set PCIe no snoop attribute */
1214#define TRB_NO_SNOOP (1<<3)
1215/* Chain multiple TRBs into a TD */
1216#define TRB_CHAIN (1<<4)
1217/* Interrupt on completion */
1218#define TRB_IOC (1<<5)
1219/* The buffer pointer contains immediate data */
1220#define TRB_IDT (1<<6)
1221
Andiry Xuad106f22011-05-05 18:14:02 +08001222/* Block Event Interrupt */
1223#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001224
1225/* Control transfer TRB specific fields */
1226#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001227#define TRB_TX_TYPE(p) ((p) << 16)
1228#define TRB_DATA_OUT 2
1229#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001230
Andiry Xu04e51902010-07-22 15:23:39 -07001231/* Isochronous TRB specific fields */
1232#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001233#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001234
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001235struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001236 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001237};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001238
1239union xhci_trb {
1240 struct xhci_link_trb link;
1241 struct xhci_transfer_event trans_event;
1242 struct xhci_event_cmd event_cmd;
1243 struct xhci_generic_trb generic;
1244};
1245
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001246/* TRB bit mask */
1247#define TRB_TYPE_BITMASK (0xfc00)
1248#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001249#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001250/* TRB type IDs */
1251/* bulk, interrupt, isoc scatter/gather, and control data stage */
1252#define TRB_NORMAL 1
1253/* setup stage for control transfers */
1254#define TRB_SETUP 2
1255/* data stage for control transfers */
1256#define TRB_DATA 3
1257/* status stage for control transfers */
1258#define TRB_STATUS 4
1259/* isoc transfers */
1260#define TRB_ISOC 5
1261/* TRB for linking ring segments */
1262#define TRB_LINK 6
1263#define TRB_EVENT_DATA 7
1264/* Transfer Ring No-op (not for the command ring) */
1265#define TRB_TR_NOOP 8
1266/* Command TRBs */
1267/* Enable Slot Command */
1268#define TRB_ENABLE_SLOT 9
1269/* Disable Slot Command */
1270#define TRB_DISABLE_SLOT 10
1271/* Address Device Command */
1272#define TRB_ADDR_DEV 11
1273/* Configure Endpoint Command */
1274#define TRB_CONFIG_EP 12
1275/* Evaluate Context Command */
1276#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001277/* Reset Endpoint Command */
1278#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001279/* Stop Transfer Ring Command */
1280#define TRB_STOP_RING 15
1281/* Set Transfer Ring Dequeue Pointer Command */
1282#define TRB_SET_DEQ 16
1283/* Reset Device Command */
1284#define TRB_RESET_DEV 17
1285/* Force Event Command (opt) */
1286#define TRB_FORCE_EVENT 18
1287/* Negotiate Bandwidth Command (opt) */
1288#define TRB_NEG_BANDWIDTH 19
1289/* Set Latency Tolerance Value Command (opt) */
1290#define TRB_SET_LT 20
1291/* Get port bandwidth Command */
1292#define TRB_GET_BW 21
1293/* Force Header Command - generate a transaction or link management packet */
1294#define TRB_FORCE_HEADER 22
1295/* No-op Command - not for transfer rings */
1296#define TRB_CMD_NOOP 23
1297/* TRB IDs 24-31 reserved */
1298/* Event TRBS */
1299/* Transfer Event */
1300#define TRB_TRANSFER 32
1301/* Command Completion Event */
1302#define TRB_COMPLETION 33
1303/* Port Status Change Event */
1304#define TRB_PORT_STATUS 34
1305/* Bandwidth Request Event (opt) */
1306#define TRB_BANDWIDTH_EVENT 35
1307/* Doorbell Event (opt) */
1308#define TRB_DOORBELL 36
1309/* Host Controller Event */
1310#define TRB_HC_EVENT 37
1311/* Device Notification Event - device sent function wake notification */
1312#define TRB_DEV_NOTE 38
1313/* MFINDEX Wrap Event - microframe counter wrapped */
1314#define TRB_MFINDEX_WRAP 39
1315/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1316
Sarah Sharp02386342010-05-24 13:25:28 -07001317/* Nec vendor-specific command completion event. */
1318#define TRB_NEC_CMD_COMP 48
1319/* Get NEC firmware revision. */
1320#define TRB_NEC_GET_FW 49
1321
Matt Evansf5960b62011-06-01 10:22:55 +10001322#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1323/* Above, but for __le32 types -- can avoid work by swapping constants: */
1324#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1325 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1326#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1327 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1328
Sarah Sharp02386342010-05-24 13:25:28 -07001329#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1330#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1331
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001332/*
1333 * TRBS_PER_SEGMENT must be a multiple of 4,
1334 * since the command ring is 64-byte aligned.
1335 * It must also be greater than 16.
1336 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001337#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001338/* Allow two commands + a link TRB, along with any reserved command TRBs */
1339#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001340#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1341#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001342/* TRB buffer pointers can't cross 64KB boundaries */
1343#define TRB_MAX_BUFF_SHIFT 16
1344#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03001345/* How much data is left before the 64KB boundary? */
1346#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1347 (addr & (TRB_MAX_BUFF_SIZE - 1)))
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001348
1349struct xhci_segment {
1350 union xhci_trb *trbs;
1351 /* private to HCD */
1352 struct xhci_segment *next;
1353 dma_addr_t dma;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001354 /* Max packet sized bounce buffer for td-fragmant alignment */
1355 dma_addr_t bounce_dma;
1356 void *bounce_buf;
1357 unsigned int bounce_offs;
1358 unsigned int bounce_len;
Sarah Sharp98441972009-05-14 11:44:18 -07001359};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001360
Sarah Sharpae636742009-04-29 19:02:31 -07001361struct xhci_td {
1362 struct list_head td_list;
1363 struct list_head cancelled_td_list;
1364 struct urb *urb;
1365 struct xhci_segment *start_seg;
1366 union xhci_trb *first_trb;
1367 union xhci_trb *last_trb;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001368 struct xhci_segment *bounce_seg;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001369 /* actual_length of the URB has already been set */
1370 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001371};
1372
Elric Fu6e4468b2012-06-27 16:31:52 +08001373/* xHCI command default timeout value */
1374#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1375
Elric Fub92cc662012-06-27 16:31:12 +08001376/* command descriptor */
1377struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001378 struct xhci_command *command;
1379 union xhci_trb *cmd_trb;
1380};
1381
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001382struct xhci_dequeue_state {
1383 struct xhci_segment *new_deq_seg;
1384 union xhci_trb *new_deq_ptr;
1385 int new_cycle_state;
1386};
1387
Andiry Xu3b72fca2012-03-05 17:49:32 +08001388enum xhci_ring_type {
1389 TYPE_CTRL = 0,
1390 TYPE_ISOC,
1391 TYPE_BULK,
1392 TYPE_INTR,
1393 TYPE_STREAM,
1394 TYPE_COMMAND,
1395 TYPE_EVENT,
1396};
1397
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001398struct xhci_ring {
1399 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001400 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001401 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001402 struct xhci_segment *enq_seg;
1403 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001404 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001405 struct xhci_segment *deq_seg;
1406 unsigned int deq_updates;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001407 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001408 /*
1409 * Write the cycle state into the TRB cycle field to give ownership of
1410 * the TRB to the host controller (if we are the producer), or to check
1411 * if we own the TRB (if we are the consumer). See section 4.9.1.
1412 */
1413 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001414 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001415 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001416 unsigned int num_trbs_free;
1417 unsigned int num_trbs_free_temp;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001418 unsigned int bounce_buf_len;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001419 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001420 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001421 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001422};
1423
1424struct xhci_erst_entry {
1425 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001426 __le64 seg_addr;
1427 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001428 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001429 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001430};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001431
1432struct xhci_erst {
1433 struct xhci_erst_entry *entries;
1434 unsigned int num_entries;
1435 /* xhci->event_ring keeps track of segment dma addresses */
1436 dma_addr_t erst_dma_addr;
1437 /* Num entries the ERST can contain */
1438 unsigned int erst_size;
1439};
1440
John Youn254c80a2009-07-27 12:05:03 -07001441struct xhci_scratchpad {
1442 u64 *sp_array;
1443 dma_addr_t sp_dma;
1444 void **sp_buffers;
1445 dma_addr_t *sp_dma_buffers;
1446};
1447
Andiry Xu8e51adc2010-07-22 15:23:31 -07001448struct urb_priv {
1449 int length;
1450 int td_cnt;
1451 struct xhci_td *td[0];
1452};
1453
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001454/*
1455 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1456 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1457 * meaning 64 ring segments.
1458 * Initial allocated size of the ERST, in number of entries */
1459#define ERST_NUM_SEGS 1
1460/* Initial allocated size of the ERST, in number of entries */
1461#define ERST_SIZE 64
1462/* Initial number of event segment rings allocated */
1463#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001464/* Poll every 60 seconds */
1465#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001466/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1467#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001468/* XXX: Make these module parameters */
1469
Andiry Xu5535b1d52010-10-14 07:23:06 -07001470struct s3_save {
1471 u32 command;
1472 u32 dev_nt;
1473 u64 dcbaa_ptr;
1474 u32 config_reg;
1475 u32 irq_pending;
1476 u32 irq_control;
1477 u32 erst_size;
1478 u64 erst_base;
1479 u64 erst_dequeue;
1480};
Sarah Sharp74c68742009-04-27 19:52:22 -07001481
Andiry Xu95743232011-09-23 14:19:51 -07001482/* Use for lpm */
1483struct dev_info {
1484 u32 dev_id;
1485 struct list_head list;
1486};
1487
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001488struct xhci_bus_state {
1489 unsigned long bus_suspended;
1490 unsigned long next_statechange;
1491
1492 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1493 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1494 u32 port_c_suspend;
1495 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001496 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001497 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001498 /* which ports have started to resume */
1499 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001500 /* Which ports are waiting on RExit to U0 transition. */
1501 unsigned long rexit_ports;
1502 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001503};
1504
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001505
1506/*
1507 * It can take up to 20 ms to transition from RExit to U0 on the
1508 * Intel Lynx Point LP xHCI host.
1509 */
1510#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1511
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001512static inline unsigned int hcd_index(struct usb_hcd *hcd)
1513{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001514 if (hcd->speed == HCD_USB3)
1515 return 0;
1516 else
1517 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001518}
1519
Mathias Nyman47189092015-10-01 18:40:34 +03001520struct xhci_hub {
1521 u8 maj_rev;
1522 u8 min_rev;
1523 u32 *psi; /* array of protocol speed ID entries */
1524 u8 psi_count;
1525 u8 psi_uid_count;
1526};
1527
Sarah Sharp05103112011-06-28 15:50:19 -07001528/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001529struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001530 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001531 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001532 /* glue to PCI and HCD framework */
1533 struct xhci_cap_regs __iomem *cap_regs;
1534 struct xhci_op_regs __iomem *op_regs;
1535 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001536 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001537 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001538 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001539
1540 /* Cached register copies of read-only HC data */
1541 __u32 hcs_params1;
1542 __u32 hcs_params2;
1543 __u32 hcs_params3;
1544 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001545 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001546
1547 spinlock_t lock;
1548
1549 /* packed release number */
1550 u8 sbrn;
1551 u16 hci_version;
1552 u8 max_slots;
1553 u8 max_interrupters;
1554 u8 max_ports;
1555 u8 isoc_threshold;
1556 int event_ring_max;
1557 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001558 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001559 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001560 /* Valid values are 12 to 20, inclusive */
1561 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001562 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001563 int msix_count;
1564 struct msix_entry *msix_entries;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001565 /* optional clock */
1566 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001567 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001568 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001569 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001570 unsigned int cmd_ring_state;
1571#define CMD_RING_STATE_RUNNING (1 << 0)
1572#define CMD_RING_STATE_ABORTED (1 << 1)
1573#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001574 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001575 unsigned int cmd_ring_reserved_trbs;
Mathias Nymanc311e392014-05-08 19:26:03 +03001576 struct timer_list cmd_timer;
1577 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001578 struct xhci_ring *event_ring;
1579 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001580 /* Scratchpad */
1581 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001582 /* Store LPM test failed devices' information */
1583 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001584
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001585 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001586 /* these are not thread safe so use mutex */
1587 struct mutex mutex;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001588 /* For USB 3.0 LPM enable/disable. */
1589 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001590 /* Internal mirror of the HW's dcbaa */
1591 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001592 /* For keeping track of bandwidth domains per roothub. */
1593 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001594
1595 /* DMA pools */
1596 struct dma_pool *device_pool;
1597 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001598 struct dma_pool *small_streams_pool;
1599 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001600
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001601 /* Host controller watchdog timer structures */
1602 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001603
Andiry Xu9777e3c2010-10-14 07:23:03 -07001604 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001605 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001606/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1607 *
1608 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1609 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1610 * that sees this status (other than the timer that set it) should stop touching
1611 * hardware immediately. Interrupt handlers should return immediately when
1612 * they see this status (any time they drop and re-acquire xhci->lock).
1613 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1614 * putting the TD on the canceled list, etc.
1615 *
1616 * There are no reports of xHCI host controllers that display this issue.
1617 */
1618#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001619#define XHCI_STATE_HALTED (1 << 1)
Mathias Nyman98d74f92016-04-08 16:25:10 +03001620#define XHCI_STATE_REMOVING (1 << 2)
Sarah Sharpb0567b32009-08-07 14:04:36 -07001621 unsigned int quirks;
1622#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001623#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001624#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001625#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001626#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001627/*
1628 * Certain Intel host controllers have a limit to the number of endpoint
1629 * contexts they can handle. Ideally, they would signal that they can't handle
1630 * anymore endpoint contexts by returning a Resource Error for the Configure
1631 * Endpoint command, but they don't. Instead they expect software to keep track
1632 * of the number of active endpoints for them, across configure endpoint
1633 * commands, reset device commands, disable slot commands, and address device
1634 * commands.
1635 */
1636#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001637#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001638#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001639#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001640#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001641#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001642#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001643#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001644#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001645#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001646#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001647#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001648#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001649#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001650/* For controllers with a broken beyond repair streams implementation */
1651#define XHCI_BROKEN_STREAMS (1 << 19)
Mathias Nymanb8cb91e2015-03-06 17:23:19 +02001652#define XHCI_PME_STUCK_QUIRK (1 << 20)
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001653#define XHCI_MTK_HOST (1 << 21)
Lu Baolu7e70cbf2016-01-26 17:50:06 +02001654#define XHCI_SSIC_PORT_UNUSED (1 << 22)
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03001655#define XHCI_NO_64BIT_SUPPORT (1 << 23)
Mathias Nyman346e99732016-10-20 18:09:19 +03001656#define XHCI_MISSING_CAS (1 << 24)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001657 unsigned int num_active_eps;
1658 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001659 /* There are two roothubs to keep track of bus suspend info for */
1660 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001661 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1662 u8 *port_array;
1663 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001664 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001665 unsigned int num_usb3_ports;
1666 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001667 __le32 __iomem **usb2_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001668 struct xhci_hub usb2_rhub;
1669 struct xhci_hub usb3_rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001670 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001671 /* support xHCI 0.96 spec USB2 software LPM */
1672 unsigned sw_lpm_support:1;
1673 /* support xHCI 1.0 spec USB2 hardware LPM */
1674 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001675 /* cached usb2 extened protocol capabilites */
1676 u32 *ext_caps;
1677 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001678 /* Compliance Mode Recovery Data */
1679 struct timer_list comp_mode_recovery_timer;
1680 u32 port_status_u0;
1681/* Compliance Mode Timer Triggered every 2 seconds */
1682#define COMP_MODE_RCVRY_MSECS 2000
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001683
1684 /* platform-specific data -- must come last */
1685 unsigned long priv[0] __aligned(sizeof(s64));
Sarah Sharp74c68742009-04-27 19:52:22 -07001686};
1687
Roger Quadroscd33a322015-05-29 17:01:46 +03001688/* Platform specific overrides to generic XHCI hc_driver ops */
1689struct xhci_driver_overrides {
1690 size_t extra_priv_size;
1691 int (*reset)(struct usb_hcd *hcd);
1692 int (*start)(struct usb_hcd *hcd);
1693};
1694
Lu Baolu79b80942015-08-06 19:24:00 +03001695#define XHCI_CFC_DELAY 10
1696
Sarah Sharp74c68742009-04-27 19:52:22 -07001697/* convert between an HCD pointer and the corresponding EHCI_HCD */
1698static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1699{
Roger Quadroscd33a322015-05-29 17:01:46 +03001700 struct usb_hcd *primary_hcd;
1701
1702 if (usb_hcd_is_primary_hcd(hcd))
1703 primary_hcd = hcd;
1704 else
1705 primary_hcd = hcd->primary_hcd;
1706
1707 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001708}
1709
1710static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1711{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001712 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001713}
1714
Sarah Sharp74c68742009-04-27 19:52:22 -07001715#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001716 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001717#define xhci_err(xhci, fmt, args...) \
1718 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1719#define xhci_warn(xhci, fmt, args...) \
1720 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001721#define xhci_warn_ratelimited(xhci, fmt, args...) \
1722 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001723#define xhci_info(xhci, fmt, args...) \
1724 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001725
Sarah Sharp477632d2014-01-29 14:02:00 -08001726/*
1727 * Registers should always be accessed with double word or quad word accesses.
1728 *
1729 * Some xHCI implementations may support 64-bit address pointers. Registers
1730 * with 64-bit address pointers should be written to with dword accesses by
1731 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1732 * xHCI implementations that do not support 64-bit address pointers will ignore
1733 * the high dword, and write order is irrelevant.
1734 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001735static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1736 __le64 __iomem *regs)
1737{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001738 return lo_hi_readq(regs);
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001739}
Sarah Sharp477632d2014-01-29 14:02:00 -08001740static inline void xhci_write_64(struct xhci_hcd *xhci,
1741 const u64 val, __le64 __iomem *regs)
1742{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001743 lo_hi_writeq(val, regs);
Sarah Sharp477632d2014-01-29 14:02:00 -08001744}
1745
Sarah Sharpb0567b32009-08-07 14:04:36 -07001746static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1747{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001748 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001749}
1750
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001751/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001752void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001753void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001754void xhci_dbg_regs(struct xhci_hcd *xhci);
1755void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001756void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1757void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001758void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001759void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1760void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1761void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001762void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001763void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001764char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001765 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001766void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1767 unsigned int slot_id, unsigned int ep_index,
1768 struct xhci_virt_ep *ep);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001769void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1770 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001771
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001772/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001773void xhci_mem_cleanup(struct xhci_hcd *xhci);
1774int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001775void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1776int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1777int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001778void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1779 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001780unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001781unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001782unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001783unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1784unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001786void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1787 struct xhci_bw_info *ep_bw,
1788 struct xhci_interval_bw_table *bw_table,
1789 struct usb_device *udev,
1790 struct xhci_virt_ep *virt_ep,
1791 struct xhci_tt_bw_info *tt_info);
1792void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1793 struct xhci_virt_device *virt_dev,
1794 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001795void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1796void xhci_update_bw_info(struct xhci_hcd *xhci,
1797 struct xhci_container_ctx *in_ctx,
1798 struct xhci_input_control_ctx *ctrl_ctx,
1799 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001800void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001801 struct xhci_container_ctx *in_ctx,
1802 struct xhci_container_ctx *out_ctx,
1803 unsigned int ep_index);
1804void xhci_slot_copy(struct xhci_hcd *xhci,
1805 struct xhci_container_ctx *in_ctx,
1806 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001807int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1808 struct usb_device *udev, struct usb_host_endpoint *ep,
1809 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001810void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001811int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1812 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001813void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1814 struct xhci_virt_device *virt_dev,
1815 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001816struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1817 unsigned int num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001818 unsigned int num_streams,
1819 unsigned int max_packet, gfp_t flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001820void xhci_free_stream_info(struct xhci_hcd *xhci,
1821 struct xhci_stream_info *stream_info);
1822void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1823 struct xhci_ep_ctx *ep_ctx,
1824 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001825void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001826 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001827void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1828 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001829struct xhci_ring *xhci_dma_to_transfer_ring(
1830 struct xhci_virt_ep *ep,
1831 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001832struct xhci_ring *xhci_stream_id_to_ring(
1833 struct xhci_virt_device *dev,
1834 unsigned int ep_index,
1835 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001836struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001837 bool allocate_in_ctx, bool allocate_completion,
1838 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02001839void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001840void xhci_free_command(struct xhci_hcd *xhci,
1841 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001842
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001843/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001844typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02001845int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001846void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001847int xhci_halt(struct xhci_hcd *xhci);
1848int xhci_reset(struct xhci_hcd *xhci);
1849int xhci_init(struct usb_hcd *hcd);
1850int xhci_run(struct usb_hcd *hcd);
1851void xhci_stop(struct usb_hcd *hcd);
1852void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001853int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03001854void xhci_init_driver(struct hc_driver *drv,
1855 const struct xhci_driver_overrides *over);
Sarah Sharp436a3892010-10-15 14:59:15 -07001856
1857#ifdef CONFIG_PM
Lu Baolua1377e52014-11-18 11:27:14 +02001858int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001859int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001860#else
1861#define xhci_suspend NULL
1862#define xhci_resume NULL
1863#endif
1864
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001865int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001866irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08001867irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001868int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1869void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001870int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1871 struct xhci_virt_device *virt_dev,
1872 struct usb_device *hdev,
1873 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001874int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1875 struct usb_host_endpoint **eps, unsigned int num_eps,
1876 unsigned int num_streams, gfp_t mem_flags);
1877int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1878 struct usb_host_endpoint **eps, unsigned int num_eps,
1879 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001880int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Dan Williams48fc7db2013-12-05 17:07:27 -08001881int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001882int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001883int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1884 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001885int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1886 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001887int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1888int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001889int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1890int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001891void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001892int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001893int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1894void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001895
1896/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001897dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001898struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1899 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1900 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001901int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001902void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001903int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1904 u32 trb_type, u32 slot_id);
1905int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1906 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1907int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07001908 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001909int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1910 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001911int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1912 int slot_id, unsigned int ep_index);
1913int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1914 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001915int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1916 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001917int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1918 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001919int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1920 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1921 bool command_must_succeed);
1922int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1923 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1924int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1925 int slot_id, unsigned int ep_index);
1926int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1927 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001928void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1929 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001930 unsigned int stream_id, struct xhci_td *cur_td,
1931 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001932void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001933 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001934 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001935 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001936void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02001937 unsigned int ep_index, struct xhci_td *td);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001938void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1939 unsigned int slot_id, unsigned int ep_index,
1940 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001941void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Mathias Nymanc311e392014-05-08 19:26:03 +03001942void xhci_handle_command_timeout(unsigned long data);
1943
Andiry Xube88fe42010-10-14 07:22:57 -07001944void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1945 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001946void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001947
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001948/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001949void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1950 int port_id, u32 link_state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07001951int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1952 struct usb_device *udev, enum usb3_link_state state);
1953int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1954 struct usb_device *udev, enum usb3_link_state state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001955void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1956 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001957int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1958 char *buf, u16 wLength);
1959int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001960int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Sarah Sharp436a3892010-10-15 14:59:15 -07001961
1962#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001963int xhci_bus_suspend(struct usb_hcd *hcd);
1964int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001965#else
1966#define xhci_bus_suspend NULL
1967#define xhci_bus_resume NULL
1968#endif /* CONFIG_PM */
1969
Andiry Xu56192532010-10-14 07:23:00 -07001970u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001971int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1972 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001973void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001974
John Yound115b042009-07-27 12:05:15 -07001975/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02001976struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07001977struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1978struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1979
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03001980struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
1981 unsigned int slot_id, unsigned int ep_index,
1982 unsigned int stream_id);
1983static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1984 struct urb *urb)
1985{
1986 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
1987 xhci_get_endpoint_index(&urb->ep->desc),
1988 urb->stream_id);
1989}
1990
Sarah Sharp74c68742009-04-27 19:52:22 -07001991#endif /* __LINUX_XHCI_HCD_H */