blob: c3515bad5dbbad26efcc71f89fdd64cc28911329 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002
Sarah Sharp74c68742009-04-27 19:52:22 -07003/*
4 * xHCI host controller driver
5 *
6 * Copyright (C) 2008 Intel Corp.
7 *
8 * Author: Sarah Sharp
9 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp74c68742009-04-27 19:52:22 -070010 */
11
12#ifndef __LINUX_XHCI_HCD_H
13#define __LINUX_XHCI_HCD_H
14
15#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070016#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070017#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020018#include <linux/usb/hcd.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080019#include <linux/io-64-nonatomic-lo-hi.h>
Andy Shevchenko5990e5d2015-10-09 13:30:09 +030020
Sarah Sharp74c68742009-04-27 19:52:22 -070021/* Code sharing between pci-quirks and xhci hcd */
22#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080023#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070024
25/* xHCI PCI Configuration Registers */
26#define XHCI_SBRN_OFFSET (0x60)
27
Sarah Sharp66d4ead2009-04-27 19:52:28 -070028/* Max number of USB devices for any host controller - limit in section 6.1 */
29#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070030/* Section 5.3.3 - MaxPorts */
31#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070032
Sarah Sharp74c68742009-04-27 19:52:22 -070033/*
34 * xHCI register interface.
35 * This corresponds to the eXtensible Host Controller Interface (xHCI)
36 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070037 */
38
39/**
40 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
41 * @hc_capbase: length of the capabilities register and HC version number
42 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
43 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
44 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
45 * @hcc_params: HCCPARAMS - Capability Parameters
46 * @db_off: DBOFF - Doorbell array offset
47 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030048 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070049 */
50struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110051 __le32 hc_capbase;
52 __le32 hcs_params1;
53 __le32 hcs_params2;
54 __le32 hcs_params3;
55 __le32 hcc_params;
56 __le32 db_off;
57 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030058 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070059 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070060};
Sarah Sharp74c68742009-04-27 19:52:22 -070061
62/* hc_capbase bitmasks */
63/* bits 7:0 - how long is the Capabilities register */
64#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
65/* bits 31:16 */
66#define HC_VERSION(p) (((p) >> 16) & 0xffff)
67
68/* HCSPARAMS1 - hcs_params1 - bitmasks */
69/* bits 0:7, Max Device Slots */
70#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
71#define HCS_SLOTS_MASK 0xff
72/* bits 8:18, Max Interrupters */
73#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
74/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
75#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
76
77/* HCSPARAMS2 - hcs_params2 - bitmasks */
78/* bits 0:3, frames or uframes that SW needs to queue transactions
79 * ahead of the HW to meet periodic deadlines */
80#define HCS_IST(p) (((p) >> 0) & 0xf)
81/* bits 4:7, max number of Event Ring segments */
82#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020083/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070084/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020085/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
86#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070087
88/* HCSPARAMS3 - hcs_params3 - bitmasks */
89/* bits 0:7, Max U1 to U0 latency for the roothub ports */
90#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
91/* bits 16:31, Max U2 to U0 latency for the roothub ports */
92#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
93
94/* HCCPARAMS - hcc_params - bitmasks */
95/* true: HC can use 64-bit address pointers */
96#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
97/* true: HC can do bandwidth negotiation */
98#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
99/* true: HC uses 64-byte Device Context structures
100 * FIXME 64-byte context structures aren't supported yet.
101 */
102#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
103/* true: HC has port power switches */
104#define HCC_PPC(p) ((p) & (1 << 3))
105/* true: HC has port indicators */
106#define HCS_INDICATOR(p) ((p) & (1 << 4))
107/* true: HC has Light HC Reset Capability */
108#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
109/* true: HC supports latency tolerance messaging */
110#define HCC_LTC(p) ((p) & (1 << 6))
111/* true: no secondary Stream ID Support */
112#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300113/* true: HC supports Stopped - Short Packet */
114#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300115/* true: HC has Contiguous Frame ID Capability */
116#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700117/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700118#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700119/* Extended Capabilities pointer from PCI base - section 5.3.6 */
120#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
121
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300122#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
123
Sarah Sharp74c68742009-04-27 19:52:22 -0700124/* db_off bitmask - bits 0:1 reserved */
125#define DBOFF_MASK (~0x3)
126
127/* run_regs_off bitmask - bits 0:4 reserved */
128#define RTSOFF_MASK (~0x1f)
129
Lu Baolu04abb6d2015-10-01 18:40:31 +0300130/* HCCPARAMS2 - hcc_params2 - bitmasks */
131/* true: HC supports U3 entry Capability */
132#define HCC2_U3C(p) ((p) & (1 << 0))
133/* true: HC supports Configure endpoint command Max exit latency too large */
134#define HCC2_CMC(p) ((p) & (1 << 1))
135/* true: HC supports Force Save context Capability */
136#define HCC2_FSC(p) ((p) & (1 << 2))
137/* true: HC supports Compliance Transition Capability */
138#define HCC2_CTC(p) ((p) & (1 << 3))
139/* true: HC support Large ESIT payload Capability > 48k */
140#define HCC2_LEC(p) ((p) & (1 << 4))
141/* true: HC support Configuration Information Capability */
142#define HCC2_CIC(p) ((p) & (1 << 5))
143/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
144#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700145
146/* Number of registers per port */
147#define NUM_PORT_REGS 4
148
Mathias Nymanb6e76372013-05-23 17:14:29 +0300149#define PORTSC 0
150#define PORTPMSC 1
151#define PORTLI 2
152#define PORTHLPMC 3
153
Sarah Sharp74c68742009-04-27 19:52:22 -0700154/**
155 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
156 * @command: USBCMD - xHC command register
157 * @status: USBSTS - xHC status register
158 * @page_size: This indicates the page size that the host controller
159 * supports. If bit n is set, the HC supports a page size
160 * of 2^(n+12), up to a 128MB page size.
161 * 4K is the minimum page size.
162 * @cmd_ring: CRP - 64-bit Command Ring Pointer
163 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
164 * @config_reg: CONFIG - Configure Register
165 * @port_status_base: PORTSCn - base address for Port Status and Control
166 * Each port has a Port Status and Control register,
167 * followed by a Port Power Management Status and Control
168 * register, a Port Link Info register, and a reserved
169 * register.
170 * @port_power_base: PORTPMSCn - base address for
171 * Port Power Management Status and Control
172 * @port_link_base: PORTLIn - base address for Port Link Info (current
173 * Link PM state and control) for USB 2.1 and USB 3.0
174 * devices.
175 */
176struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100177 __le32 command;
178 __le32 status;
179 __le32 page_size;
180 __le32 reserved1;
181 __le32 reserved2;
182 __le32 dev_notification;
183 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700184 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100185 __le32 reserved3[4];
186 __le64 dcbaa_ptr;
187 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700188 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100189 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700190 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100191 __le32 port_status_base;
192 __le32 port_power_base;
193 __le32 port_link_base;
194 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700195 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100196 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700197};
Sarah Sharp74c68742009-04-27 19:52:22 -0700198
199/* USBCMD - USB command - command bitmasks */
200/* start/stop HC execution - do not write unless HC is halted*/
201#define CMD_RUN XHCI_CMD_RUN
202/* Reset HC - resets internal HC state machine and all registers (except
203 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
204 * The xHCI driver must reinitialize the xHC after setting this bit.
205 */
206#define CMD_RESET (1 << 1)
207/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
208#define CMD_EIE XHCI_CMD_EIE
209/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
210#define CMD_HSEIE XHCI_CMD_HSEIE
211/* bits 4:6 are reserved (and should be preserved on writes). */
212/* light reset (port status stays unchanged) - reset completed when this is 0 */
213#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700214/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700215#define CMD_CSS (1 << 8)
216#define CMD_CRS (1 << 9)
217/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
218#define CMD_EWE XHCI_CMD_EWE
219/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
220 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
221 * '0' means the xHC can power it off if all ports are in the disconnect,
222 * disabled, or powered-off state.
223 */
224#define CMD_PM_INDEX (1 << 11)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200225/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
226#define CMD_ETE (1 << 14)
227/* bits 15:31 are reserved (and should be preserved on writes). */
Sarah Sharp74c68742009-04-27 19:52:22 -0700228
Felipe Balbi4e833c02012-03-15 16:37:08 +0200229/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800230#define IMAN_IE (1 << 1)
231#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200232
Sarah Sharp74c68742009-04-27 19:52:22 -0700233/* USBSTS - USB status - status bitmasks */
234/* HC not running - set to 1 when run/stop bit is cleared. */
235#define STS_HALT XHCI_STS_HALT
236/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
237#define STS_FATAL (1 << 2)
238/* event interrupt - clear this prior to clearing any IP flags in IR set*/
239#define STS_EINT (1 << 3)
240/* port change detect */
241#define STS_PORT (1 << 4)
242/* bits 5:7 reserved and zeroed */
243/* save state status - '1' means xHC is saving state */
244#define STS_SAVE (1 << 8)
245/* restore state status - '1' means xHC is restoring state */
246#define STS_RESTORE (1 << 9)
247/* true: save or restore error */
248#define STS_SRE (1 << 10)
249/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
250#define STS_CNR XHCI_STS_CNR
251/* true: internal Host Controller Error - SW needs to reset and reinitialize */
252#define STS_HCE (1 << 12)
253/* bits 13:31 reserved and should be preserved */
254
255/*
256 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
257 * Generate a device notification event when the HC sees a transaction with a
258 * notification type that matches a bit set in this bit field.
259 */
260#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700261#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700262/* Most of the device notification types should only be used for debug.
263 * SW does need to pay attention to function wake notifications.
264 */
265#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
266
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700267/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
268/* bit 0 is the command ring cycle state */
269/* stop ring operation after completion of the currently executing command */
270#define CMD_RING_PAUSE (1 << 1)
271/* stop ring immediately - abort the currently executing command */
272#define CMD_RING_ABORT (1 << 2)
273/* true: command ring is running */
274#define CMD_RING_RUNNING (1 << 3)
275/* bits 4:5 reserved and should be preserved */
276/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700277#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700278
Sarah Sharp74c68742009-04-27 19:52:22 -0700279/* CONFIG - Configure Register - config_reg bitmasks */
280/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
281#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300282/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
283#define CONFIG_U3E (1 << 8)
284/* bit 9: Configuration Information Enable, xhci 1.1 */
285#define CONFIG_CIE (1 << 9)
286/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700287
288/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
289/* true: device connected */
290#define PORT_CONNECT (1 << 0)
291/* true: port enabled */
292#define PORT_PE (1 << 1)
293/* bit 2 reserved and zeroed */
294/* true: port has an over-current condition */
295#define PORT_OC (1 << 3)
296/* true: port reset signaling asserted */
297#define PORT_RESET (1 << 4)
298/* Port Link State - bits 5:8
299 * A read gives the current link PM state of the port,
300 * a write with Link State Write Strobe set sets the link state.
301 */
Andiry Xube88fe42010-10-14 07:22:57 -0700302#define PORT_PLS_MASK (0xf << 5)
303#define XDEV_U0 (0x0 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300304#define XDEV_U1 (0x1 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700305#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700306#define XDEV_U3 (0x3 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300307#define XDEV_DISABLED (0x4 << 5)
308#define XDEV_RXDETECT (0x5 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300309#define XDEV_INACTIVE (0x6 << 5)
Mathias Nyman346e99732016-10-20 18:09:19 +0300310#define XDEV_POLLING (0x7 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300311#define XDEV_RECOVERY (0x8 << 5)
312#define XDEV_HOT_RESET (0x9 << 5)
313#define XDEV_COMP_MODE (0xa << 5)
314#define XDEV_TEST_MODE (0xb << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700315#define XDEV_RESUME (0xf << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300316
Sarah Sharp74c68742009-04-27 19:52:22 -0700317/* true: port has power (see HCC_PPC) */
318#define PORT_POWER (1 << 9)
319/* bits 10:13 indicate device speed:
320 * 0 - undefined speed - port hasn't be initialized by a reset yet
321 * 1 - full speed
322 * 2 - low speed
323 * 3 - high speed
324 * 4 - super speed
325 * 5-15 reserved
326 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700327#define DEV_SPEED_MASK (0xf << 10)
328#define XDEV_FS (0x1 << 10)
329#define XDEV_LS (0x2 << 10)
330#define XDEV_HS (0x3 << 10)
331#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300332#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700333#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700334#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
335#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
336#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
337#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300338#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
339#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
Mathias Nyman395f5402015-10-01 18:40:39 +0300340#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300341
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700342/* Bits 20:23 in the Slot Context are the speed for the device */
343#define SLOT_SPEED_FS (XDEV_FS << 10)
344#define SLOT_SPEED_LS (XDEV_LS << 10)
345#define SLOT_SPEED_HS (XDEV_HS << 10)
346#define SLOT_SPEED_SS (XDEV_SS << 10)
Mathias Nymand7854042016-01-25 15:30:47 +0200347#define SLOT_SPEED_SSP (XDEV_SSP << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700348/* Port Indicator Control */
349#define PORT_LED_OFF (0 << 14)
350#define PORT_LED_AMBER (1 << 14)
351#define PORT_LED_GREEN (2 << 14)
352#define PORT_LED_MASK (3 << 14)
353/* Port Link State Write Strobe - set this when changing link state */
354#define PORT_LINK_STROBE (1 << 16)
355/* true: connect status change */
356#define PORT_CSC (1 << 17)
357/* true: port enable change */
358#define PORT_PEC (1 << 18)
359/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
360 * into an enabled state, and the device into the default state. A "warm" reset
361 * also resets the link, forcing the device through the link training sequence.
362 * SW can also look at the Port Reset register to see when warm reset is done.
363 */
364#define PORT_WRC (1 << 19)
365/* true: over-current change */
366#define PORT_OCC (1 << 20)
367/* true: reset change - 1 to 0 transition of PORT_RESET */
368#define PORT_RC (1 << 21)
369/* port link status change - set on some port link state transitions:
370 * Transition Reason
371 * ------------------------------------------------------------------------------
372 * - U3 to Resume Wakeup signaling from a device
373 * - Resume to Recovery to U0 USB 3.0 device resume
374 * - Resume to U0 USB 2.0 device resume
375 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
376 * - U3 to U0 Software resume of USB 2.0 device complete
377 * - U2 to U0 L1 resume of USB 2.1 device complete
378 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
379 * - U0 to disabled L1 entry error with USB 2.1 device
380 * - Any state to inactive Error on USB 3.0 port
381 */
382#define PORT_PLC (1 << 22)
383/* port configure error change - port failed to configure its link partner */
384#define PORT_CEC (1 << 23)
Mathias Nyman229bc192018-06-21 16:19:41 +0300385#define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
386 PORT_RC | PORT_PLC | PORT_CEC)
387
388
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200389/* Cold Attach Status - xHC can set this bit to report device attached during
390 * Sx state. Warm port reset should be perfomed to clear this bit and move port
391 * to connected state.
392 */
393#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700394/* wake on connect (enable) */
395#define PORT_WKCONN_E (1 << 25)
396/* wake on disconnect (enable) */
397#define PORT_WKDISC_E (1 << 26)
398/* wake on over-current (enable) */
399#define PORT_WKOC_E (1 << 27)
400/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200401/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700402#define PORT_DEV_REMOVE (1 << 30)
403/* Initiate a warm port reset - complete when PORT_WRC is '1' */
404#define PORT_WR (1 << 31)
405
Dan Carpenter22e04872011-03-17 22:39:49 +0300406/* We mark duplicate entries with -1 */
407#define DUPLICATE_ENTRY ((u8)(-1))
408
Sarah Sharp74c68742009-04-27 19:52:22 -0700409/* Port Power Management Status and Control - port_power_base bitmasks */
410/* Inactivity timer value for transitions into U1, in microseconds.
411 * Timeout can be up to 127us. 0xFF means an infinite timeout.
412 */
413#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800414#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700415/* Inactivity timer value for transitions into U2 */
416#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800417#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700418/* Bits 24:31 for port testing */
419
Andiry Xu9777e3c2010-10-14 07:23:03 -0700420/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700421#define PORT_L1S_MASK 7
422#define PORT_L1S_SUCCESS 1
423#define PORT_RWE (1 << 3)
424#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700425#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700426#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700427#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700428#define PORT_HLE (1 << 16)
Guoqing Zhang0f1d8322017-04-07 17:56:54 +0300429#define PORT_TEST_MODE_SHIFT 28
Sarah Sharp74c68742009-04-27 19:52:22 -0700430
Mathias Nyman395f5402015-10-01 18:40:39 +0300431/* USB3 Protocol PORTLI Port Link Information */
432#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
433#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
Mathias Nymana558ccd2013-05-23 17:14:30 +0300434
435/* USB2 Protocol PORTHLPMC */
436#define PORT_HIRDM(p)((p) & 3)
437#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
438#define PORT_BESLD(p)(((p) & 0xf) << 10)
439
440/* use 512 microseconds as USB2 LPM L1 default timeout. */
441#define XHCI_L1_TIMEOUT 512
442
443/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
444 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
445 * by other operating systems.
446 *
447 * XHCI 1.0 errata 8/14/12 Table 13 notes:
448 * "Software should choose xHC BESL/BESLD field values that do not violate a
449 * device's resume latency requirements,
450 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
451 * or not program values < '4' if BLC = '0' and a BESL device is attached.
452 */
453#define XHCI_DEFAULT_BESL 4
454
Sarah Sharp74c68742009-04-27 19:52:22 -0700455/**
Sarah Sharp98441972009-05-14 11:44:18 -0700456 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700457 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
458 * interrupts and check for pending interrupts.
459 * @irq_control: IMOD - Interrupt Moderation Register.
460 * Used to throttle interrupts.
461 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
462 * @erst_base: ERST base address.
463 * @erst_dequeue: Event ring dequeue pointer.
464 *
465 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
466 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
467 * multiple segments of the same size. The HC places events on the ring and
468 * "updates the Cycle bit in the TRBs to indicate to software the current
469 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
470 * updates the dequeue pointer.
471 */
Sarah Sharp98441972009-05-14 11:44:18 -0700472struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100473 __le32 irq_pending;
474 __le32 irq_control;
475 __le32 erst_size;
476 __le32 rsvd;
477 __le64 erst_base;
478 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700479};
Sarah Sharp74c68742009-04-27 19:52:22 -0700480
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700481/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700482#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700483/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700484/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700485#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
486#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
487#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
488
489/* irq_control bitmasks */
490/* Minimum interval between interrupts (in 250ns intervals). The interval
491 * between interrupts will be longer if there are no events on the event ring.
492 * Default is 4000 (1 ms).
493 */
494#define ER_IRQ_INTERVAL_MASK (0xffff)
495/* Counter used to count down the time to the next interrupt - HW use only */
496#define ER_IRQ_COUNTER_MASK (0xffff << 16)
497
498/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700499/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700500#define ERST_SIZE_MASK (0xffff << 16)
501
502/* erst_dequeue bitmasks */
503/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
504 * where the current dequeue pointer lies. This is an optional HW hint.
505 */
506#define ERST_DESI_MASK (0x7)
507/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
508 * a work queue (or delayed service routine)?
509 */
510#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700511#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700512
513/**
514 * struct xhci_run_regs
515 * @microframe_index:
516 * MFINDEX - current microframe number
517 *
518 * Section 5.5 Host Controller Runtime Registers:
519 * "Software should read and write these registers using only Dword (32 bit)
520 * or larger accesses"
521 */
522struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100523 __le32 microframe_index;
524 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700525 struct xhci_intr_reg ir_set[128];
526};
Sarah Sharp74c68742009-04-27 19:52:22 -0700527
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700528/**
529 * struct doorbell_array
530 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500531 * Bits 0 - 7: Endpoint target
532 * Bits 8 - 15: RsvdZ
533 * Bits 16 - 31: Stream ID
534 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700535 * Section 5.6
536 */
537struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100538 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700539};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700540
Matthew Wilcox50d646762010-12-15 14:18:11 -0500541#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
542#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700543
Sarah Sharpa74588f2009-04-27 19:53:42 -0700544/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700545 * struct xhci_protocol_caps
546 * @revision: major revision, minor revision, capability ID,
547 * and next capability pointer.
548 * @name_string: Four ASCII characters to say which spec this xHC
549 * follows, typically "USB ".
550 * @port_info: Port offset, count, and protocol-defined information.
551 */
552struct xhci_protocol_caps {
553 u32 revision;
554 u32 name_string;
555 u32 port_info;
556};
557
558#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300559#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
560#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700561#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
562#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
563
Mathias Nyman47189092015-10-01 18:40:34 +0300564#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
565#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
566#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
567#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
568#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
569#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
570
571#define PLT_MASK (0x03 << 6)
572#define PLT_SYM (0x00 << 6)
573#define PLT_ASYM_RX (0x02 << 6)
574#define PLT_ASYM_TX (0x03 << 6)
575
Sarah Sharpda6699c2010-10-26 16:47:13 -0700576/**
John Yound115b042009-07-27 12:05:15 -0700577 * struct xhci_container_ctx
578 * @type: Type of context. Used to calculated offsets to contained contexts.
579 * @size: Size of the context data
580 * @bytes: The raw context data given to HW
581 * @dma: dma address of the bytes
582 *
583 * Represents either a Device or Input context. Holds a pointer to the raw
584 * memory used for the context (bytes) and dma address of it (dma).
585 */
586struct xhci_container_ctx {
587 unsigned type;
588#define XHCI_CTX_TYPE_DEVICE 0x1
589#define XHCI_CTX_TYPE_INPUT 0x2
590
591 int size;
592
593 u8 *bytes;
594 dma_addr_t dma;
595};
596
597/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700598 * struct xhci_slot_ctx
599 * @dev_info: Route string, device speed, hub info, and last valid endpoint
600 * @dev_info2: Max exit latency for device number, root hub port number
601 * @tt_info: tt_info is used to construct split transaction tokens
602 * @dev_state: slot state and device address
603 *
604 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
605 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
606 * reserved at the end of the slot context for HC internal use.
607 */
608struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100609 __le32 dev_info;
610 __le32 dev_info2;
611 __le32 tt_info;
612 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700613 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100614 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700615};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700616
617/* dev_info bitmasks */
618/* Route String - 0:19 */
619#define ROUTE_STRING_MASK (0xfffff)
620/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
621#define DEV_SPEED (0xf << 20)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300622#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700623/* bit 24 reserved */
624/* Is this LS/FS device connected through a HS hub? - bit 25 */
625#define DEV_MTT (0x1 << 25)
626/* Set if the device is a hub - bit 26 */
627#define DEV_HUB (0x1 << 26)
628/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700629#define LAST_CTX_MASK (0x1f << 27)
630#define LAST_CTX(p) ((p) << 27)
631#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700632#define SLOT_FLAG (1 << 0)
633#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700634
635/* dev_info2 bitmasks */
636/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
637#define MAX_EXIT (0xffff)
638/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700639#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700640#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700641/* Maximum number of ports under a hub device */
642#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300643#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700644
645/* tt_info bitmasks */
646/*
647 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
648 * The Slot ID of the hub that isolates the high speed signaling from
649 * this low or full-speed device. '0' if attached to root hub port.
650 */
651#define TT_SLOT (0xff)
652/*
653 * The number of the downstream facing port of the high-speed hub
654 * '0' if the device is not low or full speed.
655 */
656#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700657#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300658#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700659
660/* dev_state bitmasks */
661/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700662#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700663/* bits 8:26 reserved */
664/* Slot state */
665#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700666#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700667
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200668#define SLOT_STATE_DISABLED 0
669#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
670#define SLOT_STATE_DEFAULT 1
671#define SLOT_STATE_ADDRESSED 2
672#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700673
674/**
675 * struct xhci_ep_ctx
676 * @ep_info: endpoint state, streams, mult, and interval information.
677 * @ep_info2: information on endpoint type, max packet size, max burst size,
678 * error count, and whether the HC will force an event for all
679 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700680 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
681 * defines one stream, this points to the endpoint transfer ring.
682 * Otherwise, it points to a stream context array, which has a
683 * ring pointer for each flow.
684 * @tx_info:
685 * Average TRB lengths for the endpoint ring and
686 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700687 *
688 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
689 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
690 * reserved at the end of the endpoint context for HC internal use.
691 */
692struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100693 __le32 ep_info;
694 __le32 ep_info2;
695 __le64 deq;
696 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700697 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100698 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700699};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700700
701/* ep_info bitmasks */
702/*
703 * Endpoint State - bits 0:2
704 * 0 - disabled
705 * 1 - running
706 * 2 - halted due to halt condition - ok to manipulate endpoint ring
707 * 3 - stopped
708 * 4 - TRB error
709 * 5-7 - reserved
710 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700711#define EP_STATE_MASK (0xf)
712#define EP_STATE_DISABLED 0
713#define EP_STATE_RUNNING 1
714#define EP_STATE_HALTED 2
715#define EP_STATE_STOPPED 3
716#define EP_STATE_ERROR 4
Mathias Nyman5071e6b2016-11-11 15:13:28 +0200717#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
718
Sarah Sharpa74588f2009-04-27 19:53:42 -0700719/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700720#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700721#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700722/* bits 10:14 are Max Primary Streams */
723/* bit 15 is Linear Stream Array */
724/* Interval - period between requests to an endpoint - 125u increments. */
Mathias Nyman97ef0fa2018-03-08 17:17:14 +0200725#define EP_INTERVAL(p) (((p) & 0xff) << 16)
726#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
727#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
728#define EP_MAXPSTREAMS_MASK (0x1f << 10)
729#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
730#define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700731/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
732#define EP_HAS_LSA (1 << 15)
Mathias Nyman76a14d72017-09-18 17:39:15 +0300733/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
734#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700735
736/* ep_info2 bitmasks */
737/*
738 * Force Event - generate transfer events for all TRBs for this endpoint
739 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
740 */
741#define FORCE_EVENT (0x1)
742#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700743#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700744#define EP_TYPE(p) ((p) << 3)
745#define ISOC_OUT_EP 1
746#define BULK_OUT_EP 2
747#define INT_OUT_EP 3
748#define CTRL_EP 4
749#define ISOC_IN_EP 5
750#define BULK_IN_EP 6
751#define INT_IN_EP 7
752/* bit 6 reserved */
753/* bit 7 is Host Initiate Disable - for disabling stream selection */
754#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700755#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700756#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700757#define MAX_PACKET_MASK (0xffff << 16)
758#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700759
Sarah Sharp9238f252010-04-16 08:07:27 -0700760/* tx_info bitmasks */
Mathias Nymandef4e6f2016-02-12 16:40:15 +0200761#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
762#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +0200763#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700764#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700765
Sarah Sharpbf161e82011-02-23 15:46:42 -0800766/* deq bitmasks */
767#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200768#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800769
Sarah Sharpa74588f2009-04-27 19:53:42 -0700770
771/**
John Yound115b042009-07-27 12:05:15 -0700772 * struct xhci_input_control_context
773 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700774 *
775 * @drop_context: set the bit of the endpoint context you want to disable
776 * @add_context: set the bit of the endpoint context you want to enable
777 */
John Yound115b042009-07-27 12:05:15 -0700778struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100779 __le32 drop_flags;
780 __le32 add_flags;
781 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700782};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700783
Sarah Sharp9af5d712011-09-02 11:05:48 -0700784#define EP_IS_ADDED(ctrl_ctx, i) \
785 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
786#define EP_IS_DROPPED(ctrl_ctx, i) \
787 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
788
Sarah Sharp913a8a32009-09-04 10:53:13 -0700789/* Represents everything that is needed to issue a command on the command ring.
790 * It's useful to pre-allocate these for commands that cannot fail due to
791 * out-of-memory errors, like freeing streams.
792 */
793struct xhci_command {
794 /* Input context for changing device state */
795 struct xhci_container_ctx *in_ctx;
796 u32 status;
Lu Baoluc2d3d492016-11-11 15:13:31 +0200797 int slot_id;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700798 /* If completion is null, no one is waiting on this command
799 * and the structure can be freed after the command completes.
800 */
801 struct completion *completion;
802 union xhci_trb *command_trb;
803 struct list_head cmd_list;
804};
805
Sarah Sharpa74588f2009-04-27 19:53:42 -0700806/* drop context bitmasks */
807#define DROP_EP(x) (0x1 << x)
808/* add context bitmasks */
809#define ADD_EP(x) (0x1 << x)
810
Sarah Sharp8df75f42010-04-02 15:34:16 -0700811struct xhci_stream_ctx {
812 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100813 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700814 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100815 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700816};
817
818/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300819#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700820/* Secondary stream array type, dequeue pointer is to a transfer ring */
821#define SCT_SEC_TR 0
822/* Primary stream array type, dequeue pointer is to a transfer ring */
823#define SCT_PRI_TR 1
824/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
825#define SCT_SSA_8 2
826#define SCT_SSA_16 3
827#define SCT_SSA_32 4
828#define SCT_SSA_64 5
829#define SCT_SSA_128 6
830#define SCT_SSA_256 7
831
832/* Assume no secondary streams for now */
833struct xhci_stream_info {
834 struct xhci_ring **stream_rings;
835 /* Number of streams, including stream 0 (which drivers can't use) */
836 unsigned int num_streams;
837 /* The stream context array may be bigger than
838 * the number of streams the driver asked for
839 */
840 struct xhci_stream_ctx *stream_ctx_array;
841 unsigned int num_stream_ctxs;
842 dma_addr_t ctx_array_dma;
843 /* For mapping physical TRB addresses to segments in stream rings */
844 struct radix_tree_root trb_address_map;
845 struct xhci_command *free_streams_command;
846};
847
848#define SMALL_STREAM_ARRAY_SIZE 256
849#define MEDIUM_STREAM_ARRAY_SIZE 1024
850
Sarah Sharp9af5d712011-09-02 11:05:48 -0700851/* Some Intel xHCI host controllers need software to keep track of the bus
852 * bandwidth. Keep track of endpoint info here. Each root port is allocated
853 * the full bus bandwidth. We must also treat TTs (including each port under a
854 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
855 * (DMI) also limits the total bandwidth (across all domains) that can be used.
856 */
857struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700858 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700859 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700860 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700861 unsigned int mult;
862 unsigned int num_packets;
863 unsigned int max_packet_size;
864 unsigned int max_esit_payload;
865 unsigned int type;
866};
867
Sarah Sharpc29eea62011-09-02 11:05:52 -0700868/* "Block" sizes in bytes the hardware uses for different device speeds.
869 * The logic in this part of the hardware limits the number of bits the hardware
870 * can use, so must represent bandwidth in a less precise manner to mimic what
871 * the scheduler hardware computes.
872 */
873#define FS_BLOCK 1
874#define HS_BLOCK 4
875#define SS_BLOCK 16
876#define DMI_BLOCK 32
877
878/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
879 * with each byte transferred. SuperSpeed devices have an initial overhead to
880 * set up bursts. These are in blocks, see above. LS overhead has already been
881 * translated into FS blocks.
882 */
883#define DMI_OVERHEAD 8
884#define DMI_OVERHEAD_BURST 4
885#define SS_OVERHEAD 8
886#define SS_OVERHEAD_BURST 32
887#define HS_OVERHEAD 26
888#define FS_OVERHEAD 20
889#define LS_OVERHEAD 128
890/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
891 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
892 * of overhead associated with split transfers crossing microframe boundaries.
893 * 31 blocks is pure protocol overhead.
894 */
895#define TT_HS_OVERHEAD (31 + 94)
896#define TT_DMI_OVERHEAD (25 + 12)
897
898/* Bandwidth limits in blocks */
899#define FS_BW_LIMIT 1285
900#define TT_BW_LIMIT 1320
901#define HS_BW_LIMIT 1607
902#define SS_BW_LIMIT_IN 3906
903#define DMI_BW_LIMIT_IN 3906
904#define SS_BW_LIMIT_OUT 3906
905#define DMI_BW_LIMIT_OUT 3906
906
907/* Percentage of bus bandwidth reserved for non-periodic transfers */
908#define FS_BW_RESERVED 10
909#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700910#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700911
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700912struct xhci_virt_ep {
913 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700914 /* Related to endpoints that are configured to use stream IDs only */
915 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700916 /* Temporary storage in case the configure endpoint command fails and we
917 * have to restore the device state to the previous state
918 */
919 struct xhci_ring *new_ring;
920 unsigned int ep_state;
921#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700922#define EP_HALTED (1 << 1) /* For stall handling */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200923#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700924/* Transitioning the endpoint to using streams, don't enqueue URBs */
925#define EP_GETTING_STREAMS (1 << 3)
926#define EP_HAS_STREAMS (1 << 4)
927/* Transitioning the endpoint to not using streams, don't enqueue URBs */
928#define EP_GETTING_NO_STREAMS (1 << 5)
Mathias Nymanf5249462018-03-16 16:33:04 +0200929#define EP_HARD_CLEAR_TOGGLE (1 << 6)
930#define EP_SOFT_CLEAR_TOGGLE (1 << 7)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700931 /* ---- Related to URB cancellation ---- */
932 struct list_head cancelled_td_list;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700933 /* Watchdog timer for stop endpoint command to cancel URBs */
934 struct timer_list stop_cmd_timer;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700935 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800936 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
937 * command. We'll need to update the ring's dequeue segment and dequeue
938 * pointer after the command completes.
939 */
940 struct xhci_segment *queued_deq_seg;
941 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700942 /*
943 * Sometimes the xHC can not process isochronous endpoint ring quickly
944 * enough, and it will miss some isoc tds on the ring and generate
945 * a Missed Service Error Event.
946 * Set skip flag when receive a Missed Service Error Event and
947 * process the missed tds on the endpoint ring.
948 */
949 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700950 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700951 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700952 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300953 /* Isoch Frame ID checking storage */
954 int next_frame_id;
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200955 /* Use new Isoch TRB layout needed for extended TBC support */
956 bool use_extended_tbc;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700957};
958
Sarah Sharp839c8172011-09-02 11:05:47 -0700959enum xhci_overhead_type {
960 LS_OVERHEAD_TYPE = 0,
961 FS_OVERHEAD_TYPE,
962 HS_OVERHEAD_TYPE,
963};
964
965struct xhci_interval_bw {
966 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700967 /* Sorted by max packet size.
968 * Head of the list is the greatest max packet size.
969 */
970 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700971 /* How many endpoints of each speed are present. */
972 unsigned int overhead[3];
973};
974
975#define XHCI_MAX_INTERVAL 16
976
977struct xhci_interval_bw_table {
978 unsigned int interval0_esit_payload;
979 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700980 /* Includes reserved bandwidth for async endpoints */
981 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700982 unsigned int ss_bw_in;
983 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700984};
985
986
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700987struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700988 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700989 /*
990 * Commands to the hardware are passed an "input context" that
991 * tells the hardware what to change in its data structures.
992 * The hardware will return changes in an "output context" that
993 * software must allocate for the hardware. We need to keep
994 * track of input and output contexts separately because
995 * these commands might fail and we don't trust the hardware.
996 */
John Yound115b042009-07-27 12:05:15 -0700997 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700998 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700999 struct xhci_container_ctx *in_ctx;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001000 struct xhci_virt_ep eps[31];
Sarah Sharpfe301822011-09-02 11:05:41 -07001001 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -07001002 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -07001003 struct xhci_interval_bw_table *bw_table;
1004 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -07001005 /* The current max exit latency for the enabled USB3 link states. */
1006 u16 current_mel;
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001007 /* Used for the debugfs interfaces. */
1008 void *debugfs_private;
Sarah Sharp839c8172011-09-02 11:05:47 -07001009};
1010
1011/*
1012 * For each roothub, keep track of the bandwidth information for each periodic
1013 * interval.
1014 *
1015 * If a high speed hub is attached to the roothub, each TT associated with that
1016 * hub is a separate bandwidth domain. The interval information for the
1017 * endpoints on the devices under that TT will appear in the TT structure.
1018 */
1019struct xhci_root_port_bw_info {
1020 struct list_head tts;
1021 unsigned int num_active_tts;
1022 struct xhci_interval_bw_table bw_table;
1023};
1024
1025struct xhci_tt_bw_info {
1026 struct list_head tt_list;
1027 int slot_id;
1028 int ttport;
1029 struct xhci_interval_bw_table bw_table;
1030 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001031};
1032
1033
Sarah Sharpa74588f2009-04-27 19:53:42 -07001034/**
1035 * struct xhci_device_context_array
1036 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1037 */
1038struct xhci_device_context_array {
1039 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001040 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001041 /* private xHCD pointers */
1042 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001043};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001044/* TODO: write function to set the 64-bit device DMA address */
1045/*
1046 * TODO: change this to be dynamically sized at HC mem init time since the HC
1047 * might not be able to handle the maximum number of devices possible.
1048 */
1049
1050
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001051struct xhci_transfer_event {
1052 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001053 __le64 buffer;
1054 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001055 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001056 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001057};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001058
Vivek Gautam1c11a172013-03-21 12:06:48 +05301059/* Transfer event TRB length bit mask */
1060/* bits 0:23 */
1061#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1062
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001063/** Transfer Event bit fields **/
1064#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1065
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001066/* Completion Code - only applicable for some types of TRBs */
1067#define COMP_CODE_MASK (0xff << 24)
1068#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001069#define COMP_INVALID 0
1070#define COMP_SUCCESS 1
1071#define COMP_DATA_BUFFER_ERROR 2
1072#define COMP_BABBLE_DETECTED_ERROR 3
1073#define COMP_USB_TRANSACTION_ERROR 4
1074#define COMP_TRB_ERROR 5
1075#define COMP_STALL_ERROR 6
1076#define COMP_RESOURCE_ERROR 7
1077#define COMP_BANDWIDTH_ERROR 8
1078#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1079#define COMP_INVALID_STREAM_TYPE_ERROR 10
1080#define COMP_SLOT_NOT_ENABLED_ERROR 11
1081#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1082#define COMP_SHORT_PACKET 13
1083#define COMP_RING_UNDERRUN 14
1084#define COMP_RING_OVERRUN 15
1085#define COMP_VF_EVENT_RING_FULL_ERROR 16
1086#define COMP_PARAMETER_ERROR 17
1087#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1088#define COMP_CONTEXT_STATE_ERROR 19
1089#define COMP_NO_PING_RESPONSE_ERROR 20
1090#define COMP_EVENT_RING_FULL_ERROR 21
1091#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1092#define COMP_MISSED_SERVICE_ERROR 23
1093#define COMP_COMMAND_RING_STOPPED 24
1094#define COMP_COMMAND_ABORTED 25
1095#define COMP_STOPPED 26
1096#define COMP_STOPPED_LENGTH_INVALID 27
1097#define COMP_STOPPED_SHORT_PACKET 28
1098#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1099#define COMP_ISOCH_BUFFER_OVERRUN 31
1100#define COMP_EVENT_LOST_ERROR 32
1101#define COMP_UNDEFINED_ERROR 33
1102#define COMP_INVALID_STREAM_ID_ERROR 34
1103#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1104#define COMP_SPLIT_TRANSACTION_ERROR 36
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001105
Felipe Balbied6d6432017-01-23 14:20:18 +02001106static inline const char *xhci_trb_comp_code_string(u8 status)
1107{
1108 switch (status) {
1109 case COMP_INVALID:
1110 return "Invalid";
1111 case COMP_SUCCESS:
1112 return "Success";
1113 case COMP_DATA_BUFFER_ERROR:
1114 return "Data Buffer Error";
1115 case COMP_BABBLE_DETECTED_ERROR:
1116 return "Babble Detected";
1117 case COMP_USB_TRANSACTION_ERROR:
1118 return "USB Transaction Error";
1119 case COMP_TRB_ERROR:
1120 return "TRB Error";
1121 case COMP_STALL_ERROR:
1122 return "Stall Error";
1123 case COMP_RESOURCE_ERROR:
1124 return "Resource Error";
1125 case COMP_BANDWIDTH_ERROR:
1126 return "Bandwidth Error";
1127 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1128 return "No Slots Available Error";
1129 case COMP_INVALID_STREAM_TYPE_ERROR:
1130 return "Invalid Stream Type Error";
1131 case COMP_SLOT_NOT_ENABLED_ERROR:
1132 return "Slot Not Enabled Error";
1133 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1134 return "Endpoint Not Enabled Error";
1135 case COMP_SHORT_PACKET:
1136 return "Short Packet";
1137 case COMP_RING_UNDERRUN:
1138 return "Ring Underrun";
1139 case COMP_RING_OVERRUN:
1140 return "Ring Overrun";
1141 case COMP_VF_EVENT_RING_FULL_ERROR:
1142 return "VF Event Ring Full Error";
1143 case COMP_PARAMETER_ERROR:
1144 return "Parameter Error";
1145 case COMP_BANDWIDTH_OVERRUN_ERROR:
1146 return "Bandwidth Overrun Error";
1147 case COMP_CONTEXT_STATE_ERROR:
1148 return "Context State Error";
1149 case COMP_NO_PING_RESPONSE_ERROR:
1150 return "No Ping Response Error";
1151 case COMP_EVENT_RING_FULL_ERROR:
1152 return "Event Ring Full Error";
1153 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1154 return "Incompatible Device Error";
1155 case COMP_MISSED_SERVICE_ERROR:
1156 return "Missed Service Error";
1157 case COMP_COMMAND_RING_STOPPED:
1158 return "Command Ring Stopped";
1159 case COMP_COMMAND_ABORTED:
1160 return "Command Aborted";
1161 case COMP_STOPPED:
1162 return "Stopped";
1163 case COMP_STOPPED_LENGTH_INVALID:
1164 return "Stopped - Length Invalid";
1165 case COMP_STOPPED_SHORT_PACKET:
1166 return "Stopped - Short Packet";
1167 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1168 return "Max Exit Latency Too Large Error";
1169 case COMP_ISOCH_BUFFER_OVERRUN:
1170 return "Isoch Buffer Overrun";
1171 case COMP_EVENT_LOST_ERROR:
1172 return "Event Lost Error";
1173 case COMP_UNDEFINED_ERROR:
1174 return "Undefined Error";
1175 case COMP_INVALID_STREAM_ID_ERROR:
1176 return "Invalid Stream ID Error";
1177 case COMP_SECONDARY_BANDWIDTH_ERROR:
1178 return "Secondary Bandwidth Error";
1179 case COMP_SPLIT_TRANSACTION_ERROR:
1180 return "Split Transaction Error";
1181 default:
1182 return "Unknown!!";
1183 }
1184}
1185
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001186struct xhci_link_trb {
1187 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001188 __le64 segment_ptr;
1189 __le32 intr_target;
1190 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001191};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001192
1193/* control bitfields */
1194#define LINK_TOGGLE (0x1<<1)
1195
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001196/* Command completion event TRB */
1197struct xhci_event_cmd {
1198 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001199 __le64 cmd_trb;
1200 __le32 status;
1201 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001202};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001203
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001204/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001205
1206/* Address device - disable SetAddress */
1207#define TRB_BSR (1<<9)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001208
1209/* Configure Endpoint - Deconfigure */
1210#define TRB_DC (1<<9)
1211
1212/* Stop Ring - Transfer State Preserve */
1213#define TRB_TSP (1<<9)
1214
Mathias Nyman21749142017-06-15 11:55:44 +03001215enum xhci_ep_reset_type {
1216 EP_HARD_RESET,
1217 EP_SOFT_RESET,
1218};
1219
Felipe Balbia37c3f72017-01-23 14:20:19 +02001220/* Force Event */
1221#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1222#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1223
1224/* Set Latency Tolerance Value */
1225#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1226
1227/* Get Port Bandwidth */
1228#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1229
1230/* Force Header */
1231#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1232#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1233
Dan Williams48fc7db2013-12-05 17:07:27 -08001234enum xhci_setup_dev {
1235 SETUP_CONTEXT_ONLY,
1236 SETUP_CONTEXT_ADDRESS,
1237};
1238
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001239/* bits 16:23 are the virtual function ID */
1240/* bits 24:31 are the slot ID */
1241#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1242#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001243
Sarah Sharpae636742009-04-29 19:02:31 -07001244/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1245#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1246#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1247
Andiry Xube88fe42010-10-14 07:22:57 -07001248#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1249#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1250#define LAST_EP_INDEX 30
1251
Hans de Goede95241db2013-10-04 00:29:48 +02001252/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001253#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1254#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001255#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001256
Felipe Balbia37c3f72017-01-23 14:20:19 +02001257/* Link TRB specific fields */
1258#define TRB_TC (1<<1)
Sarah Sharpae636742009-04-29 19:02:31 -07001259
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001260/* Port Status Change Event TRB fields */
1261/* Port ID - bits 31:24 */
1262#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1263
Felipe Balbia37c3f72017-01-23 14:20:19 +02001264#define EVENT_DATA (1 << 2)
1265
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001266/* Normal TRB fields */
1267/* transfer_len bitmasks - bits 0:16 */
1268#define TRB_LEN(p) ((p) & 0x1ffff)
Mathias Nymanc840d6c2015-10-09 13:30:08 +03001269/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1270#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001271#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001272/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1273#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001274/* Interrupter Target - which MSI-X vector to target the completion event at */
1275#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1276#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001277/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001278#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001279#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001280
1281/* Cycle bit - indicates TRB ownership by HC or HCD */
1282#define TRB_CYCLE (1<<0)
1283/*
1284 * Force next event data TRB to be evaluated before task switch.
1285 * Used to pass OS data back after a TD completes.
1286 */
1287#define TRB_ENT (1<<1)
1288/* Interrupt on short packet */
1289#define TRB_ISP (1<<2)
1290/* Set PCIe no snoop attribute */
1291#define TRB_NO_SNOOP (1<<3)
1292/* Chain multiple TRBs into a TD */
1293#define TRB_CHAIN (1<<4)
1294/* Interrupt on completion */
1295#define TRB_IOC (1<<5)
1296/* The buffer pointer contains immediate data */
1297#define TRB_IDT (1<<6)
1298
Andiry Xuad106f22011-05-05 18:14:02 +08001299/* Block Event Interrupt */
1300#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001301
1302/* Control transfer TRB specific fields */
1303#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001304#define TRB_TX_TYPE(p) ((p) << 16)
1305#define TRB_DATA_OUT 2
1306#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001307
Andiry Xu04e51902010-07-22 15:23:39 -07001308/* Isochronous TRB specific fields */
1309#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001310#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001311
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001312struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001313 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001314};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001315
1316union xhci_trb {
1317 struct xhci_link_trb link;
1318 struct xhci_transfer_event trans_event;
1319 struct xhci_event_cmd event_cmd;
1320 struct xhci_generic_trb generic;
1321};
1322
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001323/* TRB bit mask */
1324#define TRB_TYPE_BITMASK (0xfc00)
1325#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001326#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001327/* TRB type IDs */
1328/* bulk, interrupt, isoc scatter/gather, and control data stage */
1329#define TRB_NORMAL 1
1330/* setup stage for control transfers */
1331#define TRB_SETUP 2
1332/* data stage for control transfers */
1333#define TRB_DATA 3
1334/* status stage for control transfers */
1335#define TRB_STATUS 4
1336/* isoc transfers */
1337#define TRB_ISOC 5
1338/* TRB for linking ring segments */
1339#define TRB_LINK 6
1340#define TRB_EVENT_DATA 7
1341/* Transfer Ring No-op (not for the command ring) */
1342#define TRB_TR_NOOP 8
1343/* Command TRBs */
1344/* Enable Slot Command */
1345#define TRB_ENABLE_SLOT 9
1346/* Disable Slot Command */
1347#define TRB_DISABLE_SLOT 10
1348/* Address Device Command */
1349#define TRB_ADDR_DEV 11
1350/* Configure Endpoint Command */
1351#define TRB_CONFIG_EP 12
1352/* Evaluate Context Command */
1353#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001354/* Reset Endpoint Command */
1355#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001356/* Stop Transfer Ring Command */
1357#define TRB_STOP_RING 15
1358/* Set Transfer Ring Dequeue Pointer Command */
1359#define TRB_SET_DEQ 16
1360/* Reset Device Command */
1361#define TRB_RESET_DEV 17
1362/* Force Event Command (opt) */
1363#define TRB_FORCE_EVENT 18
1364/* Negotiate Bandwidth Command (opt) */
1365#define TRB_NEG_BANDWIDTH 19
1366/* Set Latency Tolerance Value Command (opt) */
1367#define TRB_SET_LT 20
1368/* Get port bandwidth Command */
1369#define TRB_GET_BW 21
1370/* Force Header Command - generate a transaction or link management packet */
1371#define TRB_FORCE_HEADER 22
1372/* No-op Command - not for transfer rings */
1373#define TRB_CMD_NOOP 23
1374/* TRB IDs 24-31 reserved */
1375/* Event TRBS */
1376/* Transfer Event */
1377#define TRB_TRANSFER 32
1378/* Command Completion Event */
1379#define TRB_COMPLETION 33
1380/* Port Status Change Event */
1381#define TRB_PORT_STATUS 34
1382/* Bandwidth Request Event (opt) */
1383#define TRB_BANDWIDTH_EVENT 35
1384/* Doorbell Event (opt) */
1385#define TRB_DOORBELL 36
1386/* Host Controller Event */
1387#define TRB_HC_EVENT 37
1388/* Device Notification Event - device sent function wake notification */
1389#define TRB_DEV_NOTE 38
1390/* MFINDEX Wrap Event - microframe counter wrapped */
1391#define TRB_MFINDEX_WRAP 39
1392/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1393
Sarah Sharp02386342010-05-24 13:25:28 -07001394/* Nec vendor-specific command completion event. */
1395#define TRB_NEC_CMD_COMP 48
1396/* Get NEC firmware revision. */
1397#define TRB_NEC_GET_FW 49
1398
Felipe Balbia37c3f72017-01-23 14:20:19 +02001399static inline const char *xhci_trb_type_string(u8 type)
1400{
1401 switch (type) {
1402 case TRB_NORMAL:
1403 return "Normal";
1404 case TRB_SETUP:
1405 return "Setup Stage";
1406 case TRB_DATA:
1407 return "Data Stage";
1408 case TRB_STATUS:
1409 return "Status Stage";
1410 case TRB_ISOC:
1411 return "Isoch";
1412 case TRB_LINK:
1413 return "Link";
1414 case TRB_EVENT_DATA:
1415 return "Event Data";
1416 case TRB_TR_NOOP:
1417 return "No-Op";
1418 case TRB_ENABLE_SLOT:
1419 return "Enable Slot Command";
1420 case TRB_DISABLE_SLOT:
1421 return "Disable Slot Command";
1422 case TRB_ADDR_DEV:
1423 return "Address Device Command";
1424 case TRB_CONFIG_EP:
1425 return "Configure Endpoint Command";
1426 case TRB_EVAL_CONTEXT:
1427 return "Evaluate Context Command";
1428 case TRB_RESET_EP:
1429 return "Reset Endpoint Command";
1430 case TRB_STOP_RING:
1431 return "Stop Ring Command";
1432 case TRB_SET_DEQ:
1433 return "Set TR Dequeue Pointer Command";
1434 case TRB_RESET_DEV:
1435 return "Reset Device Command";
1436 case TRB_FORCE_EVENT:
1437 return "Force Event Command";
1438 case TRB_NEG_BANDWIDTH:
1439 return "Negotiate Bandwidth Command";
1440 case TRB_SET_LT:
1441 return "Set Latency Tolerance Value Command";
1442 case TRB_GET_BW:
1443 return "Get Port Bandwidth Command";
1444 case TRB_FORCE_HEADER:
1445 return "Force Header Command";
1446 case TRB_CMD_NOOP:
1447 return "No-Op Command";
1448 case TRB_TRANSFER:
1449 return "Transfer Event";
1450 case TRB_COMPLETION:
1451 return "Command Completion Event";
1452 case TRB_PORT_STATUS:
1453 return "Port Status Change Event";
1454 case TRB_BANDWIDTH_EVENT:
1455 return "Bandwidth Request Event";
1456 case TRB_DOORBELL:
1457 return "Doorbell Event";
1458 case TRB_HC_EVENT:
1459 return "Host Controller Event";
1460 case TRB_DEV_NOTE:
1461 return "Device Notification Event";
1462 case TRB_MFINDEX_WRAP:
1463 return "MFINDEX Wrap Event";
1464 case TRB_NEC_CMD_COMP:
1465 return "NEC Command Completion Event";
1466 case TRB_NEC_GET_FW:
1467 return "NET Get Firmware Revision Command";
1468 default:
1469 return "UNKNOWN";
1470 }
1471}
1472
Matt Evansf5960b62011-06-01 10:22:55 +10001473#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1474/* Above, but for __le32 types -- can avoid work by swapping constants: */
1475#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1476 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1477#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1478 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1479
Sarah Sharp02386342010-05-24 13:25:28 -07001480#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1481#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1482
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001483/*
1484 * TRBS_PER_SEGMENT must be a multiple of 4,
1485 * since the command ring is 64-byte aligned.
1486 * It must also be greater than 16.
1487 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001488#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001489/* Allow two commands + a link TRB, along with any reserved command TRBs */
1490#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001491#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1492#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001493/* TRB buffer pointers can't cross 64KB boundaries */
1494#define TRB_MAX_BUFF_SHIFT 16
1495#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03001496/* How much data is left before the 64KB boundary? */
1497#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1498 (addr & (TRB_MAX_BUFF_SIZE - 1)))
Mathias Nymanf8f80be2018-09-20 19:13:37 +03001499#define MAX_SOFT_RETRY 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001500
1501struct xhci_segment {
1502 union xhci_trb *trbs;
1503 /* private to HCD */
1504 struct xhci_segment *next;
1505 dma_addr_t dma;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001506 /* Max packet sized bounce buffer for td-fragmant alignment */
1507 dma_addr_t bounce_dma;
1508 void *bounce_buf;
1509 unsigned int bounce_offs;
1510 unsigned int bounce_len;
Sarah Sharp98441972009-05-14 11:44:18 -07001511};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001512
Sarah Sharpae636742009-04-29 19:02:31 -07001513struct xhci_td {
1514 struct list_head td_list;
1515 struct list_head cancelled_td_list;
1516 struct urb *urb;
1517 struct xhci_segment *start_seg;
1518 union xhci_trb *first_trb;
1519 union xhci_trb *last_trb;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001520 struct xhci_segment *bounce_seg;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001521 /* actual_length of the URB has already been set */
1522 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001523};
1524
Elric Fu6e4468b2012-06-27 16:31:52 +08001525/* xHCI command default timeout value */
1526#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1527
Elric Fub92cc662012-06-27 16:31:12 +08001528/* command descriptor */
1529struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001530 struct xhci_command *command;
1531 union xhci_trb *cmd_trb;
1532};
1533
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001534struct xhci_dequeue_state {
1535 struct xhci_segment *new_deq_seg;
1536 union xhci_trb *new_deq_ptr;
1537 int new_cycle_state;
Mathias Nyman87907362017-06-02 16:36:23 +03001538 unsigned int stream_id;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001539};
1540
Andiry Xu3b72fca2012-03-05 17:49:32 +08001541enum xhci_ring_type {
1542 TYPE_CTRL = 0,
1543 TYPE_ISOC,
1544 TYPE_BULK,
1545 TYPE_INTR,
1546 TYPE_STREAM,
1547 TYPE_COMMAND,
1548 TYPE_EVENT,
1549};
1550
Felipe Balbia37c3f72017-01-23 14:20:19 +02001551static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1552{
1553 switch (type) {
1554 case TYPE_CTRL:
1555 return "CTRL";
1556 case TYPE_ISOC:
1557 return "ISOC";
1558 case TYPE_BULK:
1559 return "BULK";
1560 case TYPE_INTR:
1561 return "INTR";
1562 case TYPE_STREAM:
1563 return "STREAM";
1564 case TYPE_COMMAND:
1565 return "CMD";
1566 case TYPE_EVENT:
1567 return "EVENT";
1568 }
1569
1570 return "UNKNOWN";
1571}
1572
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001573struct xhci_ring {
1574 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001575 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001576 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001577 struct xhci_segment *enq_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001578 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001579 struct xhci_segment *deq_seg;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001580 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001581 /*
1582 * Write the cycle state into the TRB cycle field to give ownership of
1583 * the TRB to the host controller (if we are the producer), or to check
1584 * if we own the TRB (if we are the consumer). See section 4.9.1.
1585 */
1586 u32 cycle_state;
Mathias Nymanf8f80be2018-09-20 19:13:37 +03001587 unsigned int err_count;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001588 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001589 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001590 unsigned int num_trbs_free;
1591 unsigned int num_trbs_free_temp;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001592 unsigned int bounce_buf_len;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001593 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001594 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001595 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001596};
1597
1598struct xhci_erst_entry {
1599 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001600 __le64 seg_addr;
1601 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001602 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001603 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001604};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001605
1606struct xhci_erst {
1607 struct xhci_erst_entry *entries;
1608 unsigned int num_entries;
1609 /* xhci->event_ring keeps track of segment dma addresses */
1610 dma_addr_t erst_dma_addr;
1611 /* Num entries the ERST can contain */
1612 unsigned int erst_size;
1613};
1614
John Youn254c80a2009-07-27 12:05:03 -07001615struct xhci_scratchpad {
1616 u64 *sp_array;
1617 dma_addr_t sp_dma;
1618 void **sp_buffers;
John Youn254c80a2009-07-27 12:05:03 -07001619};
1620
Andiry Xu8e51adc2010-07-22 15:23:31 -07001621struct urb_priv {
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001622 int num_tds;
1623 int num_tds_done;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001624 struct xhci_td td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001625};
1626
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001627/*
1628 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1629 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1630 * meaning 64 ring segments.
1631 * Initial allocated size of the ERST, in number of entries */
1632#define ERST_NUM_SEGS 1
1633/* Initial allocated size of the ERST, in number of entries */
1634#define ERST_SIZE 64
1635/* Initial number of event segment rings allocated */
1636#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001637/* Poll every 60 seconds */
1638#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001639/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1640#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001641/* XXX: Make these module parameters */
1642
Andiry Xu5535b1d52010-10-14 07:23:06 -07001643struct s3_save {
1644 u32 command;
1645 u32 dev_nt;
1646 u64 dcbaa_ptr;
1647 u32 config_reg;
1648 u32 irq_pending;
1649 u32 irq_control;
1650 u32 erst_size;
1651 u64 erst_base;
1652 u64 erst_dequeue;
1653};
Sarah Sharp74c68742009-04-27 19:52:22 -07001654
Andiry Xu95743232011-09-23 14:19:51 -07001655/* Use for lpm */
1656struct dev_info {
1657 u32 dev_id;
1658 struct list_head list;
1659};
1660
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001661struct xhci_bus_state {
1662 unsigned long bus_suspended;
1663 unsigned long next_statechange;
1664
1665 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1666 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1667 u32 port_c_suspend;
1668 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001669 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001670 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001671 /* which ports have started to resume */
1672 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001673 /* Which ports are waiting on RExit to U0 transition. */
1674 unsigned long rexit_ports;
1675 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001676};
1677
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001678
1679/*
1680 * It can take up to 20 ms to transition from RExit to U0 on the
1681 * Intel Lynx Point LP xHCI host.
1682 */
Aaron Maa5baeae2018-11-09 17:21:21 +02001683#define XHCI_MAX_REXIT_TIMEOUT_MS 20
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001684
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001685static inline unsigned int hcd_index(struct usb_hcd *hcd)
1686{
Mathias Nyman5a838a12017-09-18 17:39:13 +03001687 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001688 return 0;
1689 else
1690 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001691}
Mathias Nymanbcaa9d52018-05-21 16:39:52 +03001692struct xhci_port {
1693 __le32 __iomem *addr;
1694 int hw_portnum;
1695 int hcd_portnum;
1696 struct xhci_hub *rhub;
1697};
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001698
Mathias Nyman47189092015-10-01 18:40:34 +03001699struct xhci_hub {
Mathias Nymanbcaa9d52018-05-21 16:39:52 +03001700 struct xhci_port **ports;
1701 unsigned int num_ports;
1702 struct usb_hcd *hcd;
1703 /* supported prococol extended capabiliy values */
1704 u8 maj_rev;
1705 u8 min_rev;
1706 u32 *psi; /* array of protocol speed ID entries */
1707 u8 psi_count;
1708 u8 psi_uid_count;
Mathias Nyman47189092015-10-01 18:40:34 +03001709};
1710
Sarah Sharp05103112011-06-28 15:50:19 -07001711/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001712struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001713 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001714 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001715 /* glue to PCI and HCD framework */
1716 struct xhci_cap_regs __iomem *cap_regs;
1717 struct xhci_op_regs __iomem *op_regs;
1718 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001719 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001720 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001721 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001722
1723 /* Cached register copies of read-only HC data */
1724 __u32 hcs_params1;
1725 __u32 hcs_params2;
1726 __u32 hcs_params3;
1727 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001728 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001729
1730 spinlock_t lock;
1731
1732 /* packed release number */
1733 u8 sbrn;
1734 u16 hci_version;
1735 u8 max_slots;
1736 u8 max_interrupters;
1737 u8 max_ports;
1738 u8 isoc_threshold;
Adam Wallisab725cb2017-12-08 17:59:13 +02001739 /* imod_interval in ns (I * 250ns) */
1740 u32 imod_interval;
Sarah Sharp74c68742009-04-27 19:52:22 -07001741 int event_ring_max;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001742 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001743 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001744 /* Valid values are 12 to 20, inclusive */
1745 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001746 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001747 int msix_count;
Gregory CLEMENT0fd20602018-04-19 15:30:53 +02001748 /* optional clocks */
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001749 struct clk *clk;
Gregory CLEMENT0fd20602018-04-19 15:30:53 +02001750 struct clk *reg_clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001751 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001752 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001753 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001754 unsigned int cmd_ring_state;
1755#define CMD_RING_STATE_RUNNING (1 << 0)
1756#define CMD_RING_STATE_ABORTED (1 << 1)
1757#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001758 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001759 unsigned int cmd_ring_reserved_trbs;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001760 struct delayed_work cmd_timer;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001761 struct completion cmd_ring_stop_completion;
Mathias Nymanc311e392014-05-08 19:26:03 +03001762 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001763 struct xhci_ring *event_ring;
1764 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001765 /* Scratchpad */
1766 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001767 /* Store LPM test failed devices' information */
1768 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001769
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001770 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001771 /* these are not thread safe so use mutex */
1772 struct mutex mutex;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001773 /* For USB 3.0 LPM enable/disable. */
1774 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001775 /* Internal mirror of the HW's dcbaa */
1776 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001777 /* For keeping track of bandwidth domains per roothub. */
1778 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001779
1780 /* DMA pools */
1781 struct dma_pool *device_pool;
1782 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001783 struct dma_pool *small_streams_pool;
1784 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001785
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001786 /* Host controller watchdog timer structures */
1787 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001788
Andiry Xu9777e3c2010-10-14 07:23:03 -07001789 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001790 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001791/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1792 *
1793 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1794 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1795 * that sees this status (other than the timer that set it) should stop touching
1796 * hardware immediately. Interrupt handlers should return immediately when
1797 * they see this status (any time they drop and re-acquire xhci->lock).
1798 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1799 * putting the TD on the canceled list, etc.
1800 *
1801 * There are no reports of xHCI host controllers that display this issue.
1802 */
1803#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001804#define XHCI_STATE_HALTED (1 << 1)
Mathias Nyman98d74f92016-04-08 16:25:10 +03001805#define XHCI_STATE_REMOVING (1 << 2)
Marc Zyngier36b68572018-05-23 18:41:36 +01001806 unsigned long long quirks;
1807#define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
1808#define XHCI_RESET_EP_QUIRK BIT_ULL(1)
1809#define XHCI_NEC_HOST BIT_ULL(2)
1810#define XHCI_AMD_PLL_FIX BIT_ULL(3)
1811#define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001812/*
1813 * Certain Intel host controllers have a limit to the number of endpoint
1814 * contexts they can handle. Ideally, they would signal that they can't handle
1815 * anymore endpoint contexts by returning a Resource Error for the Configure
1816 * Endpoint command, but they don't. Instead they expect software to keep track
1817 * of the number of active endpoints for them, across configure endpoint
1818 * commands, reset device commands, disable slot commands, and address device
1819 * commands.
1820 */
Marc Zyngier36b68572018-05-23 18:41:36 +01001821#define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
1822#define XHCI_BROKEN_MSI BIT_ULL(6)
1823#define XHCI_RESET_ON_RESUME BIT_ULL(7)
1824#define XHCI_SW_BW_CHECKING BIT_ULL(8)
1825#define XHCI_AMD_0x96_HOST BIT_ULL(9)
1826#define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
1827#define XHCI_LPM_SUPPORT BIT_ULL(11)
1828#define XHCI_INTEL_HOST BIT_ULL(12)
1829#define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
1830#define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
1831#define XHCI_AVOID_BEI BIT_ULL(15)
1832#define XHCI_PLAT BIT_ULL(16)
1833#define XHCI_SLOW_SUSPEND BIT_ULL(17)
1834#define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001835/* For controllers with a broken beyond repair streams implementation */
Marc Zyngier36b68572018-05-23 18:41:36 +01001836#define XHCI_BROKEN_STREAMS BIT_ULL(19)
1837#define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
1838#define XHCI_MTK_HOST BIT_ULL(21)
1839#define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
1840#define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
1841#define XHCI_MISSING_CAS BIT_ULL(24)
Felipe Balbi41135de2017-01-23 14:19:58 +02001842/* For controller with a broken Port Disable implementation */
Marc Zyngier36b68572018-05-23 18:41:36 +01001843#define XHCI_BROKEN_PORT_PED BIT_ULL(25)
1844#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
1845#define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
1846#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
1847#define XHCI_HW_LPM_DISABLE BIT_ULL(29)
1848#define XHCI_SUSPEND_DELAY BIT_ULL(30)
1849#define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31)
Marc Zyngier12de0a32018-05-23 18:41:37 +01001850#define XHCI_ZERO_64B_REGS BIT_ULL(32)
Mathias Nyman2815ef72018-09-20 19:13:38 +03001851#define XHCI_DEFAULT_PM_RUNTIME_ALLOW BIT_ULL(33)
Cherian, George11644a72018-11-09 17:21:22 +02001852#define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34)
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001853#define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35)
Felipe Balbi41135de2017-01-23 14:19:58 +02001854
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001855 unsigned int num_active_eps;
1856 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001857 /* There are two roothubs to keep track of bus suspend info for */
1858 struct xhci_bus_state bus_state[2];
Mathias Nymanbcaa9d52018-05-21 16:39:52 +03001859 struct xhci_port *hw_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001860 struct xhci_hub usb2_rhub;
1861 struct xhci_hub usb3_rhub;
Andiry Xufc71ff72011-09-23 14:19:51 -07001862 /* support xHCI 0.96 spec USB2 software LPM */
1863 unsigned sw_lpm_support:1;
1864 /* support xHCI 1.0 spec USB2 hardware LPM */
1865 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001866 /* cached usb2 extened protocol capabilites */
1867 u32 *ext_caps;
1868 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001869 /* Compliance Mode Recovery Data */
1870 struct timer_list comp_mode_recovery_timer;
1871 u32 port_status_u0;
Guoqing Zhang0f1d8322017-04-07 17:56:54 +03001872 u16 test_mode;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001873/* Compliance Mode Timer Triggered every 2 seconds */
1874#define COMP_MODE_RCVRY_MSECS 2000
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001875
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001876 struct dentry *debugfs_root;
1877 struct dentry *debugfs_slots;
1878 struct list_head regset_list;
1879
Lu Baoludfba2172017-12-08 17:59:10 +02001880 void *dbc;
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001881 /* platform-specific data -- must come last */
1882 unsigned long priv[0] __aligned(sizeof(s64));
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001883 /* Broken Suspend flag for SNPS Suspend resume issue */
1884 u8 broken_suspend;
Sarah Sharp74c68742009-04-27 19:52:22 -07001885};
1886
Roger Quadroscd33a322015-05-29 17:01:46 +03001887/* Platform specific overrides to generic XHCI hc_driver ops */
1888struct xhci_driver_overrides {
1889 size_t extra_priv_size;
1890 int (*reset)(struct usb_hcd *hcd);
1891 int (*start)(struct usb_hcd *hcd);
1892};
1893
Lu Baolu79b80942015-08-06 19:24:00 +03001894#define XHCI_CFC_DELAY 10
1895
Sarah Sharp74c68742009-04-27 19:52:22 -07001896/* convert between an HCD pointer and the corresponding EHCI_HCD */
1897static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1898{
Roger Quadroscd33a322015-05-29 17:01:46 +03001899 struct usb_hcd *primary_hcd;
1900
1901 if (usb_hcd_is_primary_hcd(hcd))
1902 primary_hcd = hcd;
1903 else
1904 primary_hcd = hcd->primary_hcd;
1905
1906 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001907}
1908
1909static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1910{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001911 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001912}
1913
Sarah Sharp74c68742009-04-27 19:52:22 -07001914#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001915 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001916#define xhci_err(xhci, fmt, args...) \
1917 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1918#define xhci_warn(xhci, fmt, args...) \
1919 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001920#define xhci_warn_ratelimited(xhci, fmt, args...) \
1921 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001922#define xhci_info(xhci, fmt, args...) \
1923 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001924
Sarah Sharp477632d2014-01-29 14:02:00 -08001925/*
1926 * Registers should always be accessed with double word or quad word accesses.
1927 *
1928 * Some xHCI implementations may support 64-bit address pointers. Registers
1929 * with 64-bit address pointers should be written to with dword accesses by
1930 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1931 * xHCI implementations that do not support 64-bit address pointers will ignore
1932 * the high dword, and write order is irrelevant.
1933 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001934static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1935 __le64 __iomem *regs)
1936{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001937 return lo_hi_readq(regs);
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001938}
Sarah Sharp477632d2014-01-29 14:02:00 -08001939static inline void xhci_write_64(struct xhci_hcd *xhci,
1940 const u64 val, __le64 __iomem *regs)
1941{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001942 lo_hi_writeq(val, regs);
Sarah Sharp477632d2014-01-29 14:02:00 -08001943}
1944
Sarah Sharpb0567b32009-08-07 14:04:36 -07001945static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1946{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001947 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001948}
1949
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001950/* xHCI debugging */
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001951char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001952 struct xhci_container_ctx *ctx);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001953void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1954 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001955
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001956/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001957void xhci_mem_cleanup(struct xhci_hcd *xhci);
1958int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001959void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1960int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1961int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001962void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1963 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001964unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001965unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001966unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001967void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001968void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1969 struct xhci_virt_device *virt_dev,
1970 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001971void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1972void xhci_update_bw_info(struct xhci_hcd *xhci,
1973 struct xhci_container_ctx *in_ctx,
1974 struct xhci_input_control_ctx *ctrl_ctx,
1975 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001976void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001977 struct xhci_container_ctx *in_ctx,
1978 struct xhci_container_ctx *out_ctx,
1979 unsigned int ep_index);
1980void xhci_slot_copy(struct xhci_hcd *xhci,
1981 struct xhci_container_ctx *in_ctx,
1982 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001983int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1984 struct usb_device *udev, struct usb_host_endpoint *ep,
1985 gfp_t mem_flags);
Lu Baolu67d2ea92017-12-08 17:59:09 +02001986struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
1987 unsigned int num_segs, unsigned int cycle_state,
1988 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001989void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001990int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
Lu Baolu67d2ea92017-12-08 17:59:09 +02001991 unsigned int num_trbs, gfp_t flags);
1992int xhci_alloc_erst(struct xhci_hcd *xhci,
1993 struct xhci_ring *evt_ring,
1994 struct xhci_erst *erst,
1995 gfp_t flags);
1996void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
Mathias Nymanc5628a22017-06-15 11:55:42 +03001997void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
Sarah Sharp412566b2009-12-09 15:59:01 -08001998 struct xhci_virt_device *virt_dev,
1999 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002000struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2001 unsigned int num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03002002 unsigned int num_streams,
2003 unsigned int max_packet, gfp_t flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002004void xhci_free_stream_info(struct xhci_hcd *xhci,
2005 struct xhci_stream_info *stream_info);
2006void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2007 struct xhci_ep_ctx *ep_ctx,
2008 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02002009void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07002010 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002011void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2012 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002013struct xhci_ring *xhci_dma_to_transfer_ring(
2014 struct xhci_virt_ep *ep,
2015 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002016struct xhci_ring *xhci_stream_id_to_ring(
2017 struct xhci_virt_device *dev,
2018 unsigned int ep_index,
2019 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002020struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Mathias Nyman103afda2017-12-08 17:59:08 +02002021 bool allocate_completion, gfp_t mem_flags);
Mathias Nyman14d49b72017-12-08 17:59:07 +02002022struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2023 bool allocate_completion, gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02002024void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002025void xhci_free_command(struct xhci_hcd *xhci,
2026 struct xhci_command *command);
Lu Baolu67d2ea92017-12-08 17:59:09 +02002027struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2028 int type, gfp_t flags);
2029void xhci_free_container_ctx(struct xhci_hcd *xhci,
2030 struct xhci_container_ctx *ctx);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002031
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002032/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002033typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02002034int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07002035void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002036int xhci_halt(struct xhci_hcd *xhci);
Guoqing Zhang26bba5c2017-04-07 17:56:53 +03002037int xhci_start(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002038int xhci_reset(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002039int xhci_run(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002040int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03002041void xhci_init_driver(struct hc_driver *drv,
2042 const struct xhci_driver_overrides *over);
Lu Baolucd3f1792017-10-05 11:21:41 +03002043int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
Hans de Goedefa31b3c2018-03-20 15:57:09 +03002044int xhci_ext_cap_init(struct xhci_hcd *xhci);
Sarah Sharp436a3892010-10-15 14:59:15 -07002045
Lu Baolua1377e52014-11-18 11:27:14 +02002046int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07002047int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07002048
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002049irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08002050irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002051int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07002052int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2053 struct xhci_virt_device *virt_dev,
2054 struct usb_device *hdev,
2055 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002056
2057/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002058dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03002059struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2060 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2061 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08002062int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002063void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002064int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2065 u32 trb_type, u32 slot_id);
2066int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2067 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2068int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07002069 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002070int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2071 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002072int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2073 int slot_id, unsigned int ep_index);
2074int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2075 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002076int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2077 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07002078int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2079 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002080int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2081 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2082 bool command_must_succeed);
2083int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2084 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2085int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
Mathias Nyman21749142017-06-15 11:55:44 +03002086 int slot_id, unsigned int ep_index,
2087 enum xhci_ep_reset_type reset_type);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002088int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2089 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002090void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2091 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002092 unsigned int stream_id, struct xhci_td *cur_td,
2093 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002094void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002095 unsigned int slot_id, unsigned int ep_index,
2096 struct xhci_dequeue_state *deq_state);
Mathias Nymand36374f2017-06-15 11:55:47 +03002097void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2098 unsigned int stream_id, struct xhci_td *td);
Kees Cook66a45502017-10-16 16:16:58 -07002099void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02002100void xhci_handle_command_timeout(struct work_struct *work);
Mathias Nymanc311e392014-05-08 19:26:03 +03002101
Andiry Xube88fe42010-10-14 07:22:57 -07002102void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2103 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03002104void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Lu Baolu67d2ea92017-12-08 17:59:09 +02002105void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2106unsigned int count_trbs(u64 addr, u64 len);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002107
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002108/* xHCI roothub code */
Mathias Nyman6b7f40f2018-05-21 16:39:59 +03002109void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2110 u32 link_state);
Mathias Nymaneaefcf22018-05-21 16:40:00 +03002111void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2112 u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002113int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2114 char *buf, u16 wLength);
2115int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08002116int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Mathias Nymanffd4b4f2018-05-21 16:39:54 +03002117struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2118
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002119void xhci_hc_died(struct xhci_hcd *xhci);
Sarah Sharp436a3892010-10-15 14:59:15 -07002120
2121#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07002122int xhci_bus_suspend(struct usb_hcd *hcd);
2123int xhci_bus_resume(struct usb_hcd *hcd);
Alan Stern8f9cc83c2018-06-08 16:59:57 -04002124unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07002125#else
2126#define xhci_bus_suspend NULL
2127#define xhci_bus_resume NULL
Alan Stern8f9cc83c2018-06-08 16:59:57 -04002128#define xhci_get_resuming_ports NULL
Sarah Sharp436a3892010-10-15 14:59:15 -07002129#endif /* CONFIG_PM */
2130
Andiry Xu56192532010-10-14 07:23:00 -07002131u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08002132int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2133 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07002134void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002135
John Yound115b042009-07-27 12:05:15 -07002136/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02002137struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07002138struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2139struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2140
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002141struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2142 unsigned int slot_id, unsigned int ep_index,
2143 unsigned int stream_id);
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002144
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002145static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2146 struct urb *urb)
2147{
2148 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2149 xhci_get_endpoint_index(&urb->ep->desc),
2150 urb->stream_id);
2151}
2152
Felipe Balbi52407722017-04-07 17:56:56 +03002153static inline char *xhci_slot_state_string(u32 state)
2154{
2155 switch (state) {
2156 case SLOT_STATE_ENABLED:
2157 return "enabled/disabled";
2158 case SLOT_STATE_DEFAULT:
2159 return "default";
2160 case SLOT_STATE_ADDRESSED:
2161 return "addressed";
2162 case SLOT_STATE_CONFIGURED:
2163 return "configured";
2164 default:
2165 return "reserved";
2166 }
2167}
2168
Felipe Balbia37c3f72017-01-23 14:20:19 +02002169static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2170 u32 field3)
2171{
2172 static char str[256];
2173 int type = TRB_FIELD_TO_TYPE(field3);
2174
2175 switch (type) {
2176 case TRB_LINK:
2177 sprintf(str,
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002178 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2179 field1, field0, GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002180 xhci_trb_type_string(type),
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002181 field3 & TRB_IOC ? 'I' : 'i',
2182 field3 & TRB_CHAIN ? 'C' : 'c',
2183 field3 & TRB_TC ? 'T' : 't',
Felipe Balbia37c3f72017-01-23 14:20:19 +02002184 field3 & TRB_CYCLE ? 'C' : 'c');
2185 break;
2186 case TRB_TRANSFER:
2187 case TRB_COMPLETION:
2188 case TRB_PORT_STATUS:
2189 case TRB_BANDWIDTH_EVENT:
2190 case TRB_DOORBELL:
2191 case TRB_HC_EVENT:
2192 case TRB_DEV_NOTE:
2193 case TRB_MFINDEX_WRAP:
2194 sprintf(str,
2195 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2196 field1, field0,
2197 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2198 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2199 /* Macro decrements 1, maybe it shouldn't?!? */
2200 TRB_TO_EP_INDEX(field3) + 1,
Lu Baolud2561622017-04-07 17:57:11 +03002201 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002202 field3 & EVENT_DATA ? 'E' : 'e',
2203 field3 & TRB_CYCLE ? 'C' : 'c');
2204
2205 break;
2206 case TRB_SETUP:
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002207 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2208 field0 & 0xff,
2209 (field0 & 0xff00) >> 8,
2210 (field0 & 0xff000000) >> 24,
2211 (field0 & 0xff0000) >> 16,
2212 (field1 & 0xff00) >> 8,
2213 field1 & 0xff,
2214 (field1 & 0xff000000) >> 16 |
2215 (field1 & 0xff0000) >> 16,
2216 TRB_LEN(field2), GET_TD_SIZE(field2),
2217 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002218 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002219 field3 & TRB_IDT ? 'I' : 'i',
2220 field3 & TRB_IOC ? 'I' : 'i',
2221 field3 & TRB_CYCLE ? 'C' : 'c');
2222 break;
2223 case TRB_DATA:
2224 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2225 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2226 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002227 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002228 field3 & TRB_IDT ? 'I' : 'i',
2229 field3 & TRB_IOC ? 'I' : 'i',
2230 field3 & TRB_CHAIN ? 'C' : 'c',
2231 field3 & TRB_NO_SNOOP ? 'S' : 's',
2232 field3 & TRB_ISP ? 'I' : 'i',
2233 field3 & TRB_ENT ? 'E' : 'e',
2234 field3 & TRB_CYCLE ? 'C' : 'c');
2235 break;
2236 case TRB_STATUS:
2237 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2238 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2239 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002240 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002241 field3 & TRB_IOC ? 'I' : 'i',
2242 field3 & TRB_CHAIN ? 'C' : 'c',
2243 field3 & TRB_ENT ? 'E' : 'e',
2244 field3 & TRB_CYCLE ? 'C' : 'c');
Felipe Balbia37c3f72017-01-23 14:20:19 +02002245 break;
2246 case TRB_NORMAL:
Felipe Balbia37c3f72017-01-23 14:20:19 +02002247 case TRB_ISOC:
2248 case TRB_EVENT_DATA:
2249 case TRB_TR_NOOP:
2250 sprintf(str,
2251 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2252 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2253 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002254 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002255 field3 & TRB_BEI ? 'B' : 'b',
2256 field3 & TRB_IDT ? 'I' : 'i',
2257 field3 & TRB_IOC ? 'I' : 'i',
2258 field3 & TRB_CHAIN ? 'C' : 'c',
2259 field3 & TRB_NO_SNOOP ? 'S' : 's',
2260 field3 & TRB_ISP ? 'I' : 'i',
2261 field3 & TRB_ENT ? 'E' : 'e',
2262 field3 & TRB_CYCLE ? 'C' : 'c');
2263 break;
2264
2265 case TRB_CMD_NOOP:
2266 case TRB_ENABLE_SLOT:
2267 sprintf(str,
2268 "%s: flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002269 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002270 field3 & TRB_CYCLE ? 'C' : 'c');
2271 break;
2272 case TRB_DISABLE_SLOT:
2273 case TRB_NEG_BANDWIDTH:
2274 sprintf(str,
2275 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002276 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002277 TRB_TO_SLOT_ID(field3),
2278 field3 & TRB_CYCLE ? 'C' : 'c');
2279 break;
2280 case TRB_ADDR_DEV:
2281 sprintf(str,
2282 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002283 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002284 field1, field0,
2285 TRB_TO_SLOT_ID(field3),
2286 field3 & TRB_BSR ? 'B' : 'b',
2287 field3 & TRB_CYCLE ? 'C' : 'c');
2288 break;
2289 case TRB_CONFIG_EP:
2290 sprintf(str,
2291 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002292 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002293 field1, field0,
2294 TRB_TO_SLOT_ID(field3),
2295 field3 & TRB_DC ? 'D' : 'd',
2296 field3 & TRB_CYCLE ? 'C' : 'c');
2297 break;
2298 case TRB_EVAL_CONTEXT:
2299 sprintf(str,
2300 "%s: ctx %08x%08x slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002301 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002302 field1, field0,
2303 TRB_TO_SLOT_ID(field3),
2304 field3 & TRB_CYCLE ? 'C' : 'c');
2305 break;
2306 case TRB_RESET_EP:
2307 sprintf(str,
2308 "%s: ctx %08x%08x slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002309 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002310 field1, field0,
2311 TRB_TO_SLOT_ID(field3),
2312 /* Macro decrements 1, maybe it shouldn't?!? */
2313 TRB_TO_EP_INDEX(field3) + 1,
2314 field3 & TRB_CYCLE ? 'C' : 'c');
2315 break;
2316 case TRB_STOP_RING:
2317 sprintf(str,
2318 "%s: slot %d sp %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002319 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002320 TRB_TO_SLOT_ID(field3),
2321 TRB_TO_SUSPEND_PORT(field3),
2322 /* Macro decrements 1, maybe it shouldn't?!? */
2323 TRB_TO_EP_INDEX(field3) + 1,
2324 field3 & TRB_CYCLE ? 'C' : 'c');
2325 break;
2326 case TRB_SET_DEQ:
2327 sprintf(str,
2328 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002329 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002330 field1, field0,
2331 TRB_TO_STREAM_ID(field2),
2332 TRB_TO_SLOT_ID(field3),
2333 /* Macro decrements 1, maybe it shouldn't?!? */
2334 TRB_TO_EP_INDEX(field3) + 1,
2335 field3 & TRB_CYCLE ? 'C' : 'c');
2336 break;
2337 case TRB_RESET_DEV:
2338 sprintf(str,
2339 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002340 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002341 TRB_TO_SLOT_ID(field3),
2342 field3 & TRB_CYCLE ? 'C' : 'c');
2343 break;
2344 case TRB_FORCE_EVENT:
2345 sprintf(str,
2346 "%s: event %08x%08x vf intr %d vf id %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002347 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002348 field1, field0,
2349 TRB_TO_VF_INTR_TARGET(field2),
2350 TRB_TO_VF_ID(field3),
2351 field3 & TRB_CYCLE ? 'C' : 'c');
2352 break;
2353 case TRB_SET_LT:
2354 sprintf(str,
2355 "%s: belt %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002356 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002357 TRB_TO_BELT(field3),
2358 field3 & TRB_CYCLE ? 'C' : 'c');
2359 break;
2360 case TRB_GET_BW:
2361 sprintf(str,
2362 "%s: ctx %08x%08x slot %d speed %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002363 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002364 field1, field0,
2365 TRB_TO_SLOT_ID(field3),
2366 TRB_TO_DEV_SPEED(field3),
2367 field3 & TRB_CYCLE ? 'C' : 'c');
2368 break;
2369 case TRB_FORCE_HEADER:
2370 sprintf(str,
2371 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002372 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002373 field2, field1, field0 & 0xffffffe0,
2374 TRB_TO_PACKET_TYPE(field0),
2375 TRB_TO_ROOTHUB_PORT(field3),
2376 field3 & TRB_CYCLE ? 'C' : 'c');
2377 break;
2378 default:
2379 sprintf(str,
2380 "type '%s' -> raw %08x %08x %08x %08x",
Lu Baolud2561622017-04-07 17:57:11 +03002381 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002382 field0, field1, field2, field3);
2383 }
2384
2385 return str;
2386}
2387
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002388static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2389 u32 tt_info, u32 state)
2390{
2391 static char str[1024];
2392 u32 speed;
2393 u32 hub;
2394 u32 mtt;
2395 int ret = 0;
2396
2397 speed = info & DEV_SPEED;
2398 hub = info & DEV_HUB;
2399 mtt = info & DEV_MTT;
2400
2401 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2402 info & ROUTE_STRING_MASK,
2403 ({ char *s;
2404 switch (speed) {
2405 case SLOT_SPEED_FS:
2406 s = "full-speed";
2407 break;
2408 case SLOT_SPEED_LS:
2409 s = "low-speed";
2410 break;
2411 case SLOT_SPEED_HS:
2412 s = "high-speed";
2413 break;
2414 case SLOT_SPEED_SS:
2415 s = "super-speed";
2416 break;
2417 case SLOT_SPEED_SSP:
2418 s = "super-speed plus";
2419 break;
2420 default:
2421 s = "UNKNOWN speed";
2422 } s; }),
2423 mtt ? " multi-TT" : "",
2424 hub ? " Hub" : "",
2425 (info & LAST_CTX_MASK) >> 27,
2426 info2 & MAX_EXIT,
2427 DEVINFO_TO_ROOT_HUB_PORT(info2),
2428 DEVINFO_TO_MAX_PORTS(info2));
2429
2430 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2431 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2432 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2433 state & DEV_ADDR_MASK,
2434 xhci_slot_state_string(GET_SLOT_STATE(state)));
2435
2436 return str;
2437}
2438
Mathias Nyman2e77a822017-08-16 14:23:22 +03002439
2440static inline const char *xhci_portsc_link_state_string(u32 portsc)
2441{
2442 switch (portsc & PORT_PLS_MASK) {
2443 case XDEV_U0:
2444 return "U0";
2445 case XDEV_U1:
2446 return "U1";
2447 case XDEV_U2:
2448 return "U2";
2449 case XDEV_U3:
2450 return "U3";
2451 case XDEV_DISABLED:
2452 return "Disabled";
2453 case XDEV_RXDETECT:
2454 return "RxDetect";
2455 case XDEV_INACTIVE:
2456 return "Inactive";
2457 case XDEV_POLLING:
2458 return "Polling";
2459 case XDEV_RECOVERY:
2460 return "Recovery";
2461 case XDEV_HOT_RESET:
2462 return "Hot Reset";
2463 case XDEV_COMP_MODE:
2464 return "Compliance mode";
2465 case XDEV_TEST_MODE:
2466 return "Test mode";
2467 case XDEV_RESUME:
2468 return "Resume";
2469 default:
2470 break;
2471 }
2472 return "Unknown";
2473}
2474
2475static inline const char *xhci_decode_portsc(u32 portsc)
2476{
2477 static char str[256];
2478 int ret;
2479
Mathias Nyman8f114872017-10-05 11:21:38 +03002480 ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
Mathias Nyman2e77a822017-08-16 14:23:22 +03002481 portsc & PORT_POWER ? "Powered" : "Powered-off",
2482 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2483 portsc & PORT_PE ? "Enabled" : "Disabled",
Mathias Nyman8f114872017-10-05 11:21:38 +03002484 xhci_portsc_link_state_string(portsc),
2485 DEV_PORT_SPEED(portsc));
Mathias Nyman2e77a822017-08-16 14:23:22 +03002486
2487 if (portsc & PORT_OC)
2488 ret += sprintf(str + ret, "OverCurrent ");
2489 if (portsc & PORT_RESET)
2490 ret += sprintf(str + ret, "In-Reset ");
2491
2492 ret += sprintf(str + ret, "Change: ");
2493 if (portsc & PORT_CSC)
2494 ret += sprintf(str + ret, "CSC ");
2495 if (portsc & PORT_PEC)
2496 ret += sprintf(str + ret, "PEC ");
2497 if (portsc & PORT_WRC)
2498 ret += sprintf(str + ret, "WRC ");
2499 if (portsc & PORT_OCC)
2500 ret += sprintf(str + ret, "OCC ");
2501 if (portsc & PORT_RC)
2502 ret += sprintf(str + ret, "PRC ");
2503 if (portsc & PORT_PLC)
2504 ret += sprintf(str + ret, "PLC ");
2505 if (portsc & PORT_CEC)
2506 ret += sprintf(str + ret, "CEC ");
2507 if (portsc & PORT_CAS)
2508 ret += sprintf(str + ret, "CAS ");
2509
2510 ret += sprintf(str + ret, "Wake: ");
2511 if (portsc & PORT_WKCONN_E)
2512 ret += sprintf(str + ret, "WCE ");
2513 if (portsc & PORT_WKDISC_E)
2514 ret += sprintf(str + ret, "WDE ");
2515 if (portsc & PORT_WKOC_E)
2516 ret += sprintf(str + ret, "WOE ");
2517
2518 return str;
2519}
2520
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002521static inline const char *xhci_ep_state_string(u8 state)
2522{
2523 switch (state) {
2524 case EP_STATE_DISABLED:
2525 return "disabled";
2526 case EP_STATE_RUNNING:
2527 return "running";
2528 case EP_STATE_HALTED:
2529 return "halted";
2530 case EP_STATE_STOPPED:
2531 return "stopped";
2532 case EP_STATE_ERROR:
2533 return "error";
2534 default:
2535 return "INVALID";
2536 }
2537}
2538
2539static inline const char *xhci_ep_type_string(u8 type)
2540{
2541 switch (type) {
2542 case ISOC_OUT_EP:
2543 return "Isoc OUT";
2544 case BULK_OUT_EP:
2545 return "Bulk OUT";
2546 case INT_OUT_EP:
2547 return "Int OUT";
2548 case CTRL_EP:
2549 return "Ctrl";
2550 case ISOC_IN_EP:
2551 return "Isoc IN";
2552 case BULK_IN_EP:
2553 return "Bulk IN";
2554 case INT_IN_EP:
2555 return "Int IN";
2556 default:
2557 return "INVALID";
2558 }
2559}
2560
2561static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2562 u32 tx_info)
2563{
2564 static char str[1024];
2565 int ret;
2566
2567 u32 esit;
2568 u16 maxp;
2569 u16 avg;
2570
2571 u8 max_pstr;
2572 u8 ep_state;
2573 u8 interval;
2574 u8 ep_type;
2575 u8 burst;
2576 u8 cerr;
2577 u8 mult;
Mathias Nyman97ef0fa2018-03-08 17:17:14 +02002578
2579 bool lsa;
2580 bool hid;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002581
Mathias Nyman76a14d72017-09-18 17:39:15 +03002582 esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2583 CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002584
2585 ep_state = info & EP_STATE_MASK;
Mathias Nyman97ef0fa2018-03-08 17:17:14 +02002586 max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002587 interval = CTX_TO_EP_INTERVAL(info);
2588 mult = CTX_TO_EP_MULT(info) + 1;
Mathias Nyman97ef0fa2018-03-08 17:17:14 +02002589 lsa = !!(info & EP_HAS_LSA);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002590
2591 cerr = (info2 & (3 << 1)) >> 1;
2592 ep_type = CTX_TO_EP_TYPE(info2);
Mathias Nyman97ef0fa2018-03-08 17:17:14 +02002593 hid = !!(info2 & (1 << 7));
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002594 burst = CTX_TO_MAX_BURST(info2);
2595 maxp = MAX_PACKET_DECODED(info2);
2596
2597 avg = EP_AVG_TRB_LENGTH(tx_info);
2598
2599 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2600 xhci_ep_state_string(ep_state), mult,
2601 max_pstr, lsa ? "LSA " : "");
2602
2603 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2604 (1 << interval) * 125, esit, cerr);
2605
2606 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2607 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2608 burst, maxp, deq);
2609
2610 ret += sprintf(str + ret, "avg trb len %d", avg);
2611
2612 return str;
2613}
Felipe Balbia37c3f72017-01-23 14:20:19 +02002614
Sarah Sharp74c68742009-04-27 19:52:22 -07002615#endif /* __LINUX_XHCI_HCD_H */