blob: 07512d08dd00e264684dc7189bd08c284b453bca [file] [log] [blame]
Thomas Gleixner45051532019-05-29 16:57:47 -07001// SPDX-License-Identifier: GPL-2.0-only
Joerg Roedelb6c02712008-06-26 21:27:53 +02002/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02003 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01004 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02005 * Leo Duran <leo.duran@amd.com>
Joerg Roedelb6c02712008-06-26 21:27:53 +02006 */
7
Joerg Roedel101fa032018-11-27 16:22:31 +01008#define pr_fmt(fmt) "AMD-Vi: " fmt
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06009#define dev_fmt(fmt) pr_fmt(fmt)
Joerg Roedel101fa032018-11-27 16:22:31 +010010
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010011#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020012#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040013#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040014#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040015#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020016#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080017#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010019#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020020#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090021#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010022#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020023#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010024#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020025#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020026#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010027#include <linux/notifier.h>
28#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020029#include <linux/irq.h>
30#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020031#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080032#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010033#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020034#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020035#include <asm/irq_remapping.h>
36#include <asm/io_apic.h>
37#include <asm/apic.h>
38#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020039#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020040#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010042#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020043#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020044
45#include "amd_iommu_proto.h"
46#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020047#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020048
49#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
50
Joerg Roedel815b33f2011-04-06 17:26:49 +020051#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020052
Joerg Roedel307d5852016-07-05 11:54:04 +020053/* IO virtual address start page frame number */
54#define IOVA_START_PFN (1)
55#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020056
Joerg Roedel81cd07b2016-07-07 18:01:10 +020057/* Reserved IOVA ranges */
58#define MSI_RANGE_START (0xfee00000)
59#define MSI_RANGE_END (0xfeefffff)
60#define HT_RANGE_START (0xfd00000000ULL)
61#define HT_RANGE_END (0xffffffffffULL)
62
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063/*
64 * This bitmap is used to advertise the page sizes our hardware support
65 * to the IOMMU core, which will then use this information to split
66 * physically contiguous memory regions it is mapping into page sizes
67 * that we support.
68 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010069 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020070 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010071#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010073static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010074static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020075
Joerg Roedel8fa5f802011-06-09 12:24:45 +020076/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010077static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020078
Joerg Roedel6efed632012-06-14 15:52:58 +020079LIST_HEAD(ioapic_map);
80LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040081LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020082
Joerg Roedel0feae532009-08-26 15:26:30 +020083/*
84 * Domain for untranslated devices - only allocated
85 * if iommu=pt passed on kernel cmd line.
86 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010087const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010088
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010089static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010090int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010091
Bart Van Assche52997092017-01-20 13:04:01 -080092static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +020093
Joerg Roedel431b2a22008-07-11 17:14:22 +020094/*
95 * general struct to manage commands send to an IOMMU
96 */
Joerg Roedeld6449532008-07-11 17:14:28 +020097struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020098 u32 data[4];
99};
100
Joerg Roedel05152a02012-06-15 16:53:51 +0200101struct kmem_cache *amd_iommu_irq_cache;
102
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200103static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200104static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100105static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200106static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200107
Joerg Roedel007b74b2015-12-21 12:53:54 +0100108/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100109 * Data container for a dma_ops specific protection domain
110 */
111struct dma_ops_domain {
112 /* generic protection domain information */
113 struct protection_domain domain;
114
Joerg Roedel307d5852016-07-05 11:54:04 +0200115 /* IOVA RB-Tree */
116 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100117};
118
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200119static struct iova_domain reserved_iova_ranges;
120static struct lock_class_key reserved_rbtree_key;
121
Joerg Roedel15898bb2009-11-24 15:39:42 +0100122/****************************************************************************
123 *
124 * Helper functions
125 *
126 ****************************************************************************/
127
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400128static inline int match_hid_uid(struct device *dev,
129 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100130{
Aaron Mabb6bccb2019-03-13 21:53:24 +0800131 struct acpi_device *adev = ACPI_COMPANION(dev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400132 const char *hid, *uid;
133
Aaron Mabb6bccb2019-03-13 21:53:24 +0800134 if (!adev)
135 return -ENODEV;
136
137 hid = acpi_device_hid(adev);
138 uid = acpi_device_uid(adev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400139
140 if (!hid || !(*hid))
141 return -ENODEV;
142
143 if (!uid || !(*uid))
144 return strcmp(hid, entry->hid);
145
146 if (!(*entry->uid))
147 return strcmp(hid, entry->hid);
148
149 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100150}
151
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400152static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200153{
154 struct pci_dev *pdev = to_pci_dev(dev);
155
Heiner Kallweit775c0682019-04-24 21:15:25 +0200156 return pci_dev_id(pdev);
Joerg Roedele3156042016-04-08 15:12:24 +0200157}
158
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400159static inline int get_acpihid_device_id(struct device *dev,
160 struct acpihid_map_entry **entry)
161{
162 struct acpihid_map_entry *p;
163
164 list_for_each_entry(p, &acpihid_map, list) {
165 if (!match_hid_uid(dev, p)) {
166 if (entry)
167 *entry = p;
168 return p->devid;
169 }
170 }
171 return -EINVAL;
172}
173
174static inline int get_device_id(struct device *dev)
175{
176 int devid;
177
178 if (dev_is_pci(dev))
179 devid = get_pci_device_id(dev);
180 else
181 devid = get_acpihid_device_id(dev, NULL);
182
183 return devid;
184}
185
Joerg Roedel15898bb2009-11-24 15:39:42 +0100186static struct protection_domain *to_pdomain(struct iommu_domain *dom)
187{
188 return container_of(dom, struct protection_domain, domain);
189}
190
Joerg Roedelb3311b02016-07-08 13:31:31 +0200191static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
192{
193 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
194 return container_of(domain, struct dma_ops_domain, domain);
195}
196
Joerg Roedelf62dda62011-06-09 12:55:35 +0200197static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200198{
199 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200200
201 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
202 if (!dev_data)
203 return NULL;
204
Joerg Roedelf62dda62011-06-09 12:55:35 +0200205 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200206 ratelimit_default_init(&dev_data->rs);
207
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100208 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200209 return dev_data;
210}
211
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200212static struct iommu_dev_data *search_dev_data(u16 devid)
213{
214 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100215 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200216
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100217 if (llist_empty(&dev_data_list))
218 return NULL;
219
220 node = dev_data_list.first;
221 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200222 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100223 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200224 }
225
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100226 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200227}
228
Joerg Roedele3156042016-04-08 15:12:24 +0200229static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
230{
231 *(u16 *)data = alias;
232 return 0;
233}
234
235static u16 get_alias(struct device *dev)
236{
237 struct pci_dev *pdev = to_pci_dev(dev);
238 u16 devid, ivrs_alias, pci_alias;
239
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200240 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200241 devid = get_device_id(dev);
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530242
243 /* For ACPI HID devices, we simply return the devid as such */
244 if (!dev_is_pci(dev))
245 return devid;
246
Joerg Roedele3156042016-04-08 15:12:24 +0200247 ivrs_alias = amd_iommu_alias_table[devid];
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530248
Joerg Roedele3156042016-04-08 15:12:24 +0200249 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
250
251 if (ivrs_alias == pci_alias)
252 return ivrs_alias;
253
254 /*
255 * DMA alias showdown
256 *
257 * The IVRS is fairly reliable in telling us about aliases, but it
258 * can't know about every screwy device. If we don't have an IVRS
259 * reported alias, use the PCI reported alias. In that case we may
260 * still need to initialize the rlookup and dev_table entries if the
261 * alias is to a non-existent device.
262 */
263 if (ivrs_alias == devid) {
264 if (!amd_iommu_rlookup_table[pci_alias]) {
265 amd_iommu_rlookup_table[pci_alias] =
266 amd_iommu_rlookup_table[devid];
267 memcpy(amd_iommu_dev_table[pci_alias].data,
268 amd_iommu_dev_table[devid].data,
269 sizeof(amd_iommu_dev_table[pci_alias].data));
270 }
271
272 return pci_alias;
273 }
274
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600275 pci_info(pdev, "Using IVRS reported alias %02x:%02x.%d "
276 "for device [%04x:%04x], kernel reported alias "
Joerg Roedele3156042016-04-08 15:12:24 +0200277 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600278 PCI_FUNC(ivrs_alias), pdev->vendor, pdev->device,
Joerg Roedele3156042016-04-08 15:12:24 +0200279 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
280 PCI_FUNC(pci_alias));
281
282 /*
283 * If we don't have a PCI DMA alias and the IVRS alias is on the same
284 * bus, then the IVRS table may know about a quirk that we don't.
285 */
286 if (pci_alias == devid &&
287 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700288 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600289 pci_info(pdev, "Added PCI DMA alias %02x.%d\n",
290 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias));
Joerg Roedele3156042016-04-08 15:12:24 +0200291 }
292
293 return ivrs_alias;
294}
295
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200296static struct iommu_dev_data *find_dev_data(u16 devid)
297{
298 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800299 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200300
301 dev_data = search_dev_data(devid);
302
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800303 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200304 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100305 if (!dev_data)
306 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200307
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800308 if (translation_pre_enabled(iommu))
309 dev_data->defer_attach = true;
310 }
311
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200312 return dev_data;
313}
314
Baoquan Hedaae2d22017-08-09 16:33:43 +0800315struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100316{
317 return dev->archdata.iommu;
318}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800319EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100320
Wan Zongshunb097d112016-04-01 09:06:04 -0400321/*
322* Find or create an IOMMU group for a acpihid device.
323*/
324static struct iommu_group *acpihid_device_group(struct device *dev)
325{
326 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300327 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400328
329 devid = get_acpihid_device_id(dev, &entry);
330 if (devid < 0)
331 return ERR_PTR(devid);
332
333 list_for_each_entry(p, &acpihid_map, list) {
334 if ((devid == p->devid) && p->group)
335 entry->group = p->group;
336 }
337
338 if (!entry->group)
339 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000340 else
341 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400342
343 return entry->group;
344}
345
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100346static bool pci_iommuv2_capable(struct pci_dev *pdev)
347{
348 static const int caps[] = {
349 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100350 PCI_EXT_CAP_ID_PRI,
351 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100352 };
353 int i, pos;
354
Gil Kupfercef74402018-05-10 17:56:02 -0500355 if (pci_ats_disabled())
356 return false;
357
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100358 for (i = 0; i < 3; ++i) {
359 pos = pci_find_ext_capability(pdev, caps[i]);
360 if (pos == 0)
361 return false;
362 }
363
364 return true;
365}
366
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100367static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
368{
369 struct iommu_dev_data *dev_data;
370
371 dev_data = get_dev_data(&pdev->dev);
372
373 return dev_data->errata & (1 << erratum) ? true : false;
374}
375
Joerg Roedel71c70982009-11-24 16:43:06 +0100376/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100377 * This function checks if the driver got a valid device from the caller to
378 * avoid dereferencing invalid pointers.
379 */
380static bool check_device(struct device *dev)
381{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400382 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100383
384 if (!dev || !dev->dma_mask)
385 return false;
386
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100387 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200388 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400389 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100390
391 /* Out of our scope? */
392 if (devid > amd_iommu_last_bdf)
393 return false;
394
395 if (amd_iommu_rlookup_table[devid] == NULL)
396 return false;
397
398 return true;
399}
400
Alex Williamson25b11ce2014-09-19 10:03:13 -0600401static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600402{
Alex Williamson2851db22012-10-08 22:49:41 -0600403 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600404
Alex Williamson65d53522014-07-03 09:51:30 -0600405 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200406 if (IS_ERR(group))
407 return;
408
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200409 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600410}
411
412static int iommu_init_device(struct device *dev)
413{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600414 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100415 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400416 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600417
418 if (dev->archdata.iommu)
419 return 0;
420
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400421 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200422 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400423 return devid;
424
Joerg Roedel39ab9552017-02-01 16:56:46 +0100425 iommu = amd_iommu_rlookup_table[devid];
426
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400427 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600428 if (!dev_data)
429 return -ENOMEM;
430
Joerg Roedele3156042016-04-08 15:12:24 +0200431 dev_data->alias = get_alias(dev);
432
Yu Zhaoc12b08e2018-12-06 14:39:15 -0700433 /*
434 * By default we use passthrough mode for IOMMUv2 capable device.
435 * But if amd_iommu=force_isolation is set (e.g. to debug DMA to
436 * invalid address), we ignore the capability for the device so
437 * it'll be forced to go into translation mode.
438 */
Joerg Roedelcc7c8ad2019-08-19 15:22:49 +0200439 if ((iommu_default_passthrough() || !amd_iommu_force_isolation) &&
Yu Zhaoc12b08e2018-12-06 14:39:15 -0700440 dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100441 struct amd_iommu *iommu;
442
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400443 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100444 dev_data->iommu_v2 = iommu->is_iommu_v2;
445 }
446
Joerg Roedel657cbb62009-11-23 15:26:46 +0100447 dev->archdata.iommu = dev_data;
448
Joerg Roedele3d10af2017-02-01 17:23:22 +0100449 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600450
Joerg Roedel657cbb62009-11-23 15:26:46 +0100451 return 0;
452}
453
Joerg Roedel26018872011-06-06 16:50:14 +0200454static void iommu_ignore_device(struct device *dev)
455{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400456 u16 alias;
457 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200458
459 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200460 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400461 return;
462
Joerg Roedele3156042016-04-08 15:12:24 +0200463 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200464
465 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
466 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
467
468 amd_iommu_rlookup_table[devid] = NULL;
469 amd_iommu_rlookup_table[alias] = NULL;
470}
471
Joerg Roedel657cbb62009-11-23 15:26:46 +0100472static void iommu_uninit_device(struct device *dev)
473{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400474 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100475 struct amd_iommu *iommu;
476 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600477
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400478 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200479 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400480 return;
481
Joerg Roedel39ab9552017-02-01 16:56:46 +0100482 iommu = amd_iommu_rlookup_table[devid];
483
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400484 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600485 if (!dev_data)
486 return;
487
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100488 if (dev_data->domain)
489 detach_device(dev);
490
Joerg Roedele3d10af2017-02-01 17:23:22 +0100491 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600492
Alex Williamson9dcd6132012-05-30 14:19:07 -0600493 iommu_group_remove_device(dev);
494
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200495 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800496 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200497
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200498 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600499 * We keep dev_data around for unplugged devices and reuse it when the
500 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200501 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100502}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100503
Joerg Roedel431b2a22008-07-11 17:14:22 +0200504/****************************************************************************
505 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200506 * Interrupt handling functions
507 *
508 ****************************************************************************/
509
Joerg Roedele3e59872009-09-03 14:02:10 +0200510static void dump_dte_entry(u16 devid)
511{
512 int i;
513
Joerg Roedelee6c2862011-11-09 12:06:03 +0100514 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100515 pr_err("DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200516 amd_iommu_dev_table[devid].data[i]);
517}
518
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200519static void dump_command(unsigned long phys_addr)
520{
Tom Lendacky2543a782017-07-17 16:10:24 -0500521 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200522 int i;
523
524 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100525 pr_err("CMD[%d]: %08x\n", i, cmd->data[i]);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200526}
527
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200528static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
529 u64 address, int flags)
530{
531 struct iommu_dev_data *dev_data = NULL;
532 struct pci_dev *pdev;
533
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500534 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
535 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200536 if (pdev)
537 dev_data = get_dev_data(&pdev->dev);
538
539 if (dev_data && __ratelimit(&dev_data->rs)) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600540 pci_err(pdev, "Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200541 domain_id, address, flags);
542 } else if (printk_ratelimit()) {
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100543 pr_err("Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200544 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
545 domain_id, address, flags);
546 }
547
548 if (pdev)
549 pci_dev_put(pdev);
550}
551
Joerg Roedela345b232009-09-03 15:01:43 +0200552static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200553{
Gary R Hook90ca3852018-03-08 18:34:41 -0600554 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500555 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200556 volatile u32 *event = __evt;
557 int count = 0;
558 u64 address;
559
560retry:
561 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
562 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500563 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200564 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
565 address = (u64)(((u64)event[3]) << 32) | event[2];
566
567 if (type == 0) {
568 /* Did we hit the erratum? */
569 if (++count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100570 pr_err("No event written to event log\n");
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200571 return;
572 }
573 udelay(1);
574 goto retry;
575 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200576
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200577 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500578 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200579 return;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200580 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581
582 switch (type) {
583 case EVENT_TYPE_ILL_DEV:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100584 dev_err(dev, "Event logged [ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600585 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500586 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200587 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200588 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200589 case EVENT_TYPE_DEV_TAB_ERR:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100590 dev_err(dev, "Event logged [DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100591 "address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600592 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
593 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200594 break;
595 case EVENT_TYPE_PAGE_TAB_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100596 dev_err(dev, "Event logged [PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500598 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200599 break;
600 case EVENT_TYPE_ILL_CMD:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100601 dev_err(dev, "Event logged [ILLEGAL_COMMAND_ERROR address=0x%llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200602 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603 break;
604 case EVENT_TYPE_CMD_HARD_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100605 dev_err(dev, "Event logged [COMMAND_HARDWARE_ERROR address=0x%llx flags=0x%04x]\n",
Gary R Hookd64c0482018-05-01 14:52:52 -0500606 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200607 break;
608 case EVENT_TYPE_IOTLB_INV_TO:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100609 dev_err(dev, "Event logged [IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600610 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
611 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 break;
613 case EVENT_TYPE_INV_DEV_REQ:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100614 dev_err(dev, "Event logged [INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600615 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500616 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200617 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500618 case EVENT_TYPE_INV_PPR_REQ:
619 pasid = ((event[0] >> 16) & 0xFFFF)
620 | ((event[1] << 6) & 0xF0000);
621 tag = event[1] & 0x03FF;
YueHaibingc1ddcf1c2018-11-08 11:57:33 +0000622 dev_err(dev, "Event logged [INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x tag=0x%03x]\n",
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500623 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
YueHaibingc1ddcf1c2018-11-08 11:57:33 +0000624 pasid, address, flags, tag);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625 break;
626 default:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100627 dev_err(dev, "Event logged [UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600628 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200630
631 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200632}
633
634static void iommu_poll_events(struct amd_iommu *iommu)
635{
636 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637
638 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
639 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
640
641 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200642 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200643 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644 }
645
646 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200647}
648
Joerg Roedeleee53532012-06-01 15:20:23 +0200649static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100650{
651 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100652
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100653 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100654 pr_err_ratelimited("Unknown PPR request received\n");
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100655 return;
656 }
657
658 fault.address = raw[1];
659 fault.pasid = PPR_PASID(raw[0]);
660 fault.device_id = PPR_DEVID(raw[0]);
661 fault.tag = PPR_TAG(raw[0]);
662 fault.flags = PPR_FLAGS(raw[0]);
663
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100664 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
665}
666
667static void iommu_poll_ppr_log(struct amd_iommu *iommu)
668{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100669 u32 head, tail;
670
671 if (iommu->ppr_log == NULL)
672 return;
673
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100674 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
675 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
676
677 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200678 volatile u64 *raw;
679 u64 entry[2];
680 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100681
Joerg Roedeleee53532012-06-01 15:20:23 +0200682 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100683
Joerg Roedeleee53532012-06-01 15:20:23 +0200684 /*
685 * Hardware bug: Interrupt may arrive before the entry is
686 * written to memory. If this happens we need to wait for the
687 * entry to arrive.
688 */
689 for (i = 0; i < LOOP_TIMEOUT; ++i) {
690 if (PPR_REQ_TYPE(raw[0]) != 0)
691 break;
692 udelay(1);
693 }
694
695 /* Avoid memcpy function-call overhead */
696 entry[0] = raw[0];
697 entry[1] = raw[1];
698
699 /*
700 * To detect the hardware bug we need to clear the entry
701 * back to zero.
702 */
703 raw[0] = raw[1] = 0UL;
704
705 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100706 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
707 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200708
Joerg Roedeleee53532012-06-01 15:20:23 +0200709 /* Handle PPR entry */
710 iommu_handle_ppr_entry(iommu, entry);
711
Joerg Roedeleee53532012-06-01 15:20:23 +0200712 /* Refresh ring-buffer information */
713 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100714 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
715 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100716}
717
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500718#ifdef CONFIG_IRQ_REMAP
719static int (*iommu_ga_log_notifier)(u32);
720
721int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
722{
723 iommu_ga_log_notifier = notifier;
724
725 return 0;
726}
727EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
728
729static void iommu_poll_ga_log(struct amd_iommu *iommu)
730{
731 u32 head, tail, cnt = 0;
732
733 if (iommu->ga_log == NULL)
734 return;
735
736 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
737 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
738
739 while (head != tail) {
740 volatile u64 *raw;
741 u64 log_entry;
742
743 raw = (u64 *)(iommu->ga_log + head);
744 cnt++;
745
746 /* Avoid memcpy function-call overhead */
747 log_entry = *raw;
748
749 /* Update head pointer of hardware ring-buffer */
750 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
751 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
752
753 /* Handle GA entry */
754 switch (GA_REQ_TYPE(log_entry)) {
755 case GA_GUEST_NR:
756 if (!iommu_ga_log_notifier)
757 break;
758
Joerg Roedel101fa032018-11-27 16:22:31 +0100759 pr_debug("%s: devid=%#x, ga_tag=%#x\n",
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500760 __func__, GA_DEVID(log_entry),
761 GA_TAG(log_entry));
762
763 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
Joerg Roedel101fa032018-11-27 16:22:31 +0100764 pr_err("GA log notifier failed.\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500765 break;
766 default:
767 break;
768 }
769 }
770}
771#endif /* CONFIG_IRQ_REMAP */
772
773#define AMD_IOMMU_INT_MASK \
774 (MMIO_STATUS_EVT_INT_MASK | \
775 MMIO_STATUS_PPR_INT_MASK | \
776 MMIO_STATUS_GALOG_INT_MASK)
777
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200778irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200779{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500780 struct amd_iommu *iommu = (struct amd_iommu *) data;
781 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200782
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500783 while (status & AMD_IOMMU_INT_MASK) {
784 /* Enable EVT and PPR and GA interrupts again */
785 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500786 iommu->mmio_base + MMIO_STATUS_OFFSET);
787
788 if (status & MMIO_STATUS_EVT_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100789 pr_devel("Processing IOMMU Event Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500790 iommu_poll_events(iommu);
791 }
792
793 if (status & MMIO_STATUS_PPR_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100794 pr_devel("Processing IOMMU PPR Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500795 iommu_poll_ppr_log(iommu);
796 }
797
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500798#ifdef CONFIG_IRQ_REMAP
799 if (status & MMIO_STATUS_GALOG_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100800 pr_devel("Processing IOMMU GA Log\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500801 iommu_poll_ga_log(iommu);
802 }
803#endif
804
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500805 /*
806 * Hardware bug: ERBT1312
807 * When re-enabling interrupt (by writing 1
808 * to clear the bit), the hardware might also try to set
809 * the interrupt bit in the event status register.
810 * In this scenario, the bit will be set, and disable
811 * subsequent interrupts.
812 *
813 * Workaround: The IOMMU driver should read back the
814 * status register and check if the interrupt bits are cleared.
815 * If not, driver will need to go through the interrupt handler
816 * again and re-clear the bits
817 */
818 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100819 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200820 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200821}
822
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200823irqreturn_t amd_iommu_int_handler(int irq, void *data)
824{
825 return IRQ_WAKE_THREAD;
826}
827
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200828/****************************************************************************
829 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200830 * IOMMU command queuing functions
831 *
832 ****************************************************************************/
833
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200834static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200835{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200836 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200837
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200838 while (*sem == 0 && i < LOOP_TIMEOUT) {
839 udelay(1);
840 i += 1;
841 }
842
843 if (i == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100844 pr_alert("Completion-Wait loop timed out\n");
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200845 return -EIO;
846 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847
848 return 0;
849}
850
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200851static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500852 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200853{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200854 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200855
Tom Lendackyd334a562017-06-05 14:52:12 -0500856 target = iommu->cmd_buf + iommu->cmd_buf_tail;
857
858 iommu->cmd_buf_tail += sizeof(*cmd);
859 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200860
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200861 /* Copy command to buffer */
862 memcpy(target, cmd, sizeof(*cmd));
863
864 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500865 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200866}
867
Joerg Roedel815b33f2011-04-06 17:26:49 +0200868static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200869{
Tom Lendacky2543a782017-07-17 16:10:24 -0500870 u64 paddr = iommu_virt_to_phys((void *)address);
871
Joerg Roedel815b33f2011-04-06 17:26:49 +0200872 WARN_ON(address & 0x7ULL);
873
Joerg Roedelded46732011-04-06 10:53:48 +0200874 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500875 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
876 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200877 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200878 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
879}
880
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200881static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
882{
883 memset(cmd, 0, sizeof(*cmd));
884 cmd->data[0] = devid;
885 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
886}
887
Joerg Roedel11b64022011-04-06 11:49:28 +0200888static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
889 size_t size, u16 domid, int pde)
890{
891 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100892 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200893
894 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100895 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200896
897 if (pages > 1) {
898 /*
899 * If we have to flush more than one page, flush all
900 * TLB entries for this domain
901 */
902 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100903 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200904 }
905
906 address &= PAGE_MASK;
907
908 memset(cmd, 0, sizeof(*cmd));
909 cmd->data[1] |= domid;
910 cmd->data[2] = lower_32_bits(address);
911 cmd->data[3] = upper_32_bits(address);
912 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
913 if (s) /* size bit - we flush more than one 4kb page */
914 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200915 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200916 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
917}
918
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200919static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
920 u64 address, size_t size)
921{
922 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100923 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200924
925 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100926 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927
928 if (pages > 1) {
929 /*
930 * If we have to flush more than one page, flush all
931 * TLB entries for this domain
932 */
933 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100934 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200935 }
936
937 address &= PAGE_MASK;
938
939 memset(cmd, 0, sizeof(*cmd));
940 cmd->data[0] = devid;
941 cmd->data[0] |= (qdep & 0xff) << 24;
942 cmd->data[1] = devid;
943 cmd->data[2] = lower_32_bits(address);
944 cmd->data[3] = upper_32_bits(address);
945 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
946 if (s)
947 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
948}
949
Joerg Roedel22e266c2011-11-21 15:59:08 +0100950static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
951 u64 address, bool size)
952{
953 memset(cmd, 0, sizeof(*cmd));
954
955 address &= ~(0xfffULL);
956
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600957 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100958 cmd->data[1] = domid;
959 cmd->data[2] = lower_32_bits(address);
960 cmd->data[3] = upper_32_bits(address);
961 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
962 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
963 if (size)
964 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
965 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
966}
967
968static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
969 int qdep, u64 address, bool size)
970{
971 memset(cmd, 0, sizeof(*cmd));
972
973 address &= ~(0xfffULL);
974
975 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600976 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100977 cmd->data[0] |= (qdep & 0xff) << 24;
978 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600979 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100980 cmd->data[2] = lower_32_bits(address);
981 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
982 cmd->data[3] = upper_32_bits(address);
983 if (size)
984 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
985 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
986}
987
Joerg Roedelc99afa22011-11-21 18:19:25 +0100988static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
989 int status, int tag, bool gn)
990{
991 memset(cmd, 0, sizeof(*cmd));
992
993 cmd->data[0] = devid;
994 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600995 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100996 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
997 }
998 cmd->data[3] = tag & 0x1ff;
999 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1000
1001 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1002}
1003
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001004static void build_inv_all(struct iommu_cmd *cmd)
1005{
1006 memset(cmd, 0, sizeof(*cmd));
1007 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001008}
1009
Joerg Roedel7ef27982012-06-21 16:46:04 +02001010static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1011{
1012 memset(cmd, 0, sizeof(*cmd));
1013 cmd->data[0] = devid;
1014 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1015}
1016
Joerg Roedel431b2a22008-07-11 17:14:22 +02001017/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001018 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001019 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001020 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001021static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1022 struct iommu_cmd *cmd,
1023 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001024{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001025 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001026 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001027
Tom Lendackyd334a562017-06-05 14:52:12 -05001028 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001029again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001030 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031
Huang Rui432abf62016-12-12 07:28:26 -05001032 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001033 /* Skip udelay() the first time around */
1034 if (count++) {
1035 if (count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +01001036 pr_err("Command buffer timeout\n");
Tom Lendacky23e967e2017-06-05 14:52:26 -05001037 return -EIO;
1038 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001039
Tom Lendacky23e967e2017-06-05 14:52:26 -05001040 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001041 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001042
Tom Lendacky23e967e2017-06-05 14:52:26 -05001043 /* Update head and recheck remaining space */
1044 iommu->cmd_buf_head = readl(iommu->mmio_base +
1045 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001046
1047 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001048 }
1049
Tom Lendackyd334a562017-06-05 14:52:12 -05001050 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001051
Tom Lendacky23e967e2017-06-05 14:52:26 -05001052 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001053 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001054
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001055 return 0;
1056}
1057
1058static int iommu_queue_command_sync(struct amd_iommu *iommu,
1059 struct iommu_cmd *cmd,
1060 bool sync)
1061{
1062 unsigned long flags;
1063 int ret;
1064
Scott Wood27790392018-01-21 03:28:54 -06001065 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001066 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001067 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001068
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001069 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001070}
1071
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001072static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1073{
1074 return iommu_queue_command_sync(iommu, cmd, true);
1075}
1076
Joerg Roedel8d201962008-12-02 20:34:41 +01001077/*
1078 * This function queues a completion wait command into the command
1079 * buffer of an IOMMU
1080 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001081static int iommu_completion_wait(struct amd_iommu *iommu)
1082{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001083 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001084 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001085 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001086
1087 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001088 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001089
Joerg Roedel8d201962008-12-02 20:34:41 +01001090
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001091 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1092
Scott Wood27790392018-01-21 03:28:54 -06001093 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001094
1095 iommu->cmd_sem = 0;
1096
1097 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001098 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001099 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001100
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001101 ret = wait_on_sem(&iommu->cmd_sem);
1102
1103out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001104 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001105
1106 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001107}
1108
Joerg Roedeld8c13082011-04-06 18:51:26 +02001109static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001110{
1111 struct iommu_cmd cmd;
1112
Joerg Roedeld8c13082011-04-06 18:51:26 +02001113 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001114
Joerg Roedeld8c13082011-04-06 18:51:26 +02001115 return iommu_queue_command(iommu, &cmd);
1116}
1117
Joerg Roedel0688a092017-08-23 15:50:03 +02001118static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001119{
1120 u32 devid;
1121
1122 for (devid = 0; devid <= 0xffff; ++devid)
1123 iommu_flush_dte(iommu, devid);
1124
1125 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001126}
1127
1128/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001129 * This function uses heavy locking and may disable irqs for some time. But
1130 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001131 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001132static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001133{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001134 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001135
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001136 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1137 struct iommu_cmd cmd;
1138 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1139 dom_id, 1);
1140 iommu_queue_command(iommu, &cmd);
1141 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001142
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001143 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001144}
1145
Joerg Roedel0688a092017-08-23 15:50:03 +02001146static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001147{
1148 struct iommu_cmd cmd;
1149
1150 build_inv_all(&cmd);
1151
1152 iommu_queue_command(iommu, &cmd);
1153 iommu_completion_wait(iommu);
1154}
1155
Joerg Roedel7ef27982012-06-21 16:46:04 +02001156static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1157{
1158 struct iommu_cmd cmd;
1159
1160 build_inv_irt(&cmd, devid);
1161
1162 iommu_queue_command(iommu, &cmd);
1163}
1164
Joerg Roedel0688a092017-08-23 15:50:03 +02001165static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001166{
1167 u32 devid;
1168
1169 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1170 iommu_flush_irt(iommu, devid);
1171
1172 iommu_completion_wait(iommu);
1173}
1174
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001175void iommu_flush_all_caches(struct amd_iommu *iommu)
1176{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001177 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001178 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001179 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001180 amd_iommu_flush_dte_all(iommu);
1181 amd_iommu_flush_irt_all(iommu);
1182 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001183 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001184}
1185
Joerg Roedel431b2a22008-07-11 17:14:22 +02001186/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001187 * Command send function for flushing on-device TLB
1188 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001189static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1190 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001191{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001192 struct amd_iommu *iommu;
1193 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001194 int qdep;
1195
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001196 qdep = dev_data->ats.qdep;
1197 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001198
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001199 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001200
1201 return iommu_queue_command(iommu, &cmd);
1202}
1203
1204/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001205 * Command send function for invalidating a device table entry
1206 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001207static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001208{
1209 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001210 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001211 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001212
Joerg Roedel6c542042011-06-09 17:07:31 +02001213 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001214 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001215
Joerg Roedelf62dda62011-06-09 12:55:35 +02001216 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001217 if (!ret && alias != dev_data->devid)
1218 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001219 if (ret)
1220 return ret;
1221
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001222 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001223 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001224
1225 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001226}
1227
Joerg Roedel431b2a22008-07-11 17:14:22 +02001228/*
1229 * TLB invalidation function which is called from the mapping functions.
1230 * It invalidates a single PTE if the range to flush is within a single
1231 * page. Otherwise it flushes the whole TLB of the IOMMU.
1232 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001233static void __domain_flush_pages(struct protection_domain *domain,
1234 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001235{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001236 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001237 struct iommu_cmd cmd;
1238 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001239
Joerg Roedel11b64022011-04-06 11:49:28 +02001240 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001241
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001242 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001243 if (!domain->dev_iommu[i])
1244 continue;
1245
1246 /*
1247 * Devices of this domain are behind this IOMMU
1248 * We need a TLB flush
1249 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001250 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001251 }
1252
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001253 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001254
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001255 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001256 continue;
1257
Joerg Roedel6c542042011-06-09 17:07:31 +02001258 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001259 }
1260
Joerg Roedel11b64022011-04-06 11:49:28 +02001261 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001262}
1263
Joerg Roedel17b124b2011-04-06 18:01:35 +02001264static void domain_flush_pages(struct protection_domain *domain,
1265 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001266{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001267 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001268}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001269
Joerg Roedel1c655772008-09-04 18:40:05 +02001270/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001271static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001272{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001273 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001274}
1275
Chris Wright42a49f92009-06-15 15:42:00 +02001276/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001277static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001278{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001279 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1280}
1281
1282static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001283{
1284 int i;
1285
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001286 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001287 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001288 continue;
1289
1290 /*
1291 * Devices of this domain are behind this IOMMU
1292 * We need to wait for completion of all commands.
1293 */
1294 iommu_completion_wait(amd_iommus[i]);
1295 }
1296}
1297
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01001298/* Flush the not present cache if it exists */
1299static void domain_flush_np_cache(struct protection_domain *domain,
1300 dma_addr_t iova, size_t size)
1301{
1302 if (unlikely(amd_iommu_np_cache)) {
1303 domain_flush_pages(domain, iova, size);
1304 domain_flush_complete(domain);
1305 }
1306}
1307
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001308
Joerg Roedel43f49602008-12-02 21:01:12 +01001309/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001310 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001311 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001312static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001313{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001314 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001315
1316 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001317 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001318}
1319
Joerg Roedel431b2a22008-07-11 17:14:22 +02001320/****************************************************************************
1321 *
1322 * The functions below are used the create the page table mappings for
1323 * unity mapped regions.
1324 *
1325 ****************************************************************************/
1326
Joerg Roedelac3a7092018-11-09 12:07:06 +01001327static void free_page_list(struct page *freelist)
1328{
1329 while (freelist != NULL) {
1330 unsigned long p = (unsigned long)page_address(freelist);
1331 freelist = freelist->freelist;
1332 free_page(p);
1333 }
1334}
1335
1336static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1337{
1338 struct page *p = virt_to_page((void *)pt);
1339
1340 p->freelist = freelist;
1341
1342 return p;
1343}
1344
1345#define DEFINE_FREE_PT_FN(LVL, FN) \
1346static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1347{ \
1348 unsigned long p; \
1349 u64 *pt; \
1350 int i; \
1351 \
1352 pt = (u64 *)__pt; \
1353 \
1354 for (i = 0; i < 512; ++i) { \
1355 /* PTE present? */ \
1356 if (!IOMMU_PTE_PRESENT(pt[i])) \
1357 continue; \
1358 \
1359 /* Large PTE? */ \
1360 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1361 PM_PTE_LEVEL(pt[i]) == 7) \
1362 continue; \
1363 \
1364 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1365 freelist = FN(p, freelist); \
1366 } \
1367 \
1368 return free_pt_page((unsigned long)pt, freelist); \
1369}
1370
1371DEFINE_FREE_PT_FN(l2, free_pt_page)
1372DEFINE_FREE_PT_FN(l3, free_pt_l2)
1373DEFINE_FREE_PT_FN(l4, free_pt_l3)
1374DEFINE_FREE_PT_FN(l5, free_pt_l4)
1375DEFINE_FREE_PT_FN(l6, free_pt_l5)
1376
Joerg Roedel409afa42018-11-09 12:07:07 +01001377static struct page *free_sub_pt(unsigned long root, int mode,
1378 struct page *freelist)
Joerg Roedelac3a7092018-11-09 12:07:06 +01001379{
Joerg Roedel409afa42018-11-09 12:07:07 +01001380 switch (mode) {
Joerg Roedelac3a7092018-11-09 12:07:06 +01001381 case PAGE_MODE_NONE:
Joerg Roedel69be8852018-11-09 12:07:08 +01001382 case PAGE_MODE_7_LEVEL:
Joerg Roedelac3a7092018-11-09 12:07:06 +01001383 break;
1384 case PAGE_MODE_1_LEVEL:
1385 freelist = free_pt_page(root, freelist);
1386 break;
1387 case PAGE_MODE_2_LEVEL:
1388 freelist = free_pt_l2(root, freelist);
1389 break;
1390 case PAGE_MODE_3_LEVEL:
1391 freelist = free_pt_l3(root, freelist);
1392 break;
1393 case PAGE_MODE_4_LEVEL:
1394 freelist = free_pt_l4(root, freelist);
1395 break;
1396 case PAGE_MODE_5_LEVEL:
1397 freelist = free_pt_l5(root, freelist);
1398 break;
1399 case PAGE_MODE_6_LEVEL:
1400 freelist = free_pt_l6(root, freelist);
1401 break;
1402 default:
1403 BUG();
1404 }
1405
Joerg Roedel409afa42018-11-09 12:07:07 +01001406 return freelist;
1407}
1408
1409static void free_pagetable(struct protection_domain *domain)
1410{
1411 unsigned long root = (unsigned long)domain->pt_root;
1412 struct page *freelist = NULL;
1413
Joerg Roedel69be8852018-11-09 12:07:08 +01001414 BUG_ON(domain->mode < PAGE_MODE_NONE ||
1415 domain->mode > PAGE_MODE_6_LEVEL);
1416
Joerg Roedel409afa42018-11-09 12:07:07 +01001417 free_sub_pt(root, domain->mode, freelist);
1418
Joerg Roedelac3a7092018-11-09 12:07:06 +01001419 free_page_list(freelist);
1420}
1421
Joerg Roedel431b2a22008-07-11 17:14:22 +02001422/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001423 * This function is used to add another level to an IO page table. Adding
1424 * another level increases the size of the address space by 9 bits to a size up
1425 * to 64 bits.
1426 */
1427static bool increase_address_space(struct protection_domain *domain,
1428 gfp_t gfp)
1429{
1430 u64 *pte;
1431
1432 if (domain->mode == PAGE_MODE_6_LEVEL)
1433 /* address space already 64 bit large */
1434 return false;
1435
1436 pte = (void *)get_zeroed_page(gfp);
1437 if (!pte)
1438 return false;
1439
1440 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001441 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001442 domain->pt_root = pte;
1443 domain->mode += 1;
1444 domain->updated = true;
1445
1446 return true;
1447}
1448
1449static u64 *alloc_pte(struct protection_domain *domain,
1450 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001451 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001452 u64 **pte_page,
1453 gfp_t gfp)
1454{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001455 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001456 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001457
1458 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001459
1460 while (address > PM_LEVEL_SIZE(domain->mode))
1461 increase_address_space(domain, gfp);
1462
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001463 level = domain->mode - 1;
1464 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1465 address = PAGE_SIZE_ALIGN(address, page_size);
1466 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001467
1468 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001469 u64 __pte, __npte;
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001470 int pte_level;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001471
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001472 __pte = *pte;
1473 pte_level = PM_PTE_LEVEL(__pte);
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001474
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001475 if (!IOMMU_PTE_PRESENT(__pte) ||
1476 pte_level == PAGE_MODE_7_LEVEL) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001477 page = (u64 *)get_zeroed_page(gfp);
1478 if (!page)
1479 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001480
Tom Lendacky2543a782017-07-17 16:10:24 -05001481 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001482
Baoquan He134414f2016-09-15 16:50:50 +08001483 /* pte could have been changed somewhere. */
Joerg Roedel9db034d2018-11-09 12:07:10 +01001484 if (cmpxchg64(pte, __pte, __npte) != __pte)
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001485 free_page((unsigned long)page);
Joerg Roedel9db034d2018-11-09 12:07:10 +01001486 else if (pte_level == PAGE_MODE_7_LEVEL)
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001487 domain->updated = true;
Joerg Roedel9db034d2018-11-09 12:07:10 +01001488
1489 continue;
Joerg Roedel308973d2009-11-24 17:43:32 +01001490 }
1491
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001492 /* No level skipping support yet */
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001493 if (pte_level != level)
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001494 return NULL;
1495
Joerg Roedel308973d2009-11-24 17:43:32 +01001496 level -= 1;
1497
Joerg Roedel9db034d2018-11-09 12:07:10 +01001498 pte = IOMMU_PTE_PAGE(__pte);
Joerg Roedel308973d2009-11-24 17:43:32 +01001499
1500 if (pte_page && level == end_lvl)
1501 *pte_page = pte;
1502
1503 pte = &pte[PM_LEVEL_INDEX(level, address)];
1504 }
1505
1506 return pte;
1507}
1508
1509/*
1510 * This function checks if there is a PTE for a given dma address. If
1511 * there is one, it returns the pointer to it.
1512 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001513static u64 *fetch_pte(struct protection_domain *domain,
1514 unsigned long address,
1515 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001516{
1517 int level;
1518 u64 *pte;
1519
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001520 *page_size = 0;
1521
Joerg Roedel24cd7722010-01-19 17:27:39 +01001522 if (address > PM_LEVEL_SIZE(domain->mode))
1523 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001524
Joerg Roedel3039ca12015-04-01 14:58:48 +02001525 level = domain->mode - 1;
1526 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1527 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001528
1529 while (level > 0) {
1530
1531 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001532 if (!IOMMU_PTE_PRESENT(*pte))
1533 return NULL;
1534
Joerg Roedel24cd7722010-01-19 17:27:39 +01001535 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001536 if (PM_PTE_LEVEL(*pte) == 7 ||
1537 PM_PTE_LEVEL(*pte) == 0)
1538 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001539
1540 /* No level skipping support yet */
1541 if (PM_PTE_LEVEL(*pte) != level)
1542 return NULL;
1543
Joerg Roedel308973d2009-11-24 17:43:32 +01001544 level -= 1;
1545
Joerg Roedel24cd7722010-01-19 17:27:39 +01001546 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001547 pte = IOMMU_PTE_PAGE(*pte);
1548 pte = &pte[PM_LEVEL_INDEX(level, address)];
1549 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1550 }
1551
1552 if (PM_PTE_LEVEL(*pte) == 0x07) {
1553 unsigned long pte_mask;
1554
1555 /*
1556 * If we have a series of large PTEs, make
1557 * sure to return a pointer to the first one.
1558 */
1559 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1560 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1561 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001562 }
1563
1564 return pte;
1565}
1566
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001567static struct page *free_clear_pte(u64 *pte, u64 pteval, struct page *freelist)
1568{
1569 unsigned long pt;
1570 int mode;
1571
1572 while (cmpxchg64(pte, pteval, 0) != pteval) {
1573 pr_warn("AMD-Vi: IOMMU pte changed since we read it\n");
1574 pteval = *pte;
1575 }
1576
1577 if (!IOMMU_PTE_PRESENT(pteval))
1578 return freelist;
1579
1580 pt = (unsigned long)IOMMU_PTE_PAGE(pteval);
1581 mode = IOMMU_PTE_MODE(pteval);
1582
1583 return free_sub_pt(pt, mode, freelist);
1584}
1585
Joerg Roedel308973d2009-11-24 17:43:32 +01001586/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001587 * Generic mapping functions. It maps a physical address into a DMA
1588 * address space. It allocates the page table pages if necessary.
1589 * In the future it can be extended to a generic mapping function
1590 * supporting all features of AMD IOMMU page tables like level skipping
1591 * and full 64 bit address spaces.
1592 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001593static int iommu_map_page(struct protection_domain *dom,
1594 unsigned long bus_addr,
1595 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001596 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001597 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001598 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001599{
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001600 struct page *freelist = NULL;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001601 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001602 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001603
Joerg Roedeld4b03662015-04-01 14:58:52 +02001604 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1605 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1606
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001607 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001608 return -EINVAL;
1609
Joerg Roedeld4b03662015-04-01 14:58:52 +02001610 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001611 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001612
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001613 if (!pte)
1614 return -ENOMEM;
1615
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001616 for (i = 0; i < count; ++i)
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001617 freelist = free_clear_pte(&pte[i], pte[i], freelist);
1618
1619 if (freelist != NULL)
1620 dom->updated = true;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001621
Joerg Roedeld4b03662015-04-01 14:58:52 +02001622 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001623 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001624 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001625 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001626 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001627
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001628 if (prot & IOMMU_PROT_IR)
1629 __pte |= IOMMU_PTE_IR;
1630 if (prot & IOMMU_PROT_IW)
1631 __pte |= IOMMU_PTE_IW;
1632
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001633 for (i = 0; i < count; ++i)
1634 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001635
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001636 update_domain(dom);
1637
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001638 /* Everything flushed out, free pages now */
1639 free_page_list(freelist);
1640
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001641 return 0;
1642}
1643
Joerg Roedel24cd7722010-01-19 17:27:39 +01001644static unsigned long iommu_unmap_page(struct protection_domain *dom,
1645 unsigned long bus_addr,
1646 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001647{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001648 unsigned long long unmapped;
1649 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001650 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001651
Joerg Roedel24cd7722010-01-19 17:27:39 +01001652 BUG_ON(!is_power_of_2(page_size));
1653
1654 unmapped = 0;
1655
1656 while (unmapped < page_size) {
1657
Joerg Roedel71b390e2015-04-01 14:58:49 +02001658 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001659
Joerg Roedel71b390e2015-04-01 14:58:49 +02001660 if (pte) {
1661 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001662
Joerg Roedel71b390e2015-04-01 14:58:49 +02001663 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001664 for (i = 0; i < count; i++)
1665 pte[i] = 0ULL;
1666 }
1667
1668 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1669 unmapped += unmap_size;
1670 }
1671
Alex Williamson60d0ca32013-06-21 14:33:19 -06001672 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001673
1674 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001675}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001676
Joerg Roedel431b2a22008-07-11 17:14:22 +02001677/****************************************************************************
1678 *
1679 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001680 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001681 *
1682 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001683
Joerg Roedel9cabe892009-05-18 16:38:55 +02001684
Joerg Roedel256e4622016-07-05 14:23:01 +02001685static unsigned long dma_ops_alloc_iova(struct device *dev,
1686 struct dma_ops_domain *dma_dom,
1687 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001688{
Joerg Roedel256e4622016-07-05 14:23:01 +02001689 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001690
Joerg Roedel256e4622016-07-05 14:23:01 +02001691 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001692
Joerg Roedel256e4622016-07-05 14:23:01 +02001693 if (dma_mask > DMA_BIT_MASK(32))
1694 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001695 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001696
Joerg Roedel256e4622016-07-05 14:23:01 +02001697 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001698 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1699 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001700
Joerg Roedel256e4622016-07-05 14:23:01 +02001701 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001702}
1703
Joerg Roedel256e4622016-07-05 14:23:01 +02001704static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1705 unsigned long address,
1706 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001707{
Joerg Roedel256e4622016-07-05 14:23:01 +02001708 pages = __roundup_pow_of_two(pages);
1709 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001710
Joerg Roedel256e4622016-07-05 14:23:01 +02001711 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001712}
1713
Joerg Roedel431b2a22008-07-11 17:14:22 +02001714/****************************************************************************
1715 *
1716 * The next functions belong to the domain allocation. A domain is
1717 * allocated for every IOMMU as the default domain. If device isolation
1718 * is enabled, every device get its own domain. The most important thing
1719 * about domains is the page table mapping the DMA address space they
1720 * contain.
1721 *
1722 ****************************************************************************/
1723
Joerg Roedelec487d12008-06-26 21:27:58 +02001724static u16 domain_id_alloc(void)
1725{
Joerg Roedelec487d12008-06-26 21:27:58 +02001726 int id;
1727
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001728 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001729 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1730 BUG_ON(id == 0);
1731 if (id > 0 && id < MAX_DOMAIN_ID)
1732 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1733 else
1734 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001735 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001736
1737 return id;
1738}
1739
Joerg Roedela2acfb72008-12-02 18:28:53 +01001740static void domain_id_free(int id)
1741{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001742 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001743 if (id > 0 && id < MAX_DOMAIN_ID)
1744 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001745 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001746}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001747
Joerg Roedelb16137b2011-11-21 16:50:23 +01001748static void free_gcr3_tbl_level1(u64 *tbl)
1749{
1750 u64 *ptr;
1751 int i;
1752
1753 for (i = 0; i < 512; ++i) {
1754 if (!(tbl[i] & GCR3_VALID))
1755 continue;
1756
Tom Lendacky2543a782017-07-17 16:10:24 -05001757 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001758
1759 free_page((unsigned long)ptr);
1760 }
1761}
1762
1763static void free_gcr3_tbl_level2(u64 *tbl)
1764{
1765 u64 *ptr;
1766 int i;
1767
1768 for (i = 0; i < 512; ++i) {
1769 if (!(tbl[i] & GCR3_VALID))
1770 continue;
1771
Tom Lendacky2543a782017-07-17 16:10:24 -05001772 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001773
1774 free_gcr3_tbl_level1(ptr);
1775 }
1776}
1777
Joerg Roedel52815b72011-11-17 17:24:28 +01001778static void free_gcr3_table(struct protection_domain *domain)
1779{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001780 if (domain->glx == 2)
1781 free_gcr3_tbl_level2(domain->gcr3_tbl);
1782 else if (domain->glx == 1)
1783 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001784 else
1785 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001786
Joerg Roedel52815b72011-11-17 17:24:28 +01001787 free_page((unsigned long)domain->gcr3_tbl);
1788}
1789
Joerg Roedelfca6af62017-06-02 18:13:37 +02001790static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1791{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001792 domain_flush_tlb(&dom->domain);
1793 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001794}
1795
Joerg Roedel9003d612017-08-10 17:19:13 +02001796static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001797{
Joerg Roedel9003d612017-08-10 17:19:13 +02001798 struct dma_ops_domain *dom;
Joerg Roedele241f8e762017-06-02 15:44:57 +02001799
Joerg Roedel9003d612017-08-10 17:19:13 +02001800 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001801
1802 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001803}
1804
Joerg Roedel431b2a22008-07-11 17:14:22 +02001805/*
1806 * Free a domain, only used if something went wrong in the
1807 * allocation path and we need to free an already allocated page table
1808 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001809static void dma_ops_domain_free(struct dma_ops_domain *dom)
1810{
1811 if (!dom)
1812 return;
1813
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001814 put_iova_domain(&dom->iovad);
1815
Joerg Roedel86db2e52008-12-02 18:20:21 +01001816 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001817
Baoquan Hec3db9012016-09-15 16:50:52 +08001818 if (dom->domain.id)
1819 domain_id_free(dom->domain.id);
1820
Joerg Roedelec487d12008-06-26 21:27:58 +02001821 kfree(dom);
1822}
1823
Joerg Roedel431b2a22008-07-11 17:14:22 +02001824/*
1825 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001826 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001827 * structures required for the dma_ops interface
1828 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001829static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001830{
1831 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001832
1833 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1834 if (!dma_dom)
1835 return NULL;
1836
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001837 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001838 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001839
Joerg Roedelffec2192016-07-26 15:31:23 +02001840 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001841 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001842 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001843 if (!dma_dom->domain.pt_root)
1844 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001845
Zhen Leiaa3ac942017-09-21 16:52:45 +01001846 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001847
Joerg Roedel9003d612017-08-10 17:19:13 +02001848 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001849 goto free_dma_dom;
1850
Joerg Roedel9003d612017-08-10 17:19:13 +02001851 /* Initialize reserved ranges */
1852 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001853
Joerg Roedelec487d12008-06-26 21:27:58 +02001854 return dma_dom;
1855
1856free_dma_dom:
1857 dma_ops_domain_free(dma_dom);
1858
1859 return NULL;
1860}
1861
Joerg Roedel431b2a22008-07-11 17:14:22 +02001862/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001863 * little helper function to check whether a given protection domain is a
1864 * dma_ops domain
1865 */
1866static bool dma_ops_domain(struct protection_domain *domain)
1867{
1868 return domain->flags & PD_DMA_OPS_MASK;
1869}
1870
Gary R Hookff18c4e2017-12-20 09:47:08 -07001871static void set_dte_entry(u16 devid, struct protection_domain *domain,
1872 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001873{
Joerg Roedel132bd682011-11-17 14:18:46 +01001874 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001875 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001876
Joerg Roedel132bd682011-11-17 14:18:46 +01001877 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001878 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001879
Joerg Roedel38ddf412008-09-11 10:38:32 +02001880 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1881 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001882 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001883
Joerg Roedelee6c2862011-11-09 12:06:03 +01001884 flags = amd_iommu_dev_table[devid].data[1];
1885
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001886 if (ats)
1887 flags |= DTE_FLAG_IOTLB;
1888
Gary R Hookff18c4e2017-12-20 09:47:08 -07001889 if (ppr) {
1890 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1891
1892 if (iommu_feature(iommu, FEATURE_EPHSUP))
1893 pte_root |= 1ULL << DEV_ENTRY_PPR;
1894 }
1895
Joerg Roedel52815b72011-11-17 17:24:28 +01001896 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001897 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001898 u64 glx = domain->glx;
1899 u64 tmp;
1900
1901 pte_root |= DTE_FLAG_GV;
1902 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1903
1904 /* First mask out possible old values for GCR3 table */
1905 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1906 flags &= ~tmp;
1907
1908 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1909 flags &= ~tmp;
1910
1911 /* Encode GCR3 table into DTE */
1912 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1913 pte_root |= tmp;
1914
1915 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1916 flags |= tmp;
1917
1918 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1919 flags |= tmp;
1920 }
1921
Baoquan He45a01c42017-08-09 16:33:37 +08001922 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001923 flags |= domain->id;
1924
1925 amd_iommu_dev_table[devid].data[1] = flags;
1926 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001927}
1928
Joerg Roedel15898bb2009-11-24 15:39:42 +01001929static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001930{
Joerg Roedel355bf552008-12-08 12:02:41 +01001931 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001932 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001933 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001934
Joerg Roedelc5cca142009-10-09 18:31:20 +02001935 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001936}
1937
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001938static void do_attach(struct iommu_dev_data *dev_data,
1939 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001940{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001941 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001942 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001943 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001944
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001945 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001946 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001947 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001948
1949 /* Update data structures */
1950 dev_data->domain = domain;
1951 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001952
1953 /* Do reference counting */
1954 domain->dev_iommu[iommu->index] += 1;
1955 domain->dev_cnt += 1;
1956
Joerg Roedele25bfb52015-10-20 17:33:38 +02001957 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001958 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001959 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001960 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001961
Joerg Roedel6c542042011-06-09 17:07:31 +02001962 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001963}
1964
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001965static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001966{
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00001967 struct protection_domain *domain = dev_data->domain;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001968 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001969 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001970
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001971 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001972 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001973
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001974 /* Update data structures */
1975 dev_data->domain = NULL;
1976 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001977 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001978 if (alias != dev_data->devid)
1979 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001980
1981 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001982 device_flush_dte(dev_data);
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00001983
1984 /* Flush IOTLB */
1985 domain_flush_tlb_pde(domain);
1986
1987 /* Wait for the flushes to finish */
1988 domain_flush_complete(domain);
1989
1990 /* decrease reference counters - needs to happen after the flushes */
1991 domain->dev_iommu[iommu->index] -= 1;
1992 domain->dev_cnt -= 1;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001993}
1994
1995/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02001996 * If a device is not yet associated with a domain, this function makes the
1997 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01001998 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001999static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002000 struct protection_domain *domain)
2001{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002002 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002003
Joerg Roedel15898bb2009-11-24 15:39:42 +01002004 /* lock domain */
2005 spin_lock(&domain->lock);
2006
Joerg Roedel397111a2014-08-05 17:31:51 +02002007 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002008 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002009 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002010
Joerg Roedel397111a2014-08-05 17:31:51 +02002011 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002012 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002013
Julia Lawall84fe6c12010-05-27 12:31:51 +02002014 ret = 0;
2015
2016out_unlock:
2017
Joerg Roedel355bf552008-12-08 12:02:41 +01002018 /* ready */
2019 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002020
Julia Lawall84fe6c12010-05-27 12:31:51 +02002021 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002022}
2023
Joerg Roedel52815b72011-11-17 17:24:28 +01002024
2025static void pdev_iommuv2_disable(struct pci_dev *pdev)
2026{
2027 pci_disable_ats(pdev);
2028 pci_disable_pri(pdev);
2029 pci_disable_pasid(pdev);
2030}
2031
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002032/* FIXME: Change generic reset-function to do the same */
2033static int pri_reset_while_enabled(struct pci_dev *pdev)
2034{
2035 u16 control;
2036 int pos;
2037
Joerg Roedel46277b72011-12-07 14:34:02 +01002038 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002039 if (!pos)
2040 return -EINVAL;
2041
Joerg Roedel46277b72011-12-07 14:34:02 +01002042 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2043 control |= PCI_PRI_CTRL_RESET;
2044 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002045
2046 return 0;
2047}
2048
Joerg Roedel52815b72011-11-17 17:24:28 +01002049static int pdev_iommuv2_enable(struct pci_dev *pdev)
2050{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002051 bool reset_enable;
2052 int reqs, ret;
2053
2054 /* FIXME: Hardcode number of outstanding requests for now */
2055 reqs = 32;
2056 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2057 reqs = 1;
2058 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002059
2060 /* Only allow access to user-accessible pages */
2061 ret = pci_enable_pasid(pdev, 0);
2062 if (ret)
2063 goto out_err;
2064
2065 /* First reset the PRI state of the device */
2066 ret = pci_reset_pri(pdev);
2067 if (ret)
2068 goto out_err;
2069
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002070 /* Enable PRI */
2071 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002072 if (ret)
2073 goto out_err;
2074
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002075 if (reset_enable) {
2076 ret = pri_reset_while_enabled(pdev);
2077 if (ret)
2078 goto out_err;
2079 }
2080
Joerg Roedel52815b72011-11-17 17:24:28 +01002081 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2082 if (ret)
2083 goto out_err;
2084
2085 return 0;
2086
2087out_err:
2088 pci_disable_pri(pdev);
2089 pci_disable_pasid(pdev);
2090
2091 return ret;
2092}
2093
Joerg Roedel15898bb2009-11-24 15:39:42 +01002094/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002095 * If a device is not yet associated with a domain, this function makes the
2096 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002097 */
2098static int attach_device(struct device *dev,
2099 struct protection_domain *domain)
2100{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002101 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002102 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002103 unsigned long flags;
2104 int ret;
2105
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002106 dev_data = get_dev_data(dev);
2107
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002108 if (!dev_is_pci(dev))
2109 goto skip_ats_check;
2110
2111 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002112 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002113 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002114 return -EINVAL;
2115
Joerg Roedel02ca2022015-07-28 16:58:49 +02002116 if (dev_data->iommu_v2) {
2117 if (pdev_iommuv2_enable(pdev) != 0)
2118 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002119
Joerg Roedel02ca2022015-07-28 16:58:49 +02002120 dev_data->ats.enabled = true;
2121 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Jean-Philippe Brucker83d18bd2019-04-10 16:21:08 +01002122 dev_data->pri_tlp = pci_prg_resp_pasid_required(pdev);
Joerg Roedel02ca2022015-07-28 16:58:49 +02002123 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002124 } else if (amd_iommu_iotlb_sup &&
2125 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002126 dev_data->ats.enabled = true;
2127 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2128 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002129
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002130skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002131 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002132 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002133 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002134
2135 /*
2136 * We might boot into a crash-kernel here. The crashed kernel
2137 * left the caches in the IOMMU dirty. So we have to flush
2138 * here to evict all dirty stuff.
2139 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002140 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002141
2142 return ret;
2143}
2144
2145/*
2146 * Removes a device from a protection domain (unlocked)
2147 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002148static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002149{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002150 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002151
Joerg Roedel2ca76272010-01-22 16:45:31 +01002152 domain = dev_data->domain;
2153
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002154 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002155
Joerg Roedel150952f2015-10-20 17:33:35 +02002156 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002157
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002158 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002159}
2160
2161/*
2162 * Removes a device from a protection domain (with devtable_lock held)
2163 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002164static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002165{
Joerg Roedel52815b72011-11-17 17:24:28 +01002166 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002167 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002168 unsigned long flags;
2169
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002170 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002171 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002172
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002173 /*
2174 * First check if the device is still attached. It might already
2175 * be detached from its domain because the generic
2176 * iommu_detach_group code detached it and we try again here in
2177 * our alias handling.
2178 */
2179 if (WARN_ON(!dev_data->domain))
2180 return;
2181
Joerg Roedel355bf552008-12-08 12:02:41 +01002182 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002183 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002184 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002185 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002186
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002187 if (!dev_is_pci(dev))
2188 return;
2189
Joerg Roedel02ca2022015-07-28 16:58:49 +02002190 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002191 pdev_iommuv2_disable(to_pci_dev(dev));
2192 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002193 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002194
2195 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002196}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002197
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002198static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002199{
Joerg Roedel71f77582011-06-09 19:03:15 +02002200 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002201 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002202 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002203 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002204
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002205 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002206 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002207
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002208 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002209 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002210 return devid;
2211
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002212 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002213
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002214 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002215 if (ret) {
2216 if (ret != -ENOTSUPP)
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002217 dev_err(dev, "Failed to initialize - trying to proceed anyway\n");
Joerg Roedel657cbb62009-11-23 15:26:46 +01002218
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002219 iommu_ignore_device(dev);
Christoph Hellwig356da6d2018-12-06 13:39:32 -08002220 dev->dma_ops = NULL;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002221 goto out;
2222 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002223 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002224
Joerg Roedel07ee8692015-05-28 18:41:42 +02002225 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002226
2227 BUG_ON(!dev_data);
2228
Joerg Roedelcc7c8ad2019-08-19 15:22:49 +02002229 if (dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002230 iommu_request_dm_for_dev(dev);
2231
2232 /* Domains are initialized for this device - have a look what we ended up with */
2233 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002234 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002235 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002236 else
Bart Van Assche56579332017-01-20 13:04:02 -08002237 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002238
2239out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002240 iommu_completion_wait(iommu);
2241
Joerg Roedele275a2a2008-12-10 18:27:25 +01002242 return 0;
2243}
2244
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002245static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002246{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002247 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002248 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002249
2250 if (!check_device(dev))
2251 return;
2252
2253 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002254 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002255 return;
2256
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002257 iommu = amd_iommu_rlookup_table[devid];
2258
2259 iommu_uninit_device(dev);
2260 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002261}
2262
Wan Zongshunb097d112016-04-01 09:06:04 -04002263static struct iommu_group *amd_iommu_device_group(struct device *dev)
2264{
2265 if (dev_is_pci(dev))
2266 return pci_device_group(dev);
2267
2268 return acpihid_device_group(dev);
2269}
2270
Joerg Roedel431b2a22008-07-11 17:14:22 +02002271/*****************************************************************************
2272 *
2273 * The next functions belong to the dma_ops mapping/unmapping code.
2274 *
2275 *****************************************************************************/
2276
2277/*
2278 * In the dma_ops path we only have the struct device. This function
2279 * finds the corresponding IOMMU, the protection domain and the
2280 * requestor id for a given device.
2281 * If the device is not yet associated with a domain this is also done
2282 * in this function.
2283 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002284static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002285{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002286 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002287 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002288
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002289 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002290 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002291
Joerg Roedeld26592a2016-07-07 15:31:13 +02002292 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002293 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2294 get_dev_data(dev)->defer_attach = false;
2295 io_domain = iommu_get_domain_for_dev(dev);
2296 domain = to_pdomain(io_domain);
2297 attach_device(dev, domain);
2298 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002299 if (domain == NULL)
2300 return ERR_PTR(-EBUSY);
2301
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002302 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002303 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002304
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002305 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002306}
2307
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002308static void update_device_table(struct protection_domain *domain)
2309{
Joerg Roedel492667d2009-11-27 13:25:47 +01002310 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002311
Joerg Roedel3254de62016-07-26 15:18:54 +02002312 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002313 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2314 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002315
2316 if (dev_data->devid == dev_data->alias)
2317 continue;
2318
2319 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002320 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2321 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002322 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002323}
2324
2325static void update_domain(struct protection_domain *domain)
2326{
2327 if (!domain->updated)
2328 return;
2329
2330 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002331
2332 domain_flush_devices(domain);
2333 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002334
2335 domain->updated = false;
2336}
2337
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002338static int dir2prot(enum dma_data_direction direction)
2339{
2340 if (direction == DMA_TO_DEVICE)
2341 return IOMMU_PROT_IR;
2342 else if (direction == DMA_FROM_DEVICE)
2343 return IOMMU_PROT_IW;
2344 else if (direction == DMA_BIDIRECTIONAL)
2345 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2346 else
2347 return 0;
2348}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002349
Joerg Roedel431b2a22008-07-11 17:14:22 +02002350/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002351 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002352 * contiguous memory region into DMA address space. It is used by all
2353 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002354 * Must be called with the domain lock held.
2355 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002356static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002357 struct dma_ops_domain *dma_dom,
2358 phys_addr_t paddr,
2359 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002360 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002361 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002362{
2363 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002364 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002365 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002366 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002367 int i;
2368
Joerg Roedele3c449f2008-10-15 22:02:11 -07002369 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002370 paddr &= PAGE_MASK;
2371
Joerg Roedel256e4622016-07-05 14:23:01 +02002372 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002373 if (!address)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002374 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002375
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002376 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002377
Joerg Roedelcb76c322008-06-26 21:28:00 +02002378 start = address;
2379 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002380 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2381 PAGE_SIZE, prot, GFP_ATOMIC);
2382 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002383 goto out_unmap;
2384
Joerg Roedelcb76c322008-06-26 21:28:00 +02002385 paddr += PAGE_SIZE;
2386 start += PAGE_SIZE;
2387 }
2388 address += offset;
2389
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01002390 domain_flush_np_cache(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002391
Joerg Roedelcb76c322008-06-26 21:28:00 +02002392out:
2393 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002394
2395out_unmap:
2396
2397 for (--i; i >= 0; --i) {
2398 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002399 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002400 }
2401
Joerg Roedel256e4622016-07-05 14:23:01 +02002402 domain_flush_tlb(&dma_dom->domain);
2403 domain_flush_complete(&dma_dom->domain);
2404
2405 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002406
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002407 return DMA_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002408}
2409
Joerg Roedel431b2a22008-07-11 17:14:22 +02002410/*
2411 * Does the reverse of the __map_single function. Must be called with
2412 * the domain lock held too
2413 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002414static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002415 dma_addr_t dma_addr,
2416 size_t size,
2417 int dir)
2418{
2419 dma_addr_t i, start;
2420 unsigned int pages;
2421
Joerg Roedele3c449f2008-10-15 22:02:11 -07002422 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002423 dma_addr &= PAGE_MASK;
2424 start = dma_addr;
2425
2426 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002427 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002428 start += PAGE_SIZE;
2429 }
2430
Joerg Roedelb1516a12016-07-06 13:07:22 +02002431 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002432 domain_flush_tlb(&dma_dom->domain);
2433 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002434 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002435 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002436 pages = __roundup_pow_of_two(pages);
2437 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002438 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002439}
2440
Joerg Roedel431b2a22008-07-11 17:14:22 +02002441/*
2442 * The exported map_single function for dma_ops.
2443 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002444static dma_addr_t map_page(struct device *dev, struct page *page,
2445 unsigned long offset, size_t size,
2446 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002447 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002448{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002449 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel89736a02019-05-06 14:24:18 +02002450 struct protection_domain *domain;
2451 struct dma_ops_domain *dma_dom;
2452 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002453
Joerg Roedel89736a02019-05-06 14:24:18 +02002454 domain = get_domain(dev);
2455 if (PTR_ERR(domain) == -EINVAL)
2456 return (dma_addr_t)paddr;
2457 else if (IS_ERR(domain))
2458 return DMA_MAPPING_ERROR;
2459
2460 dma_mask = *dev->dma_mask;
2461 dma_dom = to_dma_ops_domain(domain);
2462
2463 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002464}
2465
Joerg Roedel431b2a22008-07-11 17:14:22 +02002466/*
2467 * The exported unmap_single function for dma_ops.
2468 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002469static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002470 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002471{
Joerg Roedel89736a02019-05-06 14:24:18 +02002472 struct protection_domain *domain;
2473 struct dma_ops_domain *dma_dom;
2474
2475 domain = get_domain(dev);
2476 if (IS_ERR(domain))
2477 return;
2478
2479 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002480
2481 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002482}
2483
Joerg Roedel80187fd2016-07-06 17:20:54 +02002484static int sg_num_pages(struct device *dev,
2485 struct scatterlist *sglist,
2486 int nelems)
2487{
2488 unsigned long mask, boundary_size;
2489 struct scatterlist *s;
2490 int i, npages = 0;
2491
2492 mask = dma_get_seg_boundary(dev);
2493 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2494 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2495
2496 for_each_sg(sglist, s, nelems, i) {
2497 int p, n;
2498
2499 s->dma_address = npages << PAGE_SHIFT;
2500 p = npages % boundary_size;
2501 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2502 if (p + n > boundary_size)
2503 npages += boundary_size - p;
2504 npages += n;
2505 }
2506
2507 return npages;
2508}
2509
Joerg Roedel431b2a22008-07-11 17:14:22 +02002510/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002511 * The exported map_sg function for dma_ops (handles scatter-gather
2512 * lists).
2513 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002514static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002515 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002516 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002517{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002518 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel89736a02019-05-06 14:24:18 +02002519 struct protection_domain *domain;
2520 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002521 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002522 unsigned long address;
Joerg Roedel89736a02019-05-06 14:24:18 +02002523 u64 dma_mask;
Jerry Snitselaar2e6c6a82019-01-28 17:59:37 -07002524 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002525
Joerg Roedel89736a02019-05-06 14:24:18 +02002526 domain = get_domain(dev);
2527 if (IS_ERR(domain))
2528 return 0;
2529
2530 dma_dom = to_dma_ops_domain(domain);
2531 dma_mask = *dev->dma_mask;
2532
Joerg Roedel80187fd2016-07-06 17:20:54 +02002533 npages = sg_num_pages(dev, sglist, nelems);
2534
2535 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Qian Cai8cf66502019-07-11 12:17:45 -04002536 if (!address)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002537 goto out_err;
2538
2539 prot = dir2prot(direction);
2540
2541 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002542 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002543 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002544
Joerg Roedel80187fd2016-07-06 17:20:54 +02002545 for (j = 0; j < pages; ++j) {
2546 unsigned long bus_addr, phys_addr;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002547
Joerg Roedel80187fd2016-07-06 17:20:54 +02002548 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2549 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2550 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2551 if (ret)
2552 goto out_unmap;
2553
2554 mapped_pages += 1;
2555 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002556 }
2557
Joerg Roedel80187fd2016-07-06 17:20:54 +02002558 /* Everything is mapped - write the right values into s->dma_address */
2559 for_each_sg(sglist, s, nelems, i) {
Stanislaw Gruszka4e50ce02019-03-13 10:03:17 +01002560 /*
2561 * Add in the remaining piece of the scatter-gather offset that
2562 * was masked out when we were determining the physical address
2563 * via (sg_phys(s) & PAGE_MASK) earlier.
2564 */
2565 s->dma_address += address + (s->offset & ~PAGE_MASK);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002566 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002567 }
2568
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01002569 if (s)
2570 domain_flush_np_cache(domain, s->dma_address, s->dma_length);
2571
Joerg Roedel80187fd2016-07-06 17:20:54 +02002572 return nelems;
2573
2574out_unmap:
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002575 dev_err(dev, "IOMMU mapping error in map_sg (io-pages: %d reason: %d)\n",
2576 npages, ret);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002577
2578 for_each_sg(sglist, s, nelems, i) {
2579 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2580
2581 for (j = 0; j < pages; ++j) {
2582 unsigned long bus_addr;
2583
2584 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2585 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2586
Jerry Snitselaarf1724c02019-01-19 10:38:05 -07002587 if (--mapped_pages == 0)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002588 goto out_free_iova;
2589 }
2590 }
2591
2592out_free_iova:
Jerry Snitselaar51d88382019-01-17 12:29:02 -07002593 free_iova_fast(&dma_dom->iovad, address >> PAGE_SHIFT, npages);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002594
2595out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002596 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002597}
2598
Joerg Roedel431b2a22008-07-11 17:14:22 +02002599/*
2600 * The exported map_sg function for dma_ops (handles scatter-gather
2601 * lists).
2602 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002603static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002604 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002605 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002606{
Joerg Roedel89736a02019-05-06 14:24:18 +02002607 struct protection_domain *domain;
2608 struct dma_ops_domain *dma_dom;
2609 unsigned long startaddr;
Colin Ian King2dbbcce2019-05-11 13:41:35 +01002610 int npages;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002611
Joerg Roedel89736a02019-05-06 14:24:18 +02002612 domain = get_domain(dev);
2613 if (IS_ERR(domain))
2614 return;
2615
2616 startaddr = sg_dma_address(sglist) & PAGE_MASK;
2617 dma_dom = to_dma_ops_domain(domain);
2618 npages = sg_num_pages(dev, sglist, nelems);
2619
2620 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002621}
2622
Joerg Roedel431b2a22008-07-11 17:14:22 +02002623/*
2624 * The exported alloc_coherent function for dma_ops.
2625 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002626static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002627 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002628 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002629{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002630 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel89736a02019-05-06 14:24:18 +02002631 struct protection_domain *domain;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002632 struct dma_ops_domain *dma_dom;
2633 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002634
Joerg Roedel89736a02019-05-06 14:24:18 +02002635 domain = get_domain(dev);
2636 if (PTR_ERR(domain) == -EINVAL) {
2637 page = alloc_pages(flag, get_order(size));
2638 *dma_addr = page_to_phys(page);
2639 return page_address(page);
2640 } else if (IS_ERR(domain))
Linus Torvaldse16c4792018-06-11 12:22:12 -07002641 return NULL;
2642
2643 dma_dom = to_dma_ops_domain(domain);
2644 size = PAGE_ALIGN(size);
2645 dma_mask = dev->coherent_dma_mask;
2646 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2647 flag |= __GFP_ZERO;
2648
2649 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2650 if (!page) {
2651 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002652 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002653
Linus Torvaldse16c4792018-06-11 12:22:12 -07002654 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002655 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002656 if (!page)
2657 return NULL;
2658 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002659
Joerg Roedel832a90c2008-09-18 15:54:23 +02002660 if (!dma_mask)
2661 dma_mask = *dev->dma_mask;
2662
Linus Torvaldse16c4792018-06-11 12:22:12 -07002663 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2664 size, DMA_BIDIRECTIONAL, dma_mask);
2665
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002666 if (*dma_addr == DMA_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002667 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002668
2669 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002670
2671out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002672
2673 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2674 __free_pages(page, get_order(size));
2675
Joerg Roedel5b28df62008-12-02 17:49:42 +01002676 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002677}
2678
Joerg Roedel431b2a22008-07-11 17:14:22 +02002679/*
2680 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002681 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002682static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002683 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002684 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002685{
Joerg Roedel89736a02019-05-06 14:24:18 +02002686 struct protection_domain *domain;
2687 struct dma_ops_domain *dma_dom;
2688 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002689
Joerg Roedel89736a02019-05-06 14:24:18 +02002690 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002691 size = PAGE_ALIGN(size);
2692
Joerg Roedel89736a02019-05-06 14:24:18 +02002693 domain = get_domain(dev);
2694 if (IS_ERR(domain))
2695 goto free_mem;
2696
2697 dma_dom = to_dma_ops_domain(domain);
2698
Linus Torvaldse16c4792018-06-11 12:22:12 -07002699 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel89736a02019-05-06 14:24:18 +02002700
2701free_mem:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002702 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2703 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002704}
2705
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002706/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002707 * This function is called by the DMA layer to find out if we can handle a
2708 * particular device. It is part of the dma_ops.
2709 */
2710static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2711{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002712 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002713 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002714 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002715}
2716
Bart Van Assche52997092017-01-20 13:04:01 -08002717static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002718 .alloc = alloc_coherent,
2719 .free = free_coherent,
2720 .map_page = map_page,
2721 .unmap_page = unmap_page,
2722 .map_sg = map_sg,
2723 .unmap_sg = unmap_sg,
2724 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002725};
2726
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002727static int init_reserved_iova_ranges(void)
2728{
2729 struct pci_dev *pdev = NULL;
2730 struct iova *val;
2731
Zhen Leiaa3ac942017-09-21 16:52:45 +01002732 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002733
2734 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2735 &reserved_rbtree_key);
2736
2737 /* MSI memory range */
2738 val = reserve_iova(&reserved_iova_ranges,
2739 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2740 if (!val) {
2741 pr_err("Reserving MSI range failed\n");
2742 return -ENOMEM;
2743 }
2744
2745 /* HT memory range */
2746 val = reserve_iova(&reserved_iova_ranges,
2747 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2748 if (!val) {
2749 pr_err("Reserving HT range failed\n");
2750 return -ENOMEM;
2751 }
2752
2753 /*
2754 * Memory used for PCI resources
2755 * FIXME: Check whether we can reserve the PCI-hole completly
2756 */
2757 for_each_pci_dev(pdev) {
2758 int i;
2759
2760 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2761 struct resource *r = &pdev->resource[i];
2762
2763 if (!(r->flags & IORESOURCE_MEM))
2764 continue;
2765
2766 val = reserve_iova(&reserved_iova_ranges,
2767 IOVA_PFN(r->start),
2768 IOVA_PFN(r->end));
2769 if (!val) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002770 pci_err(pdev, "Reserve pci-resource range %pR failed\n", r);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002771 return -ENOMEM;
2772 }
2773 }
2774 }
2775
2776 return 0;
2777}
2778
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002779int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002780{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002781 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002782
2783 ret = iova_cache_get();
2784 if (ret)
2785 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002786
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002787 ret = init_reserved_iova_ranges();
2788 if (ret)
2789 return ret;
2790
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002791 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2792 if (err)
2793 return err;
2794#ifdef CONFIG_ARM_AMBA
2795 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2796 if (err)
2797 return err;
2798#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002799 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2800 if (err)
2801 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002802
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002803 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002804}
2805
Joerg Roedel6631ee92008-06-26 21:28:05 +02002806int __init amd_iommu_init_dma_ops(void)
2807{
Joerg Roedelcc7c8ad2019-08-19 15:22:49 +02002808 swiotlb = (iommu_default_passthrough() || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002809 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002810
Joerg Roedel62410ee2012-06-12 16:42:43 +02002811 if (amd_iommu_unmap_flush)
Joerg Roedel101fa032018-11-27 16:22:31 +01002812 pr_info("IO/TLB flush on unmap enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002813 else
Joerg Roedel101fa032018-11-27 16:22:31 +01002814 pr_info("Lazy IO/TLB flushing enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002815
Joerg Roedel6631ee92008-06-26 21:28:05 +02002816 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002817
Joerg Roedel6631ee92008-06-26 21:28:05 +02002818}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002819
2820/*****************************************************************************
2821 *
2822 * The following functions belong to the exported interface of AMD IOMMU
2823 *
2824 * This interface allows access to lower level functions of the IOMMU
2825 * like protection domain handling and assignement of devices to domains
2826 * which is not possible with the dma_ops interface.
2827 *
2828 *****************************************************************************/
2829
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002830static void cleanup_domain(struct protection_domain *domain)
2831{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002832 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002833 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002834
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002835 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002836
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002837 while (!list_empty(&domain->dev_list)) {
2838 entry = list_first_entry(&domain->dev_list,
2839 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002840 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002841 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002842 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002843
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002844 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002845}
2846
Joerg Roedel26508152009-08-26 16:52:40 +02002847static void protection_domain_free(struct protection_domain *domain)
2848{
2849 if (!domain)
2850 return;
2851
2852 if (domain->id)
2853 domain_id_free(domain->id);
2854
2855 kfree(domain);
2856}
2857
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002858static int protection_domain_init(struct protection_domain *domain)
2859{
2860 spin_lock_init(&domain->lock);
2861 mutex_init(&domain->api_lock);
2862 domain->id = domain_id_alloc();
2863 if (!domain->id)
2864 return -ENOMEM;
2865 INIT_LIST_HEAD(&domain->dev_list);
2866
2867 return 0;
2868}
2869
Joerg Roedel26508152009-08-26 16:52:40 +02002870static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002871{
2872 struct protection_domain *domain;
2873
2874 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2875 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002876 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002877
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002878 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002879 goto out_err;
2880
2881 return domain;
2882
2883out_err:
2884 kfree(domain);
2885
2886 return NULL;
2887}
2888
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002889static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2890{
2891 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002892 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002893
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002894 switch (type) {
2895 case IOMMU_DOMAIN_UNMANAGED:
2896 pdomain = protection_domain_alloc();
2897 if (!pdomain)
2898 return NULL;
2899
2900 pdomain->mode = PAGE_MODE_3_LEVEL;
2901 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2902 if (!pdomain->pt_root) {
2903 protection_domain_free(pdomain);
2904 return NULL;
2905 }
2906
2907 pdomain->domain.geometry.aperture_start = 0;
2908 pdomain->domain.geometry.aperture_end = ~0ULL;
2909 pdomain->domain.geometry.force_aperture = true;
2910
2911 break;
2912 case IOMMU_DOMAIN_DMA:
2913 dma_domain = dma_ops_domain_alloc();
2914 if (!dma_domain) {
Joerg Roedel101fa032018-11-27 16:22:31 +01002915 pr_err("Failed to allocate\n");
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002916 return NULL;
2917 }
2918 pdomain = &dma_domain->domain;
2919 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002920 case IOMMU_DOMAIN_IDENTITY:
2921 pdomain = protection_domain_alloc();
2922 if (!pdomain)
2923 return NULL;
2924
2925 pdomain->mode = PAGE_MODE_NONE;
2926 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002927 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002928 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002929 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002930
2931 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002932}
2933
2934static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002935{
2936 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002937 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002938
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002939 domain = to_pdomain(dom);
2940
Joerg Roedel98383fc2008-12-02 18:34:12 +01002941 if (domain->dev_cnt > 0)
2942 cleanup_domain(domain);
2943
2944 BUG_ON(domain->dev_cnt != 0);
2945
Joerg Roedelcda70052016-07-07 15:57:04 +02002946 if (!dom)
2947 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002948
Joerg Roedelcda70052016-07-07 15:57:04 +02002949 switch (dom->type) {
2950 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002951 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002952 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002953 dma_ops_domain_free(dma_dom);
2954 break;
2955 default:
2956 if (domain->mode != PAGE_MODE_NONE)
2957 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002958
Joerg Roedelcda70052016-07-07 15:57:04 +02002959 if (domain->flags & PD_IOMMUV2_MASK)
2960 free_gcr3_table(domain);
2961
2962 protection_domain_free(domain);
2963 break;
2964 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002965}
2966
Joerg Roedel684f2882008-12-08 12:07:44 +01002967static void amd_iommu_detach_device(struct iommu_domain *dom,
2968 struct device *dev)
2969{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002970 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002971 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002972 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002973
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002974 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002975 return;
2976
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002977 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002978 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002979 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01002980
Joerg Roedel657cbb62009-11-23 15:26:46 +01002981 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002982 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002983
2984 iommu = amd_iommu_rlookup_table[devid];
2985 if (!iommu)
2986 return;
2987
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002988#ifdef CONFIG_IRQ_REMAP
2989 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
2990 (dom->type == IOMMU_DOMAIN_UNMANAGED))
2991 dev_data->use_vapic = 0;
2992#endif
2993
Joerg Roedel684f2882008-12-08 12:07:44 +01002994 iommu_completion_wait(iommu);
2995}
2996
Joerg Roedel01106062008-12-02 19:34:11 +01002997static int amd_iommu_attach_device(struct iommu_domain *dom,
2998 struct device *dev)
2999{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003000 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003001 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003002 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003003 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003004
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003005 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003006 return -EINVAL;
3007
Joerg Roedel657cbb62009-11-23 15:26:46 +01003008 dev_data = dev->archdata.iommu;
3009
Joerg Roedelf62dda62011-06-09 12:55:35 +02003010 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003011 if (!iommu)
3012 return -EINVAL;
3013
Joerg Roedel657cbb62009-11-23 15:26:46 +01003014 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003015 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003016
Joerg Roedel15898bb2009-11-24 15:39:42 +01003017 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003018
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003019#ifdef CONFIG_IRQ_REMAP
3020 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3021 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3022 dev_data->use_vapic = 1;
3023 else
3024 dev_data->use_vapic = 0;
3025 }
3026#endif
3027
Joerg Roedel01106062008-12-02 19:34:11 +01003028 iommu_completion_wait(iommu);
3029
Joerg Roedel15898bb2009-11-24 15:39:42 +01003030 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003031}
3032
Joerg Roedel468e2362010-01-21 16:37:36 +01003033static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003034 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003035{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003036 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003037 int prot = 0;
3038 int ret;
3039
Joerg Roedel132bd682011-11-17 14:18:46 +01003040 if (domain->mode == PAGE_MODE_NONE)
3041 return -EINVAL;
3042
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003043 if (iommu_prot & IOMMU_READ)
3044 prot |= IOMMU_PROT_IR;
3045 if (iommu_prot & IOMMU_WRITE)
3046 prot |= IOMMU_PROT_IW;
3047
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003048 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003049 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003050 mutex_unlock(&domain->api_lock);
3051
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01003052 domain_flush_np_cache(domain, iova, page_size);
3053
Joerg Roedel795e74f72010-05-11 17:40:57 +02003054 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003055}
3056
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003057static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
Will Deacon56f8af52019-07-02 16:44:06 +01003058 size_t page_size,
3059 struct iommu_iotlb_gather *gather)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003060{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003061 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003062 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003063
Joerg Roedel132bd682011-11-17 14:18:46 +01003064 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003065 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003066
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003067 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003068 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003069 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003070
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003071 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003072}
3073
Joerg Roedel645c4c82008-12-02 20:05:50 +01003074static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303075 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003076{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003077 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003078 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003079 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003080
Joerg Roedel132bd682011-11-17 14:18:46 +01003081 if (domain->mode == PAGE_MODE_NONE)
3082 return iova;
3083
Joerg Roedel3039ca12015-04-01 14:58:48 +02003084 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003085
Joerg Roedela6d41a42009-09-02 17:08:55 +02003086 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003087 return 0;
3088
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003089 offset_mask = pte_pgsize - 1;
Singh, Brijeshb3e9b512018-10-04 21:40:23 +00003090 __pte = __sme_clr(*pte & PM_ADDR_MASK);
Joerg Roedelf03152b2010-01-21 16:15:24 +01003091
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003092 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003093}
3094
Joerg Roedelab636482014-09-05 10:48:21 +02003095static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003096{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003097 switch (cap) {
3098 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003099 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003100 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003101 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003102 case IOMMU_CAP_NOEXEC:
3103 return false;
Lu Baolue84b7cc2018-10-08 10:24:19 +08003104 default:
3105 break;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003106 }
3107
Joerg Roedelab636482014-09-05 10:48:21 +02003108 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003109}
3110
Eric Augere5b52342017-01-19 20:57:47 +00003111static void amd_iommu_get_resv_regions(struct device *dev,
3112 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003113{
Eric Auger4397f322017-01-19 20:57:54 +00003114 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003115 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003116 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003117
3118 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003119 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003120 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003121
3122 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003123 int type, prot = 0;
Eric Auger4397f322017-01-19 20:57:54 +00003124 size_t length;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003125
3126 if (devid < entry->devid_start || devid > entry->devid_end)
3127 continue;
3128
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003129 type = IOMMU_RESV_DIRECT;
Eric Auger4397f322017-01-19 20:57:54 +00003130 length = entry->address_end - entry->address_start;
3131 if (entry->prot & IOMMU_PROT_IR)
3132 prot |= IOMMU_READ;
3133 if (entry->prot & IOMMU_PROT_IW)
3134 prot |= IOMMU_WRITE;
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003135 if (entry->prot & IOMMU_UNITY_MAP_FLAG_EXCL_RANGE)
3136 /* Exclusion range */
3137 type = IOMMU_RESV_RESERVED;
Eric Auger4397f322017-01-19 20:57:54 +00003138
3139 region = iommu_alloc_resv_region(entry->address_start,
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003140 length, prot, type);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003141 if (!region) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06003142 dev_err(dev, "Out of memory allocating dm-regions\n");
Joerg Roedel35cf2482015-05-28 18:41:37 +02003143 return;
3144 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003145 list_add_tail(&region->list, head);
3146 }
Eric Auger4397f322017-01-19 20:57:54 +00003147
3148 region = iommu_alloc_resv_region(MSI_RANGE_START,
3149 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003150 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003151 if (!region)
3152 return;
3153 list_add_tail(&region->list, head);
3154
3155 region = iommu_alloc_resv_region(HT_RANGE_START,
3156 HT_RANGE_END - HT_RANGE_START + 1,
3157 0, IOMMU_RESV_RESERVED);
3158 if (!region)
3159 return;
3160 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003161}
3162
Eric Augere5b52342017-01-19 20:57:47 +00003163static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003164 struct list_head *head)
3165{
Eric Augere5b52342017-01-19 20:57:47 +00003166 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003167
3168 list_for_each_entry_safe(entry, next, head, list)
3169 kfree(entry);
3170}
3171
Eric Augere5b52342017-01-19 20:57:47 +00003172static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003173 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003174 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003175{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003176 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003177 unsigned long start, end;
3178
3179 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003180 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003181
3182 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3183}
3184
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003185static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3186 struct device *dev)
3187{
3188 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3189 return dev_data->defer_attach;
3190}
3191
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003192static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3193{
3194 struct protection_domain *dom = to_pdomain(domain);
3195
3196 domain_flush_tlb_pde(dom);
3197 domain_flush_complete(dom);
3198}
3199
Will Deacon56f8af52019-07-02 16:44:06 +01003200static void amd_iommu_iotlb_sync(struct iommu_domain *domain,
3201 struct iommu_iotlb_gather *gather)
3202{
3203 amd_iommu_flush_iotlb_all(domain);
3204}
3205
Joerg Roedelb0119e82017-02-01 13:23:08 +01003206const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003207 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003208 .domain_alloc = amd_iommu_domain_alloc,
3209 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003210 .attach_dev = amd_iommu_attach_device,
3211 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003212 .map = amd_iommu_map,
3213 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003214 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003215 .add_device = amd_iommu_add_device,
3216 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003217 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003218 .get_resv_regions = amd_iommu_get_resv_regions,
3219 .put_resv_regions = amd_iommu_put_resv_regions,
3220 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003221 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003222 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003223 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
Will Deacon56f8af52019-07-02 16:44:06 +01003224 .iotlb_sync = amd_iommu_iotlb_sync,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003225};
3226
Joerg Roedel0feae532009-08-26 15:26:30 +02003227/*****************************************************************************
3228 *
3229 * The next functions do a basic initialization of IOMMU for pass through
3230 * mode
3231 *
3232 * In passthrough mode the IOMMU is initialized and enabled but not used for
3233 * DMA-API translation.
3234 *
3235 *****************************************************************************/
3236
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003237/* IOMMUv2 specific functions */
3238int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3239{
3240 return atomic_notifier_chain_register(&ppr_notifier, nb);
3241}
3242EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3243
3244int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3245{
3246 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3247}
3248EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003249
3250void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3251{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003252 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003253 unsigned long flags;
3254
3255 spin_lock_irqsave(&domain->lock, flags);
3256
3257 /* Update data structure */
3258 domain->mode = PAGE_MODE_NONE;
3259 domain->updated = true;
3260
3261 /* Make changes visible to IOMMUs */
3262 update_domain(domain);
3263
3264 /* Page-table is not visible to IOMMU anymore, so free it */
3265 free_pagetable(domain);
3266
3267 spin_unlock_irqrestore(&domain->lock, flags);
3268}
3269EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003270
3271int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3272{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003273 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003274 unsigned long flags;
3275 int levels, ret;
3276
3277 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3278 return -EINVAL;
3279
3280 /* Number of GCR3 table levels required */
3281 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3282 levels += 1;
3283
3284 if (levels > amd_iommu_max_glx_val)
3285 return -EINVAL;
3286
3287 spin_lock_irqsave(&domain->lock, flags);
3288
3289 /*
3290 * Save us all sanity checks whether devices already in the
3291 * domain support IOMMUv2. Just force that the domain has no
3292 * devices attached when it is switched into IOMMUv2 mode.
3293 */
3294 ret = -EBUSY;
3295 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3296 goto out;
3297
3298 ret = -ENOMEM;
3299 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3300 if (domain->gcr3_tbl == NULL)
3301 goto out;
3302
3303 domain->glx = levels;
3304 domain->flags |= PD_IOMMUV2_MASK;
3305 domain->updated = true;
3306
3307 update_domain(domain);
3308
3309 ret = 0;
3310
3311out:
3312 spin_unlock_irqrestore(&domain->lock, flags);
3313
3314 return ret;
3315}
3316EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003317
3318static int __flush_pasid(struct protection_domain *domain, int pasid,
3319 u64 address, bool size)
3320{
3321 struct iommu_dev_data *dev_data;
3322 struct iommu_cmd cmd;
3323 int i, ret;
3324
3325 if (!(domain->flags & PD_IOMMUV2_MASK))
3326 return -EINVAL;
3327
3328 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3329
3330 /*
3331 * IOMMU TLB needs to be flushed before Device TLB to
3332 * prevent device TLB refill from IOMMU TLB
3333 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003334 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003335 if (domain->dev_iommu[i] == 0)
3336 continue;
3337
3338 ret = iommu_queue_command(amd_iommus[i], &cmd);
3339 if (ret != 0)
3340 goto out;
3341 }
3342
3343 /* Wait until IOMMU TLB flushes are complete */
3344 domain_flush_complete(domain);
3345
3346 /* Now flush device TLBs */
3347 list_for_each_entry(dev_data, &domain->dev_list, list) {
3348 struct amd_iommu *iommu;
3349 int qdep;
3350
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003351 /*
3352 There might be non-IOMMUv2 capable devices in an IOMMUv2
3353 * domain.
3354 */
3355 if (!dev_data->ats.enabled)
3356 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003357
3358 qdep = dev_data->ats.qdep;
3359 iommu = amd_iommu_rlookup_table[dev_data->devid];
3360
3361 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3362 qdep, address, size);
3363
3364 ret = iommu_queue_command(iommu, &cmd);
3365 if (ret != 0)
3366 goto out;
3367 }
3368
3369 /* Wait until all device TLBs are flushed */
3370 domain_flush_complete(domain);
3371
3372 ret = 0;
3373
3374out:
3375
3376 return ret;
3377}
3378
3379static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3380 u64 address)
3381{
3382 return __flush_pasid(domain, pasid, address, false);
3383}
3384
3385int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3386 u64 address)
3387{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003388 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003389 unsigned long flags;
3390 int ret;
3391
3392 spin_lock_irqsave(&domain->lock, flags);
3393 ret = __amd_iommu_flush_page(domain, pasid, address);
3394 spin_unlock_irqrestore(&domain->lock, flags);
3395
3396 return ret;
3397}
3398EXPORT_SYMBOL(amd_iommu_flush_page);
3399
3400static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3401{
3402 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3403 true);
3404}
3405
3406int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3407{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003408 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003409 unsigned long flags;
3410 int ret;
3411
3412 spin_lock_irqsave(&domain->lock, flags);
3413 ret = __amd_iommu_flush_tlb(domain, pasid);
3414 spin_unlock_irqrestore(&domain->lock, flags);
3415
3416 return ret;
3417}
3418EXPORT_SYMBOL(amd_iommu_flush_tlb);
3419
Joerg Roedelb16137b2011-11-21 16:50:23 +01003420static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3421{
3422 int index;
3423 u64 *pte;
3424
3425 while (true) {
3426
3427 index = (pasid >> (9 * level)) & 0x1ff;
3428 pte = &root[index];
3429
3430 if (level == 0)
3431 break;
3432
3433 if (!(*pte & GCR3_VALID)) {
3434 if (!alloc)
3435 return NULL;
3436
3437 root = (void *)get_zeroed_page(GFP_ATOMIC);
3438 if (root == NULL)
3439 return NULL;
3440
Tom Lendacky2543a782017-07-17 16:10:24 -05003441 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003442 }
3443
Tom Lendacky2543a782017-07-17 16:10:24 -05003444 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003445
3446 level -= 1;
3447 }
3448
3449 return pte;
3450}
3451
3452static int __set_gcr3(struct protection_domain *domain, int pasid,
3453 unsigned long cr3)
3454{
3455 u64 *pte;
3456
3457 if (domain->mode != PAGE_MODE_NONE)
3458 return -EINVAL;
3459
3460 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3461 if (pte == NULL)
3462 return -ENOMEM;
3463
3464 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3465
3466 return __amd_iommu_flush_tlb(domain, pasid);
3467}
3468
3469static int __clear_gcr3(struct protection_domain *domain, int pasid)
3470{
3471 u64 *pte;
3472
3473 if (domain->mode != PAGE_MODE_NONE)
3474 return -EINVAL;
3475
3476 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3477 if (pte == NULL)
3478 return 0;
3479
3480 *pte = 0;
3481
3482 return __amd_iommu_flush_tlb(domain, pasid);
3483}
3484
3485int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3486 unsigned long cr3)
3487{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003488 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003489 unsigned long flags;
3490 int ret;
3491
3492 spin_lock_irqsave(&domain->lock, flags);
3493 ret = __set_gcr3(domain, pasid, cr3);
3494 spin_unlock_irqrestore(&domain->lock, flags);
3495
3496 return ret;
3497}
3498EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3499
3500int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3501{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003502 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003503 unsigned long flags;
3504 int ret;
3505
3506 spin_lock_irqsave(&domain->lock, flags);
3507 ret = __clear_gcr3(domain, pasid);
3508 spin_unlock_irqrestore(&domain->lock, flags);
3509
3510 return ret;
3511}
3512EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003513
3514int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3515 int status, int tag)
3516{
3517 struct iommu_dev_data *dev_data;
3518 struct amd_iommu *iommu;
3519 struct iommu_cmd cmd;
3520
3521 dev_data = get_dev_data(&pdev->dev);
3522 iommu = amd_iommu_rlookup_table[dev_data->devid];
3523
3524 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3525 tag, dev_data->pri_tlp);
3526
3527 return iommu_queue_command(iommu, &cmd);
3528}
3529EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003530
3531struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3532{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003533 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003534
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003535 pdomain = get_domain(&pdev->dev);
3536 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003537 return NULL;
3538
3539 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003540 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003541 return NULL;
3542
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003543 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003544}
3545EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003546
3547void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3548{
3549 struct iommu_dev_data *dev_data;
3550
3551 if (!amd_iommu_v2_supported())
3552 return;
3553
3554 dev_data = get_dev_data(&pdev->dev);
3555 dev_data->errata |= (1 << erratum);
3556}
3557EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003558
3559int amd_iommu_device_info(struct pci_dev *pdev,
3560 struct amd_iommu_device_info *info)
3561{
3562 int max_pasids;
3563 int pos;
3564
3565 if (pdev == NULL || info == NULL)
3566 return -EINVAL;
3567
3568 if (!amd_iommu_v2_supported())
3569 return -EINVAL;
3570
3571 memset(info, 0, sizeof(*info));
3572
Gil Kupfercef74402018-05-10 17:56:02 -05003573 if (!pci_ats_disabled()) {
3574 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3575 if (pos)
3576 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3577 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003578
3579 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3580 if (pos)
3581 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3582
3583 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3584 if (pos) {
3585 int features;
3586
3587 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3588 max_pasids = min(max_pasids, (1 << 20));
3589
3590 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3591 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3592
3593 features = pci_pasid_features(pdev);
3594 if (features & PCI_PASID_CAP_EXEC)
3595 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3596 if (features & PCI_PASID_CAP_PRIV)
3597 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3598 }
3599
3600 return 0;
3601}
3602EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003603
3604#ifdef CONFIG_IRQ_REMAP
3605
3606/*****************************************************************************
3607 *
3608 * Interrupt Remapping Implementation
3609 *
3610 *****************************************************************************/
3611
Jiang Liu7c71d302015-04-13 14:11:33 +08003612static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003613static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003614
Joerg Roedel2b324502012-06-21 16:29:10 +02003615static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3616{
3617 u64 dte;
3618
3619 dte = amd_iommu_dev_table[devid].data[2];
3620 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003621 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003622 dte |= DTE_IRQ_REMAP_INTCTL;
3623 dte |= DTE_IRQ_TABLE_LEN;
3624 dte |= DTE_IRQ_REMAP_ENABLE;
3625
3626 amd_iommu_dev_table[devid].data[2] = dte;
3627}
3628
Scott Wooddf42a042018-02-14 17:36:28 -06003629static struct irq_remap_table *get_irq_table(u16 devid)
3630{
3631 struct irq_remap_table *table;
3632
3633 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3634 "%s: no iommu for devid %x\n", __func__, devid))
3635 return NULL;
3636
3637 table = irq_lookup_table[devid];
3638 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3639 return NULL;
3640
3641 return table;
3642}
3643
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003644static struct irq_remap_table *__alloc_irq_table(void)
3645{
3646 struct irq_remap_table *table;
3647
3648 table = kzalloc(sizeof(*table), GFP_KERNEL);
3649 if (!table)
3650 return NULL;
3651
3652 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3653 if (!table->table) {
3654 kfree(table);
3655 return NULL;
3656 }
3657 raw_spin_lock_init(&table->lock);
3658
3659 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3660 memset(table->table, 0,
3661 MAX_IRQS_PER_TABLE * sizeof(u32));
3662 else
3663 memset(table->table, 0,
3664 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3665 return table;
3666}
3667
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003668static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3669 struct irq_remap_table *table)
3670{
3671 irq_lookup_table[devid] = table;
3672 set_dte_irq_entry(devid, table);
3673 iommu_flush_dte(iommu, devid);
3674}
3675
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003676static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003677{
3678 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003679 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003680 struct amd_iommu *iommu;
3681 unsigned long flags;
3682 u16 alias;
3683
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003684 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003685
3686 iommu = amd_iommu_rlookup_table[devid];
3687 if (!iommu)
3688 goto out_unlock;
3689
3690 table = irq_lookup_table[devid];
3691 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003692 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003693
3694 alias = amd_iommu_alias_table[devid];
3695 table = irq_lookup_table[alias];
3696 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003697 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003698 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003699 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003700 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003701
3702 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003703 new_table = __alloc_irq_table();
3704 if (!new_table)
3705 return NULL;
3706
3707 spin_lock_irqsave(&iommu_table_lock, flags);
3708
3709 table = irq_lookup_table[devid];
3710 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003711 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003712
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003713 table = irq_lookup_table[alias];
3714 if (table) {
3715 set_remap_table_entry(iommu, devid, table);
3716 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003717 }
3718
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003719 table = new_table;
3720 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003721
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003722 set_remap_table_entry(iommu, devid, table);
3723 if (devid != alias)
3724 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003725
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003726out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003727 iommu_completion_wait(iommu);
3728
3729out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003730 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003731
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003732 if (new_table) {
3733 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3734 kfree(new_table);
3735 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003736 return table;
3737}
3738
Joerg Roedel37946d92017-10-06 12:16:39 +02003739static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003740{
3741 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003742 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003743 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003744 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3745
3746 if (!iommu)
3747 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003748
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003749 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003750 if (!table)
3751 return -ENODEV;
3752
Joerg Roedel37946d92017-10-06 12:16:39 +02003753 if (align)
3754 alignment = roundup_pow_of_two(count);
3755
Scott Wood27790392018-01-21 03:28:54 -06003756 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003757
3758 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003759 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003760 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003761 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003762 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003763 } else {
3764 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003765 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003766 continue;
3767 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003768
3769 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003770 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003771 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003772
3773 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003774 goto out;
3775 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003776
3777 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003778 }
3779
3780 index = -ENOSPC;
3781
3782out:
Scott Wood27790392018-01-21 03:28:54 -06003783 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003784
3785 return index;
3786}
3787
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003788static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3789 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003790{
3791 struct irq_remap_table *table;
3792 struct amd_iommu *iommu;
3793 unsigned long flags;
3794 struct irte_ga *entry;
3795
3796 iommu = amd_iommu_rlookup_table[devid];
3797 if (iommu == NULL)
3798 return -EINVAL;
3799
Scott Wooddf42a042018-02-14 17:36:28 -06003800 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003801 if (!table)
3802 return -ENOMEM;
3803
Scott Wood27790392018-01-21 03:28:54 -06003804 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003805
3806 entry = (struct irte_ga *)table->table;
3807 entry = &entry[index];
3808 entry->lo.fields_remap.valid = 0;
3809 entry->hi.val = irte->hi.val;
3810 entry->lo.val = irte->lo.val;
3811 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003812 if (data)
3813 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003814
Scott Wood27790392018-01-21 03:28:54 -06003815 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003816
3817 iommu_flush_irt(iommu, devid);
3818 iommu_completion_wait(iommu);
3819
3820 return 0;
3821}
3822
3823static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003824{
3825 struct irq_remap_table *table;
3826 struct amd_iommu *iommu;
3827 unsigned long flags;
3828
3829 iommu = amd_iommu_rlookup_table[devid];
3830 if (iommu == NULL)
3831 return -EINVAL;
3832
Scott Wooddf42a042018-02-14 17:36:28 -06003833 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003834 if (!table)
3835 return -ENOMEM;
3836
Scott Wood27790392018-01-21 03:28:54 -06003837 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003838 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003839 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003840
3841 iommu_flush_irt(iommu, devid);
3842 iommu_completion_wait(iommu);
3843
3844 return 0;
3845}
3846
3847static void free_irte(u16 devid, int index)
3848{
3849 struct irq_remap_table *table;
3850 struct amd_iommu *iommu;
3851 unsigned long flags;
3852
3853 iommu = amd_iommu_rlookup_table[devid];
3854 if (iommu == NULL)
3855 return;
3856
Scott Wooddf42a042018-02-14 17:36:28 -06003857 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003858 if (!table)
3859 return;
3860
Scott Wood27790392018-01-21 03:28:54 -06003861 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003862 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003863 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003864
3865 iommu_flush_irt(iommu, devid);
3866 iommu_completion_wait(iommu);
3867}
3868
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003869static void irte_prepare(void *entry,
3870 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003871 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003872{
3873 union irte *irte = (union irte *) entry;
3874
3875 irte->val = 0;
3876 irte->fields.vector = vector;
3877 irte->fields.int_type = delivery_mode;
3878 irte->fields.destination = dest_apicid;
3879 irte->fields.dm = dest_mode;
3880 irte->fields.valid = 1;
3881}
3882
3883static void irte_ga_prepare(void *entry,
3884 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003885 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003886{
3887 struct irte_ga *irte = (struct irte_ga *) entry;
3888
3889 irte->lo.val = 0;
3890 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003891 irte->lo.fields_remap.int_type = delivery_mode;
3892 irte->lo.fields_remap.dm = dest_mode;
3893 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003894 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3895 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003896 irte->lo.fields_remap.valid = 1;
3897}
3898
3899static void irte_activate(void *entry, u16 devid, u16 index)
3900{
3901 union irte *irte = (union irte *) entry;
3902
3903 irte->fields.valid = 1;
3904 modify_irte(devid, index, irte);
3905}
3906
3907static void irte_ga_activate(void *entry, u16 devid, u16 index)
3908{
3909 struct irte_ga *irte = (struct irte_ga *) entry;
3910
3911 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003912 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003913}
3914
3915static void irte_deactivate(void *entry, u16 devid, u16 index)
3916{
3917 union irte *irte = (union irte *) entry;
3918
3919 irte->fields.valid = 0;
3920 modify_irte(devid, index, irte);
3921}
3922
3923static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3924{
3925 struct irte_ga *irte = (struct irte_ga *) entry;
3926
3927 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003928 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003929}
3930
3931static void irte_set_affinity(void *entry, u16 devid, u16 index,
3932 u8 vector, u32 dest_apicid)
3933{
3934 union irte *irte = (union irte *) entry;
3935
3936 irte->fields.vector = vector;
3937 irte->fields.destination = dest_apicid;
3938 modify_irte(devid, index, irte);
3939}
3940
3941static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3942 u8 vector, u32 dest_apicid)
3943{
3944 struct irte_ga *irte = (struct irte_ga *) entry;
3945
Scott Wood01ee04b2018-01-28 14:22:19 -06003946 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003947 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003948 irte->lo.fields_remap.destination =
3949 APICID_TO_IRTE_DEST_LO(dest_apicid);
3950 irte->hi.fields.destination =
3951 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003952 modify_irte_ga(devid, index, irte, NULL);
3953 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003954}
3955
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003956#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003957static void irte_set_allocated(struct irq_remap_table *table, int index)
3958{
3959 table->table[index] = IRTE_ALLOCATED;
3960}
3961
3962static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3963{
3964 struct irte_ga *ptr = (struct irte_ga *)table->table;
3965 struct irte_ga *irte = &ptr[index];
3966
3967 memset(&irte->lo.val, 0, sizeof(u64));
3968 memset(&irte->hi.val, 0, sizeof(u64));
3969 irte->hi.fields.vector = 0xff;
3970}
3971
3972static bool irte_is_allocated(struct irq_remap_table *table, int index)
3973{
3974 union irte *ptr = (union irte *)table->table;
3975 union irte *irte = &ptr[index];
3976
3977 return irte->val != 0;
3978}
3979
3980static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3981{
3982 struct irte_ga *ptr = (struct irte_ga *)table->table;
3983 struct irte_ga *irte = &ptr[index];
3984
3985 return irte->hi.fields.vector != 0;
3986}
3987
3988static void irte_clear_allocated(struct irq_remap_table *table, int index)
3989{
3990 table->table[index] = 0;
3991}
3992
3993static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3994{
3995 struct irte_ga *ptr = (struct irte_ga *)table->table;
3996 struct irte_ga *irte = &ptr[index];
3997
3998 memset(&irte->lo.val, 0, sizeof(u64));
3999 memset(&irte->hi.val, 0, sizeof(u64));
4000}
4001
Jiang Liu7c71d302015-04-13 14:11:33 +08004002static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004003{
Jiang Liu7c71d302015-04-13 14:11:33 +08004004 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004005
Jiang Liu7c71d302015-04-13 14:11:33 +08004006 switch (info->type) {
4007 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4008 devid = get_ioapic_devid(info->ioapic_id);
4009 break;
4010 case X86_IRQ_ALLOC_TYPE_HPET:
4011 devid = get_hpet_devid(info->hpet_id);
4012 break;
4013 case X86_IRQ_ALLOC_TYPE_MSI:
4014 case X86_IRQ_ALLOC_TYPE_MSIX:
4015 devid = get_device_id(&info->msi_dev->dev);
4016 break;
4017 default:
4018 BUG_ON(1);
4019 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004020 }
4021
Jiang Liu7c71d302015-04-13 14:11:33 +08004022 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004023}
4024
Jiang Liu7c71d302015-04-13 14:11:33 +08004025static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004026{
Jiang Liu7c71d302015-04-13 14:11:33 +08004027 struct amd_iommu *iommu;
4028 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004029
Jiang Liu7c71d302015-04-13 14:11:33 +08004030 if (!info)
4031 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004032
Jiang Liu7c71d302015-04-13 14:11:33 +08004033 devid = get_devid(info);
4034 if (devid >= 0) {
4035 iommu = amd_iommu_rlookup_table[devid];
4036 if (iommu)
4037 return iommu->ir_domain;
4038 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004039
Jiang Liu7c71d302015-04-13 14:11:33 +08004040 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004041}
4042
Jiang Liu7c71d302015-04-13 14:11:33 +08004043static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004044{
Jiang Liu7c71d302015-04-13 14:11:33 +08004045 struct amd_iommu *iommu;
4046 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004047
Jiang Liu7c71d302015-04-13 14:11:33 +08004048 if (!info)
4049 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004050
Jiang Liu7c71d302015-04-13 14:11:33 +08004051 switch (info->type) {
4052 case X86_IRQ_ALLOC_TYPE_MSI:
4053 case X86_IRQ_ALLOC_TYPE_MSIX:
4054 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004055 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004056 return NULL;
4057
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004058 iommu = amd_iommu_rlookup_table[devid];
4059 if (iommu)
4060 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004061 break;
4062 default:
4063 break;
4064 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004065
Jiang Liu7c71d302015-04-13 14:11:33 +08004066 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004067}
4068
Joerg Roedel6b474b82012-06-26 16:46:04 +02004069struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004070 .prepare = amd_iommu_prepare,
4071 .enable = amd_iommu_enable,
4072 .disable = amd_iommu_disable,
4073 .reenable = amd_iommu_reenable,
4074 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004075 .get_ir_irq_domain = get_ir_irq_domain,
4076 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004077};
Jiang Liu7c71d302015-04-13 14:11:33 +08004078
4079static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4080 struct irq_cfg *irq_cfg,
4081 struct irq_alloc_info *info,
4082 int devid, int index, int sub_handle)
4083{
4084 struct irq_2_irte *irte_info = &data->irq_2_irte;
4085 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004086 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004087 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4088
4089 if (!iommu)
4090 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004091
Jiang Liu7c71d302015-04-13 14:11:33 +08004092 data->irq_2_irte.devid = devid;
4093 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004094 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4095 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004096 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004097
4098 switch (info->type) {
4099 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4100 /* Setup IOAPIC entry */
4101 entry = info->ioapic_entry;
4102 info->ioapic_entry = NULL;
4103 memset(entry, 0, sizeof(*entry));
4104 entry->vector = index;
4105 entry->mask = 0;
4106 entry->trigger = info->ioapic_trigger;
4107 entry->polarity = info->ioapic_polarity;
4108 /* Mask level triggered irqs. */
4109 if (info->ioapic_trigger)
4110 entry->mask = 1;
4111 break;
4112
4113 case X86_IRQ_ALLOC_TYPE_HPET:
4114 case X86_IRQ_ALLOC_TYPE_MSI:
4115 case X86_IRQ_ALLOC_TYPE_MSIX:
4116 msg->address_hi = MSI_ADDR_BASE_HI;
4117 msg->address_lo = MSI_ADDR_BASE_LO;
4118 msg->data = irte_info->index;
4119 break;
4120
4121 default:
4122 BUG_ON(1);
4123 break;
4124 }
4125}
4126
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004127struct amd_irte_ops irte_32_ops = {
4128 .prepare = irte_prepare,
4129 .activate = irte_activate,
4130 .deactivate = irte_deactivate,
4131 .set_affinity = irte_set_affinity,
4132 .set_allocated = irte_set_allocated,
4133 .is_allocated = irte_is_allocated,
4134 .clear_allocated = irte_clear_allocated,
4135};
4136
4137struct amd_irte_ops irte_128_ops = {
4138 .prepare = irte_ga_prepare,
4139 .activate = irte_ga_activate,
4140 .deactivate = irte_ga_deactivate,
4141 .set_affinity = irte_ga_set_affinity,
4142 .set_allocated = irte_ga_set_allocated,
4143 .is_allocated = irte_ga_is_allocated,
4144 .clear_allocated = irte_ga_clear_allocated,
4145};
4146
Jiang Liu7c71d302015-04-13 14:11:33 +08004147static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4148 unsigned int nr_irqs, void *arg)
4149{
4150 struct irq_alloc_info *info = arg;
4151 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004152 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004153 struct irq_cfg *cfg;
4154 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004155 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004156
4157 if (!info)
4158 return -EINVAL;
4159 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4160 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4161 return -EINVAL;
4162
4163 /*
4164 * With IRQ remapping enabled, don't need contiguous CPU vectors
4165 * to support multiple MSI interrupts.
4166 */
4167 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4168 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4169
4170 devid = get_devid(info);
4171 if (devid < 0)
4172 return -EINVAL;
4173
4174 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4175 if (ret < 0)
4176 return ret;
4177
Jiang Liu7c71d302015-04-13 14:11:33 +08004178 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004179 struct irq_remap_table *table;
4180 struct amd_iommu *iommu;
4181
4182 table = alloc_irq_table(devid);
4183 if (table) {
4184 if (!table->min_index) {
4185 /*
4186 * Keep the first 32 indexes free for IOAPIC
4187 * interrupts.
4188 */
4189 table->min_index = 32;
4190 iommu = amd_iommu_rlookup_table[devid];
4191 for (i = 0; i < 32; ++i)
4192 iommu->irte_ops->set_allocated(table, i);
4193 }
4194 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004195 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004196 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004197 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004198 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004199 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004200 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4201
4202 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004203 }
4204 if (index < 0) {
4205 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004206 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004207 goto out_free_parent;
4208 }
4209
4210 for (i = 0; i < nr_irqs; i++) {
4211 irq_data = irq_domain_get_irq_data(domain, virq + i);
4212 cfg = irqd_cfg(irq_data);
4213 if (!irq_data || !cfg) {
4214 ret = -EINVAL;
4215 goto out_free_data;
4216 }
4217
Joerg Roedela130e692015-08-13 11:07:25 +02004218 ret = -ENOMEM;
4219 data = kzalloc(sizeof(*data), GFP_KERNEL);
4220 if (!data)
4221 goto out_free_data;
4222
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004223 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4224 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4225 else
4226 data->entry = kzalloc(sizeof(struct irte_ga),
4227 GFP_KERNEL);
4228 if (!data->entry) {
4229 kfree(data);
4230 goto out_free_data;
4231 }
4232
Jiang Liu7c71d302015-04-13 14:11:33 +08004233 irq_data->hwirq = (devid << 16) + i;
4234 irq_data->chip_data = data;
4235 irq_data->chip = &amd_ir_chip;
4236 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4237 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4238 }
Joerg Roedela130e692015-08-13 11:07:25 +02004239
Jiang Liu7c71d302015-04-13 14:11:33 +08004240 return 0;
4241
4242out_free_data:
4243 for (i--; i >= 0; i--) {
4244 irq_data = irq_domain_get_irq_data(domain, virq + i);
4245 if (irq_data)
4246 kfree(irq_data->chip_data);
4247 }
4248 for (i = 0; i < nr_irqs; i++)
4249 free_irte(devid, index + i);
4250out_free_parent:
4251 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4252 return ret;
4253}
4254
4255static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4256 unsigned int nr_irqs)
4257{
4258 struct irq_2_irte *irte_info;
4259 struct irq_data *irq_data;
4260 struct amd_ir_data *data;
4261 int i;
4262
4263 for (i = 0; i < nr_irqs; i++) {
4264 irq_data = irq_domain_get_irq_data(domain, virq + i);
4265 if (irq_data && irq_data->chip_data) {
4266 data = irq_data->chip_data;
4267 irte_info = &data->irq_2_irte;
4268 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004269 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004270 kfree(data);
4271 }
4272 }
4273 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4274}
4275
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004276static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4277 struct amd_ir_data *ir_data,
4278 struct irq_2_irte *irte_info,
4279 struct irq_cfg *cfg);
4280
Thomas Gleixner72491642017-09-13 23:29:10 +02004281static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004282 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004283{
4284 struct amd_ir_data *data = irq_data->chip_data;
4285 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004286 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004287 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004288
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004289 if (!iommu)
4290 return 0;
4291
4292 iommu->irte_ops->activate(data->entry, irte_info->devid,
4293 irte_info->index);
4294 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004295 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004296}
4297
4298static void irq_remapping_deactivate(struct irq_domain *domain,
4299 struct irq_data *irq_data)
4300{
4301 struct amd_ir_data *data = irq_data->chip_data;
4302 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004303 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004304
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004305 if (iommu)
4306 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4307 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004308}
4309
Tobias Klausere2f9d452017-05-24 16:31:16 +02004310static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004311 .alloc = irq_remapping_alloc,
4312 .free = irq_remapping_free,
4313 .activate = irq_remapping_activate,
4314 .deactivate = irq_remapping_deactivate,
4315};
4316
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004317static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4318{
4319 struct amd_iommu *iommu;
4320 struct amd_iommu_pi_data *pi_data = vcpu_info;
4321 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4322 struct amd_ir_data *ir_data = data->chip_data;
4323 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4324 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004325 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4326
4327 /* Note:
4328 * This device has never been set up for guest mode.
4329 * we should not modify the IRTE
4330 */
4331 if (!dev_data || !dev_data->use_vapic)
4332 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004333
4334 pi_data->ir_data = ir_data;
4335
4336 /* Note:
4337 * SVM tries to set up for VAPIC mode, but we are in
4338 * legacy mode. So, we force legacy mode instead.
4339 */
4340 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
Joerg Roedel101fa032018-11-27 16:22:31 +01004341 pr_debug("%s: Fall back to using intr legacy remap\n",
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004342 __func__);
4343 pi_data->is_guest_mode = false;
4344 }
4345
4346 iommu = amd_iommu_rlookup_table[irte_info->devid];
4347 if (iommu == NULL)
4348 return -EINVAL;
4349
4350 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4351 if (pi_data->is_guest_mode) {
4352 /* Setting */
4353 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4354 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004355 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004356 irte->lo.fields_vapic.guest_mode = 1;
4357 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4358
4359 ir_data->cached_ga_tag = pi_data->ga_tag;
4360 } else {
4361 /* Un-Setting */
4362 struct irq_cfg *cfg = irqd_cfg(data);
4363
4364 irte->hi.val = 0;
4365 irte->lo.val = 0;
4366 irte->hi.fields.vector = cfg->vector;
4367 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004368 irte->lo.fields_remap.destination =
4369 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4370 irte->hi.fields.destination =
4371 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004372 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4373 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4374
4375 /*
4376 * This communicates the ga_tag back to the caller
4377 * so that it can do all the necessary clean up.
4378 */
4379 ir_data->cached_ga_tag = 0;
4380 }
4381
4382 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4383}
4384
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004385
4386static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4387 struct amd_ir_data *ir_data,
4388 struct irq_2_irte *irte_info,
4389 struct irq_cfg *cfg)
4390{
4391
4392 /*
4393 * Atomically updates the IRTE with the new destination, vector
4394 * and flushes the interrupt entry cache.
4395 */
4396 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4397 irte_info->index, cfg->vector,
4398 cfg->dest_apicid);
4399}
4400
Jiang Liu7c71d302015-04-13 14:11:33 +08004401static int amd_ir_set_affinity(struct irq_data *data,
4402 const struct cpumask *mask, bool force)
4403{
4404 struct amd_ir_data *ir_data = data->chip_data;
4405 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4406 struct irq_cfg *cfg = irqd_cfg(data);
4407 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004408 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004409 int ret;
4410
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004411 if (!iommu)
4412 return -ENODEV;
4413
Jiang Liu7c71d302015-04-13 14:11:33 +08004414 ret = parent->chip->irq_set_affinity(parent, mask, force);
4415 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4416 return ret;
4417
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004418 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004419 /*
4420 * After this point, all the interrupts will start arriving
4421 * at the new destination. So, time to cleanup the previous
4422 * vector allocation.
4423 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004424 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004425
4426 return IRQ_SET_MASK_OK_DONE;
4427}
4428
4429static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4430{
4431 struct amd_ir_data *ir_data = irq_data->chip_data;
4432
4433 *msg = ir_data->msi_entry;
4434}
4435
4436static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004437 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004438 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004439 .irq_set_affinity = amd_ir_set_affinity,
4440 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4441 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004442};
4443
4444int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4445{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004446 struct fwnode_handle *fn;
4447
4448 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4449 if (!fn)
4450 return -ENOMEM;
4451 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4452 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004453 if (!iommu->ir_domain)
4454 return -ENOMEM;
4455
4456 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004457 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4458 "AMD-IR-MSI",
4459 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004460 return 0;
4461}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004462
4463int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4464{
4465 unsigned long flags;
4466 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004467 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004468 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4469 int devid = ir_data->irq_2_irte.devid;
4470 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4471 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4472
4473 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4474 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4475 return 0;
4476
4477 iommu = amd_iommu_rlookup_table[devid];
4478 if (!iommu)
4479 return -ENODEV;
4480
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004481 table = get_irq_table(devid);
4482 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004483 return -ENODEV;
4484
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004485 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004486
4487 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004488 if (cpu >= 0) {
4489 ref->lo.fields_vapic.destination =
4490 APICID_TO_IRTE_DEST_LO(cpu);
4491 ref->hi.fields.destination =
4492 APICID_TO_IRTE_DEST_HI(cpu);
4493 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004494 ref->lo.fields_vapic.is_run = is_run;
4495 barrier();
4496 }
4497
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004498 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004499
4500 iommu_flush_irt(iommu, devid);
4501 iommu_completion_wait(iommu);
4502 return 0;
4503}
4504EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004505#endif