blob: 843b825cc1c4b34c8fc1fdf92a862d0841de56cf [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel101fa032018-11-27 16:22:31 +010020#define pr_fmt(fmt) "AMD-Vi: " fmt
21
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010022#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020023#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040024#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040025#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040026#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020027#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080028#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010030#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090032#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010033#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010035#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020036#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020037#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010038#include <linux/notifier.h>
39#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020040#include <linux/irq.h>
41#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020042#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080043#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010044#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020045#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020046#include <asm/irq_remapping.h>
47#include <asm/io_apic.h>
48#include <asm/apic.h>
49#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020050#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020051#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090052#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010053#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020054#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020055
56#include "amd_iommu_proto.h"
57#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020058#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020059
60#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
61
Joerg Roedel815b33f2011-04-06 17:26:49 +020062#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020063
Joerg Roedel307d5852016-07-05 11:54:04 +020064/* IO virtual address start page frame number */
65#define IOVA_START_PFN (1)
66#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020067
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010084static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010085static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020086
Joerg Roedel8fa5f802011-06-09 12:24:45 +020087/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010088static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020089
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100116static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200117static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200118
Joerg Roedel007b74b2015-12-21 12:53:54 +0100119/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120 * Data container for a dma_ops specific protection domain
121 */
122struct dma_ops_domain {
123 /* generic protection domain information */
124 struct protection_domain domain;
125
Joerg Roedel307d5852016-07-05 11:54:04 +0200126 /* IOVA RB-Tree */
127 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100128};
129
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200130static struct iova_domain reserved_iova_ranges;
131static struct lock_class_key reserved_rbtree_key;
132
Joerg Roedel15898bb2009-11-24 15:39:42 +0100133/****************************************************************************
134 *
135 * Helper functions
136 *
137 ****************************************************************************/
138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400139static inline int match_hid_uid(struct device *dev,
140 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100141{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400142 const char *hid, *uid;
143
144 hid = acpi_device_hid(ACPI_COMPANION(dev));
145 uid = acpi_device_uid(ACPI_COMPANION(dev));
146
147 if (!hid || !(*hid))
148 return -ENODEV;
149
150 if (!uid || !(*uid))
151 return strcmp(hid, entry->hid);
152
153 if (!(*entry->uid))
154 return strcmp(hid, entry->hid);
155
156 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100157}
158
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400159static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200160{
161 struct pci_dev *pdev = to_pci_dev(dev);
162
163 return PCI_DEVID(pdev->bus->number, pdev->devfn);
164}
165
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400166static inline int get_acpihid_device_id(struct device *dev,
167 struct acpihid_map_entry **entry)
168{
169 struct acpihid_map_entry *p;
170
171 list_for_each_entry(p, &acpihid_map, list) {
172 if (!match_hid_uid(dev, p)) {
173 if (entry)
174 *entry = p;
175 return p->devid;
176 }
177 }
178 return -EINVAL;
179}
180
181static inline int get_device_id(struct device *dev)
182{
183 int devid;
184
185 if (dev_is_pci(dev))
186 devid = get_pci_device_id(dev);
187 else
188 devid = get_acpihid_device_id(dev, NULL);
189
190 return devid;
191}
192
Joerg Roedel15898bb2009-11-24 15:39:42 +0100193static struct protection_domain *to_pdomain(struct iommu_domain *dom)
194{
195 return container_of(dom, struct protection_domain, domain);
196}
197
Joerg Roedelb3311b02016-07-08 13:31:31 +0200198static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
199{
200 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
201 return container_of(domain, struct dma_ops_domain, domain);
202}
203
Joerg Roedelf62dda62011-06-09 12:55:35 +0200204static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200205{
206 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200207
208 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
209 if (!dev_data)
210 return NULL;
211
Joerg Roedelf62dda62011-06-09 12:55:35 +0200212 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200213 ratelimit_default_init(&dev_data->rs);
214
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100215 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200216 return dev_data;
217}
218
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200219static struct iommu_dev_data *search_dev_data(u16 devid)
220{
221 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100222 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200223
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100224 if (llist_empty(&dev_data_list))
225 return NULL;
226
227 node = dev_data_list.first;
228 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200229 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100230 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200231 }
232
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100233 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200234}
235
Joerg Roedele3156042016-04-08 15:12:24 +0200236static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
237{
238 *(u16 *)data = alias;
239 return 0;
240}
241
242static u16 get_alias(struct device *dev)
243{
244 struct pci_dev *pdev = to_pci_dev(dev);
245 u16 devid, ivrs_alias, pci_alias;
246
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200247 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200248 devid = get_device_id(dev);
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530249
250 /* For ACPI HID devices, we simply return the devid as such */
251 if (!dev_is_pci(dev))
252 return devid;
253
Joerg Roedele3156042016-04-08 15:12:24 +0200254 ivrs_alias = amd_iommu_alias_table[devid];
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530255
Joerg Roedele3156042016-04-08 15:12:24 +0200256 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
257
258 if (ivrs_alias == pci_alias)
259 return ivrs_alias;
260
261 /*
262 * DMA alias showdown
263 *
264 * The IVRS is fairly reliable in telling us about aliases, but it
265 * can't know about every screwy device. If we don't have an IVRS
266 * reported alias, use the PCI reported alias. In that case we may
267 * still need to initialize the rlookup and dev_table entries if the
268 * alias is to a non-existent device.
269 */
270 if (ivrs_alias == devid) {
271 if (!amd_iommu_rlookup_table[pci_alias]) {
272 amd_iommu_rlookup_table[pci_alias] =
273 amd_iommu_rlookup_table[devid];
274 memcpy(amd_iommu_dev_table[pci_alias].data,
275 amd_iommu_dev_table[devid].data,
276 sizeof(amd_iommu_dev_table[pci_alias].data));
277 }
278
279 return pci_alias;
280 }
281
Joerg Roedel101fa032018-11-27 16:22:31 +0100282 pr_info("Using IVRS reported alias %02x:%02x.%d "
Joerg Roedele3156042016-04-08 15:12:24 +0200283 "for device %s[%04x:%04x], kernel reported alias "
284 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
285 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
286 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
287 PCI_FUNC(pci_alias));
288
289 /*
290 * If we don't have a PCI DMA alias and the IVRS alias is on the same
291 * bus, then the IVRS table may know about a quirk that we don't.
292 */
293 if (pci_alias == devid &&
294 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700295 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedel101fa032018-11-27 16:22:31 +0100296 pr_info("Added PCI DMA alias %02x.%d for %s\n",
Joerg Roedele3156042016-04-08 15:12:24 +0200297 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
298 dev_name(dev));
299 }
300
301 return ivrs_alias;
302}
303
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200304static struct iommu_dev_data *find_dev_data(u16 devid)
305{
306 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800307 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200308
309 dev_data = search_dev_data(devid);
310
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800311 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200312 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100313 if (!dev_data)
314 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200315
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800316 if (translation_pre_enabled(iommu))
317 dev_data->defer_attach = true;
318 }
319
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200320 return dev_data;
321}
322
Baoquan Hedaae2d22017-08-09 16:33:43 +0800323struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100324{
325 return dev->archdata.iommu;
326}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800327EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100328
Wan Zongshunb097d112016-04-01 09:06:04 -0400329/*
330* Find or create an IOMMU group for a acpihid device.
331*/
332static struct iommu_group *acpihid_device_group(struct device *dev)
333{
334 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300335 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400336
337 devid = get_acpihid_device_id(dev, &entry);
338 if (devid < 0)
339 return ERR_PTR(devid);
340
341 list_for_each_entry(p, &acpihid_map, list) {
342 if ((devid == p->devid) && p->group)
343 entry->group = p->group;
344 }
345
346 if (!entry->group)
347 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000348 else
349 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400350
351 return entry->group;
352}
353
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100354static bool pci_iommuv2_capable(struct pci_dev *pdev)
355{
356 static const int caps[] = {
357 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100358 PCI_EXT_CAP_ID_PRI,
359 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100360 };
361 int i, pos;
362
Gil Kupfercef74402018-05-10 17:56:02 -0500363 if (pci_ats_disabled())
364 return false;
365
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100366 for (i = 0; i < 3; ++i) {
367 pos = pci_find_ext_capability(pdev, caps[i]);
368 if (pos == 0)
369 return false;
370 }
371
372 return true;
373}
374
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100375static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
376{
377 struct iommu_dev_data *dev_data;
378
379 dev_data = get_dev_data(&pdev->dev);
380
381 return dev_data->errata & (1 << erratum) ? true : false;
382}
383
Joerg Roedel71c70982009-11-24 16:43:06 +0100384/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100385 * This function checks if the driver got a valid device from the caller to
386 * avoid dereferencing invalid pointers.
387 */
388static bool check_device(struct device *dev)
389{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400390 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100391
392 if (!dev || !dev->dma_mask)
393 return false;
394
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100395 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200396 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400397 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100398
399 /* Out of our scope? */
400 if (devid > amd_iommu_last_bdf)
401 return false;
402
403 if (amd_iommu_rlookup_table[devid] == NULL)
404 return false;
405
406 return true;
407}
408
Alex Williamson25b11ce2014-09-19 10:03:13 -0600409static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600410{
Alex Williamson2851db22012-10-08 22:49:41 -0600411 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600412
Alex Williamson65d53522014-07-03 09:51:30 -0600413 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200414 if (IS_ERR(group))
415 return;
416
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200417 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600418}
419
420static int iommu_init_device(struct device *dev)
421{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600422 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100423 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400424 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600425
426 if (dev->archdata.iommu)
427 return 0;
428
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400429 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200430 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400431 return devid;
432
Joerg Roedel39ab9552017-02-01 16:56:46 +0100433 iommu = amd_iommu_rlookup_table[devid];
434
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400435 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600436 if (!dev_data)
437 return -ENOMEM;
438
Joerg Roedele3156042016-04-08 15:12:24 +0200439 dev_data->alias = get_alias(dev);
440
Yu Zhaoc12b08e2018-12-06 14:39:15 -0700441 /*
442 * By default we use passthrough mode for IOMMUv2 capable device.
443 * But if amd_iommu=force_isolation is set (e.g. to debug DMA to
444 * invalid address), we ignore the capability for the device so
445 * it'll be forced to go into translation mode.
446 */
447 if ((iommu_pass_through || !amd_iommu_force_isolation) &&
448 dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100449 struct amd_iommu *iommu;
450
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400451 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100452 dev_data->iommu_v2 = iommu->is_iommu_v2;
453 }
454
Joerg Roedel657cbb62009-11-23 15:26:46 +0100455 dev->archdata.iommu = dev_data;
456
Joerg Roedele3d10af2017-02-01 17:23:22 +0100457 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600458
Joerg Roedel657cbb62009-11-23 15:26:46 +0100459 return 0;
460}
461
Joerg Roedel26018872011-06-06 16:50:14 +0200462static void iommu_ignore_device(struct device *dev)
463{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400464 u16 alias;
465 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200466
467 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200468 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400469 return;
470
Joerg Roedele3156042016-04-08 15:12:24 +0200471 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200472
473 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
474 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
475
476 amd_iommu_rlookup_table[devid] = NULL;
477 amd_iommu_rlookup_table[alias] = NULL;
478}
479
Joerg Roedel657cbb62009-11-23 15:26:46 +0100480static void iommu_uninit_device(struct device *dev)
481{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400482 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100483 struct amd_iommu *iommu;
484 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600485
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400486 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200487 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400488 return;
489
Joerg Roedel39ab9552017-02-01 16:56:46 +0100490 iommu = amd_iommu_rlookup_table[devid];
491
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400492 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600493 if (!dev_data)
494 return;
495
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100496 if (dev_data->domain)
497 detach_device(dev);
498
Joerg Roedele3d10af2017-02-01 17:23:22 +0100499 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600500
Alex Williamson9dcd6132012-05-30 14:19:07 -0600501 iommu_group_remove_device(dev);
502
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200503 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800504 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200505
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200506 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600507 * We keep dev_data around for unplugged devices and reuse it when the
508 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200509 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100510}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100511
Joerg Roedel431b2a22008-07-11 17:14:22 +0200512/****************************************************************************
513 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200514 * Interrupt handling functions
515 *
516 ****************************************************************************/
517
Joerg Roedele3e59872009-09-03 14:02:10 +0200518static void dump_dte_entry(u16 devid)
519{
520 int i;
521
Joerg Roedelee6c2862011-11-09 12:06:03 +0100522 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100523 pr_err("DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200524 amd_iommu_dev_table[devid].data[i]);
525}
526
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200527static void dump_command(unsigned long phys_addr)
528{
Tom Lendacky2543a782017-07-17 16:10:24 -0500529 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200530 int i;
531
532 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100533 pr_err("CMD[%d]: %08x\n", i, cmd->data[i]);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200534}
535
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200536static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
537 u64 address, int flags)
538{
539 struct iommu_dev_data *dev_data = NULL;
540 struct pci_dev *pdev;
541
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500542 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
543 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200544 if (pdev)
545 dev_data = get_dev_data(&pdev->dev);
546
547 if (dev_data && __ratelimit(&dev_data->rs)) {
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100548 dev_err(&pdev->dev, "Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200549 domain_id, address, flags);
550 } else if (printk_ratelimit()) {
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100551 pr_err("Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200552 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
553 domain_id, address, flags);
554 }
555
556 if (pdev)
557 pci_dev_put(pdev);
558}
559
Joerg Roedela345b232009-09-03 15:01:43 +0200560static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200561{
Gary R Hook90ca3852018-03-08 18:34:41 -0600562 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500563 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200564 volatile u32 *event = __evt;
565 int count = 0;
566 u64 address;
567
568retry:
569 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
570 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500571 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200572 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
573 address = (u64)(((u64)event[3]) << 32) | event[2];
574
575 if (type == 0) {
576 /* Did we hit the erratum? */
577 if (++count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100578 pr_err("No event written to event log\n");
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200579 return;
580 }
581 udelay(1);
582 goto retry;
583 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200584
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200585 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500586 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200587 return;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200588 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200589
590 switch (type) {
591 case EVENT_TYPE_ILL_DEV:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100592 dev_err(dev, "Event logged [ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600593 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500594 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200595 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200596 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200597 case EVENT_TYPE_DEV_TAB_ERR:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100598 dev_err(dev, "Event logged [DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100599 "address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600600 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
601 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200602 break;
603 case EVENT_TYPE_PAGE_TAB_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100604 dev_err(dev, "Event logged [PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600605 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500606 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200607 break;
608 case EVENT_TYPE_ILL_CMD:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100609 dev_err(dev, "Event logged [ILLEGAL_COMMAND_ERROR address=0x%llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200610 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 break;
612 case EVENT_TYPE_CMD_HARD_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100613 dev_err(dev, "Event logged [COMMAND_HARDWARE_ERROR address=0x%llx flags=0x%04x]\n",
Gary R Hookd64c0482018-05-01 14:52:52 -0500614 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 break;
616 case EVENT_TYPE_IOTLB_INV_TO:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100617 dev_err(dev, "Event logged [IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600618 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
619 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200620 break;
621 case EVENT_TYPE_INV_DEV_REQ:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100622 dev_err(dev, "Event logged [INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600623 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500624 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500626 case EVENT_TYPE_INV_PPR_REQ:
627 pasid = ((event[0] >> 16) & 0xFFFF)
628 | ((event[1] << 6) & 0xF0000);
629 tag = event[1] & 0x03FF;
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100630 dev_err(dev, "Event logged [INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500631 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
632 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200633 break;
634 default:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100635 dev_err(dev, "Event logged [UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600636 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200638
639 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640}
641
642static void iommu_poll_events(struct amd_iommu *iommu)
643{
644 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645
646 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
647 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
648
649 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200650 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200651 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200652 }
653
654 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200655}
656
Joerg Roedeleee53532012-06-01 15:20:23 +0200657static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100658{
659 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100660
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100661 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100662 pr_err_ratelimited("Unknown PPR request received\n");
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100663 return;
664 }
665
666 fault.address = raw[1];
667 fault.pasid = PPR_PASID(raw[0]);
668 fault.device_id = PPR_DEVID(raw[0]);
669 fault.tag = PPR_TAG(raw[0]);
670 fault.flags = PPR_FLAGS(raw[0]);
671
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100672 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
673}
674
675static void iommu_poll_ppr_log(struct amd_iommu *iommu)
676{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100677 u32 head, tail;
678
679 if (iommu->ppr_log == NULL)
680 return;
681
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100682 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
683 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
684
685 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200686 volatile u64 *raw;
687 u64 entry[2];
688 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100689
Joerg Roedeleee53532012-06-01 15:20:23 +0200690 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100691
Joerg Roedeleee53532012-06-01 15:20:23 +0200692 /*
693 * Hardware bug: Interrupt may arrive before the entry is
694 * written to memory. If this happens we need to wait for the
695 * entry to arrive.
696 */
697 for (i = 0; i < LOOP_TIMEOUT; ++i) {
698 if (PPR_REQ_TYPE(raw[0]) != 0)
699 break;
700 udelay(1);
701 }
702
703 /* Avoid memcpy function-call overhead */
704 entry[0] = raw[0];
705 entry[1] = raw[1];
706
707 /*
708 * To detect the hardware bug we need to clear the entry
709 * back to zero.
710 */
711 raw[0] = raw[1] = 0UL;
712
713 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100714 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
715 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200716
Joerg Roedeleee53532012-06-01 15:20:23 +0200717 /* Handle PPR entry */
718 iommu_handle_ppr_entry(iommu, entry);
719
Joerg Roedeleee53532012-06-01 15:20:23 +0200720 /* Refresh ring-buffer information */
721 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100722 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
723 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100724}
725
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500726#ifdef CONFIG_IRQ_REMAP
727static int (*iommu_ga_log_notifier)(u32);
728
729int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
730{
731 iommu_ga_log_notifier = notifier;
732
733 return 0;
734}
735EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
736
737static void iommu_poll_ga_log(struct amd_iommu *iommu)
738{
739 u32 head, tail, cnt = 0;
740
741 if (iommu->ga_log == NULL)
742 return;
743
744 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
745 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
746
747 while (head != tail) {
748 volatile u64 *raw;
749 u64 log_entry;
750
751 raw = (u64 *)(iommu->ga_log + head);
752 cnt++;
753
754 /* Avoid memcpy function-call overhead */
755 log_entry = *raw;
756
757 /* Update head pointer of hardware ring-buffer */
758 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
759 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
760
761 /* Handle GA entry */
762 switch (GA_REQ_TYPE(log_entry)) {
763 case GA_GUEST_NR:
764 if (!iommu_ga_log_notifier)
765 break;
766
Joerg Roedel101fa032018-11-27 16:22:31 +0100767 pr_debug("%s: devid=%#x, ga_tag=%#x\n",
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500768 __func__, GA_DEVID(log_entry),
769 GA_TAG(log_entry));
770
771 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
Joerg Roedel101fa032018-11-27 16:22:31 +0100772 pr_err("GA log notifier failed.\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500773 break;
774 default:
775 break;
776 }
777 }
778}
779#endif /* CONFIG_IRQ_REMAP */
780
781#define AMD_IOMMU_INT_MASK \
782 (MMIO_STATUS_EVT_INT_MASK | \
783 MMIO_STATUS_PPR_INT_MASK | \
784 MMIO_STATUS_GALOG_INT_MASK)
785
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200786irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200787{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500788 struct amd_iommu *iommu = (struct amd_iommu *) data;
789 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200790
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500791 while (status & AMD_IOMMU_INT_MASK) {
792 /* Enable EVT and PPR and GA interrupts again */
793 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500794 iommu->mmio_base + MMIO_STATUS_OFFSET);
795
796 if (status & MMIO_STATUS_EVT_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100797 pr_devel("Processing IOMMU Event Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500798 iommu_poll_events(iommu);
799 }
800
801 if (status & MMIO_STATUS_PPR_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100802 pr_devel("Processing IOMMU PPR Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500803 iommu_poll_ppr_log(iommu);
804 }
805
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500806#ifdef CONFIG_IRQ_REMAP
807 if (status & MMIO_STATUS_GALOG_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100808 pr_devel("Processing IOMMU GA Log\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500809 iommu_poll_ga_log(iommu);
810 }
811#endif
812
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500813 /*
814 * Hardware bug: ERBT1312
815 * When re-enabling interrupt (by writing 1
816 * to clear the bit), the hardware might also try to set
817 * the interrupt bit in the event status register.
818 * In this scenario, the bit will be set, and disable
819 * subsequent interrupts.
820 *
821 * Workaround: The IOMMU driver should read back the
822 * status register and check if the interrupt bits are cleared.
823 * If not, driver will need to go through the interrupt handler
824 * again and re-clear the bits
825 */
826 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100827 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200828 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200829}
830
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200831irqreturn_t amd_iommu_int_handler(int irq, void *data)
832{
833 return IRQ_WAKE_THREAD;
834}
835
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200836/****************************************************************************
837 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200838 * IOMMU command queuing functions
839 *
840 ****************************************************************************/
841
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200842static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200843{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200844 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200845
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846 while (*sem == 0 && i < LOOP_TIMEOUT) {
847 udelay(1);
848 i += 1;
849 }
850
851 if (i == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100852 pr_alert("Completion-Wait loop timed out\n");
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200853 return -EIO;
854 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200855
856 return 0;
857}
858
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200859static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500860 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200861{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200862 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200863
Tom Lendackyd334a562017-06-05 14:52:12 -0500864 target = iommu->cmd_buf + iommu->cmd_buf_tail;
865
866 iommu->cmd_buf_tail += sizeof(*cmd);
867 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200868
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200869 /* Copy command to buffer */
870 memcpy(target, cmd, sizeof(*cmd));
871
872 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500873 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200874}
875
Joerg Roedel815b33f2011-04-06 17:26:49 +0200876static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200877{
Tom Lendacky2543a782017-07-17 16:10:24 -0500878 u64 paddr = iommu_virt_to_phys((void *)address);
879
Joerg Roedel815b33f2011-04-06 17:26:49 +0200880 WARN_ON(address & 0x7ULL);
881
Joerg Roedelded46732011-04-06 10:53:48 +0200882 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500883 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
884 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200885 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200886 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
887}
888
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200889static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
890{
891 memset(cmd, 0, sizeof(*cmd));
892 cmd->data[0] = devid;
893 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
894}
895
Joerg Roedel11b64022011-04-06 11:49:28 +0200896static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
897 size_t size, u16 domid, int pde)
898{
899 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100900 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200901
902 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100903 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200904
905 if (pages > 1) {
906 /*
907 * If we have to flush more than one page, flush all
908 * TLB entries for this domain
909 */
910 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100911 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200912 }
913
914 address &= PAGE_MASK;
915
916 memset(cmd, 0, sizeof(*cmd));
917 cmd->data[1] |= domid;
918 cmd->data[2] = lower_32_bits(address);
919 cmd->data[3] = upper_32_bits(address);
920 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
921 if (s) /* size bit - we flush more than one 4kb page */
922 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200923 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200924 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
925}
926
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
928 u64 address, size_t size)
929{
930 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100931 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200932
933 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100934 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200935
936 if (pages > 1) {
937 /*
938 * If we have to flush more than one page, flush all
939 * TLB entries for this domain
940 */
941 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100942 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200943 }
944
945 address &= PAGE_MASK;
946
947 memset(cmd, 0, sizeof(*cmd));
948 cmd->data[0] = devid;
949 cmd->data[0] |= (qdep & 0xff) << 24;
950 cmd->data[1] = devid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
954 if (s)
955 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
956}
957
Joerg Roedel22e266c2011-11-21 15:59:08 +0100958static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
959 u64 address, bool size)
960{
961 memset(cmd, 0, sizeof(*cmd));
962
963 address &= ~(0xfffULL);
964
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600965 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100966 cmd->data[1] = domid;
967 cmd->data[2] = lower_32_bits(address);
968 cmd->data[3] = upper_32_bits(address);
969 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
970 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
971 if (size)
972 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
973 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
974}
975
976static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
977 int qdep, u64 address, bool size)
978{
979 memset(cmd, 0, sizeof(*cmd));
980
981 address &= ~(0xfffULL);
982
983 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600984 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100985 cmd->data[0] |= (qdep & 0xff) << 24;
986 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600987 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100988 cmd->data[2] = lower_32_bits(address);
989 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
990 cmd->data[3] = upper_32_bits(address);
991 if (size)
992 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
993 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
994}
995
Joerg Roedelc99afa22011-11-21 18:19:25 +0100996static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
997 int status, int tag, bool gn)
998{
999 memset(cmd, 0, sizeof(*cmd));
1000
1001 cmd->data[0] = devid;
1002 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001003 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001004 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1005 }
1006 cmd->data[3] = tag & 0x1ff;
1007 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1008
1009 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1010}
1011
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001012static void build_inv_all(struct iommu_cmd *cmd)
1013{
1014 memset(cmd, 0, sizeof(*cmd));
1015 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001016}
1017
Joerg Roedel7ef27982012-06-21 16:46:04 +02001018static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1019{
1020 memset(cmd, 0, sizeof(*cmd));
1021 cmd->data[0] = devid;
1022 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1023}
1024
Joerg Roedel431b2a22008-07-11 17:14:22 +02001025/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001026 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001027 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001028 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001029static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1030 struct iommu_cmd *cmd,
1031 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001032{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001033 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001034 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001035
Tom Lendackyd334a562017-06-05 14:52:12 -05001036 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001037again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001038 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001039
Huang Rui432abf62016-12-12 07:28:26 -05001040 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001041 /* Skip udelay() the first time around */
1042 if (count++) {
1043 if (count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +01001044 pr_err("Command buffer timeout\n");
Tom Lendacky23e967e2017-06-05 14:52:26 -05001045 return -EIO;
1046 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001047
Tom Lendacky23e967e2017-06-05 14:52:26 -05001048 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001049 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001050
Tom Lendacky23e967e2017-06-05 14:52:26 -05001051 /* Update head and recheck remaining space */
1052 iommu->cmd_buf_head = readl(iommu->mmio_base +
1053 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001054
1055 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001056 }
1057
Tom Lendackyd334a562017-06-05 14:52:12 -05001058 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001059
Tom Lendacky23e967e2017-06-05 14:52:26 -05001060 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001061 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001062
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001063 return 0;
1064}
1065
1066static int iommu_queue_command_sync(struct amd_iommu *iommu,
1067 struct iommu_cmd *cmd,
1068 bool sync)
1069{
1070 unsigned long flags;
1071 int ret;
1072
Scott Wood27790392018-01-21 03:28:54 -06001073 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001074 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001075 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001076
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001077 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001078}
1079
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001080static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1081{
1082 return iommu_queue_command_sync(iommu, cmd, true);
1083}
1084
Joerg Roedel8d201962008-12-02 20:34:41 +01001085/*
1086 * This function queues a completion wait command into the command
1087 * buffer of an IOMMU
1088 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001089static int iommu_completion_wait(struct amd_iommu *iommu)
1090{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001091 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001092 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001093 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001094
1095 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001096 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001097
Joerg Roedel8d201962008-12-02 20:34:41 +01001098
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001099 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1100
Scott Wood27790392018-01-21 03:28:54 -06001101 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001102
1103 iommu->cmd_sem = 0;
1104
1105 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001106 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001107 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001108
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001109 ret = wait_on_sem(&iommu->cmd_sem);
1110
1111out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001112 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001113
1114 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001115}
1116
Joerg Roedeld8c13082011-04-06 18:51:26 +02001117static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001118{
1119 struct iommu_cmd cmd;
1120
Joerg Roedeld8c13082011-04-06 18:51:26 +02001121 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001122
Joerg Roedeld8c13082011-04-06 18:51:26 +02001123 return iommu_queue_command(iommu, &cmd);
1124}
1125
Joerg Roedel0688a092017-08-23 15:50:03 +02001126static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001127{
1128 u32 devid;
1129
1130 for (devid = 0; devid <= 0xffff; ++devid)
1131 iommu_flush_dte(iommu, devid);
1132
1133 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001134}
1135
1136/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001137 * This function uses heavy locking and may disable irqs for some time. But
1138 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001139 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001140static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001141{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001142 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001143
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001144 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1145 struct iommu_cmd cmd;
1146 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1147 dom_id, 1);
1148 iommu_queue_command(iommu, &cmd);
1149 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001150
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001151 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001152}
1153
Joerg Roedel0688a092017-08-23 15:50:03 +02001154static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001155{
1156 struct iommu_cmd cmd;
1157
1158 build_inv_all(&cmd);
1159
1160 iommu_queue_command(iommu, &cmd);
1161 iommu_completion_wait(iommu);
1162}
1163
Joerg Roedel7ef27982012-06-21 16:46:04 +02001164static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1165{
1166 struct iommu_cmd cmd;
1167
1168 build_inv_irt(&cmd, devid);
1169
1170 iommu_queue_command(iommu, &cmd);
1171}
1172
Joerg Roedel0688a092017-08-23 15:50:03 +02001173static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001174{
1175 u32 devid;
1176
1177 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1178 iommu_flush_irt(iommu, devid);
1179
1180 iommu_completion_wait(iommu);
1181}
1182
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001183void iommu_flush_all_caches(struct amd_iommu *iommu)
1184{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001185 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001186 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001187 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001188 amd_iommu_flush_dte_all(iommu);
1189 amd_iommu_flush_irt_all(iommu);
1190 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001191 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001192}
1193
Joerg Roedel431b2a22008-07-11 17:14:22 +02001194/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001195 * Command send function for flushing on-device TLB
1196 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001197static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1198 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001199{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001200 struct amd_iommu *iommu;
1201 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001202 int qdep;
1203
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001204 qdep = dev_data->ats.qdep;
1205 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001206
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001207 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001208
1209 return iommu_queue_command(iommu, &cmd);
1210}
1211
1212/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001213 * Command send function for invalidating a device table entry
1214 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001215static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001216{
1217 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001218 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001219 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001220
Joerg Roedel6c542042011-06-09 17:07:31 +02001221 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001222 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001223
Joerg Roedelf62dda62011-06-09 12:55:35 +02001224 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001225 if (!ret && alias != dev_data->devid)
1226 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001227 if (ret)
1228 return ret;
1229
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001230 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001231 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001232
1233 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001234}
1235
Joerg Roedel431b2a22008-07-11 17:14:22 +02001236/*
1237 * TLB invalidation function which is called from the mapping functions.
1238 * It invalidates a single PTE if the range to flush is within a single
1239 * page. Otherwise it flushes the whole TLB of the IOMMU.
1240 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001241static void __domain_flush_pages(struct protection_domain *domain,
1242 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001243{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001244 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001245 struct iommu_cmd cmd;
1246 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001247
Joerg Roedel11b64022011-04-06 11:49:28 +02001248 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001249
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001250 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001251 if (!domain->dev_iommu[i])
1252 continue;
1253
1254 /*
1255 * Devices of this domain are behind this IOMMU
1256 * We need a TLB flush
1257 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001258 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001259 }
1260
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001261 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001262
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001263 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001264 continue;
1265
Joerg Roedel6c542042011-06-09 17:07:31 +02001266 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001267 }
1268
Joerg Roedel11b64022011-04-06 11:49:28 +02001269 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001270}
1271
Joerg Roedel17b124b2011-04-06 18:01:35 +02001272static void domain_flush_pages(struct protection_domain *domain,
1273 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001274{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001275 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001276}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001277
Joerg Roedel1c655772008-09-04 18:40:05 +02001278/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001279static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001280{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001281 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001282}
1283
Chris Wright42a49f92009-06-15 15:42:00 +02001284/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001285static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001286{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001287 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1288}
1289
1290static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001291{
1292 int i;
1293
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001294 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001295 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001296 continue;
1297
1298 /*
1299 * Devices of this domain are behind this IOMMU
1300 * We need to wait for completion of all commands.
1301 */
1302 iommu_completion_wait(amd_iommus[i]);
1303 }
1304}
1305
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001306
Joerg Roedel43f49602008-12-02 21:01:12 +01001307/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001308 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001309 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001310static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001311{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001312 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001313
1314 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001315 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001316}
1317
Joerg Roedel431b2a22008-07-11 17:14:22 +02001318/****************************************************************************
1319 *
1320 * The functions below are used the create the page table mappings for
1321 * unity mapped regions.
1322 *
1323 ****************************************************************************/
1324
Joerg Roedelac3a7092018-11-09 12:07:06 +01001325static void free_page_list(struct page *freelist)
1326{
1327 while (freelist != NULL) {
1328 unsigned long p = (unsigned long)page_address(freelist);
1329 freelist = freelist->freelist;
1330 free_page(p);
1331 }
1332}
1333
1334static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1335{
1336 struct page *p = virt_to_page((void *)pt);
1337
1338 p->freelist = freelist;
1339
1340 return p;
1341}
1342
1343#define DEFINE_FREE_PT_FN(LVL, FN) \
1344static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1345{ \
1346 unsigned long p; \
1347 u64 *pt; \
1348 int i; \
1349 \
1350 pt = (u64 *)__pt; \
1351 \
1352 for (i = 0; i < 512; ++i) { \
1353 /* PTE present? */ \
1354 if (!IOMMU_PTE_PRESENT(pt[i])) \
1355 continue; \
1356 \
1357 /* Large PTE? */ \
1358 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1359 PM_PTE_LEVEL(pt[i]) == 7) \
1360 continue; \
1361 \
1362 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1363 freelist = FN(p, freelist); \
1364 } \
1365 \
1366 return free_pt_page((unsigned long)pt, freelist); \
1367}
1368
1369DEFINE_FREE_PT_FN(l2, free_pt_page)
1370DEFINE_FREE_PT_FN(l3, free_pt_l2)
1371DEFINE_FREE_PT_FN(l4, free_pt_l3)
1372DEFINE_FREE_PT_FN(l5, free_pt_l4)
1373DEFINE_FREE_PT_FN(l6, free_pt_l5)
1374
Joerg Roedel409afa42018-11-09 12:07:07 +01001375static struct page *free_sub_pt(unsigned long root, int mode,
1376 struct page *freelist)
Joerg Roedelac3a7092018-11-09 12:07:06 +01001377{
Joerg Roedel409afa42018-11-09 12:07:07 +01001378 switch (mode) {
Joerg Roedelac3a7092018-11-09 12:07:06 +01001379 case PAGE_MODE_NONE:
Joerg Roedel69be8852018-11-09 12:07:08 +01001380 case PAGE_MODE_7_LEVEL:
Joerg Roedelac3a7092018-11-09 12:07:06 +01001381 break;
1382 case PAGE_MODE_1_LEVEL:
1383 freelist = free_pt_page(root, freelist);
1384 break;
1385 case PAGE_MODE_2_LEVEL:
1386 freelist = free_pt_l2(root, freelist);
1387 break;
1388 case PAGE_MODE_3_LEVEL:
1389 freelist = free_pt_l3(root, freelist);
1390 break;
1391 case PAGE_MODE_4_LEVEL:
1392 freelist = free_pt_l4(root, freelist);
1393 break;
1394 case PAGE_MODE_5_LEVEL:
1395 freelist = free_pt_l5(root, freelist);
1396 break;
1397 case PAGE_MODE_6_LEVEL:
1398 freelist = free_pt_l6(root, freelist);
1399 break;
1400 default:
1401 BUG();
1402 }
1403
Joerg Roedel409afa42018-11-09 12:07:07 +01001404 return freelist;
1405}
1406
1407static void free_pagetable(struct protection_domain *domain)
1408{
1409 unsigned long root = (unsigned long)domain->pt_root;
1410 struct page *freelist = NULL;
1411
Joerg Roedel69be8852018-11-09 12:07:08 +01001412 BUG_ON(domain->mode < PAGE_MODE_NONE ||
1413 domain->mode > PAGE_MODE_6_LEVEL);
1414
Joerg Roedel409afa42018-11-09 12:07:07 +01001415 free_sub_pt(root, domain->mode, freelist);
1416
Joerg Roedelac3a7092018-11-09 12:07:06 +01001417 free_page_list(freelist);
1418}
1419
Joerg Roedel431b2a22008-07-11 17:14:22 +02001420/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001421 * This function is used to add another level to an IO page table. Adding
1422 * another level increases the size of the address space by 9 bits to a size up
1423 * to 64 bits.
1424 */
1425static bool increase_address_space(struct protection_domain *domain,
1426 gfp_t gfp)
1427{
1428 u64 *pte;
1429
1430 if (domain->mode == PAGE_MODE_6_LEVEL)
1431 /* address space already 64 bit large */
1432 return false;
1433
1434 pte = (void *)get_zeroed_page(gfp);
1435 if (!pte)
1436 return false;
1437
1438 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001439 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001440 domain->pt_root = pte;
1441 domain->mode += 1;
1442 domain->updated = true;
1443
1444 return true;
1445}
1446
1447static u64 *alloc_pte(struct protection_domain *domain,
1448 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001449 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001450 u64 **pte_page,
1451 gfp_t gfp)
1452{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001453 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001454 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001455
1456 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001457
1458 while (address > PM_LEVEL_SIZE(domain->mode))
1459 increase_address_space(domain, gfp);
1460
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001461 level = domain->mode - 1;
1462 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1463 address = PAGE_SIZE_ALIGN(address, page_size);
1464 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001465
1466 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001467 u64 __pte, __npte;
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001468 int pte_level;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001469
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001470 __pte = *pte;
1471 pte_level = PM_PTE_LEVEL(__pte);
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001472
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001473 if (!IOMMU_PTE_PRESENT(__pte) ||
1474 pte_level == PAGE_MODE_7_LEVEL) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001475 page = (u64 *)get_zeroed_page(gfp);
1476 if (!page)
1477 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001478
Tom Lendacky2543a782017-07-17 16:10:24 -05001479 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001480
Baoquan He134414f2016-09-15 16:50:50 +08001481 /* pte could have been changed somewhere. */
Joerg Roedel9db034d2018-11-09 12:07:10 +01001482 if (cmpxchg64(pte, __pte, __npte) != __pte)
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001483 free_page((unsigned long)page);
Joerg Roedel9db034d2018-11-09 12:07:10 +01001484 else if (pte_level == PAGE_MODE_7_LEVEL)
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001485 domain->updated = true;
Joerg Roedel9db034d2018-11-09 12:07:10 +01001486
1487 continue;
Joerg Roedel308973d2009-11-24 17:43:32 +01001488 }
1489
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001490 /* No level skipping support yet */
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001491 if (pte_level != level)
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001492 return NULL;
1493
Joerg Roedel308973d2009-11-24 17:43:32 +01001494 level -= 1;
1495
Joerg Roedel9db034d2018-11-09 12:07:10 +01001496 pte = IOMMU_PTE_PAGE(__pte);
Joerg Roedel308973d2009-11-24 17:43:32 +01001497
1498 if (pte_page && level == end_lvl)
1499 *pte_page = pte;
1500
1501 pte = &pte[PM_LEVEL_INDEX(level, address)];
1502 }
1503
1504 return pte;
1505}
1506
1507/*
1508 * This function checks if there is a PTE for a given dma address. If
1509 * there is one, it returns the pointer to it.
1510 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001511static u64 *fetch_pte(struct protection_domain *domain,
1512 unsigned long address,
1513 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001514{
1515 int level;
1516 u64 *pte;
1517
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001518 *page_size = 0;
1519
Joerg Roedel24cd7722010-01-19 17:27:39 +01001520 if (address > PM_LEVEL_SIZE(domain->mode))
1521 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001522
Joerg Roedel3039ca12015-04-01 14:58:48 +02001523 level = domain->mode - 1;
1524 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1525 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001526
1527 while (level > 0) {
1528
1529 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001530 if (!IOMMU_PTE_PRESENT(*pte))
1531 return NULL;
1532
Joerg Roedel24cd7722010-01-19 17:27:39 +01001533 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001534 if (PM_PTE_LEVEL(*pte) == 7 ||
1535 PM_PTE_LEVEL(*pte) == 0)
1536 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001537
1538 /* No level skipping support yet */
1539 if (PM_PTE_LEVEL(*pte) != level)
1540 return NULL;
1541
Joerg Roedel308973d2009-11-24 17:43:32 +01001542 level -= 1;
1543
Joerg Roedel24cd7722010-01-19 17:27:39 +01001544 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001545 pte = IOMMU_PTE_PAGE(*pte);
1546 pte = &pte[PM_LEVEL_INDEX(level, address)];
1547 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1548 }
1549
1550 if (PM_PTE_LEVEL(*pte) == 0x07) {
1551 unsigned long pte_mask;
1552
1553 /*
1554 * If we have a series of large PTEs, make
1555 * sure to return a pointer to the first one.
1556 */
1557 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1558 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1559 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001560 }
1561
1562 return pte;
1563}
1564
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001565static struct page *free_clear_pte(u64 *pte, u64 pteval, struct page *freelist)
1566{
1567 unsigned long pt;
1568 int mode;
1569
1570 while (cmpxchg64(pte, pteval, 0) != pteval) {
1571 pr_warn("AMD-Vi: IOMMU pte changed since we read it\n");
1572 pteval = *pte;
1573 }
1574
1575 if (!IOMMU_PTE_PRESENT(pteval))
1576 return freelist;
1577
1578 pt = (unsigned long)IOMMU_PTE_PAGE(pteval);
1579 mode = IOMMU_PTE_MODE(pteval);
1580
1581 return free_sub_pt(pt, mode, freelist);
1582}
1583
Joerg Roedel308973d2009-11-24 17:43:32 +01001584/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001585 * Generic mapping functions. It maps a physical address into a DMA
1586 * address space. It allocates the page table pages if necessary.
1587 * In the future it can be extended to a generic mapping function
1588 * supporting all features of AMD IOMMU page tables like level skipping
1589 * and full 64 bit address spaces.
1590 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001591static int iommu_map_page(struct protection_domain *dom,
1592 unsigned long bus_addr,
1593 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001594 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001595 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001596 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001597{
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001598 struct page *freelist = NULL;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001599 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001600 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001601
Joerg Roedeld4b03662015-04-01 14:58:52 +02001602 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1603 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1604
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001605 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001606 return -EINVAL;
1607
Joerg Roedeld4b03662015-04-01 14:58:52 +02001608 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001609 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001610
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001611 if (!pte)
1612 return -ENOMEM;
1613
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001614 for (i = 0; i < count; ++i)
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001615 freelist = free_clear_pte(&pte[i], pte[i], freelist);
1616
1617 if (freelist != NULL)
1618 dom->updated = true;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001619
Joerg Roedeld4b03662015-04-01 14:58:52 +02001620 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001621 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001622 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001623 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001624 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001625
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001626 if (prot & IOMMU_PROT_IR)
1627 __pte |= IOMMU_PTE_IR;
1628 if (prot & IOMMU_PROT_IW)
1629 __pte |= IOMMU_PTE_IW;
1630
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001631 for (i = 0; i < count; ++i)
1632 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001633
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001634 update_domain(dom);
1635
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001636 /* Everything flushed out, free pages now */
1637 free_page_list(freelist);
1638
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001639 return 0;
1640}
1641
Joerg Roedel24cd7722010-01-19 17:27:39 +01001642static unsigned long iommu_unmap_page(struct protection_domain *dom,
1643 unsigned long bus_addr,
1644 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001645{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001646 unsigned long long unmapped;
1647 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001648 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001649
Joerg Roedel24cd7722010-01-19 17:27:39 +01001650 BUG_ON(!is_power_of_2(page_size));
1651
1652 unmapped = 0;
1653
1654 while (unmapped < page_size) {
1655
Joerg Roedel71b390e2015-04-01 14:58:49 +02001656 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001657
Joerg Roedel71b390e2015-04-01 14:58:49 +02001658 if (pte) {
1659 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001660
Joerg Roedel71b390e2015-04-01 14:58:49 +02001661 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001662 for (i = 0; i < count; i++)
1663 pte[i] = 0ULL;
1664 }
1665
1666 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1667 unmapped += unmap_size;
1668 }
1669
Alex Williamson60d0ca32013-06-21 14:33:19 -06001670 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001671
1672 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001673}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001674
Joerg Roedel431b2a22008-07-11 17:14:22 +02001675/****************************************************************************
1676 *
1677 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001678 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001679 *
1680 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001681
Joerg Roedel9cabe892009-05-18 16:38:55 +02001682
Joerg Roedel256e4622016-07-05 14:23:01 +02001683static unsigned long dma_ops_alloc_iova(struct device *dev,
1684 struct dma_ops_domain *dma_dom,
1685 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001686{
Joerg Roedel256e4622016-07-05 14:23:01 +02001687 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001688
Joerg Roedel256e4622016-07-05 14:23:01 +02001689 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001690
Joerg Roedel256e4622016-07-05 14:23:01 +02001691 if (dma_mask > DMA_BIT_MASK(32))
1692 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001693 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001694
Joerg Roedel256e4622016-07-05 14:23:01 +02001695 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001696 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1697 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001698
Joerg Roedel256e4622016-07-05 14:23:01 +02001699 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001700}
1701
Joerg Roedel256e4622016-07-05 14:23:01 +02001702static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1703 unsigned long address,
1704 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001705{
Joerg Roedel256e4622016-07-05 14:23:01 +02001706 pages = __roundup_pow_of_two(pages);
1707 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001708
Joerg Roedel256e4622016-07-05 14:23:01 +02001709 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001710}
1711
Joerg Roedel431b2a22008-07-11 17:14:22 +02001712/****************************************************************************
1713 *
1714 * The next functions belong to the domain allocation. A domain is
1715 * allocated for every IOMMU as the default domain. If device isolation
1716 * is enabled, every device get its own domain. The most important thing
1717 * about domains is the page table mapping the DMA address space they
1718 * contain.
1719 *
1720 ****************************************************************************/
1721
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001722/*
1723 * This function adds a protection domain to the global protection domain list
1724 */
1725static void add_domain_to_list(struct protection_domain *domain)
1726{
1727 unsigned long flags;
1728
1729 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1730 list_add(&domain->list, &amd_iommu_pd_list);
1731 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1732}
1733
1734/*
1735 * This function removes a protection domain to the global
1736 * protection domain list
1737 */
1738static void del_domain_from_list(struct protection_domain *domain)
1739{
1740 unsigned long flags;
1741
1742 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1743 list_del(&domain->list);
1744 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1745}
1746
Joerg Roedelec487d12008-06-26 21:27:58 +02001747static u16 domain_id_alloc(void)
1748{
Joerg Roedelec487d12008-06-26 21:27:58 +02001749 int id;
1750
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001751 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001752 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1753 BUG_ON(id == 0);
1754 if (id > 0 && id < MAX_DOMAIN_ID)
1755 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1756 else
1757 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001758 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001759
1760 return id;
1761}
1762
Joerg Roedela2acfb72008-12-02 18:28:53 +01001763static void domain_id_free(int id)
1764{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001765 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001766 if (id > 0 && id < MAX_DOMAIN_ID)
1767 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001768 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001769}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001770
Joerg Roedelb16137b2011-11-21 16:50:23 +01001771static void free_gcr3_tbl_level1(u64 *tbl)
1772{
1773 u64 *ptr;
1774 int i;
1775
1776 for (i = 0; i < 512; ++i) {
1777 if (!(tbl[i] & GCR3_VALID))
1778 continue;
1779
Tom Lendacky2543a782017-07-17 16:10:24 -05001780 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001781
1782 free_page((unsigned long)ptr);
1783 }
1784}
1785
1786static void free_gcr3_tbl_level2(u64 *tbl)
1787{
1788 u64 *ptr;
1789 int i;
1790
1791 for (i = 0; i < 512; ++i) {
1792 if (!(tbl[i] & GCR3_VALID))
1793 continue;
1794
Tom Lendacky2543a782017-07-17 16:10:24 -05001795 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001796
1797 free_gcr3_tbl_level1(ptr);
1798 }
1799}
1800
Joerg Roedel52815b72011-11-17 17:24:28 +01001801static void free_gcr3_table(struct protection_domain *domain)
1802{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001803 if (domain->glx == 2)
1804 free_gcr3_tbl_level2(domain->gcr3_tbl);
1805 else if (domain->glx == 1)
1806 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001807 else
1808 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001809
Joerg Roedel52815b72011-11-17 17:24:28 +01001810 free_page((unsigned long)domain->gcr3_tbl);
1811}
1812
Joerg Roedelfca6af62017-06-02 18:13:37 +02001813static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1814{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001815 domain_flush_tlb(&dom->domain);
1816 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001817}
1818
Joerg Roedel9003d612017-08-10 17:19:13 +02001819static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001820{
Joerg Roedel9003d612017-08-10 17:19:13 +02001821 struct dma_ops_domain *dom;
Joerg Roedele241f8e762017-06-02 15:44:57 +02001822
Joerg Roedel9003d612017-08-10 17:19:13 +02001823 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001824
1825 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001826}
1827
Joerg Roedel431b2a22008-07-11 17:14:22 +02001828/*
1829 * Free a domain, only used if something went wrong in the
1830 * allocation path and we need to free an already allocated page table
1831 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001832static void dma_ops_domain_free(struct dma_ops_domain *dom)
1833{
1834 if (!dom)
1835 return;
1836
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001837 del_domain_from_list(&dom->domain);
1838
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001839 put_iova_domain(&dom->iovad);
1840
Joerg Roedel86db2e52008-12-02 18:20:21 +01001841 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001842
Baoquan Hec3db9012016-09-15 16:50:52 +08001843 if (dom->domain.id)
1844 domain_id_free(dom->domain.id);
1845
Joerg Roedelec487d12008-06-26 21:27:58 +02001846 kfree(dom);
1847}
1848
Joerg Roedel431b2a22008-07-11 17:14:22 +02001849/*
1850 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001851 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001852 * structures required for the dma_ops interface
1853 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001854static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001855{
1856 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001857
1858 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1859 if (!dma_dom)
1860 return NULL;
1861
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001862 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001863 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001864
Joerg Roedelffec2192016-07-26 15:31:23 +02001865 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001866 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001867 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001868 if (!dma_dom->domain.pt_root)
1869 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001870
Zhen Leiaa3ac942017-09-21 16:52:45 +01001871 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001872
Joerg Roedel9003d612017-08-10 17:19:13 +02001873 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001874 goto free_dma_dom;
1875
Joerg Roedel9003d612017-08-10 17:19:13 +02001876 /* Initialize reserved ranges */
1877 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001878
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001879 add_domain_to_list(&dma_dom->domain);
1880
Joerg Roedelec487d12008-06-26 21:27:58 +02001881 return dma_dom;
1882
1883free_dma_dom:
1884 dma_ops_domain_free(dma_dom);
1885
1886 return NULL;
1887}
1888
Joerg Roedel431b2a22008-07-11 17:14:22 +02001889/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001890 * little helper function to check whether a given protection domain is a
1891 * dma_ops domain
1892 */
1893static bool dma_ops_domain(struct protection_domain *domain)
1894{
1895 return domain->flags & PD_DMA_OPS_MASK;
1896}
1897
Gary R Hookff18c4e2017-12-20 09:47:08 -07001898static void set_dte_entry(u16 devid, struct protection_domain *domain,
1899 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001900{
Joerg Roedel132bd682011-11-17 14:18:46 +01001901 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001902 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001903
Joerg Roedel132bd682011-11-17 14:18:46 +01001904 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001905 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001906
Joerg Roedel38ddf412008-09-11 10:38:32 +02001907 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1908 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001909 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001910
Joerg Roedelee6c2862011-11-09 12:06:03 +01001911 flags = amd_iommu_dev_table[devid].data[1];
1912
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001913 if (ats)
1914 flags |= DTE_FLAG_IOTLB;
1915
Gary R Hookff18c4e2017-12-20 09:47:08 -07001916 if (ppr) {
1917 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1918
1919 if (iommu_feature(iommu, FEATURE_EPHSUP))
1920 pte_root |= 1ULL << DEV_ENTRY_PPR;
1921 }
1922
Joerg Roedel52815b72011-11-17 17:24:28 +01001923 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001924 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001925 u64 glx = domain->glx;
1926 u64 tmp;
1927
1928 pte_root |= DTE_FLAG_GV;
1929 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1930
1931 /* First mask out possible old values for GCR3 table */
1932 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1933 flags &= ~tmp;
1934
1935 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1936 flags &= ~tmp;
1937
1938 /* Encode GCR3 table into DTE */
1939 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1940 pte_root |= tmp;
1941
1942 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1943 flags |= tmp;
1944
1945 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1946 flags |= tmp;
1947 }
1948
Baoquan He45a01c42017-08-09 16:33:37 +08001949 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001950 flags |= domain->id;
1951
1952 amd_iommu_dev_table[devid].data[1] = flags;
1953 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001954}
1955
Joerg Roedel15898bb2009-11-24 15:39:42 +01001956static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001957{
Joerg Roedel355bf552008-12-08 12:02:41 +01001958 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001959 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001960 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001961
Joerg Roedelc5cca142009-10-09 18:31:20 +02001962 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001963}
1964
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001965static void do_attach(struct iommu_dev_data *dev_data,
1966 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001967{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001968 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001969 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001970 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001971
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001972 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001973 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001974 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001975
1976 /* Update data structures */
1977 dev_data->domain = domain;
1978 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001979
1980 /* Do reference counting */
1981 domain->dev_iommu[iommu->index] += 1;
1982 domain->dev_cnt += 1;
1983
Joerg Roedele25bfb52015-10-20 17:33:38 +02001984 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001985 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001986 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001987 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001988
Joerg Roedel6c542042011-06-09 17:07:31 +02001989 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001990}
1991
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001992static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001993{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001994 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001995 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001996
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001997 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001998 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001999
Joerg Roedelc4596112009-11-20 14:57:32 +01002000 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002001 dev_data->domain->dev_iommu[iommu->index] -= 1;
2002 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002003
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002004 /* Update data structures */
2005 dev_data->domain = NULL;
2006 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002007 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002008 if (alias != dev_data->devid)
2009 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002010
2011 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002012 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002013}
2014
2015/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002016 * If a device is not yet associated with a domain, this function makes the
2017 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002018 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002019static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002020 struct protection_domain *domain)
2021{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002022 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002023
Joerg Roedel15898bb2009-11-24 15:39:42 +01002024 /* lock domain */
2025 spin_lock(&domain->lock);
2026
Joerg Roedel397111a2014-08-05 17:31:51 +02002027 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002028 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002029 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002030
Joerg Roedel397111a2014-08-05 17:31:51 +02002031 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002032 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002033
Julia Lawall84fe6c12010-05-27 12:31:51 +02002034 ret = 0;
2035
2036out_unlock:
2037
Joerg Roedel355bf552008-12-08 12:02:41 +01002038 /* ready */
2039 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002040
Julia Lawall84fe6c12010-05-27 12:31:51 +02002041 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002042}
2043
Joerg Roedel52815b72011-11-17 17:24:28 +01002044
2045static void pdev_iommuv2_disable(struct pci_dev *pdev)
2046{
2047 pci_disable_ats(pdev);
2048 pci_disable_pri(pdev);
2049 pci_disable_pasid(pdev);
2050}
2051
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002052/* FIXME: Change generic reset-function to do the same */
2053static int pri_reset_while_enabled(struct pci_dev *pdev)
2054{
2055 u16 control;
2056 int pos;
2057
Joerg Roedel46277b72011-12-07 14:34:02 +01002058 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002059 if (!pos)
2060 return -EINVAL;
2061
Joerg Roedel46277b72011-12-07 14:34:02 +01002062 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2063 control |= PCI_PRI_CTRL_RESET;
2064 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002065
2066 return 0;
2067}
2068
Joerg Roedel52815b72011-11-17 17:24:28 +01002069static int pdev_iommuv2_enable(struct pci_dev *pdev)
2070{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002071 bool reset_enable;
2072 int reqs, ret;
2073
2074 /* FIXME: Hardcode number of outstanding requests for now */
2075 reqs = 32;
2076 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2077 reqs = 1;
2078 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002079
2080 /* Only allow access to user-accessible pages */
2081 ret = pci_enable_pasid(pdev, 0);
2082 if (ret)
2083 goto out_err;
2084
2085 /* First reset the PRI state of the device */
2086 ret = pci_reset_pri(pdev);
2087 if (ret)
2088 goto out_err;
2089
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002090 /* Enable PRI */
2091 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002092 if (ret)
2093 goto out_err;
2094
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002095 if (reset_enable) {
2096 ret = pri_reset_while_enabled(pdev);
2097 if (ret)
2098 goto out_err;
2099 }
2100
Joerg Roedel52815b72011-11-17 17:24:28 +01002101 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2102 if (ret)
2103 goto out_err;
2104
2105 return 0;
2106
2107out_err:
2108 pci_disable_pri(pdev);
2109 pci_disable_pasid(pdev);
2110
2111 return ret;
2112}
2113
Joerg Roedelc99afa22011-11-21 18:19:25 +01002114/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002115#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002116
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002117static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002118{
Joerg Roedela3b93122012-04-12 12:49:26 +02002119 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002120 int pos;
2121
Joerg Roedel46277b72011-12-07 14:34:02 +01002122 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002123 if (!pos)
2124 return false;
2125
Joerg Roedela3b93122012-04-12 12:49:26 +02002126 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002127
Joerg Roedela3b93122012-04-12 12:49:26 +02002128 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002129}
2130
Joerg Roedel15898bb2009-11-24 15:39:42 +01002131/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002132 * If a device is not yet associated with a domain, this function makes the
2133 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002134 */
2135static int attach_device(struct device *dev,
2136 struct protection_domain *domain)
2137{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002138 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002139 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002140 unsigned long flags;
2141 int ret;
2142
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002143 dev_data = get_dev_data(dev);
2144
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002145 if (!dev_is_pci(dev))
2146 goto skip_ats_check;
2147
2148 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002149 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002150 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002151 return -EINVAL;
2152
Joerg Roedel02ca2022015-07-28 16:58:49 +02002153 if (dev_data->iommu_v2) {
2154 if (pdev_iommuv2_enable(pdev) != 0)
2155 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002156
Joerg Roedel02ca2022015-07-28 16:58:49 +02002157 dev_data->ats.enabled = true;
2158 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2159 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2160 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002161 } else if (amd_iommu_iotlb_sup &&
2162 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002163 dev_data->ats.enabled = true;
2164 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2165 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002166
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002167skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002168 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002169 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002170 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002171
2172 /*
2173 * We might boot into a crash-kernel here. The crashed kernel
2174 * left the caches in the IOMMU dirty. So we have to flush
2175 * here to evict all dirty stuff.
2176 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002177 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002178
2179 return ret;
2180}
2181
2182/*
2183 * Removes a device from a protection domain (unlocked)
2184 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002185static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002186{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002187 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002188
Joerg Roedel2ca76272010-01-22 16:45:31 +01002189 domain = dev_data->domain;
2190
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002191 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002192
Joerg Roedel150952f2015-10-20 17:33:35 +02002193 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002194
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002195 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002196}
2197
2198/*
2199 * Removes a device from a protection domain (with devtable_lock held)
2200 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002201static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002202{
Joerg Roedel52815b72011-11-17 17:24:28 +01002203 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002204 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002205 unsigned long flags;
2206
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002207 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002208 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002209
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002210 /*
2211 * First check if the device is still attached. It might already
2212 * be detached from its domain because the generic
2213 * iommu_detach_group code detached it and we try again here in
2214 * our alias handling.
2215 */
2216 if (WARN_ON(!dev_data->domain))
2217 return;
2218
Joerg Roedel355bf552008-12-08 12:02:41 +01002219 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002220 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002221 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002222 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002223
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002224 if (!dev_is_pci(dev))
2225 return;
2226
Joerg Roedel02ca2022015-07-28 16:58:49 +02002227 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002228 pdev_iommuv2_disable(to_pci_dev(dev));
2229 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002230 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002231
2232 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002233}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002234
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002235static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002236{
Joerg Roedel71f77582011-06-09 19:03:15 +02002237 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002238 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002239 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002240 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002241
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002242 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002243 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002244
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002245 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002246 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002247 return devid;
2248
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002249 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002250
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002251 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002252 if (ret) {
2253 if (ret != -ENOTSUPP)
2254 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2255 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002256
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002257 iommu_ignore_device(dev);
Christoph Hellwig356da6d2018-12-06 13:39:32 -08002258 dev->dma_ops = NULL;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002259 goto out;
2260 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002261 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002262
Joerg Roedel07ee8692015-05-28 18:41:42 +02002263 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002264
2265 BUG_ON(!dev_data);
2266
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002267 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002268 iommu_request_dm_for_dev(dev);
2269
2270 /* Domains are initialized for this device - have a look what we ended up with */
2271 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002272 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002273 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002274 else
Bart Van Assche56579332017-01-20 13:04:02 -08002275 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002276
2277out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002278 iommu_completion_wait(iommu);
2279
Joerg Roedele275a2a2008-12-10 18:27:25 +01002280 return 0;
2281}
2282
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002283static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002284{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002285 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002286 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002287
2288 if (!check_device(dev))
2289 return;
2290
2291 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002292 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002293 return;
2294
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002295 iommu = amd_iommu_rlookup_table[devid];
2296
2297 iommu_uninit_device(dev);
2298 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002299}
2300
Wan Zongshunb097d112016-04-01 09:06:04 -04002301static struct iommu_group *amd_iommu_device_group(struct device *dev)
2302{
2303 if (dev_is_pci(dev))
2304 return pci_device_group(dev);
2305
2306 return acpihid_device_group(dev);
2307}
2308
Joerg Roedel431b2a22008-07-11 17:14:22 +02002309/*****************************************************************************
2310 *
2311 * The next functions belong to the dma_ops mapping/unmapping code.
2312 *
2313 *****************************************************************************/
2314
2315/*
2316 * In the dma_ops path we only have the struct device. This function
2317 * finds the corresponding IOMMU, the protection domain and the
2318 * requestor id for a given device.
2319 * If the device is not yet associated with a domain this is also done
2320 * in this function.
2321 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002322static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002323{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002324 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002325 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002326
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002327 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002328 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002329
Joerg Roedeld26592a2016-07-07 15:31:13 +02002330 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002331 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2332 get_dev_data(dev)->defer_attach = false;
2333 io_domain = iommu_get_domain_for_dev(dev);
2334 domain = to_pdomain(io_domain);
2335 attach_device(dev, domain);
2336 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002337 if (domain == NULL)
2338 return ERR_PTR(-EBUSY);
2339
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002340 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002341 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002342
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002343 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002344}
2345
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002346static void update_device_table(struct protection_domain *domain)
2347{
Joerg Roedel492667d2009-11-27 13:25:47 +01002348 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002349
Joerg Roedel3254de62016-07-26 15:18:54 +02002350 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002351 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2352 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002353
2354 if (dev_data->devid == dev_data->alias)
2355 continue;
2356
2357 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002358 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2359 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002360 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002361}
2362
2363static void update_domain(struct protection_domain *domain)
2364{
2365 if (!domain->updated)
2366 return;
2367
2368 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002369
2370 domain_flush_devices(domain);
2371 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002372
2373 domain->updated = false;
2374}
2375
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002376static int dir2prot(enum dma_data_direction direction)
2377{
2378 if (direction == DMA_TO_DEVICE)
2379 return IOMMU_PROT_IR;
2380 else if (direction == DMA_FROM_DEVICE)
2381 return IOMMU_PROT_IW;
2382 else if (direction == DMA_BIDIRECTIONAL)
2383 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2384 else
2385 return 0;
2386}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002387
Joerg Roedel431b2a22008-07-11 17:14:22 +02002388/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002389 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002390 * contiguous memory region into DMA address space. It is used by all
2391 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002392 * Must be called with the domain lock held.
2393 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002394static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002395 struct dma_ops_domain *dma_dom,
2396 phys_addr_t paddr,
2397 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002398 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002399 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002400{
2401 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002402 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002403 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002404 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002405 int i;
2406
Joerg Roedele3c449f2008-10-15 22:02:11 -07002407 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002408 paddr &= PAGE_MASK;
2409
Joerg Roedel256e4622016-07-05 14:23:01 +02002410 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002411 if (!address)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002412 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002413
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002414 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002415
Joerg Roedelcb76c322008-06-26 21:28:00 +02002416 start = address;
2417 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002418 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2419 PAGE_SIZE, prot, GFP_ATOMIC);
2420 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002421 goto out_unmap;
2422
Joerg Roedelcb76c322008-06-26 21:28:00 +02002423 paddr += PAGE_SIZE;
2424 start += PAGE_SIZE;
2425 }
2426 address += offset;
2427
Joerg Roedelab7032b2015-12-21 18:47:11 +01002428 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002429 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002430 domain_flush_complete(&dma_dom->domain);
2431 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002432
Joerg Roedelcb76c322008-06-26 21:28:00 +02002433out:
2434 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002435
2436out_unmap:
2437
2438 for (--i; i >= 0; --i) {
2439 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002440 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002441 }
2442
Joerg Roedel256e4622016-07-05 14:23:01 +02002443 domain_flush_tlb(&dma_dom->domain);
2444 domain_flush_complete(&dma_dom->domain);
2445
2446 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002447
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002448 return DMA_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449}
2450
Joerg Roedel431b2a22008-07-11 17:14:22 +02002451/*
2452 * Does the reverse of the __map_single function. Must be called with
2453 * the domain lock held too
2454 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002455static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002456 dma_addr_t dma_addr,
2457 size_t size,
2458 int dir)
2459{
2460 dma_addr_t i, start;
2461 unsigned int pages;
2462
Joerg Roedele3c449f2008-10-15 22:02:11 -07002463 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002464 dma_addr &= PAGE_MASK;
2465 start = dma_addr;
2466
2467 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002468 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002469 start += PAGE_SIZE;
2470 }
2471
Joerg Roedelb1516a12016-07-06 13:07:22 +02002472 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002473 domain_flush_tlb(&dma_dom->domain);
2474 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002475 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002476 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002477 pages = __roundup_pow_of_two(pages);
2478 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002479 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002480}
2481
Joerg Roedel431b2a22008-07-11 17:14:22 +02002482/*
2483 * The exported map_single function for dma_ops.
2484 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002485static dma_addr_t map_page(struct device *dev, struct page *page,
2486 unsigned long offset, size_t size,
2487 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002488 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002489{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002490 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002491 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002492 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002493 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002494
Joerg Roedel94f6d192009-11-24 16:40:02 +01002495 domain = get_domain(dev);
2496 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002497 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002498 else if (IS_ERR(domain))
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002499 return DMA_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002500
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002501 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002502 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002503
Joerg Roedelb3311b02016-07-08 13:31:31 +02002504 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002505}
2506
Joerg Roedel431b2a22008-07-11 17:14:22 +02002507/*
2508 * The exported unmap_single function for dma_ops.
2509 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002510static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002511 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002512{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002513 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002514 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002515
Joerg Roedel94f6d192009-11-24 16:40:02 +01002516 domain = get_domain(dev);
2517 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002518 return;
2519
Joerg Roedelb3311b02016-07-08 13:31:31 +02002520 dma_dom = to_dma_ops_domain(domain);
2521
2522 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002523}
2524
Joerg Roedel80187fd2016-07-06 17:20:54 +02002525static int sg_num_pages(struct device *dev,
2526 struct scatterlist *sglist,
2527 int nelems)
2528{
2529 unsigned long mask, boundary_size;
2530 struct scatterlist *s;
2531 int i, npages = 0;
2532
2533 mask = dma_get_seg_boundary(dev);
2534 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2535 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2536
2537 for_each_sg(sglist, s, nelems, i) {
2538 int p, n;
2539
2540 s->dma_address = npages << PAGE_SHIFT;
2541 p = npages % boundary_size;
2542 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2543 if (p + n > boundary_size)
2544 npages += boundary_size - p;
2545 npages += n;
2546 }
2547
2548 return npages;
2549}
2550
Joerg Roedel431b2a22008-07-11 17:14:22 +02002551/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002552 * The exported map_sg function for dma_ops (handles scatter-gather
2553 * lists).
2554 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002555static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002556 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002557 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002558{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002559 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002560 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002561 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002562 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002563 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002564 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002565
Joerg Roedel94f6d192009-11-24 16:40:02 +01002566 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002567 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002568 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002569
Joerg Roedelb3311b02016-07-08 13:31:31 +02002570 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002571 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002572
Joerg Roedel80187fd2016-07-06 17:20:54 +02002573 npages = sg_num_pages(dev, sglist, nelems);
2574
2575 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002576 if (address == DMA_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002577 goto out_err;
2578
2579 prot = dir2prot(direction);
2580
2581 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002582 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002583 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002584
Joerg Roedel80187fd2016-07-06 17:20:54 +02002585 for (j = 0; j < pages; ++j) {
2586 unsigned long bus_addr, phys_addr;
2587 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002588
Joerg Roedel80187fd2016-07-06 17:20:54 +02002589 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2590 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2591 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2592 if (ret)
2593 goto out_unmap;
2594
2595 mapped_pages += 1;
2596 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002597 }
2598
Joerg Roedel80187fd2016-07-06 17:20:54 +02002599 /* Everything is mapped - write the right values into s->dma_address */
2600 for_each_sg(sglist, s, nelems, i) {
2601 s->dma_address += address + s->offset;
2602 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002603 }
2604
Joerg Roedel80187fd2016-07-06 17:20:54 +02002605 return nelems;
2606
2607out_unmap:
2608 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2609 dev_name(dev), npages);
2610
2611 for_each_sg(sglist, s, nelems, i) {
2612 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2613
2614 for (j = 0; j < pages; ++j) {
2615 unsigned long bus_addr;
2616
2617 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2618 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2619
Jerry Snitselaarf1724c02019-01-19 10:38:05 -07002620 if (--mapped_pages == 0)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002621 goto out_free_iova;
2622 }
2623 }
2624
2625out_free_iova:
Jerry Snitselaar51d88382019-01-17 12:29:02 -07002626 free_iova_fast(&dma_dom->iovad, address >> PAGE_SHIFT, npages);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002627
2628out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002629 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002630}
2631
Joerg Roedel431b2a22008-07-11 17:14:22 +02002632/*
2633 * The exported map_sg function for dma_ops (handles scatter-gather
2634 * lists).
2635 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002636static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002637 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002638 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002639{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002640 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002641 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002642 unsigned long startaddr;
2643 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002644
Joerg Roedel94f6d192009-11-24 16:40:02 +01002645 domain = get_domain(dev);
2646 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002647 return;
2648
Joerg Roedel80187fd2016-07-06 17:20:54 +02002649 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002650 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002651 npages = sg_num_pages(dev, sglist, nelems);
2652
Joerg Roedelb3311b02016-07-08 13:31:31 +02002653 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002654}
2655
Joerg Roedel431b2a22008-07-11 17:14:22 +02002656/*
2657 * The exported alloc_coherent function for dma_ops.
2658 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002659static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002660 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002661 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002662{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002663 u64 dma_mask = dev->coherent_dma_mask;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002664 struct protection_domain *domain;
2665 struct dma_ops_domain *dma_dom;
2666 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002667
Linus Torvaldse16c4792018-06-11 12:22:12 -07002668 domain = get_domain(dev);
2669 if (PTR_ERR(domain) == -EINVAL) {
2670 page = alloc_pages(flag, get_order(size));
2671 *dma_addr = page_to_phys(page);
2672 return page_address(page);
2673 } else if (IS_ERR(domain))
2674 return NULL;
2675
2676 dma_dom = to_dma_ops_domain(domain);
2677 size = PAGE_ALIGN(size);
2678 dma_mask = dev->coherent_dma_mask;
2679 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2680 flag |= __GFP_ZERO;
2681
2682 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2683 if (!page) {
2684 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002685 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002686
Linus Torvaldse16c4792018-06-11 12:22:12 -07002687 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002688 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002689 if (!page)
2690 return NULL;
2691 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002692
Joerg Roedel832a90c2008-09-18 15:54:23 +02002693 if (!dma_mask)
2694 dma_mask = *dev->dma_mask;
2695
Linus Torvaldse16c4792018-06-11 12:22:12 -07002696 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2697 size, DMA_BIDIRECTIONAL, dma_mask);
2698
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002699 if (*dma_addr == DMA_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002700 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002701
2702 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002703
2704out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002705
2706 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2707 __free_pages(page, get_order(size));
2708
Joerg Roedel5b28df62008-12-02 17:49:42 +01002709 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002710}
2711
Joerg Roedel431b2a22008-07-11 17:14:22 +02002712/*
2713 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002714 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002715static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002716 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002717 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002718{
Linus Torvaldse16c4792018-06-11 12:22:12 -07002719 struct protection_domain *domain;
2720 struct dma_ops_domain *dma_dom;
2721 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002722
Linus Torvaldse16c4792018-06-11 12:22:12 -07002723 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002724 size = PAGE_ALIGN(size);
2725
Linus Torvaldse16c4792018-06-11 12:22:12 -07002726 domain = get_domain(dev);
2727 if (IS_ERR(domain))
2728 goto free_mem;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002729
Linus Torvaldse16c4792018-06-11 12:22:12 -07002730 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002731
Linus Torvaldse16c4792018-06-11 12:22:12 -07002732 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
2733
2734free_mem:
2735 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2736 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002737}
2738
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002739/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002740 * This function is called by the DMA layer to find out if we can handle a
2741 * particular device. It is part of the dma_ops.
2742 */
2743static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2744{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002745 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002746 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002747 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002748}
2749
Bart Van Assche52997092017-01-20 13:04:01 -08002750static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002751 .alloc = alloc_coherent,
2752 .free = free_coherent,
2753 .map_page = map_page,
2754 .unmap_page = unmap_page,
2755 .map_sg = map_sg,
2756 .unmap_sg = unmap_sg,
2757 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002758};
2759
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002760static int init_reserved_iova_ranges(void)
2761{
2762 struct pci_dev *pdev = NULL;
2763 struct iova *val;
2764
Zhen Leiaa3ac942017-09-21 16:52:45 +01002765 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002766
2767 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2768 &reserved_rbtree_key);
2769
2770 /* MSI memory range */
2771 val = reserve_iova(&reserved_iova_ranges,
2772 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2773 if (!val) {
2774 pr_err("Reserving MSI range failed\n");
2775 return -ENOMEM;
2776 }
2777
2778 /* HT memory range */
2779 val = reserve_iova(&reserved_iova_ranges,
2780 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2781 if (!val) {
2782 pr_err("Reserving HT range failed\n");
2783 return -ENOMEM;
2784 }
2785
2786 /*
2787 * Memory used for PCI resources
2788 * FIXME: Check whether we can reserve the PCI-hole completly
2789 */
2790 for_each_pci_dev(pdev) {
2791 int i;
2792
2793 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2794 struct resource *r = &pdev->resource[i];
2795
2796 if (!(r->flags & IORESOURCE_MEM))
2797 continue;
2798
2799 val = reserve_iova(&reserved_iova_ranges,
2800 IOVA_PFN(r->start),
2801 IOVA_PFN(r->end));
2802 if (!val) {
2803 pr_err("Reserve pci-resource range failed\n");
2804 return -ENOMEM;
2805 }
2806 }
2807 }
2808
2809 return 0;
2810}
2811
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002812int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002813{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002814 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002815
2816 ret = iova_cache_get();
2817 if (ret)
2818 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002819
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002820 ret = init_reserved_iova_ranges();
2821 if (ret)
2822 return ret;
2823
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002824 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2825 if (err)
2826 return err;
2827#ifdef CONFIG_ARM_AMBA
2828 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2829 if (err)
2830 return err;
2831#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002832 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2833 if (err)
2834 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002835
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002836 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002837}
2838
Joerg Roedel6631ee92008-06-26 21:28:05 +02002839int __init amd_iommu_init_dma_ops(void)
2840{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002841 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002842 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002843
Joerg Roedel62410ee2012-06-12 16:42:43 +02002844 if (amd_iommu_unmap_flush)
Joerg Roedel101fa032018-11-27 16:22:31 +01002845 pr_info("IO/TLB flush on unmap enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002846 else
Joerg Roedel101fa032018-11-27 16:22:31 +01002847 pr_info("Lazy IO/TLB flushing enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002848
Joerg Roedel6631ee92008-06-26 21:28:05 +02002849 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002850
Joerg Roedel6631ee92008-06-26 21:28:05 +02002851}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002852
2853/*****************************************************************************
2854 *
2855 * The following functions belong to the exported interface of AMD IOMMU
2856 *
2857 * This interface allows access to lower level functions of the IOMMU
2858 * like protection domain handling and assignement of devices to domains
2859 * which is not possible with the dma_ops interface.
2860 *
2861 *****************************************************************************/
2862
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002863static void cleanup_domain(struct protection_domain *domain)
2864{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002865 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002866 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002867
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002868 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002869
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002870 while (!list_empty(&domain->dev_list)) {
2871 entry = list_first_entry(&domain->dev_list,
2872 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002873 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002874 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002875 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002876
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002877 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002878}
2879
Joerg Roedel26508152009-08-26 16:52:40 +02002880static void protection_domain_free(struct protection_domain *domain)
2881{
2882 if (!domain)
2883 return;
2884
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002885 del_domain_from_list(domain);
2886
Joerg Roedel26508152009-08-26 16:52:40 +02002887 if (domain->id)
2888 domain_id_free(domain->id);
2889
2890 kfree(domain);
2891}
2892
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002893static int protection_domain_init(struct protection_domain *domain)
2894{
2895 spin_lock_init(&domain->lock);
2896 mutex_init(&domain->api_lock);
2897 domain->id = domain_id_alloc();
2898 if (!domain->id)
2899 return -ENOMEM;
2900 INIT_LIST_HEAD(&domain->dev_list);
2901
2902 return 0;
2903}
2904
Joerg Roedel26508152009-08-26 16:52:40 +02002905static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002906{
2907 struct protection_domain *domain;
2908
2909 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2910 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002911 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002912
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002913 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002914 goto out_err;
2915
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002916 add_domain_to_list(domain);
2917
Joerg Roedel26508152009-08-26 16:52:40 +02002918 return domain;
2919
2920out_err:
2921 kfree(domain);
2922
2923 return NULL;
2924}
2925
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002926static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2927{
2928 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002929 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002930
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002931 switch (type) {
2932 case IOMMU_DOMAIN_UNMANAGED:
2933 pdomain = protection_domain_alloc();
2934 if (!pdomain)
2935 return NULL;
2936
2937 pdomain->mode = PAGE_MODE_3_LEVEL;
2938 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2939 if (!pdomain->pt_root) {
2940 protection_domain_free(pdomain);
2941 return NULL;
2942 }
2943
2944 pdomain->domain.geometry.aperture_start = 0;
2945 pdomain->domain.geometry.aperture_end = ~0ULL;
2946 pdomain->domain.geometry.force_aperture = true;
2947
2948 break;
2949 case IOMMU_DOMAIN_DMA:
2950 dma_domain = dma_ops_domain_alloc();
2951 if (!dma_domain) {
Joerg Roedel101fa032018-11-27 16:22:31 +01002952 pr_err("Failed to allocate\n");
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002953 return NULL;
2954 }
2955 pdomain = &dma_domain->domain;
2956 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002957 case IOMMU_DOMAIN_IDENTITY:
2958 pdomain = protection_domain_alloc();
2959 if (!pdomain)
2960 return NULL;
2961
2962 pdomain->mode = PAGE_MODE_NONE;
2963 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002964 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002965 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002966 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002967
2968 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002969}
2970
2971static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002972{
2973 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002974 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002975
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002976 domain = to_pdomain(dom);
2977
Joerg Roedel98383fc2008-12-02 18:34:12 +01002978 if (domain->dev_cnt > 0)
2979 cleanup_domain(domain);
2980
2981 BUG_ON(domain->dev_cnt != 0);
2982
Joerg Roedelcda70052016-07-07 15:57:04 +02002983 if (!dom)
2984 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002985
Joerg Roedelcda70052016-07-07 15:57:04 +02002986 switch (dom->type) {
2987 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002988 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002989 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002990 dma_ops_domain_free(dma_dom);
2991 break;
2992 default:
2993 if (domain->mode != PAGE_MODE_NONE)
2994 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002995
Joerg Roedelcda70052016-07-07 15:57:04 +02002996 if (domain->flags & PD_IOMMUV2_MASK)
2997 free_gcr3_table(domain);
2998
2999 protection_domain_free(domain);
3000 break;
3001 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003002}
3003
Joerg Roedel684f2882008-12-08 12:07:44 +01003004static void amd_iommu_detach_device(struct iommu_domain *dom,
3005 struct device *dev)
3006{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003007 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003008 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003009 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003010
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003011 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003012 return;
3013
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003014 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003015 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003016 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003017
Joerg Roedel657cbb62009-11-23 15:26:46 +01003018 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003019 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003020
3021 iommu = amd_iommu_rlookup_table[devid];
3022 if (!iommu)
3023 return;
3024
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003025#ifdef CONFIG_IRQ_REMAP
3026 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3027 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3028 dev_data->use_vapic = 0;
3029#endif
3030
Joerg Roedel684f2882008-12-08 12:07:44 +01003031 iommu_completion_wait(iommu);
3032}
3033
Joerg Roedel01106062008-12-02 19:34:11 +01003034static int amd_iommu_attach_device(struct iommu_domain *dom,
3035 struct device *dev)
3036{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003037 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003038 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003039 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003040 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003041
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003042 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003043 return -EINVAL;
3044
Joerg Roedel657cbb62009-11-23 15:26:46 +01003045 dev_data = dev->archdata.iommu;
3046
Joerg Roedelf62dda62011-06-09 12:55:35 +02003047 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003048 if (!iommu)
3049 return -EINVAL;
3050
Joerg Roedel657cbb62009-11-23 15:26:46 +01003051 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003052 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003053
Joerg Roedel15898bb2009-11-24 15:39:42 +01003054 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003055
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003056#ifdef CONFIG_IRQ_REMAP
3057 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3058 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3059 dev_data->use_vapic = 1;
3060 else
3061 dev_data->use_vapic = 0;
3062 }
3063#endif
3064
Joerg Roedel01106062008-12-02 19:34:11 +01003065 iommu_completion_wait(iommu);
3066
Joerg Roedel15898bb2009-11-24 15:39:42 +01003067 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003068}
3069
Joerg Roedel468e2362010-01-21 16:37:36 +01003070static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003071 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003072{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003073 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003074 int prot = 0;
3075 int ret;
3076
Joerg Roedel132bd682011-11-17 14:18:46 +01003077 if (domain->mode == PAGE_MODE_NONE)
3078 return -EINVAL;
3079
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003080 if (iommu_prot & IOMMU_READ)
3081 prot |= IOMMU_PROT_IR;
3082 if (iommu_prot & IOMMU_WRITE)
3083 prot |= IOMMU_PROT_IW;
3084
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003085 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003086 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003087 mutex_unlock(&domain->api_lock);
3088
Joerg Roedel795e74f72010-05-11 17:40:57 +02003089 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003090}
3091
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003092static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3093 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003094{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003095 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003096 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003097
Joerg Roedel132bd682011-11-17 14:18:46 +01003098 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003099 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003100
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003101 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003102 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003103 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003104
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003105 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003106}
3107
Joerg Roedel645c4c82008-12-02 20:05:50 +01003108static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303109 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003110{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003111 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003112 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003113 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003114
Joerg Roedel132bd682011-11-17 14:18:46 +01003115 if (domain->mode == PAGE_MODE_NONE)
3116 return iova;
3117
Joerg Roedel3039ca12015-04-01 14:58:48 +02003118 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003119
Joerg Roedela6d41a42009-09-02 17:08:55 +02003120 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003121 return 0;
3122
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003123 offset_mask = pte_pgsize - 1;
Singh, Brijeshb3e9b512018-10-04 21:40:23 +00003124 __pte = __sme_clr(*pte & PM_ADDR_MASK);
Joerg Roedelf03152b2010-01-21 16:15:24 +01003125
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003126 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003127}
3128
Joerg Roedelab636482014-09-05 10:48:21 +02003129static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003130{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003131 switch (cap) {
3132 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003133 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003134 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003135 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003136 case IOMMU_CAP_NOEXEC:
3137 return false;
Lu Baolue84b7cc2018-10-08 10:24:19 +08003138 default:
3139 break;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003140 }
3141
Joerg Roedelab636482014-09-05 10:48:21 +02003142 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003143}
3144
Eric Augere5b52342017-01-19 20:57:47 +00003145static void amd_iommu_get_resv_regions(struct device *dev,
3146 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003147{
Eric Auger4397f322017-01-19 20:57:54 +00003148 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003149 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003150 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003151
3152 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003153 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003154 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003155
3156 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003157 size_t length;
3158 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003159
3160 if (devid < entry->devid_start || devid > entry->devid_end)
3161 continue;
3162
Eric Auger4397f322017-01-19 20:57:54 +00003163 length = entry->address_end - entry->address_start;
3164 if (entry->prot & IOMMU_PROT_IR)
3165 prot |= IOMMU_READ;
3166 if (entry->prot & IOMMU_PROT_IW)
3167 prot |= IOMMU_WRITE;
3168
3169 region = iommu_alloc_resv_region(entry->address_start,
3170 length, prot,
3171 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003172 if (!region) {
3173 pr_err("Out of memory allocating dm-regions for %s\n",
3174 dev_name(dev));
3175 return;
3176 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003177 list_add_tail(&region->list, head);
3178 }
Eric Auger4397f322017-01-19 20:57:54 +00003179
3180 region = iommu_alloc_resv_region(MSI_RANGE_START,
3181 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003182 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003183 if (!region)
3184 return;
3185 list_add_tail(&region->list, head);
3186
3187 region = iommu_alloc_resv_region(HT_RANGE_START,
3188 HT_RANGE_END - HT_RANGE_START + 1,
3189 0, IOMMU_RESV_RESERVED);
3190 if (!region)
3191 return;
3192 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003193}
3194
Eric Augere5b52342017-01-19 20:57:47 +00003195static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003196 struct list_head *head)
3197{
Eric Augere5b52342017-01-19 20:57:47 +00003198 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003199
3200 list_for_each_entry_safe(entry, next, head, list)
3201 kfree(entry);
3202}
3203
Eric Augere5b52342017-01-19 20:57:47 +00003204static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003205 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003206 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003207{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003208 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003209 unsigned long start, end;
3210
3211 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003212 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003213
3214 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3215}
3216
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003217static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3218 struct device *dev)
3219{
3220 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3221 return dev_data->defer_attach;
3222}
3223
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003224static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3225{
3226 struct protection_domain *dom = to_pdomain(domain);
3227
3228 domain_flush_tlb_pde(dom);
3229 domain_flush_complete(dom);
3230}
3231
3232static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3233 unsigned long iova, size_t size)
3234{
3235}
3236
Joerg Roedelb0119e82017-02-01 13:23:08 +01003237const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003238 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003239 .domain_alloc = amd_iommu_domain_alloc,
3240 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003241 .attach_dev = amd_iommu_attach_device,
3242 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003243 .map = amd_iommu_map,
3244 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003245 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003246 .add_device = amd_iommu_add_device,
3247 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003248 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003249 .get_resv_regions = amd_iommu_get_resv_regions,
3250 .put_resv_regions = amd_iommu_put_resv_regions,
3251 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003252 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003253 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003254 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3255 .iotlb_range_add = amd_iommu_iotlb_range_add,
3256 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003257};
3258
Joerg Roedel0feae532009-08-26 15:26:30 +02003259/*****************************************************************************
3260 *
3261 * The next functions do a basic initialization of IOMMU for pass through
3262 * mode
3263 *
3264 * In passthrough mode the IOMMU is initialized and enabled but not used for
3265 * DMA-API translation.
3266 *
3267 *****************************************************************************/
3268
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003269/* IOMMUv2 specific functions */
3270int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3271{
3272 return atomic_notifier_chain_register(&ppr_notifier, nb);
3273}
3274EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3275
3276int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3277{
3278 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3279}
3280EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003281
3282void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3283{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003284 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003285 unsigned long flags;
3286
3287 spin_lock_irqsave(&domain->lock, flags);
3288
3289 /* Update data structure */
3290 domain->mode = PAGE_MODE_NONE;
3291 domain->updated = true;
3292
3293 /* Make changes visible to IOMMUs */
3294 update_domain(domain);
3295
3296 /* Page-table is not visible to IOMMU anymore, so free it */
3297 free_pagetable(domain);
3298
3299 spin_unlock_irqrestore(&domain->lock, flags);
3300}
3301EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003302
3303int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3304{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003305 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003306 unsigned long flags;
3307 int levels, ret;
3308
3309 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3310 return -EINVAL;
3311
3312 /* Number of GCR3 table levels required */
3313 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3314 levels += 1;
3315
3316 if (levels > amd_iommu_max_glx_val)
3317 return -EINVAL;
3318
3319 spin_lock_irqsave(&domain->lock, flags);
3320
3321 /*
3322 * Save us all sanity checks whether devices already in the
3323 * domain support IOMMUv2. Just force that the domain has no
3324 * devices attached when it is switched into IOMMUv2 mode.
3325 */
3326 ret = -EBUSY;
3327 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3328 goto out;
3329
3330 ret = -ENOMEM;
3331 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3332 if (domain->gcr3_tbl == NULL)
3333 goto out;
3334
3335 domain->glx = levels;
3336 domain->flags |= PD_IOMMUV2_MASK;
3337 domain->updated = true;
3338
3339 update_domain(domain);
3340
3341 ret = 0;
3342
3343out:
3344 spin_unlock_irqrestore(&domain->lock, flags);
3345
3346 return ret;
3347}
3348EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003349
3350static int __flush_pasid(struct protection_domain *domain, int pasid,
3351 u64 address, bool size)
3352{
3353 struct iommu_dev_data *dev_data;
3354 struct iommu_cmd cmd;
3355 int i, ret;
3356
3357 if (!(domain->flags & PD_IOMMUV2_MASK))
3358 return -EINVAL;
3359
3360 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3361
3362 /*
3363 * IOMMU TLB needs to be flushed before Device TLB to
3364 * prevent device TLB refill from IOMMU TLB
3365 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003366 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003367 if (domain->dev_iommu[i] == 0)
3368 continue;
3369
3370 ret = iommu_queue_command(amd_iommus[i], &cmd);
3371 if (ret != 0)
3372 goto out;
3373 }
3374
3375 /* Wait until IOMMU TLB flushes are complete */
3376 domain_flush_complete(domain);
3377
3378 /* Now flush device TLBs */
3379 list_for_each_entry(dev_data, &domain->dev_list, list) {
3380 struct amd_iommu *iommu;
3381 int qdep;
3382
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003383 /*
3384 There might be non-IOMMUv2 capable devices in an IOMMUv2
3385 * domain.
3386 */
3387 if (!dev_data->ats.enabled)
3388 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003389
3390 qdep = dev_data->ats.qdep;
3391 iommu = amd_iommu_rlookup_table[dev_data->devid];
3392
3393 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3394 qdep, address, size);
3395
3396 ret = iommu_queue_command(iommu, &cmd);
3397 if (ret != 0)
3398 goto out;
3399 }
3400
3401 /* Wait until all device TLBs are flushed */
3402 domain_flush_complete(domain);
3403
3404 ret = 0;
3405
3406out:
3407
3408 return ret;
3409}
3410
3411static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3412 u64 address)
3413{
3414 return __flush_pasid(domain, pasid, address, false);
3415}
3416
3417int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3418 u64 address)
3419{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003420 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003421 unsigned long flags;
3422 int ret;
3423
3424 spin_lock_irqsave(&domain->lock, flags);
3425 ret = __amd_iommu_flush_page(domain, pasid, address);
3426 spin_unlock_irqrestore(&domain->lock, flags);
3427
3428 return ret;
3429}
3430EXPORT_SYMBOL(amd_iommu_flush_page);
3431
3432static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3433{
3434 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3435 true);
3436}
3437
3438int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3439{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003440 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003441 unsigned long flags;
3442 int ret;
3443
3444 spin_lock_irqsave(&domain->lock, flags);
3445 ret = __amd_iommu_flush_tlb(domain, pasid);
3446 spin_unlock_irqrestore(&domain->lock, flags);
3447
3448 return ret;
3449}
3450EXPORT_SYMBOL(amd_iommu_flush_tlb);
3451
Joerg Roedelb16137b2011-11-21 16:50:23 +01003452static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3453{
3454 int index;
3455 u64 *pte;
3456
3457 while (true) {
3458
3459 index = (pasid >> (9 * level)) & 0x1ff;
3460 pte = &root[index];
3461
3462 if (level == 0)
3463 break;
3464
3465 if (!(*pte & GCR3_VALID)) {
3466 if (!alloc)
3467 return NULL;
3468
3469 root = (void *)get_zeroed_page(GFP_ATOMIC);
3470 if (root == NULL)
3471 return NULL;
3472
Tom Lendacky2543a782017-07-17 16:10:24 -05003473 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003474 }
3475
Tom Lendacky2543a782017-07-17 16:10:24 -05003476 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003477
3478 level -= 1;
3479 }
3480
3481 return pte;
3482}
3483
3484static int __set_gcr3(struct protection_domain *domain, int pasid,
3485 unsigned long cr3)
3486{
3487 u64 *pte;
3488
3489 if (domain->mode != PAGE_MODE_NONE)
3490 return -EINVAL;
3491
3492 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3493 if (pte == NULL)
3494 return -ENOMEM;
3495
3496 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3497
3498 return __amd_iommu_flush_tlb(domain, pasid);
3499}
3500
3501static int __clear_gcr3(struct protection_domain *domain, int pasid)
3502{
3503 u64 *pte;
3504
3505 if (domain->mode != PAGE_MODE_NONE)
3506 return -EINVAL;
3507
3508 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3509 if (pte == NULL)
3510 return 0;
3511
3512 *pte = 0;
3513
3514 return __amd_iommu_flush_tlb(domain, pasid);
3515}
3516
3517int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3518 unsigned long cr3)
3519{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003520 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003521 unsigned long flags;
3522 int ret;
3523
3524 spin_lock_irqsave(&domain->lock, flags);
3525 ret = __set_gcr3(domain, pasid, cr3);
3526 spin_unlock_irqrestore(&domain->lock, flags);
3527
3528 return ret;
3529}
3530EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3531
3532int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3533{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003534 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003535 unsigned long flags;
3536 int ret;
3537
3538 spin_lock_irqsave(&domain->lock, flags);
3539 ret = __clear_gcr3(domain, pasid);
3540 spin_unlock_irqrestore(&domain->lock, flags);
3541
3542 return ret;
3543}
3544EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003545
3546int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3547 int status, int tag)
3548{
3549 struct iommu_dev_data *dev_data;
3550 struct amd_iommu *iommu;
3551 struct iommu_cmd cmd;
3552
3553 dev_data = get_dev_data(&pdev->dev);
3554 iommu = amd_iommu_rlookup_table[dev_data->devid];
3555
3556 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3557 tag, dev_data->pri_tlp);
3558
3559 return iommu_queue_command(iommu, &cmd);
3560}
3561EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003562
3563struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3564{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003565 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003566
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003567 pdomain = get_domain(&pdev->dev);
3568 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003569 return NULL;
3570
3571 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003572 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003573 return NULL;
3574
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003575 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003576}
3577EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003578
3579void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3580{
3581 struct iommu_dev_data *dev_data;
3582
3583 if (!amd_iommu_v2_supported())
3584 return;
3585
3586 dev_data = get_dev_data(&pdev->dev);
3587 dev_data->errata |= (1 << erratum);
3588}
3589EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003590
3591int amd_iommu_device_info(struct pci_dev *pdev,
3592 struct amd_iommu_device_info *info)
3593{
3594 int max_pasids;
3595 int pos;
3596
3597 if (pdev == NULL || info == NULL)
3598 return -EINVAL;
3599
3600 if (!amd_iommu_v2_supported())
3601 return -EINVAL;
3602
3603 memset(info, 0, sizeof(*info));
3604
Gil Kupfercef74402018-05-10 17:56:02 -05003605 if (!pci_ats_disabled()) {
3606 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3607 if (pos)
3608 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3609 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003610
3611 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3612 if (pos)
3613 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3614
3615 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3616 if (pos) {
3617 int features;
3618
3619 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3620 max_pasids = min(max_pasids, (1 << 20));
3621
3622 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3623 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3624
3625 features = pci_pasid_features(pdev);
3626 if (features & PCI_PASID_CAP_EXEC)
3627 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3628 if (features & PCI_PASID_CAP_PRIV)
3629 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3630 }
3631
3632 return 0;
3633}
3634EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003635
3636#ifdef CONFIG_IRQ_REMAP
3637
3638/*****************************************************************************
3639 *
3640 * Interrupt Remapping Implementation
3641 *
3642 *****************************************************************************/
3643
Jiang Liu7c71d302015-04-13 14:11:33 +08003644static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003645static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003646
Joerg Roedel2b324502012-06-21 16:29:10 +02003647static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3648{
3649 u64 dte;
3650
3651 dte = amd_iommu_dev_table[devid].data[2];
3652 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003653 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003654 dte |= DTE_IRQ_REMAP_INTCTL;
3655 dte |= DTE_IRQ_TABLE_LEN;
3656 dte |= DTE_IRQ_REMAP_ENABLE;
3657
3658 amd_iommu_dev_table[devid].data[2] = dte;
3659}
3660
Scott Wooddf42a042018-02-14 17:36:28 -06003661static struct irq_remap_table *get_irq_table(u16 devid)
3662{
3663 struct irq_remap_table *table;
3664
3665 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3666 "%s: no iommu for devid %x\n", __func__, devid))
3667 return NULL;
3668
3669 table = irq_lookup_table[devid];
3670 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3671 return NULL;
3672
3673 return table;
3674}
3675
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003676static struct irq_remap_table *__alloc_irq_table(void)
3677{
3678 struct irq_remap_table *table;
3679
3680 table = kzalloc(sizeof(*table), GFP_KERNEL);
3681 if (!table)
3682 return NULL;
3683
3684 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3685 if (!table->table) {
3686 kfree(table);
3687 return NULL;
3688 }
3689 raw_spin_lock_init(&table->lock);
3690
3691 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3692 memset(table->table, 0,
3693 MAX_IRQS_PER_TABLE * sizeof(u32));
3694 else
3695 memset(table->table, 0,
3696 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3697 return table;
3698}
3699
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003700static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3701 struct irq_remap_table *table)
3702{
3703 irq_lookup_table[devid] = table;
3704 set_dte_irq_entry(devid, table);
3705 iommu_flush_dte(iommu, devid);
3706}
3707
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003708static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003709{
3710 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003711 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003712 struct amd_iommu *iommu;
3713 unsigned long flags;
3714 u16 alias;
3715
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003716 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003717
3718 iommu = amd_iommu_rlookup_table[devid];
3719 if (!iommu)
3720 goto out_unlock;
3721
3722 table = irq_lookup_table[devid];
3723 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003724 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003725
3726 alias = amd_iommu_alias_table[devid];
3727 table = irq_lookup_table[alias];
3728 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003729 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003730 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003731 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003732 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003733
3734 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003735 new_table = __alloc_irq_table();
3736 if (!new_table)
3737 return NULL;
3738
3739 spin_lock_irqsave(&iommu_table_lock, flags);
3740
3741 table = irq_lookup_table[devid];
3742 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003743 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003744
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003745 table = irq_lookup_table[alias];
3746 if (table) {
3747 set_remap_table_entry(iommu, devid, table);
3748 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003749 }
3750
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003751 table = new_table;
3752 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003753
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003754 set_remap_table_entry(iommu, devid, table);
3755 if (devid != alias)
3756 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003757
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003758out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003759 iommu_completion_wait(iommu);
3760
3761out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003762 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003763
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003764 if (new_table) {
3765 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3766 kfree(new_table);
3767 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003768 return table;
3769}
3770
Joerg Roedel37946d92017-10-06 12:16:39 +02003771static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003772{
3773 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003774 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003775 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003776 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3777
3778 if (!iommu)
3779 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003780
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003781 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003782 if (!table)
3783 return -ENODEV;
3784
Joerg Roedel37946d92017-10-06 12:16:39 +02003785 if (align)
3786 alignment = roundup_pow_of_two(count);
3787
Scott Wood27790392018-01-21 03:28:54 -06003788 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003789
3790 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003791 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003792 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003793 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003794 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003795 } else {
3796 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003797 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003798 continue;
3799 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003800
3801 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003802 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003803 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003804
3805 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003806 goto out;
3807 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003808
3809 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003810 }
3811
3812 index = -ENOSPC;
3813
3814out:
Scott Wood27790392018-01-21 03:28:54 -06003815 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003816
3817 return index;
3818}
3819
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003820static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3821 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003822{
3823 struct irq_remap_table *table;
3824 struct amd_iommu *iommu;
3825 unsigned long flags;
3826 struct irte_ga *entry;
3827
3828 iommu = amd_iommu_rlookup_table[devid];
3829 if (iommu == NULL)
3830 return -EINVAL;
3831
Scott Wooddf42a042018-02-14 17:36:28 -06003832 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003833 if (!table)
3834 return -ENOMEM;
3835
Scott Wood27790392018-01-21 03:28:54 -06003836 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003837
3838 entry = (struct irte_ga *)table->table;
3839 entry = &entry[index];
3840 entry->lo.fields_remap.valid = 0;
3841 entry->hi.val = irte->hi.val;
3842 entry->lo.val = irte->lo.val;
3843 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003844 if (data)
3845 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003846
Scott Wood27790392018-01-21 03:28:54 -06003847 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003848
3849 iommu_flush_irt(iommu, devid);
3850 iommu_completion_wait(iommu);
3851
3852 return 0;
3853}
3854
3855static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003856{
3857 struct irq_remap_table *table;
3858 struct amd_iommu *iommu;
3859 unsigned long flags;
3860
3861 iommu = amd_iommu_rlookup_table[devid];
3862 if (iommu == NULL)
3863 return -EINVAL;
3864
Scott Wooddf42a042018-02-14 17:36:28 -06003865 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003866 if (!table)
3867 return -ENOMEM;
3868
Scott Wood27790392018-01-21 03:28:54 -06003869 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003870 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003871 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003872
3873 iommu_flush_irt(iommu, devid);
3874 iommu_completion_wait(iommu);
3875
3876 return 0;
3877}
3878
3879static void free_irte(u16 devid, int index)
3880{
3881 struct irq_remap_table *table;
3882 struct amd_iommu *iommu;
3883 unsigned long flags;
3884
3885 iommu = amd_iommu_rlookup_table[devid];
3886 if (iommu == NULL)
3887 return;
3888
Scott Wooddf42a042018-02-14 17:36:28 -06003889 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003890 if (!table)
3891 return;
3892
Scott Wood27790392018-01-21 03:28:54 -06003893 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003894 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003895 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003896
3897 iommu_flush_irt(iommu, devid);
3898 iommu_completion_wait(iommu);
3899}
3900
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003901static void irte_prepare(void *entry,
3902 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003903 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003904{
3905 union irte *irte = (union irte *) entry;
3906
3907 irte->val = 0;
3908 irte->fields.vector = vector;
3909 irte->fields.int_type = delivery_mode;
3910 irte->fields.destination = dest_apicid;
3911 irte->fields.dm = dest_mode;
3912 irte->fields.valid = 1;
3913}
3914
3915static void irte_ga_prepare(void *entry,
3916 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003917 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003918{
3919 struct irte_ga *irte = (struct irte_ga *) entry;
3920
3921 irte->lo.val = 0;
3922 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003923 irte->lo.fields_remap.int_type = delivery_mode;
3924 irte->lo.fields_remap.dm = dest_mode;
3925 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003926 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3927 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003928 irte->lo.fields_remap.valid = 1;
3929}
3930
3931static void irte_activate(void *entry, u16 devid, u16 index)
3932{
3933 union irte *irte = (union irte *) entry;
3934
3935 irte->fields.valid = 1;
3936 modify_irte(devid, index, irte);
3937}
3938
3939static void irte_ga_activate(void *entry, u16 devid, u16 index)
3940{
3941 struct irte_ga *irte = (struct irte_ga *) entry;
3942
3943 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003944 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003945}
3946
3947static void irte_deactivate(void *entry, u16 devid, u16 index)
3948{
3949 union irte *irte = (union irte *) entry;
3950
3951 irte->fields.valid = 0;
3952 modify_irte(devid, index, irte);
3953}
3954
3955static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3956{
3957 struct irte_ga *irte = (struct irte_ga *) entry;
3958
3959 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003960 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003961}
3962
3963static void irte_set_affinity(void *entry, u16 devid, u16 index,
3964 u8 vector, u32 dest_apicid)
3965{
3966 union irte *irte = (union irte *) entry;
3967
3968 irte->fields.vector = vector;
3969 irte->fields.destination = dest_apicid;
3970 modify_irte(devid, index, irte);
3971}
3972
3973static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3974 u8 vector, u32 dest_apicid)
3975{
3976 struct irte_ga *irte = (struct irte_ga *) entry;
3977
Scott Wood01ee04b2018-01-28 14:22:19 -06003978 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003979 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003980 irte->lo.fields_remap.destination =
3981 APICID_TO_IRTE_DEST_LO(dest_apicid);
3982 irte->hi.fields.destination =
3983 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003984 modify_irte_ga(devid, index, irte, NULL);
3985 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003986}
3987
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003988#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003989static void irte_set_allocated(struct irq_remap_table *table, int index)
3990{
3991 table->table[index] = IRTE_ALLOCATED;
3992}
3993
3994static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3995{
3996 struct irte_ga *ptr = (struct irte_ga *)table->table;
3997 struct irte_ga *irte = &ptr[index];
3998
3999 memset(&irte->lo.val, 0, sizeof(u64));
4000 memset(&irte->hi.val, 0, sizeof(u64));
4001 irte->hi.fields.vector = 0xff;
4002}
4003
4004static bool irte_is_allocated(struct irq_remap_table *table, int index)
4005{
4006 union irte *ptr = (union irte *)table->table;
4007 union irte *irte = &ptr[index];
4008
4009 return irte->val != 0;
4010}
4011
4012static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4013{
4014 struct irte_ga *ptr = (struct irte_ga *)table->table;
4015 struct irte_ga *irte = &ptr[index];
4016
4017 return irte->hi.fields.vector != 0;
4018}
4019
4020static void irte_clear_allocated(struct irq_remap_table *table, int index)
4021{
4022 table->table[index] = 0;
4023}
4024
4025static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4026{
4027 struct irte_ga *ptr = (struct irte_ga *)table->table;
4028 struct irte_ga *irte = &ptr[index];
4029
4030 memset(&irte->lo.val, 0, sizeof(u64));
4031 memset(&irte->hi.val, 0, sizeof(u64));
4032}
4033
Jiang Liu7c71d302015-04-13 14:11:33 +08004034static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004035{
Jiang Liu7c71d302015-04-13 14:11:33 +08004036 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004037
Jiang Liu7c71d302015-04-13 14:11:33 +08004038 switch (info->type) {
4039 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4040 devid = get_ioapic_devid(info->ioapic_id);
4041 break;
4042 case X86_IRQ_ALLOC_TYPE_HPET:
4043 devid = get_hpet_devid(info->hpet_id);
4044 break;
4045 case X86_IRQ_ALLOC_TYPE_MSI:
4046 case X86_IRQ_ALLOC_TYPE_MSIX:
4047 devid = get_device_id(&info->msi_dev->dev);
4048 break;
4049 default:
4050 BUG_ON(1);
4051 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004052 }
4053
Jiang Liu7c71d302015-04-13 14:11:33 +08004054 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004055}
4056
Jiang Liu7c71d302015-04-13 14:11:33 +08004057static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004058{
Jiang Liu7c71d302015-04-13 14:11:33 +08004059 struct amd_iommu *iommu;
4060 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062 if (!info)
4063 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004064
Jiang Liu7c71d302015-04-13 14:11:33 +08004065 devid = get_devid(info);
4066 if (devid >= 0) {
4067 iommu = amd_iommu_rlookup_table[devid];
4068 if (iommu)
4069 return iommu->ir_domain;
4070 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004071
Jiang Liu7c71d302015-04-13 14:11:33 +08004072 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004073}
4074
Jiang Liu7c71d302015-04-13 14:11:33 +08004075static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004076{
Jiang Liu7c71d302015-04-13 14:11:33 +08004077 struct amd_iommu *iommu;
4078 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004079
Jiang Liu7c71d302015-04-13 14:11:33 +08004080 if (!info)
4081 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004082
Jiang Liu7c71d302015-04-13 14:11:33 +08004083 switch (info->type) {
4084 case X86_IRQ_ALLOC_TYPE_MSI:
4085 case X86_IRQ_ALLOC_TYPE_MSIX:
4086 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004087 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004088 return NULL;
4089
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004090 iommu = amd_iommu_rlookup_table[devid];
4091 if (iommu)
4092 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004093 break;
4094 default:
4095 break;
4096 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004097
Jiang Liu7c71d302015-04-13 14:11:33 +08004098 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004099}
4100
Joerg Roedel6b474b82012-06-26 16:46:04 +02004101struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004102 .prepare = amd_iommu_prepare,
4103 .enable = amd_iommu_enable,
4104 .disable = amd_iommu_disable,
4105 .reenable = amd_iommu_reenable,
4106 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004107 .get_ir_irq_domain = get_ir_irq_domain,
4108 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004109};
Jiang Liu7c71d302015-04-13 14:11:33 +08004110
4111static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4112 struct irq_cfg *irq_cfg,
4113 struct irq_alloc_info *info,
4114 int devid, int index, int sub_handle)
4115{
4116 struct irq_2_irte *irte_info = &data->irq_2_irte;
4117 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004118 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004119 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4120
4121 if (!iommu)
4122 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004123
Jiang Liu7c71d302015-04-13 14:11:33 +08004124 data->irq_2_irte.devid = devid;
4125 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004126 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4127 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004128 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004129
4130 switch (info->type) {
4131 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4132 /* Setup IOAPIC entry */
4133 entry = info->ioapic_entry;
4134 info->ioapic_entry = NULL;
4135 memset(entry, 0, sizeof(*entry));
4136 entry->vector = index;
4137 entry->mask = 0;
4138 entry->trigger = info->ioapic_trigger;
4139 entry->polarity = info->ioapic_polarity;
4140 /* Mask level triggered irqs. */
4141 if (info->ioapic_trigger)
4142 entry->mask = 1;
4143 break;
4144
4145 case X86_IRQ_ALLOC_TYPE_HPET:
4146 case X86_IRQ_ALLOC_TYPE_MSI:
4147 case X86_IRQ_ALLOC_TYPE_MSIX:
4148 msg->address_hi = MSI_ADDR_BASE_HI;
4149 msg->address_lo = MSI_ADDR_BASE_LO;
4150 msg->data = irte_info->index;
4151 break;
4152
4153 default:
4154 BUG_ON(1);
4155 break;
4156 }
4157}
4158
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004159struct amd_irte_ops irte_32_ops = {
4160 .prepare = irte_prepare,
4161 .activate = irte_activate,
4162 .deactivate = irte_deactivate,
4163 .set_affinity = irte_set_affinity,
4164 .set_allocated = irte_set_allocated,
4165 .is_allocated = irte_is_allocated,
4166 .clear_allocated = irte_clear_allocated,
4167};
4168
4169struct amd_irte_ops irte_128_ops = {
4170 .prepare = irte_ga_prepare,
4171 .activate = irte_ga_activate,
4172 .deactivate = irte_ga_deactivate,
4173 .set_affinity = irte_ga_set_affinity,
4174 .set_allocated = irte_ga_set_allocated,
4175 .is_allocated = irte_ga_is_allocated,
4176 .clear_allocated = irte_ga_clear_allocated,
4177};
4178
Jiang Liu7c71d302015-04-13 14:11:33 +08004179static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4180 unsigned int nr_irqs, void *arg)
4181{
4182 struct irq_alloc_info *info = arg;
4183 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004184 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004185 struct irq_cfg *cfg;
4186 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004187 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004188
4189 if (!info)
4190 return -EINVAL;
4191 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4192 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4193 return -EINVAL;
4194
4195 /*
4196 * With IRQ remapping enabled, don't need contiguous CPU vectors
4197 * to support multiple MSI interrupts.
4198 */
4199 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4200 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4201
4202 devid = get_devid(info);
4203 if (devid < 0)
4204 return -EINVAL;
4205
4206 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4207 if (ret < 0)
4208 return ret;
4209
Jiang Liu7c71d302015-04-13 14:11:33 +08004210 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004211 struct irq_remap_table *table;
4212 struct amd_iommu *iommu;
4213
4214 table = alloc_irq_table(devid);
4215 if (table) {
4216 if (!table->min_index) {
4217 /*
4218 * Keep the first 32 indexes free for IOAPIC
4219 * interrupts.
4220 */
4221 table->min_index = 32;
4222 iommu = amd_iommu_rlookup_table[devid];
4223 for (i = 0; i < 32; ++i)
4224 iommu->irte_ops->set_allocated(table, i);
4225 }
4226 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004227 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004228 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004229 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004230 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004231 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004232 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4233
4234 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004235 }
4236 if (index < 0) {
4237 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004238 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004239 goto out_free_parent;
4240 }
4241
4242 for (i = 0; i < nr_irqs; i++) {
4243 irq_data = irq_domain_get_irq_data(domain, virq + i);
4244 cfg = irqd_cfg(irq_data);
4245 if (!irq_data || !cfg) {
4246 ret = -EINVAL;
4247 goto out_free_data;
4248 }
4249
Joerg Roedela130e692015-08-13 11:07:25 +02004250 ret = -ENOMEM;
4251 data = kzalloc(sizeof(*data), GFP_KERNEL);
4252 if (!data)
4253 goto out_free_data;
4254
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004255 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4256 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4257 else
4258 data->entry = kzalloc(sizeof(struct irte_ga),
4259 GFP_KERNEL);
4260 if (!data->entry) {
4261 kfree(data);
4262 goto out_free_data;
4263 }
4264
Jiang Liu7c71d302015-04-13 14:11:33 +08004265 irq_data->hwirq = (devid << 16) + i;
4266 irq_data->chip_data = data;
4267 irq_data->chip = &amd_ir_chip;
4268 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4269 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4270 }
Joerg Roedela130e692015-08-13 11:07:25 +02004271
Jiang Liu7c71d302015-04-13 14:11:33 +08004272 return 0;
4273
4274out_free_data:
4275 for (i--; i >= 0; i--) {
4276 irq_data = irq_domain_get_irq_data(domain, virq + i);
4277 if (irq_data)
4278 kfree(irq_data->chip_data);
4279 }
4280 for (i = 0; i < nr_irqs; i++)
4281 free_irte(devid, index + i);
4282out_free_parent:
4283 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4284 return ret;
4285}
4286
4287static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4288 unsigned int nr_irqs)
4289{
4290 struct irq_2_irte *irte_info;
4291 struct irq_data *irq_data;
4292 struct amd_ir_data *data;
4293 int i;
4294
4295 for (i = 0; i < nr_irqs; i++) {
4296 irq_data = irq_domain_get_irq_data(domain, virq + i);
4297 if (irq_data && irq_data->chip_data) {
4298 data = irq_data->chip_data;
4299 irte_info = &data->irq_2_irte;
4300 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004301 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004302 kfree(data);
4303 }
4304 }
4305 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4306}
4307
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004308static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4309 struct amd_ir_data *ir_data,
4310 struct irq_2_irte *irte_info,
4311 struct irq_cfg *cfg);
4312
Thomas Gleixner72491642017-09-13 23:29:10 +02004313static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004314 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004315{
4316 struct amd_ir_data *data = irq_data->chip_data;
4317 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004318 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004319 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004320
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004321 if (!iommu)
4322 return 0;
4323
4324 iommu->irte_ops->activate(data->entry, irte_info->devid,
4325 irte_info->index);
4326 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004327 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004328}
4329
4330static void irq_remapping_deactivate(struct irq_domain *domain,
4331 struct irq_data *irq_data)
4332{
4333 struct amd_ir_data *data = irq_data->chip_data;
4334 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004335 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004336
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004337 if (iommu)
4338 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4339 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004340}
4341
Tobias Klausere2f9d452017-05-24 16:31:16 +02004342static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004343 .alloc = irq_remapping_alloc,
4344 .free = irq_remapping_free,
4345 .activate = irq_remapping_activate,
4346 .deactivate = irq_remapping_deactivate,
4347};
4348
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004349static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4350{
4351 struct amd_iommu *iommu;
4352 struct amd_iommu_pi_data *pi_data = vcpu_info;
4353 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4354 struct amd_ir_data *ir_data = data->chip_data;
4355 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4356 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004357 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4358
4359 /* Note:
4360 * This device has never been set up for guest mode.
4361 * we should not modify the IRTE
4362 */
4363 if (!dev_data || !dev_data->use_vapic)
4364 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004365
4366 pi_data->ir_data = ir_data;
4367
4368 /* Note:
4369 * SVM tries to set up for VAPIC mode, but we are in
4370 * legacy mode. So, we force legacy mode instead.
4371 */
4372 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
Joerg Roedel101fa032018-11-27 16:22:31 +01004373 pr_debug("%s: Fall back to using intr legacy remap\n",
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004374 __func__);
4375 pi_data->is_guest_mode = false;
4376 }
4377
4378 iommu = amd_iommu_rlookup_table[irte_info->devid];
4379 if (iommu == NULL)
4380 return -EINVAL;
4381
4382 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4383 if (pi_data->is_guest_mode) {
4384 /* Setting */
4385 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4386 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004387 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004388 irte->lo.fields_vapic.guest_mode = 1;
4389 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4390
4391 ir_data->cached_ga_tag = pi_data->ga_tag;
4392 } else {
4393 /* Un-Setting */
4394 struct irq_cfg *cfg = irqd_cfg(data);
4395
4396 irte->hi.val = 0;
4397 irte->lo.val = 0;
4398 irte->hi.fields.vector = cfg->vector;
4399 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004400 irte->lo.fields_remap.destination =
4401 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4402 irte->hi.fields.destination =
4403 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004404 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4405 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4406
4407 /*
4408 * This communicates the ga_tag back to the caller
4409 * so that it can do all the necessary clean up.
4410 */
4411 ir_data->cached_ga_tag = 0;
4412 }
4413
4414 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4415}
4416
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004417
4418static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4419 struct amd_ir_data *ir_data,
4420 struct irq_2_irte *irte_info,
4421 struct irq_cfg *cfg)
4422{
4423
4424 /*
4425 * Atomically updates the IRTE with the new destination, vector
4426 * and flushes the interrupt entry cache.
4427 */
4428 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4429 irte_info->index, cfg->vector,
4430 cfg->dest_apicid);
4431}
4432
Jiang Liu7c71d302015-04-13 14:11:33 +08004433static int amd_ir_set_affinity(struct irq_data *data,
4434 const struct cpumask *mask, bool force)
4435{
4436 struct amd_ir_data *ir_data = data->chip_data;
4437 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4438 struct irq_cfg *cfg = irqd_cfg(data);
4439 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004440 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004441 int ret;
4442
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004443 if (!iommu)
4444 return -ENODEV;
4445
Jiang Liu7c71d302015-04-13 14:11:33 +08004446 ret = parent->chip->irq_set_affinity(parent, mask, force);
4447 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4448 return ret;
4449
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004450 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004451 /*
4452 * After this point, all the interrupts will start arriving
4453 * at the new destination. So, time to cleanup the previous
4454 * vector allocation.
4455 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004456 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004457
4458 return IRQ_SET_MASK_OK_DONE;
4459}
4460
4461static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4462{
4463 struct amd_ir_data *ir_data = irq_data->chip_data;
4464
4465 *msg = ir_data->msi_entry;
4466}
4467
4468static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004469 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004470 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004471 .irq_set_affinity = amd_ir_set_affinity,
4472 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4473 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004474};
4475
4476int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4477{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004478 struct fwnode_handle *fn;
4479
4480 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4481 if (!fn)
4482 return -ENOMEM;
4483 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4484 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004485 if (!iommu->ir_domain)
4486 return -ENOMEM;
4487
4488 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004489 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4490 "AMD-IR-MSI",
4491 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004492 return 0;
4493}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004494
4495int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4496{
4497 unsigned long flags;
4498 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004499 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004500 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4501 int devid = ir_data->irq_2_irte.devid;
4502 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4503 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4504
4505 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4506 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4507 return 0;
4508
4509 iommu = amd_iommu_rlookup_table[devid];
4510 if (!iommu)
4511 return -ENODEV;
4512
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004513 table = get_irq_table(devid);
4514 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004515 return -ENODEV;
4516
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004517 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004518
4519 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004520 if (cpu >= 0) {
4521 ref->lo.fields_vapic.destination =
4522 APICID_TO_IRTE_DEST_LO(cpu);
4523 ref->hi.fields.destination =
4524 APICID_TO_IRTE_DEST_HI(cpu);
4525 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004526 ref->lo.fields_vapic.is_run = is_run;
4527 barrier();
4528 }
4529
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004530 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004531
4532 iommu_flush_irt(iommu, devid);
4533 iommu_completion_wait(iommu);
4534 return 0;
4535}
4536EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004537#endif