blob: c539b2a59019d84d451e5d21587ac7ff806bb396 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010031#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010033#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020034#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020035#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010036#include <linux/notifier.h>
37#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <linux/irq.h>
39#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020040#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080041#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010042#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020043#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020044#include <asm/irq_remapping.h>
45#include <asm/io_apic.h>
46#include <asm/apic.h>
47#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020048#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020049#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090050#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010051#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020052#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020053
54#include "amd_iommu_proto.h"
55#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020056#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020057
Christoph Hellwiga8695722017-05-21 13:26:45 +020058#define AMD_IOMMU_MAPPING_ERROR 0
59
Joerg Roedelb6c02712008-06-26 21:27:53 +020060#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
61
Joerg Roedel815b33f2011-04-06 17:26:49 +020062#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020063
Joerg Roedel307d5852016-07-05 11:54:04 +020064/* IO virtual address start page frame number */
65#define IOVA_START_PFN (1)
66#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020067
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010084static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010085static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020086
Joerg Roedel8fa5f802011-06-09 12:24:45 +020087/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010088static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020089
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100116static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200117static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200118
Joerg Roedel007b74b2015-12-21 12:53:54 +0100119/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120 * Data container for a dma_ops specific protection domain
121 */
122struct dma_ops_domain {
123 /* generic protection domain information */
124 struct protection_domain domain;
125
Joerg Roedel307d5852016-07-05 11:54:04 +0200126 /* IOVA RB-Tree */
127 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100128};
129
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200130static struct iova_domain reserved_iova_ranges;
131static struct lock_class_key reserved_rbtree_key;
132
Joerg Roedel15898bb2009-11-24 15:39:42 +0100133/****************************************************************************
134 *
135 * Helper functions
136 *
137 ****************************************************************************/
138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400139static inline int match_hid_uid(struct device *dev,
140 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100141{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400142 const char *hid, *uid;
143
144 hid = acpi_device_hid(ACPI_COMPANION(dev));
145 uid = acpi_device_uid(ACPI_COMPANION(dev));
146
147 if (!hid || !(*hid))
148 return -ENODEV;
149
150 if (!uid || !(*uid))
151 return strcmp(hid, entry->hid);
152
153 if (!(*entry->uid))
154 return strcmp(hid, entry->hid);
155
156 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100157}
158
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400159static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200160{
161 struct pci_dev *pdev = to_pci_dev(dev);
162
163 return PCI_DEVID(pdev->bus->number, pdev->devfn);
164}
165
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400166static inline int get_acpihid_device_id(struct device *dev,
167 struct acpihid_map_entry **entry)
168{
169 struct acpihid_map_entry *p;
170
171 list_for_each_entry(p, &acpihid_map, list) {
172 if (!match_hid_uid(dev, p)) {
173 if (entry)
174 *entry = p;
175 return p->devid;
176 }
177 }
178 return -EINVAL;
179}
180
181static inline int get_device_id(struct device *dev)
182{
183 int devid;
184
185 if (dev_is_pci(dev))
186 devid = get_pci_device_id(dev);
187 else
188 devid = get_acpihid_device_id(dev, NULL);
189
190 return devid;
191}
192
Joerg Roedel15898bb2009-11-24 15:39:42 +0100193static struct protection_domain *to_pdomain(struct iommu_domain *dom)
194{
195 return container_of(dom, struct protection_domain, domain);
196}
197
Joerg Roedelb3311b02016-07-08 13:31:31 +0200198static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
199{
200 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
201 return container_of(domain, struct dma_ops_domain, domain);
202}
203
Joerg Roedelf62dda62011-06-09 12:55:35 +0200204static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200205{
206 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200207
208 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
209 if (!dev_data)
210 return NULL;
211
Joerg Roedelf62dda62011-06-09 12:55:35 +0200212 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200213 ratelimit_default_init(&dev_data->rs);
214
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100215 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200216 return dev_data;
217}
218
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200219static struct iommu_dev_data *search_dev_data(u16 devid)
220{
221 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100222 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200223
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100224 if (llist_empty(&dev_data_list))
225 return NULL;
226
227 node = dev_data_list.first;
228 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200229 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100230 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200231 }
232
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100233 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200234}
235
Joerg Roedele3156042016-04-08 15:12:24 +0200236static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
237{
238 *(u16 *)data = alias;
239 return 0;
240}
241
242static u16 get_alias(struct device *dev)
243{
244 struct pci_dev *pdev = to_pci_dev(dev);
245 u16 devid, ivrs_alias, pci_alias;
246
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200247 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200248 devid = get_device_id(dev);
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530249
250 /* For ACPI HID devices, we simply return the devid as such */
251 if (!dev_is_pci(dev))
252 return devid;
253
Joerg Roedele3156042016-04-08 15:12:24 +0200254 ivrs_alias = amd_iommu_alias_table[devid];
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530255
Joerg Roedele3156042016-04-08 15:12:24 +0200256 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
257
258 if (ivrs_alias == pci_alias)
259 return ivrs_alias;
260
261 /*
262 * DMA alias showdown
263 *
264 * The IVRS is fairly reliable in telling us about aliases, but it
265 * can't know about every screwy device. If we don't have an IVRS
266 * reported alias, use the PCI reported alias. In that case we may
267 * still need to initialize the rlookup and dev_table entries if the
268 * alias is to a non-existent device.
269 */
270 if (ivrs_alias == devid) {
271 if (!amd_iommu_rlookup_table[pci_alias]) {
272 amd_iommu_rlookup_table[pci_alias] =
273 amd_iommu_rlookup_table[devid];
274 memcpy(amd_iommu_dev_table[pci_alias].data,
275 amd_iommu_dev_table[devid].data,
276 sizeof(amd_iommu_dev_table[pci_alias].data));
277 }
278
279 return pci_alias;
280 }
281
282 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
283 "for device %s[%04x:%04x], kernel reported alias "
284 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
285 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
286 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
287 PCI_FUNC(pci_alias));
288
289 /*
290 * If we don't have a PCI DMA alias and the IVRS alias is on the same
291 * bus, then the IVRS table may know about a quirk that we don't.
292 */
293 if (pci_alias == devid &&
294 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700295 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200296 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
297 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
298 dev_name(dev));
299 }
300
301 return ivrs_alias;
302}
303
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200304static struct iommu_dev_data *find_dev_data(u16 devid)
305{
306 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800307 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200308
309 dev_data = search_dev_data(devid);
310
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800311 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200312 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100313 if (!dev_data)
314 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200315
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800316 if (translation_pre_enabled(iommu))
317 dev_data->defer_attach = true;
318 }
319
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200320 return dev_data;
321}
322
Baoquan Hedaae2d22017-08-09 16:33:43 +0800323struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100324{
325 return dev->archdata.iommu;
326}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800327EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100328
Wan Zongshunb097d112016-04-01 09:06:04 -0400329/*
330* Find or create an IOMMU group for a acpihid device.
331*/
332static struct iommu_group *acpihid_device_group(struct device *dev)
333{
334 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300335 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400336
337 devid = get_acpihid_device_id(dev, &entry);
338 if (devid < 0)
339 return ERR_PTR(devid);
340
341 list_for_each_entry(p, &acpihid_map, list) {
342 if ((devid == p->devid) && p->group)
343 entry->group = p->group;
344 }
345
346 if (!entry->group)
347 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000348 else
349 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400350
351 return entry->group;
352}
353
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100354static bool pci_iommuv2_capable(struct pci_dev *pdev)
355{
356 static const int caps[] = {
357 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100358 PCI_EXT_CAP_ID_PRI,
359 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100360 };
361 int i, pos;
362
Gil Kupfercef74402018-05-10 17:56:02 -0500363 if (pci_ats_disabled())
364 return false;
365
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100366 for (i = 0; i < 3; ++i) {
367 pos = pci_find_ext_capability(pdev, caps[i]);
368 if (pos == 0)
369 return false;
370 }
371
372 return true;
373}
374
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100375static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
376{
377 struct iommu_dev_data *dev_data;
378
379 dev_data = get_dev_data(&pdev->dev);
380
381 return dev_data->errata & (1 << erratum) ? true : false;
382}
383
Joerg Roedel71c70982009-11-24 16:43:06 +0100384/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100385 * This function checks if the driver got a valid device from the caller to
386 * avoid dereferencing invalid pointers.
387 */
388static bool check_device(struct device *dev)
389{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400390 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100391
392 if (!dev || !dev->dma_mask)
393 return false;
394
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100395 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200396 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400397 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100398
399 /* Out of our scope? */
400 if (devid > amd_iommu_last_bdf)
401 return false;
402
403 if (amd_iommu_rlookup_table[devid] == NULL)
404 return false;
405
406 return true;
407}
408
Alex Williamson25b11ce2014-09-19 10:03:13 -0600409static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600410{
Alex Williamson2851db22012-10-08 22:49:41 -0600411 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600412
Alex Williamson65d53522014-07-03 09:51:30 -0600413 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200414 if (IS_ERR(group))
415 return;
416
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200417 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600418}
419
420static int iommu_init_device(struct device *dev)
421{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600422 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100423 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400424 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600425
426 if (dev->archdata.iommu)
427 return 0;
428
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400429 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200430 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400431 return devid;
432
Joerg Roedel39ab9552017-02-01 16:56:46 +0100433 iommu = amd_iommu_rlookup_table[devid];
434
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400435 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600436 if (!dev_data)
437 return -ENOMEM;
438
Joerg Roedele3156042016-04-08 15:12:24 +0200439 dev_data->alias = get_alias(dev);
440
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400441 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100442 struct amd_iommu *iommu;
443
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400444 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100445 dev_data->iommu_v2 = iommu->is_iommu_v2;
446 }
447
Joerg Roedel657cbb62009-11-23 15:26:46 +0100448 dev->archdata.iommu = dev_data;
449
Joerg Roedele3d10af2017-02-01 17:23:22 +0100450 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600451
Joerg Roedel657cbb62009-11-23 15:26:46 +0100452 return 0;
453}
454
Joerg Roedel26018872011-06-06 16:50:14 +0200455static void iommu_ignore_device(struct device *dev)
456{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400457 u16 alias;
458 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200459
460 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200461 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400462 return;
463
Joerg Roedele3156042016-04-08 15:12:24 +0200464 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200465
466 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
467 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
468
469 amd_iommu_rlookup_table[devid] = NULL;
470 amd_iommu_rlookup_table[alias] = NULL;
471}
472
Joerg Roedel657cbb62009-11-23 15:26:46 +0100473static void iommu_uninit_device(struct device *dev)
474{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400475 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100476 struct amd_iommu *iommu;
477 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600478
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400479 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200480 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400481 return;
482
Joerg Roedel39ab9552017-02-01 16:56:46 +0100483 iommu = amd_iommu_rlookup_table[devid];
484
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400485 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600486 if (!dev_data)
487 return;
488
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100489 if (dev_data->domain)
490 detach_device(dev);
491
Joerg Roedele3d10af2017-02-01 17:23:22 +0100492 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600493
Alex Williamson9dcd6132012-05-30 14:19:07 -0600494 iommu_group_remove_device(dev);
495
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200496 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800497 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200498
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200499 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600500 * We keep dev_data around for unplugged devices and reuse it when the
501 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200502 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100503}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100504
Joerg Roedel431b2a22008-07-11 17:14:22 +0200505/****************************************************************************
506 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200507 * Interrupt handling functions
508 *
509 ****************************************************************************/
510
Joerg Roedele3e59872009-09-03 14:02:10 +0200511static void dump_dte_entry(u16 devid)
512{
513 int i;
514
Joerg Roedelee6c2862011-11-09 12:06:03 +0100515 for (i = 0; i < 4; ++i)
516 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200517 amd_iommu_dev_table[devid].data[i]);
518}
519
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200520static void dump_command(unsigned long phys_addr)
521{
Tom Lendacky2543a782017-07-17 16:10:24 -0500522 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200523 int i;
524
525 for (i = 0; i < 4; ++i)
526 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
527}
528
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200529static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
530 u64 address, int flags)
531{
532 struct iommu_dev_data *dev_data = NULL;
533 struct pci_dev *pdev;
534
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500535 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
536 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200537 if (pdev)
538 dev_data = get_dev_data(&pdev->dev);
539
540 if (dev_data && __ratelimit(&dev_data->rs)) {
541 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
542 domain_id, address, flags);
543 } else if (printk_ratelimit()) {
544 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
545 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
546 domain_id, address, flags);
547 }
548
549 if (pdev)
550 pci_dev_put(pdev);
551}
552
Joerg Roedela345b232009-09-03 15:01:43 +0200553static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200554{
Gary R Hook90ca3852018-03-08 18:34:41 -0600555 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500556 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200557 volatile u32 *event = __evt;
558 int count = 0;
559 u64 address;
560
561retry:
562 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
563 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500564 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200565 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
566 address = (u64)(((u64)event[3]) << 32) | event[2];
567
568 if (type == 0) {
569 /* Did we hit the erratum? */
570 if (++count == LOOP_TIMEOUT) {
571 pr_err("AMD-Vi: No event written to event log\n");
572 return;
573 }
574 udelay(1);
575 goto retry;
576 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200577
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200578 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500579 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200580 return;
581 } else {
Gary R Hook90ca3852018-03-08 18:34:41 -0600582 dev_err(dev, "AMD-Vi: Event logged [");
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200583 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200584
585 switch (type) {
586 case EVENT_TYPE_ILL_DEV:
Gary R Hookd64c0482018-05-01 14:52:52 -0500587 dev_err(dev, "ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600588 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500589 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200590 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200591 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200592 case EVENT_TYPE_DEV_TAB_ERR:
Gary R Hook90ca3852018-03-08 18:34:41 -0600593 dev_err(dev, "DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
594 "address=0x%016llx flags=0x%04x]\n",
595 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
596 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200597 break;
598 case EVENT_TYPE_PAGE_TAB_ERR:
Gary R Hookd64c0482018-05-01 14:52:52 -0500599 dev_err(dev, "PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600600 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500601 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200602 break;
603 case EVENT_TYPE_ILL_CMD:
Gary R Hook90ca3852018-03-08 18:34:41 -0600604 dev_err(dev, "ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200605 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200606 break;
607 case EVENT_TYPE_CMD_HARD_ERR:
Gary R Hookd64c0482018-05-01 14:52:52 -0500608 dev_err(dev, "COMMAND_HARDWARE_ERROR address=0x%016llx flags=0x%04x]\n",
609 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200610 break;
611 case EVENT_TYPE_IOTLB_INV_TO:
Gary R Hookd64c0482018-05-01 14:52:52 -0500612 dev_err(dev, "IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%016llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600613 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
614 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 break;
616 case EVENT_TYPE_INV_DEV_REQ:
Gary R Hookd64c0482018-05-01 14:52:52 -0500617 dev_err(dev, "INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600618 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500619 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200620 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500621 case EVENT_TYPE_INV_PPR_REQ:
622 pasid = ((event[0] >> 16) & 0xFFFF)
623 | ((event[1] << 6) & 0xF0000);
624 tag = event[1] & 0x03FF;
625 dev_err(dev, "INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
626 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
627 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200628 break;
629 default:
Gary R Hookd64c0482018-05-01 14:52:52 -0500630 dev_err(dev, "UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600631 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200632 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200633
634 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200635}
636
637static void iommu_poll_events(struct amd_iommu *iommu)
638{
639 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640
641 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
642 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
643
644 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200645 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200646 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200647 }
648
649 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200650}
651
Joerg Roedeleee53532012-06-01 15:20:23 +0200652static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100653{
654 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100655
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100656 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
657 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
658 return;
659 }
660
661 fault.address = raw[1];
662 fault.pasid = PPR_PASID(raw[0]);
663 fault.device_id = PPR_DEVID(raw[0]);
664 fault.tag = PPR_TAG(raw[0]);
665 fault.flags = PPR_FLAGS(raw[0]);
666
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100667 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
668}
669
670static void iommu_poll_ppr_log(struct amd_iommu *iommu)
671{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100672 u32 head, tail;
673
674 if (iommu->ppr_log == NULL)
675 return;
676
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100677 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
678 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
679
680 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200681 volatile u64 *raw;
682 u64 entry[2];
683 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100684
Joerg Roedeleee53532012-06-01 15:20:23 +0200685 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100686
Joerg Roedeleee53532012-06-01 15:20:23 +0200687 /*
688 * Hardware bug: Interrupt may arrive before the entry is
689 * written to memory. If this happens we need to wait for the
690 * entry to arrive.
691 */
692 for (i = 0; i < LOOP_TIMEOUT; ++i) {
693 if (PPR_REQ_TYPE(raw[0]) != 0)
694 break;
695 udelay(1);
696 }
697
698 /* Avoid memcpy function-call overhead */
699 entry[0] = raw[0];
700 entry[1] = raw[1];
701
702 /*
703 * To detect the hardware bug we need to clear the entry
704 * back to zero.
705 */
706 raw[0] = raw[1] = 0UL;
707
708 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
710 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200711
Joerg Roedeleee53532012-06-01 15:20:23 +0200712 /* Handle PPR entry */
713 iommu_handle_ppr_entry(iommu, entry);
714
Joerg Roedeleee53532012-06-01 15:20:23 +0200715 /* Refresh ring-buffer information */
716 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100717 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
718 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100719}
720
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500721#ifdef CONFIG_IRQ_REMAP
722static int (*iommu_ga_log_notifier)(u32);
723
724int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
725{
726 iommu_ga_log_notifier = notifier;
727
728 return 0;
729}
730EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
731
732static void iommu_poll_ga_log(struct amd_iommu *iommu)
733{
734 u32 head, tail, cnt = 0;
735
736 if (iommu->ga_log == NULL)
737 return;
738
739 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
740 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
741
742 while (head != tail) {
743 volatile u64 *raw;
744 u64 log_entry;
745
746 raw = (u64 *)(iommu->ga_log + head);
747 cnt++;
748
749 /* Avoid memcpy function-call overhead */
750 log_entry = *raw;
751
752 /* Update head pointer of hardware ring-buffer */
753 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
754 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
755
756 /* Handle GA entry */
757 switch (GA_REQ_TYPE(log_entry)) {
758 case GA_GUEST_NR:
759 if (!iommu_ga_log_notifier)
760 break;
761
762 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
763 __func__, GA_DEVID(log_entry),
764 GA_TAG(log_entry));
765
766 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
767 pr_err("AMD-Vi: GA log notifier failed.\n");
768 break;
769 default:
770 break;
771 }
772 }
773}
774#endif /* CONFIG_IRQ_REMAP */
775
776#define AMD_IOMMU_INT_MASK \
777 (MMIO_STATUS_EVT_INT_MASK | \
778 MMIO_STATUS_PPR_INT_MASK | \
779 MMIO_STATUS_GALOG_INT_MASK)
780
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200781irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200782{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500783 struct amd_iommu *iommu = (struct amd_iommu *) data;
784 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200785
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500786 while (status & AMD_IOMMU_INT_MASK) {
787 /* Enable EVT and PPR and GA interrupts again */
788 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500789 iommu->mmio_base + MMIO_STATUS_OFFSET);
790
791 if (status & MMIO_STATUS_EVT_INT_MASK) {
792 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
793 iommu_poll_events(iommu);
794 }
795
796 if (status & MMIO_STATUS_PPR_INT_MASK) {
797 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
798 iommu_poll_ppr_log(iommu);
799 }
800
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500801#ifdef CONFIG_IRQ_REMAP
802 if (status & MMIO_STATUS_GALOG_INT_MASK) {
803 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
804 iommu_poll_ga_log(iommu);
805 }
806#endif
807
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500808 /*
809 * Hardware bug: ERBT1312
810 * When re-enabling interrupt (by writing 1
811 * to clear the bit), the hardware might also try to set
812 * the interrupt bit in the event status register.
813 * In this scenario, the bit will be set, and disable
814 * subsequent interrupts.
815 *
816 * Workaround: The IOMMU driver should read back the
817 * status register and check if the interrupt bits are cleared.
818 * If not, driver will need to go through the interrupt handler
819 * again and re-clear the bits
820 */
821 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100822 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200823 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200824}
825
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200826irqreturn_t amd_iommu_int_handler(int irq, void *data)
827{
828 return IRQ_WAKE_THREAD;
829}
830
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200831/****************************************************************************
832 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200833 * IOMMU command queuing functions
834 *
835 ****************************************************************************/
836
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200837static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200838{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200839 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200840
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200841 while (*sem == 0 && i < LOOP_TIMEOUT) {
842 udelay(1);
843 i += 1;
844 }
845
846 if (i == LOOP_TIMEOUT) {
847 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
848 return -EIO;
849 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200850
851 return 0;
852}
853
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200854static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500855 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200856{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200857 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200858
Tom Lendackyd334a562017-06-05 14:52:12 -0500859 target = iommu->cmd_buf + iommu->cmd_buf_tail;
860
861 iommu->cmd_buf_tail += sizeof(*cmd);
862 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200863
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200864 /* Copy command to buffer */
865 memcpy(target, cmd, sizeof(*cmd));
866
867 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500868 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200869}
870
Joerg Roedel815b33f2011-04-06 17:26:49 +0200871static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200872{
Tom Lendacky2543a782017-07-17 16:10:24 -0500873 u64 paddr = iommu_virt_to_phys((void *)address);
874
Joerg Roedel815b33f2011-04-06 17:26:49 +0200875 WARN_ON(address & 0x7ULL);
876
Joerg Roedelded46732011-04-06 10:53:48 +0200877 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500878 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
879 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200880 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200881 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
882}
883
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200884static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
885{
886 memset(cmd, 0, sizeof(*cmd));
887 cmd->data[0] = devid;
888 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
889}
890
Joerg Roedel11b64022011-04-06 11:49:28 +0200891static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
892 size_t size, u16 domid, int pde)
893{
894 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100895 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200896
897 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100898 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200899
900 if (pages > 1) {
901 /*
902 * If we have to flush more than one page, flush all
903 * TLB entries for this domain
904 */
905 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100906 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200907 }
908
909 address &= PAGE_MASK;
910
911 memset(cmd, 0, sizeof(*cmd));
912 cmd->data[1] |= domid;
913 cmd->data[2] = lower_32_bits(address);
914 cmd->data[3] = upper_32_bits(address);
915 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
916 if (s) /* size bit - we flush more than one 4kb page */
917 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200918 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200919 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
920}
921
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200922static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
923 u64 address, size_t size)
924{
925 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100926 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927
928 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100929 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200930
931 if (pages > 1) {
932 /*
933 * If we have to flush more than one page, flush all
934 * TLB entries for this domain
935 */
936 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100937 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200938 }
939
940 address &= PAGE_MASK;
941
942 memset(cmd, 0, sizeof(*cmd));
943 cmd->data[0] = devid;
944 cmd->data[0] |= (qdep & 0xff) << 24;
945 cmd->data[1] = devid;
946 cmd->data[2] = lower_32_bits(address);
947 cmd->data[3] = upper_32_bits(address);
948 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
949 if (s)
950 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
951}
952
Joerg Roedel22e266c2011-11-21 15:59:08 +0100953static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
954 u64 address, bool size)
955{
956 memset(cmd, 0, sizeof(*cmd));
957
958 address &= ~(0xfffULL);
959
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600960 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100961 cmd->data[1] = domid;
962 cmd->data[2] = lower_32_bits(address);
963 cmd->data[3] = upper_32_bits(address);
964 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
965 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
966 if (size)
967 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
968 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
969}
970
971static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
972 int qdep, u64 address, bool size)
973{
974 memset(cmd, 0, sizeof(*cmd));
975
976 address &= ~(0xfffULL);
977
978 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600979 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100980 cmd->data[0] |= (qdep & 0xff) << 24;
981 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600982 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100983 cmd->data[2] = lower_32_bits(address);
984 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
985 cmd->data[3] = upper_32_bits(address);
986 if (size)
987 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
988 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
989}
990
Joerg Roedelc99afa22011-11-21 18:19:25 +0100991static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
992 int status, int tag, bool gn)
993{
994 memset(cmd, 0, sizeof(*cmd));
995
996 cmd->data[0] = devid;
997 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600998 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100999 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1000 }
1001 cmd->data[3] = tag & 0x1ff;
1002 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1003
1004 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1005}
1006
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001007static void build_inv_all(struct iommu_cmd *cmd)
1008{
1009 memset(cmd, 0, sizeof(*cmd));
1010 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001011}
1012
Joerg Roedel7ef27982012-06-21 16:46:04 +02001013static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1014{
1015 memset(cmd, 0, sizeof(*cmd));
1016 cmd->data[0] = devid;
1017 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1018}
1019
Joerg Roedel431b2a22008-07-11 17:14:22 +02001020/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001021 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001022 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001023 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001024static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1025 struct iommu_cmd *cmd,
1026 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001027{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001028 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001029 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001030
Tom Lendackyd334a562017-06-05 14:52:12 -05001031 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001032again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001033 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001034
Huang Rui432abf62016-12-12 07:28:26 -05001035 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001036 /* Skip udelay() the first time around */
1037 if (count++) {
1038 if (count == LOOP_TIMEOUT) {
1039 pr_err("AMD-Vi: Command buffer timeout\n");
1040 return -EIO;
1041 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001042
Tom Lendacky23e967e2017-06-05 14:52:26 -05001043 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001044 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001045
Tom Lendacky23e967e2017-06-05 14:52:26 -05001046 /* Update head and recheck remaining space */
1047 iommu->cmd_buf_head = readl(iommu->mmio_base +
1048 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001049
1050 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001051 }
1052
Tom Lendackyd334a562017-06-05 14:52:12 -05001053 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001054
Tom Lendacky23e967e2017-06-05 14:52:26 -05001055 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001056 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001057
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001058 return 0;
1059}
1060
1061static int iommu_queue_command_sync(struct amd_iommu *iommu,
1062 struct iommu_cmd *cmd,
1063 bool sync)
1064{
1065 unsigned long flags;
1066 int ret;
1067
Scott Wood27790392018-01-21 03:28:54 -06001068 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001069 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001070 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001071
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001072 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001073}
1074
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001075static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1076{
1077 return iommu_queue_command_sync(iommu, cmd, true);
1078}
1079
Joerg Roedel8d201962008-12-02 20:34:41 +01001080/*
1081 * This function queues a completion wait command into the command
1082 * buffer of an IOMMU
1083 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001084static int iommu_completion_wait(struct amd_iommu *iommu)
1085{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001086 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001087 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001088 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001089
1090 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001091 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001092
Joerg Roedel8d201962008-12-02 20:34:41 +01001093
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001094 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1095
Scott Wood27790392018-01-21 03:28:54 -06001096 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001097
1098 iommu->cmd_sem = 0;
1099
1100 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001101 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001102 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001103
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001104 ret = wait_on_sem(&iommu->cmd_sem);
1105
1106out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001107 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001108
1109 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001110}
1111
Joerg Roedeld8c13082011-04-06 18:51:26 +02001112static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001113{
1114 struct iommu_cmd cmd;
1115
Joerg Roedeld8c13082011-04-06 18:51:26 +02001116 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001117
Joerg Roedeld8c13082011-04-06 18:51:26 +02001118 return iommu_queue_command(iommu, &cmd);
1119}
1120
Joerg Roedel0688a092017-08-23 15:50:03 +02001121static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001122{
1123 u32 devid;
1124
1125 for (devid = 0; devid <= 0xffff; ++devid)
1126 iommu_flush_dte(iommu, devid);
1127
1128 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001129}
1130
1131/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001132 * This function uses heavy locking and may disable irqs for some time. But
1133 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001134 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001135static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001136{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001137 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001138
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001139 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1140 struct iommu_cmd cmd;
1141 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1142 dom_id, 1);
1143 iommu_queue_command(iommu, &cmd);
1144 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001145
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001146 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001147}
1148
Joerg Roedel0688a092017-08-23 15:50:03 +02001149static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001150{
1151 struct iommu_cmd cmd;
1152
1153 build_inv_all(&cmd);
1154
1155 iommu_queue_command(iommu, &cmd);
1156 iommu_completion_wait(iommu);
1157}
1158
Joerg Roedel7ef27982012-06-21 16:46:04 +02001159static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1160{
1161 struct iommu_cmd cmd;
1162
1163 build_inv_irt(&cmd, devid);
1164
1165 iommu_queue_command(iommu, &cmd);
1166}
1167
Joerg Roedel0688a092017-08-23 15:50:03 +02001168static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001169{
1170 u32 devid;
1171
1172 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1173 iommu_flush_irt(iommu, devid);
1174
1175 iommu_completion_wait(iommu);
1176}
1177
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001178void iommu_flush_all_caches(struct amd_iommu *iommu)
1179{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001180 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001181 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001182 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001183 amd_iommu_flush_dte_all(iommu);
1184 amd_iommu_flush_irt_all(iommu);
1185 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001186 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001187}
1188
Joerg Roedel431b2a22008-07-11 17:14:22 +02001189/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001190 * Command send function for flushing on-device TLB
1191 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001192static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1193 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001194{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001195 struct amd_iommu *iommu;
1196 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001197 int qdep;
1198
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001199 qdep = dev_data->ats.qdep;
1200 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001201
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001202 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001203
1204 return iommu_queue_command(iommu, &cmd);
1205}
1206
1207/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001208 * Command send function for invalidating a device table entry
1209 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001210static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001211{
1212 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001213 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001214 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001215
Joerg Roedel6c542042011-06-09 17:07:31 +02001216 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001217 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001218
Joerg Roedelf62dda62011-06-09 12:55:35 +02001219 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001220 if (!ret && alias != dev_data->devid)
1221 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001222 if (ret)
1223 return ret;
1224
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001225 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001226 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001227
1228 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001229}
1230
Joerg Roedel431b2a22008-07-11 17:14:22 +02001231/*
1232 * TLB invalidation function which is called from the mapping functions.
1233 * It invalidates a single PTE if the range to flush is within a single
1234 * page. Otherwise it flushes the whole TLB of the IOMMU.
1235 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001236static void __domain_flush_pages(struct protection_domain *domain,
1237 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001238{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001239 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001240 struct iommu_cmd cmd;
1241 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001242
Joerg Roedel11b64022011-04-06 11:49:28 +02001243 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001244
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001245 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001246 if (!domain->dev_iommu[i])
1247 continue;
1248
1249 /*
1250 * Devices of this domain are behind this IOMMU
1251 * We need a TLB flush
1252 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001253 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001254 }
1255
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001256 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001257
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001258 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001259 continue;
1260
Joerg Roedel6c542042011-06-09 17:07:31 +02001261 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001262 }
1263
Joerg Roedel11b64022011-04-06 11:49:28 +02001264 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001265}
1266
Joerg Roedel17b124b2011-04-06 18:01:35 +02001267static void domain_flush_pages(struct protection_domain *domain,
1268 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001269{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001270 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001271}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001272
Joerg Roedel1c655772008-09-04 18:40:05 +02001273/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001274static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001275{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001276 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001277}
1278
Chris Wright42a49f92009-06-15 15:42:00 +02001279/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001280static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001281{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001282 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1283}
1284
1285static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001286{
1287 int i;
1288
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001289 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001290 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001291 continue;
1292
1293 /*
1294 * Devices of this domain are behind this IOMMU
1295 * We need to wait for completion of all commands.
1296 */
1297 iommu_completion_wait(amd_iommus[i]);
1298 }
1299}
1300
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001301
Joerg Roedel43f49602008-12-02 21:01:12 +01001302/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001303 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001304 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001305static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001306{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001307 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001308
1309 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001310 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001311}
1312
Joerg Roedel431b2a22008-07-11 17:14:22 +02001313/****************************************************************************
1314 *
1315 * The functions below are used the create the page table mappings for
1316 * unity mapped regions.
1317 *
1318 ****************************************************************************/
1319
Joerg Roedelac3a7092018-11-09 12:07:06 +01001320static void free_page_list(struct page *freelist)
1321{
1322 while (freelist != NULL) {
1323 unsigned long p = (unsigned long)page_address(freelist);
1324 freelist = freelist->freelist;
1325 free_page(p);
1326 }
1327}
1328
1329static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1330{
1331 struct page *p = virt_to_page((void *)pt);
1332
1333 p->freelist = freelist;
1334
1335 return p;
1336}
1337
1338#define DEFINE_FREE_PT_FN(LVL, FN) \
1339static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1340{ \
1341 unsigned long p; \
1342 u64 *pt; \
1343 int i; \
1344 \
1345 pt = (u64 *)__pt; \
1346 \
1347 for (i = 0; i < 512; ++i) { \
1348 /* PTE present? */ \
1349 if (!IOMMU_PTE_PRESENT(pt[i])) \
1350 continue; \
1351 \
1352 /* Large PTE? */ \
1353 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1354 PM_PTE_LEVEL(pt[i]) == 7) \
1355 continue; \
1356 \
1357 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1358 freelist = FN(p, freelist); \
1359 } \
1360 \
1361 return free_pt_page((unsigned long)pt, freelist); \
1362}
1363
1364DEFINE_FREE_PT_FN(l2, free_pt_page)
1365DEFINE_FREE_PT_FN(l3, free_pt_l2)
1366DEFINE_FREE_PT_FN(l4, free_pt_l3)
1367DEFINE_FREE_PT_FN(l5, free_pt_l4)
1368DEFINE_FREE_PT_FN(l6, free_pt_l5)
1369
Joerg Roedel409afa42018-11-09 12:07:07 +01001370static struct page *free_sub_pt(unsigned long root, int mode,
1371 struct page *freelist)
Joerg Roedelac3a7092018-11-09 12:07:06 +01001372{
Joerg Roedel409afa42018-11-09 12:07:07 +01001373 switch (mode) {
Joerg Roedelac3a7092018-11-09 12:07:06 +01001374 case PAGE_MODE_NONE:
Joerg Roedel69be8852018-11-09 12:07:08 +01001375 case PAGE_MODE_7_LEVEL:
Joerg Roedelac3a7092018-11-09 12:07:06 +01001376 break;
1377 case PAGE_MODE_1_LEVEL:
1378 freelist = free_pt_page(root, freelist);
1379 break;
1380 case PAGE_MODE_2_LEVEL:
1381 freelist = free_pt_l2(root, freelist);
1382 break;
1383 case PAGE_MODE_3_LEVEL:
1384 freelist = free_pt_l3(root, freelist);
1385 break;
1386 case PAGE_MODE_4_LEVEL:
1387 freelist = free_pt_l4(root, freelist);
1388 break;
1389 case PAGE_MODE_5_LEVEL:
1390 freelist = free_pt_l5(root, freelist);
1391 break;
1392 case PAGE_MODE_6_LEVEL:
1393 freelist = free_pt_l6(root, freelist);
1394 break;
1395 default:
1396 BUG();
1397 }
1398
Joerg Roedel409afa42018-11-09 12:07:07 +01001399 return freelist;
1400}
1401
1402static void free_pagetable(struct protection_domain *domain)
1403{
1404 unsigned long root = (unsigned long)domain->pt_root;
1405 struct page *freelist = NULL;
1406
Joerg Roedel69be8852018-11-09 12:07:08 +01001407 BUG_ON(domain->mode < PAGE_MODE_NONE ||
1408 domain->mode > PAGE_MODE_6_LEVEL);
1409
Joerg Roedel409afa42018-11-09 12:07:07 +01001410 free_sub_pt(root, domain->mode, freelist);
1411
Joerg Roedelac3a7092018-11-09 12:07:06 +01001412 free_page_list(freelist);
1413}
1414
Joerg Roedel431b2a22008-07-11 17:14:22 +02001415/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001416 * This function is used to add another level to an IO page table. Adding
1417 * another level increases the size of the address space by 9 bits to a size up
1418 * to 64 bits.
1419 */
1420static bool increase_address_space(struct protection_domain *domain,
1421 gfp_t gfp)
1422{
1423 u64 *pte;
1424
1425 if (domain->mode == PAGE_MODE_6_LEVEL)
1426 /* address space already 64 bit large */
1427 return false;
1428
1429 pte = (void *)get_zeroed_page(gfp);
1430 if (!pte)
1431 return false;
1432
1433 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001434 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001435 domain->pt_root = pte;
1436 domain->mode += 1;
1437 domain->updated = true;
1438
1439 return true;
1440}
1441
1442static u64 *alloc_pte(struct protection_domain *domain,
1443 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001444 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001445 u64 **pte_page,
1446 gfp_t gfp)
1447{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001448 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001449 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001450
1451 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001452
1453 while (address > PM_LEVEL_SIZE(domain->mode))
1454 increase_address_space(domain, gfp);
1455
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001456 level = domain->mode - 1;
1457 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1458 address = PAGE_SIZE_ALIGN(address, page_size);
1459 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001460
1461 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001462 u64 __pte, __npte;
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001463 int pte_level;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001464
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001465 __pte = *pte;
1466 pte_level = PM_PTE_LEVEL(__pte);
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001467
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001468 if (!IOMMU_PTE_PRESENT(__pte) ||
1469 pte_level == PAGE_MODE_7_LEVEL) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001470 page = (u64 *)get_zeroed_page(gfp);
1471 if (!page)
1472 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001473
Tom Lendacky2543a782017-07-17 16:10:24 -05001474 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001475
Baoquan He134414f2016-09-15 16:50:50 +08001476 /* pte could have been changed somewhere. */
Joerg Roedel9db034d2018-11-09 12:07:10 +01001477 if (cmpxchg64(pte, __pte, __npte) != __pte)
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001478 free_page((unsigned long)page);
Joerg Roedel9db034d2018-11-09 12:07:10 +01001479 else if (pte_level == PAGE_MODE_7_LEVEL)
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001480 domain->updated = true;
Joerg Roedel9db034d2018-11-09 12:07:10 +01001481
1482 continue;
Joerg Roedel308973d2009-11-24 17:43:32 +01001483 }
1484
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001485 /* No level skipping support yet */
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001486 if (pte_level != level)
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001487 return NULL;
1488
Joerg Roedel308973d2009-11-24 17:43:32 +01001489 level -= 1;
1490
Joerg Roedel9db034d2018-11-09 12:07:10 +01001491 pte = IOMMU_PTE_PAGE(__pte);
Joerg Roedel308973d2009-11-24 17:43:32 +01001492
1493 if (pte_page && level == end_lvl)
1494 *pte_page = pte;
1495
1496 pte = &pte[PM_LEVEL_INDEX(level, address)];
1497 }
1498
1499 return pte;
1500}
1501
1502/*
1503 * This function checks if there is a PTE for a given dma address. If
1504 * there is one, it returns the pointer to it.
1505 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001506static u64 *fetch_pte(struct protection_domain *domain,
1507 unsigned long address,
1508 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001509{
1510 int level;
1511 u64 *pte;
1512
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001513 *page_size = 0;
1514
Joerg Roedel24cd7722010-01-19 17:27:39 +01001515 if (address > PM_LEVEL_SIZE(domain->mode))
1516 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001517
Joerg Roedel3039ca12015-04-01 14:58:48 +02001518 level = domain->mode - 1;
1519 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1520 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001521
1522 while (level > 0) {
1523
1524 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001525 if (!IOMMU_PTE_PRESENT(*pte))
1526 return NULL;
1527
Joerg Roedel24cd7722010-01-19 17:27:39 +01001528 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001529 if (PM_PTE_LEVEL(*pte) == 7 ||
1530 PM_PTE_LEVEL(*pte) == 0)
1531 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001532
1533 /* No level skipping support yet */
1534 if (PM_PTE_LEVEL(*pte) != level)
1535 return NULL;
1536
Joerg Roedel308973d2009-11-24 17:43:32 +01001537 level -= 1;
1538
Joerg Roedel24cd7722010-01-19 17:27:39 +01001539 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001540 pte = IOMMU_PTE_PAGE(*pte);
1541 pte = &pte[PM_LEVEL_INDEX(level, address)];
1542 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1543 }
1544
1545 if (PM_PTE_LEVEL(*pte) == 0x07) {
1546 unsigned long pte_mask;
1547
1548 /*
1549 * If we have a series of large PTEs, make
1550 * sure to return a pointer to the first one.
1551 */
1552 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1553 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1554 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001555 }
1556
1557 return pte;
1558}
1559
1560/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001561 * Generic mapping functions. It maps a physical address into a DMA
1562 * address space. It allocates the page table pages if necessary.
1563 * In the future it can be extended to a generic mapping function
1564 * supporting all features of AMD IOMMU page tables like level skipping
1565 * and full 64 bit address spaces.
1566 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001567static int iommu_map_page(struct protection_domain *dom,
1568 unsigned long bus_addr,
1569 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001570 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001571 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001572 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001573{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001574 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001575 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001576
Joerg Roedeld4b03662015-04-01 14:58:52 +02001577 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1578 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1579
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001580 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001581 return -EINVAL;
1582
Joerg Roedeld4b03662015-04-01 14:58:52 +02001583 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001584 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001585
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001586 if (!pte)
1587 return -ENOMEM;
1588
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001589 for (i = 0; i < count; ++i)
1590 if (IOMMU_PTE_PRESENT(pte[i]))
1591 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001592
Joerg Roedeld4b03662015-04-01 14:58:52 +02001593 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001594 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001595 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001596 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001597 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001598
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001599 if (prot & IOMMU_PROT_IR)
1600 __pte |= IOMMU_PTE_IR;
1601 if (prot & IOMMU_PROT_IW)
1602 __pte |= IOMMU_PTE_IW;
1603
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001604 for (i = 0; i < count; ++i)
1605 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001606
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001607 update_domain(dom);
1608
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001609 return 0;
1610}
1611
Joerg Roedel24cd7722010-01-19 17:27:39 +01001612static unsigned long iommu_unmap_page(struct protection_domain *dom,
1613 unsigned long bus_addr,
1614 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001615{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001616 unsigned long long unmapped;
1617 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001618 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001619
Joerg Roedel24cd7722010-01-19 17:27:39 +01001620 BUG_ON(!is_power_of_2(page_size));
1621
1622 unmapped = 0;
1623
1624 while (unmapped < page_size) {
1625
Joerg Roedel71b390e2015-04-01 14:58:49 +02001626 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001627
Joerg Roedel71b390e2015-04-01 14:58:49 +02001628 if (pte) {
1629 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001630
Joerg Roedel71b390e2015-04-01 14:58:49 +02001631 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001632 for (i = 0; i < count; i++)
1633 pte[i] = 0ULL;
1634 }
1635
1636 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1637 unmapped += unmap_size;
1638 }
1639
Alex Williamson60d0ca32013-06-21 14:33:19 -06001640 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001641
1642 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001643}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001644
Joerg Roedel431b2a22008-07-11 17:14:22 +02001645/****************************************************************************
1646 *
1647 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001648 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001649 *
1650 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001651
Joerg Roedel9cabe892009-05-18 16:38:55 +02001652
Joerg Roedel256e4622016-07-05 14:23:01 +02001653static unsigned long dma_ops_alloc_iova(struct device *dev,
1654 struct dma_ops_domain *dma_dom,
1655 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001656{
Joerg Roedel256e4622016-07-05 14:23:01 +02001657 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001658
Joerg Roedel256e4622016-07-05 14:23:01 +02001659 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001660
Joerg Roedel256e4622016-07-05 14:23:01 +02001661 if (dma_mask > DMA_BIT_MASK(32))
1662 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001663 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001664
Joerg Roedel256e4622016-07-05 14:23:01 +02001665 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001666 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1667 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001668
Joerg Roedel256e4622016-07-05 14:23:01 +02001669 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001670}
1671
Joerg Roedel256e4622016-07-05 14:23:01 +02001672static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1673 unsigned long address,
1674 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001675{
Joerg Roedel256e4622016-07-05 14:23:01 +02001676 pages = __roundup_pow_of_two(pages);
1677 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001678
Joerg Roedel256e4622016-07-05 14:23:01 +02001679 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001680}
1681
Joerg Roedel431b2a22008-07-11 17:14:22 +02001682/****************************************************************************
1683 *
1684 * The next functions belong to the domain allocation. A domain is
1685 * allocated for every IOMMU as the default domain. If device isolation
1686 * is enabled, every device get its own domain. The most important thing
1687 * about domains is the page table mapping the DMA address space they
1688 * contain.
1689 *
1690 ****************************************************************************/
1691
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001692/*
1693 * This function adds a protection domain to the global protection domain list
1694 */
1695static void add_domain_to_list(struct protection_domain *domain)
1696{
1697 unsigned long flags;
1698
1699 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1700 list_add(&domain->list, &amd_iommu_pd_list);
1701 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1702}
1703
1704/*
1705 * This function removes a protection domain to the global
1706 * protection domain list
1707 */
1708static void del_domain_from_list(struct protection_domain *domain)
1709{
1710 unsigned long flags;
1711
1712 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1713 list_del(&domain->list);
1714 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1715}
1716
Joerg Roedelec487d12008-06-26 21:27:58 +02001717static u16 domain_id_alloc(void)
1718{
Joerg Roedelec487d12008-06-26 21:27:58 +02001719 int id;
1720
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001721 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001722 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1723 BUG_ON(id == 0);
1724 if (id > 0 && id < MAX_DOMAIN_ID)
1725 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1726 else
1727 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001728 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001729
1730 return id;
1731}
1732
Joerg Roedela2acfb72008-12-02 18:28:53 +01001733static void domain_id_free(int id)
1734{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001735 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001736 if (id > 0 && id < MAX_DOMAIN_ID)
1737 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001738 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001739}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001740
Joerg Roedelb16137b2011-11-21 16:50:23 +01001741static void free_gcr3_tbl_level1(u64 *tbl)
1742{
1743 u64 *ptr;
1744 int i;
1745
1746 for (i = 0; i < 512; ++i) {
1747 if (!(tbl[i] & GCR3_VALID))
1748 continue;
1749
Tom Lendacky2543a782017-07-17 16:10:24 -05001750 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001751
1752 free_page((unsigned long)ptr);
1753 }
1754}
1755
1756static void free_gcr3_tbl_level2(u64 *tbl)
1757{
1758 u64 *ptr;
1759 int i;
1760
1761 for (i = 0; i < 512; ++i) {
1762 if (!(tbl[i] & GCR3_VALID))
1763 continue;
1764
Tom Lendacky2543a782017-07-17 16:10:24 -05001765 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001766
1767 free_gcr3_tbl_level1(ptr);
1768 }
1769}
1770
Joerg Roedel52815b72011-11-17 17:24:28 +01001771static void free_gcr3_table(struct protection_domain *domain)
1772{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001773 if (domain->glx == 2)
1774 free_gcr3_tbl_level2(domain->gcr3_tbl);
1775 else if (domain->glx == 1)
1776 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001777 else
1778 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001779
Joerg Roedel52815b72011-11-17 17:24:28 +01001780 free_page((unsigned long)domain->gcr3_tbl);
1781}
1782
Joerg Roedelfca6af62017-06-02 18:13:37 +02001783static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1784{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001785 domain_flush_tlb(&dom->domain);
1786 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001787}
1788
Joerg Roedel9003d612017-08-10 17:19:13 +02001789static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001790{
Joerg Roedel9003d612017-08-10 17:19:13 +02001791 struct dma_ops_domain *dom;
Joerg Roedele241f8e762017-06-02 15:44:57 +02001792
Joerg Roedel9003d612017-08-10 17:19:13 +02001793 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001794
1795 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001796}
1797
Joerg Roedel431b2a22008-07-11 17:14:22 +02001798/*
1799 * Free a domain, only used if something went wrong in the
1800 * allocation path and we need to free an already allocated page table
1801 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001802static void dma_ops_domain_free(struct dma_ops_domain *dom)
1803{
1804 if (!dom)
1805 return;
1806
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001807 del_domain_from_list(&dom->domain);
1808
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001809 put_iova_domain(&dom->iovad);
1810
Joerg Roedel86db2e52008-12-02 18:20:21 +01001811 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001812
Baoquan Hec3db9012016-09-15 16:50:52 +08001813 if (dom->domain.id)
1814 domain_id_free(dom->domain.id);
1815
Joerg Roedelec487d12008-06-26 21:27:58 +02001816 kfree(dom);
1817}
1818
Joerg Roedel431b2a22008-07-11 17:14:22 +02001819/*
1820 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001821 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001822 * structures required for the dma_ops interface
1823 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001824static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001825{
1826 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001827
1828 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1829 if (!dma_dom)
1830 return NULL;
1831
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001832 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001833 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001834
Joerg Roedelffec2192016-07-26 15:31:23 +02001835 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001836 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001837 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001838 if (!dma_dom->domain.pt_root)
1839 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001840
Zhen Leiaa3ac942017-09-21 16:52:45 +01001841 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001842
Joerg Roedel9003d612017-08-10 17:19:13 +02001843 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001844 goto free_dma_dom;
1845
Joerg Roedel9003d612017-08-10 17:19:13 +02001846 /* Initialize reserved ranges */
1847 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001848
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001849 add_domain_to_list(&dma_dom->domain);
1850
Joerg Roedelec487d12008-06-26 21:27:58 +02001851 return dma_dom;
1852
1853free_dma_dom:
1854 dma_ops_domain_free(dma_dom);
1855
1856 return NULL;
1857}
1858
Joerg Roedel431b2a22008-07-11 17:14:22 +02001859/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001860 * little helper function to check whether a given protection domain is a
1861 * dma_ops domain
1862 */
1863static bool dma_ops_domain(struct protection_domain *domain)
1864{
1865 return domain->flags & PD_DMA_OPS_MASK;
1866}
1867
Gary R Hookff18c4e2017-12-20 09:47:08 -07001868static void set_dte_entry(u16 devid, struct protection_domain *domain,
1869 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001870{
Joerg Roedel132bd682011-11-17 14:18:46 +01001871 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001872 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001873
Joerg Roedel132bd682011-11-17 14:18:46 +01001874 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001875 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001876
Joerg Roedel38ddf412008-09-11 10:38:32 +02001877 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1878 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001879 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001880
Joerg Roedelee6c2862011-11-09 12:06:03 +01001881 flags = amd_iommu_dev_table[devid].data[1];
1882
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001883 if (ats)
1884 flags |= DTE_FLAG_IOTLB;
1885
Gary R Hookff18c4e2017-12-20 09:47:08 -07001886 if (ppr) {
1887 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1888
1889 if (iommu_feature(iommu, FEATURE_EPHSUP))
1890 pte_root |= 1ULL << DEV_ENTRY_PPR;
1891 }
1892
Joerg Roedel52815b72011-11-17 17:24:28 +01001893 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001894 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001895 u64 glx = domain->glx;
1896 u64 tmp;
1897
1898 pte_root |= DTE_FLAG_GV;
1899 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1900
1901 /* First mask out possible old values for GCR3 table */
1902 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1903 flags &= ~tmp;
1904
1905 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1906 flags &= ~tmp;
1907
1908 /* Encode GCR3 table into DTE */
1909 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1910 pte_root |= tmp;
1911
1912 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1913 flags |= tmp;
1914
1915 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1916 flags |= tmp;
1917 }
1918
Baoquan He45a01c42017-08-09 16:33:37 +08001919 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001920 flags |= domain->id;
1921
1922 amd_iommu_dev_table[devid].data[1] = flags;
1923 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001924}
1925
Joerg Roedel15898bb2009-11-24 15:39:42 +01001926static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001927{
Joerg Roedel355bf552008-12-08 12:02:41 +01001928 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001929 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001930 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001931
Joerg Roedelc5cca142009-10-09 18:31:20 +02001932 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001933}
1934
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001935static void do_attach(struct iommu_dev_data *dev_data,
1936 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001937{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001938 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001939 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001940 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001941
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001942 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001943 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001944 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001945
1946 /* Update data structures */
1947 dev_data->domain = domain;
1948 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001949
1950 /* Do reference counting */
1951 domain->dev_iommu[iommu->index] += 1;
1952 domain->dev_cnt += 1;
1953
Joerg Roedele25bfb52015-10-20 17:33:38 +02001954 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001955 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001956 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001957 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001958
Joerg Roedel6c542042011-06-09 17:07:31 +02001959 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001960}
1961
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001962static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001963{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001964 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001965 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001966
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001967 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001968 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001969
Joerg Roedelc4596112009-11-20 14:57:32 +01001970 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001971 dev_data->domain->dev_iommu[iommu->index] -= 1;
1972 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001973
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001974 /* Update data structures */
1975 dev_data->domain = NULL;
1976 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001977 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001978 if (alias != dev_data->devid)
1979 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001980
1981 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001982 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001983}
1984
1985/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02001986 * If a device is not yet associated with a domain, this function makes the
1987 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01001988 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001989static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001990 struct protection_domain *domain)
1991{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001992 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001993
Joerg Roedel15898bb2009-11-24 15:39:42 +01001994 /* lock domain */
1995 spin_lock(&domain->lock);
1996
Joerg Roedel397111a2014-08-05 17:31:51 +02001997 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001998 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001999 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002000
Joerg Roedel397111a2014-08-05 17:31:51 +02002001 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002002 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002003
Julia Lawall84fe6c12010-05-27 12:31:51 +02002004 ret = 0;
2005
2006out_unlock:
2007
Joerg Roedel355bf552008-12-08 12:02:41 +01002008 /* ready */
2009 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002010
Julia Lawall84fe6c12010-05-27 12:31:51 +02002011 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002012}
2013
Joerg Roedel52815b72011-11-17 17:24:28 +01002014
2015static void pdev_iommuv2_disable(struct pci_dev *pdev)
2016{
2017 pci_disable_ats(pdev);
2018 pci_disable_pri(pdev);
2019 pci_disable_pasid(pdev);
2020}
2021
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002022/* FIXME: Change generic reset-function to do the same */
2023static int pri_reset_while_enabled(struct pci_dev *pdev)
2024{
2025 u16 control;
2026 int pos;
2027
Joerg Roedel46277b72011-12-07 14:34:02 +01002028 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002029 if (!pos)
2030 return -EINVAL;
2031
Joerg Roedel46277b72011-12-07 14:34:02 +01002032 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2033 control |= PCI_PRI_CTRL_RESET;
2034 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002035
2036 return 0;
2037}
2038
Joerg Roedel52815b72011-11-17 17:24:28 +01002039static int pdev_iommuv2_enable(struct pci_dev *pdev)
2040{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002041 bool reset_enable;
2042 int reqs, ret;
2043
2044 /* FIXME: Hardcode number of outstanding requests for now */
2045 reqs = 32;
2046 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2047 reqs = 1;
2048 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002049
2050 /* Only allow access to user-accessible pages */
2051 ret = pci_enable_pasid(pdev, 0);
2052 if (ret)
2053 goto out_err;
2054
2055 /* First reset the PRI state of the device */
2056 ret = pci_reset_pri(pdev);
2057 if (ret)
2058 goto out_err;
2059
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002060 /* Enable PRI */
2061 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002062 if (ret)
2063 goto out_err;
2064
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002065 if (reset_enable) {
2066 ret = pri_reset_while_enabled(pdev);
2067 if (ret)
2068 goto out_err;
2069 }
2070
Joerg Roedel52815b72011-11-17 17:24:28 +01002071 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2072 if (ret)
2073 goto out_err;
2074
2075 return 0;
2076
2077out_err:
2078 pci_disable_pri(pdev);
2079 pci_disable_pasid(pdev);
2080
2081 return ret;
2082}
2083
Joerg Roedelc99afa22011-11-21 18:19:25 +01002084/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002085#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002086
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002087static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002088{
Joerg Roedela3b93122012-04-12 12:49:26 +02002089 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002090 int pos;
2091
Joerg Roedel46277b72011-12-07 14:34:02 +01002092 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002093 if (!pos)
2094 return false;
2095
Joerg Roedela3b93122012-04-12 12:49:26 +02002096 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002097
Joerg Roedela3b93122012-04-12 12:49:26 +02002098 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002099}
2100
Joerg Roedel15898bb2009-11-24 15:39:42 +01002101/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002102 * If a device is not yet associated with a domain, this function makes the
2103 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002104 */
2105static int attach_device(struct device *dev,
2106 struct protection_domain *domain)
2107{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002108 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002109 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002110 unsigned long flags;
2111 int ret;
2112
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002113 dev_data = get_dev_data(dev);
2114
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002115 if (!dev_is_pci(dev))
2116 goto skip_ats_check;
2117
2118 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002119 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002120 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002121 return -EINVAL;
2122
Joerg Roedel02ca2022015-07-28 16:58:49 +02002123 if (dev_data->iommu_v2) {
2124 if (pdev_iommuv2_enable(pdev) != 0)
2125 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002126
Joerg Roedel02ca2022015-07-28 16:58:49 +02002127 dev_data->ats.enabled = true;
2128 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2129 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2130 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002131 } else if (amd_iommu_iotlb_sup &&
2132 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002133 dev_data->ats.enabled = true;
2134 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2135 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002136
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002137skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002138 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002139 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002140 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002141
2142 /*
2143 * We might boot into a crash-kernel here. The crashed kernel
2144 * left the caches in the IOMMU dirty. So we have to flush
2145 * here to evict all dirty stuff.
2146 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002147 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002148
2149 return ret;
2150}
2151
2152/*
2153 * Removes a device from a protection domain (unlocked)
2154 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002155static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002156{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002157 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002158
Joerg Roedel2ca76272010-01-22 16:45:31 +01002159 domain = dev_data->domain;
2160
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002161 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002162
Joerg Roedel150952f2015-10-20 17:33:35 +02002163 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002164
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002165 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002166}
2167
2168/*
2169 * Removes a device from a protection domain (with devtable_lock held)
2170 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002171static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002172{
Joerg Roedel52815b72011-11-17 17:24:28 +01002173 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002174 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002175 unsigned long flags;
2176
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002177 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002178 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002179
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002180 /*
2181 * First check if the device is still attached. It might already
2182 * be detached from its domain because the generic
2183 * iommu_detach_group code detached it and we try again here in
2184 * our alias handling.
2185 */
2186 if (WARN_ON(!dev_data->domain))
2187 return;
2188
Joerg Roedel355bf552008-12-08 12:02:41 +01002189 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002190 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002191 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002192 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002193
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002194 if (!dev_is_pci(dev))
2195 return;
2196
Joerg Roedel02ca2022015-07-28 16:58:49 +02002197 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002198 pdev_iommuv2_disable(to_pci_dev(dev));
2199 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002200 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002201
2202 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002203}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002204
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002205static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002206{
Joerg Roedel71f77582011-06-09 19:03:15 +02002207 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002208 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002209 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002210 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002211
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002212 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002213 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002214
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002215 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002216 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002217 return devid;
2218
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002219 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002220
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002221 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002222 if (ret) {
2223 if (ret != -ENOTSUPP)
2224 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2225 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002226
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002227 iommu_ignore_device(dev);
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002228 dev->dma_ops = &dma_direct_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002229 goto out;
2230 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002231 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002232
Joerg Roedel07ee8692015-05-28 18:41:42 +02002233 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002234
2235 BUG_ON(!dev_data);
2236
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002237 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002238 iommu_request_dm_for_dev(dev);
2239
2240 /* Domains are initialized for this device - have a look what we ended up with */
2241 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002242 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002243 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002244 else
Bart Van Assche56579332017-01-20 13:04:02 -08002245 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002246
2247out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002248 iommu_completion_wait(iommu);
2249
Joerg Roedele275a2a2008-12-10 18:27:25 +01002250 return 0;
2251}
2252
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002253static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002254{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002255 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002256 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002257
2258 if (!check_device(dev))
2259 return;
2260
2261 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002262 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002263 return;
2264
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002265 iommu = amd_iommu_rlookup_table[devid];
2266
2267 iommu_uninit_device(dev);
2268 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002269}
2270
Wan Zongshunb097d112016-04-01 09:06:04 -04002271static struct iommu_group *amd_iommu_device_group(struct device *dev)
2272{
2273 if (dev_is_pci(dev))
2274 return pci_device_group(dev);
2275
2276 return acpihid_device_group(dev);
2277}
2278
Joerg Roedel431b2a22008-07-11 17:14:22 +02002279/*****************************************************************************
2280 *
2281 * The next functions belong to the dma_ops mapping/unmapping code.
2282 *
2283 *****************************************************************************/
2284
2285/*
2286 * In the dma_ops path we only have the struct device. This function
2287 * finds the corresponding IOMMU, the protection domain and the
2288 * requestor id for a given device.
2289 * If the device is not yet associated with a domain this is also done
2290 * in this function.
2291 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002292static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002293{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002294 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002295 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002296
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002297 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002298 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002299
Joerg Roedeld26592a2016-07-07 15:31:13 +02002300 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002301 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2302 get_dev_data(dev)->defer_attach = false;
2303 io_domain = iommu_get_domain_for_dev(dev);
2304 domain = to_pdomain(io_domain);
2305 attach_device(dev, domain);
2306 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002307 if (domain == NULL)
2308 return ERR_PTR(-EBUSY);
2309
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002310 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002311 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002312
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002313 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002314}
2315
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002316static void update_device_table(struct protection_domain *domain)
2317{
Joerg Roedel492667d2009-11-27 13:25:47 +01002318 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002319
Joerg Roedel3254de62016-07-26 15:18:54 +02002320 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002321 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2322 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002323
2324 if (dev_data->devid == dev_data->alias)
2325 continue;
2326
2327 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002328 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2329 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002330 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002331}
2332
2333static void update_domain(struct protection_domain *domain)
2334{
2335 if (!domain->updated)
2336 return;
2337
2338 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002339
2340 domain_flush_devices(domain);
2341 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002342
2343 domain->updated = false;
2344}
2345
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002346static int dir2prot(enum dma_data_direction direction)
2347{
2348 if (direction == DMA_TO_DEVICE)
2349 return IOMMU_PROT_IR;
2350 else if (direction == DMA_FROM_DEVICE)
2351 return IOMMU_PROT_IW;
2352 else if (direction == DMA_BIDIRECTIONAL)
2353 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2354 else
2355 return 0;
2356}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002357
Joerg Roedel431b2a22008-07-11 17:14:22 +02002358/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002359 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002360 * contiguous memory region into DMA address space. It is used by all
2361 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002362 * Must be called with the domain lock held.
2363 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002364static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002365 struct dma_ops_domain *dma_dom,
2366 phys_addr_t paddr,
2367 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002368 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002369 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002370{
2371 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002372 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002373 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002374 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002375 int i;
2376
Joerg Roedele3c449f2008-10-15 22:02:11 -07002377 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002378 paddr &= PAGE_MASK;
2379
Joerg Roedel256e4622016-07-05 14:23:01 +02002380 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002381 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002382 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002383
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002384 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002385
Joerg Roedelcb76c322008-06-26 21:28:00 +02002386 start = address;
2387 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002388 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2389 PAGE_SIZE, prot, GFP_ATOMIC);
2390 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002391 goto out_unmap;
2392
Joerg Roedelcb76c322008-06-26 21:28:00 +02002393 paddr += PAGE_SIZE;
2394 start += PAGE_SIZE;
2395 }
2396 address += offset;
2397
Joerg Roedelab7032b2015-12-21 18:47:11 +01002398 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002399 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002400 domain_flush_complete(&dma_dom->domain);
2401 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002402
Joerg Roedelcb76c322008-06-26 21:28:00 +02002403out:
2404 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002405
2406out_unmap:
2407
2408 for (--i; i >= 0; --i) {
2409 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002410 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002411 }
2412
Joerg Roedel256e4622016-07-05 14:23:01 +02002413 domain_flush_tlb(&dma_dom->domain);
2414 domain_flush_complete(&dma_dom->domain);
2415
2416 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002417
Christoph Hellwiga8695722017-05-21 13:26:45 +02002418 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002419}
2420
Joerg Roedel431b2a22008-07-11 17:14:22 +02002421/*
2422 * Does the reverse of the __map_single function. Must be called with
2423 * the domain lock held too
2424 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002425static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002426 dma_addr_t dma_addr,
2427 size_t size,
2428 int dir)
2429{
2430 dma_addr_t i, start;
2431 unsigned int pages;
2432
Joerg Roedele3c449f2008-10-15 22:02:11 -07002433 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002434 dma_addr &= PAGE_MASK;
2435 start = dma_addr;
2436
2437 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002438 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002439 start += PAGE_SIZE;
2440 }
2441
Joerg Roedelb1516a12016-07-06 13:07:22 +02002442 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002443 domain_flush_tlb(&dma_dom->domain);
2444 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002445 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002446 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002447 pages = __roundup_pow_of_two(pages);
2448 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002449 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002450}
2451
Joerg Roedel431b2a22008-07-11 17:14:22 +02002452/*
2453 * The exported map_single function for dma_ops.
2454 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002455static dma_addr_t map_page(struct device *dev, struct page *page,
2456 unsigned long offset, size_t size,
2457 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002458 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002459{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002460 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002461 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002462 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002463 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002464
Joerg Roedel94f6d192009-11-24 16:40:02 +01002465 domain = get_domain(dev);
2466 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002467 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002468 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002469 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002470
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002471 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002472 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002473
Joerg Roedelb3311b02016-07-08 13:31:31 +02002474 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002475}
2476
Joerg Roedel431b2a22008-07-11 17:14:22 +02002477/*
2478 * The exported unmap_single function for dma_ops.
2479 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002480static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002481 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002482{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002483 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002484 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002485
Joerg Roedel94f6d192009-11-24 16:40:02 +01002486 domain = get_domain(dev);
2487 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002488 return;
2489
Joerg Roedelb3311b02016-07-08 13:31:31 +02002490 dma_dom = to_dma_ops_domain(domain);
2491
2492 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002493}
2494
Joerg Roedel80187fd2016-07-06 17:20:54 +02002495static int sg_num_pages(struct device *dev,
2496 struct scatterlist *sglist,
2497 int nelems)
2498{
2499 unsigned long mask, boundary_size;
2500 struct scatterlist *s;
2501 int i, npages = 0;
2502
2503 mask = dma_get_seg_boundary(dev);
2504 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2505 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2506
2507 for_each_sg(sglist, s, nelems, i) {
2508 int p, n;
2509
2510 s->dma_address = npages << PAGE_SHIFT;
2511 p = npages % boundary_size;
2512 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2513 if (p + n > boundary_size)
2514 npages += boundary_size - p;
2515 npages += n;
2516 }
2517
2518 return npages;
2519}
2520
Joerg Roedel431b2a22008-07-11 17:14:22 +02002521/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002522 * The exported map_sg function for dma_ops (handles scatter-gather
2523 * lists).
2524 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002525static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002526 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002527 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002528{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002529 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002530 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002531 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002532 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002533 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002534 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002535
Joerg Roedel94f6d192009-11-24 16:40:02 +01002536 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002537 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002538 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002539
Joerg Roedelb3311b02016-07-08 13:31:31 +02002540 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002541 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002542
Joerg Roedel80187fd2016-07-06 17:20:54 +02002543 npages = sg_num_pages(dev, sglist, nelems);
2544
2545 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002546 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002547 goto out_err;
2548
2549 prot = dir2prot(direction);
2550
2551 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002552 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002553 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002554
Joerg Roedel80187fd2016-07-06 17:20:54 +02002555 for (j = 0; j < pages; ++j) {
2556 unsigned long bus_addr, phys_addr;
2557 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002558
Joerg Roedel80187fd2016-07-06 17:20:54 +02002559 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2560 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2561 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2562 if (ret)
2563 goto out_unmap;
2564
2565 mapped_pages += 1;
2566 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002567 }
2568
Joerg Roedel80187fd2016-07-06 17:20:54 +02002569 /* Everything is mapped - write the right values into s->dma_address */
2570 for_each_sg(sglist, s, nelems, i) {
2571 s->dma_address += address + s->offset;
2572 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002573 }
2574
Joerg Roedel80187fd2016-07-06 17:20:54 +02002575 return nelems;
2576
2577out_unmap:
2578 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2579 dev_name(dev), npages);
2580
2581 for_each_sg(sglist, s, nelems, i) {
2582 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2583
2584 for (j = 0; j < pages; ++j) {
2585 unsigned long bus_addr;
2586
2587 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2588 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2589
2590 if (--mapped_pages)
2591 goto out_free_iova;
2592 }
2593 }
2594
2595out_free_iova:
2596 free_iova_fast(&dma_dom->iovad, address, npages);
2597
2598out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002599 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002600}
2601
Joerg Roedel431b2a22008-07-11 17:14:22 +02002602/*
2603 * The exported map_sg function for dma_ops (handles scatter-gather
2604 * lists).
2605 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002606static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002607 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002608 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002609{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002610 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002611 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002612 unsigned long startaddr;
2613 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002614
Joerg Roedel94f6d192009-11-24 16:40:02 +01002615 domain = get_domain(dev);
2616 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002617 return;
2618
Joerg Roedel80187fd2016-07-06 17:20:54 +02002619 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002620 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002621 npages = sg_num_pages(dev, sglist, nelems);
2622
Joerg Roedelb3311b02016-07-08 13:31:31 +02002623 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002624}
2625
Joerg Roedel431b2a22008-07-11 17:14:22 +02002626/*
2627 * The exported alloc_coherent function for dma_ops.
2628 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002629static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002630 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002631 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002632{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002633 u64 dma_mask = dev->coherent_dma_mask;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002634 struct protection_domain *domain;
2635 struct dma_ops_domain *dma_dom;
2636 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002637
Linus Torvaldse16c4792018-06-11 12:22:12 -07002638 domain = get_domain(dev);
2639 if (PTR_ERR(domain) == -EINVAL) {
2640 page = alloc_pages(flag, get_order(size));
2641 *dma_addr = page_to_phys(page);
2642 return page_address(page);
2643 } else if (IS_ERR(domain))
2644 return NULL;
2645
2646 dma_dom = to_dma_ops_domain(domain);
2647 size = PAGE_ALIGN(size);
2648 dma_mask = dev->coherent_dma_mask;
2649 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2650 flag |= __GFP_ZERO;
2651
2652 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2653 if (!page) {
2654 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002655 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002656
Linus Torvaldse16c4792018-06-11 12:22:12 -07002657 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002658 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002659 if (!page)
2660 return NULL;
2661 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002662
Joerg Roedel832a90c2008-09-18 15:54:23 +02002663 if (!dma_mask)
2664 dma_mask = *dev->dma_mask;
2665
Linus Torvaldse16c4792018-06-11 12:22:12 -07002666 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2667 size, DMA_BIDIRECTIONAL, dma_mask);
2668
Christoph Hellwiga8695722017-05-21 13:26:45 +02002669 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002670 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002671
2672 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002673
2674out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002675
2676 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2677 __free_pages(page, get_order(size));
2678
Joerg Roedel5b28df62008-12-02 17:49:42 +01002679 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002680}
2681
Joerg Roedel431b2a22008-07-11 17:14:22 +02002682/*
2683 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002684 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002685static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002686 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002687 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002688{
Linus Torvaldse16c4792018-06-11 12:22:12 -07002689 struct protection_domain *domain;
2690 struct dma_ops_domain *dma_dom;
2691 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002692
Linus Torvaldse16c4792018-06-11 12:22:12 -07002693 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002694 size = PAGE_ALIGN(size);
2695
Linus Torvaldse16c4792018-06-11 12:22:12 -07002696 domain = get_domain(dev);
2697 if (IS_ERR(domain))
2698 goto free_mem;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002699
Linus Torvaldse16c4792018-06-11 12:22:12 -07002700 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002701
Linus Torvaldse16c4792018-06-11 12:22:12 -07002702 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
2703
2704free_mem:
2705 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2706 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002707}
2708
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002709/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002710 * This function is called by the DMA layer to find out if we can handle a
2711 * particular device. It is part of the dma_ops.
2712 */
2713static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2714{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002715 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002716 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002717 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002718}
2719
Christoph Hellwiga8695722017-05-21 13:26:45 +02002720static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2721{
2722 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2723}
2724
Bart Van Assche52997092017-01-20 13:04:01 -08002725static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002726 .alloc = alloc_coherent,
2727 .free = free_coherent,
2728 .map_page = map_page,
2729 .unmap_page = unmap_page,
2730 .map_sg = map_sg,
2731 .unmap_sg = unmap_sg,
2732 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002733 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002734};
2735
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002736static int init_reserved_iova_ranges(void)
2737{
2738 struct pci_dev *pdev = NULL;
2739 struct iova *val;
2740
Zhen Leiaa3ac942017-09-21 16:52:45 +01002741 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002742
2743 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2744 &reserved_rbtree_key);
2745
2746 /* MSI memory range */
2747 val = reserve_iova(&reserved_iova_ranges,
2748 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2749 if (!val) {
2750 pr_err("Reserving MSI range failed\n");
2751 return -ENOMEM;
2752 }
2753
2754 /* HT memory range */
2755 val = reserve_iova(&reserved_iova_ranges,
2756 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2757 if (!val) {
2758 pr_err("Reserving HT range failed\n");
2759 return -ENOMEM;
2760 }
2761
2762 /*
2763 * Memory used for PCI resources
2764 * FIXME: Check whether we can reserve the PCI-hole completly
2765 */
2766 for_each_pci_dev(pdev) {
2767 int i;
2768
2769 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2770 struct resource *r = &pdev->resource[i];
2771
2772 if (!(r->flags & IORESOURCE_MEM))
2773 continue;
2774
2775 val = reserve_iova(&reserved_iova_ranges,
2776 IOVA_PFN(r->start),
2777 IOVA_PFN(r->end));
2778 if (!val) {
2779 pr_err("Reserve pci-resource range failed\n");
2780 return -ENOMEM;
2781 }
2782 }
2783 }
2784
2785 return 0;
2786}
2787
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002788int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002789{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002790 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002791
2792 ret = iova_cache_get();
2793 if (ret)
2794 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002795
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002796 ret = init_reserved_iova_ranges();
2797 if (ret)
2798 return ret;
2799
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002800 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2801 if (err)
2802 return err;
2803#ifdef CONFIG_ARM_AMBA
2804 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2805 if (err)
2806 return err;
2807#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002808 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2809 if (err)
2810 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002811
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002812 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002813}
2814
Joerg Roedel6631ee92008-06-26 21:28:05 +02002815int __init amd_iommu_init_dma_ops(void)
2816{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002817 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002818 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002819
Joerg Roedel52717822015-07-28 16:58:51 +02002820 /*
2821 * In case we don't initialize SWIOTLB (actually the common case
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002822 * when AMD IOMMU is enabled and SME is not active), make sure there
2823 * are global dma_ops set as a fall-back for devices not handled by
2824 * this driver (for example non-PCI devices). When SME is active,
2825 * make sure that swiotlb variable remains set so the global dma_ops
2826 * continue to be SWIOTLB.
Joerg Roedel52717822015-07-28 16:58:51 +02002827 */
2828 if (!swiotlb)
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002829 dma_ops = &dma_direct_ops;
Joerg Roedel52717822015-07-28 16:58:51 +02002830
Joerg Roedel62410ee2012-06-12 16:42:43 +02002831 if (amd_iommu_unmap_flush)
2832 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2833 else
2834 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2835
Joerg Roedel6631ee92008-06-26 21:28:05 +02002836 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002837
Joerg Roedel6631ee92008-06-26 21:28:05 +02002838}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002839
2840/*****************************************************************************
2841 *
2842 * The following functions belong to the exported interface of AMD IOMMU
2843 *
2844 * This interface allows access to lower level functions of the IOMMU
2845 * like protection domain handling and assignement of devices to domains
2846 * which is not possible with the dma_ops interface.
2847 *
2848 *****************************************************************************/
2849
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002850static void cleanup_domain(struct protection_domain *domain)
2851{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002852 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002853 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002854
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002855 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002856
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002857 while (!list_empty(&domain->dev_list)) {
2858 entry = list_first_entry(&domain->dev_list,
2859 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002860 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002861 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002862 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002863
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002864 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002865}
2866
Joerg Roedel26508152009-08-26 16:52:40 +02002867static void protection_domain_free(struct protection_domain *domain)
2868{
2869 if (!domain)
2870 return;
2871
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002872 del_domain_from_list(domain);
2873
Joerg Roedel26508152009-08-26 16:52:40 +02002874 if (domain->id)
2875 domain_id_free(domain->id);
2876
2877 kfree(domain);
2878}
2879
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002880static int protection_domain_init(struct protection_domain *domain)
2881{
2882 spin_lock_init(&domain->lock);
2883 mutex_init(&domain->api_lock);
2884 domain->id = domain_id_alloc();
2885 if (!domain->id)
2886 return -ENOMEM;
2887 INIT_LIST_HEAD(&domain->dev_list);
2888
2889 return 0;
2890}
2891
Joerg Roedel26508152009-08-26 16:52:40 +02002892static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002893{
2894 struct protection_domain *domain;
2895
2896 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2897 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002898 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002899
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002900 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002901 goto out_err;
2902
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002903 add_domain_to_list(domain);
2904
Joerg Roedel26508152009-08-26 16:52:40 +02002905 return domain;
2906
2907out_err:
2908 kfree(domain);
2909
2910 return NULL;
2911}
2912
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002913static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2914{
2915 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002916 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002917
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002918 switch (type) {
2919 case IOMMU_DOMAIN_UNMANAGED:
2920 pdomain = protection_domain_alloc();
2921 if (!pdomain)
2922 return NULL;
2923
2924 pdomain->mode = PAGE_MODE_3_LEVEL;
2925 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2926 if (!pdomain->pt_root) {
2927 protection_domain_free(pdomain);
2928 return NULL;
2929 }
2930
2931 pdomain->domain.geometry.aperture_start = 0;
2932 pdomain->domain.geometry.aperture_end = ~0ULL;
2933 pdomain->domain.geometry.force_aperture = true;
2934
2935 break;
2936 case IOMMU_DOMAIN_DMA:
2937 dma_domain = dma_ops_domain_alloc();
2938 if (!dma_domain) {
2939 pr_err("AMD-Vi: Failed to allocate\n");
2940 return NULL;
2941 }
2942 pdomain = &dma_domain->domain;
2943 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002944 case IOMMU_DOMAIN_IDENTITY:
2945 pdomain = protection_domain_alloc();
2946 if (!pdomain)
2947 return NULL;
2948
2949 pdomain->mode = PAGE_MODE_NONE;
2950 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002951 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002952 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002953 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002954
2955 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002956}
2957
2958static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002959{
2960 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002961 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002962
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002963 domain = to_pdomain(dom);
2964
Joerg Roedel98383fc2008-12-02 18:34:12 +01002965 if (domain->dev_cnt > 0)
2966 cleanup_domain(domain);
2967
2968 BUG_ON(domain->dev_cnt != 0);
2969
Joerg Roedelcda70052016-07-07 15:57:04 +02002970 if (!dom)
2971 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002972
Joerg Roedelcda70052016-07-07 15:57:04 +02002973 switch (dom->type) {
2974 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002975 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002976 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002977 dma_ops_domain_free(dma_dom);
2978 break;
2979 default:
2980 if (domain->mode != PAGE_MODE_NONE)
2981 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002982
Joerg Roedelcda70052016-07-07 15:57:04 +02002983 if (domain->flags & PD_IOMMUV2_MASK)
2984 free_gcr3_table(domain);
2985
2986 protection_domain_free(domain);
2987 break;
2988 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002989}
2990
Joerg Roedel684f2882008-12-08 12:07:44 +01002991static void amd_iommu_detach_device(struct iommu_domain *dom,
2992 struct device *dev)
2993{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002994 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002995 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002996 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002997
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002998 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002999 return;
3000
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003001 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003002 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003003 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003004
Joerg Roedel657cbb62009-11-23 15:26:46 +01003005 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003006 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003007
3008 iommu = amd_iommu_rlookup_table[devid];
3009 if (!iommu)
3010 return;
3011
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003012#ifdef CONFIG_IRQ_REMAP
3013 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3014 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3015 dev_data->use_vapic = 0;
3016#endif
3017
Joerg Roedel684f2882008-12-08 12:07:44 +01003018 iommu_completion_wait(iommu);
3019}
3020
Joerg Roedel01106062008-12-02 19:34:11 +01003021static int amd_iommu_attach_device(struct iommu_domain *dom,
3022 struct device *dev)
3023{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003024 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003025 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003026 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003027 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003028
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003029 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003030 return -EINVAL;
3031
Joerg Roedel657cbb62009-11-23 15:26:46 +01003032 dev_data = dev->archdata.iommu;
3033
Joerg Roedelf62dda62011-06-09 12:55:35 +02003034 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003035 if (!iommu)
3036 return -EINVAL;
3037
Joerg Roedel657cbb62009-11-23 15:26:46 +01003038 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003039 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003040
Joerg Roedel15898bb2009-11-24 15:39:42 +01003041 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003042
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003043#ifdef CONFIG_IRQ_REMAP
3044 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3045 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3046 dev_data->use_vapic = 1;
3047 else
3048 dev_data->use_vapic = 0;
3049 }
3050#endif
3051
Joerg Roedel01106062008-12-02 19:34:11 +01003052 iommu_completion_wait(iommu);
3053
Joerg Roedel15898bb2009-11-24 15:39:42 +01003054 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003055}
3056
Joerg Roedel468e2362010-01-21 16:37:36 +01003057static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003058 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003059{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003060 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003061 int prot = 0;
3062 int ret;
3063
Joerg Roedel132bd682011-11-17 14:18:46 +01003064 if (domain->mode == PAGE_MODE_NONE)
3065 return -EINVAL;
3066
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003067 if (iommu_prot & IOMMU_READ)
3068 prot |= IOMMU_PROT_IR;
3069 if (iommu_prot & IOMMU_WRITE)
3070 prot |= IOMMU_PROT_IW;
3071
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003072 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003073 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003074 mutex_unlock(&domain->api_lock);
3075
Joerg Roedel795e74f72010-05-11 17:40:57 +02003076 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003077}
3078
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003079static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3080 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003081{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003082 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003083 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003084
Joerg Roedel132bd682011-11-17 14:18:46 +01003085 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003086 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003087
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003088 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003089 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003090 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003091
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003092 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003093}
3094
Joerg Roedel645c4c82008-12-02 20:05:50 +01003095static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303096 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003097{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003098 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003099 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003100 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003101
Joerg Roedel132bd682011-11-17 14:18:46 +01003102 if (domain->mode == PAGE_MODE_NONE)
3103 return iova;
3104
Joerg Roedel3039ca12015-04-01 14:58:48 +02003105 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003106
Joerg Roedela6d41a42009-09-02 17:08:55 +02003107 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003108 return 0;
3109
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003110 offset_mask = pte_pgsize - 1;
Singh, Brijeshb3e9b512018-10-04 21:40:23 +00003111 __pte = __sme_clr(*pte & PM_ADDR_MASK);
Joerg Roedelf03152b2010-01-21 16:15:24 +01003112
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003113 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003114}
3115
Joerg Roedelab636482014-09-05 10:48:21 +02003116static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003117{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003118 switch (cap) {
3119 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003120 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003121 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003122 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003123 case IOMMU_CAP_NOEXEC:
3124 return false;
Lu Baolue84b7cc2018-10-08 10:24:19 +08003125 default:
3126 break;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003127 }
3128
Joerg Roedelab636482014-09-05 10:48:21 +02003129 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003130}
3131
Eric Augere5b52342017-01-19 20:57:47 +00003132static void amd_iommu_get_resv_regions(struct device *dev,
3133 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003134{
Eric Auger4397f322017-01-19 20:57:54 +00003135 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003136 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003137 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003138
3139 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003140 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003141 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003142
3143 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003144 size_t length;
3145 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003146
3147 if (devid < entry->devid_start || devid > entry->devid_end)
3148 continue;
3149
Eric Auger4397f322017-01-19 20:57:54 +00003150 length = entry->address_end - entry->address_start;
3151 if (entry->prot & IOMMU_PROT_IR)
3152 prot |= IOMMU_READ;
3153 if (entry->prot & IOMMU_PROT_IW)
3154 prot |= IOMMU_WRITE;
3155
3156 region = iommu_alloc_resv_region(entry->address_start,
3157 length, prot,
3158 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003159 if (!region) {
3160 pr_err("Out of memory allocating dm-regions for %s\n",
3161 dev_name(dev));
3162 return;
3163 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003164 list_add_tail(&region->list, head);
3165 }
Eric Auger4397f322017-01-19 20:57:54 +00003166
3167 region = iommu_alloc_resv_region(MSI_RANGE_START,
3168 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003169 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003170 if (!region)
3171 return;
3172 list_add_tail(&region->list, head);
3173
3174 region = iommu_alloc_resv_region(HT_RANGE_START,
3175 HT_RANGE_END - HT_RANGE_START + 1,
3176 0, IOMMU_RESV_RESERVED);
3177 if (!region)
3178 return;
3179 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003180}
3181
Eric Augere5b52342017-01-19 20:57:47 +00003182static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003183 struct list_head *head)
3184{
Eric Augere5b52342017-01-19 20:57:47 +00003185 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003186
3187 list_for_each_entry_safe(entry, next, head, list)
3188 kfree(entry);
3189}
3190
Eric Augere5b52342017-01-19 20:57:47 +00003191static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003192 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003193 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003194{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003195 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003196 unsigned long start, end;
3197
3198 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003199 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003200
3201 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3202}
3203
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003204static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3205 struct device *dev)
3206{
3207 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3208 return dev_data->defer_attach;
3209}
3210
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003211static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3212{
3213 struct protection_domain *dom = to_pdomain(domain);
3214
3215 domain_flush_tlb_pde(dom);
3216 domain_flush_complete(dom);
3217}
3218
3219static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3220 unsigned long iova, size_t size)
3221{
3222}
3223
Joerg Roedelb0119e82017-02-01 13:23:08 +01003224const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003225 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003226 .domain_alloc = amd_iommu_domain_alloc,
3227 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003228 .attach_dev = amd_iommu_attach_device,
3229 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003230 .map = amd_iommu_map,
3231 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003232 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003233 .add_device = amd_iommu_add_device,
3234 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003235 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003236 .get_resv_regions = amd_iommu_get_resv_regions,
3237 .put_resv_regions = amd_iommu_put_resv_regions,
3238 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003239 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003240 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003241 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3242 .iotlb_range_add = amd_iommu_iotlb_range_add,
3243 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003244};
3245
Joerg Roedel0feae532009-08-26 15:26:30 +02003246/*****************************************************************************
3247 *
3248 * The next functions do a basic initialization of IOMMU for pass through
3249 * mode
3250 *
3251 * In passthrough mode the IOMMU is initialized and enabled but not used for
3252 * DMA-API translation.
3253 *
3254 *****************************************************************************/
3255
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003256/* IOMMUv2 specific functions */
3257int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3258{
3259 return atomic_notifier_chain_register(&ppr_notifier, nb);
3260}
3261EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3262
3263int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3264{
3265 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3266}
3267EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003268
3269void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3270{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003271 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003272 unsigned long flags;
3273
3274 spin_lock_irqsave(&domain->lock, flags);
3275
3276 /* Update data structure */
3277 domain->mode = PAGE_MODE_NONE;
3278 domain->updated = true;
3279
3280 /* Make changes visible to IOMMUs */
3281 update_domain(domain);
3282
3283 /* Page-table is not visible to IOMMU anymore, so free it */
3284 free_pagetable(domain);
3285
3286 spin_unlock_irqrestore(&domain->lock, flags);
3287}
3288EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003289
3290int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3291{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003292 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003293 unsigned long flags;
3294 int levels, ret;
3295
3296 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3297 return -EINVAL;
3298
3299 /* Number of GCR3 table levels required */
3300 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3301 levels += 1;
3302
3303 if (levels > amd_iommu_max_glx_val)
3304 return -EINVAL;
3305
3306 spin_lock_irqsave(&domain->lock, flags);
3307
3308 /*
3309 * Save us all sanity checks whether devices already in the
3310 * domain support IOMMUv2. Just force that the domain has no
3311 * devices attached when it is switched into IOMMUv2 mode.
3312 */
3313 ret = -EBUSY;
3314 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3315 goto out;
3316
3317 ret = -ENOMEM;
3318 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3319 if (domain->gcr3_tbl == NULL)
3320 goto out;
3321
3322 domain->glx = levels;
3323 domain->flags |= PD_IOMMUV2_MASK;
3324 domain->updated = true;
3325
3326 update_domain(domain);
3327
3328 ret = 0;
3329
3330out:
3331 spin_unlock_irqrestore(&domain->lock, flags);
3332
3333 return ret;
3334}
3335EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003336
3337static int __flush_pasid(struct protection_domain *domain, int pasid,
3338 u64 address, bool size)
3339{
3340 struct iommu_dev_data *dev_data;
3341 struct iommu_cmd cmd;
3342 int i, ret;
3343
3344 if (!(domain->flags & PD_IOMMUV2_MASK))
3345 return -EINVAL;
3346
3347 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3348
3349 /*
3350 * IOMMU TLB needs to be flushed before Device TLB to
3351 * prevent device TLB refill from IOMMU TLB
3352 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003353 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003354 if (domain->dev_iommu[i] == 0)
3355 continue;
3356
3357 ret = iommu_queue_command(amd_iommus[i], &cmd);
3358 if (ret != 0)
3359 goto out;
3360 }
3361
3362 /* Wait until IOMMU TLB flushes are complete */
3363 domain_flush_complete(domain);
3364
3365 /* Now flush device TLBs */
3366 list_for_each_entry(dev_data, &domain->dev_list, list) {
3367 struct amd_iommu *iommu;
3368 int qdep;
3369
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003370 /*
3371 There might be non-IOMMUv2 capable devices in an IOMMUv2
3372 * domain.
3373 */
3374 if (!dev_data->ats.enabled)
3375 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003376
3377 qdep = dev_data->ats.qdep;
3378 iommu = amd_iommu_rlookup_table[dev_data->devid];
3379
3380 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3381 qdep, address, size);
3382
3383 ret = iommu_queue_command(iommu, &cmd);
3384 if (ret != 0)
3385 goto out;
3386 }
3387
3388 /* Wait until all device TLBs are flushed */
3389 domain_flush_complete(domain);
3390
3391 ret = 0;
3392
3393out:
3394
3395 return ret;
3396}
3397
3398static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3399 u64 address)
3400{
3401 return __flush_pasid(domain, pasid, address, false);
3402}
3403
3404int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3405 u64 address)
3406{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003407 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003408 unsigned long flags;
3409 int ret;
3410
3411 spin_lock_irqsave(&domain->lock, flags);
3412 ret = __amd_iommu_flush_page(domain, pasid, address);
3413 spin_unlock_irqrestore(&domain->lock, flags);
3414
3415 return ret;
3416}
3417EXPORT_SYMBOL(amd_iommu_flush_page);
3418
3419static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3420{
3421 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3422 true);
3423}
3424
3425int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3426{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003427 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003428 unsigned long flags;
3429 int ret;
3430
3431 spin_lock_irqsave(&domain->lock, flags);
3432 ret = __amd_iommu_flush_tlb(domain, pasid);
3433 spin_unlock_irqrestore(&domain->lock, flags);
3434
3435 return ret;
3436}
3437EXPORT_SYMBOL(amd_iommu_flush_tlb);
3438
Joerg Roedelb16137b2011-11-21 16:50:23 +01003439static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3440{
3441 int index;
3442 u64 *pte;
3443
3444 while (true) {
3445
3446 index = (pasid >> (9 * level)) & 0x1ff;
3447 pte = &root[index];
3448
3449 if (level == 0)
3450 break;
3451
3452 if (!(*pte & GCR3_VALID)) {
3453 if (!alloc)
3454 return NULL;
3455
3456 root = (void *)get_zeroed_page(GFP_ATOMIC);
3457 if (root == NULL)
3458 return NULL;
3459
Tom Lendacky2543a782017-07-17 16:10:24 -05003460 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003461 }
3462
Tom Lendacky2543a782017-07-17 16:10:24 -05003463 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003464
3465 level -= 1;
3466 }
3467
3468 return pte;
3469}
3470
3471static int __set_gcr3(struct protection_domain *domain, int pasid,
3472 unsigned long cr3)
3473{
3474 u64 *pte;
3475
3476 if (domain->mode != PAGE_MODE_NONE)
3477 return -EINVAL;
3478
3479 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3480 if (pte == NULL)
3481 return -ENOMEM;
3482
3483 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3484
3485 return __amd_iommu_flush_tlb(domain, pasid);
3486}
3487
3488static int __clear_gcr3(struct protection_domain *domain, int pasid)
3489{
3490 u64 *pte;
3491
3492 if (domain->mode != PAGE_MODE_NONE)
3493 return -EINVAL;
3494
3495 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3496 if (pte == NULL)
3497 return 0;
3498
3499 *pte = 0;
3500
3501 return __amd_iommu_flush_tlb(domain, pasid);
3502}
3503
3504int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3505 unsigned long cr3)
3506{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003507 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003508 unsigned long flags;
3509 int ret;
3510
3511 spin_lock_irqsave(&domain->lock, flags);
3512 ret = __set_gcr3(domain, pasid, cr3);
3513 spin_unlock_irqrestore(&domain->lock, flags);
3514
3515 return ret;
3516}
3517EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3518
3519int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3520{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003521 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003522 unsigned long flags;
3523 int ret;
3524
3525 spin_lock_irqsave(&domain->lock, flags);
3526 ret = __clear_gcr3(domain, pasid);
3527 spin_unlock_irqrestore(&domain->lock, flags);
3528
3529 return ret;
3530}
3531EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003532
3533int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3534 int status, int tag)
3535{
3536 struct iommu_dev_data *dev_data;
3537 struct amd_iommu *iommu;
3538 struct iommu_cmd cmd;
3539
3540 dev_data = get_dev_data(&pdev->dev);
3541 iommu = amd_iommu_rlookup_table[dev_data->devid];
3542
3543 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3544 tag, dev_data->pri_tlp);
3545
3546 return iommu_queue_command(iommu, &cmd);
3547}
3548EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003549
3550struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3551{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003552 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003553
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003554 pdomain = get_domain(&pdev->dev);
3555 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003556 return NULL;
3557
3558 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003559 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003560 return NULL;
3561
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003562 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003563}
3564EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003565
3566void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3567{
3568 struct iommu_dev_data *dev_data;
3569
3570 if (!amd_iommu_v2_supported())
3571 return;
3572
3573 dev_data = get_dev_data(&pdev->dev);
3574 dev_data->errata |= (1 << erratum);
3575}
3576EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003577
3578int amd_iommu_device_info(struct pci_dev *pdev,
3579 struct amd_iommu_device_info *info)
3580{
3581 int max_pasids;
3582 int pos;
3583
3584 if (pdev == NULL || info == NULL)
3585 return -EINVAL;
3586
3587 if (!amd_iommu_v2_supported())
3588 return -EINVAL;
3589
3590 memset(info, 0, sizeof(*info));
3591
Gil Kupfercef74402018-05-10 17:56:02 -05003592 if (!pci_ats_disabled()) {
3593 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3594 if (pos)
3595 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3596 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003597
3598 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3599 if (pos)
3600 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3601
3602 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3603 if (pos) {
3604 int features;
3605
3606 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3607 max_pasids = min(max_pasids, (1 << 20));
3608
3609 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3610 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3611
3612 features = pci_pasid_features(pdev);
3613 if (features & PCI_PASID_CAP_EXEC)
3614 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3615 if (features & PCI_PASID_CAP_PRIV)
3616 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3617 }
3618
3619 return 0;
3620}
3621EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003622
3623#ifdef CONFIG_IRQ_REMAP
3624
3625/*****************************************************************************
3626 *
3627 * Interrupt Remapping Implementation
3628 *
3629 *****************************************************************************/
3630
Jiang Liu7c71d302015-04-13 14:11:33 +08003631static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003632static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003633
Joerg Roedel2b324502012-06-21 16:29:10 +02003634static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3635{
3636 u64 dte;
3637
3638 dte = amd_iommu_dev_table[devid].data[2];
3639 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003640 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003641 dte |= DTE_IRQ_REMAP_INTCTL;
3642 dte |= DTE_IRQ_TABLE_LEN;
3643 dte |= DTE_IRQ_REMAP_ENABLE;
3644
3645 amd_iommu_dev_table[devid].data[2] = dte;
3646}
3647
Scott Wooddf42a042018-02-14 17:36:28 -06003648static struct irq_remap_table *get_irq_table(u16 devid)
3649{
3650 struct irq_remap_table *table;
3651
3652 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3653 "%s: no iommu for devid %x\n", __func__, devid))
3654 return NULL;
3655
3656 table = irq_lookup_table[devid];
3657 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3658 return NULL;
3659
3660 return table;
3661}
3662
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003663static struct irq_remap_table *__alloc_irq_table(void)
3664{
3665 struct irq_remap_table *table;
3666
3667 table = kzalloc(sizeof(*table), GFP_KERNEL);
3668 if (!table)
3669 return NULL;
3670
3671 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3672 if (!table->table) {
3673 kfree(table);
3674 return NULL;
3675 }
3676 raw_spin_lock_init(&table->lock);
3677
3678 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3679 memset(table->table, 0,
3680 MAX_IRQS_PER_TABLE * sizeof(u32));
3681 else
3682 memset(table->table, 0,
3683 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3684 return table;
3685}
3686
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003687static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3688 struct irq_remap_table *table)
3689{
3690 irq_lookup_table[devid] = table;
3691 set_dte_irq_entry(devid, table);
3692 iommu_flush_dte(iommu, devid);
3693}
3694
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003695static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003696{
3697 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003698 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003699 struct amd_iommu *iommu;
3700 unsigned long flags;
3701 u16 alias;
3702
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003703 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003704
3705 iommu = amd_iommu_rlookup_table[devid];
3706 if (!iommu)
3707 goto out_unlock;
3708
3709 table = irq_lookup_table[devid];
3710 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003711 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003712
3713 alias = amd_iommu_alias_table[devid];
3714 table = irq_lookup_table[alias];
3715 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003716 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003717 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003718 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003719 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003720
3721 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003722 new_table = __alloc_irq_table();
3723 if (!new_table)
3724 return NULL;
3725
3726 spin_lock_irqsave(&iommu_table_lock, flags);
3727
3728 table = irq_lookup_table[devid];
3729 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003730 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003731
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003732 table = irq_lookup_table[alias];
3733 if (table) {
3734 set_remap_table_entry(iommu, devid, table);
3735 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003736 }
3737
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003738 table = new_table;
3739 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003740
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003741 set_remap_table_entry(iommu, devid, table);
3742 if (devid != alias)
3743 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003744
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003745out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003746 iommu_completion_wait(iommu);
3747
3748out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003749 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003750
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003751 if (new_table) {
3752 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3753 kfree(new_table);
3754 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003755 return table;
3756}
3757
Joerg Roedel37946d92017-10-06 12:16:39 +02003758static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003759{
3760 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003761 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003762 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003763 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3764
3765 if (!iommu)
3766 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003767
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003768 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003769 if (!table)
3770 return -ENODEV;
3771
Joerg Roedel37946d92017-10-06 12:16:39 +02003772 if (align)
3773 alignment = roundup_pow_of_two(count);
3774
Scott Wood27790392018-01-21 03:28:54 -06003775 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003776
3777 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003778 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003779 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003780 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003781 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003782 } else {
3783 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003784 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003785 continue;
3786 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003787
3788 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003789 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003790 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003791
3792 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003793 goto out;
3794 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003795
3796 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003797 }
3798
3799 index = -ENOSPC;
3800
3801out:
Scott Wood27790392018-01-21 03:28:54 -06003802 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003803
3804 return index;
3805}
3806
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003807static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3808 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003809{
3810 struct irq_remap_table *table;
3811 struct amd_iommu *iommu;
3812 unsigned long flags;
3813 struct irte_ga *entry;
3814
3815 iommu = amd_iommu_rlookup_table[devid];
3816 if (iommu == NULL)
3817 return -EINVAL;
3818
Scott Wooddf42a042018-02-14 17:36:28 -06003819 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003820 if (!table)
3821 return -ENOMEM;
3822
Scott Wood27790392018-01-21 03:28:54 -06003823 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003824
3825 entry = (struct irte_ga *)table->table;
3826 entry = &entry[index];
3827 entry->lo.fields_remap.valid = 0;
3828 entry->hi.val = irte->hi.val;
3829 entry->lo.val = irte->lo.val;
3830 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003831 if (data)
3832 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003833
Scott Wood27790392018-01-21 03:28:54 -06003834 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003835
3836 iommu_flush_irt(iommu, devid);
3837 iommu_completion_wait(iommu);
3838
3839 return 0;
3840}
3841
3842static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003843{
3844 struct irq_remap_table *table;
3845 struct amd_iommu *iommu;
3846 unsigned long flags;
3847
3848 iommu = amd_iommu_rlookup_table[devid];
3849 if (iommu == NULL)
3850 return -EINVAL;
3851
Scott Wooddf42a042018-02-14 17:36:28 -06003852 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003853 if (!table)
3854 return -ENOMEM;
3855
Scott Wood27790392018-01-21 03:28:54 -06003856 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003857 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003858 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003859
3860 iommu_flush_irt(iommu, devid);
3861 iommu_completion_wait(iommu);
3862
3863 return 0;
3864}
3865
3866static void free_irte(u16 devid, int index)
3867{
3868 struct irq_remap_table *table;
3869 struct amd_iommu *iommu;
3870 unsigned long flags;
3871
3872 iommu = amd_iommu_rlookup_table[devid];
3873 if (iommu == NULL)
3874 return;
3875
Scott Wooddf42a042018-02-14 17:36:28 -06003876 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003877 if (!table)
3878 return;
3879
Scott Wood27790392018-01-21 03:28:54 -06003880 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003881 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003882 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003883
3884 iommu_flush_irt(iommu, devid);
3885 iommu_completion_wait(iommu);
3886}
3887
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003888static void irte_prepare(void *entry,
3889 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003890 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003891{
3892 union irte *irte = (union irte *) entry;
3893
3894 irte->val = 0;
3895 irte->fields.vector = vector;
3896 irte->fields.int_type = delivery_mode;
3897 irte->fields.destination = dest_apicid;
3898 irte->fields.dm = dest_mode;
3899 irte->fields.valid = 1;
3900}
3901
3902static void irte_ga_prepare(void *entry,
3903 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003904 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003905{
3906 struct irte_ga *irte = (struct irte_ga *) entry;
3907
3908 irte->lo.val = 0;
3909 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003910 irte->lo.fields_remap.int_type = delivery_mode;
3911 irte->lo.fields_remap.dm = dest_mode;
3912 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003913 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3914 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003915 irte->lo.fields_remap.valid = 1;
3916}
3917
3918static void irte_activate(void *entry, u16 devid, u16 index)
3919{
3920 union irte *irte = (union irte *) entry;
3921
3922 irte->fields.valid = 1;
3923 modify_irte(devid, index, irte);
3924}
3925
3926static void irte_ga_activate(void *entry, u16 devid, u16 index)
3927{
3928 struct irte_ga *irte = (struct irte_ga *) entry;
3929
3930 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003931 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003932}
3933
3934static void irte_deactivate(void *entry, u16 devid, u16 index)
3935{
3936 union irte *irte = (union irte *) entry;
3937
3938 irte->fields.valid = 0;
3939 modify_irte(devid, index, irte);
3940}
3941
3942static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3943{
3944 struct irte_ga *irte = (struct irte_ga *) entry;
3945
3946 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003947 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003948}
3949
3950static void irte_set_affinity(void *entry, u16 devid, u16 index,
3951 u8 vector, u32 dest_apicid)
3952{
3953 union irte *irte = (union irte *) entry;
3954
3955 irte->fields.vector = vector;
3956 irte->fields.destination = dest_apicid;
3957 modify_irte(devid, index, irte);
3958}
3959
3960static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3961 u8 vector, u32 dest_apicid)
3962{
3963 struct irte_ga *irte = (struct irte_ga *) entry;
3964
Scott Wood01ee04b2018-01-28 14:22:19 -06003965 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003966 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003967 irte->lo.fields_remap.destination =
3968 APICID_TO_IRTE_DEST_LO(dest_apicid);
3969 irte->hi.fields.destination =
3970 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003971 modify_irte_ga(devid, index, irte, NULL);
3972 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003973}
3974
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003975#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003976static void irte_set_allocated(struct irq_remap_table *table, int index)
3977{
3978 table->table[index] = IRTE_ALLOCATED;
3979}
3980
3981static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3982{
3983 struct irte_ga *ptr = (struct irte_ga *)table->table;
3984 struct irte_ga *irte = &ptr[index];
3985
3986 memset(&irte->lo.val, 0, sizeof(u64));
3987 memset(&irte->hi.val, 0, sizeof(u64));
3988 irte->hi.fields.vector = 0xff;
3989}
3990
3991static bool irte_is_allocated(struct irq_remap_table *table, int index)
3992{
3993 union irte *ptr = (union irte *)table->table;
3994 union irte *irte = &ptr[index];
3995
3996 return irte->val != 0;
3997}
3998
3999static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4000{
4001 struct irte_ga *ptr = (struct irte_ga *)table->table;
4002 struct irte_ga *irte = &ptr[index];
4003
4004 return irte->hi.fields.vector != 0;
4005}
4006
4007static void irte_clear_allocated(struct irq_remap_table *table, int index)
4008{
4009 table->table[index] = 0;
4010}
4011
4012static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4013{
4014 struct irte_ga *ptr = (struct irte_ga *)table->table;
4015 struct irte_ga *irte = &ptr[index];
4016
4017 memset(&irte->lo.val, 0, sizeof(u64));
4018 memset(&irte->hi.val, 0, sizeof(u64));
4019}
4020
Jiang Liu7c71d302015-04-13 14:11:33 +08004021static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004022{
Jiang Liu7c71d302015-04-13 14:11:33 +08004023 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004024
Jiang Liu7c71d302015-04-13 14:11:33 +08004025 switch (info->type) {
4026 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4027 devid = get_ioapic_devid(info->ioapic_id);
4028 break;
4029 case X86_IRQ_ALLOC_TYPE_HPET:
4030 devid = get_hpet_devid(info->hpet_id);
4031 break;
4032 case X86_IRQ_ALLOC_TYPE_MSI:
4033 case X86_IRQ_ALLOC_TYPE_MSIX:
4034 devid = get_device_id(&info->msi_dev->dev);
4035 break;
4036 default:
4037 BUG_ON(1);
4038 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004039 }
4040
Jiang Liu7c71d302015-04-13 14:11:33 +08004041 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004042}
4043
Jiang Liu7c71d302015-04-13 14:11:33 +08004044static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004045{
Jiang Liu7c71d302015-04-13 14:11:33 +08004046 struct amd_iommu *iommu;
4047 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004048
Jiang Liu7c71d302015-04-13 14:11:33 +08004049 if (!info)
4050 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004051
Jiang Liu7c71d302015-04-13 14:11:33 +08004052 devid = get_devid(info);
4053 if (devid >= 0) {
4054 iommu = amd_iommu_rlookup_table[devid];
4055 if (iommu)
4056 return iommu->ir_domain;
4057 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004058
Jiang Liu7c71d302015-04-13 14:11:33 +08004059 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004060}
4061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004063{
Jiang Liu7c71d302015-04-13 14:11:33 +08004064 struct amd_iommu *iommu;
4065 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004066
Jiang Liu7c71d302015-04-13 14:11:33 +08004067 if (!info)
4068 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004069
Jiang Liu7c71d302015-04-13 14:11:33 +08004070 switch (info->type) {
4071 case X86_IRQ_ALLOC_TYPE_MSI:
4072 case X86_IRQ_ALLOC_TYPE_MSIX:
4073 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004074 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004075 return NULL;
4076
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004077 iommu = amd_iommu_rlookup_table[devid];
4078 if (iommu)
4079 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004080 break;
4081 default:
4082 break;
4083 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004084
Jiang Liu7c71d302015-04-13 14:11:33 +08004085 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004086}
4087
Joerg Roedel6b474b82012-06-26 16:46:04 +02004088struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004089 .prepare = amd_iommu_prepare,
4090 .enable = amd_iommu_enable,
4091 .disable = amd_iommu_disable,
4092 .reenable = amd_iommu_reenable,
4093 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004094 .get_ir_irq_domain = get_ir_irq_domain,
4095 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004096};
Jiang Liu7c71d302015-04-13 14:11:33 +08004097
4098static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4099 struct irq_cfg *irq_cfg,
4100 struct irq_alloc_info *info,
4101 int devid, int index, int sub_handle)
4102{
4103 struct irq_2_irte *irte_info = &data->irq_2_irte;
4104 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004105 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004106 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4107
4108 if (!iommu)
4109 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004110
Jiang Liu7c71d302015-04-13 14:11:33 +08004111 data->irq_2_irte.devid = devid;
4112 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004113 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4114 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004115 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004116
4117 switch (info->type) {
4118 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4119 /* Setup IOAPIC entry */
4120 entry = info->ioapic_entry;
4121 info->ioapic_entry = NULL;
4122 memset(entry, 0, sizeof(*entry));
4123 entry->vector = index;
4124 entry->mask = 0;
4125 entry->trigger = info->ioapic_trigger;
4126 entry->polarity = info->ioapic_polarity;
4127 /* Mask level triggered irqs. */
4128 if (info->ioapic_trigger)
4129 entry->mask = 1;
4130 break;
4131
4132 case X86_IRQ_ALLOC_TYPE_HPET:
4133 case X86_IRQ_ALLOC_TYPE_MSI:
4134 case X86_IRQ_ALLOC_TYPE_MSIX:
4135 msg->address_hi = MSI_ADDR_BASE_HI;
4136 msg->address_lo = MSI_ADDR_BASE_LO;
4137 msg->data = irte_info->index;
4138 break;
4139
4140 default:
4141 BUG_ON(1);
4142 break;
4143 }
4144}
4145
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004146struct amd_irte_ops irte_32_ops = {
4147 .prepare = irte_prepare,
4148 .activate = irte_activate,
4149 .deactivate = irte_deactivate,
4150 .set_affinity = irte_set_affinity,
4151 .set_allocated = irte_set_allocated,
4152 .is_allocated = irte_is_allocated,
4153 .clear_allocated = irte_clear_allocated,
4154};
4155
4156struct amd_irte_ops irte_128_ops = {
4157 .prepare = irte_ga_prepare,
4158 .activate = irte_ga_activate,
4159 .deactivate = irte_ga_deactivate,
4160 .set_affinity = irte_ga_set_affinity,
4161 .set_allocated = irte_ga_set_allocated,
4162 .is_allocated = irte_ga_is_allocated,
4163 .clear_allocated = irte_ga_clear_allocated,
4164};
4165
Jiang Liu7c71d302015-04-13 14:11:33 +08004166static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4167 unsigned int nr_irqs, void *arg)
4168{
4169 struct irq_alloc_info *info = arg;
4170 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004171 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004172 struct irq_cfg *cfg;
4173 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004174 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004175
4176 if (!info)
4177 return -EINVAL;
4178 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4179 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4180 return -EINVAL;
4181
4182 /*
4183 * With IRQ remapping enabled, don't need contiguous CPU vectors
4184 * to support multiple MSI interrupts.
4185 */
4186 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4187 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4188
4189 devid = get_devid(info);
4190 if (devid < 0)
4191 return -EINVAL;
4192
4193 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4194 if (ret < 0)
4195 return ret;
4196
Jiang Liu7c71d302015-04-13 14:11:33 +08004197 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004198 struct irq_remap_table *table;
4199 struct amd_iommu *iommu;
4200
4201 table = alloc_irq_table(devid);
4202 if (table) {
4203 if (!table->min_index) {
4204 /*
4205 * Keep the first 32 indexes free for IOAPIC
4206 * interrupts.
4207 */
4208 table->min_index = 32;
4209 iommu = amd_iommu_rlookup_table[devid];
4210 for (i = 0; i < 32; ++i)
4211 iommu->irte_ops->set_allocated(table, i);
4212 }
4213 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004214 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004215 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004216 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004217 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004218 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004219 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4220
4221 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004222 }
4223 if (index < 0) {
4224 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004225 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004226 goto out_free_parent;
4227 }
4228
4229 for (i = 0; i < nr_irqs; i++) {
4230 irq_data = irq_domain_get_irq_data(domain, virq + i);
4231 cfg = irqd_cfg(irq_data);
4232 if (!irq_data || !cfg) {
4233 ret = -EINVAL;
4234 goto out_free_data;
4235 }
4236
Joerg Roedela130e692015-08-13 11:07:25 +02004237 ret = -ENOMEM;
4238 data = kzalloc(sizeof(*data), GFP_KERNEL);
4239 if (!data)
4240 goto out_free_data;
4241
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004242 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4243 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4244 else
4245 data->entry = kzalloc(sizeof(struct irte_ga),
4246 GFP_KERNEL);
4247 if (!data->entry) {
4248 kfree(data);
4249 goto out_free_data;
4250 }
4251
Jiang Liu7c71d302015-04-13 14:11:33 +08004252 irq_data->hwirq = (devid << 16) + i;
4253 irq_data->chip_data = data;
4254 irq_data->chip = &amd_ir_chip;
4255 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4256 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4257 }
Joerg Roedela130e692015-08-13 11:07:25 +02004258
Jiang Liu7c71d302015-04-13 14:11:33 +08004259 return 0;
4260
4261out_free_data:
4262 for (i--; i >= 0; i--) {
4263 irq_data = irq_domain_get_irq_data(domain, virq + i);
4264 if (irq_data)
4265 kfree(irq_data->chip_data);
4266 }
4267 for (i = 0; i < nr_irqs; i++)
4268 free_irte(devid, index + i);
4269out_free_parent:
4270 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4271 return ret;
4272}
4273
4274static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4275 unsigned int nr_irqs)
4276{
4277 struct irq_2_irte *irte_info;
4278 struct irq_data *irq_data;
4279 struct amd_ir_data *data;
4280 int i;
4281
4282 for (i = 0; i < nr_irqs; i++) {
4283 irq_data = irq_domain_get_irq_data(domain, virq + i);
4284 if (irq_data && irq_data->chip_data) {
4285 data = irq_data->chip_data;
4286 irte_info = &data->irq_2_irte;
4287 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004288 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004289 kfree(data);
4290 }
4291 }
4292 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4293}
4294
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004295static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4296 struct amd_ir_data *ir_data,
4297 struct irq_2_irte *irte_info,
4298 struct irq_cfg *cfg);
4299
Thomas Gleixner72491642017-09-13 23:29:10 +02004300static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004301 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004302{
4303 struct amd_ir_data *data = irq_data->chip_data;
4304 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004305 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004306 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004307
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004308 if (!iommu)
4309 return 0;
4310
4311 iommu->irte_ops->activate(data->entry, irte_info->devid,
4312 irte_info->index);
4313 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004314 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004315}
4316
4317static void irq_remapping_deactivate(struct irq_domain *domain,
4318 struct irq_data *irq_data)
4319{
4320 struct amd_ir_data *data = irq_data->chip_data;
4321 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004322 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004323
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004324 if (iommu)
4325 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4326 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004327}
4328
Tobias Klausere2f9d452017-05-24 16:31:16 +02004329static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004330 .alloc = irq_remapping_alloc,
4331 .free = irq_remapping_free,
4332 .activate = irq_remapping_activate,
4333 .deactivate = irq_remapping_deactivate,
4334};
4335
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004336static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4337{
4338 struct amd_iommu *iommu;
4339 struct amd_iommu_pi_data *pi_data = vcpu_info;
4340 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4341 struct amd_ir_data *ir_data = data->chip_data;
4342 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4343 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004344 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4345
4346 /* Note:
4347 * This device has never been set up for guest mode.
4348 * we should not modify the IRTE
4349 */
4350 if (!dev_data || !dev_data->use_vapic)
4351 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004352
4353 pi_data->ir_data = ir_data;
4354
4355 /* Note:
4356 * SVM tries to set up for VAPIC mode, but we are in
4357 * legacy mode. So, we force legacy mode instead.
4358 */
4359 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4360 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4361 __func__);
4362 pi_data->is_guest_mode = false;
4363 }
4364
4365 iommu = amd_iommu_rlookup_table[irte_info->devid];
4366 if (iommu == NULL)
4367 return -EINVAL;
4368
4369 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4370 if (pi_data->is_guest_mode) {
4371 /* Setting */
4372 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4373 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004374 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004375 irte->lo.fields_vapic.guest_mode = 1;
4376 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4377
4378 ir_data->cached_ga_tag = pi_data->ga_tag;
4379 } else {
4380 /* Un-Setting */
4381 struct irq_cfg *cfg = irqd_cfg(data);
4382
4383 irte->hi.val = 0;
4384 irte->lo.val = 0;
4385 irte->hi.fields.vector = cfg->vector;
4386 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004387 irte->lo.fields_remap.destination =
4388 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4389 irte->hi.fields.destination =
4390 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004391 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4392 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4393
4394 /*
4395 * This communicates the ga_tag back to the caller
4396 * so that it can do all the necessary clean up.
4397 */
4398 ir_data->cached_ga_tag = 0;
4399 }
4400
4401 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4402}
4403
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004404
4405static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4406 struct amd_ir_data *ir_data,
4407 struct irq_2_irte *irte_info,
4408 struct irq_cfg *cfg)
4409{
4410
4411 /*
4412 * Atomically updates the IRTE with the new destination, vector
4413 * and flushes the interrupt entry cache.
4414 */
4415 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4416 irte_info->index, cfg->vector,
4417 cfg->dest_apicid);
4418}
4419
Jiang Liu7c71d302015-04-13 14:11:33 +08004420static int amd_ir_set_affinity(struct irq_data *data,
4421 const struct cpumask *mask, bool force)
4422{
4423 struct amd_ir_data *ir_data = data->chip_data;
4424 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4425 struct irq_cfg *cfg = irqd_cfg(data);
4426 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004427 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004428 int ret;
4429
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004430 if (!iommu)
4431 return -ENODEV;
4432
Jiang Liu7c71d302015-04-13 14:11:33 +08004433 ret = parent->chip->irq_set_affinity(parent, mask, force);
4434 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4435 return ret;
4436
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004437 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004438 /*
4439 * After this point, all the interrupts will start arriving
4440 * at the new destination. So, time to cleanup the previous
4441 * vector allocation.
4442 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004443 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004444
4445 return IRQ_SET_MASK_OK_DONE;
4446}
4447
4448static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4449{
4450 struct amd_ir_data *ir_data = irq_data->chip_data;
4451
4452 *msg = ir_data->msi_entry;
4453}
4454
4455static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004456 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004457 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004458 .irq_set_affinity = amd_ir_set_affinity,
4459 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4460 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004461};
4462
4463int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4464{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004465 struct fwnode_handle *fn;
4466
4467 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4468 if (!fn)
4469 return -ENOMEM;
4470 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4471 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004472 if (!iommu->ir_domain)
4473 return -ENOMEM;
4474
4475 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004476 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4477 "AMD-IR-MSI",
4478 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004479 return 0;
4480}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004481
4482int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4483{
4484 unsigned long flags;
4485 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004486 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004487 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4488 int devid = ir_data->irq_2_irte.devid;
4489 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4490 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4491
4492 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4493 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4494 return 0;
4495
4496 iommu = amd_iommu_rlookup_table[devid];
4497 if (!iommu)
4498 return -ENODEV;
4499
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004500 table = get_irq_table(devid);
4501 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004502 return -ENODEV;
4503
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004504 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004505
4506 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004507 if (cpu >= 0) {
4508 ref->lo.fields_vapic.destination =
4509 APICID_TO_IRTE_DEST_LO(cpu);
4510 ref->hi.fields.destination =
4511 APICID_TO_IRTE_DEST_HI(cpu);
4512 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004513 ref->lo.fields_vapic.is_run = is_run;
4514 barrier();
4515 }
4516
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004517 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004518
4519 iommu_flush_irt(iommu, devid);
4520 iommu_completion_wait(iommu);
4521 return 0;
4522}
4523EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004524#endif