blob: 7a0de274934ce375837f61d6de9e3d3f40de2d61 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel101fa032018-11-27 16:22:31 +010020#define pr_fmt(fmt) "AMD-Vi: " fmt
Bjorn Helgaas5f226da2019-02-08 16:05:53 -060021#define dev_fmt(fmt) pr_fmt(fmt)
Joerg Roedel101fa032018-11-27 16:22:31 +010022
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010023#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040025#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040026#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040027#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020028#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080029#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010031#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090033#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010034#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020035#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010036#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020037#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020038#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010039#include <linux/notifier.h>
40#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020041#include <linux/irq.h>
42#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020043#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080044#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010045#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020046#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020047#include <asm/irq_remapping.h>
48#include <asm/io_apic.h>
49#include <asm/apic.h>
50#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020051#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020052#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090053#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010054#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020055#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020056
57#include "amd_iommu_proto.h"
58#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020059#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020060
61#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
62
Joerg Roedel815b33f2011-04-06 17:26:49 +020063#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020064
Joerg Roedel307d5852016-07-05 11:54:04 +020065/* IO virtual address start page frame number */
66#define IOVA_START_PFN (1)
67#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020068
Joerg Roedel81cd07b2016-07-07 18:01:10 +020069/* Reserved IOVA ranges */
70#define MSI_RANGE_START (0xfee00000)
71#define MSI_RANGE_END (0xfeefffff)
72#define HT_RANGE_START (0xfd00000000ULL)
73#define HT_RANGE_END (0xffffffffffULL)
74
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020075/*
76 * This bitmap is used to advertise the page sizes our hardware support
77 * to the IOMMU core, which will then use this information to split
78 * physically contiguous memory regions it is mapping into page sizes
79 * that we support.
80 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010081 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020082 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010083#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020084
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010085static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010086static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020087
Joerg Roedel8fa5f802011-06-09 12:24:45 +020088/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010089static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020090
Joerg Roedel6efed632012-06-14 15:52:58 +020091LIST_HEAD(ioapic_map);
92LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040093LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020094
Joerg Roedel0feae532009-08-26 15:26:30 +020095/*
96 * Domain for untranslated devices - only allocated
97 * if iommu=pt passed on kernel cmd line.
98 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010099const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100100
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100101static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100102int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100103
Bart Van Assche52997092017-01-20 13:04:01 -0800104static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200105
Joerg Roedel431b2a22008-07-11 17:14:22 +0200106/*
107 * general struct to manage commands send to an IOMMU
108 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200109struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200110 u32 data[4];
111};
112
Joerg Roedel05152a02012-06-15 16:53:51 +0200113struct kmem_cache *amd_iommu_irq_cache;
114
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200115static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200116static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100117static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200118static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200119
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100121 * Data container for a dma_ops specific protection domain
122 */
123struct dma_ops_domain {
124 /* generic protection domain information */
125 struct protection_domain domain;
126
Joerg Roedel307d5852016-07-05 11:54:04 +0200127 /* IOVA RB-Tree */
128 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100129};
130
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200131static struct iova_domain reserved_iova_ranges;
132static struct lock_class_key reserved_rbtree_key;
133
Joerg Roedel15898bb2009-11-24 15:39:42 +0100134/****************************************************************************
135 *
136 * Helper functions
137 *
138 ****************************************************************************/
139
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400140static inline int match_hid_uid(struct device *dev,
141 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100142{
Aaron Mabb6bccb2019-03-13 21:53:24 +0800143 struct acpi_device *adev = ACPI_COMPANION(dev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400144 const char *hid, *uid;
145
Aaron Mabb6bccb2019-03-13 21:53:24 +0800146 if (!adev)
147 return -ENODEV;
148
149 hid = acpi_device_hid(adev);
150 uid = acpi_device_uid(adev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400151
152 if (!hid || !(*hid))
153 return -ENODEV;
154
155 if (!uid || !(*uid))
156 return strcmp(hid, entry->hid);
157
158 if (!(*entry->uid))
159 return strcmp(hid, entry->hid);
160
161 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100162}
163
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400164static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200165{
166 struct pci_dev *pdev = to_pci_dev(dev);
167
168 return PCI_DEVID(pdev->bus->number, pdev->devfn);
169}
170
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400171static inline int get_acpihid_device_id(struct device *dev,
172 struct acpihid_map_entry **entry)
173{
174 struct acpihid_map_entry *p;
175
176 list_for_each_entry(p, &acpihid_map, list) {
177 if (!match_hid_uid(dev, p)) {
178 if (entry)
179 *entry = p;
180 return p->devid;
181 }
182 }
183 return -EINVAL;
184}
185
186static inline int get_device_id(struct device *dev)
187{
188 int devid;
189
190 if (dev_is_pci(dev))
191 devid = get_pci_device_id(dev);
192 else
193 devid = get_acpihid_device_id(dev, NULL);
194
195 return devid;
196}
197
Joerg Roedel15898bb2009-11-24 15:39:42 +0100198static struct protection_domain *to_pdomain(struct iommu_domain *dom)
199{
200 return container_of(dom, struct protection_domain, domain);
201}
202
Joerg Roedelb3311b02016-07-08 13:31:31 +0200203static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
204{
205 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
206 return container_of(domain, struct dma_ops_domain, domain);
207}
208
Joerg Roedelf62dda62011-06-09 12:55:35 +0200209static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200210{
211 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200212
213 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
214 if (!dev_data)
215 return NULL;
216
Joerg Roedelf62dda62011-06-09 12:55:35 +0200217 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200218 ratelimit_default_init(&dev_data->rs);
219
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100220 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200221 return dev_data;
222}
223
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200224static struct iommu_dev_data *search_dev_data(u16 devid)
225{
226 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100227 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200228
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100229 if (llist_empty(&dev_data_list))
230 return NULL;
231
232 node = dev_data_list.first;
233 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200234 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100235 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200236 }
237
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100238 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200239}
240
Joerg Roedele3156042016-04-08 15:12:24 +0200241static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
242{
243 *(u16 *)data = alias;
244 return 0;
245}
246
247static u16 get_alias(struct device *dev)
248{
249 struct pci_dev *pdev = to_pci_dev(dev);
250 u16 devid, ivrs_alias, pci_alias;
251
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200252 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200253 devid = get_device_id(dev);
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530254
255 /* For ACPI HID devices, we simply return the devid as such */
256 if (!dev_is_pci(dev))
257 return devid;
258
Joerg Roedele3156042016-04-08 15:12:24 +0200259 ivrs_alias = amd_iommu_alias_table[devid];
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530260
Joerg Roedele3156042016-04-08 15:12:24 +0200261 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
262
263 if (ivrs_alias == pci_alias)
264 return ivrs_alias;
265
266 /*
267 * DMA alias showdown
268 *
269 * The IVRS is fairly reliable in telling us about aliases, but it
270 * can't know about every screwy device. If we don't have an IVRS
271 * reported alias, use the PCI reported alias. In that case we may
272 * still need to initialize the rlookup and dev_table entries if the
273 * alias is to a non-existent device.
274 */
275 if (ivrs_alias == devid) {
276 if (!amd_iommu_rlookup_table[pci_alias]) {
277 amd_iommu_rlookup_table[pci_alias] =
278 amd_iommu_rlookup_table[devid];
279 memcpy(amd_iommu_dev_table[pci_alias].data,
280 amd_iommu_dev_table[devid].data,
281 sizeof(amd_iommu_dev_table[pci_alias].data));
282 }
283
284 return pci_alias;
285 }
286
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600287 pci_info(pdev, "Using IVRS reported alias %02x:%02x.%d "
288 "for device [%04x:%04x], kernel reported alias "
Joerg Roedele3156042016-04-08 15:12:24 +0200289 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600290 PCI_FUNC(ivrs_alias), pdev->vendor, pdev->device,
Joerg Roedele3156042016-04-08 15:12:24 +0200291 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
292 PCI_FUNC(pci_alias));
293
294 /*
295 * If we don't have a PCI DMA alias and the IVRS alias is on the same
296 * bus, then the IVRS table may know about a quirk that we don't.
297 */
298 if (pci_alias == devid &&
299 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700300 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600301 pci_info(pdev, "Added PCI DMA alias %02x.%d\n",
302 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias));
Joerg Roedele3156042016-04-08 15:12:24 +0200303 }
304
305 return ivrs_alias;
306}
307
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200308static struct iommu_dev_data *find_dev_data(u16 devid)
309{
310 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800311 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200312
313 dev_data = search_dev_data(devid);
314
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800315 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200316 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100317 if (!dev_data)
318 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200319
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800320 if (translation_pre_enabled(iommu))
321 dev_data->defer_attach = true;
322 }
323
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200324 return dev_data;
325}
326
Baoquan Hedaae2d22017-08-09 16:33:43 +0800327struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100328{
329 return dev->archdata.iommu;
330}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800331EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100332
Wan Zongshunb097d112016-04-01 09:06:04 -0400333/*
334* Find or create an IOMMU group for a acpihid device.
335*/
336static struct iommu_group *acpihid_device_group(struct device *dev)
337{
338 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300339 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400340
341 devid = get_acpihid_device_id(dev, &entry);
342 if (devid < 0)
343 return ERR_PTR(devid);
344
345 list_for_each_entry(p, &acpihid_map, list) {
346 if ((devid == p->devid) && p->group)
347 entry->group = p->group;
348 }
349
350 if (!entry->group)
351 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000352 else
353 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400354
355 return entry->group;
356}
357
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100358static bool pci_iommuv2_capable(struct pci_dev *pdev)
359{
360 static const int caps[] = {
361 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100362 PCI_EXT_CAP_ID_PRI,
363 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100364 };
365 int i, pos;
366
Gil Kupfercef74402018-05-10 17:56:02 -0500367 if (pci_ats_disabled())
368 return false;
369
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100370 for (i = 0; i < 3; ++i) {
371 pos = pci_find_ext_capability(pdev, caps[i]);
372 if (pos == 0)
373 return false;
374 }
375
376 return true;
377}
378
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100379static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
380{
381 struct iommu_dev_data *dev_data;
382
383 dev_data = get_dev_data(&pdev->dev);
384
385 return dev_data->errata & (1 << erratum) ? true : false;
386}
387
Joerg Roedel71c70982009-11-24 16:43:06 +0100388/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100389 * This function checks if the driver got a valid device from the caller to
390 * avoid dereferencing invalid pointers.
391 */
392static bool check_device(struct device *dev)
393{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400394 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100395
396 if (!dev || !dev->dma_mask)
397 return false;
398
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100399 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200400 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400401 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100402
403 /* Out of our scope? */
404 if (devid > amd_iommu_last_bdf)
405 return false;
406
407 if (amd_iommu_rlookup_table[devid] == NULL)
408 return false;
409
410 return true;
411}
412
Alex Williamson25b11ce2014-09-19 10:03:13 -0600413static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600414{
Alex Williamson2851db22012-10-08 22:49:41 -0600415 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600416
Alex Williamson65d53522014-07-03 09:51:30 -0600417 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200418 if (IS_ERR(group))
419 return;
420
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200421 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600422}
423
424static int iommu_init_device(struct device *dev)
425{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600426 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100427 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400428 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600429
430 if (dev->archdata.iommu)
431 return 0;
432
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400433 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200434 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400435 return devid;
436
Joerg Roedel39ab9552017-02-01 16:56:46 +0100437 iommu = amd_iommu_rlookup_table[devid];
438
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400439 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600440 if (!dev_data)
441 return -ENOMEM;
442
Joerg Roedele3156042016-04-08 15:12:24 +0200443 dev_data->alias = get_alias(dev);
444
Yu Zhaoc12b08e2018-12-06 14:39:15 -0700445 /*
446 * By default we use passthrough mode for IOMMUv2 capable device.
447 * But if amd_iommu=force_isolation is set (e.g. to debug DMA to
448 * invalid address), we ignore the capability for the device so
449 * it'll be forced to go into translation mode.
450 */
451 if ((iommu_pass_through || !amd_iommu_force_isolation) &&
452 dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100453 struct amd_iommu *iommu;
454
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400455 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100456 dev_data->iommu_v2 = iommu->is_iommu_v2;
457 }
458
Joerg Roedel657cbb62009-11-23 15:26:46 +0100459 dev->archdata.iommu = dev_data;
460
Joerg Roedele3d10af2017-02-01 17:23:22 +0100461 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600462
Joerg Roedel657cbb62009-11-23 15:26:46 +0100463 return 0;
464}
465
Joerg Roedel26018872011-06-06 16:50:14 +0200466static void iommu_ignore_device(struct device *dev)
467{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400468 u16 alias;
469 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200470
471 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200472 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400473 return;
474
Joerg Roedele3156042016-04-08 15:12:24 +0200475 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200476
477 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
478 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
479
480 amd_iommu_rlookup_table[devid] = NULL;
481 amd_iommu_rlookup_table[alias] = NULL;
482}
483
Joerg Roedel657cbb62009-11-23 15:26:46 +0100484static void iommu_uninit_device(struct device *dev)
485{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400486 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100487 struct amd_iommu *iommu;
488 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600489
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400490 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200491 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400492 return;
493
Joerg Roedel39ab9552017-02-01 16:56:46 +0100494 iommu = amd_iommu_rlookup_table[devid];
495
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400496 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600497 if (!dev_data)
498 return;
499
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100500 if (dev_data->domain)
501 detach_device(dev);
502
Joerg Roedele3d10af2017-02-01 17:23:22 +0100503 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600504
Alex Williamson9dcd6132012-05-30 14:19:07 -0600505 iommu_group_remove_device(dev);
506
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200507 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800508 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200509
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200510 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600511 * We keep dev_data around for unplugged devices and reuse it when the
512 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200513 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100514}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100515
Joerg Roedel431b2a22008-07-11 17:14:22 +0200516/****************************************************************************
517 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200518 * Interrupt handling functions
519 *
520 ****************************************************************************/
521
Joerg Roedele3e59872009-09-03 14:02:10 +0200522static void dump_dte_entry(u16 devid)
523{
524 int i;
525
Joerg Roedelee6c2862011-11-09 12:06:03 +0100526 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100527 pr_err("DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200528 amd_iommu_dev_table[devid].data[i]);
529}
530
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200531static void dump_command(unsigned long phys_addr)
532{
Tom Lendacky2543a782017-07-17 16:10:24 -0500533 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200534 int i;
535
536 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100537 pr_err("CMD[%d]: %08x\n", i, cmd->data[i]);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200538}
539
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200540static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
541 u64 address, int flags)
542{
543 struct iommu_dev_data *dev_data = NULL;
544 struct pci_dev *pdev;
545
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500546 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
547 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200548 if (pdev)
549 dev_data = get_dev_data(&pdev->dev);
550
551 if (dev_data && __ratelimit(&dev_data->rs)) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600552 pci_err(pdev, "Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200553 domain_id, address, flags);
554 } else if (printk_ratelimit()) {
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100555 pr_err("Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200556 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
557 domain_id, address, flags);
558 }
559
560 if (pdev)
561 pci_dev_put(pdev);
562}
563
Joerg Roedela345b232009-09-03 15:01:43 +0200564static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200565{
Gary R Hook90ca3852018-03-08 18:34:41 -0600566 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500567 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200568 volatile u32 *event = __evt;
569 int count = 0;
570 u64 address;
571
572retry:
573 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
574 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500575 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200576 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
577 address = (u64)(((u64)event[3]) << 32) | event[2];
578
579 if (type == 0) {
580 /* Did we hit the erratum? */
581 if (++count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100582 pr_err("No event written to event log\n");
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200583 return;
584 }
585 udelay(1);
586 goto retry;
587 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200588
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200589 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500590 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200591 return;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200592 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200593
594 switch (type) {
595 case EVENT_TYPE_ILL_DEV:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100596 dev_err(dev, "Event logged [ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500598 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200599 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200601 case EVENT_TYPE_DEV_TAB_ERR:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100602 dev_err(dev, "Event logged [DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100603 "address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600604 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
605 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200606 break;
607 case EVENT_TYPE_PAGE_TAB_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100608 dev_err(dev, "Event logged [PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600609 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500610 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 break;
612 case EVENT_TYPE_ILL_CMD:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100613 dev_err(dev, "Event logged [ILLEGAL_COMMAND_ERROR address=0x%llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200614 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 break;
616 case EVENT_TYPE_CMD_HARD_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100617 dev_err(dev, "Event logged [COMMAND_HARDWARE_ERROR address=0x%llx flags=0x%04x]\n",
Gary R Hookd64c0482018-05-01 14:52:52 -0500618 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200619 break;
620 case EVENT_TYPE_IOTLB_INV_TO:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100621 dev_err(dev, "Event logged [IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600622 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
623 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200624 break;
625 case EVENT_TYPE_INV_DEV_REQ:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100626 dev_err(dev, "Event logged [INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600627 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500628 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500630 case EVENT_TYPE_INV_PPR_REQ:
631 pasid = ((event[0] >> 16) & 0xFFFF)
632 | ((event[1] << 6) & 0xF0000);
633 tag = event[1] & 0x03FF;
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100634 dev_err(dev, "Event logged [INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500635 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
636 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 break;
638 default:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100639 dev_err(dev, "Event logged [UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600640 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200641 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200642
643 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644}
645
646static void iommu_poll_events(struct amd_iommu *iommu)
647{
648 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200649
650 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
651 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
652
653 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200654 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200655 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200656 }
657
658 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200659}
660
Joerg Roedeleee53532012-06-01 15:20:23 +0200661static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100662{
663 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100664
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100665 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100666 pr_err_ratelimited("Unknown PPR request received\n");
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100667 return;
668 }
669
670 fault.address = raw[1];
671 fault.pasid = PPR_PASID(raw[0]);
672 fault.device_id = PPR_DEVID(raw[0]);
673 fault.tag = PPR_TAG(raw[0]);
674 fault.flags = PPR_FLAGS(raw[0]);
675
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
677}
678
679static void iommu_poll_ppr_log(struct amd_iommu *iommu)
680{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100681 u32 head, tail;
682
683 if (iommu->ppr_log == NULL)
684 return;
685
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100686 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
687 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
688
689 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200690 volatile u64 *raw;
691 u64 entry[2];
692 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100693
Joerg Roedeleee53532012-06-01 15:20:23 +0200694 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100695
Joerg Roedeleee53532012-06-01 15:20:23 +0200696 /*
697 * Hardware bug: Interrupt may arrive before the entry is
698 * written to memory. If this happens we need to wait for the
699 * entry to arrive.
700 */
701 for (i = 0; i < LOOP_TIMEOUT; ++i) {
702 if (PPR_REQ_TYPE(raw[0]) != 0)
703 break;
704 udelay(1);
705 }
706
707 /* Avoid memcpy function-call overhead */
708 entry[0] = raw[0];
709 entry[1] = raw[1];
710
711 /*
712 * To detect the hardware bug we need to clear the entry
713 * back to zero.
714 */
715 raw[0] = raw[1] = 0UL;
716
717 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100718 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
719 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200720
Joerg Roedeleee53532012-06-01 15:20:23 +0200721 /* Handle PPR entry */
722 iommu_handle_ppr_entry(iommu, entry);
723
Joerg Roedeleee53532012-06-01 15:20:23 +0200724 /* Refresh ring-buffer information */
725 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
727 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100728}
729
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500730#ifdef CONFIG_IRQ_REMAP
731static int (*iommu_ga_log_notifier)(u32);
732
733int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
734{
735 iommu_ga_log_notifier = notifier;
736
737 return 0;
738}
739EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
740
741static void iommu_poll_ga_log(struct amd_iommu *iommu)
742{
743 u32 head, tail, cnt = 0;
744
745 if (iommu->ga_log == NULL)
746 return;
747
748 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
749 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
750
751 while (head != tail) {
752 volatile u64 *raw;
753 u64 log_entry;
754
755 raw = (u64 *)(iommu->ga_log + head);
756 cnt++;
757
758 /* Avoid memcpy function-call overhead */
759 log_entry = *raw;
760
761 /* Update head pointer of hardware ring-buffer */
762 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
763 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
764
765 /* Handle GA entry */
766 switch (GA_REQ_TYPE(log_entry)) {
767 case GA_GUEST_NR:
768 if (!iommu_ga_log_notifier)
769 break;
770
Joerg Roedel101fa032018-11-27 16:22:31 +0100771 pr_debug("%s: devid=%#x, ga_tag=%#x\n",
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500772 __func__, GA_DEVID(log_entry),
773 GA_TAG(log_entry));
774
775 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
Joerg Roedel101fa032018-11-27 16:22:31 +0100776 pr_err("GA log notifier failed.\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500777 break;
778 default:
779 break;
780 }
781 }
782}
783#endif /* CONFIG_IRQ_REMAP */
784
785#define AMD_IOMMU_INT_MASK \
786 (MMIO_STATUS_EVT_INT_MASK | \
787 MMIO_STATUS_PPR_INT_MASK | \
788 MMIO_STATUS_GALOG_INT_MASK)
789
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200790irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200791{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500792 struct amd_iommu *iommu = (struct amd_iommu *) data;
793 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200794
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500795 while (status & AMD_IOMMU_INT_MASK) {
796 /* Enable EVT and PPR and GA interrupts again */
797 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500798 iommu->mmio_base + MMIO_STATUS_OFFSET);
799
800 if (status & MMIO_STATUS_EVT_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100801 pr_devel("Processing IOMMU Event Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500802 iommu_poll_events(iommu);
803 }
804
805 if (status & MMIO_STATUS_PPR_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100806 pr_devel("Processing IOMMU PPR Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500807 iommu_poll_ppr_log(iommu);
808 }
809
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500810#ifdef CONFIG_IRQ_REMAP
811 if (status & MMIO_STATUS_GALOG_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100812 pr_devel("Processing IOMMU GA Log\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500813 iommu_poll_ga_log(iommu);
814 }
815#endif
816
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500817 /*
818 * Hardware bug: ERBT1312
819 * When re-enabling interrupt (by writing 1
820 * to clear the bit), the hardware might also try to set
821 * the interrupt bit in the event status register.
822 * In this scenario, the bit will be set, and disable
823 * subsequent interrupts.
824 *
825 * Workaround: The IOMMU driver should read back the
826 * status register and check if the interrupt bits are cleared.
827 * If not, driver will need to go through the interrupt handler
828 * again and re-clear the bits
829 */
830 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100831 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200832 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200833}
834
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200835irqreturn_t amd_iommu_int_handler(int irq, void *data)
836{
837 return IRQ_WAKE_THREAD;
838}
839
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200840/****************************************************************************
841 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200842 * IOMMU command queuing functions
843 *
844 ****************************************************************************/
845
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200849
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200850 while (*sem == 0 && i < LOOP_TIMEOUT) {
851 udelay(1);
852 i += 1;
853 }
854
855 if (i == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100856 pr_alert("Completion-Wait loop timed out\n");
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200857 return -EIO;
858 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200859
860 return 0;
861}
862
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200863static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500864 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200865{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200866 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200867
Tom Lendackyd334a562017-06-05 14:52:12 -0500868 target = iommu->cmd_buf + iommu->cmd_buf_tail;
869
870 iommu->cmd_buf_tail += sizeof(*cmd);
871 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200872
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200873 /* Copy command to buffer */
874 memcpy(target, cmd, sizeof(*cmd));
875
876 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500877 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200878}
879
Joerg Roedel815b33f2011-04-06 17:26:49 +0200880static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200881{
Tom Lendacky2543a782017-07-17 16:10:24 -0500882 u64 paddr = iommu_virt_to_phys((void *)address);
883
Joerg Roedel815b33f2011-04-06 17:26:49 +0200884 WARN_ON(address & 0x7ULL);
885
Joerg Roedelded46732011-04-06 10:53:48 +0200886 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500887 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
888 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200889 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200890 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
891}
892
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200893static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
894{
895 memset(cmd, 0, sizeof(*cmd));
896 cmd->data[0] = devid;
897 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
898}
899
Joerg Roedel11b64022011-04-06 11:49:28 +0200900static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
901 size_t size, u16 domid, int pde)
902{
903 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100904 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200905
906 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100907 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200908
909 if (pages > 1) {
910 /*
911 * If we have to flush more than one page, flush all
912 * TLB entries for this domain
913 */
914 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100915 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200916 }
917
918 address &= PAGE_MASK;
919
920 memset(cmd, 0, sizeof(*cmd));
921 cmd->data[1] |= domid;
922 cmd->data[2] = lower_32_bits(address);
923 cmd->data[3] = upper_32_bits(address);
924 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
925 if (s) /* size bit - we flush more than one 4kb page */
926 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200927 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200928 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
929}
930
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200931static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
932 u64 address, size_t size)
933{
934 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100935 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200936
937 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100938 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200939
940 if (pages > 1) {
941 /*
942 * If we have to flush more than one page, flush all
943 * TLB entries for this domain
944 */
945 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100946 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200947 }
948
949 address &= PAGE_MASK;
950
951 memset(cmd, 0, sizeof(*cmd));
952 cmd->data[0] = devid;
953 cmd->data[0] |= (qdep & 0xff) << 24;
954 cmd->data[1] = devid;
955 cmd->data[2] = lower_32_bits(address);
956 cmd->data[3] = upper_32_bits(address);
957 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
958 if (s)
959 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
960}
961
Joerg Roedel22e266c2011-11-21 15:59:08 +0100962static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
963 u64 address, bool size)
964{
965 memset(cmd, 0, sizeof(*cmd));
966
967 address &= ~(0xfffULL);
968
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600969 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100970 cmd->data[1] = domid;
971 cmd->data[2] = lower_32_bits(address);
972 cmd->data[3] = upper_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
974 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
978}
979
980static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int qdep, u64 address, bool size)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 address &= ~(0xfffULL);
986
987 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600988 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100989 cmd->data[0] |= (qdep & 0xff) << 24;
990 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600991 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100992 cmd->data[2] = lower_32_bits(address);
993 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
994 cmd->data[3] = upper_32_bits(address);
995 if (size)
996 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
997 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
998}
999
Joerg Roedelc99afa22011-11-21 18:19:25 +01001000static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1001 int status, int tag, bool gn)
1002{
1003 memset(cmd, 0, sizeof(*cmd));
1004
1005 cmd->data[0] = devid;
1006 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001007 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001008 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1009 }
1010 cmd->data[3] = tag & 0x1ff;
1011 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1012
1013 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1014}
1015
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001016static void build_inv_all(struct iommu_cmd *cmd)
1017{
1018 memset(cmd, 0, sizeof(*cmd));
1019 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001020}
1021
Joerg Roedel7ef27982012-06-21 16:46:04 +02001022static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1023{
1024 memset(cmd, 0, sizeof(*cmd));
1025 cmd->data[0] = devid;
1026 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1027}
1028
Joerg Roedel431b2a22008-07-11 17:14:22 +02001029/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001030 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001032 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001033static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1034 struct iommu_cmd *cmd,
1035 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001036{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001037 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001038 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001039
Tom Lendackyd334a562017-06-05 14:52:12 -05001040 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001041again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001042 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043
Huang Rui432abf62016-12-12 07:28:26 -05001044 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001045 /* Skip udelay() the first time around */
1046 if (count++) {
1047 if (count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +01001048 pr_err("Command buffer timeout\n");
Tom Lendacky23e967e2017-06-05 14:52:26 -05001049 return -EIO;
1050 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001051
Tom Lendacky23e967e2017-06-05 14:52:26 -05001052 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001053 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001054
Tom Lendacky23e967e2017-06-05 14:52:26 -05001055 /* Update head and recheck remaining space */
1056 iommu->cmd_buf_head = readl(iommu->mmio_base +
1057 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001058
1059 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001060 }
1061
Tom Lendackyd334a562017-06-05 14:52:12 -05001062 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001063
Tom Lendacky23e967e2017-06-05 14:52:26 -05001064 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001065 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001066
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001067 return 0;
1068}
1069
1070static int iommu_queue_command_sync(struct amd_iommu *iommu,
1071 struct iommu_cmd *cmd,
1072 bool sync)
1073{
1074 unsigned long flags;
1075 int ret;
1076
Scott Wood27790392018-01-21 03:28:54 -06001077 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001078 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001079 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001080
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001081 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001082}
1083
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001084static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1085{
1086 return iommu_queue_command_sync(iommu, cmd, true);
1087}
1088
Joerg Roedel8d201962008-12-02 20:34:41 +01001089/*
1090 * This function queues a completion wait command into the command
1091 * buffer of an IOMMU
1092 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001093static int iommu_completion_wait(struct amd_iommu *iommu)
1094{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001095 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001096 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001097 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001098
1099 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001100 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001101
Joerg Roedel8d201962008-12-02 20:34:41 +01001102
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001103 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1104
Scott Wood27790392018-01-21 03:28:54 -06001105 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001106
1107 iommu->cmd_sem = 0;
1108
1109 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001110 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001111 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001112
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001113 ret = wait_on_sem(&iommu->cmd_sem);
1114
1115out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001116 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001117
1118 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001119}
1120
Joerg Roedeld8c13082011-04-06 18:51:26 +02001121static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001122{
1123 struct iommu_cmd cmd;
1124
Joerg Roedeld8c13082011-04-06 18:51:26 +02001125 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001126
Joerg Roedeld8c13082011-04-06 18:51:26 +02001127 return iommu_queue_command(iommu, &cmd);
1128}
1129
Joerg Roedel0688a092017-08-23 15:50:03 +02001130static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001131{
1132 u32 devid;
1133
1134 for (devid = 0; devid <= 0xffff; ++devid)
1135 iommu_flush_dte(iommu, devid);
1136
1137 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001138}
1139
1140/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001141 * This function uses heavy locking and may disable irqs for some time. But
1142 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001143 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001144static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001145{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001146 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001147
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001148 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1149 struct iommu_cmd cmd;
1150 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1151 dom_id, 1);
1152 iommu_queue_command(iommu, &cmd);
1153 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001154
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001155 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001156}
1157
Joerg Roedel0688a092017-08-23 15:50:03 +02001158static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001159{
1160 struct iommu_cmd cmd;
1161
1162 build_inv_all(&cmd);
1163
1164 iommu_queue_command(iommu, &cmd);
1165 iommu_completion_wait(iommu);
1166}
1167
Joerg Roedel7ef27982012-06-21 16:46:04 +02001168static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1169{
1170 struct iommu_cmd cmd;
1171
1172 build_inv_irt(&cmd, devid);
1173
1174 iommu_queue_command(iommu, &cmd);
1175}
1176
Joerg Roedel0688a092017-08-23 15:50:03 +02001177static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001178{
1179 u32 devid;
1180
1181 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1182 iommu_flush_irt(iommu, devid);
1183
1184 iommu_completion_wait(iommu);
1185}
1186
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001187void iommu_flush_all_caches(struct amd_iommu *iommu)
1188{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001189 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001190 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001191 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001192 amd_iommu_flush_dte_all(iommu);
1193 amd_iommu_flush_irt_all(iommu);
1194 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001195 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001196}
1197
Joerg Roedel431b2a22008-07-11 17:14:22 +02001198/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001199 * Command send function for flushing on-device TLB
1200 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001201static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1202 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001203{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001204 struct amd_iommu *iommu;
1205 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001206 int qdep;
1207
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001208 qdep = dev_data->ats.qdep;
1209 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001211 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001212
1213 return iommu_queue_command(iommu, &cmd);
1214}
1215
1216/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001217 * Command send function for invalidating a device table entry
1218 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001219static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001220{
1221 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001222 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001223 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001224
Joerg Roedel6c542042011-06-09 17:07:31 +02001225 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001226 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001227
Joerg Roedelf62dda62011-06-09 12:55:35 +02001228 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001229 if (!ret && alias != dev_data->devid)
1230 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001231 if (ret)
1232 return ret;
1233
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001234 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001235 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001236
1237 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001238}
1239
Joerg Roedel431b2a22008-07-11 17:14:22 +02001240/*
1241 * TLB invalidation function which is called from the mapping functions.
1242 * It invalidates a single PTE if the range to flush is within a single
1243 * page. Otherwise it flushes the whole TLB of the IOMMU.
1244 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001245static void __domain_flush_pages(struct protection_domain *domain,
1246 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001247{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001249 struct iommu_cmd cmd;
1250 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001251
Joerg Roedel11b64022011-04-06 11:49:28 +02001252 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001253
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001254 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001255 if (!domain->dev_iommu[i])
1256 continue;
1257
1258 /*
1259 * Devices of this domain are behind this IOMMU
1260 * We need a TLB flush
1261 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001262 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001263 }
1264
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001265 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001266
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001267 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001268 continue;
1269
Joerg Roedel6c542042011-06-09 17:07:31 +02001270 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001271 }
1272
Joerg Roedel11b64022011-04-06 11:49:28 +02001273 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001274}
1275
Joerg Roedel17b124b2011-04-06 18:01:35 +02001276static void domain_flush_pages(struct protection_domain *domain,
1277 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001278{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001279 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001280}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001281
Joerg Roedel1c655772008-09-04 18:40:05 +02001282/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001283static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001284{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001285 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001286}
1287
Chris Wright42a49f92009-06-15 15:42:00 +02001288/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001289static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001290{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001291 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1292}
1293
1294static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001295{
1296 int i;
1297
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001298 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001299 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001300 continue;
1301
1302 /*
1303 * Devices of this domain are behind this IOMMU
1304 * We need to wait for completion of all commands.
1305 */
1306 iommu_completion_wait(amd_iommus[i]);
1307 }
1308}
1309
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001310
Joerg Roedel43f49602008-12-02 21:01:12 +01001311/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001312 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001313 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001314static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001315{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001316 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001317
1318 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001319 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001320}
1321
Joerg Roedel431b2a22008-07-11 17:14:22 +02001322/****************************************************************************
1323 *
1324 * The functions below are used the create the page table mappings for
1325 * unity mapped regions.
1326 *
1327 ****************************************************************************/
1328
Joerg Roedelac3a7092018-11-09 12:07:06 +01001329static void free_page_list(struct page *freelist)
1330{
1331 while (freelist != NULL) {
1332 unsigned long p = (unsigned long)page_address(freelist);
1333 freelist = freelist->freelist;
1334 free_page(p);
1335 }
1336}
1337
1338static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1339{
1340 struct page *p = virt_to_page((void *)pt);
1341
1342 p->freelist = freelist;
1343
1344 return p;
1345}
1346
1347#define DEFINE_FREE_PT_FN(LVL, FN) \
1348static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1349{ \
1350 unsigned long p; \
1351 u64 *pt; \
1352 int i; \
1353 \
1354 pt = (u64 *)__pt; \
1355 \
1356 for (i = 0; i < 512; ++i) { \
1357 /* PTE present? */ \
1358 if (!IOMMU_PTE_PRESENT(pt[i])) \
1359 continue; \
1360 \
1361 /* Large PTE? */ \
1362 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1363 PM_PTE_LEVEL(pt[i]) == 7) \
1364 continue; \
1365 \
1366 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1367 freelist = FN(p, freelist); \
1368 } \
1369 \
1370 return free_pt_page((unsigned long)pt, freelist); \
1371}
1372
1373DEFINE_FREE_PT_FN(l2, free_pt_page)
1374DEFINE_FREE_PT_FN(l3, free_pt_l2)
1375DEFINE_FREE_PT_FN(l4, free_pt_l3)
1376DEFINE_FREE_PT_FN(l5, free_pt_l4)
1377DEFINE_FREE_PT_FN(l6, free_pt_l5)
1378
Joerg Roedel409afa42018-11-09 12:07:07 +01001379static struct page *free_sub_pt(unsigned long root, int mode,
1380 struct page *freelist)
Joerg Roedelac3a7092018-11-09 12:07:06 +01001381{
Joerg Roedel409afa42018-11-09 12:07:07 +01001382 switch (mode) {
Joerg Roedelac3a7092018-11-09 12:07:06 +01001383 case PAGE_MODE_NONE:
Joerg Roedel69be8852018-11-09 12:07:08 +01001384 case PAGE_MODE_7_LEVEL:
Joerg Roedelac3a7092018-11-09 12:07:06 +01001385 break;
1386 case PAGE_MODE_1_LEVEL:
1387 freelist = free_pt_page(root, freelist);
1388 break;
1389 case PAGE_MODE_2_LEVEL:
1390 freelist = free_pt_l2(root, freelist);
1391 break;
1392 case PAGE_MODE_3_LEVEL:
1393 freelist = free_pt_l3(root, freelist);
1394 break;
1395 case PAGE_MODE_4_LEVEL:
1396 freelist = free_pt_l4(root, freelist);
1397 break;
1398 case PAGE_MODE_5_LEVEL:
1399 freelist = free_pt_l5(root, freelist);
1400 break;
1401 case PAGE_MODE_6_LEVEL:
1402 freelist = free_pt_l6(root, freelist);
1403 break;
1404 default:
1405 BUG();
1406 }
1407
Joerg Roedel409afa42018-11-09 12:07:07 +01001408 return freelist;
1409}
1410
1411static void free_pagetable(struct protection_domain *domain)
1412{
1413 unsigned long root = (unsigned long)domain->pt_root;
1414 struct page *freelist = NULL;
1415
Joerg Roedel69be8852018-11-09 12:07:08 +01001416 BUG_ON(domain->mode < PAGE_MODE_NONE ||
1417 domain->mode > PAGE_MODE_6_LEVEL);
1418
Joerg Roedel409afa42018-11-09 12:07:07 +01001419 free_sub_pt(root, domain->mode, freelist);
1420
Joerg Roedelac3a7092018-11-09 12:07:06 +01001421 free_page_list(freelist);
1422}
1423
Joerg Roedel431b2a22008-07-11 17:14:22 +02001424/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001425 * This function is used to add another level to an IO page table. Adding
1426 * another level increases the size of the address space by 9 bits to a size up
1427 * to 64 bits.
1428 */
1429static bool increase_address_space(struct protection_domain *domain,
1430 gfp_t gfp)
1431{
1432 u64 *pte;
1433
1434 if (domain->mode == PAGE_MODE_6_LEVEL)
1435 /* address space already 64 bit large */
1436 return false;
1437
1438 pte = (void *)get_zeroed_page(gfp);
1439 if (!pte)
1440 return false;
1441
1442 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001443 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001444 domain->pt_root = pte;
1445 domain->mode += 1;
1446 domain->updated = true;
1447
1448 return true;
1449}
1450
1451static u64 *alloc_pte(struct protection_domain *domain,
1452 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001453 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001454 u64 **pte_page,
1455 gfp_t gfp)
1456{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001457 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001458 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001459
1460 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001461
1462 while (address > PM_LEVEL_SIZE(domain->mode))
1463 increase_address_space(domain, gfp);
1464
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001465 level = domain->mode - 1;
1466 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1467 address = PAGE_SIZE_ALIGN(address, page_size);
1468 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001469
1470 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001471 u64 __pte, __npte;
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001472 int pte_level;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001473
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001474 __pte = *pte;
1475 pte_level = PM_PTE_LEVEL(__pte);
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001476
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001477 if (!IOMMU_PTE_PRESENT(__pte) ||
1478 pte_level == PAGE_MODE_7_LEVEL) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001479 page = (u64 *)get_zeroed_page(gfp);
1480 if (!page)
1481 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001482
Tom Lendacky2543a782017-07-17 16:10:24 -05001483 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001484
Baoquan He134414f2016-09-15 16:50:50 +08001485 /* pte could have been changed somewhere. */
Joerg Roedel9db034d2018-11-09 12:07:10 +01001486 if (cmpxchg64(pte, __pte, __npte) != __pte)
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001487 free_page((unsigned long)page);
Joerg Roedel9db034d2018-11-09 12:07:10 +01001488 else if (pte_level == PAGE_MODE_7_LEVEL)
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001489 domain->updated = true;
Joerg Roedel9db034d2018-11-09 12:07:10 +01001490
1491 continue;
Joerg Roedel308973d2009-11-24 17:43:32 +01001492 }
1493
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001494 /* No level skipping support yet */
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001495 if (pte_level != level)
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001496 return NULL;
1497
Joerg Roedel308973d2009-11-24 17:43:32 +01001498 level -= 1;
1499
Joerg Roedel9db034d2018-11-09 12:07:10 +01001500 pte = IOMMU_PTE_PAGE(__pte);
Joerg Roedel308973d2009-11-24 17:43:32 +01001501
1502 if (pte_page && level == end_lvl)
1503 *pte_page = pte;
1504
1505 pte = &pte[PM_LEVEL_INDEX(level, address)];
1506 }
1507
1508 return pte;
1509}
1510
1511/*
1512 * This function checks if there is a PTE for a given dma address. If
1513 * there is one, it returns the pointer to it.
1514 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001515static u64 *fetch_pte(struct protection_domain *domain,
1516 unsigned long address,
1517 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001518{
1519 int level;
1520 u64 *pte;
1521
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001522 *page_size = 0;
1523
Joerg Roedel24cd7722010-01-19 17:27:39 +01001524 if (address > PM_LEVEL_SIZE(domain->mode))
1525 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001526
Joerg Roedel3039ca12015-04-01 14:58:48 +02001527 level = domain->mode - 1;
1528 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1529 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001530
1531 while (level > 0) {
1532
1533 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001534 if (!IOMMU_PTE_PRESENT(*pte))
1535 return NULL;
1536
Joerg Roedel24cd7722010-01-19 17:27:39 +01001537 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001538 if (PM_PTE_LEVEL(*pte) == 7 ||
1539 PM_PTE_LEVEL(*pte) == 0)
1540 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001541
1542 /* No level skipping support yet */
1543 if (PM_PTE_LEVEL(*pte) != level)
1544 return NULL;
1545
Joerg Roedel308973d2009-11-24 17:43:32 +01001546 level -= 1;
1547
Joerg Roedel24cd7722010-01-19 17:27:39 +01001548 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001549 pte = IOMMU_PTE_PAGE(*pte);
1550 pte = &pte[PM_LEVEL_INDEX(level, address)];
1551 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1552 }
1553
1554 if (PM_PTE_LEVEL(*pte) == 0x07) {
1555 unsigned long pte_mask;
1556
1557 /*
1558 * If we have a series of large PTEs, make
1559 * sure to return a pointer to the first one.
1560 */
1561 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1562 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1563 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001564 }
1565
1566 return pte;
1567}
1568
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001569static struct page *free_clear_pte(u64 *pte, u64 pteval, struct page *freelist)
1570{
1571 unsigned long pt;
1572 int mode;
1573
1574 while (cmpxchg64(pte, pteval, 0) != pteval) {
1575 pr_warn("AMD-Vi: IOMMU pte changed since we read it\n");
1576 pteval = *pte;
1577 }
1578
1579 if (!IOMMU_PTE_PRESENT(pteval))
1580 return freelist;
1581
1582 pt = (unsigned long)IOMMU_PTE_PAGE(pteval);
1583 mode = IOMMU_PTE_MODE(pteval);
1584
1585 return free_sub_pt(pt, mode, freelist);
1586}
1587
Joerg Roedel308973d2009-11-24 17:43:32 +01001588/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001589 * Generic mapping functions. It maps a physical address into a DMA
1590 * address space. It allocates the page table pages if necessary.
1591 * In the future it can be extended to a generic mapping function
1592 * supporting all features of AMD IOMMU page tables like level skipping
1593 * and full 64 bit address spaces.
1594 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001595static int iommu_map_page(struct protection_domain *dom,
1596 unsigned long bus_addr,
1597 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001598 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001599 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001600 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001601{
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001602 struct page *freelist = NULL;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001603 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001604 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001605
Joerg Roedeld4b03662015-04-01 14:58:52 +02001606 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1607 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1608
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001609 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001610 return -EINVAL;
1611
Joerg Roedeld4b03662015-04-01 14:58:52 +02001612 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001613 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001614
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001615 if (!pte)
1616 return -ENOMEM;
1617
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001618 for (i = 0; i < count; ++i)
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001619 freelist = free_clear_pte(&pte[i], pte[i], freelist);
1620
1621 if (freelist != NULL)
1622 dom->updated = true;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001623
Joerg Roedeld4b03662015-04-01 14:58:52 +02001624 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001625 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001626 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001627 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001628 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001629
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001630 if (prot & IOMMU_PROT_IR)
1631 __pte |= IOMMU_PTE_IR;
1632 if (prot & IOMMU_PROT_IW)
1633 __pte |= IOMMU_PTE_IW;
1634
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001635 for (i = 0; i < count; ++i)
1636 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001637
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001638 update_domain(dom);
1639
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001640 /* Everything flushed out, free pages now */
1641 free_page_list(freelist);
1642
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001643 return 0;
1644}
1645
Joerg Roedel24cd7722010-01-19 17:27:39 +01001646static unsigned long iommu_unmap_page(struct protection_domain *dom,
1647 unsigned long bus_addr,
1648 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001649{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001650 unsigned long long unmapped;
1651 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001652 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001653
Joerg Roedel24cd7722010-01-19 17:27:39 +01001654 BUG_ON(!is_power_of_2(page_size));
1655
1656 unmapped = 0;
1657
1658 while (unmapped < page_size) {
1659
Joerg Roedel71b390e2015-04-01 14:58:49 +02001660 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001661
Joerg Roedel71b390e2015-04-01 14:58:49 +02001662 if (pte) {
1663 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001664
Joerg Roedel71b390e2015-04-01 14:58:49 +02001665 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001666 for (i = 0; i < count; i++)
1667 pte[i] = 0ULL;
1668 }
1669
1670 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1671 unmapped += unmap_size;
1672 }
1673
Alex Williamson60d0ca32013-06-21 14:33:19 -06001674 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001675
1676 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001677}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001678
Joerg Roedel431b2a22008-07-11 17:14:22 +02001679/****************************************************************************
1680 *
1681 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001682 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001683 *
1684 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001685
Joerg Roedel9cabe892009-05-18 16:38:55 +02001686
Joerg Roedel256e4622016-07-05 14:23:01 +02001687static unsigned long dma_ops_alloc_iova(struct device *dev,
1688 struct dma_ops_domain *dma_dom,
1689 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001690{
Joerg Roedel256e4622016-07-05 14:23:01 +02001691 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001692
Joerg Roedel256e4622016-07-05 14:23:01 +02001693 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001694
Joerg Roedel256e4622016-07-05 14:23:01 +02001695 if (dma_mask > DMA_BIT_MASK(32))
1696 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001697 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001698
Joerg Roedel256e4622016-07-05 14:23:01 +02001699 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001700 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1701 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001702
Joerg Roedel256e4622016-07-05 14:23:01 +02001703 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001704}
1705
Joerg Roedel256e4622016-07-05 14:23:01 +02001706static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1707 unsigned long address,
1708 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001709{
Joerg Roedel256e4622016-07-05 14:23:01 +02001710 pages = __roundup_pow_of_two(pages);
1711 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001712
Joerg Roedel256e4622016-07-05 14:23:01 +02001713 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001714}
1715
Joerg Roedel431b2a22008-07-11 17:14:22 +02001716/****************************************************************************
1717 *
1718 * The next functions belong to the domain allocation. A domain is
1719 * allocated for every IOMMU as the default domain. If device isolation
1720 * is enabled, every device get its own domain. The most important thing
1721 * about domains is the page table mapping the DMA address space they
1722 * contain.
1723 *
1724 ****************************************************************************/
1725
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001726/*
1727 * This function adds a protection domain to the global protection domain list
1728 */
1729static void add_domain_to_list(struct protection_domain *domain)
1730{
1731 unsigned long flags;
1732
1733 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1734 list_add(&domain->list, &amd_iommu_pd_list);
1735 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1736}
1737
1738/*
1739 * This function removes a protection domain to the global
1740 * protection domain list
1741 */
1742static void del_domain_from_list(struct protection_domain *domain)
1743{
1744 unsigned long flags;
1745
1746 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1747 list_del(&domain->list);
1748 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1749}
1750
Joerg Roedelec487d12008-06-26 21:27:58 +02001751static u16 domain_id_alloc(void)
1752{
Joerg Roedelec487d12008-06-26 21:27:58 +02001753 int id;
1754
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001755 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001756 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1757 BUG_ON(id == 0);
1758 if (id > 0 && id < MAX_DOMAIN_ID)
1759 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1760 else
1761 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001762 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001763
1764 return id;
1765}
1766
Joerg Roedela2acfb72008-12-02 18:28:53 +01001767static void domain_id_free(int id)
1768{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001769 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001770 if (id > 0 && id < MAX_DOMAIN_ID)
1771 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001772 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001773}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001774
Joerg Roedelb16137b2011-11-21 16:50:23 +01001775static void free_gcr3_tbl_level1(u64 *tbl)
1776{
1777 u64 *ptr;
1778 int i;
1779
1780 for (i = 0; i < 512; ++i) {
1781 if (!(tbl[i] & GCR3_VALID))
1782 continue;
1783
Tom Lendacky2543a782017-07-17 16:10:24 -05001784 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001785
1786 free_page((unsigned long)ptr);
1787 }
1788}
1789
1790static void free_gcr3_tbl_level2(u64 *tbl)
1791{
1792 u64 *ptr;
1793 int i;
1794
1795 for (i = 0; i < 512; ++i) {
1796 if (!(tbl[i] & GCR3_VALID))
1797 continue;
1798
Tom Lendacky2543a782017-07-17 16:10:24 -05001799 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001800
1801 free_gcr3_tbl_level1(ptr);
1802 }
1803}
1804
Joerg Roedel52815b72011-11-17 17:24:28 +01001805static void free_gcr3_table(struct protection_domain *domain)
1806{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001807 if (domain->glx == 2)
1808 free_gcr3_tbl_level2(domain->gcr3_tbl);
1809 else if (domain->glx == 1)
1810 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001811 else
1812 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001813
Joerg Roedel52815b72011-11-17 17:24:28 +01001814 free_page((unsigned long)domain->gcr3_tbl);
1815}
1816
Joerg Roedelfca6af62017-06-02 18:13:37 +02001817static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1818{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001819 domain_flush_tlb(&dom->domain);
1820 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001821}
1822
Joerg Roedel9003d612017-08-10 17:19:13 +02001823static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001824{
Joerg Roedel9003d612017-08-10 17:19:13 +02001825 struct dma_ops_domain *dom;
Joerg Roedele241f8e762017-06-02 15:44:57 +02001826
Joerg Roedel9003d612017-08-10 17:19:13 +02001827 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001828
1829 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001830}
1831
Joerg Roedel431b2a22008-07-11 17:14:22 +02001832/*
1833 * Free a domain, only used if something went wrong in the
1834 * allocation path and we need to free an already allocated page table
1835 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001836static void dma_ops_domain_free(struct dma_ops_domain *dom)
1837{
1838 if (!dom)
1839 return;
1840
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001841 del_domain_from_list(&dom->domain);
1842
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001843 put_iova_domain(&dom->iovad);
1844
Joerg Roedel86db2e52008-12-02 18:20:21 +01001845 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001846
Baoquan Hec3db9012016-09-15 16:50:52 +08001847 if (dom->domain.id)
1848 domain_id_free(dom->domain.id);
1849
Joerg Roedelec487d12008-06-26 21:27:58 +02001850 kfree(dom);
1851}
1852
Joerg Roedel431b2a22008-07-11 17:14:22 +02001853/*
1854 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001855 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001856 * structures required for the dma_ops interface
1857 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001858static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001859{
1860 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001861
1862 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1863 if (!dma_dom)
1864 return NULL;
1865
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001866 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001867 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001868
Joerg Roedelffec2192016-07-26 15:31:23 +02001869 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001870 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001871 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001872 if (!dma_dom->domain.pt_root)
1873 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001874
Zhen Leiaa3ac942017-09-21 16:52:45 +01001875 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001876
Joerg Roedel9003d612017-08-10 17:19:13 +02001877 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001878 goto free_dma_dom;
1879
Joerg Roedel9003d612017-08-10 17:19:13 +02001880 /* Initialize reserved ranges */
1881 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001882
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001883 add_domain_to_list(&dma_dom->domain);
1884
Joerg Roedelec487d12008-06-26 21:27:58 +02001885 return dma_dom;
1886
1887free_dma_dom:
1888 dma_ops_domain_free(dma_dom);
1889
1890 return NULL;
1891}
1892
Joerg Roedel431b2a22008-07-11 17:14:22 +02001893/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001894 * little helper function to check whether a given protection domain is a
1895 * dma_ops domain
1896 */
1897static bool dma_ops_domain(struct protection_domain *domain)
1898{
1899 return domain->flags & PD_DMA_OPS_MASK;
1900}
1901
Gary R Hookff18c4e2017-12-20 09:47:08 -07001902static void set_dte_entry(u16 devid, struct protection_domain *domain,
1903 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001904{
Joerg Roedel132bd682011-11-17 14:18:46 +01001905 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001906 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001907
Joerg Roedel132bd682011-11-17 14:18:46 +01001908 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001909 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001910
Joerg Roedel38ddf412008-09-11 10:38:32 +02001911 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1912 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001913 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001914
Joerg Roedelee6c2862011-11-09 12:06:03 +01001915 flags = amd_iommu_dev_table[devid].data[1];
1916
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001917 if (ats)
1918 flags |= DTE_FLAG_IOTLB;
1919
Gary R Hookff18c4e2017-12-20 09:47:08 -07001920 if (ppr) {
1921 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1922
1923 if (iommu_feature(iommu, FEATURE_EPHSUP))
1924 pte_root |= 1ULL << DEV_ENTRY_PPR;
1925 }
1926
Joerg Roedel52815b72011-11-17 17:24:28 +01001927 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001928 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001929 u64 glx = domain->glx;
1930 u64 tmp;
1931
1932 pte_root |= DTE_FLAG_GV;
1933 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1934
1935 /* First mask out possible old values for GCR3 table */
1936 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1937 flags &= ~tmp;
1938
1939 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1940 flags &= ~tmp;
1941
1942 /* Encode GCR3 table into DTE */
1943 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1944 pte_root |= tmp;
1945
1946 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1947 flags |= tmp;
1948
1949 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1950 flags |= tmp;
1951 }
1952
Baoquan He45a01c42017-08-09 16:33:37 +08001953 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001954 flags |= domain->id;
1955
1956 amd_iommu_dev_table[devid].data[1] = flags;
1957 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001958}
1959
Joerg Roedel15898bb2009-11-24 15:39:42 +01001960static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001961{
Joerg Roedel355bf552008-12-08 12:02:41 +01001962 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001963 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001964 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001965
Joerg Roedelc5cca142009-10-09 18:31:20 +02001966 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001967}
1968
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001969static void do_attach(struct iommu_dev_data *dev_data,
1970 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001971{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001972 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001973 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001974 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001975
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001976 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001977 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001978 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001979
1980 /* Update data structures */
1981 dev_data->domain = domain;
1982 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001983
1984 /* Do reference counting */
1985 domain->dev_iommu[iommu->index] += 1;
1986 domain->dev_cnt += 1;
1987
Joerg Roedele25bfb52015-10-20 17:33:38 +02001988 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001989 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001990 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001991 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001992
Joerg Roedel6c542042011-06-09 17:07:31 +02001993 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001994}
1995
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001996static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001997{
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00001998 struct protection_domain *domain = dev_data->domain;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001999 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002000 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002001
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002002 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002003 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002004
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002005 /* Update data structures */
2006 dev_data->domain = NULL;
2007 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002008 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002009 if (alias != dev_data->devid)
2010 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002011
2012 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002013 device_flush_dte(dev_data);
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00002014
2015 /* Flush IOTLB */
2016 domain_flush_tlb_pde(domain);
2017
2018 /* Wait for the flushes to finish */
2019 domain_flush_complete(domain);
2020
2021 /* decrease reference counters - needs to happen after the flushes */
2022 domain->dev_iommu[iommu->index] -= 1;
2023 domain->dev_cnt -= 1;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002024}
2025
2026/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002027 * If a device is not yet associated with a domain, this function makes the
2028 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002029 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002030static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002031 struct protection_domain *domain)
2032{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002033 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002034
Joerg Roedel15898bb2009-11-24 15:39:42 +01002035 /* lock domain */
2036 spin_lock(&domain->lock);
2037
Joerg Roedel397111a2014-08-05 17:31:51 +02002038 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002039 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002040 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002041
Joerg Roedel397111a2014-08-05 17:31:51 +02002042 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002043 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002044
Julia Lawall84fe6c12010-05-27 12:31:51 +02002045 ret = 0;
2046
2047out_unlock:
2048
Joerg Roedel355bf552008-12-08 12:02:41 +01002049 /* ready */
2050 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002051
Julia Lawall84fe6c12010-05-27 12:31:51 +02002052 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002053}
2054
Joerg Roedel52815b72011-11-17 17:24:28 +01002055
2056static void pdev_iommuv2_disable(struct pci_dev *pdev)
2057{
2058 pci_disable_ats(pdev);
2059 pci_disable_pri(pdev);
2060 pci_disable_pasid(pdev);
2061}
2062
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002063/* FIXME: Change generic reset-function to do the same */
2064static int pri_reset_while_enabled(struct pci_dev *pdev)
2065{
2066 u16 control;
2067 int pos;
2068
Joerg Roedel46277b72011-12-07 14:34:02 +01002069 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002070 if (!pos)
2071 return -EINVAL;
2072
Joerg Roedel46277b72011-12-07 14:34:02 +01002073 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2074 control |= PCI_PRI_CTRL_RESET;
2075 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002076
2077 return 0;
2078}
2079
Joerg Roedel52815b72011-11-17 17:24:28 +01002080static int pdev_iommuv2_enable(struct pci_dev *pdev)
2081{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002082 bool reset_enable;
2083 int reqs, ret;
2084
2085 /* FIXME: Hardcode number of outstanding requests for now */
2086 reqs = 32;
2087 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2088 reqs = 1;
2089 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002090
2091 /* Only allow access to user-accessible pages */
2092 ret = pci_enable_pasid(pdev, 0);
2093 if (ret)
2094 goto out_err;
2095
2096 /* First reset the PRI state of the device */
2097 ret = pci_reset_pri(pdev);
2098 if (ret)
2099 goto out_err;
2100
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002101 /* Enable PRI */
2102 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002103 if (ret)
2104 goto out_err;
2105
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002106 if (reset_enable) {
2107 ret = pri_reset_while_enabled(pdev);
2108 if (ret)
2109 goto out_err;
2110 }
2111
Joerg Roedel52815b72011-11-17 17:24:28 +01002112 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2113 if (ret)
2114 goto out_err;
2115
2116 return 0;
2117
2118out_err:
2119 pci_disable_pri(pdev);
2120 pci_disable_pasid(pdev);
2121
2122 return ret;
2123}
2124
Joerg Roedel15898bb2009-11-24 15:39:42 +01002125/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002126 * If a device is not yet associated with a domain, this function makes the
2127 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002128 */
2129static int attach_device(struct device *dev,
2130 struct protection_domain *domain)
2131{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002132 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002133 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002134 unsigned long flags;
2135 int ret;
2136
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002137 dev_data = get_dev_data(dev);
2138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002139 if (!dev_is_pci(dev))
2140 goto skip_ats_check;
2141
2142 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002143 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002144 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002145 return -EINVAL;
2146
Joerg Roedel02ca2022015-07-28 16:58:49 +02002147 if (dev_data->iommu_v2) {
2148 if (pdev_iommuv2_enable(pdev) != 0)
2149 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002150
Joerg Roedel02ca2022015-07-28 16:58:49 +02002151 dev_data->ats.enabled = true;
2152 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Jean-Philippe Brucker83d18bd2019-04-10 16:21:08 +01002153 dev_data->pri_tlp = pci_prg_resp_pasid_required(pdev);
Joerg Roedel02ca2022015-07-28 16:58:49 +02002154 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002155 } else if (amd_iommu_iotlb_sup &&
2156 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002157 dev_data->ats.enabled = true;
2158 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2159 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002160
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002161skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002162 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002163 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002164 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002165
2166 /*
2167 * We might boot into a crash-kernel here. The crashed kernel
2168 * left the caches in the IOMMU dirty. So we have to flush
2169 * here to evict all dirty stuff.
2170 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002171 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172
2173 return ret;
2174}
2175
2176/*
2177 * Removes a device from a protection domain (unlocked)
2178 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002179static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002180{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002181 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002182
Joerg Roedel2ca76272010-01-22 16:45:31 +01002183 domain = dev_data->domain;
2184
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002185 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002186
Joerg Roedel150952f2015-10-20 17:33:35 +02002187 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002188
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002189 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002190}
2191
2192/*
2193 * Removes a device from a protection domain (with devtable_lock held)
2194 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002195static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002196{
Joerg Roedel52815b72011-11-17 17:24:28 +01002197 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002198 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002199 unsigned long flags;
2200
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002201 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002202 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002203
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002204 /*
2205 * First check if the device is still attached. It might already
2206 * be detached from its domain because the generic
2207 * iommu_detach_group code detached it and we try again here in
2208 * our alias handling.
2209 */
2210 if (WARN_ON(!dev_data->domain))
2211 return;
2212
Joerg Roedel355bf552008-12-08 12:02:41 +01002213 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002214 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002215 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002216 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002217
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002218 if (!dev_is_pci(dev))
2219 return;
2220
Joerg Roedel02ca2022015-07-28 16:58:49 +02002221 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002222 pdev_iommuv2_disable(to_pci_dev(dev));
2223 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002224 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002225
2226 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002227}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002228
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002229static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002230{
Joerg Roedel71f77582011-06-09 19:03:15 +02002231 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002232 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002233 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002234 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002235
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002236 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002237 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002238
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002239 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002240 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002241 return devid;
2242
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002243 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002244
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002245 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002246 if (ret) {
2247 if (ret != -ENOTSUPP)
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002248 dev_err(dev, "Failed to initialize - trying to proceed anyway\n");
Joerg Roedel657cbb62009-11-23 15:26:46 +01002249
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002250 iommu_ignore_device(dev);
Christoph Hellwig356da6d2018-12-06 13:39:32 -08002251 dev->dma_ops = NULL;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002252 goto out;
2253 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002254 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002255
Joerg Roedel07ee8692015-05-28 18:41:42 +02002256 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002257
2258 BUG_ON(!dev_data);
2259
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002260 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002261 iommu_request_dm_for_dev(dev);
2262
2263 /* Domains are initialized for this device - have a look what we ended up with */
2264 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002265 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002266 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002267 else
Bart Van Assche56579332017-01-20 13:04:02 -08002268 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002269
2270out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002271 iommu_completion_wait(iommu);
2272
Joerg Roedele275a2a2008-12-10 18:27:25 +01002273 return 0;
2274}
2275
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002276static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002277{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002278 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002279 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002280
2281 if (!check_device(dev))
2282 return;
2283
2284 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002285 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002286 return;
2287
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002288 iommu = amd_iommu_rlookup_table[devid];
2289
2290 iommu_uninit_device(dev);
2291 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002292}
2293
Wan Zongshunb097d112016-04-01 09:06:04 -04002294static struct iommu_group *amd_iommu_device_group(struct device *dev)
2295{
2296 if (dev_is_pci(dev))
2297 return pci_device_group(dev);
2298
2299 return acpihid_device_group(dev);
2300}
2301
Joerg Roedel431b2a22008-07-11 17:14:22 +02002302/*****************************************************************************
2303 *
2304 * The next functions belong to the dma_ops mapping/unmapping code.
2305 *
2306 *****************************************************************************/
2307
2308/*
2309 * In the dma_ops path we only have the struct device. This function
2310 * finds the corresponding IOMMU, the protection domain and the
2311 * requestor id for a given device.
2312 * If the device is not yet associated with a domain this is also done
2313 * in this function.
2314 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002315static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002316{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002317 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002318 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002319
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002320 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002321 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002322
Joerg Roedeld26592a2016-07-07 15:31:13 +02002323 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002324 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2325 get_dev_data(dev)->defer_attach = false;
2326 io_domain = iommu_get_domain_for_dev(dev);
2327 domain = to_pdomain(io_domain);
2328 attach_device(dev, domain);
2329 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002330 if (domain == NULL)
2331 return ERR_PTR(-EBUSY);
2332
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002333 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002334 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002335
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002336 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002337}
2338
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002339static void update_device_table(struct protection_domain *domain)
2340{
Joerg Roedel492667d2009-11-27 13:25:47 +01002341 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002342
Joerg Roedel3254de62016-07-26 15:18:54 +02002343 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002344 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2345 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002346
2347 if (dev_data->devid == dev_data->alias)
2348 continue;
2349
2350 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002351 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2352 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002353 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002354}
2355
2356static void update_domain(struct protection_domain *domain)
2357{
2358 if (!domain->updated)
2359 return;
2360
2361 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002362
2363 domain_flush_devices(domain);
2364 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002365
2366 domain->updated = false;
2367}
2368
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002369static int dir2prot(enum dma_data_direction direction)
2370{
2371 if (direction == DMA_TO_DEVICE)
2372 return IOMMU_PROT_IR;
2373 else if (direction == DMA_FROM_DEVICE)
2374 return IOMMU_PROT_IW;
2375 else if (direction == DMA_BIDIRECTIONAL)
2376 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2377 else
2378 return 0;
2379}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002380
Joerg Roedel431b2a22008-07-11 17:14:22 +02002381/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002382 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002383 * contiguous memory region into DMA address space. It is used by all
2384 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002385 * Must be called with the domain lock held.
2386 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002387static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002388 struct dma_ops_domain *dma_dom,
2389 phys_addr_t paddr,
2390 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002391 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002392 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002393{
2394 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002395 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002396 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002397 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002398 int i;
2399
Joerg Roedele3c449f2008-10-15 22:02:11 -07002400 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002401 paddr &= PAGE_MASK;
2402
Joerg Roedel256e4622016-07-05 14:23:01 +02002403 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002404 if (!address)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002405 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002406
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002407 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002408
Joerg Roedelcb76c322008-06-26 21:28:00 +02002409 start = address;
2410 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002411 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2412 PAGE_SIZE, prot, GFP_ATOMIC);
2413 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002414 goto out_unmap;
2415
Joerg Roedelcb76c322008-06-26 21:28:00 +02002416 paddr += PAGE_SIZE;
2417 start += PAGE_SIZE;
2418 }
2419 address += offset;
2420
Joerg Roedelab7032b2015-12-21 18:47:11 +01002421 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002422 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002423 domain_flush_complete(&dma_dom->domain);
2424 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002425
Joerg Roedelcb76c322008-06-26 21:28:00 +02002426out:
2427 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002428
2429out_unmap:
2430
2431 for (--i; i >= 0; --i) {
2432 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002433 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002434 }
2435
Joerg Roedel256e4622016-07-05 14:23:01 +02002436 domain_flush_tlb(&dma_dom->domain);
2437 domain_flush_complete(&dma_dom->domain);
2438
2439 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002440
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002441 return DMA_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002442}
2443
Joerg Roedel431b2a22008-07-11 17:14:22 +02002444/*
2445 * Does the reverse of the __map_single function. Must be called with
2446 * the domain lock held too
2447 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002448static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 dma_addr_t dma_addr,
2450 size_t size,
2451 int dir)
2452{
2453 dma_addr_t i, start;
2454 unsigned int pages;
2455
Joerg Roedele3c449f2008-10-15 22:02:11 -07002456 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002457 dma_addr &= PAGE_MASK;
2458 start = dma_addr;
2459
2460 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002461 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002462 start += PAGE_SIZE;
2463 }
2464
Joerg Roedelb1516a12016-07-06 13:07:22 +02002465 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002466 domain_flush_tlb(&dma_dom->domain);
2467 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002468 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002469 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002470 pages = __roundup_pow_of_two(pages);
2471 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002472 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002473}
2474
Joerg Roedel431b2a22008-07-11 17:14:22 +02002475/*
2476 * The exported map_single function for dma_ops.
2477 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002478static dma_addr_t map_page(struct device *dev, struct page *page,
2479 unsigned long offset, size_t size,
2480 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002481 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002482{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002483 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002484 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002485 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002486 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002487
Joerg Roedel94f6d192009-11-24 16:40:02 +01002488 domain = get_domain(dev);
2489 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002490 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002491 else if (IS_ERR(domain))
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002492 return DMA_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002493
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002494 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002495 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002496
Joerg Roedelb3311b02016-07-08 13:31:31 +02002497 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002498}
2499
Joerg Roedel431b2a22008-07-11 17:14:22 +02002500/*
2501 * The exported unmap_single function for dma_ops.
2502 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002503static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002504 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002505{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002506 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002507 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002508
Joerg Roedel94f6d192009-11-24 16:40:02 +01002509 domain = get_domain(dev);
2510 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002511 return;
2512
Joerg Roedelb3311b02016-07-08 13:31:31 +02002513 dma_dom = to_dma_ops_domain(domain);
2514
2515 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002516}
2517
Joerg Roedel80187fd2016-07-06 17:20:54 +02002518static int sg_num_pages(struct device *dev,
2519 struct scatterlist *sglist,
2520 int nelems)
2521{
2522 unsigned long mask, boundary_size;
2523 struct scatterlist *s;
2524 int i, npages = 0;
2525
2526 mask = dma_get_seg_boundary(dev);
2527 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2528 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2529
2530 for_each_sg(sglist, s, nelems, i) {
2531 int p, n;
2532
2533 s->dma_address = npages << PAGE_SHIFT;
2534 p = npages % boundary_size;
2535 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2536 if (p + n > boundary_size)
2537 npages += boundary_size - p;
2538 npages += n;
2539 }
2540
2541 return npages;
2542}
2543
Joerg Roedel431b2a22008-07-11 17:14:22 +02002544/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002545 * The exported map_sg function for dma_ops (handles scatter-gather
2546 * lists).
2547 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002548static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002549 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002550 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002551{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002552 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002553 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002554 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002555 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002556 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002557 u64 dma_mask;
Jerry Snitselaar2e6c6a82019-01-28 17:59:37 -07002558 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002559
Joerg Roedel94f6d192009-11-24 16:40:02 +01002560 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002561 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002562 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002563
Joerg Roedelb3311b02016-07-08 13:31:31 +02002564 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002565 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002566
Joerg Roedel80187fd2016-07-06 17:20:54 +02002567 npages = sg_num_pages(dev, sglist, nelems);
2568
2569 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002570 if (address == DMA_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002571 goto out_err;
2572
2573 prot = dir2prot(direction);
2574
2575 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002576 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002577 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002578
Joerg Roedel80187fd2016-07-06 17:20:54 +02002579 for (j = 0; j < pages; ++j) {
2580 unsigned long bus_addr, phys_addr;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002581
Joerg Roedel80187fd2016-07-06 17:20:54 +02002582 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2583 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2584 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2585 if (ret)
2586 goto out_unmap;
2587
2588 mapped_pages += 1;
2589 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002590 }
2591
Joerg Roedel80187fd2016-07-06 17:20:54 +02002592 /* Everything is mapped - write the right values into s->dma_address */
2593 for_each_sg(sglist, s, nelems, i) {
Stanislaw Gruszka4e50ce02019-03-13 10:03:17 +01002594 /*
2595 * Add in the remaining piece of the scatter-gather offset that
2596 * was masked out when we were determining the physical address
2597 * via (sg_phys(s) & PAGE_MASK) earlier.
2598 */
2599 s->dma_address += address + (s->offset & ~PAGE_MASK);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002600 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002601 }
2602
Joerg Roedel80187fd2016-07-06 17:20:54 +02002603 return nelems;
2604
2605out_unmap:
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002606 dev_err(dev, "IOMMU mapping error in map_sg (io-pages: %d reason: %d)\n",
2607 npages, ret);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002608
2609 for_each_sg(sglist, s, nelems, i) {
2610 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2611
2612 for (j = 0; j < pages; ++j) {
2613 unsigned long bus_addr;
2614
2615 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2616 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2617
Jerry Snitselaarf1724c02019-01-19 10:38:05 -07002618 if (--mapped_pages == 0)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002619 goto out_free_iova;
2620 }
2621 }
2622
2623out_free_iova:
Jerry Snitselaar51d88382019-01-17 12:29:02 -07002624 free_iova_fast(&dma_dom->iovad, address >> PAGE_SHIFT, npages);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002625
2626out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002627 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002628}
2629
Joerg Roedel431b2a22008-07-11 17:14:22 +02002630/*
2631 * The exported map_sg function for dma_ops (handles scatter-gather
2632 * lists).
2633 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002634static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002635 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002636 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002637{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002638 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002639 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002640 unsigned long startaddr;
2641 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002642
Joerg Roedel94f6d192009-11-24 16:40:02 +01002643 domain = get_domain(dev);
2644 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002645 return;
2646
Joerg Roedel80187fd2016-07-06 17:20:54 +02002647 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002648 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002649 npages = sg_num_pages(dev, sglist, nelems);
2650
Joerg Roedelb3311b02016-07-08 13:31:31 +02002651 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002652}
2653
Joerg Roedel431b2a22008-07-11 17:14:22 +02002654/*
2655 * The exported alloc_coherent function for dma_ops.
2656 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002657static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002658 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002659 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002660{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002661 u64 dma_mask = dev->coherent_dma_mask;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002662 struct protection_domain *domain;
2663 struct dma_ops_domain *dma_dom;
2664 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002665
Linus Torvaldse16c4792018-06-11 12:22:12 -07002666 domain = get_domain(dev);
2667 if (PTR_ERR(domain) == -EINVAL) {
2668 page = alloc_pages(flag, get_order(size));
2669 *dma_addr = page_to_phys(page);
2670 return page_address(page);
2671 } else if (IS_ERR(domain))
2672 return NULL;
2673
2674 dma_dom = to_dma_ops_domain(domain);
2675 size = PAGE_ALIGN(size);
2676 dma_mask = dev->coherent_dma_mask;
2677 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2678 flag |= __GFP_ZERO;
2679
2680 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2681 if (!page) {
2682 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002683 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002684
Linus Torvaldse16c4792018-06-11 12:22:12 -07002685 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002686 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002687 if (!page)
2688 return NULL;
2689 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002690
Joerg Roedel832a90c2008-09-18 15:54:23 +02002691 if (!dma_mask)
2692 dma_mask = *dev->dma_mask;
2693
Linus Torvaldse16c4792018-06-11 12:22:12 -07002694 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2695 size, DMA_BIDIRECTIONAL, dma_mask);
2696
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002697 if (*dma_addr == DMA_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002698 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002699
2700 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002701
2702out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002703
2704 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2705 __free_pages(page, get_order(size));
2706
Joerg Roedel5b28df62008-12-02 17:49:42 +01002707 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002708}
2709
Joerg Roedel431b2a22008-07-11 17:14:22 +02002710/*
2711 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002712 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002713static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002714 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002715 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002716{
Linus Torvaldse16c4792018-06-11 12:22:12 -07002717 struct protection_domain *domain;
2718 struct dma_ops_domain *dma_dom;
2719 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002720
Linus Torvaldse16c4792018-06-11 12:22:12 -07002721 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002722 size = PAGE_ALIGN(size);
2723
Linus Torvaldse16c4792018-06-11 12:22:12 -07002724 domain = get_domain(dev);
2725 if (IS_ERR(domain))
2726 goto free_mem;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002727
Linus Torvaldse16c4792018-06-11 12:22:12 -07002728 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002729
Linus Torvaldse16c4792018-06-11 12:22:12 -07002730 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
2731
2732free_mem:
2733 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2734 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002735}
2736
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002737/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002738 * This function is called by the DMA layer to find out if we can handle a
2739 * particular device. It is part of the dma_ops.
2740 */
2741static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2742{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002743 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002744 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002745 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002746}
2747
Bart Van Assche52997092017-01-20 13:04:01 -08002748static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002749 .alloc = alloc_coherent,
2750 .free = free_coherent,
2751 .map_page = map_page,
2752 .unmap_page = unmap_page,
2753 .map_sg = map_sg,
2754 .unmap_sg = unmap_sg,
2755 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002756};
2757
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002758static int init_reserved_iova_ranges(void)
2759{
2760 struct pci_dev *pdev = NULL;
2761 struct iova *val;
2762
Zhen Leiaa3ac942017-09-21 16:52:45 +01002763 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002764
2765 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2766 &reserved_rbtree_key);
2767
2768 /* MSI memory range */
2769 val = reserve_iova(&reserved_iova_ranges,
2770 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2771 if (!val) {
2772 pr_err("Reserving MSI range failed\n");
2773 return -ENOMEM;
2774 }
2775
2776 /* HT memory range */
2777 val = reserve_iova(&reserved_iova_ranges,
2778 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2779 if (!val) {
2780 pr_err("Reserving HT range failed\n");
2781 return -ENOMEM;
2782 }
2783
2784 /*
2785 * Memory used for PCI resources
2786 * FIXME: Check whether we can reserve the PCI-hole completly
2787 */
2788 for_each_pci_dev(pdev) {
2789 int i;
2790
2791 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2792 struct resource *r = &pdev->resource[i];
2793
2794 if (!(r->flags & IORESOURCE_MEM))
2795 continue;
2796
2797 val = reserve_iova(&reserved_iova_ranges,
2798 IOVA_PFN(r->start),
2799 IOVA_PFN(r->end));
2800 if (!val) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002801 pci_err(pdev, "Reserve pci-resource range %pR failed\n", r);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002802 return -ENOMEM;
2803 }
2804 }
2805 }
2806
2807 return 0;
2808}
2809
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002810int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002811{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002812 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002813
2814 ret = iova_cache_get();
2815 if (ret)
2816 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002817
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002818 ret = init_reserved_iova_ranges();
2819 if (ret)
2820 return ret;
2821
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002822 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2823 if (err)
2824 return err;
2825#ifdef CONFIG_ARM_AMBA
2826 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2827 if (err)
2828 return err;
2829#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002830 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2831 if (err)
2832 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002833
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002834 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002835}
2836
Joerg Roedel6631ee92008-06-26 21:28:05 +02002837int __init amd_iommu_init_dma_ops(void)
2838{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002839 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002840 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002841
Joerg Roedel62410ee2012-06-12 16:42:43 +02002842 if (amd_iommu_unmap_flush)
Joerg Roedel101fa032018-11-27 16:22:31 +01002843 pr_info("IO/TLB flush on unmap enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002844 else
Joerg Roedel101fa032018-11-27 16:22:31 +01002845 pr_info("Lazy IO/TLB flushing enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002846
Joerg Roedel6631ee92008-06-26 21:28:05 +02002847 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002848
Joerg Roedel6631ee92008-06-26 21:28:05 +02002849}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002850
2851/*****************************************************************************
2852 *
2853 * The following functions belong to the exported interface of AMD IOMMU
2854 *
2855 * This interface allows access to lower level functions of the IOMMU
2856 * like protection domain handling and assignement of devices to domains
2857 * which is not possible with the dma_ops interface.
2858 *
2859 *****************************************************************************/
2860
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002861static void cleanup_domain(struct protection_domain *domain)
2862{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002863 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002864 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002865
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002866 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002867
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002868 while (!list_empty(&domain->dev_list)) {
2869 entry = list_first_entry(&domain->dev_list,
2870 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002871 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002872 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002873 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002874
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002875 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002876}
2877
Joerg Roedel26508152009-08-26 16:52:40 +02002878static void protection_domain_free(struct protection_domain *domain)
2879{
2880 if (!domain)
2881 return;
2882
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002883 del_domain_from_list(domain);
2884
Joerg Roedel26508152009-08-26 16:52:40 +02002885 if (domain->id)
2886 domain_id_free(domain->id);
2887
2888 kfree(domain);
2889}
2890
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002891static int protection_domain_init(struct protection_domain *domain)
2892{
2893 spin_lock_init(&domain->lock);
2894 mutex_init(&domain->api_lock);
2895 domain->id = domain_id_alloc();
2896 if (!domain->id)
2897 return -ENOMEM;
2898 INIT_LIST_HEAD(&domain->dev_list);
2899
2900 return 0;
2901}
2902
Joerg Roedel26508152009-08-26 16:52:40 +02002903static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002904{
2905 struct protection_domain *domain;
2906
2907 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2908 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002909 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002910
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002911 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002912 goto out_err;
2913
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002914 add_domain_to_list(domain);
2915
Joerg Roedel26508152009-08-26 16:52:40 +02002916 return domain;
2917
2918out_err:
2919 kfree(domain);
2920
2921 return NULL;
2922}
2923
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002924static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2925{
2926 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002927 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002928
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002929 switch (type) {
2930 case IOMMU_DOMAIN_UNMANAGED:
2931 pdomain = protection_domain_alloc();
2932 if (!pdomain)
2933 return NULL;
2934
2935 pdomain->mode = PAGE_MODE_3_LEVEL;
2936 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2937 if (!pdomain->pt_root) {
2938 protection_domain_free(pdomain);
2939 return NULL;
2940 }
2941
2942 pdomain->domain.geometry.aperture_start = 0;
2943 pdomain->domain.geometry.aperture_end = ~0ULL;
2944 pdomain->domain.geometry.force_aperture = true;
2945
2946 break;
2947 case IOMMU_DOMAIN_DMA:
2948 dma_domain = dma_ops_domain_alloc();
2949 if (!dma_domain) {
Joerg Roedel101fa032018-11-27 16:22:31 +01002950 pr_err("Failed to allocate\n");
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002951 return NULL;
2952 }
2953 pdomain = &dma_domain->domain;
2954 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002955 case IOMMU_DOMAIN_IDENTITY:
2956 pdomain = protection_domain_alloc();
2957 if (!pdomain)
2958 return NULL;
2959
2960 pdomain->mode = PAGE_MODE_NONE;
2961 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002962 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002963 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002964 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002965
2966 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002967}
2968
2969static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002970{
2971 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002972 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002973
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002974 domain = to_pdomain(dom);
2975
Joerg Roedel98383fc2008-12-02 18:34:12 +01002976 if (domain->dev_cnt > 0)
2977 cleanup_domain(domain);
2978
2979 BUG_ON(domain->dev_cnt != 0);
2980
Joerg Roedelcda70052016-07-07 15:57:04 +02002981 if (!dom)
2982 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002983
Joerg Roedelcda70052016-07-07 15:57:04 +02002984 switch (dom->type) {
2985 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002986 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002987 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002988 dma_ops_domain_free(dma_dom);
2989 break;
2990 default:
2991 if (domain->mode != PAGE_MODE_NONE)
2992 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002993
Joerg Roedelcda70052016-07-07 15:57:04 +02002994 if (domain->flags & PD_IOMMUV2_MASK)
2995 free_gcr3_table(domain);
2996
2997 protection_domain_free(domain);
2998 break;
2999 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003000}
3001
Joerg Roedel684f2882008-12-08 12:07:44 +01003002static void amd_iommu_detach_device(struct iommu_domain *dom,
3003 struct device *dev)
3004{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003005 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003006 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003007 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003008
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003009 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003010 return;
3011
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003012 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003013 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003014 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003015
Joerg Roedel657cbb62009-11-23 15:26:46 +01003016 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003017 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003018
3019 iommu = amd_iommu_rlookup_table[devid];
3020 if (!iommu)
3021 return;
3022
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003023#ifdef CONFIG_IRQ_REMAP
3024 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3025 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3026 dev_data->use_vapic = 0;
3027#endif
3028
Joerg Roedel684f2882008-12-08 12:07:44 +01003029 iommu_completion_wait(iommu);
3030}
3031
Joerg Roedel01106062008-12-02 19:34:11 +01003032static int amd_iommu_attach_device(struct iommu_domain *dom,
3033 struct device *dev)
3034{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003035 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003036 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003037 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003038 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003039
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003040 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003041 return -EINVAL;
3042
Joerg Roedel657cbb62009-11-23 15:26:46 +01003043 dev_data = dev->archdata.iommu;
3044
Joerg Roedelf62dda62011-06-09 12:55:35 +02003045 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003046 if (!iommu)
3047 return -EINVAL;
3048
Joerg Roedel657cbb62009-11-23 15:26:46 +01003049 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003050 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003051
Joerg Roedel15898bb2009-11-24 15:39:42 +01003052 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003053
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003054#ifdef CONFIG_IRQ_REMAP
3055 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3056 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3057 dev_data->use_vapic = 1;
3058 else
3059 dev_data->use_vapic = 0;
3060 }
3061#endif
3062
Joerg Roedel01106062008-12-02 19:34:11 +01003063 iommu_completion_wait(iommu);
3064
Joerg Roedel15898bb2009-11-24 15:39:42 +01003065 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003066}
3067
Joerg Roedel468e2362010-01-21 16:37:36 +01003068static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003069 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003070{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003071 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003072 int prot = 0;
3073 int ret;
3074
Joerg Roedel132bd682011-11-17 14:18:46 +01003075 if (domain->mode == PAGE_MODE_NONE)
3076 return -EINVAL;
3077
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003078 if (iommu_prot & IOMMU_READ)
3079 prot |= IOMMU_PROT_IR;
3080 if (iommu_prot & IOMMU_WRITE)
3081 prot |= IOMMU_PROT_IW;
3082
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003083 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003084 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003085 mutex_unlock(&domain->api_lock);
3086
Joerg Roedel795e74f72010-05-11 17:40:57 +02003087 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003088}
3089
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003090static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3091 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003092{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003093 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003094 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003095
Joerg Roedel132bd682011-11-17 14:18:46 +01003096 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003097 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003098
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003099 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003100 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003101 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003102
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003103 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003104}
3105
Joerg Roedel645c4c82008-12-02 20:05:50 +01003106static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303107 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003108{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003109 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003110 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003111 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003112
Joerg Roedel132bd682011-11-17 14:18:46 +01003113 if (domain->mode == PAGE_MODE_NONE)
3114 return iova;
3115
Joerg Roedel3039ca12015-04-01 14:58:48 +02003116 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003117
Joerg Roedela6d41a42009-09-02 17:08:55 +02003118 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003119 return 0;
3120
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003121 offset_mask = pte_pgsize - 1;
Singh, Brijeshb3e9b512018-10-04 21:40:23 +00003122 __pte = __sme_clr(*pte & PM_ADDR_MASK);
Joerg Roedelf03152b2010-01-21 16:15:24 +01003123
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003124 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003125}
3126
Joerg Roedelab636482014-09-05 10:48:21 +02003127static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003128{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003129 switch (cap) {
3130 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003131 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003132 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003133 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003134 case IOMMU_CAP_NOEXEC:
3135 return false;
Lu Baolue84b7cc2018-10-08 10:24:19 +08003136 default:
3137 break;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003138 }
3139
Joerg Roedelab636482014-09-05 10:48:21 +02003140 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003141}
3142
Eric Augere5b52342017-01-19 20:57:47 +00003143static void amd_iommu_get_resv_regions(struct device *dev,
3144 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003145{
Eric Auger4397f322017-01-19 20:57:54 +00003146 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003147 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003148 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003149
3150 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003151 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003152 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003153
3154 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003155 int type, prot = 0;
Eric Auger4397f322017-01-19 20:57:54 +00003156 size_t length;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003157
3158 if (devid < entry->devid_start || devid > entry->devid_end)
3159 continue;
3160
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003161 type = IOMMU_RESV_DIRECT;
Eric Auger4397f322017-01-19 20:57:54 +00003162 length = entry->address_end - entry->address_start;
3163 if (entry->prot & IOMMU_PROT_IR)
3164 prot |= IOMMU_READ;
3165 if (entry->prot & IOMMU_PROT_IW)
3166 prot |= IOMMU_WRITE;
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003167 if (entry->prot & IOMMU_UNITY_MAP_FLAG_EXCL_RANGE)
3168 /* Exclusion range */
3169 type = IOMMU_RESV_RESERVED;
Eric Auger4397f322017-01-19 20:57:54 +00003170
3171 region = iommu_alloc_resv_region(entry->address_start,
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003172 length, prot, type);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003173 if (!region) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06003174 dev_err(dev, "Out of memory allocating dm-regions\n");
Joerg Roedel35cf2482015-05-28 18:41:37 +02003175 return;
3176 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003177 list_add_tail(&region->list, head);
3178 }
Eric Auger4397f322017-01-19 20:57:54 +00003179
3180 region = iommu_alloc_resv_region(MSI_RANGE_START,
3181 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003182 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003183 if (!region)
3184 return;
3185 list_add_tail(&region->list, head);
3186
3187 region = iommu_alloc_resv_region(HT_RANGE_START,
3188 HT_RANGE_END - HT_RANGE_START + 1,
3189 0, IOMMU_RESV_RESERVED);
3190 if (!region)
3191 return;
3192 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003193}
3194
Eric Augere5b52342017-01-19 20:57:47 +00003195static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003196 struct list_head *head)
3197{
Eric Augere5b52342017-01-19 20:57:47 +00003198 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003199
3200 list_for_each_entry_safe(entry, next, head, list)
3201 kfree(entry);
3202}
3203
Eric Augere5b52342017-01-19 20:57:47 +00003204static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003205 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003206 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003207{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003208 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003209 unsigned long start, end;
3210
3211 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003212 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003213
3214 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3215}
3216
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003217static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3218 struct device *dev)
3219{
3220 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3221 return dev_data->defer_attach;
3222}
3223
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003224static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3225{
3226 struct protection_domain *dom = to_pdomain(domain);
3227
3228 domain_flush_tlb_pde(dom);
3229 domain_flush_complete(dom);
3230}
3231
3232static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3233 unsigned long iova, size_t size)
3234{
3235}
3236
Joerg Roedelb0119e82017-02-01 13:23:08 +01003237const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003238 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003239 .domain_alloc = amd_iommu_domain_alloc,
3240 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003241 .attach_dev = amd_iommu_attach_device,
3242 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003243 .map = amd_iommu_map,
3244 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003245 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003246 .add_device = amd_iommu_add_device,
3247 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003248 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003249 .get_resv_regions = amd_iommu_get_resv_regions,
3250 .put_resv_regions = amd_iommu_put_resv_regions,
3251 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003252 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003253 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003254 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3255 .iotlb_range_add = amd_iommu_iotlb_range_add,
3256 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003257};
3258
Joerg Roedel0feae532009-08-26 15:26:30 +02003259/*****************************************************************************
3260 *
3261 * The next functions do a basic initialization of IOMMU for pass through
3262 * mode
3263 *
3264 * In passthrough mode the IOMMU is initialized and enabled but not used for
3265 * DMA-API translation.
3266 *
3267 *****************************************************************************/
3268
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003269/* IOMMUv2 specific functions */
3270int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3271{
3272 return atomic_notifier_chain_register(&ppr_notifier, nb);
3273}
3274EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3275
3276int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3277{
3278 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3279}
3280EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003281
3282void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3283{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003284 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003285 unsigned long flags;
3286
3287 spin_lock_irqsave(&domain->lock, flags);
3288
3289 /* Update data structure */
3290 domain->mode = PAGE_MODE_NONE;
3291 domain->updated = true;
3292
3293 /* Make changes visible to IOMMUs */
3294 update_domain(domain);
3295
3296 /* Page-table is not visible to IOMMU anymore, so free it */
3297 free_pagetable(domain);
3298
3299 spin_unlock_irqrestore(&domain->lock, flags);
3300}
3301EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003302
3303int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3304{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003305 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003306 unsigned long flags;
3307 int levels, ret;
3308
3309 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3310 return -EINVAL;
3311
3312 /* Number of GCR3 table levels required */
3313 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3314 levels += 1;
3315
3316 if (levels > amd_iommu_max_glx_val)
3317 return -EINVAL;
3318
3319 spin_lock_irqsave(&domain->lock, flags);
3320
3321 /*
3322 * Save us all sanity checks whether devices already in the
3323 * domain support IOMMUv2. Just force that the domain has no
3324 * devices attached when it is switched into IOMMUv2 mode.
3325 */
3326 ret = -EBUSY;
3327 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3328 goto out;
3329
3330 ret = -ENOMEM;
3331 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3332 if (domain->gcr3_tbl == NULL)
3333 goto out;
3334
3335 domain->glx = levels;
3336 domain->flags |= PD_IOMMUV2_MASK;
3337 domain->updated = true;
3338
3339 update_domain(domain);
3340
3341 ret = 0;
3342
3343out:
3344 spin_unlock_irqrestore(&domain->lock, flags);
3345
3346 return ret;
3347}
3348EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003349
3350static int __flush_pasid(struct protection_domain *domain, int pasid,
3351 u64 address, bool size)
3352{
3353 struct iommu_dev_data *dev_data;
3354 struct iommu_cmd cmd;
3355 int i, ret;
3356
3357 if (!(domain->flags & PD_IOMMUV2_MASK))
3358 return -EINVAL;
3359
3360 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3361
3362 /*
3363 * IOMMU TLB needs to be flushed before Device TLB to
3364 * prevent device TLB refill from IOMMU TLB
3365 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003366 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003367 if (domain->dev_iommu[i] == 0)
3368 continue;
3369
3370 ret = iommu_queue_command(amd_iommus[i], &cmd);
3371 if (ret != 0)
3372 goto out;
3373 }
3374
3375 /* Wait until IOMMU TLB flushes are complete */
3376 domain_flush_complete(domain);
3377
3378 /* Now flush device TLBs */
3379 list_for_each_entry(dev_data, &domain->dev_list, list) {
3380 struct amd_iommu *iommu;
3381 int qdep;
3382
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003383 /*
3384 There might be non-IOMMUv2 capable devices in an IOMMUv2
3385 * domain.
3386 */
3387 if (!dev_data->ats.enabled)
3388 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003389
3390 qdep = dev_data->ats.qdep;
3391 iommu = amd_iommu_rlookup_table[dev_data->devid];
3392
3393 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3394 qdep, address, size);
3395
3396 ret = iommu_queue_command(iommu, &cmd);
3397 if (ret != 0)
3398 goto out;
3399 }
3400
3401 /* Wait until all device TLBs are flushed */
3402 domain_flush_complete(domain);
3403
3404 ret = 0;
3405
3406out:
3407
3408 return ret;
3409}
3410
3411static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3412 u64 address)
3413{
3414 return __flush_pasid(domain, pasid, address, false);
3415}
3416
3417int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3418 u64 address)
3419{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003420 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003421 unsigned long flags;
3422 int ret;
3423
3424 spin_lock_irqsave(&domain->lock, flags);
3425 ret = __amd_iommu_flush_page(domain, pasid, address);
3426 spin_unlock_irqrestore(&domain->lock, flags);
3427
3428 return ret;
3429}
3430EXPORT_SYMBOL(amd_iommu_flush_page);
3431
3432static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3433{
3434 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3435 true);
3436}
3437
3438int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3439{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003440 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003441 unsigned long flags;
3442 int ret;
3443
3444 spin_lock_irqsave(&domain->lock, flags);
3445 ret = __amd_iommu_flush_tlb(domain, pasid);
3446 spin_unlock_irqrestore(&domain->lock, flags);
3447
3448 return ret;
3449}
3450EXPORT_SYMBOL(amd_iommu_flush_tlb);
3451
Joerg Roedelb16137b2011-11-21 16:50:23 +01003452static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3453{
3454 int index;
3455 u64 *pte;
3456
3457 while (true) {
3458
3459 index = (pasid >> (9 * level)) & 0x1ff;
3460 pte = &root[index];
3461
3462 if (level == 0)
3463 break;
3464
3465 if (!(*pte & GCR3_VALID)) {
3466 if (!alloc)
3467 return NULL;
3468
3469 root = (void *)get_zeroed_page(GFP_ATOMIC);
3470 if (root == NULL)
3471 return NULL;
3472
Tom Lendacky2543a782017-07-17 16:10:24 -05003473 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003474 }
3475
Tom Lendacky2543a782017-07-17 16:10:24 -05003476 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003477
3478 level -= 1;
3479 }
3480
3481 return pte;
3482}
3483
3484static int __set_gcr3(struct protection_domain *domain, int pasid,
3485 unsigned long cr3)
3486{
3487 u64 *pte;
3488
3489 if (domain->mode != PAGE_MODE_NONE)
3490 return -EINVAL;
3491
3492 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3493 if (pte == NULL)
3494 return -ENOMEM;
3495
3496 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3497
3498 return __amd_iommu_flush_tlb(domain, pasid);
3499}
3500
3501static int __clear_gcr3(struct protection_domain *domain, int pasid)
3502{
3503 u64 *pte;
3504
3505 if (domain->mode != PAGE_MODE_NONE)
3506 return -EINVAL;
3507
3508 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3509 if (pte == NULL)
3510 return 0;
3511
3512 *pte = 0;
3513
3514 return __amd_iommu_flush_tlb(domain, pasid);
3515}
3516
3517int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3518 unsigned long cr3)
3519{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003520 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003521 unsigned long flags;
3522 int ret;
3523
3524 spin_lock_irqsave(&domain->lock, flags);
3525 ret = __set_gcr3(domain, pasid, cr3);
3526 spin_unlock_irqrestore(&domain->lock, flags);
3527
3528 return ret;
3529}
3530EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3531
3532int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3533{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003534 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003535 unsigned long flags;
3536 int ret;
3537
3538 spin_lock_irqsave(&domain->lock, flags);
3539 ret = __clear_gcr3(domain, pasid);
3540 spin_unlock_irqrestore(&domain->lock, flags);
3541
3542 return ret;
3543}
3544EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003545
3546int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3547 int status, int tag)
3548{
3549 struct iommu_dev_data *dev_data;
3550 struct amd_iommu *iommu;
3551 struct iommu_cmd cmd;
3552
3553 dev_data = get_dev_data(&pdev->dev);
3554 iommu = amd_iommu_rlookup_table[dev_data->devid];
3555
3556 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3557 tag, dev_data->pri_tlp);
3558
3559 return iommu_queue_command(iommu, &cmd);
3560}
3561EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003562
3563struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3564{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003565 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003566
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003567 pdomain = get_domain(&pdev->dev);
3568 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003569 return NULL;
3570
3571 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003572 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003573 return NULL;
3574
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003575 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003576}
3577EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003578
3579void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3580{
3581 struct iommu_dev_data *dev_data;
3582
3583 if (!amd_iommu_v2_supported())
3584 return;
3585
3586 dev_data = get_dev_data(&pdev->dev);
3587 dev_data->errata |= (1 << erratum);
3588}
3589EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003590
3591int amd_iommu_device_info(struct pci_dev *pdev,
3592 struct amd_iommu_device_info *info)
3593{
3594 int max_pasids;
3595 int pos;
3596
3597 if (pdev == NULL || info == NULL)
3598 return -EINVAL;
3599
3600 if (!amd_iommu_v2_supported())
3601 return -EINVAL;
3602
3603 memset(info, 0, sizeof(*info));
3604
Gil Kupfercef74402018-05-10 17:56:02 -05003605 if (!pci_ats_disabled()) {
3606 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3607 if (pos)
3608 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3609 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003610
3611 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3612 if (pos)
3613 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3614
3615 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3616 if (pos) {
3617 int features;
3618
3619 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3620 max_pasids = min(max_pasids, (1 << 20));
3621
3622 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3623 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3624
3625 features = pci_pasid_features(pdev);
3626 if (features & PCI_PASID_CAP_EXEC)
3627 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3628 if (features & PCI_PASID_CAP_PRIV)
3629 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3630 }
3631
3632 return 0;
3633}
3634EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003635
3636#ifdef CONFIG_IRQ_REMAP
3637
3638/*****************************************************************************
3639 *
3640 * Interrupt Remapping Implementation
3641 *
3642 *****************************************************************************/
3643
Jiang Liu7c71d302015-04-13 14:11:33 +08003644static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003645static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003646
Joerg Roedel2b324502012-06-21 16:29:10 +02003647static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3648{
3649 u64 dte;
3650
3651 dte = amd_iommu_dev_table[devid].data[2];
3652 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003653 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003654 dte |= DTE_IRQ_REMAP_INTCTL;
3655 dte |= DTE_IRQ_TABLE_LEN;
3656 dte |= DTE_IRQ_REMAP_ENABLE;
3657
3658 amd_iommu_dev_table[devid].data[2] = dte;
3659}
3660
Scott Wooddf42a042018-02-14 17:36:28 -06003661static struct irq_remap_table *get_irq_table(u16 devid)
3662{
3663 struct irq_remap_table *table;
3664
3665 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3666 "%s: no iommu for devid %x\n", __func__, devid))
3667 return NULL;
3668
3669 table = irq_lookup_table[devid];
3670 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3671 return NULL;
3672
3673 return table;
3674}
3675
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003676static struct irq_remap_table *__alloc_irq_table(void)
3677{
3678 struct irq_remap_table *table;
3679
3680 table = kzalloc(sizeof(*table), GFP_KERNEL);
3681 if (!table)
3682 return NULL;
3683
3684 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3685 if (!table->table) {
3686 kfree(table);
3687 return NULL;
3688 }
3689 raw_spin_lock_init(&table->lock);
3690
3691 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3692 memset(table->table, 0,
3693 MAX_IRQS_PER_TABLE * sizeof(u32));
3694 else
3695 memset(table->table, 0,
3696 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3697 return table;
3698}
3699
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003700static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3701 struct irq_remap_table *table)
3702{
3703 irq_lookup_table[devid] = table;
3704 set_dte_irq_entry(devid, table);
3705 iommu_flush_dte(iommu, devid);
3706}
3707
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003708static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003709{
3710 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003711 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003712 struct amd_iommu *iommu;
3713 unsigned long flags;
3714 u16 alias;
3715
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003716 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003717
3718 iommu = amd_iommu_rlookup_table[devid];
3719 if (!iommu)
3720 goto out_unlock;
3721
3722 table = irq_lookup_table[devid];
3723 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003724 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003725
3726 alias = amd_iommu_alias_table[devid];
3727 table = irq_lookup_table[alias];
3728 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003729 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003730 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003731 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003732 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003733
3734 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003735 new_table = __alloc_irq_table();
3736 if (!new_table)
3737 return NULL;
3738
3739 spin_lock_irqsave(&iommu_table_lock, flags);
3740
3741 table = irq_lookup_table[devid];
3742 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003743 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003744
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003745 table = irq_lookup_table[alias];
3746 if (table) {
3747 set_remap_table_entry(iommu, devid, table);
3748 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003749 }
3750
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003751 table = new_table;
3752 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003753
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003754 set_remap_table_entry(iommu, devid, table);
3755 if (devid != alias)
3756 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003757
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003758out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003759 iommu_completion_wait(iommu);
3760
3761out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003762 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003763
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003764 if (new_table) {
3765 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3766 kfree(new_table);
3767 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003768 return table;
3769}
3770
Joerg Roedel37946d92017-10-06 12:16:39 +02003771static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003772{
3773 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003774 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003775 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003776 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3777
3778 if (!iommu)
3779 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003780
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003781 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003782 if (!table)
3783 return -ENODEV;
3784
Joerg Roedel37946d92017-10-06 12:16:39 +02003785 if (align)
3786 alignment = roundup_pow_of_two(count);
3787
Scott Wood27790392018-01-21 03:28:54 -06003788 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003789
3790 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003791 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003792 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003793 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003794 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003795 } else {
3796 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003797 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003798 continue;
3799 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003800
3801 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003802 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003803 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003804
3805 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003806 goto out;
3807 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003808
3809 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003810 }
3811
3812 index = -ENOSPC;
3813
3814out:
Scott Wood27790392018-01-21 03:28:54 -06003815 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003816
3817 return index;
3818}
3819
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003820static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3821 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003822{
3823 struct irq_remap_table *table;
3824 struct amd_iommu *iommu;
3825 unsigned long flags;
3826 struct irte_ga *entry;
3827
3828 iommu = amd_iommu_rlookup_table[devid];
3829 if (iommu == NULL)
3830 return -EINVAL;
3831
Scott Wooddf42a042018-02-14 17:36:28 -06003832 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003833 if (!table)
3834 return -ENOMEM;
3835
Scott Wood27790392018-01-21 03:28:54 -06003836 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003837
3838 entry = (struct irte_ga *)table->table;
3839 entry = &entry[index];
3840 entry->lo.fields_remap.valid = 0;
3841 entry->hi.val = irte->hi.val;
3842 entry->lo.val = irte->lo.val;
3843 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003844 if (data)
3845 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003846
Scott Wood27790392018-01-21 03:28:54 -06003847 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003848
3849 iommu_flush_irt(iommu, devid);
3850 iommu_completion_wait(iommu);
3851
3852 return 0;
3853}
3854
3855static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003856{
3857 struct irq_remap_table *table;
3858 struct amd_iommu *iommu;
3859 unsigned long flags;
3860
3861 iommu = amd_iommu_rlookup_table[devid];
3862 if (iommu == NULL)
3863 return -EINVAL;
3864
Scott Wooddf42a042018-02-14 17:36:28 -06003865 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003866 if (!table)
3867 return -ENOMEM;
3868
Scott Wood27790392018-01-21 03:28:54 -06003869 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003870 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003871 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003872
3873 iommu_flush_irt(iommu, devid);
3874 iommu_completion_wait(iommu);
3875
3876 return 0;
3877}
3878
3879static void free_irte(u16 devid, int index)
3880{
3881 struct irq_remap_table *table;
3882 struct amd_iommu *iommu;
3883 unsigned long flags;
3884
3885 iommu = amd_iommu_rlookup_table[devid];
3886 if (iommu == NULL)
3887 return;
3888
Scott Wooddf42a042018-02-14 17:36:28 -06003889 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003890 if (!table)
3891 return;
3892
Scott Wood27790392018-01-21 03:28:54 -06003893 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003894 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003895 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003896
3897 iommu_flush_irt(iommu, devid);
3898 iommu_completion_wait(iommu);
3899}
3900
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003901static void irte_prepare(void *entry,
3902 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003903 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003904{
3905 union irte *irte = (union irte *) entry;
3906
3907 irte->val = 0;
3908 irte->fields.vector = vector;
3909 irte->fields.int_type = delivery_mode;
3910 irte->fields.destination = dest_apicid;
3911 irte->fields.dm = dest_mode;
3912 irte->fields.valid = 1;
3913}
3914
3915static void irte_ga_prepare(void *entry,
3916 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003917 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003918{
3919 struct irte_ga *irte = (struct irte_ga *) entry;
3920
3921 irte->lo.val = 0;
3922 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003923 irte->lo.fields_remap.int_type = delivery_mode;
3924 irte->lo.fields_remap.dm = dest_mode;
3925 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003926 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3927 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003928 irte->lo.fields_remap.valid = 1;
3929}
3930
3931static void irte_activate(void *entry, u16 devid, u16 index)
3932{
3933 union irte *irte = (union irte *) entry;
3934
3935 irte->fields.valid = 1;
3936 modify_irte(devid, index, irte);
3937}
3938
3939static void irte_ga_activate(void *entry, u16 devid, u16 index)
3940{
3941 struct irte_ga *irte = (struct irte_ga *) entry;
3942
3943 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003944 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003945}
3946
3947static void irte_deactivate(void *entry, u16 devid, u16 index)
3948{
3949 union irte *irte = (union irte *) entry;
3950
3951 irte->fields.valid = 0;
3952 modify_irte(devid, index, irte);
3953}
3954
3955static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3956{
3957 struct irte_ga *irte = (struct irte_ga *) entry;
3958
3959 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003960 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003961}
3962
3963static void irte_set_affinity(void *entry, u16 devid, u16 index,
3964 u8 vector, u32 dest_apicid)
3965{
3966 union irte *irte = (union irte *) entry;
3967
3968 irte->fields.vector = vector;
3969 irte->fields.destination = dest_apicid;
3970 modify_irte(devid, index, irte);
3971}
3972
3973static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3974 u8 vector, u32 dest_apicid)
3975{
3976 struct irte_ga *irte = (struct irte_ga *) entry;
3977
Scott Wood01ee04b2018-01-28 14:22:19 -06003978 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003979 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003980 irte->lo.fields_remap.destination =
3981 APICID_TO_IRTE_DEST_LO(dest_apicid);
3982 irte->hi.fields.destination =
3983 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003984 modify_irte_ga(devid, index, irte, NULL);
3985 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003986}
3987
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003988#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003989static void irte_set_allocated(struct irq_remap_table *table, int index)
3990{
3991 table->table[index] = IRTE_ALLOCATED;
3992}
3993
3994static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3995{
3996 struct irte_ga *ptr = (struct irte_ga *)table->table;
3997 struct irte_ga *irte = &ptr[index];
3998
3999 memset(&irte->lo.val, 0, sizeof(u64));
4000 memset(&irte->hi.val, 0, sizeof(u64));
4001 irte->hi.fields.vector = 0xff;
4002}
4003
4004static bool irte_is_allocated(struct irq_remap_table *table, int index)
4005{
4006 union irte *ptr = (union irte *)table->table;
4007 union irte *irte = &ptr[index];
4008
4009 return irte->val != 0;
4010}
4011
4012static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4013{
4014 struct irte_ga *ptr = (struct irte_ga *)table->table;
4015 struct irte_ga *irte = &ptr[index];
4016
4017 return irte->hi.fields.vector != 0;
4018}
4019
4020static void irte_clear_allocated(struct irq_remap_table *table, int index)
4021{
4022 table->table[index] = 0;
4023}
4024
4025static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4026{
4027 struct irte_ga *ptr = (struct irte_ga *)table->table;
4028 struct irte_ga *irte = &ptr[index];
4029
4030 memset(&irte->lo.val, 0, sizeof(u64));
4031 memset(&irte->hi.val, 0, sizeof(u64));
4032}
4033
Jiang Liu7c71d302015-04-13 14:11:33 +08004034static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004035{
Jiang Liu7c71d302015-04-13 14:11:33 +08004036 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004037
Jiang Liu7c71d302015-04-13 14:11:33 +08004038 switch (info->type) {
4039 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4040 devid = get_ioapic_devid(info->ioapic_id);
4041 break;
4042 case X86_IRQ_ALLOC_TYPE_HPET:
4043 devid = get_hpet_devid(info->hpet_id);
4044 break;
4045 case X86_IRQ_ALLOC_TYPE_MSI:
4046 case X86_IRQ_ALLOC_TYPE_MSIX:
4047 devid = get_device_id(&info->msi_dev->dev);
4048 break;
4049 default:
4050 BUG_ON(1);
4051 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004052 }
4053
Jiang Liu7c71d302015-04-13 14:11:33 +08004054 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004055}
4056
Jiang Liu7c71d302015-04-13 14:11:33 +08004057static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004058{
Jiang Liu7c71d302015-04-13 14:11:33 +08004059 struct amd_iommu *iommu;
4060 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062 if (!info)
4063 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004064
Jiang Liu7c71d302015-04-13 14:11:33 +08004065 devid = get_devid(info);
4066 if (devid >= 0) {
4067 iommu = amd_iommu_rlookup_table[devid];
4068 if (iommu)
4069 return iommu->ir_domain;
4070 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004071
Jiang Liu7c71d302015-04-13 14:11:33 +08004072 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004073}
4074
Jiang Liu7c71d302015-04-13 14:11:33 +08004075static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004076{
Jiang Liu7c71d302015-04-13 14:11:33 +08004077 struct amd_iommu *iommu;
4078 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004079
Jiang Liu7c71d302015-04-13 14:11:33 +08004080 if (!info)
4081 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004082
Jiang Liu7c71d302015-04-13 14:11:33 +08004083 switch (info->type) {
4084 case X86_IRQ_ALLOC_TYPE_MSI:
4085 case X86_IRQ_ALLOC_TYPE_MSIX:
4086 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004087 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004088 return NULL;
4089
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004090 iommu = amd_iommu_rlookup_table[devid];
4091 if (iommu)
4092 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004093 break;
4094 default:
4095 break;
4096 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004097
Jiang Liu7c71d302015-04-13 14:11:33 +08004098 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004099}
4100
Joerg Roedel6b474b82012-06-26 16:46:04 +02004101struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004102 .prepare = amd_iommu_prepare,
4103 .enable = amd_iommu_enable,
4104 .disable = amd_iommu_disable,
4105 .reenable = amd_iommu_reenable,
4106 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004107 .get_ir_irq_domain = get_ir_irq_domain,
4108 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004109};
Jiang Liu7c71d302015-04-13 14:11:33 +08004110
4111static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4112 struct irq_cfg *irq_cfg,
4113 struct irq_alloc_info *info,
4114 int devid, int index, int sub_handle)
4115{
4116 struct irq_2_irte *irte_info = &data->irq_2_irte;
4117 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004118 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004119 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4120
4121 if (!iommu)
4122 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004123
Jiang Liu7c71d302015-04-13 14:11:33 +08004124 data->irq_2_irte.devid = devid;
4125 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004126 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4127 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004128 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004129
4130 switch (info->type) {
4131 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4132 /* Setup IOAPIC entry */
4133 entry = info->ioapic_entry;
4134 info->ioapic_entry = NULL;
4135 memset(entry, 0, sizeof(*entry));
4136 entry->vector = index;
4137 entry->mask = 0;
4138 entry->trigger = info->ioapic_trigger;
4139 entry->polarity = info->ioapic_polarity;
4140 /* Mask level triggered irqs. */
4141 if (info->ioapic_trigger)
4142 entry->mask = 1;
4143 break;
4144
4145 case X86_IRQ_ALLOC_TYPE_HPET:
4146 case X86_IRQ_ALLOC_TYPE_MSI:
4147 case X86_IRQ_ALLOC_TYPE_MSIX:
4148 msg->address_hi = MSI_ADDR_BASE_HI;
4149 msg->address_lo = MSI_ADDR_BASE_LO;
4150 msg->data = irte_info->index;
4151 break;
4152
4153 default:
4154 BUG_ON(1);
4155 break;
4156 }
4157}
4158
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004159struct amd_irte_ops irte_32_ops = {
4160 .prepare = irte_prepare,
4161 .activate = irte_activate,
4162 .deactivate = irte_deactivate,
4163 .set_affinity = irte_set_affinity,
4164 .set_allocated = irte_set_allocated,
4165 .is_allocated = irte_is_allocated,
4166 .clear_allocated = irte_clear_allocated,
4167};
4168
4169struct amd_irte_ops irte_128_ops = {
4170 .prepare = irte_ga_prepare,
4171 .activate = irte_ga_activate,
4172 .deactivate = irte_ga_deactivate,
4173 .set_affinity = irte_ga_set_affinity,
4174 .set_allocated = irte_ga_set_allocated,
4175 .is_allocated = irte_ga_is_allocated,
4176 .clear_allocated = irte_ga_clear_allocated,
4177};
4178
Jiang Liu7c71d302015-04-13 14:11:33 +08004179static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4180 unsigned int nr_irqs, void *arg)
4181{
4182 struct irq_alloc_info *info = arg;
4183 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004184 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004185 struct irq_cfg *cfg;
4186 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004187 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004188
4189 if (!info)
4190 return -EINVAL;
4191 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4192 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4193 return -EINVAL;
4194
4195 /*
4196 * With IRQ remapping enabled, don't need contiguous CPU vectors
4197 * to support multiple MSI interrupts.
4198 */
4199 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4200 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4201
4202 devid = get_devid(info);
4203 if (devid < 0)
4204 return -EINVAL;
4205
4206 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4207 if (ret < 0)
4208 return ret;
4209
Jiang Liu7c71d302015-04-13 14:11:33 +08004210 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004211 struct irq_remap_table *table;
4212 struct amd_iommu *iommu;
4213
4214 table = alloc_irq_table(devid);
4215 if (table) {
4216 if (!table->min_index) {
4217 /*
4218 * Keep the first 32 indexes free for IOAPIC
4219 * interrupts.
4220 */
4221 table->min_index = 32;
4222 iommu = amd_iommu_rlookup_table[devid];
4223 for (i = 0; i < 32; ++i)
4224 iommu->irte_ops->set_allocated(table, i);
4225 }
4226 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004227 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004228 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004229 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004230 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004231 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004232 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4233
4234 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004235 }
4236 if (index < 0) {
4237 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004238 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004239 goto out_free_parent;
4240 }
4241
4242 for (i = 0; i < nr_irqs; i++) {
4243 irq_data = irq_domain_get_irq_data(domain, virq + i);
4244 cfg = irqd_cfg(irq_data);
4245 if (!irq_data || !cfg) {
4246 ret = -EINVAL;
4247 goto out_free_data;
4248 }
4249
Joerg Roedela130e692015-08-13 11:07:25 +02004250 ret = -ENOMEM;
4251 data = kzalloc(sizeof(*data), GFP_KERNEL);
4252 if (!data)
4253 goto out_free_data;
4254
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004255 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4256 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4257 else
4258 data->entry = kzalloc(sizeof(struct irte_ga),
4259 GFP_KERNEL);
4260 if (!data->entry) {
4261 kfree(data);
4262 goto out_free_data;
4263 }
4264
Jiang Liu7c71d302015-04-13 14:11:33 +08004265 irq_data->hwirq = (devid << 16) + i;
4266 irq_data->chip_data = data;
4267 irq_data->chip = &amd_ir_chip;
4268 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4269 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4270 }
Joerg Roedela130e692015-08-13 11:07:25 +02004271
Jiang Liu7c71d302015-04-13 14:11:33 +08004272 return 0;
4273
4274out_free_data:
4275 for (i--; i >= 0; i--) {
4276 irq_data = irq_domain_get_irq_data(domain, virq + i);
4277 if (irq_data)
4278 kfree(irq_data->chip_data);
4279 }
4280 for (i = 0; i < nr_irqs; i++)
4281 free_irte(devid, index + i);
4282out_free_parent:
4283 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4284 return ret;
4285}
4286
4287static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4288 unsigned int nr_irqs)
4289{
4290 struct irq_2_irte *irte_info;
4291 struct irq_data *irq_data;
4292 struct amd_ir_data *data;
4293 int i;
4294
4295 for (i = 0; i < nr_irqs; i++) {
4296 irq_data = irq_domain_get_irq_data(domain, virq + i);
4297 if (irq_data && irq_data->chip_data) {
4298 data = irq_data->chip_data;
4299 irte_info = &data->irq_2_irte;
4300 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004301 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004302 kfree(data);
4303 }
4304 }
4305 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4306}
4307
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004308static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4309 struct amd_ir_data *ir_data,
4310 struct irq_2_irte *irte_info,
4311 struct irq_cfg *cfg);
4312
Thomas Gleixner72491642017-09-13 23:29:10 +02004313static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004314 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004315{
4316 struct amd_ir_data *data = irq_data->chip_data;
4317 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004318 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004319 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004320
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004321 if (!iommu)
4322 return 0;
4323
4324 iommu->irte_ops->activate(data->entry, irte_info->devid,
4325 irte_info->index);
4326 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004327 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004328}
4329
4330static void irq_remapping_deactivate(struct irq_domain *domain,
4331 struct irq_data *irq_data)
4332{
4333 struct amd_ir_data *data = irq_data->chip_data;
4334 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004335 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004336
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004337 if (iommu)
4338 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4339 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004340}
4341
Tobias Klausere2f9d452017-05-24 16:31:16 +02004342static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004343 .alloc = irq_remapping_alloc,
4344 .free = irq_remapping_free,
4345 .activate = irq_remapping_activate,
4346 .deactivate = irq_remapping_deactivate,
4347};
4348
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004349static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4350{
4351 struct amd_iommu *iommu;
4352 struct amd_iommu_pi_data *pi_data = vcpu_info;
4353 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4354 struct amd_ir_data *ir_data = data->chip_data;
4355 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4356 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004357 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4358
4359 /* Note:
4360 * This device has never been set up for guest mode.
4361 * we should not modify the IRTE
4362 */
4363 if (!dev_data || !dev_data->use_vapic)
4364 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004365
4366 pi_data->ir_data = ir_data;
4367
4368 /* Note:
4369 * SVM tries to set up for VAPIC mode, but we are in
4370 * legacy mode. So, we force legacy mode instead.
4371 */
4372 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
Joerg Roedel101fa032018-11-27 16:22:31 +01004373 pr_debug("%s: Fall back to using intr legacy remap\n",
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004374 __func__);
4375 pi_data->is_guest_mode = false;
4376 }
4377
4378 iommu = amd_iommu_rlookup_table[irte_info->devid];
4379 if (iommu == NULL)
4380 return -EINVAL;
4381
4382 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4383 if (pi_data->is_guest_mode) {
4384 /* Setting */
4385 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4386 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004387 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004388 irte->lo.fields_vapic.guest_mode = 1;
4389 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4390
4391 ir_data->cached_ga_tag = pi_data->ga_tag;
4392 } else {
4393 /* Un-Setting */
4394 struct irq_cfg *cfg = irqd_cfg(data);
4395
4396 irte->hi.val = 0;
4397 irte->lo.val = 0;
4398 irte->hi.fields.vector = cfg->vector;
4399 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004400 irte->lo.fields_remap.destination =
4401 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4402 irte->hi.fields.destination =
4403 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004404 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4405 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4406
4407 /*
4408 * This communicates the ga_tag back to the caller
4409 * so that it can do all the necessary clean up.
4410 */
4411 ir_data->cached_ga_tag = 0;
4412 }
4413
4414 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4415}
4416
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004417
4418static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4419 struct amd_ir_data *ir_data,
4420 struct irq_2_irte *irte_info,
4421 struct irq_cfg *cfg)
4422{
4423
4424 /*
4425 * Atomically updates the IRTE with the new destination, vector
4426 * and flushes the interrupt entry cache.
4427 */
4428 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4429 irte_info->index, cfg->vector,
4430 cfg->dest_apicid);
4431}
4432
Jiang Liu7c71d302015-04-13 14:11:33 +08004433static int amd_ir_set_affinity(struct irq_data *data,
4434 const struct cpumask *mask, bool force)
4435{
4436 struct amd_ir_data *ir_data = data->chip_data;
4437 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4438 struct irq_cfg *cfg = irqd_cfg(data);
4439 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004440 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004441 int ret;
4442
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004443 if (!iommu)
4444 return -ENODEV;
4445
Jiang Liu7c71d302015-04-13 14:11:33 +08004446 ret = parent->chip->irq_set_affinity(parent, mask, force);
4447 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4448 return ret;
4449
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004450 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004451 /*
4452 * After this point, all the interrupts will start arriving
4453 * at the new destination. So, time to cleanup the previous
4454 * vector allocation.
4455 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004456 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004457
4458 return IRQ_SET_MASK_OK_DONE;
4459}
4460
4461static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4462{
4463 struct amd_ir_data *ir_data = irq_data->chip_data;
4464
4465 *msg = ir_data->msi_entry;
4466}
4467
4468static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004469 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004470 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004471 .irq_set_affinity = amd_ir_set_affinity,
4472 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4473 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004474};
4475
4476int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4477{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004478 struct fwnode_handle *fn;
4479
4480 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4481 if (!fn)
4482 return -ENOMEM;
4483 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4484 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004485 if (!iommu->ir_domain)
4486 return -ENOMEM;
4487
4488 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004489 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4490 "AMD-IR-MSI",
4491 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004492 return 0;
4493}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004494
4495int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4496{
4497 unsigned long flags;
4498 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004499 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004500 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4501 int devid = ir_data->irq_2_irte.devid;
4502 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4503 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4504
4505 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4506 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4507 return 0;
4508
4509 iommu = amd_iommu_rlookup_table[devid];
4510 if (!iommu)
4511 return -ENODEV;
4512
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004513 table = get_irq_table(devid);
4514 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004515 return -ENODEV;
4516
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004517 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004518
4519 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004520 if (cpu >= 0) {
4521 ref->lo.fields_vapic.destination =
4522 APICID_TO_IRTE_DEST_LO(cpu);
4523 ref->hi.fields.destination =
4524 APICID_TO_IRTE_DEST_HI(cpu);
4525 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004526 ref->lo.fields_vapic.is_run = is_run;
4527 barrier();
4528 }
4529
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004530 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004531
4532 iommu_flush_irt(iommu, devid);
4533 iommu_completion_wait(iommu);
4534 return 0;
4535}
4536EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004537#endif