blob: a91732f170ea2731a188c21f7b03b02ad4110d59 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel101fa032018-11-27 16:22:31 +010020#define pr_fmt(fmt) "AMD-Vi: " fmt
Bjorn Helgaas5f226da2019-02-08 16:05:53 -060021#define dev_fmt(fmt) pr_fmt(fmt)
Joerg Roedel101fa032018-11-27 16:22:31 +010022
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010023#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040025#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040026#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040027#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020028#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080029#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010031#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090033#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010034#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020035#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010036#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020037#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020038#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010039#include <linux/notifier.h>
40#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020041#include <linux/irq.h>
42#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020043#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080044#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010045#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020046#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020047#include <asm/irq_remapping.h>
48#include <asm/io_apic.h>
49#include <asm/apic.h>
50#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020051#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020052#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090053#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010054#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020055#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020056
57#include "amd_iommu_proto.h"
58#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020059#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020060
61#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
62
Joerg Roedel815b33f2011-04-06 17:26:49 +020063#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020064
Joerg Roedel307d5852016-07-05 11:54:04 +020065/* IO virtual address start page frame number */
66#define IOVA_START_PFN (1)
67#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020068
Joerg Roedel81cd07b2016-07-07 18:01:10 +020069/* Reserved IOVA ranges */
70#define MSI_RANGE_START (0xfee00000)
71#define MSI_RANGE_END (0xfeefffff)
72#define HT_RANGE_START (0xfd00000000ULL)
73#define HT_RANGE_END (0xffffffffffULL)
74
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020075/*
76 * This bitmap is used to advertise the page sizes our hardware support
77 * to the IOMMU core, which will then use this information to split
78 * physically contiguous memory regions it is mapping into page sizes
79 * that we support.
80 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010081 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020082 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010083#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020084
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010085static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010086static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020087
Joerg Roedel8fa5f802011-06-09 12:24:45 +020088/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010089static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020090
Joerg Roedel6efed632012-06-14 15:52:58 +020091LIST_HEAD(ioapic_map);
92LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040093LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020094
Joerg Roedel0feae532009-08-26 15:26:30 +020095/*
96 * Domain for untranslated devices - only allocated
97 * if iommu=pt passed on kernel cmd line.
98 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010099const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100100
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100101static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100102int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100103
Bart Van Assche52997092017-01-20 13:04:01 -0800104static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200105
Joerg Roedel431b2a22008-07-11 17:14:22 +0200106/*
107 * general struct to manage commands send to an IOMMU
108 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200109struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200110 u32 data[4];
111};
112
Joerg Roedel05152a02012-06-15 16:53:51 +0200113struct kmem_cache *amd_iommu_irq_cache;
114
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200115static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200116static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100117static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200118static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200119
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100121 * Data container for a dma_ops specific protection domain
122 */
123struct dma_ops_domain {
124 /* generic protection domain information */
125 struct protection_domain domain;
126
Joerg Roedel307d5852016-07-05 11:54:04 +0200127 /* IOVA RB-Tree */
128 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100129};
130
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200131static struct iova_domain reserved_iova_ranges;
132static struct lock_class_key reserved_rbtree_key;
133
Joerg Roedel15898bb2009-11-24 15:39:42 +0100134/****************************************************************************
135 *
136 * Helper functions
137 *
138 ****************************************************************************/
139
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400140static inline int match_hid_uid(struct device *dev,
141 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100142{
Aaron Mabb6bccb2019-03-13 21:53:24 +0800143 struct acpi_device *adev = ACPI_COMPANION(dev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400144 const char *hid, *uid;
145
Aaron Mabb6bccb2019-03-13 21:53:24 +0800146 if (!adev)
147 return -ENODEV;
148
149 hid = acpi_device_hid(adev);
150 uid = acpi_device_uid(adev);
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400151
152 if (!hid || !(*hid))
153 return -ENODEV;
154
155 if (!uid || !(*uid))
156 return strcmp(hid, entry->hid);
157
158 if (!(*entry->uid))
159 return strcmp(hid, entry->hid);
160
161 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100162}
163
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400164static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200165{
166 struct pci_dev *pdev = to_pci_dev(dev);
167
Heiner Kallweit775c0682019-04-24 21:15:25 +0200168 return pci_dev_id(pdev);
Joerg Roedele3156042016-04-08 15:12:24 +0200169}
170
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400171static inline int get_acpihid_device_id(struct device *dev,
172 struct acpihid_map_entry **entry)
173{
174 struct acpihid_map_entry *p;
175
176 list_for_each_entry(p, &acpihid_map, list) {
177 if (!match_hid_uid(dev, p)) {
178 if (entry)
179 *entry = p;
180 return p->devid;
181 }
182 }
183 return -EINVAL;
184}
185
186static inline int get_device_id(struct device *dev)
187{
188 int devid;
189
190 if (dev_is_pci(dev))
191 devid = get_pci_device_id(dev);
192 else
193 devid = get_acpihid_device_id(dev, NULL);
194
195 return devid;
196}
197
Joerg Roedel15898bb2009-11-24 15:39:42 +0100198static struct protection_domain *to_pdomain(struct iommu_domain *dom)
199{
200 return container_of(dom, struct protection_domain, domain);
201}
202
Joerg Roedelb3311b02016-07-08 13:31:31 +0200203static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
204{
205 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
206 return container_of(domain, struct dma_ops_domain, domain);
207}
208
Joerg Roedelf62dda62011-06-09 12:55:35 +0200209static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200210{
211 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200212
213 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
214 if (!dev_data)
215 return NULL;
216
Joerg Roedelf62dda62011-06-09 12:55:35 +0200217 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200218 ratelimit_default_init(&dev_data->rs);
219
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100220 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200221 return dev_data;
222}
223
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200224static struct iommu_dev_data *search_dev_data(u16 devid)
225{
226 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100227 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200228
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100229 if (llist_empty(&dev_data_list))
230 return NULL;
231
232 node = dev_data_list.first;
233 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200234 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100235 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200236 }
237
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100238 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200239}
240
Joerg Roedele3156042016-04-08 15:12:24 +0200241static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
242{
243 *(u16 *)data = alias;
244 return 0;
245}
246
247static u16 get_alias(struct device *dev)
248{
249 struct pci_dev *pdev = to_pci_dev(dev);
250 u16 devid, ivrs_alias, pci_alias;
251
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200252 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200253 devid = get_device_id(dev);
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530254
255 /* For ACPI HID devices, we simply return the devid as such */
256 if (!dev_is_pci(dev))
257 return devid;
258
Joerg Roedele3156042016-04-08 15:12:24 +0200259 ivrs_alias = amd_iommu_alias_table[devid];
Arindam Nath5ebb1bc2018-09-18 15:40:58 +0530260
Joerg Roedele3156042016-04-08 15:12:24 +0200261 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
262
263 if (ivrs_alias == pci_alias)
264 return ivrs_alias;
265
266 /*
267 * DMA alias showdown
268 *
269 * The IVRS is fairly reliable in telling us about aliases, but it
270 * can't know about every screwy device. If we don't have an IVRS
271 * reported alias, use the PCI reported alias. In that case we may
272 * still need to initialize the rlookup and dev_table entries if the
273 * alias is to a non-existent device.
274 */
275 if (ivrs_alias == devid) {
276 if (!amd_iommu_rlookup_table[pci_alias]) {
277 amd_iommu_rlookup_table[pci_alias] =
278 amd_iommu_rlookup_table[devid];
279 memcpy(amd_iommu_dev_table[pci_alias].data,
280 amd_iommu_dev_table[devid].data,
281 sizeof(amd_iommu_dev_table[pci_alias].data));
282 }
283
284 return pci_alias;
285 }
286
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600287 pci_info(pdev, "Using IVRS reported alias %02x:%02x.%d "
288 "for device [%04x:%04x], kernel reported alias "
Joerg Roedele3156042016-04-08 15:12:24 +0200289 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600290 PCI_FUNC(ivrs_alias), pdev->vendor, pdev->device,
Joerg Roedele3156042016-04-08 15:12:24 +0200291 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
292 PCI_FUNC(pci_alias));
293
294 /*
295 * If we don't have a PCI DMA alias and the IVRS alias is on the same
296 * bus, then the IVRS table may know about a quirk that we don't.
297 */
298 if (pci_alias == devid &&
299 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700300 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600301 pci_info(pdev, "Added PCI DMA alias %02x.%d\n",
302 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias));
Joerg Roedele3156042016-04-08 15:12:24 +0200303 }
304
305 return ivrs_alias;
306}
307
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200308static struct iommu_dev_data *find_dev_data(u16 devid)
309{
310 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800311 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200312
313 dev_data = search_dev_data(devid);
314
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800315 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200316 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100317 if (!dev_data)
318 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200319
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800320 if (translation_pre_enabled(iommu))
321 dev_data->defer_attach = true;
322 }
323
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200324 return dev_data;
325}
326
Baoquan Hedaae2d22017-08-09 16:33:43 +0800327struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100328{
329 return dev->archdata.iommu;
330}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800331EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100332
Wan Zongshunb097d112016-04-01 09:06:04 -0400333/*
334* Find or create an IOMMU group for a acpihid device.
335*/
336static struct iommu_group *acpihid_device_group(struct device *dev)
337{
338 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300339 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400340
341 devid = get_acpihid_device_id(dev, &entry);
342 if (devid < 0)
343 return ERR_PTR(devid);
344
345 list_for_each_entry(p, &acpihid_map, list) {
346 if ((devid == p->devid) && p->group)
347 entry->group = p->group;
348 }
349
350 if (!entry->group)
351 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000352 else
353 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400354
355 return entry->group;
356}
357
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100358static bool pci_iommuv2_capable(struct pci_dev *pdev)
359{
360 static const int caps[] = {
361 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100362 PCI_EXT_CAP_ID_PRI,
363 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100364 };
365 int i, pos;
366
Gil Kupfercef74402018-05-10 17:56:02 -0500367 if (pci_ats_disabled())
368 return false;
369
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100370 for (i = 0; i < 3; ++i) {
371 pos = pci_find_ext_capability(pdev, caps[i]);
372 if (pos == 0)
373 return false;
374 }
375
376 return true;
377}
378
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100379static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
380{
381 struct iommu_dev_data *dev_data;
382
383 dev_data = get_dev_data(&pdev->dev);
384
385 return dev_data->errata & (1 << erratum) ? true : false;
386}
387
Joerg Roedel71c70982009-11-24 16:43:06 +0100388/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100389 * This function checks if the driver got a valid device from the caller to
390 * avoid dereferencing invalid pointers.
391 */
392static bool check_device(struct device *dev)
393{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400394 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100395
396 if (!dev || !dev->dma_mask)
397 return false;
398
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100399 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200400 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400401 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100402
403 /* Out of our scope? */
404 if (devid > amd_iommu_last_bdf)
405 return false;
406
407 if (amd_iommu_rlookup_table[devid] == NULL)
408 return false;
409
410 return true;
411}
412
Alex Williamson25b11ce2014-09-19 10:03:13 -0600413static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600414{
Alex Williamson2851db22012-10-08 22:49:41 -0600415 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600416
Alex Williamson65d53522014-07-03 09:51:30 -0600417 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200418 if (IS_ERR(group))
419 return;
420
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200421 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600422}
423
424static int iommu_init_device(struct device *dev)
425{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600426 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100427 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400428 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600429
430 if (dev->archdata.iommu)
431 return 0;
432
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400433 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200434 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400435 return devid;
436
Joerg Roedel39ab9552017-02-01 16:56:46 +0100437 iommu = amd_iommu_rlookup_table[devid];
438
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400439 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600440 if (!dev_data)
441 return -ENOMEM;
442
Joerg Roedele3156042016-04-08 15:12:24 +0200443 dev_data->alias = get_alias(dev);
444
Yu Zhaoc12b08e2018-12-06 14:39:15 -0700445 /*
446 * By default we use passthrough mode for IOMMUv2 capable device.
447 * But if amd_iommu=force_isolation is set (e.g. to debug DMA to
448 * invalid address), we ignore the capability for the device so
449 * it'll be forced to go into translation mode.
450 */
451 if ((iommu_pass_through || !amd_iommu_force_isolation) &&
452 dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100453 struct amd_iommu *iommu;
454
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400455 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100456 dev_data->iommu_v2 = iommu->is_iommu_v2;
457 }
458
Joerg Roedel657cbb62009-11-23 15:26:46 +0100459 dev->archdata.iommu = dev_data;
460
Joerg Roedele3d10af2017-02-01 17:23:22 +0100461 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600462
Joerg Roedel657cbb62009-11-23 15:26:46 +0100463 return 0;
464}
465
Joerg Roedel26018872011-06-06 16:50:14 +0200466static void iommu_ignore_device(struct device *dev)
467{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400468 u16 alias;
469 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200470
471 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200472 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400473 return;
474
Joerg Roedele3156042016-04-08 15:12:24 +0200475 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200476
477 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
478 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
479
480 amd_iommu_rlookup_table[devid] = NULL;
481 amd_iommu_rlookup_table[alias] = NULL;
482}
483
Joerg Roedel657cbb62009-11-23 15:26:46 +0100484static void iommu_uninit_device(struct device *dev)
485{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400486 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100487 struct amd_iommu *iommu;
488 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600489
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400490 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200491 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400492 return;
493
Joerg Roedel39ab9552017-02-01 16:56:46 +0100494 iommu = amd_iommu_rlookup_table[devid];
495
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400496 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600497 if (!dev_data)
498 return;
499
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100500 if (dev_data->domain)
501 detach_device(dev);
502
Joerg Roedele3d10af2017-02-01 17:23:22 +0100503 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600504
Alex Williamson9dcd6132012-05-30 14:19:07 -0600505 iommu_group_remove_device(dev);
506
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200507 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800508 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200509
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200510 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600511 * We keep dev_data around for unplugged devices and reuse it when the
512 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200513 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100514}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100515
Joerg Roedel431b2a22008-07-11 17:14:22 +0200516/****************************************************************************
517 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200518 * Interrupt handling functions
519 *
520 ****************************************************************************/
521
Joerg Roedele3e59872009-09-03 14:02:10 +0200522static void dump_dte_entry(u16 devid)
523{
524 int i;
525
Joerg Roedelee6c2862011-11-09 12:06:03 +0100526 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100527 pr_err("DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200528 amd_iommu_dev_table[devid].data[i]);
529}
530
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200531static void dump_command(unsigned long phys_addr)
532{
Tom Lendacky2543a782017-07-17 16:10:24 -0500533 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200534 int i;
535
536 for (i = 0; i < 4; ++i)
Joerg Roedel101fa032018-11-27 16:22:31 +0100537 pr_err("CMD[%d]: %08x\n", i, cmd->data[i]);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200538}
539
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200540static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
541 u64 address, int flags)
542{
543 struct iommu_dev_data *dev_data = NULL;
544 struct pci_dev *pdev;
545
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500546 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
547 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200548 if (pdev)
549 dev_data = get_dev_data(&pdev->dev);
550
551 if (dev_data && __ratelimit(&dev_data->rs)) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -0600552 pci_err(pdev, "Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200553 domain_id, address, flags);
554 } else if (printk_ratelimit()) {
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100555 pr_err("Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200556 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
557 domain_id, address, flags);
558 }
559
560 if (pdev)
561 pci_dev_put(pdev);
562}
563
Joerg Roedela345b232009-09-03 15:01:43 +0200564static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200565{
Gary R Hook90ca3852018-03-08 18:34:41 -0600566 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500567 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200568 volatile u32 *event = __evt;
569 int count = 0;
570 u64 address;
571
572retry:
573 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
574 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500575 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200576 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
577 address = (u64)(((u64)event[3]) << 32) | event[2];
578
579 if (type == 0) {
580 /* Did we hit the erratum? */
581 if (++count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100582 pr_err("No event written to event log\n");
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200583 return;
584 }
585 udelay(1);
586 goto retry;
587 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200588
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200589 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500590 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200591 return;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200592 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200593
594 switch (type) {
595 case EVENT_TYPE_ILL_DEV:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100596 dev_err(dev, "Event logged [ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500598 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200599 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200601 case EVENT_TYPE_DEV_TAB_ERR:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100602 dev_err(dev, "Event logged [DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100603 "address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600604 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
605 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200606 break;
607 case EVENT_TYPE_PAGE_TAB_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100608 dev_err(dev, "Event logged [PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600609 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500610 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 break;
612 case EVENT_TYPE_ILL_CMD:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100613 dev_err(dev, "Event logged [ILLEGAL_COMMAND_ERROR address=0x%llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200614 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 break;
616 case EVENT_TYPE_CMD_HARD_ERR:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100617 dev_err(dev, "Event logged [COMMAND_HARDWARE_ERROR address=0x%llx flags=0x%04x]\n",
Gary R Hookd64c0482018-05-01 14:52:52 -0500618 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200619 break;
620 case EVENT_TYPE_IOTLB_INV_TO:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100621 dev_err(dev, "Event logged [IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600622 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
623 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200624 break;
625 case EVENT_TYPE_INV_DEV_REQ:
Joerg Roedel6f5086a62018-11-27 17:18:52 +0100626 dev_err(dev, "Event logged [INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600627 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500628 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500630 case EVENT_TYPE_INV_PPR_REQ:
631 pasid = ((event[0] >> 16) & 0xFFFF)
632 | ((event[1] << 6) & 0xF0000);
633 tag = event[1] & 0x03FF;
YueHaibingc1ddcf1c2018-11-08 11:57:33 +0000634 dev_err(dev, "Event logged [INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x tag=0x%03x]\n",
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500635 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
YueHaibingc1ddcf1c2018-11-08 11:57:33 +0000636 pasid, address, flags, tag);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 break;
638 default:
Joerg Roedel1a21ee12018-11-27 16:43:57 +0100639 dev_err(dev, "Event logged [UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600640 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200641 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200642
643 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644}
645
646static void iommu_poll_events(struct amd_iommu *iommu)
647{
648 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200649
650 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
651 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
652
653 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200654 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200655 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200656 }
657
658 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200659}
660
Joerg Roedeleee53532012-06-01 15:20:23 +0200661static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100662{
663 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100664
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100665 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100666 pr_err_ratelimited("Unknown PPR request received\n");
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100667 return;
668 }
669
670 fault.address = raw[1];
671 fault.pasid = PPR_PASID(raw[0]);
672 fault.device_id = PPR_DEVID(raw[0]);
673 fault.tag = PPR_TAG(raw[0]);
674 fault.flags = PPR_FLAGS(raw[0]);
675
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
677}
678
679static void iommu_poll_ppr_log(struct amd_iommu *iommu)
680{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100681 u32 head, tail;
682
683 if (iommu->ppr_log == NULL)
684 return;
685
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100686 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
687 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
688
689 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200690 volatile u64 *raw;
691 u64 entry[2];
692 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100693
Joerg Roedeleee53532012-06-01 15:20:23 +0200694 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100695
Joerg Roedeleee53532012-06-01 15:20:23 +0200696 /*
697 * Hardware bug: Interrupt may arrive before the entry is
698 * written to memory. If this happens we need to wait for the
699 * entry to arrive.
700 */
701 for (i = 0; i < LOOP_TIMEOUT; ++i) {
702 if (PPR_REQ_TYPE(raw[0]) != 0)
703 break;
704 udelay(1);
705 }
706
707 /* Avoid memcpy function-call overhead */
708 entry[0] = raw[0];
709 entry[1] = raw[1];
710
711 /*
712 * To detect the hardware bug we need to clear the entry
713 * back to zero.
714 */
715 raw[0] = raw[1] = 0UL;
716
717 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100718 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
719 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200720
Joerg Roedeleee53532012-06-01 15:20:23 +0200721 /* Handle PPR entry */
722 iommu_handle_ppr_entry(iommu, entry);
723
Joerg Roedeleee53532012-06-01 15:20:23 +0200724 /* Refresh ring-buffer information */
725 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
727 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100728}
729
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500730#ifdef CONFIG_IRQ_REMAP
731static int (*iommu_ga_log_notifier)(u32);
732
733int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
734{
735 iommu_ga_log_notifier = notifier;
736
737 return 0;
738}
739EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
740
741static void iommu_poll_ga_log(struct amd_iommu *iommu)
742{
743 u32 head, tail, cnt = 0;
744
745 if (iommu->ga_log == NULL)
746 return;
747
748 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
749 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
750
751 while (head != tail) {
752 volatile u64 *raw;
753 u64 log_entry;
754
755 raw = (u64 *)(iommu->ga_log + head);
756 cnt++;
757
758 /* Avoid memcpy function-call overhead */
759 log_entry = *raw;
760
761 /* Update head pointer of hardware ring-buffer */
762 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
763 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
764
765 /* Handle GA entry */
766 switch (GA_REQ_TYPE(log_entry)) {
767 case GA_GUEST_NR:
768 if (!iommu_ga_log_notifier)
769 break;
770
Joerg Roedel101fa032018-11-27 16:22:31 +0100771 pr_debug("%s: devid=%#x, ga_tag=%#x\n",
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500772 __func__, GA_DEVID(log_entry),
773 GA_TAG(log_entry));
774
775 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
Joerg Roedel101fa032018-11-27 16:22:31 +0100776 pr_err("GA log notifier failed.\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500777 break;
778 default:
779 break;
780 }
781 }
782}
783#endif /* CONFIG_IRQ_REMAP */
784
785#define AMD_IOMMU_INT_MASK \
786 (MMIO_STATUS_EVT_INT_MASK | \
787 MMIO_STATUS_PPR_INT_MASK | \
788 MMIO_STATUS_GALOG_INT_MASK)
789
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200790irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200791{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500792 struct amd_iommu *iommu = (struct amd_iommu *) data;
793 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200794
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500795 while (status & AMD_IOMMU_INT_MASK) {
796 /* Enable EVT and PPR and GA interrupts again */
797 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500798 iommu->mmio_base + MMIO_STATUS_OFFSET);
799
800 if (status & MMIO_STATUS_EVT_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100801 pr_devel("Processing IOMMU Event Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500802 iommu_poll_events(iommu);
803 }
804
805 if (status & MMIO_STATUS_PPR_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100806 pr_devel("Processing IOMMU PPR Log\n");
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500807 iommu_poll_ppr_log(iommu);
808 }
809
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500810#ifdef CONFIG_IRQ_REMAP
811 if (status & MMIO_STATUS_GALOG_INT_MASK) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100812 pr_devel("Processing IOMMU GA Log\n");
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500813 iommu_poll_ga_log(iommu);
814 }
815#endif
816
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500817 /*
818 * Hardware bug: ERBT1312
819 * When re-enabling interrupt (by writing 1
820 * to clear the bit), the hardware might also try to set
821 * the interrupt bit in the event status register.
822 * In this scenario, the bit will be set, and disable
823 * subsequent interrupts.
824 *
825 * Workaround: The IOMMU driver should read back the
826 * status register and check if the interrupt bits are cleared.
827 * If not, driver will need to go through the interrupt handler
828 * again and re-clear the bits
829 */
830 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100831 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200832 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200833}
834
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200835irqreturn_t amd_iommu_int_handler(int irq, void *data)
836{
837 return IRQ_WAKE_THREAD;
838}
839
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200840/****************************************************************************
841 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200842 * IOMMU command queuing functions
843 *
844 ****************************************************************************/
845
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200849
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200850 while (*sem == 0 && i < LOOP_TIMEOUT) {
851 udelay(1);
852 i += 1;
853 }
854
855 if (i == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +0100856 pr_alert("Completion-Wait loop timed out\n");
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200857 return -EIO;
858 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200859
860 return 0;
861}
862
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200863static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500864 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200865{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200866 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200867
Tom Lendackyd334a562017-06-05 14:52:12 -0500868 target = iommu->cmd_buf + iommu->cmd_buf_tail;
869
870 iommu->cmd_buf_tail += sizeof(*cmd);
871 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200872
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200873 /* Copy command to buffer */
874 memcpy(target, cmd, sizeof(*cmd));
875
876 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500877 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200878}
879
Joerg Roedel815b33f2011-04-06 17:26:49 +0200880static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200881{
Tom Lendacky2543a782017-07-17 16:10:24 -0500882 u64 paddr = iommu_virt_to_phys((void *)address);
883
Joerg Roedel815b33f2011-04-06 17:26:49 +0200884 WARN_ON(address & 0x7ULL);
885
Joerg Roedelded46732011-04-06 10:53:48 +0200886 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500887 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
888 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200889 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200890 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
891}
892
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200893static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
894{
895 memset(cmd, 0, sizeof(*cmd));
896 cmd->data[0] = devid;
897 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
898}
899
Joerg Roedel11b64022011-04-06 11:49:28 +0200900static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
901 size_t size, u16 domid, int pde)
902{
903 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100904 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200905
906 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100907 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200908
909 if (pages > 1) {
910 /*
911 * If we have to flush more than one page, flush all
912 * TLB entries for this domain
913 */
914 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100915 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200916 }
917
918 address &= PAGE_MASK;
919
920 memset(cmd, 0, sizeof(*cmd));
921 cmd->data[1] |= domid;
922 cmd->data[2] = lower_32_bits(address);
923 cmd->data[3] = upper_32_bits(address);
924 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
925 if (s) /* size bit - we flush more than one 4kb page */
926 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200927 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200928 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
929}
930
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200931static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
932 u64 address, size_t size)
933{
934 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100935 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200936
937 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100938 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200939
940 if (pages > 1) {
941 /*
942 * If we have to flush more than one page, flush all
943 * TLB entries for this domain
944 */
945 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100946 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200947 }
948
949 address &= PAGE_MASK;
950
951 memset(cmd, 0, sizeof(*cmd));
952 cmd->data[0] = devid;
953 cmd->data[0] |= (qdep & 0xff) << 24;
954 cmd->data[1] = devid;
955 cmd->data[2] = lower_32_bits(address);
956 cmd->data[3] = upper_32_bits(address);
957 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
958 if (s)
959 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
960}
961
Joerg Roedel22e266c2011-11-21 15:59:08 +0100962static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
963 u64 address, bool size)
964{
965 memset(cmd, 0, sizeof(*cmd));
966
967 address &= ~(0xfffULL);
968
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600969 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100970 cmd->data[1] = domid;
971 cmd->data[2] = lower_32_bits(address);
972 cmd->data[3] = upper_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
974 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
978}
979
980static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int qdep, u64 address, bool size)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 address &= ~(0xfffULL);
986
987 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600988 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100989 cmd->data[0] |= (qdep & 0xff) << 24;
990 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600991 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100992 cmd->data[2] = lower_32_bits(address);
993 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
994 cmd->data[3] = upper_32_bits(address);
995 if (size)
996 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
997 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
998}
999
Joerg Roedelc99afa22011-11-21 18:19:25 +01001000static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1001 int status, int tag, bool gn)
1002{
1003 memset(cmd, 0, sizeof(*cmd));
1004
1005 cmd->data[0] = devid;
1006 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001007 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001008 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1009 }
1010 cmd->data[3] = tag & 0x1ff;
1011 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1012
1013 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1014}
1015
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001016static void build_inv_all(struct iommu_cmd *cmd)
1017{
1018 memset(cmd, 0, sizeof(*cmd));
1019 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001020}
1021
Joerg Roedel7ef27982012-06-21 16:46:04 +02001022static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1023{
1024 memset(cmd, 0, sizeof(*cmd));
1025 cmd->data[0] = devid;
1026 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1027}
1028
Joerg Roedel431b2a22008-07-11 17:14:22 +02001029/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001030 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001032 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001033static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1034 struct iommu_cmd *cmd,
1035 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001036{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001037 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001038 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001039
Tom Lendackyd334a562017-06-05 14:52:12 -05001040 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001041again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001042 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043
Huang Rui432abf62016-12-12 07:28:26 -05001044 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001045 /* Skip udelay() the first time around */
1046 if (count++) {
1047 if (count == LOOP_TIMEOUT) {
Joerg Roedel101fa032018-11-27 16:22:31 +01001048 pr_err("Command buffer timeout\n");
Tom Lendacky23e967e2017-06-05 14:52:26 -05001049 return -EIO;
1050 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001051
Tom Lendacky23e967e2017-06-05 14:52:26 -05001052 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001053 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001054
Tom Lendacky23e967e2017-06-05 14:52:26 -05001055 /* Update head and recheck remaining space */
1056 iommu->cmd_buf_head = readl(iommu->mmio_base +
1057 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001058
1059 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001060 }
1061
Tom Lendackyd334a562017-06-05 14:52:12 -05001062 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001063
Tom Lendacky23e967e2017-06-05 14:52:26 -05001064 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001065 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001066
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001067 return 0;
1068}
1069
1070static int iommu_queue_command_sync(struct amd_iommu *iommu,
1071 struct iommu_cmd *cmd,
1072 bool sync)
1073{
1074 unsigned long flags;
1075 int ret;
1076
Scott Wood27790392018-01-21 03:28:54 -06001077 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001078 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001079 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001080
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001081 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001082}
1083
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001084static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1085{
1086 return iommu_queue_command_sync(iommu, cmd, true);
1087}
1088
Joerg Roedel8d201962008-12-02 20:34:41 +01001089/*
1090 * This function queues a completion wait command into the command
1091 * buffer of an IOMMU
1092 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001093static int iommu_completion_wait(struct amd_iommu *iommu)
1094{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001095 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001096 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001097 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001098
1099 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001100 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001101
Joerg Roedel8d201962008-12-02 20:34:41 +01001102
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001103 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1104
Scott Wood27790392018-01-21 03:28:54 -06001105 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001106
1107 iommu->cmd_sem = 0;
1108
1109 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001110 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001111 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001112
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001113 ret = wait_on_sem(&iommu->cmd_sem);
1114
1115out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001116 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001117
1118 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001119}
1120
Joerg Roedeld8c13082011-04-06 18:51:26 +02001121static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001122{
1123 struct iommu_cmd cmd;
1124
Joerg Roedeld8c13082011-04-06 18:51:26 +02001125 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001126
Joerg Roedeld8c13082011-04-06 18:51:26 +02001127 return iommu_queue_command(iommu, &cmd);
1128}
1129
Joerg Roedel0688a092017-08-23 15:50:03 +02001130static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001131{
1132 u32 devid;
1133
1134 for (devid = 0; devid <= 0xffff; ++devid)
1135 iommu_flush_dte(iommu, devid);
1136
1137 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001138}
1139
1140/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001141 * This function uses heavy locking and may disable irqs for some time. But
1142 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001143 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001144static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001145{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001146 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001147
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001148 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1149 struct iommu_cmd cmd;
1150 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1151 dom_id, 1);
1152 iommu_queue_command(iommu, &cmd);
1153 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001154
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001155 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001156}
1157
Joerg Roedel0688a092017-08-23 15:50:03 +02001158static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001159{
1160 struct iommu_cmd cmd;
1161
1162 build_inv_all(&cmd);
1163
1164 iommu_queue_command(iommu, &cmd);
1165 iommu_completion_wait(iommu);
1166}
1167
Joerg Roedel7ef27982012-06-21 16:46:04 +02001168static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1169{
1170 struct iommu_cmd cmd;
1171
1172 build_inv_irt(&cmd, devid);
1173
1174 iommu_queue_command(iommu, &cmd);
1175}
1176
Joerg Roedel0688a092017-08-23 15:50:03 +02001177static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001178{
1179 u32 devid;
1180
1181 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1182 iommu_flush_irt(iommu, devid);
1183
1184 iommu_completion_wait(iommu);
1185}
1186
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001187void iommu_flush_all_caches(struct amd_iommu *iommu)
1188{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001189 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001190 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001191 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001192 amd_iommu_flush_dte_all(iommu);
1193 amd_iommu_flush_irt_all(iommu);
1194 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001195 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001196}
1197
Joerg Roedel431b2a22008-07-11 17:14:22 +02001198/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001199 * Command send function for flushing on-device TLB
1200 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001201static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1202 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001203{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001204 struct amd_iommu *iommu;
1205 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001206 int qdep;
1207
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001208 qdep = dev_data->ats.qdep;
1209 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001211 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001212
1213 return iommu_queue_command(iommu, &cmd);
1214}
1215
1216/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001217 * Command send function for invalidating a device table entry
1218 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001219static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001220{
1221 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001222 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001223 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001224
Joerg Roedel6c542042011-06-09 17:07:31 +02001225 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001226 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001227
Joerg Roedelf62dda62011-06-09 12:55:35 +02001228 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001229 if (!ret && alias != dev_data->devid)
1230 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001231 if (ret)
1232 return ret;
1233
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001234 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001235 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001236
1237 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001238}
1239
Joerg Roedel431b2a22008-07-11 17:14:22 +02001240/*
1241 * TLB invalidation function which is called from the mapping functions.
1242 * It invalidates a single PTE if the range to flush is within a single
1243 * page. Otherwise it flushes the whole TLB of the IOMMU.
1244 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001245static void __domain_flush_pages(struct protection_domain *domain,
1246 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001247{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001249 struct iommu_cmd cmd;
1250 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001251
Joerg Roedel11b64022011-04-06 11:49:28 +02001252 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001253
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001254 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001255 if (!domain->dev_iommu[i])
1256 continue;
1257
1258 /*
1259 * Devices of this domain are behind this IOMMU
1260 * We need a TLB flush
1261 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001262 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001263 }
1264
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001265 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001266
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001267 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001268 continue;
1269
Joerg Roedel6c542042011-06-09 17:07:31 +02001270 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001271 }
1272
Joerg Roedel11b64022011-04-06 11:49:28 +02001273 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001274}
1275
Joerg Roedel17b124b2011-04-06 18:01:35 +02001276static void domain_flush_pages(struct protection_domain *domain,
1277 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001278{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001279 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001280}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001281
Joerg Roedel1c655772008-09-04 18:40:05 +02001282/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001283static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001284{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001285 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001286}
1287
Chris Wright42a49f92009-06-15 15:42:00 +02001288/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001289static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001290{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001291 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1292}
1293
1294static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001295{
1296 int i;
1297
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001298 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001299 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001300 continue;
1301
1302 /*
1303 * Devices of this domain are behind this IOMMU
1304 * We need to wait for completion of all commands.
1305 */
1306 iommu_completion_wait(amd_iommus[i]);
1307 }
1308}
1309
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01001310/* Flush the not present cache if it exists */
1311static void domain_flush_np_cache(struct protection_domain *domain,
1312 dma_addr_t iova, size_t size)
1313{
1314 if (unlikely(amd_iommu_np_cache)) {
1315 domain_flush_pages(domain, iova, size);
1316 domain_flush_complete(domain);
1317 }
1318}
1319
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001320
Joerg Roedel43f49602008-12-02 21:01:12 +01001321/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001322 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001323 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001324static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001325{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001326 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001327
1328 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001329 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001330}
1331
Joerg Roedel431b2a22008-07-11 17:14:22 +02001332/****************************************************************************
1333 *
1334 * The functions below are used the create the page table mappings for
1335 * unity mapped regions.
1336 *
1337 ****************************************************************************/
1338
Joerg Roedelac3a7092018-11-09 12:07:06 +01001339static void free_page_list(struct page *freelist)
1340{
1341 while (freelist != NULL) {
1342 unsigned long p = (unsigned long)page_address(freelist);
1343 freelist = freelist->freelist;
1344 free_page(p);
1345 }
1346}
1347
1348static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1349{
1350 struct page *p = virt_to_page((void *)pt);
1351
1352 p->freelist = freelist;
1353
1354 return p;
1355}
1356
1357#define DEFINE_FREE_PT_FN(LVL, FN) \
1358static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1359{ \
1360 unsigned long p; \
1361 u64 *pt; \
1362 int i; \
1363 \
1364 pt = (u64 *)__pt; \
1365 \
1366 for (i = 0; i < 512; ++i) { \
1367 /* PTE present? */ \
1368 if (!IOMMU_PTE_PRESENT(pt[i])) \
1369 continue; \
1370 \
1371 /* Large PTE? */ \
1372 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1373 PM_PTE_LEVEL(pt[i]) == 7) \
1374 continue; \
1375 \
1376 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1377 freelist = FN(p, freelist); \
1378 } \
1379 \
1380 return free_pt_page((unsigned long)pt, freelist); \
1381}
1382
1383DEFINE_FREE_PT_FN(l2, free_pt_page)
1384DEFINE_FREE_PT_FN(l3, free_pt_l2)
1385DEFINE_FREE_PT_FN(l4, free_pt_l3)
1386DEFINE_FREE_PT_FN(l5, free_pt_l4)
1387DEFINE_FREE_PT_FN(l6, free_pt_l5)
1388
Joerg Roedel409afa42018-11-09 12:07:07 +01001389static struct page *free_sub_pt(unsigned long root, int mode,
1390 struct page *freelist)
Joerg Roedelac3a7092018-11-09 12:07:06 +01001391{
Joerg Roedel409afa42018-11-09 12:07:07 +01001392 switch (mode) {
Joerg Roedelac3a7092018-11-09 12:07:06 +01001393 case PAGE_MODE_NONE:
Joerg Roedel69be8852018-11-09 12:07:08 +01001394 case PAGE_MODE_7_LEVEL:
Joerg Roedelac3a7092018-11-09 12:07:06 +01001395 break;
1396 case PAGE_MODE_1_LEVEL:
1397 freelist = free_pt_page(root, freelist);
1398 break;
1399 case PAGE_MODE_2_LEVEL:
1400 freelist = free_pt_l2(root, freelist);
1401 break;
1402 case PAGE_MODE_3_LEVEL:
1403 freelist = free_pt_l3(root, freelist);
1404 break;
1405 case PAGE_MODE_4_LEVEL:
1406 freelist = free_pt_l4(root, freelist);
1407 break;
1408 case PAGE_MODE_5_LEVEL:
1409 freelist = free_pt_l5(root, freelist);
1410 break;
1411 case PAGE_MODE_6_LEVEL:
1412 freelist = free_pt_l6(root, freelist);
1413 break;
1414 default:
1415 BUG();
1416 }
1417
Joerg Roedel409afa42018-11-09 12:07:07 +01001418 return freelist;
1419}
1420
1421static void free_pagetable(struct protection_domain *domain)
1422{
1423 unsigned long root = (unsigned long)domain->pt_root;
1424 struct page *freelist = NULL;
1425
Joerg Roedel69be8852018-11-09 12:07:08 +01001426 BUG_ON(domain->mode < PAGE_MODE_NONE ||
1427 domain->mode > PAGE_MODE_6_LEVEL);
1428
Joerg Roedel409afa42018-11-09 12:07:07 +01001429 free_sub_pt(root, domain->mode, freelist);
1430
Joerg Roedelac3a7092018-11-09 12:07:06 +01001431 free_page_list(freelist);
1432}
1433
Joerg Roedel431b2a22008-07-11 17:14:22 +02001434/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001435 * This function is used to add another level to an IO page table. Adding
1436 * another level increases the size of the address space by 9 bits to a size up
1437 * to 64 bits.
1438 */
1439static bool increase_address_space(struct protection_domain *domain,
1440 gfp_t gfp)
1441{
1442 u64 *pte;
1443
1444 if (domain->mode == PAGE_MODE_6_LEVEL)
1445 /* address space already 64 bit large */
1446 return false;
1447
1448 pte = (void *)get_zeroed_page(gfp);
1449 if (!pte)
1450 return false;
1451
1452 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001453 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001454 domain->pt_root = pte;
1455 domain->mode += 1;
1456 domain->updated = true;
1457
1458 return true;
1459}
1460
1461static u64 *alloc_pte(struct protection_domain *domain,
1462 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001463 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001464 u64 **pte_page,
1465 gfp_t gfp)
1466{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001467 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001468 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001469
1470 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001471
1472 while (address > PM_LEVEL_SIZE(domain->mode))
1473 increase_address_space(domain, gfp);
1474
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001475 level = domain->mode - 1;
1476 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1477 address = PAGE_SIZE_ALIGN(address, page_size);
1478 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001479
1480 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001481 u64 __pte, __npte;
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001482 int pte_level;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001483
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001484 __pte = *pte;
1485 pte_level = PM_PTE_LEVEL(__pte);
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001486
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001487 if (!IOMMU_PTE_PRESENT(__pte) ||
1488 pte_level == PAGE_MODE_7_LEVEL) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001489 page = (u64 *)get_zeroed_page(gfp);
1490 if (!page)
1491 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001492
Tom Lendacky2543a782017-07-17 16:10:24 -05001493 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001494
Baoquan He134414f2016-09-15 16:50:50 +08001495 /* pte could have been changed somewhere. */
Joerg Roedel9db034d2018-11-09 12:07:10 +01001496 if (cmpxchg64(pte, __pte, __npte) != __pte)
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001497 free_page((unsigned long)page);
Joerg Roedel9db034d2018-11-09 12:07:10 +01001498 else if (pte_level == PAGE_MODE_7_LEVEL)
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001499 domain->updated = true;
Joerg Roedel9db034d2018-11-09 12:07:10 +01001500
1501 continue;
Joerg Roedel308973d2009-11-24 17:43:32 +01001502 }
1503
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001504 /* No level skipping support yet */
Joerg Roedel6d568ef2018-11-09 12:07:09 +01001505 if (pte_level != level)
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001506 return NULL;
1507
Joerg Roedel308973d2009-11-24 17:43:32 +01001508 level -= 1;
1509
Joerg Roedel9db034d2018-11-09 12:07:10 +01001510 pte = IOMMU_PTE_PAGE(__pte);
Joerg Roedel308973d2009-11-24 17:43:32 +01001511
1512 if (pte_page && level == end_lvl)
1513 *pte_page = pte;
1514
1515 pte = &pte[PM_LEVEL_INDEX(level, address)];
1516 }
1517
1518 return pte;
1519}
1520
1521/*
1522 * This function checks if there is a PTE for a given dma address. If
1523 * there is one, it returns the pointer to it.
1524 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001525static u64 *fetch_pte(struct protection_domain *domain,
1526 unsigned long address,
1527 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001528{
1529 int level;
1530 u64 *pte;
1531
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001532 *page_size = 0;
1533
Joerg Roedel24cd7722010-01-19 17:27:39 +01001534 if (address > PM_LEVEL_SIZE(domain->mode))
1535 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001536
Joerg Roedel3039ca12015-04-01 14:58:48 +02001537 level = domain->mode - 1;
1538 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1539 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001540
1541 while (level > 0) {
1542
1543 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001544 if (!IOMMU_PTE_PRESENT(*pte))
1545 return NULL;
1546
Joerg Roedel24cd7722010-01-19 17:27:39 +01001547 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001548 if (PM_PTE_LEVEL(*pte) == 7 ||
1549 PM_PTE_LEVEL(*pte) == 0)
1550 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001551
1552 /* No level skipping support yet */
1553 if (PM_PTE_LEVEL(*pte) != level)
1554 return NULL;
1555
Joerg Roedel308973d2009-11-24 17:43:32 +01001556 level -= 1;
1557
Joerg Roedel24cd7722010-01-19 17:27:39 +01001558 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001559 pte = IOMMU_PTE_PAGE(*pte);
1560 pte = &pte[PM_LEVEL_INDEX(level, address)];
1561 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1562 }
1563
1564 if (PM_PTE_LEVEL(*pte) == 0x07) {
1565 unsigned long pte_mask;
1566
1567 /*
1568 * If we have a series of large PTEs, make
1569 * sure to return a pointer to the first one.
1570 */
1571 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1572 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1573 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001574 }
1575
1576 return pte;
1577}
1578
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001579static struct page *free_clear_pte(u64 *pte, u64 pteval, struct page *freelist)
1580{
1581 unsigned long pt;
1582 int mode;
1583
1584 while (cmpxchg64(pte, pteval, 0) != pteval) {
1585 pr_warn("AMD-Vi: IOMMU pte changed since we read it\n");
1586 pteval = *pte;
1587 }
1588
1589 if (!IOMMU_PTE_PRESENT(pteval))
1590 return freelist;
1591
1592 pt = (unsigned long)IOMMU_PTE_PAGE(pteval);
1593 mode = IOMMU_PTE_MODE(pteval);
1594
1595 return free_sub_pt(pt, mode, freelist);
1596}
1597
Joerg Roedel308973d2009-11-24 17:43:32 +01001598/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001599 * Generic mapping functions. It maps a physical address into a DMA
1600 * address space. It allocates the page table pages if necessary.
1601 * In the future it can be extended to a generic mapping function
1602 * supporting all features of AMD IOMMU page tables like level skipping
1603 * and full 64 bit address spaces.
1604 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001605static int iommu_map_page(struct protection_domain *dom,
1606 unsigned long bus_addr,
1607 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001608 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001609 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001610 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001611{
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001612 struct page *freelist = NULL;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001613 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001614 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001615
Joerg Roedeld4b03662015-04-01 14:58:52 +02001616 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1617 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1618
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001619 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001620 return -EINVAL;
1621
Joerg Roedeld4b03662015-04-01 14:58:52 +02001622 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001623 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001624
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001625 if (!pte)
1626 return -ENOMEM;
1627
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001628 for (i = 0; i < count; ++i)
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001629 freelist = free_clear_pte(&pte[i], pte[i], freelist);
1630
1631 if (freelist != NULL)
1632 dom->updated = true;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001633
Joerg Roedeld4b03662015-04-01 14:58:52 +02001634 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001635 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001636 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001637 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001638 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001639
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001640 if (prot & IOMMU_PROT_IR)
1641 __pte |= IOMMU_PTE_IR;
1642 if (prot & IOMMU_PROT_IW)
1643 __pte |= IOMMU_PTE_IW;
1644
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001645 for (i = 0; i < count; ++i)
1646 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001647
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001648 update_domain(dom);
1649
Joerg Roedel6f820bb2018-11-09 12:07:11 +01001650 /* Everything flushed out, free pages now */
1651 free_page_list(freelist);
1652
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001653 return 0;
1654}
1655
Joerg Roedel24cd7722010-01-19 17:27:39 +01001656static unsigned long iommu_unmap_page(struct protection_domain *dom,
1657 unsigned long bus_addr,
1658 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001659{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001660 unsigned long long unmapped;
1661 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001662 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001663
Joerg Roedel24cd7722010-01-19 17:27:39 +01001664 BUG_ON(!is_power_of_2(page_size));
1665
1666 unmapped = 0;
1667
1668 while (unmapped < page_size) {
1669
Joerg Roedel71b390e2015-04-01 14:58:49 +02001670 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001671
Joerg Roedel71b390e2015-04-01 14:58:49 +02001672 if (pte) {
1673 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001674
Joerg Roedel71b390e2015-04-01 14:58:49 +02001675 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001676 for (i = 0; i < count; i++)
1677 pte[i] = 0ULL;
1678 }
1679
1680 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1681 unmapped += unmap_size;
1682 }
1683
Alex Williamson60d0ca32013-06-21 14:33:19 -06001684 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001685
1686 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001687}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001688
Joerg Roedel431b2a22008-07-11 17:14:22 +02001689/****************************************************************************
1690 *
1691 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001692 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001693 *
1694 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001695
Joerg Roedel9cabe892009-05-18 16:38:55 +02001696
Joerg Roedel256e4622016-07-05 14:23:01 +02001697static unsigned long dma_ops_alloc_iova(struct device *dev,
1698 struct dma_ops_domain *dma_dom,
1699 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001700{
Joerg Roedel256e4622016-07-05 14:23:01 +02001701 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001702
Joerg Roedel256e4622016-07-05 14:23:01 +02001703 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001704
Joerg Roedel256e4622016-07-05 14:23:01 +02001705 if (dma_mask > DMA_BIT_MASK(32))
1706 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001707 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001708
Joerg Roedel256e4622016-07-05 14:23:01 +02001709 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001710 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1711 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001712
Joerg Roedel256e4622016-07-05 14:23:01 +02001713 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001714}
1715
Joerg Roedel256e4622016-07-05 14:23:01 +02001716static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1717 unsigned long address,
1718 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001719{
Joerg Roedel256e4622016-07-05 14:23:01 +02001720 pages = __roundup_pow_of_two(pages);
1721 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001722
Joerg Roedel256e4622016-07-05 14:23:01 +02001723 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001724}
1725
Joerg Roedel431b2a22008-07-11 17:14:22 +02001726/****************************************************************************
1727 *
1728 * The next functions belong to the domain allocation. A domain is
1729 * allocated for every IOMMU as the default domain. If device isolation
1730 * is enabled, every device get its own domain. The most important thing
1731 * about domains is the page table mapping the DMA address space they
1732 * contain.
1733 *
1734 ****************************************************************************/
1735
Joerg Roedelec487d12008-06-26 21:27:58 +02001736static u16 domain_id_alloc(void)
1737{
Joerg Roedelec487d12008-06-26 21:27:58 +02001738 int id;
1739
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001740 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001741 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1742 BUG_ON(id == 0);
1743 if (id > 0 && id < MAX_DOMAIN_ID)
1744 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1745 else
1746 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001747 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001748
1749 return id;
1750}
1751
Joerg Roedela2acfb72008-12-02 18:28:53 +01001752static void domain_id_free(int id)
1753{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001754 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001755 if (id > 0 && id < MAX_DOMAIN_ID)
1756 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001757 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001758}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001759
Joerg Roedelb16137b2011-11-21 16:50:23 +01001760static void free_gcr3_tbl_level1(u64 *tbl)
1761{
1762 u64 *ptr;
1763 int i;
1764
1765 for (i = 0; i < 512; ++i) {
1766 if (!(tbl[i] & GCR3_VALID))
1767 continue;
1768
Tom Lendacky2543a782017-07-17 16:10:24 -05001769 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001770
1771 free_page((unsigned long)ptr);
1772 }
1773}
1774
1775static void free_gcr3_tbl_level2(u64 *tbl)
1776{
1777 u64 *ptr;
1778 int i;
1779
1780 for (i = 0; i < 512; ++i) {
1781 if (!(tbl[i] & GCR3_VALID))
1782 continue;
1783
Tom Lendacky2543a782017-07-17 16:10:24 -05001784 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001785
1786 free_gcr3_tbl_level1(ptr);
1787 }
1788}
1789
Joerg Roedel52815b72011-11-17 17:24:28 +01001790static void free_gcr3_table(struct protection_domain *domain)
1791{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001792 if (domain->glx == 2)
1793 free_gcr3_tbl_level2(domain->gcr3_tbl);
1794 else if (domain->glx == 1)
1795 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001796 else
1797 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001798
Joerg Roedel52815b72011-11-17 17:24:28 +01001799 free_page((unsigned long)domain->gcr3_tbl);
1800}
1801
Joerg Roedelfca6af62017-06-02 18:13:37 +02001802static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1803{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001804 domain_flush_tlb(&dom->domain);
1805 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001806}
1807
Joerg Roedel9003d612017-08-10 17:19:13 +02001808static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001809{
Joerg Roedel9003d612017-08-10 17:19:13 +02001810 struct dma_ops_domain *dom;
Joerg Roedele241f8e762017-06-02 15:44:57 +02001811
Joerg Roedel9003d612017-08-10 17:19:13 +02001812 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001813
1814 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001815}
1816
Joerg Roedel431b2a22008-07-11 17:14:22 +02001817/*
1818 * Free a domain, only used if something went wrong in the
1819 * allocation path and we need to free an already allocated page table
1820 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001821static void dma_ops_domain_free(struct dma_ops_domain *dom)
1822{
1823 if (!dom)
1824 return;
1825
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001826 put_iova_domain(&dom->iovad);
1827
Joerg Roedel86db2e52008-12-02 18:20:21 +01001828 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001829
Baoquan Hec3db9012016-09-15 16:50:52 +08001830 if (dom->domain.id)
1831 domain_id_free(dom->domain.id);
1832
Joerg Roedelec487d12008-06-26 21:27:58 +02001833 kfree(dom);
1834}
1835
Joerg Roedel431b2a22008-07-11 17:14:22 +02001836/*
1837 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001838 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001839 * structures required for the dma_ops interface
1840 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001841static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001842{
1843 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001844
1845 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1846 if (!dma_dom)
1847 return NULL;
1848
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001849 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001850 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001851
Joerg Roedelffec2192016-07-26 15:31:23 +02001852 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001853 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001854 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001855 if (!dma_dom->domain.pt_root)
1856 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001857
Zhen Leiaa3ac942017-09-21 16:52:45 +01001858 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001859
Joerg Roedel9003d612017-08-10 17:19:13 +02001860 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001861 goto free_dma_dom;
1862
Joerg Roedel9003d612017-08-10 17:19:13 +02001863 /* Initialize reserved ranges */
1864 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001865
Joerg Roedelec487d12008-06-26 21:27:58 +02001866 return dma_dom;
1867
1868free_dma_dom:
1869 dma_ops_domain_free(dma_dom);
1870
1871 return NULL;
1872}
1873
Joerg Roedel431b2a22008-07-11 17:14:22 +02001874/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001875 * little helper function to check whether a given protection domain is a
1876 * dma_ops domain
1877 */
1878static bool dma_ops_domain(struct protection_domain *domain)
1879{
1880 return domain->flags & PD_DMA_OPS_MASK;
1881}
1882
Gary R Hookff18c4e2017-12-20 09:47:08 -07001883static void set_dte_entry(u16 devid, struct protection_domain *domain,
1884 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001885{
Joerg Roedel132bd682011-11-17 14:18:46 +01001886 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001887 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001888
Joerg Roedel132bd682011-11-17 14:18:46 +01001889 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001890 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001891
Joerg Roedel38ddf412008-09-11 10:38:32 +02001892 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1893 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001894 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001895
Joerg Roedelee6c2862011-11-09 12:06:03 +01001896 flags = amd_iommu_dev_table[devid].data[1];
1897
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001898 if (ats)
1899 flags |= DTE_FLAG_IOTLB;
1900
Gary R Hookff18c4e2017-12-20 09:47:08 -07001901 if (ppr) {
1902 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1903
1904 if (iommu_feature(iommu, FEATURE_EPHSUP))
1905 pte_root |= 1ULL << DEV_ENTRY_PPR;
1906 }
1907
Joerg Roedel52815b72011-11-17 17:24:28 +01001908 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001909 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001910 u64 glx = domain->glx;
1911 u64 tmp;
1912
1913 pte_root |= DTE_FLAG_GV;
1914 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1915
1916 /* First mask out possible old values for GCR3 table */
1917 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1918 flags &= ~tmp;
1919
1920 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1921 flags &= ~tmp;
1922
1923 /* Encode GCR3 table into DTE */
1924 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1925 pte_root |= tmp;
1926
1927 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1928 flags |= tmp;
1929
1930 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1931 flags |= tmp;
1932 }
1933
Baoquan He45a01c42017-08-09 16:33:37 +08001934 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001935 flags |= domain->id;
1936
1937 amd_iommu_dev_table[devid].data[1] = flags;
1938 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001939}
1940
Joerg Roedel15898bb2009-11-24 15:39:42 +01001941static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001942{
Joerg Roedel355bf552008-12-08 12:02:41 +01001943 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001944 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001945 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001946
Joerg Roedelc5cca142009-10-09 18:31:20 +02001947 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001948}
1949
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001950static void do_attach(struct iommu_dev_data *dev_data,
1951 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001952{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001953 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001954 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001955 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001956
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001957 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001958 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001959 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001960
1961 /* Update data structures */
1962 dev_data->domain = domain;
1963 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001964
1965 /* Do reference counting */
1966 domain->dev_iommu[iommu->index] += 1;
1967 domain->dev_cnt += 1;
1968
Joerg Roedele25bfb52015-10-20 17:33:38 +02001969 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001970 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001971 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001972 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001973
Joerg Roedel6c542042011-06-09 17:07:31 +02001974 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001975}
1976
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001977static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001978{
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00001979 struct protection_domain *domain = dev_data->domain;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001980 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001981 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001982
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001983 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001984 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001985
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001986 /* Update data structures */
1987 dev_data->domain = NULL;
1988 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001989 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001990 if (alias != dev_data->devid)
1991 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001992
1993 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001994 device_flush_dte(dev_data);
Suravee Suthikulpanit9825bd92019-01-24 04:16:45 +00001995
1996 /* Flush IOTLB */
1997 domain_flush_tlb_pde(domain);
1998
1999 /* Wait for the flushes to finish */
2000 domain_flush_complete(domain);
2001
2002 /* decrease reference counters - needs to happen after the flushes */
2003 domain->dev_iommu[iommu->index] -= 1;
2004 domain->dev_cnt -= 1;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002005}
2006
2007/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002008 * If a device is not yet associated with a domain, this function makes the
2009 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002010 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002011static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002012 struct protection_domain *domain)
2013{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002014 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002015
Joerg Roedel15898bb2009-11-24 15:39:42 +01002016 /* lock domain */
2017 spin_lock(&domain->lock);
2018
Joerg Roedel397111a2014-08-05 17:31:51 +02002019 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002020 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002021 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002022
Joerg Roedel397111a2014-08-05 17:31:51 +02002023 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002024 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002025
Julia Lawall84fe6c12010-05-27 12:31:51 +02002026 ret = 0;
2027
2028out_unlock:
2029
Joerg Roedel355bf552008-12-08 12:02:41 +01002030 /* ready */
2031 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002032
Julia Lawall84fe6c12010-05-27 12:31:51 +02002033 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002034}
2035
Joerg Roedel52815b72011-11-17 17:24:28 +01002036
2037static void pdev_iommuv2_disable(struct pci_dev *pdev)
2038{
2039 pci_disable_ats(pdev);
2040 pci_disable_pri(pdev);
2041 pci_disable_pasid(pdev);
2042}
2043
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002044/* FIXME: Change generic reset-function to do the same */
2045static int pri_reset_while_enabled(struct pci_dev *pdev)
2046{
2047 u16 control;
2048 int pos;
2049
Joerg Roedel46277b72011-12-07 14:34:02 +01002050 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002051 if (!pos)
2052 return -EINVAL;
2053
Joerg Roedel46277b72011-12-07 14:34:02 +01002054 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2055 control |= PCI_PRI_CTRL_RESET;
2056 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002057
2058 return 0;
2059}
2060
Joerg Roedel52815b72011-11-17 17:24:28 +01002061static int pdev_iommuv2_enable(struct pci_dev *pdev)
2062{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002063 bool reset_enable;
2064 int reqs, ret;
2065
2066 /* FIXME: Hardcode number of outstanding requests for now */
2067 reqs = 32;
2068 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2069 reqs = 1;
2070 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002071
2072 /* Only allow access to user-accessible pages */
2073 ret = pci_enable_pasid(pdev, 0);
2074 if (ret)
2075 goto out_err;
2076
2077 /* First reset the PRI state of the device */
2078 ret = pci_reset_pri(pdev);
2079 if (ret)
2080 goto out_err;
2081
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002082 /* Enable PRI */
2083 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002084 if (ret)
2085 goto out_err;
2086
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002087 if (reset_enable) {
2088 ret = pri_reset_while_enabled(pdev);
2089 if (ret)
2090 goto out_err;
2091 }
2092
Joerg Roedel52815b72011-11-17 17:24:28 +01002093 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2094 if (ret)
2095 goto out_err;
2096
2097 return 0;
2098
2099out_err:
2100 pci_disable_pri(pdev);
2101 pci_disable_pasid(pdev);
2102
2103 return ret;
2104}
2105
Joerg Roedel15898bb2009-11-24 15:39:42 +01002106/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002107 * If a device is not yet associated with a domain, this function makes the
2108 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002109 */
2110static int attach_device(struct device *dev,
2111 struct protection_domain *domain)
2112{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002113 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002114 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002115 unsigned long flags;
2116 int ret;
2117
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002118 dev_data = get_dev_data(dev);
2119
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002120 if (!dev_is_pci(dev))
2121 goto skip_ats_check;
2122
2123 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002124 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002125 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002126 return -EINVAL;
2127
Joerg Roedel02ca2022015-07-28 16:58:49 +02002128 if (dev_data->iommu_v2) {
2129 if (pdev_iommuv2_enable(pdev) != 0)
2130 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002131
Joerg Roedel02ca2022015-07-28 16:58:49 +02002132 dev_data->ats.enabled = true;
2133 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Jean-Philippe Brucker83d18bd2019-04-10 16:21:08 +01002134 dev_data->pri_tlp = pci_prg_resp_pasid_required(pdev);
Joerg Roedel02ca2022015-07-28 16:58:49 +02002135 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002136 } else if (amd_iommu_iotlb_sup &&
2137 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002138 dev_data->ats.enabled = true;
2139 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2140 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002141
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002142skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002143 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002144 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002145 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002146
2147 /*
2148 * We might boot into a crash-kernel here. The crashed kernel
2149 * left the caches in the IOMMU dirty. So we have to flush
2150 * here to evict all dirty stuff.
2151 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002152 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002153
2154 return ret;
2155}
2156
2157/*
2158 * Removes a device from a protection domain (unlocked)
2159 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002160static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002161{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002162 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002163
Joerg Roedel2ca76272010-01-22 16:45:31 +01002164 domain = dev_data->domain;
2165
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002166 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002167
Joerg Roedel150952f2015-10-20 17:33:35 +02002168 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002169
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002170 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002171}
2172
2173/*
2174 * Removes a device from a protection domain (with devtable_lock held)
2175 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002176static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002177{
Joerg Roedel52815b72011-11-17 17:24:28 +01002178 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002179 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002180 unsigned long flags;
2181
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002182 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002183 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002184
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002185 /*
2186 * First check if the device is still attached. It might already
2187 * be detached from its domain because the generic
2188 * iommu_detach_group code detached it and we try again here in
2189 * our alias handling.
2190 */
2191 if (WARN_ON(!dev_data->domain))
2192 return;
2193
Joerg Roedel355bf552008-12-08 12:02:41 +01002194 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002195 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002196 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002197 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002198
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002199 if (!dev_is_pci(dev))
2200 return;
2201
Joerg Roedel02ca2022015-07-28 16:58:49 +02002202 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002203 pdev_iommuv2_disable(to_pci_dev(dev));
2204 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002205 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002206
2207 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002208}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002209
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002210static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002211{
Joerg Roedel71f77582011-06-09 19:03:15 +02002212 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002213 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002214 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002215 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002216
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002217 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002218 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002219
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002220 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002221 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002222 return devid;
2223
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002224 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002225
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002226 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002227 if (ret) {
2228 if (ret != -ENOTSUPP)
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002229 dev_err(dev, "Failed to initialize - trying to proceed anyway\n");
Joerg Roedel657cbb62009-11-23 15:26:46 +01002230
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002231 iommu_ignore_device(dev);
Christoph Hellwig356da6d2018-12-06 13:39:32 -08002232 dev->dma_ops = NULL;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002233 goto out;
2234 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002235 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002236
Joerg Roedel07ee8692015-05-28 18:41:42 +02002237 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002238
2239 BUG_ON(!dev_data);
2240
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002241 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002242 iommu_request_dm_for_dev(dev);
2243
2244 /* Domains are initialized for this device - have a look what we ended up with */
2245 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002246 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002247 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002248 else
Bart Van Assche56579332017-01-20 13:04:02 -08002249 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002250
2251out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002252 iommu_completion_wait(iommu);
2253
Joerg Roedele275a2a2008-12-10 18:27:25 +01002254 return 0;
2255}
2256
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002257static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002258{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002259 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002260 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002261
2262 if (!check_device(dev))
2263 return;
2264
2265 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002266 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002267 return;
2268
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002269 iommu = amd_iommu_rlookup_table[devid];
2270
2271 iommu_uninit_device(dev);
2272 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002273}
2274
Wan Zongshunb097d112016-04-01 09:06:04 -04002275static struct iommu_group *amd_iommu_device_group(struct device *dev)
2276{
2277 if (dev_is_pci(dev))
2278 return pci_device_group(dev);
2279
2280 return acpihid_device_group(dev);
2281}
2282
Joerg Roedel431b2a22008-07-11 17:14:22 +02002283/*****************************************************************************
2284 *
2285 * The next functions belong to the dma_ops mapping/unmapping code.
2286 *
2287 *****************************************************************************/
2288
2289/*
2290 * In the dma_ops path we only have the struct device. This function
2291 * finds the corresponding IOMMU, the protection domain and the
2292 * requestor id for a given device.
2293 * If the device is not yet associated with a domain this is also done
2294 * in this function.
2295 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002296static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002297{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002298 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002299 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002300
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002301 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002302 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002303
Joerg Roedeld26592a2016-07-07 15:31:13 +02002304 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002305 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2306 get_dev_data(dev)->defer_attach = false;
2307 io_domain = iommu_get_domain_for_dev(dev);
2308 domain = to_pdomain(io_domain);
2309 attach_device(dev, domain);
2310 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002311 if (domain == NULL)
2312 return ERR_PTR(-EBUSY);
2313
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002314 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002315 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002316
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002317 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002318}
2319
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002320static void update_device_table(struct protection_domain *domain)
2321{
Joerg Roedel492667d2009-11-27 13:25:47 +01002322 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002323
Joerg Roedel3254de62016-07-26 15:18:54 +02002324 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002325 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2326 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002327
2328 if (dev_data->devid == dev_data->alias)
2329 continue;
2330
2331 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002332 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2333 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002334 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002335}
2336
2337static void update_domain(struct protection_domain *domain)
2338{
2339 if (!domain->updated)
2340 return;
2341
2342 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002343
2344 domain_flush_devices(domain);
2345 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002346
2347 domain->updated = false;
2348}
2349
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002350static int dir2prot(enum dma_data_direction direction)
2351{
2352 if (direction == DMA_TO_DEVICE)
2353 return IOMMU_PROT_IR;
2354 else if (direction == DMA_FROM_DEVICE)
2355 return IOMMU_PROT_IW;
2356 else if (direction == DMA_BIDIRECTIONAL)
2357 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2358 else
2359 return 0;
2360}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002361
Joerg Roedel431b2a22008-07-11 17:14:22 +02002362/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002363 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002364 * contiguous memory region into DMA address space. It is used by all
2365 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002366 * Must be called with the domain lock held.
2367 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002368static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002369 struct dma_ops_domain *dma_dom,
2370 phys_addr_t paddr,
2371 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002372 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002373 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002374{
2375 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002376 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002377 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002378 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002379 int i;
2380
Joerg Roedele3c449f2008-10-15 22:02:11 -07002381 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002382 paddr &= PAGE_MASK;
2383
Joerg Roedel256e4622016-07-05 14:23:01 +02002384 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002385 if (!address)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002386 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002387
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002388 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002389
Joerg Roedelcb76c322008-06-26 21:28:00 +02002390 start = address;
2391 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002392 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2393 PAGE_SIZE, prot, GFP_ATOMIC);
2394 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002395 goto out_unmap;
2396
Joerg Roedelcb76c322008-06-26 21:28:00 +02002397 paddr += PAGE_SIZE;
2398 start += PAGE_SIZE;
2399 }
2400 address += offset;
2401
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01002402 domain_flush_np_cache(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002403
Joerg Roedelcb76c322008-06-26 21:28:00 +02002404out:
2405 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002406
2407out_unmap:
2408
2409 for (--i; i >= 0; --i) {
2410 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002411 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002412 }
2413
Joerg Roedel256e4622016-07-05 14:23:01 +02002414 domain_flush_tlb(&dma_dom->domain);
2415 domain_flush_complete(&dma_dom->domain);
2416
2417 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002418
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002419 return DMA_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002420}
2421
Joerg Roedel431b2a22008-07-11 17:14:22 +02002422/*
2423 * Does the reverse of the __map_single function. Must be called with
2424 * the domain lock held too
2425 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002426static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002427 dma_addr_t dma_addr,
2428 size_t size,
2429 int dir)
2430{
2431 dma_addr_t i, start;
2432 unsigned int pages;
2433
Joerg Roedele3c449f2008-10-15 22:02:11 -07002434 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002435 dma_addr &= PAGE_MASK;
2436 start = dma_addr;
2437
2438 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002439 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002440 start += PAGE_SIZE;
2441 }
2442
Joerg Roedelb1516a12016-07-06 13:07:22 +02002443 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002444 domain_flush_tlb(&dma_dom->domain);
2445 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002446 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002447 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002448 pages = __roundup_pow_of_two(pages);
2449 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002450 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002451}
2452
Joerg Roedel431b2a22008-07-11 17:14:22 +02002453/*
2454 * The exported map_single function for dma_ops.
2455 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002456static dma_addr_t map_page(struct device *dev, struct page *page,
2457 unsigned long offset, size_t size,
2458 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002459 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002460{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002461 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel89736a02019-05-06 14:24:18 +02002462 struct protection_domain *domain;
2463 struct dma_ops_domain *dma_dom;
2464 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002465
Joerg Roedel89736a02019-05-06 14:24:18 +02002466 domain = get_domain(dev);
2467 if (PTR_ERR(domain) == -EINVAL)
2468 return (dma_addr_t)paddr;
2469 else if (IS_ERR(domain))
2470 return DMA_MAPPING_ERROR;
2471
2472 dma_mask = *dev->dma_mask;
2473 dma_dom = to_dma_ops_domain(domain);
2474
2475 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002476}
2477
Joerg Roedel431b2a22008-07-11 17:14:22 +02002478/*
2479 * The exported unmap_single function for dma_ops.
2480 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002481static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002482 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002483{
Joerg Roedel89736a02019-05-06 14:24:18 +02002484 struct protection_domain *domain;
2485 struct dma_ops_domain *dma_dom;
2486
2487 domain = get_domain(dev);
2488 if (IS_ERR(domain))
2489 return;
2490
2491 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002492
2493 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002494}
2495
Joerg Roedel80187fd2016-07-06 17:20:54 +02002496static int sg_num_pages(struct device *dev,
2497 struct scatterlist *sglist,
2498 int nelems)
2499{
2500 unsigned long mask, boundary_size;
2501 struct scatterlist *s;
2502 int i, npages = 0;
2503
2504 mask = dma_get_seg_boundary(dev);
2505 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2506 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2507
2508 for_each_sg(sglist, s, nelems, i) {
2509 int p, n;
2510
2511 s->dma_address = npages << PAGE_SHIFT;
2512 p = npages % boundary_size;
2513 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2514 if (p + n > boundary_size)
2515 npages += boundary_size - p;
2516 npages += n;
2517 }
2518
2519 return npages;
2520}
2521
Joerg Roedel431b2a22008-07-11 17:14:22 +02002522/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002523 * The exported map_sg function for dma_ops (handles scatter-gather
2524 * lists).
2525 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002526static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002527 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002528 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002529{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002530 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel89736a02019-05-06 14:24:18 +02002531 struct protection_domain *domain;
2532 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002533 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002534 unsigned long address;
Joerg Roedel89736a02019-05-06 14:24:18 +02002535 u64 dma_mask;
Jerry Snitselaar2e6c6a82019-01-28 17:59:37 -07002536 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002537
Joerg Roedel89736a02019-05-06 14:24:18 +02002538 domain = get_domain(dev);
2539 if (IS_ERR(domain))
2540 return 0;
2541
2542 dma_dom = to_dma_ops_domain(domain);
2543 dma_mask = *dev->dma_mask;
2544
Joerg Roedel80187fd2016-07-06 17:20:54 +02002545 npages = sg_num_pages(dev, sglist, nelems);
2546
2547 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002548 if (address == DMA_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002549 goto out_err;
2550
2551 prot = dir2prot(direction);
2552
2553 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002554 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002555 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002556
Joerg Roedel80187fd2016-07-06 17:20:54 +02002557 for (j = 0; j < pages; ++j) {
2558 unsigned long bus_addr, phys_addr;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002559
Joerg Roedel80187fd2016-07-06 17:20:54 +02002560 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2561 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2562 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2563 if (ret)
2564 goto out_unmap;
2565
2566 mapped_pages += 1;
2567 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002568 }
2569
Joerg Roedel80187fd2016-07-06 17:20:54 +02002570 /* Everything is mapped - write the right values into s->dma_address */
2571 for_each_sg(sglist, s, nelems, i) {
Stanislaw Gruszka4e50ce02019-03-13 10:03:17 +01002572 /*
2573 * Add in the remaining piece of the scatter-gather offset that
2574 * was masked out when we were determining the physical address
2575 * via (sg_phys(s) & PAGE_MASK) earlier.
2576 */
2577 s->dma_address += address + (s->offset & ~PAGE_MASK);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002578 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002579 }
2580
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01002581 if (s)
2582 domain_flush_np_cache(domain, s->dma_address, s->dma_length);
2583
Joerg Roedel80187fd2016-07-06 17:20:54 +02002584 return nelems;
2585
2586out_unmap:
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002587 dev_err(dev, "IOMMU mapping error in map_sg (io-pages: %d reason: %d)\n",
2588 npages, ret);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002589
2590 for_each_sg(sglist, s, nelems, i) {
2591 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2592
2593 for (j = 0; j < pages; ++j) {
2594 unsigned long bus_addr;
2595
2596 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2597 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2598
Jerry Snitselaarf1724c02019-01-19 10:38:05 -07002599 if (--mapped_pages == 0)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002600 goto out_free_iova;
2601 }
2602 }
2603
2604out_free_iova:
Jerry Snitselaar51d88382019-01-17 12:29:02 -07002605 free_iova_fast(&dma_dom->iovad, address >> PAGE_SHIFT, npages);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002606
2607out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002608 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002609}
2610
Joerg Roedel431b2a22008-07-11 17:14:22 +02002611/*
2612 * The exported map_sg function for dma_ops (handles scatter-gather
2613 * lists).
2614 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002615static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002616 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002617 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002618{
Joerg Roedel89736a02019-05-06 14:24:18 +02002619 struct protection_domain *domain;
2620 struct dma_ops_domain *dma_dom;
2621 unsigned long startaddr;
Colin Ian King2dbbcce2019-05-11 13:41:35 +01002622 int npages;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002623
Joerg Roedel89736a02019-05-06 14:24:18 +02002624 domain = get_domain(dev);
2625 if (IS_ERR(domain))
2626 return;
2627
2628 startaddr = sg_dma_address(sglist) & PAGE_MASK;
2629 dma_dom = to_dma_ops_domain(domain);
2630 npages = sg_num_pages(dev, sglist, nelems);
2631
2632 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002633}
2634
Joerg Roedel431b2a22008-07-11 17:14:22 +02002635/*
2636 * The exported alloc_coherent function for dma_ops.
2637 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002638static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002639 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002640 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002641{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002642 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel89736a02019-05-06 14:24:18 +02002643 struct protection_domain *domain;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002644 struct dma_ops_domain *dma_dom;
2645 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002646
Joerg Roedel89736a02019-05-06 14:24:18 +02002647 domain = get_domain(dev);
2648 if (PTR_ERR(domain) == -EINVAL) {
2649 page = alloc_pages(flag, get_order(size));
2650 *dma_addr = page_to_phys(page);
2651 return page_address(page);
2652 } else if (IS_ERR(domain))
Linus Torvaldse16c4792018-06-11 12:22:12 -07002653 return NULL;
2654
2655 dma_dom = to_dma_ops_domain(domain);
2656 size = PAGE_ALIGN(size);
2657 dma_mask = dev->coherent_dma_mask;
2658 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2659 flag |= __GFP_ZERO;
2660
2661 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2662 if (!page) {
2663 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002664 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002665
Linus Torvaldse16c4792018-06-11 12:22:12 -07002666 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002667 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002668 if (!page)
2669 return NULL;
2670 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002671
Joerg Roedel832a90c2008-09-18 15:54:23 +02002672 if (!dma_mask)
2673 dma_mask = *dev->dma_mask;
2674
Linus Torvaldse16c4792018-06-11 12:22:12 -07002675 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2676 size, DMA_BIDIRECTIONAL, dma_mask);
2677
Christoph Hellwigb3aa14f2018-11-21 19:28:34 +01002678 if (*dma_addr == DMA_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002679 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002680
2681 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002682
2683out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002684
2685 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2686 __free_pages(page, get_order(size));
2687
Joerg Roedel5b28df62008-12-02 17:49:42 +01002688 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002689}
2690
Joerg Roedel431b2a22008-07-11 17:14:22 +02002691/*
2692 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002693 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002694static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002695 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002696 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002697{
Joerg Roedel89736a02019-05-06 14:24:18 +02002698 struct protection_domain *domain;
2699 struct dma_ops_domain *dma_dom;
2700 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002701
Joerg Roedel89736a02019-05-06 14:24:18 +02002702 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002703 size = PAGE_ALIGN(size);
2704
Joerg Roedel89736a02019-05-06 14:24:18 +02002705 domain = get_domain(dev);
2706 if (IS_ERR(domain))
2707 goto free_mem;
2708
2709 dma_dom = to_dma_ops_domain(domain);
2710
Linus Torvaldse16c4792018-06-11 12:22:12 -07002711 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel89736a02019-05-06 14:24:18 +02002712
2713free_mem:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002714 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2715 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002716}
2717
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002718/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002719 * This function is called by the DMA layer to find out if we can handle a
2720 * particular device. It is part of the dma_ops.
2721 */
2722static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2723{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002724 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002725 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002726 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002727}
2728
Bart Van Assche52997092017-01-20 13:04:01 -08002729static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002730 .alloc = alloc_coherent,
2731 .free = free_coherent,
2732 .map_page = map_page,
2733 .unmap_page = unmap_page,
2734 .map_sg = map_sg,
2735 .unmap_sg = unmap_sg,
2736 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002737};
2738
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002739static int init_reserved_iova_ranges(void)
2740{
2741 struct pci_dev *pdev = NULL;
2742 struct iova *val;
2743
Zhen Leiaa3ac942017-09-21 16:52:45 +01002744 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002745
2746 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2747 &reserved_rbtree_key);
2748
2749 /* MSI memory range */
2750 val = reserve_iova(&reserved_iova_ranges,
2751 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2752 if (!val) {
2753 pr_err("Reserving MSI range failed\n");
2754 return -ENOMEM;
2755 }
2756
2757 /* HT memory range */
2758 val = reserve_iova(&reserved_iova_ranges,
2759 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2760 if (!val) {
2761 pr_err("Reserving HT range failed\n");
2762 return -ENOMEM;
2763 }
2764
2765 /*
2766 * Memory used for PCI resources
2767 * FIXME: Check whether we can reserve the PCI-hole completly
2768 */
2769 for_each_pci_dev(pdev) {
2770 int i;
2771
2772 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2773 struct resource *r = &pdev->resource[i];
2774
2775 if (!(r->flags & IORESOURCE_MEM))
2776 continue;
2777
2778 val = reserve_iova(&reserved_iova_ranges,
2779 IOVA_PFN(r->start),
2780 IOVA_PFN(r->end));
2781 if (!val) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06002782 pci_err(pdev, "Reserve pci-resource range %pR failed\n", r);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002783 return -ENOMEM;
2784 }
2785 }
2786 }
2787
2788 return 0;
2789}
2790
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002791int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002792{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002793 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002794
2795 ret = iova_cache_get();
2796 if (ret)
2797 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002798
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002799 ret = init_reserved_iova_ranges();
2800 if (ret)
2801 return ret;
2802
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002803 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2804 if (err)
2805 return err;
2806#ifdef CONFIG_ARM_AMBA
2807 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2808 if (err)
2809 return err;
2810#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002811 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2812 if (err)
2813 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002814
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002815 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002816}
2817
Joerg Roedel6631ee92008-06-26 21:28:05 +02002818int __init amd_iommu_init_dma_ops(void)
2819{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002820 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002821 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002822
Joerg Roedel62410ee2012-06-12 16:42:43 +02002823 if (amd_iommu_unmap_flush)
Joerg Roedel101fa032018-11-27 16:22:31 +01002824 pr_info("IO/TLB flush on unmap enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002825 else
Joerg Roedel101fa032018-11-27 16:22:31 +01002826 pr_info("Lazy IO/TLB flushing enabled\n");
Joerg Roedel62410ee2012-06-12 16:42:43 +02002827
Joerg Roedel6631ee92008-06-26 21:28:05 +02002828 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002829
Joerg Roedel6631ee92008-06-26 21:28:05 +02002830}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002831
2832/*****************************************************************************
2833 *
2834 * The following functions belong to the exported interface of AMD IOMMU
2835 *
2836 * This interface allows access to lower level functions of the IOMMU
2837 * like protection domain handling and assignement of devices to domains
2838 * which is not possible with the dma_ops interface.
2839 *
2840 *****************************************************************************/
2841
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002842static void cleanup_domain(struct protection_domain *domain)
2843{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002844 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002845 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002846
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002847 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002848
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002849 while (!list_empty(&domain->dev_list)) {
2850 entry = list_first_entry(&domain->dev_list,
2851 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002852 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002853 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002854 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002855
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002856 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002857}
2858
Joerg Roedel26508152009-08-26 16:52:40 +02002859static void protection_domain_free(struct protection_domain *domain)
2860{
2861 if (!domain)
2862 return;
2863
2864 if (domain->id)
2865 domain_id_free(domain->id);
2866
2867 kfree(domain);
2868}
2869
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002870static int protection_domain_init(struct protection_domain *domain)
2871{
2872 spin_lock_init(&domain->lock);
2873 mutex_init(&domain->api_lock);
2874 domain->id = domain_id_alloc();
2875 if (!domain->id)
2876 return -ENOMEM;
2877 INIT_LIST_HEAD(&domain->dev_list);
2878
2879 return 0;
2880}
2881
Joerg Roedel26508152009-08-26 16:52:40 +02002882static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002883{
2884 struct protection_domain *domain;
2885
2886 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2887 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002888 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002889
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002890 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002891 goto out_err;
2892
2893 return domain;
2894
2895out_err:
2896 kfree(domain);
2897
2898 return NULL;
2899}
2900
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002901static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2902{
2903 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002904 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002905
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002906 switch (type) {
2907 case IOMMU_DOMAIN_UNMANAGED:
2908 pdomain = protection_domain_alloc();
2909 if (!pdomain)
2910 return NULL;
2911
2912 pdomain->mode = PAGE_MODE_3_LEVEL;
2913 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2914 if (!pdomain->pt_root) {
2915 protection_domain_free(pdomain);
2916 return NULL;
2917 }
2918
2919 pdomain->domain.geometry.aperture_start = 0;
2920 pdomain->domain.geometry.aperture_end = ~0ULL;
2921 pdomain->domain.geometry.force_aperture = true;
2922
2923 break;
2924 case IOMMU_DOMAIN_DMA:
2925 dma_domain = dma_ops_domain_alloc();
2926 if (!dma_domain) {
Joerg Roedel101fa032018-11-27 16:22:31 +01002927 pr_err("Failed to allocate\n");
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002928 return NULL;
2929 }
2930 pdomain = &dma_domain->domain;
2931 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002932 case IOMMU_DOMAIN_IDENTITY:
2933 pdomain = protection_domain_alloc();
2934 if (!pdomain)
2935 return NULL;
2936
2937 pdomain->mode = PAGE_MODE_NONE;
2938 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002939 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002940 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002941 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002942
2943 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002944}
2945
2946static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002947{
2948 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002949 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002950
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002951 domain = to_pdomain(dom);
2952
Joerg Roedel98383fc2008-12-02 18:34:12 +01002953 if (domain->dev_cnt > 0)
2954 cleanup_domain(domain);
2955
2956 BUG_ON(domain->dev_cnt != 0);
2957
Joerg Roedelcda70052016-07-07 15:57:04 +02002958 if (!dom)
2959 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002960
Joerg Roedelcda70052016-07-07 15:57:04 +02002961 switch (dom->type) {
2962 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002963 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002964 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002965 dma_ops_domain_free(dma_dom);
2966 break;
2967 default:
2968 if (domain->mode != PAGE_MODE_NONE)
2969 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002970
Joerg Roedelcda70052016-07-07 15:57:04 +02002971 if (domain->flags & PD_IOMMUV2_MASK)
2972 free_gcr3_table(domain);
2973
2974 protection_domain_free(domain);
2975 break;
2976 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002977}
2978
Joerg Roedel684f2882008-12-08 12:07:44 +01002979static void amd_iommu_detach_device(struct iommu_domain *dom,
2980 struct device *dev)
2981{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002982 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002983 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002984 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002985
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002986 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002987 return;
2988
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002989 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002990 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002991 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01002992
Joerg Roedel657cbb62009-11-23 15:26:46 +01002993 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002994 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002995
2996 iommu = amd_iommu_rlookup_table[devid];
2997 if (!iommu)
2998 return;
2999
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003000#ifdef CONFIG_IRQ_REMAP
3001 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3002 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3003 dev_data->use_vapic = 0;
3004#endif
3005
Joerg Roedel684f2882008-12-08 12:07:44 +01003006 iommu_completion_wait(iommu);
3007}
3008
Joerg Roedel01106062008-12-02 19:34:11 +01003009static int amd_iommu_attach_device(struct iommu_domain *dom,
3010 struct device *dev)
3011{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003012 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003013 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003014 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003015 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003016
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003017 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003018 return -EINVAL;
3019
Joerg Roedel657cbb62009-11-23 15:26:46 +01003020 dev_data = dev->archdata.iommu;
3021
Joerg Roedelf62dda62011-06-09 12:55:35 +02003022 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003023 if (!iommu)
3024 return -EINVAL;
3025
Joerg Roedel657cbb62009-11-23 15:26:46 +01003026 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003027 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003028
Joerg Roedel15898bb2009-11-24 15:39:42 +01003029 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003030
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003031#ifdef CONFIG_IRQ_REMAP
3032 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3033 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3034 dev_data->use_vapic = 1;
3035 else
3036 dev_data->use_vapic = 0;
3037 }
3038#endif
3039
Joerg Roedel01106062008-12-02 19:34:11 +01003040 iommu_completion_wait(iommu);
3041
Joerg Roedel15898bb2009-11-24 15:39:42 +01003042 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003043}
3044
Joerg Roedel468e2362010-01-21 16:37:36 +01003045static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003046 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003047{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003048 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003049 int prot = 0;
3050 int ret;
3051
Joerg Roedel132bd682011-11-17 14:18:46 +01003052 if (domain->mode == PAGE_MODE_NONE)
3053 return -EINVAL;
3054
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003055 if (iommu_prot & IOMMU_READ)
3056 prot |= IOMMU_PROT_IR;
3057 if (iommu_prot & IOMMU_WRITE)
3058 prot |= IOMMU_PROT_IW;
3059
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003060 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003061 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003062 mutex_unlock(&domain->api_lock);
3063
Tom Murphy5cd3f2e2019-06-13 23:04:55 +01003064 domain_flush_np_cache(domain, iova, page_size);
3065
Joerg Roedel795e74f72010-05-11 17:40:57 +02003066 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003067}
3068
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003069static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3070 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003071{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003072 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003073 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003074
Joerg Roedel132bd682011-11-17 14:18:46 +01003075 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003076 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003077
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003078 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003079 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003080 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003081
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003082 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003083}
3084
Joerg Roedel645c4c82008-12-02 20:05:50 +01003085static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303086 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003087{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003088 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003089 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003090 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003091
Joerg Roedel132bd682011-11-17 14:18:46 +01003092 if (domain->mode == PAGE_MODE_NONE)
3093 return iova;
3094
Joerg Roedel3039ca12015-04-01 14:58:48 +02003095 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003096
Joerg Roedela6d41a42009-09-02 17:08:55 +02003097 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003098 return 0;
3099
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003100 offset_mask = pte_pgsize - 1;
Singh, Brijeshb3e9b512018-10-04 21:40:23 +00003101 __pte = __sme_clr(*pte & PM_ADDR_MASK);
Joerg Roedelf03152b2010-01-21 16:15:24 +01003102
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003103 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003104}
3105
Joerg Roedelab636482014-09-05 10:48:21 +02003106static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003107{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003108 switch (cap) {
3109 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003110 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003111 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003112 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003113 case IOMMU_CAP_NOEXEC:
3114 return false;
Lu Baolue84b7cc2018-10-08 10:24:19 +08003115 default:
3116 break;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003117 }
3118
Joerg Roedelab636482014-09-05 10:48:21 +02003119 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003120}
3121
Eric Augere5b52342017-01-19 20:57:47 +00003122static void amd_iommu_get_resv_regions(struct device *dev,
3123 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003124{
Eric Auger4397f322017-01-19 20:57:54 +00003125 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003126 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003127 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003128
3129 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003130 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003131 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003132
3133 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003134 int type, prot = 0;
Eric Auger4397f322017-01-19 20:57:54 +00003135 size_t length;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003136
3137 if (devid < entry->devid_start || devid > entry->devid_end)
3138 continue;
3139
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003140 type = IOMMU_RESV_DIRECT;
Eric Auger4397f322017-01-19 20:57:54 +00003141 length = entry->address_end - entry->address_start;
3142 if (entry->prot & IOMMU_PROT_IR)
3143 prot |= IOMMU_READ;
3144 if (entry->prot & IOMMU_PROT_IW)
3145 prot |= IOMMU_WRITE;
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003146 if (entry->prot & IOMMU_UNITY_MAP_FLAG_EXCL_RANGE)
3147 /* Exclusion range */
3148 type = IOMMU_RESV_RESERVED;
Eric Auger4397f322017-01-19 20:57:54 +00003149
3150 region = iommu_alloc_resv_region(entry->address_start,
Joerg Roedel8aafaaf2019-03-28 11:44:59 +01003151 length, prot, type);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003152 if (!region) {
Bjorn Helgaas5f226da2019-02-08 16:05:53 -06003153 dev_err(dev, "Out of memory allocating dm-regions\n");
Joerg Roedel35cf2482015-05-28 18:41:37 +02003154 return;
3155 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003156 list_add_tail(&region->list, head);
3157 }
Eric Auger4397f322017-01-19 20:57:54 +00003158
3159 region = iommu_alloc_resv_region(MSI_RANGE_START,
3160 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003161 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003162 if (!region)
3163 return;
3164 list_add_tail(&region->list, head);
3165
3166 region = iommu_alloc_resv_region(HT_RANGE_START,
3167 HT_RANGE_END - HT_RANGE_START + 1,
3168 0, IOMMU_RESV_RESERVED);
3169 if (!region)
3170 return;
3171 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003172}
3173
Eric Augere5b52342017-01-19 20:57:47 +00003174static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003175 struct list_head *head)
3176{
Eric Augere5b52342017-01-19 20:57:47 +00003177 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003178
3179 list_for_each_entry_safe(entry, next, head, list)
3180 kfree(entry);
3181}
3182
Eric Augere5b52342017-01-19 20:57:47 +00003183static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003184 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003185 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003186{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003187 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003188 unsigned long start, end;
3189
3190 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003191 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003192
3193 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3194}
3195
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003196static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3197 struct device *dev)
3198{
3199 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3200 return dev_data->defer_attach;
3201}
3202
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003203static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3204{
3205 struct protection_domain *dom = to_pdomain(domain);
3206
3207 domain_flush_tlb_pde(dom);
3208 domain_flush_complete(dom);
3209}
3210
3211static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3212 unsigned long iova, size_t size)
3213{
3214}
3215
Joerg Roedelb0119e82017-02-01 13:23:08 +01003216const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003217 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003218 .domain_alloc = amd_iommu_domain_alloc,
3219 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003220 .attach_dev = amd_iommu_attach_device,
3221 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003222 .map = amd_iommu_map,
3223 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003224 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003225 .add_device = amd_iommu_add_device,
3226 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003227 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003228 .get_resv_regions = amd_iommu_get_resv_regions,
3229 .put_resv_regions = amd_iommu_put_resv_regions,
3230 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003231 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003232 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003233 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3234 .iotlb_range_add = amd_iommu_iotlb_range_add,
3235 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003236};
3237
Joerg Roedel0feae532009-08-26 15:26:30 +02003238/*****************************************************************************
3239 *
3240 * The next functions do a basic initialization of IOMMU for pass through
3241 * mode
3242 *
3243 * In passthrough mode the IOMMU is initialized and enabled but not used for
3244 * DMA-API translation.
3245 *
3246 *****************************************************************************/
3247
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003248/* IOMMUv2 specific functions */
3249int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3250{
3251 return atomic_notifier_chain_register(&ppr_notifier, nb);
3252}
3253EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3254
3255int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3256{
3257 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3258}
3259EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003260
3261void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3262{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003263 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003264 unsigned long flags;
3265
3266 spin_lock_irqsave(&domain->lock, flags);
3267
3268 /* Update data structure */
3269 domain->mode = PAGE_MODE_NONE;
3270 domain->updated = true;
3271
3272 /* Make changes visible to IOMMUs */
3273 update_domain(domain);
3274
3275 /* Page-table is not visible to IOMMU anymore, so free it */
3276 free_pagetable(domain);
3277
3278 spin_unlock_irqrestore(&domain->lock, flags);
3279}
3280EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003281
3282int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3283{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003284 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003285 unsigned long flags;
3286 int levels, ret;
3287
3288 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3289 return -EINVAL;
3290
3291 /* Number of GCR3 table levels required */
3292 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3293 levels += 1;
3294
3295 if (levels > amd_iommu_max_glx_val)
3296 return -EINVAL;
3297
3298 spin_lock_irqsave(&domain->lock, flags);
3299
3300 /*
3301 * Save us all sanity checks whether devices already in the
3302 * domain support IOMMUv2. Just force that the domain has no
3303 * devices attached when it is switched into IOMMUv2 mode.
3304 */
3305 ret = -EBUSY;
3306 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3307 goto out;
3308
3309 ret = -ENOMEM;
3310 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3311 if (domain->gcr3_tbl == NULL)
3312 goto out;
3313
3314 domain->glx = levels;
3315 domain->flags |= PD_IOMMUV2_MASK;
3316 domain->updated = true;
3317
3318 update_domain(domain);
3319
3320 ret = 0;
3321
3322out:
3323 spin_unlock_irqrestore(&domain->lock, flags);
3324
3325 return ret;
3326}
3327EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003328
3329static int __flush_pasid(struct protection_domain *domain, int pasid,
3330 u64 address, bool size)
3331{
3332 struct iommu_dev_data *dev_data;
3333 struct iommu_cmd cmd;
3334 int i, ret;
3335
3336 if (!(domain->flags & PD_IOMMUV2_MASK))
3337 return -EINVAL;
3338
3339 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3340
3341 /*
3342 * IOMMU TLB needs to be flushed before Device TLB to
3343 * prevent device TLB refill from IOMMU TLB
3344 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003345 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003346 if (domain->dev_iommu[i] == 0)
3347 continue;
3348
3349 ret = iommu_queue_command(amd_iommus[i], &cmd);
3350 if (ret != 0)
3351 goto out;
3352 }
3353
3354 /* Wait until IOMMU TLB flushes are complete */
3355 domain_flush_complete(domain);
3356
3357 /* Now flush device TLBs */
3358 list_for_each_entry(dev_data, &domain->dev_list, list) {
3359 struct amd_iommu *iommu;
3360 int qdep;
3361
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003362 /*
3363 There might be non-IOMMUv2 capable devices in an IOMMUv2
3364 * domain.
3365 */
3366 if (!dev_data->ats.enabled)
3367 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003368
3369 qdep = dev_data->ats.qdep;
3370 iommu = amd_iommu_rlookup_table[dev_data->devid];
3371
3372 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3373 qdep, address, size);
3374
3375 ret = iommu_queue_command(iommu, &cmd);
3376 if (ret != 0)
3377 goto out;
3378 }
3379
3380 /* Wait until all device TLBs are flushed */
3381 domain_flush_complete(domain);
3382
3383 ret = 0;
3384
3385out:
3386
3387 return ret;
3388}
3389
3390static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3391 u64 address)
3392{
3393 return __flush_pasid(domain, pasid, address, false);
3394}
3395
3396int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3397 u64 address)
3398{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003399 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003400 unsigned long flags;
3401 int ret;
3402
3403 spin_lock_irqsave(&domain->lock, flags);
3404 ret = __amd_iommu_flush_page(domain, pasid, address);
3405 spin_unlock_irqrestore(&domain->lock, flags);
3406
3407 return ret;
3408}
3409EXPORT_SYMBOL(amd_iommu_flush_page);
3410
3411static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3412{
3413 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3414 true);
3415}
3416
3417int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3418{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003419 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003420 unsigned long flags;
3421 int ret;
3422
3423 spin_lock_irqsave(&domain->lock, flags);
3424 ret = __amd_iommu_flush_tlb(domain, pasid);
3425 spin_unlock_irqrestore(&domain->lock, flags);
3426
3427 return ret;
3428}
3429EXPORT_SYMBOL(amd_iommu_flush_tlb);
3430
Joerg Roedelb16137b2011-11-21 16:50:23 +01003431static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3432{
3433 int index;
3434 u64 *pte;
3435
3436 while (true) {
3437
3438 index = (pasid >> (9 * level)) & 0x1ff;
3439 pte = &root[index];
3440
3441 if (level == 0)
3442 break;
3443
3444 if (!(*pte & GCR3_VALID)) {
3445 if (!alloc)
3446 return NULL;
3447
3448 root = (void *)get_zeroed_page(GFP_ATOMIC);
3449 if (root == NULL)
3450 return NULL;
3451
Tom Lendacky2543a782017-07-17 16:10:24 -05003452 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003453 }
3454
Tom Lendacky2543a782017-07-17 16:10:24 -05003455 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003456
3457 level -= 1;
3458 }
3459
3460 return pte;
3461}
3462
3463static int __set_gcr3(struct protection_domain *domain, int pasid,
3464 unsigned long cr3)
3465{
3466 u64 *pte;
3467
3468 if (domain->mode != PAGE_MODE_NONE)
3469 return -EINVAL;
3470
3471 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3472 if (pte == NULL)
3473 return -ENOMEM;
3474
3475 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3476
3477 return __amd_iommu_flush_tlb(domain, pasid);
3478}
3479
3480static int __clear_gcr3(struct protection_domain *domain, int pasid)
3481{
3482 u64 *pte;
3483
3484 if (domain->mode != PAGE_MODE_NONE)
3485 return -EINVAL;
3486
3487 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3488 if (pte == NULL)
3489 return 0;
3490
3491 *pte = 0;
3492
3493 return __amd_iommu_flush_tlb(domain, pasid);
3494}
3495
3496int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3497 unsigned long cr3)
3498{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003499 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003500 unsigned long flags;
3501 int ret;
3502
3503 spin_lock_irqsave(&domain->lock, flags);
3504 ret = __set_gcr3(domain, pasid, cr3);
3505 spin_unlock_irqrestore(&domain->lock, flags);
3506
3507 return ret;
3508}
3509EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3510
3511int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3512{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003513 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003514 unsigned long flags;
3515 int ret;
3516
3517 spin_lock_irqsave(&domain->lock, flags);
3518 ret = __clear_gcr3(domain, pasid);
3519 spin_unlock_irqrestore(&domain->lock, flags);
3520
3521 return ret;
3522}
3523EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003524
3525int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3526 int status, int tag)
3527{
3528 struct iommu_dev_data *dev_data;
3529 struct amd_iommu *iommu;
3530 struct iommu_cmd cmd;
3531
3532 dev_data = get_dev_data(&pdev->dev);
3533 iommu = amd_iommu_rlookup_table[dev_data->devid];
3534
3535 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3536 tag, dev_data->pri_tlp);
3537
3538 return iommu_queue_command(iommu, &cmd);
3539}
3540EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003541
3542struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3543{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003544 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003545
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003546 pdomain = get_domain(&pdev->dev);
3547 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003548 return NULL;
3549
3550 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003551 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003552 return NULL;
3553
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003554 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003555}
3556EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003557
3558void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3559{
3560 struct iommu_dev_data *dev_data;
3561
3562 if (!amd_iommu_v2_supported())
3563 return;
3564
3565 dev_data = get_dev_data(&pdev->dev);
3566 dev_data->errata |= (1 << erratum);
3567}
3568EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003569
3570int amd_iommu_device_info(struct pci_dev *pdev,
3571 struct amd_iommu_device_info *info)
3572{
3573 int max_pasids;
3574 int pos;
3575
3576 if (pdev == NULL || info == NULL)
3577 return -EINVAL;
3578
3579 if (!amd_iommu_v2_supported())
3580 return -EINVAL;
3581
3582 memset(info, 0, sizeof(*info));
3583
Gil Kupfercef74402018-05-10 17:56:02 -05003584 if (!pci_ats_disabled()) {
3585 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3586 if (pos)
3587 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3588 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003589
3590 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3591 if (pos)
3592 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3593
3594 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3595 if (pos) {
3596 int features;
3597
3598 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3599 max_pasids = min(max_pasids, (1 << 20));
3600
3601 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3602 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3603
3604 features = pci_pasid_features(pdev);
3605 if (features & PCI_PASID_CAP_EXEC)
3606 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3607 if (features & PCI_PASID_CAP_PRIV)
3608 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3609 }
3610
3611 return 0;
3612}
3613EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003614
3615#ifdef CONFIG_IRQ_REMAP
3616
3617/*****************************************************************************
3618 *
3619 * Interrupt Remapping Implementation
3620 *
3621 *****************************************************************************/
3622
Jiang Liu7c71d302015-04-13 14:11:33 +08003623static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003624static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003625
Joerg Roedel2b324502012-06-21 16:29:10 +02003626static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3627{
3628 u64 dte;
3629
3630 dte = amd_iommu_dev_table[devid].data[2];
3631 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003632 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003633 dte |= DTE_IRQ_REMAP_INTCTL;
3634 dte |= DTE_IRQ_TABLE_LEN;
3635 dte |= DTE_IRQ_REMAP_ENABLE;
3636
3637 amd_iommu_dev_table[devid].data[2] = dte;
3638}
3639
Scott Wooddf42a042018-02-14 17:36:28 -06003640static struct irq_remap_table *get_irq_table(u16 devid)
3641{
3642 struct irq_remap_table *table;
3643
3644 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3645 "%s: no iommu for devid %x\n", __func__, devid))
3646 return NULL;
3647
3648 table = irq_lookup_table[devid];
3649 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3650 return NULL;
3651
3652 return table;
3653}
3654
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003655static struct irq_remap_table *__alloc_irq_table(void)
3656{
3657 struct irq_remap_table *table;
3658
3659 table = kzalloc(sizeof(*table), GFP_KERNEL);
3660 if (!table)
3661 return NULL;
3662
3663 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3664 if (!table->table) {
3665 kfree(table);
3666 return NULL;
3667 }
3668 raw_spin_lock_init(&table->lock);
3669
3670 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3671 memset(table->table, 0,
3672 MAX_IRQS_PER_TABLE * sizeof(u32));
3673 else
3674 memset(table->table, 0,
3675 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3676 return table;
3677}
3678
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003679static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3680 struct irq_remap_table *table)
3681{
3682 irq_lookup_table[devid] = table;
3683 set_dte_irq_entry(devid, table);
3684 iommu_flush_dte(iommu, devid);
3685}
3686
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003687static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003688{
3689 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003690 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003691 struct amd_iommu *iommu;
3692 unsigned long flags;
3693 u16 alias;
3694
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003695 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003696
3697 iommu = amd_iommu_rlookup_table[devid];
3698 if (!iommu)
3699 goto out_unlock;
3700
3701 table = irq_lookup_table[devid];
3702 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003703 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003704
3705 alias = amd_iommu_alias_table[devid];
3706 table = irq_lookup_table[alias];
3707 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003708 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003709 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003710 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003711 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003712
3713 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003714 new_table = __alloc_irq_table();
3715 if (!new_table)
3716 return NULL;
3717
3718 spin_lock_irqsave(&iommu_table_lock, flags);
3719
3720 table = irq_lookup_table[devid];
3721 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003722 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003723
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003724 table = irq_lookup_table[alias];
3725 if (table) {
3726 set_remap_table_entry(iommu, devid, table);
3727 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003728 }
3729
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003730 table = new_table;
3731 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003732
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003733 set_remap_table_entry(iommu, devid, table);
3734 if (devid != alias)
3735 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003736
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003737out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003738 iommu_completion_wait(iommu);
3739
3740out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003741 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003742
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003743 if (new_table) {
3744 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3745 kfree(new_table);
3746 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003747 return table;
3748}
3749
Joerg Roedel37946d92017-10-06 12:16:39 +02003750static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003751{
3752 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003753 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003754 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003755 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3756
3757 if (!iommu)
3758 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003759
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003760 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003761 if (!table)
3762 return -ENODEV;
3763
Joerg Roedel37946d92017-10-06 12:16:39 +02003764 if (align)
3765 alignment = roundup_pow_of_two(count);
3766
Scott Wood27790392018-01-21 03:28:54 -06003767 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003768
3769 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003770 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003771 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003772 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003773 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003774 } else {
3775 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003776 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003777 continue;
3778 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003779
3780 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003781 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003782 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003783
3784 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003785 goto out;
3786 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003787
3788 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003789 }
3790
3791 index = -ENOSPC;
3792
3793out:
Scott Wood27790392018-01-21 03:28:54 -06003794 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003795
3796 return index;
3797}
3798
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003799static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3800 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003801{
3802 struct irq_remap_table *table;
3803 struct amd_iommu *iommu;
3804 unsigned long flags;
3805 struct irte_ga *entry;
3806
3807 iommu = amd_iommu_rlookup_table[devid];
3808 if (iommu == NULL)
3809 return -EINVAL;
3810
Scott Wooddf42a042018-02-14 17:36:28 -06003811 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003812 if (!table)
3813 return -ENOMEM;
3814
Scott Wood27790392018-01-21 03:28:54 -06003815 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003816
3817 entry = (struct irte_ga *)table->table;
3818 entry = &entry[index];
3819 entry->lo.fields_remap.valid = 0;
3820 entry->hi.val = irte->hi.val;
3821 entry->lo.val = irte->lo.val;
3822 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003823 if (data)
3824 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003825
Scott Wood27790392018-01-21 03:28:54 -06003826 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003827
3828 iommu_flush_irt(iommu, devid);
3829 iommu_completion_wait(iommu);
3830
3831 return 0;
3832}
3833
3834static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003835{
3836 struct irq_remap_table *table;
3837 struct amd_iommu *iommu;
3838 unsigned long flags;
3839
3840 iommu = amd_iommu_rlookup_table[devid];
3841 if (iommu == NULL)
3842 return -EINVAL;
3843
Scott Wooddf42a042018-02-14 17:36:28 -06003844 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003845 if (!table)
3846 return -ENOMEM;
3847
Scott Wood27790392018-01-21 03:28:54 -06003848 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003849 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003850 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003851
3852 iommu_flush_irt(iommu, devid);
3853 iommu_completion_wait(iommu);
3854
3855 return 0;
3856}
3857
3858static void free_irte(u16 devid, int index)
3859{
3860 struct irq_remap_table *table;
3861 struct amd_iommu *iommu;
3862 unsigned long flags;
3863
3864 iommu = amd_iommu_rlookup_table[devid];
3865 if (iommu == NULL)
3866 return;
3867
Scott Wooddf42a042018-02-14 17:36:28 -06003868 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003869 if (!table)
3870 return;
3871
Scott Wood27790392018-01-21 03:28:54 -06003872 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003873 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003874 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003875
3876 iommu_flush_irt(iommu, devid);
3877 iommu_completion_wait(iommu);
3878}
3879
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003880static void irte_prepare(void *entry,
3881 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003882 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003883{
3884 union irte *irte = (union irte *) entry;
3885
3886 irte->val = 0;
3887 irte->fields.vector = vector;
3888 irte->fields.int_type = delivery_mode;
3889 irte->fields.destination = dest_apicid;
3890 irte->fields.dm = dest_mode;
3891 irte->fields.valid = 1;
3892}
3893
3894static void irte_ga_prepare(void *entry,
3895 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003896 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003897{
3898 struct irte_ga *irte = (struct irte_ga *) entry;
3899
3900 irte->lo.val = 0;
3901 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003902 irte->lo.fields_remap.int_type = delivery_mode;
3903 irte->lo.fields_remap.dm = dest_mode;
3904 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003905 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3906 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003907 irte->lo.fields_remap.valid = 1;
3908}
3909
3910static void irte_activate(void *entry, u16 devid, u16 index)
3911{
3912 union irte *irte = (union irte *) entry;
3913
3914 irte->fields.valid = 1;
3915 modify_irte(devid, index, irte);
3916}
3917
3918static void irte_ga_activate(void *entry, u16 devid, u16 index)
3919{
3920 struct irte_ga *irte = (struct irte_ga *) entry;
3921
3922 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003923 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003924}
3925
3926static void irte_deactivate(void *entry, u16 devid, u16 index)
3927{
3928 union irte *irte = (union irte *) entry;
3929
3930 irte->fields.valid = 0;
3931 modify_irte(devid, index, irte);
3932}
3933
3934static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3935{
3936 struct irte_ga *irte = (struct irte_ga *) entry;
3937
3938 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003939 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003940}
3941
3942static void irte_set_affinity(void *entry, u16 devid, u16 index,
3943 u8 vector, u32 dest_apicid)
3944{
3945 union irte *irte = (union irte *) entry;
3946
3947 irte->fields.vector = vector;
3948 irte->fields.destination = dest_apicid;
3949 modify_irte(devid, index, irte);
3950}
3951
3952static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3953 u8 vector, u32 dest_apicid)
3954{
3955 struct irte_ga *irte = (struct irte_ga *) entry;
3956
Scott Wood01ee04b2018-01-28 14:22:19 -06003957 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003958 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003959 irte->lo.fields_remap.destination =
3960 APICID_TO_IRTE_DEST_LO(dest_apicid);
3961 irte->hi.fields.destination =
3962 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003963 modify_irte_ga(devid, index, irte, NULL);
3964 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003965}
3966
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003967#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003968static void irte_set_allocated(struct irq_remap_table *table, int index)
3969{
3970 table->table[index] = IRTE_ALLOCATED;
3971}
3972
3973static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3974{
3975 struct irte_ga *ptr = (struct irte_ga *)table->table;
3976 struct irte_ga *irte = &ptr[index];
3977
3978 memset(&irte->lo.val, 0, sizeof(u64));
3979 memset(&irte->hi.val, 0, sizeof(u64));
3980 irte->hi.fields.vector = 0xff;
3981}
3982
3983static bool irte_is_allocated(struct irq_remap_table *table, int index)
3984{
3985 union irte *ptr = (union irte *)table->table;
3986 union irte *irte = &ptr[index];
3987
3988 return irte->val != 0;
3989}
3990
3991static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3992{
3993 struct irte_ga *ptr = (struct irte_ga *)table->table;
3994 struct irte_ga *irte = &ptr[index];
3995
3996 return irte->hi.fields.vector != 0;
3997}
3998
3999static void irte_clear_allocated(struct irq_remap_table *table, int index)
4000{
4001 table->table[index] = 0;
4002}
4003
4004static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4005{
4006 struct irte_ga *ptr = (struct irte_ga *)table->table;
4007 struct irte_ga *irte = &ptr[index];
4008
4009 memset(&irte->lo.val, 0, sizeof(u64));
4010 memset(&irte->hi.val, 0, sizeof(u64));
4011}
4012
Jiang Liu7c71d302015-04-13 14:11:33 +08004013static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004014{
Jiang Liu7c71d302015-04-13 14:11:33 +08004015 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004016
Jiang Liu7c71d302015-04-13 14:11:33 +08004017 switch (info->type) {
4018 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4019 devid = get_ioapic_devid(info->ioapic_id);
4020 break;
4021 case X86_IRQ_ALLOC_TYPE_HPET:
4022 devid = get_hpet_devid(info->hpet_id);
4023 break;
4024 case X86_IRQ_ALLOC_TYPE_MSI:
4025 case X86_IRQ_ALLOC_TYPE_MSIX:
4026 devid = get_device_id(&info->msi_dev->dev);
4027 break;
4028 default:
4029 BUG_ON(1);
4030 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004031 }
4032
Jiang Liu7c71d302015-04-13 14:11:33 +08004033 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004034}
4035
Jiang Liu7c71d302015-04-13 14:11:33 +08004036static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004037{
Jiang Liu7c71d302015-04-13 14:11:33 +08004038 struct amd_iommu *iommu;
4039 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004040
Jiang Liu7c71d302015-04-13 14:11:33 +08004041 if (!info)
4042 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004043
Jiang Liu7c71d302015-04-13 14:11:33 +08004044 devid = get_devid(info);
4045 if (devid >= 0) {
4046 iommu = amd_iommu_rlookup_table[devid];
4047 if (iommu)
4048 return iommu->ir_domain;
4049 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004050
Jiang Liu7c71d302015-04-13 14:11:33 +08004051 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004052}
4053
Jiang Liu7c71d302015-04-13 14:11:33 +08004054static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004055{
Jiang Liu7c71d302015-04-13 14:11:33 +08004056 struct amd_iommu *iommu;
4057 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004058
Jiang Liu7c71d302015-04-13 14:11:33 +08004059 if (!info)
4060 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062 switch (info->type) {
4063 case X86_IRQ_ALLOC_TYPE_MSI:
4064 case X86_IRQ_ALLOC_TYPE_MSIX:
4065 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004066 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004067 return NULL;
4068
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004069 iommu = amd_iommu_rlookup_table[devid];
4070 if (iommu)
4071 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004072 break;
4073 default:
4074 break;
4075 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004076
Jiang Liu7c71d302015-04-13 14:11:33 +08004077 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004078}
4079
Joerg Roedel6b474b82012-06-26 16:46:04 +02004080struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004081 .prepare = amd_iommu_prepare,
4082 .enable = amd_iommu_enable,
4083 .disable = amd_iommu_disable,
4084 .reenable = amd_iommu_reenable,
4085 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004086 .get_ir_irq_domain = get_ir_irq_domain,
4087 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004088};
Jiang Liu7c71d302015-04-13 14:11:33 +08004089
4090static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4091 struct irq_cfg *irq_cfg,
4092 struct irq_alloc_info *info,
4093 int devid, int index, int sub_handle)
4094{
4095 struct irq_2_irte *irte_info = &data->irq_2_irte;
4096 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004097 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004098 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4099
4100 if (!iommu)
4101 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004102
Jiang Liu7c71d302015-04-13 14:11:33 +08004103 data->irq_2_irte.devid = devid;
4104 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004105 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4106 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004107 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004108
4109 switch (info->type) {
4110 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4111 /* Setup IOAPIC entry */
4112 entry = info->ioapic_entry;
4113 info->ioapic_entry = NULL;
4114 memset(entry, 0, sizeof(*entry));
4115 entry->vector = index;
4116 entry->mask = 0;
4117 entry->trigger = info->ioapic_trigger;
4118 entry->polarity = info->ioapic_polarity;
4119 /* Mask level triggered irqs. */
4120 if (info->ioapic_trigger)
4121 entry->mask = 1;
4122 break;
4123
4124 case X86_IRQ_ALLOC_TYPE_HPET:
4125 case X86_IRQ_ALLOC_TYPE_MSI:
4126 case X86_IRQ_ALLOC_TYPE_MSIX:
4127 msg->address_hi = MSI_ADDR_BASE_HI;
4128 msg->address_lo = MSI_ADDR_BASE_LO;
4129 msg->data = irte_info->index;
4130 break;
4131
4132 default:
4133 BUG_ON(1);
4134 break;
4135 }
4136}
4137
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004138struct amd_irte_ops irte_32_ops = {
4139 .prepare = irte_prepare,
4140 .activate = irte_activate,
4141 .deactivate = irte_deactivate,
4142 .set_affinity = irte_set_affinity,
4143 .set_allocated = irte_set_allocated,
4144 .is_allocated = irte_is_allocated,
4145 .clear_allocated = irte_clear_allocated,
4146};
4147
4148struct amd_irte_ops irte_128_ops = {
4149 .prepare = irte_ga_prepare,
4150 .activate = irte_ga_activate,
4151 .deactivate = irte_ga_deactivate,
4152 .set_affinity = irte_ga_set_affinity,
4153 .set_allocated = irte_ga_set_allocated,
4154 .is_allocated = irte_ga_is_allocated,
4155 .clear_allocated = irte_ga_clear_allocated,
4156};
4157
Jiang Liu7c71d302015-04-13 14:11:33 +08004158static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4159 unsigned int nr_irqs, void *arg)
4160{
4161 struct irq_alloc_info *info = arg;
4162 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004163 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004164 struct irq_cfg *cfg;
4165 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004166 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004167
4168 if (!info)
4169 return -EINVAL;
4170 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4171 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4172 return -EINVAL;
4173
4174 /*
4175 * With IRQ remapping enabled, don't need contiguous CPU vectors
4176 * to support multiple MSI interrupts.
4177 */
4178 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4179 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4180
4181 devid = get_devid(info);
4182 if (devid < 0)
4183 return -EINVAL;
4184
4185 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4186 if (ret < 0)
4187 return ret;
4188
Jiang Liu7c71d302015-04-13 14:11:33 +08004189 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004190 struct irq_remap_table *table;
4191 struct amd_iommu *iommu;
4192
4193 table = alloc_irq_table(devid);
4194 if (table) {
4195 if (!table->min_index) {
4196 /*
4197 * Keep the first 32 indexes free for IOAPIC
4198 * interrupts.
4199 */
4200 table->min_index = 32;
4201 iommu = amd_iommu_rlookup_table[devid];
4202 for (i = 0; i < 32; ++i)
4203 iommu->irte_ops->set_allocated(table, i);
4204 }
4205 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004206 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004207 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004208 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004209 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004210 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004211 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4212
4213 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004214 }
4215 if (index < 0) {
4216 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004217 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004218 goto out_free_parent;
4219 }
4220
4221 for (i = 0; i < nr_irqs; i++) {
4222 irq_data = irq_domain_get_irq_data(domain, virq + i);
4223 cfg = irqd_cfg(irq_data);
4224 if (!irq_data || !cfg) {
4225 ret = -EINVAL;
4226 goto out_free_data;
4227 }
4228
Joerg Roedela130e692015-08-13 11:07:25 +02004229 ret = -ENOMEM;
4230 data = kzalloc(sizeof(*data), GFP_KERNEL);
4231 if (!data)
4232 goto out_free_data;
4233
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004234 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4235 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4236 else
4237 data->entry = kzalloc(sizeof(struct irte_ga),
4238 GFP_KERNEL);
4239 if (!data->entry) {
4240 kfree(data);
4241 goto out_free_data;
4242 }
4243
Jiang Liu7c71d302015-04-13 14:11:33 +08004244 irq_data->hwirq = (devid << 16) + i;
4245 irq_data->chip_data = data;
4246 irq_data->chip = &amd_ir_chip;
4247 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4248 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4249 }
Joerg Roedela130e692015-08-13 11:07:25 +02004250
Jiang Liu7c71d302015-04-13 14:11:33 +08004251 return 0;
4252
4253out_free_data:
4254 for (i--; i >= 0; i--) {
4255 irq_data = irq_domain_get_irq_data(domain, virq + i);
4256 if (irq_data)
4257 kfree(irq_data->chip_data);
4258 }
4259 for (i = 0; i < nr_irqs; i++)
4260 free_irte(devid, index + i);
4261out_free_parent:
4262 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4263 return ret;
4264}
4265
4266static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4267 unsigned int nr_irqs)
4268{
4269 struct irq_2_irte *irte_info;
4270 struct irq_data *irq_data;
4271 struct amd_ir_data *data;
4272 int i;
4273
4274 for (i = 0; i < nr_irqs; i++) {
4275 irq_data = irq_domain_get_irq_data(domain, virq + i);
4276 if (irq_data && irq_data->chip_data) {
4277 data = irq_data->chip_data;
4278 irte_info = &data->irq_2_irte;
4279 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004280 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004281 kfree(data);
4282 }
4283 }
4284 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4285}
4286
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004287static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4288 struct amd_ir_data *ir_data,
4289 struct irq_2_irte *irte_info,
4290 struct irq_cfg *cfg);
4291
Thomas Gleixner72491642017-09-13 23:29:10 +02004292static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004293 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004294{
4295 struct amd_ir_data *data = irq_data->chip_data;
4296 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004297 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004298 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004299
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004300 if (!iommu)
4301 return 0;
4302
4303 iommu->irte_ops->activate(data->entry, irte_info->devid,
4304 irte_info->index);
4305 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004306 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004307}
4308
4309static void irq_remapping_deactivate(struct irq_domain *domain,
4310 struct irq_data *irq_data)
4311{
4312 struct amd_ir_data *data = irq_data->chip_data;
4313 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004314 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004315
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004316 if (iommu)
4317 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4318 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004319}
4320
Tobias Klausere2f9d452017-05-24 16:31:16 +02004321static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004322 .alloc = irq_remapping_alloc,
4323 .free = irq_remapping_free,
4324 .activate = irq_remapping_activate,
4325 .deactivate = irq_remapping_deactivate,
4326};
4327
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004328static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4329{
4330 struct amd_iommu *iommu;
4331 struct amd_iommu_pi_data *pi_data = vcpu_info;
4332 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4333 struct amd_ir_data *ir_data = data->chip_data;
4334 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4335 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004336 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4337
4338 /* Note:
4339 * This device has never been set up for guest mode.
4340 * we should not modify the IRTE
4341 */
4342 if (!dev_data || !dev_data->use_vapic)
4343 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004344
4345 pi_data->ir_data = ir_data;
4346
4347 /* Note:
4348 * SVM tries to set up for VAPIC mode, but we are in
4349 * legacy mode. So, we force legacy mode instead.
4350 */
4351 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
Joerg Roedel101fa032018-11-27 16:22:31 +01004352 pr_debug("%s: Fall back to using intr legacy remap\n",
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004353 __func__);
4354 pi_data->is_guest_mode = false;
4355 }
4356
4357 iommu = amd_iommu_rlookup_table[irte_info->devid];
4358 if (iommu == NULL)
4359 return -EINVAL;
4360
4361 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4362 if (pi_data->is_guest_mode) {
4363 /* Setting */
4364 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4365 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004366 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004367 irte->lo.fields_vapic.guest_mode = 1;
4368 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4369
4370 ir_data->cached_ga_tag = pi_data->ga_tag;
4371 } else {
4372 /* Un-Setting */
4373 struct irq_cfg *cfg = irqd_cfg(data);
4374
4375 irte->hi.val = 0;
4376 irte->lo.val = 0;
4377 irte->hi.fields.vector = cfg->vector;
4378 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004379 irte->lo.fields_remap.destination =
4380 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4381 irte->hi.fields.destination =
4382 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004383 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4384 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4385
4386 /*
4387 * This communicates the ga_tag back to the caller
4388 * so that it can do all the necessary clean up.
4389 */
4390 ir_data->cached_ga_tag = 0;
4391 }
4392
4393 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4394}
4395
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004396
4397static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4398 struct amd_ir_data *ir_data,
4399 struct irq_2_irte *irte_info,
4400 struct irq_cfg *cfg)
4401{
4402
4403 /*
4404 * Atomically updates the IRTE with the new destination, vector
4405 * and flushes the interrupt entry cache.
4406 */
4407 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4408 irte_info->index, cfg->vector,
4409 cfg->dest_apicid);
4410}
4411
Jiang Liu7c71d302015-04-13 14:11:33 +08004412static int amd_ir_set_affinity(struct irq_data *data,
4413 const struct cpumask *mask, bool force)
4414{
4415 struct amd_ir_data *ir_data = data->chip_data;
4416 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4417 struct irq_cfg *cfg = irqd_cfg(data);
4418 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004419 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004420 int ret;
4421
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004422 if (!iommu)
4423 return -ENODEV;
4424
Jiang Liu7c71d302015-04-13 14:11:33 +08004425 ret = parent->chip->irq_set_affinity(parent, mask, force);
4426 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4427 return ret;
4428
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004429 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004430 /*
4431 * After this point, all the interrupts will start arriving
4432 * at the new destination. So, time to cleanup the previous
4433 * vector allocation.
4434 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004435 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004436
4437 return IRQ_SET_MASK_OK_DONE;
4438}
4439
4440static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4441{
4442 struct amd_ir_data *ir_data = irq_data->chip_data;
4443
4444 *msg = ir_data->msi_entry;
4445}
4446
4447static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004448 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004449 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004450 .irq_set_affinity = amd_ir_set_affinity,
4451 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4452 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004453};
4454
4455int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4456{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004457 struct fwnode_handle *fn;
4458
4459 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4460 if (!fn)
4461 return -ENOMEM;
4462 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4463 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004464 if (!iommu->ir_domain)
4465 return -ENOMEM;
4466
4467 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004468 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4469 "AMD-IR-MSI",
4470 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004471 return 0;
4472}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004473
4474int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4475{
4476 unsigned long flags;
4477 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004478 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004479 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4480 int devid = ir_data->irq_2_irte.devid;
4481 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4482 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4483
4484 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4485 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4486 return 0;
4487
4488 iommu = amd_iommu_rlookup_table[devid];
4489 if (!iommu)
4490 return -ENODEV;
4491
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004492 table = get_irq_table(devid);
4493 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004494 return -ENODEV;
4495
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004496 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004497
4498 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004499 if (cpu >= 0) {
4500 ref->lo.fields_vapic.destination =
4501 APICID_TO_IRTE_DEST_LO(cpu);
4502 ref->hi.fields.destination =
4503 APICID_TO_IRTE_DEST_HI(cpu);
4504 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004505 ref->lo.fields_vapic.is_run = is_run;
4506 barrier();
4507 }
4508
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004509 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004510
4511 iommu_flush_irt(iommu, devid);
4512 iommu_completion_wait(iommu);
4513 return 0;
4514}
4515EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004516#endif