blob: c54d1fd67f21e22723acc412ed006d6e5c3c5262 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland9ad9a262008-10-29 08:30:54 -040064static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040065module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030083MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200192/*
193 * Prototypes - PCI stack related functions
194 */
195static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
196 const struct pci_device_id *id);
197static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
Tobias Doerffele3071392010-05-30 00:02:18 +0200198#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200199static int ath5k_pci_suspend(struct device *dev);
200static int ath5k_pci_resume(struct device *dev);
201
Pavel Roskin626ede62010-02-18 20:28:02 -0500202static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200203#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200205#define ATH5K_PM_OPS NULL
Tobias Doerffele3071392010-05-30 00:02:18 +0200206#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200207
John W. Linville04a9e452008-02-01 16:03:45 -0500208static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100209 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210 .id_table = ath5k_pci_id_table,
211 .probe = ath5k_pci_probe,
212 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200213 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200214};
215
216
217
218/*
219 * Prototypes - MAC 802.11 stack related functions
220 */
Johannes Berge039fa42008-05-15 12:55:29 +0200221static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400222static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
223 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400224static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100228 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100230 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +0000233 struct netdev_hw_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
Holger Schurig55ee82b2010-04-19 10:24:22 +0200244static int ath5k_get_survey(struct ieee80211_hw *hw,
245 int idx, struct survey_info *survey);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100257static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
258 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100260static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .tx = ath5k_tx,
262 .start = ath5k_start,
263 .stop = ath5k_stop,
264 .add_interface = ath5k_add_interface,
265 .remove_interface = ath5k_remove_interface,
266 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200267 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .configure_filter = ath5k_configure_filter,
269 .set_key = ath5k_set_key,
270 .get_stats = ath5k_get_stats,
Holger Schurig55ee82b2010-04-19 10:24:22 +0200271 .get_survey = ath5k_get_survey,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100274 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800276 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400277 .sw_scan_start = ath5k_sw_scan_start,
278 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100279 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Prototypes - Internal functions
284 */
285/* Attach detach */
286static int ath5k_attach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288static void ath5k_detach(struct pci_dev *pdev,
289 struct ieee80211_hw *hw);
290/* Channel/mode setup */
291static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
293 struct ieee80211_channel *channels,
294 unsigned int mode,
295 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200296static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297static int ath5k_chan_set(struct ath5k_softc *sc,
298 struct ieee80211_channel *chan);
299static void ath5k_setcurmode(struct ath5k_softc *sc,
300 unsigned int mode);
301static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303/* Descriptor setup */
304static int ath5k_desc_alloc(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306static void ath5k_desc_free(struct ath5k_softc *sc,
307 struct pci_dev *pdev);
308/* Buffers setup */
309static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
310 struct ath5k_buf *bf);
311static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400312 struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100313 struct ath5k_txq *txq, int padsize);
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900314
315static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316 struct ath5k_buf *bf)
317{
318 BUG_ON(!bf);
319 if (!bf->skb)
320 return;
321 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
322 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200323 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900325 bf->skbaddr = 0;
326 bf->desc->ds_data = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200327}
328
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900329static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100330 struct ath5k_buf *bf)
331{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800332 struct ath5k_hw *ah = sc->ah;
333 struct ath_common *common = ath5k_hw_common(ah);
334
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100335 BUG_ON(!bf);
336 if (!bf->skb)
337 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800338 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100339 PCI_DMA_FROMDEVICE);
340 dev_kfree_skb_any(bf->skb);
341 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900342 bf->skbaddr = 0;
343 bf->desc->ds_data = 0;
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100344}
345
346
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200347/* Queues setup */
348static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
349 int qtype, int subtype);
350static int ath5k_beaconq_setup(struct ath5k_hw *ah);
351static int ath5k_beaconq_config(struct ath5k_softc *sc);
352static void ath5k_txq_drainq(struct ath5k_softc *sc,
353 struct ath5k_txq *txq);
354static void ath5k_txq_cleanup(struct ath5k_softc *sc);
355static void ath5k_txq_release(struct ath5k_softc *sc);
356/* Rx handling */
357static int ath5k_rx_start(struct ath5k_softc *sc);
358static void ath5k_rx_stop(struct ath5k_softc *sc);
359static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900360 struct sk_buff *skb,
361 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362static void ath5k_tasklet_rx(unsigned long data);
363/* Tx handling */
364static void ath5k_tx_processq(struct ath5k_softc *sc,
365 struct ath5k_txq *txq);
366static void ath5k_tasklet_tx(unsigned long data);
367/* Beacon handling */
368static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200369 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200370static void ath5k_beacon_send(struct ath5k_softc *sc);
371static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900372static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500373static void ath5k_tasklet_beacon(unsigned long data);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900374static void ath5k_tasklet_ani(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200375
376static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
377{
378 u64 tsf = ath5k_hw_get_tsf64(ah);
379
380 if ((tsf & 0x7fff) < rstamp)
381 tsf -= 0x8000;
382
383 return (tsf & ~0x7fff) | rstamp;
384}
385
386/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500387static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200388static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500389static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200390static irqreturn_t ath5k_intr(int irq, void *dev_id);
391static void ath5k_tasklet_reset(unsigned long data);
392
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300393static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200394
395/*
396 * Module init/exit functions
397 */
398static int __init
399init_ath5k_pci(void)
400{
401 int ret;
402
403 ath5k_debug_init();
404
John W. Linville04a9e452008-02-01 16:03:45 -0500405 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200406 if (ret) {
407 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
408 return ret;
409 }
410
411 return 0;
412}
413
414static void __exit
415exit_ath5k_pci(void)
416{
John W. Linville04a9e452008-02-01 16:03:45 -0500417 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200418
419 ath5k_debug_finish();
420}
421
422module_init(init_ath5k_pci);
423module_exit(exit_ath5k_pci);
424
425
426/********************\
427* PCI Initialization *
428\********************/
429
430static const char *
431ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
432{
433 const char *name = "xxxxx";
434 unsigned int i;
435
436 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
437 if (srev_names[i].sr_type != type)
438 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300439
440 if ((val & 0xf0) == srev_names[i].sr_val)
441 name = srev_names[i].sr_name;
442
443 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444 name = srev_names[i].sr_name;
445 break;
446 }
447 }
448
449 return name;
450}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700451static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
452{
453 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
454 return ath5k_hw_reg_read(ah, reg_offset);
455}
456
457static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
458{
459 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
460 ath5k_hw_reg_write(ah, val, reg_offset);
461}
462
463static const struct ath_ops ath5k_common_ops = {
464 .read = ath5k_ioread32,
465 .write = ath5k_iowrite32,
466};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200467
468static int __devinit
469ath5k_pci_probe(struct pci_dev *pdev,
470 const struct pci_device_id *id)
471{
472 void __iomem *mem;
473 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700474 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200475 struct ieee80211_hw *hw;
476 int ret;
477 u8 csz;
478
479 ret = pci_enable_device(pdev);
480 if (ret) {
481 dev_err(&pdev->dev, "can't enable device\n");
482 goto err;
483 }
484
485 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700486 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200487 if (ret) {
488 dev_err(&pdev->dev, "32-bit DMA not available\n");
489 goto err_dis;
490 }
491
492 /*
493 * Cache line size is used to size and align various
494 * structures used to communicate with the hardware.
495 */
496 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
497 if (csz == 0) {
498 /*
499 * Linux 2.4.18 (at least) writes the cache line size
500 * register as a 16-bit wide register which is wrong.
501 * We must have this setup properly for rx buffer
502 * DMA to work so force a reasonable value here if it
503 * comes up zero.
504 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700505 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200506 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
507 }
508 /*
509 * The default setting of latency timer yields poor results,
510 * set it to the value used by other systems. It may be worth
511 * tweaking this setting more.
512 */
513 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
514
515 /* Enable bus mastering */
516 pci_set_master(pdev);
517
518 /*
519 * Disable the RETRY_TIMEOUT register (0x41) to keep
520 * PCI Tx retries from interfering with C3 CPU state.
521 */
522 pci_write_config_byte(pdev, 0x41, 0);
523
524 ret = pci_request_region(pdev, 0, "ath5k");
525 if (ret) {
526 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
527 goto err_dis;
528 }
529
530 mem = pci_iomap(pdev, 0, 0);
531 if (!mem) {
532 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
533 ret = -EIO;
534 goto err_reg;
535 }
536
537 /*
538 * Allocate hw (mac80211 main struct)
539 * and hw->priv (driver private data)
540 */
541 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
542 if (hw == NULL) {
543 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
544 ret = -ENOMEM;
545 goto err_map;
546 }
547
548 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
549
550 /* Initialize driver private data */
551 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200552 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400553 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
John W. Linvillef5c044e2010-04-30 15:37:00 -0400554 IEEE80211_HW_SIGNAL_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700555
556 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400557 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700558 BIT(NL80211_IFTYPE_STATION) |
559 BIT(NL80211_IFTYPE_ADHOC) |
560 BIT(NL80211_IFTYPE_MESH_POINT);
561
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200562 hw->extra_tx_headroom = 2;
563 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564 sc = hw->priv;
565 sc->hw = hw;
566 sc->pdev = pdev;
567
568 ath5k_debug_init_device(sc);
569
570 /*
571 * Mark the device as detached to avoid processing
572 * interrupts until setup is complete.
573 */
574 __set_bit(ATH_STAT_INVALID, sc->status);
575
576 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200577 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200578 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 mutex_init(&sc->lock);
580 spin_lock_init(&sc->rxbuflock);
581 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200582 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583
584 /* Set private data */
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900585 pci_set_drvdata(pdev, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200587 /* Setup interrupt handler */
588 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
589 if (ret) {
590 ATH5K_ERR(sc, "request_irq failed\n");
591 goto err_free;
592 }
593
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700594 /*If we passed the test malloc a ath5k_hw struct*/
595 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
596 if (!sc->ah) {
597 ret = -ENOMEM;
598 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599 goto err_irq;
600 }
601
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700602 sc->ah->ah_sc = sc;
603 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700604 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700605 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700606 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700607 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700608 common->cachelsz = csz << 2; /* convert to bytes */
609
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700610 /* Initialize device */
611 ret = ath5k_hw_attach(sc);
612 if (ret) {
613 goto err_free_ah;
614 }
615
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200616 /* set up multi-rate retry capabilities */
617 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200618 hw->max_rates = 4;
619 hw->max_rate_tries = 11;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200620 }
621
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 /* Finish private driver data initialization */
623 ret = ath5k_attach(pdev, hw);
624 if (ret)
625 goto err_ah;
626
627 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300628 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 sc->ah->ah_mac_srev,
630 sc->ah->ah_phy_revision);
631
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500632 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 if (sc->ah->ah_radio_5ghz_revision &&
635 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 if (!test_bit(AR5K_MODE_11A,
638 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500640 ath5k_chip_name(AR5K_VERSION_RAD,
641 sc->ah->ah_radio_5ghz_revision),
642 sc->ah->ah_radio_5ghz_revision);
643 /* No 2GHz support (5110 and some
644 * 5Ghz only cards) -> report 5Ghz radio */
645 } else if (!test_bit(AR5K_MODE_11B,
646 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200647 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500648 ath5k_chip_name(AR5K_VERSION_RAD,
649 sc->ah->ah_radio_5ghz_revision),
650 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200651 /* Multiband radio */
652 } else {
653 ATH5K_INFO(sc, "RF%s multiband radio found"
654 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500655 ath5k_chip_name(AR5K_VERSION_RAD,
656 sc->ah->ah_radio_5ghz_revision),
657 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 }
659 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500660 /* Multi chip radio (RF5111 - RF2111) ->
661 * report both 2GHz/5GHz radios */
662 else if (sc->ah->ah_radio_5ghz_revision &&
663 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200664 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500665 ath5k_chip_name(AR5K_VERSION_RAD,
666 sc->ah->ah_radio_5ghz_revision),
667 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500669 ath5k_chip_name(AR5K_VERSION_RAD,
670 sc->ah->ah_radio_2ghz_revision),
671 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672 }
673 }
674
675
676 /* ready to process interrupts */
677 __clear_bit(ATH_STAT_INVALID, sc->status);
678
679 return 0;
680err_ah:
681 ath5k_hw_detach(sc->ah);
682err_irq:
683 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700684err_free_ah:
685 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200686err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 ieee80211_free_hw(hw);
688err_map:
689 pci_iounmap(pdev, mem);
690err_reg:
691 pci_release_region(pdev, 0);
692err_dis:
693 pci_disable_device(pdev);
694err:
695 return ret;
696}
697
698static void __devexit
699ath5k_pci_remove(struct pci_dev *pdev)
700{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900701 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702
703 ath5k_debug_finish_device(sc);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900704 ath5k_detach(pdev, sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700706 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200707 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 pci_iounmap(pdev, sc->iobase);
709 pci_release_region(pdev, 0);
710 pci_disable_device(pdev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900711 ieee80211_free_hw(sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712}
713
Tobias Doerffele3071392010-05-30 00:02:18 +0200714#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200715static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900717 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718
Bob Copeland3a078872008-06-25 22:35:28 -0400719 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 return 0;
721}
722
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200723static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200725 struct pci_dev *pdev = to_pci_dev(dev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900726 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Jouni Malinen8451d222009-06-16 11:59:23 +0300728 /*
729 * Suspend/Resume resets the PCI configuration space, so we have to
730 * re-disable the RETRY_TIMEOUT register (0x41) to keep
731 * PCI Tx retries from interfering with C3 CPU state
732 */
733 pci_write_config_byte(pdev, 0x41, 0);
734
Bob Copeland3a078872008-06-25 22:35:28 -0400735 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 return 0;
737}
Tobias Doerffele3071392010-05-30 00:02:18 +0200738#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741/***********************\
742* Driver Initialization *
743\***********************/
744
Bob Copelandf769c362009-03-30 22:30:31 -0400745static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
746{
747 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
748 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700749 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400750
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700751 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400752}
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754static int
755ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
756{
757 struct ath5k_softc *sc = hw->priv;
758 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700759 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500760 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 int ret;
762
763 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
764
765 /*
766 * Check if the MAC has multi-rate retry support.
767 * We do this by trying to setup a fake extended
768 * descriptor. MAC's that don't have support will
769 * return false w/o doing anything. MAC's that do
770 * support it will return true w/o doing anything.
771 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300772 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100773 if (ret < 0)
774 goto err;
775 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776 __set_bit(ATH_STAT_MRRETRY, sc->status);
777
778 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200779 * Collect the channel list. The 802.11 layer
780 * is resposible for filtering this list based
781 * on settings like the phy mode and regulatory
782 * domain restrictions.
783 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200784 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200785 if (ret) {
786 ATH5K_ERR(sc, "can't get channels\n");
787 goto err;
788 }
789
790 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500791 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
792 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200793 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500794 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795
796 /*
797 * Allocate tx+rx descriptors and populate the lists.
798 */
799 ret = ath5k_desc_alloc(sc, pdev);
800 if (ret) {
801 ATH5K_ERR(sc, "can't allocate descriptors\n");
802 goto err;
803 }
804
805 /*
806 * Allocate hardware transmit queues: one queue for
807 * beacon frames and one data queue for each QoS
808 * priority. Note that hw functions handle reseting
809 * these queues at the needed time.
810 */
811 ret = ath5k_beaconq_setup(ah);
812 if (ret < 0) {
813 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
814 goto err_desc;
815 }
816 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400817 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
818 if (IS_ERR(sc->cabq)) {
819 ATH5K_ERR(sc, "can't setup cab queue\n");
820 ret = PTR_ERR(sc->cabq);
821 goto err_bhal;
822 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200823
824 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
825 if (IS_ERR(sc->txq)) {
826 ATH5K_ERR(sc, "can't setup xmit queue\n");
827 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400828 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829 }
830
831 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
832 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
833 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300834 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500835 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900836 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837
Bob Copeland0e149cf2008-11-17 23:40:38 -0500838 ret = ath5k_eeprom_read_mac(ah, mac);
839 if (ret) {
840 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
841 sc->pdev->device);
842 goto err_queues;
843 }
844
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200845 SET_IEEE80211_PERM_ADDR(hw, mac);
846 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700847 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200848 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
849
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700850 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
851 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400852 if (ret) {
853 ATH5K_ERR(sc, "can't initialize regulatory system\n");
854 goto err_queues;
855 }
856
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200857 ret = ieee80211_register_hw(hw);
858 if (ret) {
859 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
860 goto err_queues;
861 }
862
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700863 if (!ath_is_world_regd(regulatory))
864 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400865
Bob Copeland3a078872008-06-25 22:35:28 -0400866 ath5k_init_leds(sc);
867
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900868 ath5k_sysfs_register(sc);
869
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870 return 0;
871err_queues:
872 ath5k_txq_release(sc);
873err_bhal:
874 ath5k_hw_release_tx_queue(ah, sc->bhalq);
875err_desc:
876 ath5k_desc_free(sc, pdev);
877err:
878 return ret;
879}
880
881static void
882ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
883{
884 struct ath5k_softc *sc = hw->priv;
885
886 /*
887 * NB: the order of these is important:
888 * o call the 802.11 layer before detaching ath5k_hw to
889 * insure callbacks into the driver to delete global
890 * key cache entries can be handled
891 * o reclaim the tx queue data structures after calling
892 * the 802.11 layer as we'll get called back to reclaim
893 * node state and potentially want to use them
894 * o to cleanup the tx queues the hal is called, so detach
895 * it last
896 * XXX: ??? detach ath5k_hw ???
897 * Other than that, it's straightforward...
898 */
899 ieee80211_unregister_hw(hw);
900 ath5k_desc_free(sc, pdev);
901 ath5k_txq_release(sc);
902 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400903 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200904
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900905 ath5k_sysfs_unregister(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200906 /*
907 * NB: can't reclaim these until after ieee80211_ifdetach
908 * returns because we'll get called back to reclaim node
909 * state and potentially want to use them.
910 */
911}
912
913
914
915
916/********************\
917* Channel/mode setup *
918\********************/
919
920/*
921 * Convert IEEE channel number to MHz frequency.
922 */
923static inline short
924ath5k_ieee2mhz(short chan)
925{
926 if (chan <= 14 || chan >= 27)
927 return ieee80211chan2mhz(chan);
928 else
929 return 2212 + chan * 20;
930}
931
Bob Copeland42639fc2009-03-30 08:05:29 -0400932/*
933 * Returns true for the channel numbers used without all_channels modparam.
934 */
935static bool ath5k_is_standard_channel(short chan)
936{
937 return ((chan <= 14) ||
938 /* UNII 1,2 */
939 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
940 /* midband */
941 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
942 /* UNII-3 */
943 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
944}
945
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200946static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947ath5k_copy_channels(struct ath5k_hw *ah,
948 struct ieee80211_channel *channels,
949 unsigned int mode,
950 unsigned int max)
951{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200953
954 if (!test_bit(mode, ah->ah_modes))
955 return 0;
956
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500958 case AR5K_MODE_11A:
959 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200960 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500961 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 chfreq = CHANNEL_5GHZ;
963 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500964 case AR5K_MODE_11B:
965 case AR5K_MODE_11G:
966 case AR5K_MODE_11G_TURBO:
967 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200968 chfreq = CHANNEL_2GHZ;
969 break;
970 default:
971 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
972 return 0;
973 }
974
975 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500976 ch = i + 1 ;
977 freq = ath5k_ieee2mhz(ch);
978
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200979 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500980 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200981 continue;
982
Bob Copeland42639fc2009-03-30 08:05:29 -0400983 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
984 continue;
985
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500986 /* Write channel info and increment counter */
987 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500988 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
989 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500990 switch (mode) {
991 case AR5K_MODE_11A:
992 case AR5K_MODE_11G:
993 channels[count].hw_value = chfreq | CHANNEL_OFDM;
994 break;
995 case AR5K_MODE_11A_TURBO:
996 case AR5K_MODE_11G_TURBO:
997 channels[count].hw_value = chfreq |
998 CHANNEL_OFDM | CHANNEL_TURBO;
999 break;
1000 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001001 channels[count].hw_value = CHANNEL_B;
1002 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001003
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004 count++;
1005 max--;
1006 }
1007
1008 return count;
1009}
1010
Bruno Randolf63266a62008-07-30 17:12:58 +02001011static void
1012ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1013{
1014 u8 i;
1015
1016 for (i = 0; i < AR5K_MAX_RATES; i++)
1017 sc->rate_idx[b->band][i] = -1;
1018
1019 for (i = 0; i < b->n_bitrates; i++) {
1020 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1021 if (b->bitrates[i].hw_value_short)
1022 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1023 }
1024}
1025
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001026static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001027ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028{
1029 struct ath5k_softc *sc = hw->priv;
1030 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001031 struct ieee80211_supported_band *sband;
1032 int max_c, count_c = 0;
1033 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001034
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001035 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036 max_c = ARRAY_SIZE(sc->channels);
1037
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001038 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001039 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1040 sband->band = IEEE80211_BAND_2GHZ;
1041 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042
Bruno Randolf63266a62008-07-30 17:12:58 +02001043 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1044 /* G mode */
1045 memcpy(sband->bitrates, &ath5k_rates[0],
1046 sizeof(struct ieee80211_rate) * 12);
1047 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001048
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001049 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001051 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052
1053 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001054 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001055 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001056 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1057 /* B mode */
1058 memcpy(sband->bitrates, &ath5k_rates[0],
1059 sizeof(struct ieee80211_rate) * 4);
1060 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001061
Bruno Randolf63266a62008-07-30 17:12:58 +02001062 /* 5211 only supports B rates and uses 4bit rate codes
1063 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1064 * fix them up here:
1065 */
1066 if (ah->ah_version == AR5K_AR5211) {
1067 for (i = 0; i < 4; i++) {
1068 sband->bitrates[i].hw_value =
1069 sband->bitrates[i].hw_value & 0xF;
1070 sband->bitrates[i].hw_value_short =
1071 sband->bitrates[i].hw_value_short & 0xF;
1072 }
1073 }
1074
1075 sband->channels = sc->channels;
1076 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1077 AR5K_MODE_11B, max_c);
1078
1079 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1080 count_c = sband->n_channels;
1081 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001082 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001083 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001084
Bruno Randolf63266a62008-07-30 17:12:58 +02001085 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001086 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001087 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001088 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001089 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1090
1091 memcpy(sband->bitrates, &ath5k_rates[4],
1092 sizeof(struct ieee80211_rate) * 8);
1093 sband->n_bitrates = 8;
1094
1095 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001096 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1097 AR5K_MODE_11A, max_c);
1098
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001099 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1100 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001101 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001102
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001103 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001104
1105 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001106}
1107
1108/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001109 * Set/change channels. We always reset the chip.
1110 * To accomplish this we must first cleanup any pending DMA,
1111 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001112 *
1113 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114 */
1115static int
1116ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1117{
Bruno Randolf8d67a032010-06-16 19:11:12 +09001118 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1119 "channel set, resetting (%u -> %u MHz)\n",
1120 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001121
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001122 /*
1123 * To switch channels clear any pending DMA operations;
1124 * wait long enough for the RX fifo to drain, reset the
1125 * hardware at the new frequency, and then re-enable
1126 * the relevant bits of the h/w.
1127 */
1128 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129}
1130
1131static void
1132ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1133{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001135
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001136 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001137 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1138 } else {
1139 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1140 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141}
1142
1143static void
1144ath5k_mode_setup(struct ath5k_softc *sc)
1145{
1146 struct ath5k_hw *ah = sc->ah;
1147 u32 rfilt;
1148
1149 /* configure rx filter */
1150 rfilt = sc->filter_flags;
1151 ath5k_hw_set_rx_filter(ah, rfilt);
1152
1153 if (ath5k_hw_hasbssidmask(ah))
1154 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1155
1156 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001157 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001158
Bruno Randolfccfe5552010-03-09 16:55:38 +09001159 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001160 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1161}
1162
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001163static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001164ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1165{
Bob Copelandb7266042009-03-02 21:55:18 -05001166 int rix;
1167
1168 /* return base rate on errors */
1169 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1170 "hw_rix out of bounds: %x\n", hw_rix))
1171 return 0;
1172
1173 rix = sc->rate_idx[sc->curband->band][hw_rix];
1174 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1175 rix = 0;
1176
1177 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001178}
1179
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001180/***************\
1181* Buffers setup *
1182\***************/
1183
Bob Copelandb6ea0352009-01-10 14:42:54 -05001184static
1185struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1186{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001187 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001188 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001189
1190 /*
1191 * Allocate buffer with headroom_needed space for the
1192 * fake physical layer header at the start.
1193 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001194 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001195 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001196 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001197
1198 if (!skb) {
1199 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001200 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001201 return NULL;
1202 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001203
1204 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001205 skb->data, common->rx_bufsize,
1206 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001207 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1208 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1209 dev_kfree_skb(skb);
1210 return NULL;
1211 }
1212 return skb;
1213}
1214
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001215static int
1216ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1217{
1218 struct ath5k_hw *ah = sc->ah;
1219 struct sk_buff *skb = bf->skb;
1220 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001221 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001222
Bob Copelandb6ea0352009-01-10 14:42:54 -05001223 if (!skb) {
1224 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1225 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001226 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001228 }
1229
1230 /*
1231 * Setup descriptors. For receive we always terminate
1232 * the descriptor list with a self-linked entry so we'll
1233 * not get overrun under high load (as can happen with a
1234 * 5212 when ANI processing enables PHY error frames).
1235 *
Bruno Randolfbeade632010-06-16 19:11:25 +09001236 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237 * each descriptor as self-linked and add it to the end. As
1238 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +09001239 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001240 * if DMA is happening. When processing RX interrupts we
1241 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +09001242 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243 * someplace to write a new frame.
1244 */
1245 ds = bf->desc;
1246 ds->ds_link = bf->daddr; /* link to self */
1247 ds->ds_data = bf->skbaddr;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001248 ret = ah->ah_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001249 if (ret) {
1250 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001251 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001252 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001253
1254 if (sc->rxlink != NULL)
1255 *sc->rxlink = bf->daddr;
1256 sc->rxlink = &ds->ds_link;
1257 return 0;
1258}
1259
Bob Copeland2ac29272010-02-09 13:06:54 -05001260static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1261{
1262 struct ieee80211_hdr *hdr;
1263 enum ath5k_pkt_type htype;
1264 __le16 fc;
1265
1266 hdr = (struct ieee80211_hdr *)skb->data;
1267 fc = hdr->frame_control;
1268
1269 if (ieee80211_is_beacon(fc))
1270 htype = AR5K_PKT_TYPE_BEACON;
1271 else if (ieee80211_is_probe_resp(fc))
1272 htype = AR5K_PKT_TYPE_PROBE_RESP;
1273 else if (ieee80211_is_atim(fc))
1274 htype = AR5K_PKT_TYPE_ATIM;
1275 else if (ieee80211_is_pspoll(fc))
1276 htype = AR5K_PKT_TYPE_PSPOLL;
1277 else
1278 htype = AR5K_PKT_TYPE_NORMAL;
1279
1280 return htype;
1281}
1282
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001283static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001284ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001285 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001286{
1287 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001288 struct ath5k_desc *ds = bf->desc;
1289 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001290 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001291 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001292 struct ieee80211_rate *rate;
1293 unsigned int mrr_rate[3], mrr_tries[3];
1294 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001295 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001296 u16 cts_rate = 0;
1297 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001298 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001299
1300 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302 /* XXX endianness */
1303 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1304 PCI_DMA_TODEVICE);
1305
Bob Copeland8902ff42009-01-22 08:44:20 -05001306 rate = ieee80211_get_tx_rate(sc->hw, info);
1307
Johannes Berge039fa42008-05-15 12:55:29 +02001308 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001309 flags |= AR5K_TXDESC_NOACK;
1310
Bob Copeland8902ff42009-01-22 08:44:20 -05001311 rc_flags = info->control.rates[0].flags;
1312 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1313 rate->hw_value_short : rate->hw_value;
1314
Bruno Randolf281c56d2008-02-05 18:44:55 +09001315 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001316
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001317 /* FIXME: If we are in g mode and rate is a CCK rate
1318 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1319 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001320 if (info->control.hw_key) {
1321 keyidx = info->control.hw_key->hw_key_idx;
1322 pktlen += info->control.hw_key->icv_len;
1323 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001324 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1325 flags |= AR5K_TXDESC_RTSENA;
1326 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1327 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1328 sc->vif, pktlen, info));
1329 }
1330 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1331 flags |= AR5K_TXDESC_CTSENA;
1332 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1333 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1334 sc->vif, pktlen, info));
1335 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001336 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001337 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -05001338 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001339 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001340 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001341 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001342 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001343 if (ret)
1344 goto err_unmap;
1345
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001346 memset(mrr_rate, 0, sizeof(mrr_rate));
1347 memset(mrr_tries, 0, sizeof(mrr_tries));
1348 for (i = 0; i < 3; i++) {
1349 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1350 if (!rate)
1351 break;
1352
1353 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001354 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001355 }
1356
1357 ah->ah_setup_mrr_tx_desc(ah, ds,
1358 mrr_rate[0], mrr_tries[0],
1359 mrr_rate[1], mrr_tries[1],
1360 mrr_rate[2], mrr_tries[2]);
1361
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001362 ds->ds_link = 0;
1363 ds->ds_data = bf->skbaddr;
1364
1365 spin_lock_bh(&txq->lock);
1366 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001367 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001368 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001369 else /* no, so only link it */
1370 *txq->link = bf->daddr;
1371
1372 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001373 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001374 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001375 spin_unlock_bh(&txq->lock);
1376
1377 return 0;
1378err_unmap:
1379 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1380 return ret;
1381}
1382
1383/*******************\
1384* Descriptors setup *
1385\*******************/
1386
1387static int
1388ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1389{
1390 struct ath5k_desc *ds;
1391 struct ath5k_buf *bf;
1392 dma_addr_t da;
1393 unsigned int i;
1394 int ret;
1395
1396 /* allocate descriptors */
1397 sc->desc_len = sizeof(struct ath5k_desc) *
1398 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1399 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1400 if (sc->desc == NULL) {
1401 ATH5K_ERR(sc, "can't allocate descriptors\n");
1402 ret = -ENOMEM;
1403 goto err;
1404 }
1405 ds = sc->desc;
1406 da = sc->desc_daddr;
1407 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1408 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1409
1410 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1411 sizeof(struct ath5k_buf), GFP_KERNEL);
1412 if (bf == NULL) {
1413 ATH5K_ERR(sc, "can't allocate bufptr\n");
1414 ret = -ENOMEM;
1415 goto err_free;
1416 }
1417 sc->bufptr = bf;
1418
1419 INIT_LIST_HEAD(&sc->rxbuf);
1420 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1421 bf->desc = ds;
1422 bf->daddr = da;
1423 list_add_tail(&bf->list, &sc->rxbuf);
1424 }
1425
1426 INIT_LIST_HEAD(&sc->txbuf);
1427 sc->txbuf_len = ATH_TXBUF;
1428 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1429 da += sizeof(*ds)) {
1430 bf->desc = ds;
1431 bf->daddr = da;
1432 list_add_tail(&bf->list, &sc->txbuf);
1433 }
1434
1435 /* beacon buffer */
1436 bf->desc = ds;
1437 bf->daddr = da;
1438 sc->bbuf = bf;
1439
1440 return 0;
1441err_free:
1442 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1443err:
1444 sc->desc = NULL;
1445 return ret;
1446}
1447
1448static void
1449ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1450{
1451 struct ath5k_buf *bf;
1452
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001453 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001454 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001455 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001456 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001457 ath5k_rxbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458
1459 /* Free memory associated with all descriptors */
1460 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +09001461 sc->desc = NULL;
1462 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001463
1464 kfree(sc->bufptr);
1465 sc->bufptr = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +09001466 sc->bbuf = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001467}
1468
1469
1470
1471
1472
1473/**************\
1474* Queues setup *
1475\**************/
1476
1477static struct ath5k_txq *
1478ath5k_txq_setup(struct ath5k_softc *sc,
1479 int qtype, int subtype)
1480{
1481 struct ath5k_hw *ah = sc->ah;
1482 struct ath5k_txq *txq;
1483 struct ath5k_txq_info qi = {
1484 .tqi_subtype = subtype,
1485 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1486 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1487 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1488 };
1489 int qnum;
1490
1491 /*
1492 * Enable interrupts only for EOL and DESC conditions.
1493 * We mark tx descriptors to receive a DESC interrupt
1494 * when a tx queue gets deep; otherwise waiting for the
1495 * EOL to reap descriptors. Note that this is done to
1496 * reduce interrupt load and this only defers reaping
1497 * descriptors, never transmitting frames. Aside from
1498 * reducing interrupts this also permits more concurrency.
1499 * The only potential downside is if the tx queue backs
1500 * up in which case the top half of the kernel may backup
1501 * due to a lack of tx descriptors.
1502 */
1503 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1504 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1505 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1506 if (qnum < 0) {
1507 /*
1508 * NB: don't print a message, this happens
1509 * normally on parts with too few tx queues
1510 */
1511 return ERR_PTR(qnum);
1512 }
1513 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1514 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1515 qnum, ARRAY_SIZE(sc->txqs));
1516 ath5k_hw_release_tx_queue(ah, qnum);
1517 return ERR_PTR(-EINVAL);
1518 }
1519 txq = &sc->txqs[qnum];
1520 if (!txq->setup) {
1521 txq->qnum = qnum;
1522 txq->link = NULL;
1523 INIT_LIST_HEAD(&txq->q);
1524 spin_lock_init(&txq->lock);
1525 txq->setup = true;
1526 }
1527 return &sc->txqs[qnum];
1528}
1529
1530static int
1531ath5k_beaconq_setup(struct ath5k_hw *ah)
1532{
1533 struct ath5k_txq_info qi = {
1534 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1535 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1536 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1537 /* NB: for dynamic turbo, don't enable any other interrupts */
1538 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1539 };
1540
1541 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1542}
1543
1544static int
1545ath5k_beaconq_config(struct ath5k_softc *sc)
1546{
1547 struct ath5k_hw *ah = sc->ah;
1548 struct ath5k_txq_info qi;
1549 int ret;
1550
1551 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1552 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001553 goto err;
1554
Johannes Berg05c914f2008-09-11 00:01:58 +02001555 if (sc->opmode == NL80211_IFTYPE_AP ||
1556 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001557 /*
1558 * Always burst out beacon and CAB traffic
1559 * (aifs = cwmin = cwmax = 0)
1560 */
1561 qi.tqi_aifs = 0;
1562 qi.tqi_cw_min = 0;
1563 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001564 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001565 /*
1566 * Adhoc mode; backoff between 0 and (2 * cw_min).
1567 */
1568 qi.tqi_aifs = 0;
1569 qi.tqi_cw_min = 0;
1570 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001571 }
1572
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001573 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1574 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1575 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1576
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001577 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001578 if (ret) {
1579 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1580 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001581 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001582 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001583 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1584 if (ret)
1585 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001586
Bob Copelanda951ae22010-01-20 23:51:04 -05001587 /* reconfigure cabq with ready time to 80% of beacon_interval */
1588 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1589 if (ret)
1590 goto err;
1591
1592 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1593 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1594 if (ret)
1595 goto err;
1596
1597 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1598err:
1599 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001600}
1601
1602static void
1603ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1604{
1605 struct ath5k_buf *bf, *bf0;
1606
1607 /*
1608 * NB: this assumes output has been stopped and
1609 * we do not need to block ath5k_tx_tasklet
1610 */
1611 spin_lock_bh(&txq->lock);
1612 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001613 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001614
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001615 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001616
1617 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001618 list_move_tail(&bf->list, &sc->txbuf);
1619 sc->txbuf_len++;
1620 spin_unlock_bh(&sc->txbuflock);
1621 }
1622 txq->link = NULL;
1623 spin_unlock_bh(&txq->lock);
1624}
1625
1626/*
1627 * Drain the transmit queues and reclaim resources.
1628 */
1629static void
1630ath5k_txq_cleanup(struct ath5k_softc *sc)
1631{
1632 struct ath5k_hw *ah = sc->ah;
1633 unsigned int i;
1634
1635 /* XXX return value */
1636 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1637 /* don't touch the hardware if marked invalid */
1638 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1639 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001640 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1642 if (sc->txqs[i].setup) {
1643 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1644 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1645 "link %p\n",
1646 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001647 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 sc->txqs[i].qnum),
1649 sc->txqs[i].link);
1650 }
1651 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001652
1653 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1654 if (sc->txqs[i].setup)
1655 ath5k_txq_drainq(sc, &sc->txqs[i]);
1656}
1657
1658static void
1659ath5k_txq_release(struct ath5k_softc *sc)
1660{
1661 struct ath5k_txq *txq = sc->txqs;
1662 unsigned int i;
1663
1664 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1665 if (txq->setup) {
1666 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1667 txq->setup = false;
1668 }
1669}
1670
1671
1672
1673
1674/*************\
1675* RX Handling *
1676\*************/
1677
1678/*
1679 * Enable the receive h/w following a reset.
1680 */
1681static int
1682ath5k_rx_start(struct ath5k_softc *sc)
1683{
1684 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001685 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686 struct ath5k_buf *bf;
1687 int ret;
1688
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001689 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001690
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001691 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1692 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001695 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001696 list_for_each_entry(bf, &sc->rxbuf, list) {
1697 ret = ath5k_rxbuf_setup(sc, bf);
1698 if (ret != 0) {
1699 spin_unlock_bh(&sc->rxbuflock);
1700 goto err;
1701 }
1702 }
1703 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001704 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001705 spin_unlock_bh(&sc->rxbuflock);
1706
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001707 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001708 ath5k_mode_setup(sc); /* set filters, etc. */
1709 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1710
1711 return 0;
1712err:
1713 return ret;
1714}
1715
1716/*
1717 * Disable the receive h/w in preparation for a reset.
1718 */
1719static void
1720ath5k_rx_stop(struct ath5k_softc *sc)
1721{
1722 struct ath5k_hw *ah = sc->ah;
1723
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001724 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001725 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1726 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727
1728 ath5k_debug_printrxbuffs(sc, ah);
1729
1730 sc->rxlink = NULL; /* just in case */
1731}
1732
1733static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001734ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1735 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001737 struct ath5k_hw *ah = sc->ah;
1738 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001739 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001740 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741
Bruno Randolfb47f4072008-03-05 18:35:45 +09001742 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1743 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744 return RX_FLAG_DECRYPTED;
1745
1746 /* Apparently when a default key is used to decrypt the packet
1747 the hw does not set the index used to decrypt. In such cases
1748 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001749 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001750 if (ieee80211_has_protected(hdr->frame_control) &&
1751 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1752 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001753 keyix = skb->data[hlen + 3] >> 6;
1754
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001755 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001756 return RX_FLAG_DECRYPTED;
1757 }
1758
1759 return 0;
1760}
1761
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001762
1763static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001764ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1765 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001766{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001767 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001768 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001769 u32 hw_tu;
1770 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1771
Harvey Harrison24b56e72008-06-14 23:33:38 -07001772 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001773 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001774 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001775 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001776 * Received an IBSS beacon with the same BSSID. Hardware *must*
1777 * have updated the local TSF. We have to work around various
1778 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001779 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001780 tsf = ath5k_hw_get_tsf64(sc->ah);
1781 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1782 hw_tu = TSF_TO_TU(tsf);
1783
1784 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1785 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001786 (unsigned long long)bc_tstamp,
1787 (unsigned long long)rxs->mactime,
1788 (unsigned long long)(rxs->mactime - bc_tstamp),
1789 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001790
1791 /*
1792 * Sometimes the HW will give us a wrong tstamp in the rx
1793 * status, causing the timestamp extension to go wrong.
1794 * (This seems to happen especially with beacon frames bigger
1795 * than 78 byte (incl. FCS))
1796 * But we know that the receive timestamp must be later than the
1797 * timestamp of the beacon since HW must have synced to that.
1798 *
1799 * NOTE: here we assume mactime to be after the frame was
1800 * received, not like mac80211 which defines it at the start.
1801 */
1802 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001803 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001804 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001805 (unsigned long long)rxs->mactime,
1806 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001807 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001808 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001809
1810 /*
1811 * Local TSF might have moved higher than our beacon timers,
1812 * in that case we have to update them to continue sending
1813 * beacons. This also takes care of synchronizing beacon sending
1814 * times with other stations.
1815 */
1816 if (hw_tu >= sc->nexttbtt)
1817 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001818 }
1819}
1820
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001821static void
1822ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1823{
1824 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1825 struct ath5k_hw *ah = sc->ah;
1826 struct ath_common *common = ath5k_hw_common(ah);
1827
1828 /* only beacons from our BSSID */
1829 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1830 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1831 return;
1832
1833 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1834 rssi);
1835
1836 /* in IBSS mode we should keep RSSI statistics per neighbour */
1837 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1838}
1839
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001840/*
1841 * Compute padding position. skb must contains an IEEE 802.11 frame
1842 */
1843static int ath5k_common_padpos(struct sk_buff *skb)
1844{
1845 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1846 __le16 frame_control = hdr->frame_control;
1847 int padpos = 24;
1848
1849 if (ieee80211_has_a4(frame_control)) {
1850 padpos += ETH_ALEN;
1851 }
1852 if (ieee80211_is_data_qos(frame_control)) {
1853 padpos += IEEE80211_QOS_CTL_LEN;
1854 }
1855
1856 return padpos;
1857}
1858
1859/*
1860 * This function expects a 802.11 frame and returns the number of
1861 * bytes added, or -1 if we don't have enought header room.
1862 */
1863
1864static int ath5k_add_padding(struct sk_buff *skb)
1865{
1866 int padpos = ath5k_common_padpos(skb);
1867 int padsize = padpos & 3;
1868
1869 if (padsize && skb->len>padpos) {
1870
1871 if (skb_headroom(skb) < padsize)
1872 return -1;
1873
1874 skb_push(skb, padsize);
1875 memmove(skb->data, skb->data+padsize, padpos);
1876 return padsize;
1877 }
1878
1879 return 0;
1880}
1881
1882/*
1883 * This function expects a 802.11 frame and returns the number of
1884 * bytes removed
1885 */
1886
1887static int ath5k_remove_padding(struct sk_buff *skb)
1888{
1889 int padpos = ath5k_common_padpos(skb);
1890 int padsize = padpos & 3;
1891
1892 if (padsize && skb->len>=padpos+padsize) {
1893 memmove(skb->data + padsize, skb->data, padpos);
1894 skb_pull(skb, padsize);
1895 return padsize;
1896 }
1897
1898 return 0;
1899}
1900
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001901static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001902ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1903 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001904{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001905 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001906
1907 /* The MAC header is padded to have 32-bit boundary if the
1908 * packet payload is non-zero. The general calculation for
1909 * padsize would take into account odd header lengths:
1910 * padsize = (4 - hdrlen % 4) % 4; However, since only
1911 * even-length headers are used, padding can only be 0 or 2
1912 * bytes and we can optimize this a bit. In addition, we must
1913 * not try to remove padding from short control frames that do
1914 * not have payload. */
1915 ath5k_remove_padding(skb);
1916
1917 rxs = IEEE80211_SKB_RXCB(skb);
1918
1919 rxs->flag = 0;
1920 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1921 rxs->flag |= RX_FLAG_MMIC_ERROR;
1922
1923 /*
1924 * always extend the mac timestamp, since this information is
1925 * also needed for proper IBSS merging.
1926 *
1927 * XXX: it might be too late to do it here, since rs_tstamp is
1928 * 15bit only. that means TSF extension has to be done within
1929 * 32768usec (about 32ms). it might be necessary to move this to
1930 * the interrupt handler, like it is done in madwifi.
1931 *
1932 * Unfortunately we don't know when the hardware takes the rx
1933 * timestamp (beginning of phy frame, data frame, end of rx?).
1934 * The only thing we know is that it is hardware specific...
1935 * On AR5213 it seems the rx timestamp is at the end of the
1936 * frame, but i'm not sure.
1937 *
1938 * NOTE: mac80211 defines mactime at the beginning of the first
1939 * data symbol. Since we don't have any time references it's
1940 * impossible to comply to that. This affects IBSS merge only
1941 * right now, so it's not too bad...
1942 */
1943 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1944 rxs->flag |= RX_FLAG_TSFT;
1945
1946 rxs->freq = sc->curchan->center_freq;
1947 rxs->band = sc->curband->band;
1948
1949 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1950
1951 rxs->antenna = rs->rs_antenna;
1952
1953 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1954 sc->stats.antenna_rx[rs->rs_antenna]++;
1955 else
1956 sc->stats.antenna_rx[0]++; /* invalid */
1957
1958 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1959 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1960
1961 if (rxs->rate_idx >= 0 && rs->rs_rate ==
1962 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1963 rxs->flag |= RX_FLAG_SHORTPRE;
1964
1965 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1966
1967 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1968
1969 /* check beacons in IBSS mode */
1970 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1971 ath5k_check_ibss_tsf(sc, skb, rxs);
1972
1973 ieee80211_rx(sc->hw, skb);
1974}
1975
1976static void
1977ath5k_tasklet_rx(unsigned long data)
1978{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001979 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001980 struct sk_buff *skb, *next_skb;
1981 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001982 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001983 struct ath5k_hw *ah = sc->ah;
1984 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001985 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001986 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001987 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001988
1989 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001990 if (list_empty(&sc->rxbuf)) {
1991 ATH5K_WARN(sc, "empty rx buf pool\n");
1992 goto unlock;
1993 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001994 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1996 BUG_ON(bf->skb == NULL);
1997 skb = bf->skb;
1998 ds = bf->desc;
1999
Bob Copelandc57ca812009-04-15 07:57:35 -04002000 /* bail if HW is still using self-linked descriptor */
2001 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
2002 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003
Bruno Randolfb47f4072008-03-05 18:35:45 +09002004 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002005 if (unlikely(ret == -EINPROGRESS))
2006 break;
2007 else if (unlikely(ret)) {
2008 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09002009 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09002010 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002011 }
2012
Bruno Randolf76443952010-03-09 16:56:00 +09002013 sc->stats.rx_all_count++;
2014
Bruno Randolfb47f4072008-03-05 18:35:45 +09002015 if (unlikely(rs.rs_status)) {
Bruno Randolf76443952010-03-09 16:56:00 +09002016 if (rs.rs_status & AR5K_RXERR_CRC)
2017 sc->stats.rxerr_crc++;
2018 if (rs.rs_status & AR5K_RXERR_FIFO)
2019 sc->stats.rxerr_fifo++;
2020 if (rs.rs_status & AR5K_RXERR_PHY) {
2021 sc->stats.rxerr_phy++;
Bruno Randolfda351112010-03-25 14:49:42 +09002022 if (rs.rs_phyerr > 0 && rs.rs_phyerr < 32)
2023 sc->stats.rxerr_phy_code[rs.rs_phyerr]++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002024 goto next;
Bruno Randolf76443952010-03-09 16:56:00 +09002025 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09002026 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002027 /*
2028 * Decrypt error. If the error occurred
2029 * because there was no hardware key, then
2030 * let the frame through so the upper layers
2031 * can process it. This is necessary for 5210
2032 * parts which have no way to setup a ``clear''
2033 * key cache entry.
2034 *
2035 * XXX do key cache faulting
2036 */
Bruno Randolf76443952010-03-09 16:56:00 +09002037 sc->stats.rxerr_decrypt++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09002038 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
2039 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002040 goto accept;
2041 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09002042 if (rs.rs_status & AR5K_RXERR_MIC) {
Bruno Randolf76443952010-03-09 16:56:00 +09002043 sc->stats.rxerr_mic++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002044 goto accept;
2045 }
2046
2047 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09002048 if ((rs.rs_status &
2049 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02002050 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 goto next;
2052 }
Luis R. Rodriguez9637e512010-05-10 15:26:27 -04002053
2054 if (unlikely(rs.rs_more)) {
2055 sc->stats.rxerr_jumbo++;
2056 goto next;
2057
2058 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05002060 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
2061
2062 /*
2063 * If we can't replace bf->skb with a new skb under memory
2064 * pressure, just skip this packet
2065 */
2066 if (!next_skb)
2067 goto next;
2068
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08002069 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002070 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09002071 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002072
Bruno Randolf8a89f062010-06-16 19:11:51 +09002073 ath5k_receive_frame(sc, skb, &rs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05002074
2075 bf->skb = next_skb;
2076 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077next:
2078 list_move_tail(&bf->list, &sc->rxbuf);
2079 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002080unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081 spin_unlock(&sc->rxbuflock);
2082}
2083
2084
2085
2086
2087/*************\
2088* TX Handling *
2089\*************/
2090
2091static void
2092ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
2093{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002094 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002095 struct ath5k_buf *bf, *bf0;
2096 struct ath5k_desc *ds;
2097 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02002098 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02002099 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002100
2101 spin_lock(&txq->lock);
2102 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
2103 ds = bf->desc;
2104
Bob Copelanda05988b2010-04-07 23:55:58 -04002105 /*
2106 * It's possible that the hardware can say the buffer is
2107 * completed when it hasn't yet loaded the ds_link from
2108 * host memory and moved on. If there are more TX
2109 * descriptors in the queue, wait for TXDP to change
2110 * before processing this one.
2111 */
2112 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
2113 !list_is_last(&bf->list, &txq->q))
2114 break;
2115
Bruno Randolfb47f4072008-03-05 18:35:45 +09002116 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117 if (unlikely(ret == -EINPROGRESS))
2118 break;
2119 else if (unlikely(ret)) {
2120 ATH5K_ERR(sc, "error %d while processing queue %u\n",
2121 ret, txq->qnum);
2122 break;
2123 }
2124
Bruno Randolf76443952010-03-09 16:56:00 +09002125 sc->stats.tx_all_count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002126 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002127 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002129
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002130 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2131 PCI_DMA_TODEVICE);
2132
Johannes Berge6a98542008-10-21 12:40:02 +02002133 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02002134 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002135 struct ieee80211_tx_rate *r =
2136 &info->status.rates[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02002137
2138 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002139 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2140 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02002141 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002142 r->idx = -1;
2143 r->count = 0;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02002144 }
2145 }
2146
Johannes Berge6a98542008-10-21 12:40:02 +02002147 /* count the successful attempt as well */
2148 info->status.rates[ts.ts_final_idx].count++;
2149
Bruno Randolfb47f4072008-03-05 18:35:45 +09002150 if (unlikely(ts.ts_status)) {
Bruno Randolf495391d2010-03-25 14:49:36 +09002151 sc->stats.ack_fail++;
Bruno Randolf76443952010-03-09 16:56:00 +09002152 if (ts.ts_status & AR5K_TXERR_FILT) {
Johannes Berge039fa42008-05-15 12:55:29 +02002153 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Bruno Randolf76443952010-03-09 16:56:00 +09002154 sc->stats.txerr_filt++;
2155 }
2156 if (ts.ts_status & AR5K_TXERR_XRETRY)
2157 sc->stats.txerr_retry++;
2158 if (ts.ts_status & AR5K_TXERR_FIFO)
2159 sc->stats.txerr_fifo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002161 info->flags |= IEEE80211_TX_STAT_ACK;
2162 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002163 }
2164
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002165 /*
2166 * Remove MAC header padding before giving the frame
2167 * back to mac80211.
2168 */
2169 ath5k_remove_padding(skb);
2170
Bruno Randolf604eead2010-03-09 16:55:17 +09002171 if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
2172 sc->stats.antenna_tx[ts.ts_antenna]++;
2173 else
2174 sc->stats.antenna_tx[0]++; /* invalid */
2175
Johannes Berge039fa42008-05-15 12:55:29 +02002176 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002177
2178 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002179 list_move_tail(&bf->list, &sc->txbuf);
2180 sc->txbuf_len++;
2181 spin_unlock(&sc->txbuflock);
2182 }
2183 if (likely(list_empty(&txq->q)))
2184 txq->link = NULL;
2185 spin_unlock(&txq->lock);
2186 if (sc->txbuf_len > ATH_TXBUF / 5)
2187 ieee80211_wake_queues(sc->hw);
2188}
2189
2190static void
2191ath5k_tasklet_tx(unsigned long data)
2192{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002193 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194 struct ath5k_softc *sc = (void *)data;
2195
Bob Copeland8784d2e2009-07-29 17:32:28 -04002196 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2197 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2198 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199}
2200
2201
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002202/*****************\
2203* Beacon handling *
2204\*****************/
2205
2206/*
2207 * Setup the beacon frame for transmit.
2208 */
2209static int
Johannes Berge039fa42008-05-15 12:55:29 +02002210ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002211{
2212 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002213 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002214 struct ath5k_hw *ah = sc->ah;
2215 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002216 int ret = 0;
2217 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002218 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002219 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002220
2221 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2222 PCI_DMA_TODEVICE);
2223 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2224 "skbaddr %llx\n", skb, skb->data, skb->len,
2225 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002226 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2228 return -EIO;
2229 }
2230
2231 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002232 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002233
2234 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002235 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 ds->ds_link = bf->daddr; /* self-linked */
2237 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002238 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002239 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002240
2241 /*
2242 * If we use multiple antennas on AP and use
2243 * the Sectored AP scenario, switch antenna every
2244 * 4 beacons to make sure everybody hears our AP.
2245 * When a client tries to associate, hw will keep
2246 * track of the tx antenna to be used for this client
2247 * automaticaly, based on ACKed packets.
2248 *
2249 * Note: AP still listens and transmits RTS on the
2250 * default antenna which is supposed to be an omni.
2251 *
2252 * Note2: On sectored scenarios it's possible to have
2253 * multiple antennas (1omni -the default- and 14 sectors)
2254 * so if we choose to actually support this mode we need
2255 * to allow user to set how many antennas we have and tweak
2256 * the code below to send beacons on all of them.
2257 */
2258 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2259 antenna = sc->bsent & 4 ? 2 : 1;
2260
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002262 /* FIXME: If we are in g mode and rate is a CCK rate
2263 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2264 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002265 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002266 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002267 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002268 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002269 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002270 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002271 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272 if (ret)
2273 goto err_unmap;
2274
2275 return 0;
2276err_unmap:
2277 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2278 return ret;
2279}
2280
2281/*
2282 * Transmit a beacon frame at SWBA. Dynamic updates to the
2283 * frame contents are done as needed and the slot time is
2284 * also adjusted based on current state.
2285 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002286 * This is called from software irq context (beacontq or restq
2287 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002288 */
2289static void
2290ath5k_beacon_send(struct ath5k_softc *sc)
2291{
2292 struct ath5k_buf *bf = sc->bbuf;
2293 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002294 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002295
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002296 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297
Johannes Berg05c914f2008-09-11 00:01:58 +02002298 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2299 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002300 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2301 return;
2302 }
2303 /*
2304 * Check if the previous beacon has gone out. If
2305 * not don't don't try to post another, skip this
2306 * period and wait for the next. Missed beacons
2307 * indicate a problem and should not occur. If we
2308 * miss too many consecutive beacons reset the device.
2309 */
2310 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2311 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002312 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002314 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002315 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002316 "stuck beacon time (%u missed)\n",
2317 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002318 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2319 "stuck beacon, resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320 tasklet_schedule(&sc->restq);
2321 }
2322 return;
2323 }
2324 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002325 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002326 "resume beacon xmit after %u misses\n",
2327 sc->bmisscount);
2328 sc->bmisscount = 0;
2329 }
2330
2331 /*
2332 * Stop any current dma and put the new frame on the queue.
2333 * This should never fail since we check above that no frames
2334 * are still pending on the queue.
2335 */
2336 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002337 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338 /* NB: hw still stops DMA, so proceed */
2339 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002340
Bob Copeland1071db82009-05-18 10:59:52 -04002341 /* refresh the beacon for AP mode */
2342 if (sc->opmode == NL80211_IFTYPE_AP)
2343 ath5k_beacon_update(sc->hw, sc->vif);
2344
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002345 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2346 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002347 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002348 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2349
Bob Copelandcec8db22009-07-04 12:59:51 -04002350 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2351 while (skb) {
2352 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2353 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2354 }
2355
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002356 sc->bsent++;
2357}
2358
2359
Bruno Randolf9804b982008-01-19 18:17:59 +09002360/**
2361 * ath5k_beacon_update_timers - update beacon timers
2362 *
2363 * @sc: struct ath5k_softc pointer we are operating on
2364 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2365 * beacon timer update based on the current HW TSF.
2366 *
2367 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2368 * of a received beacon or the current local hardware TSF and write it to the
2369 * beacon timer registers.
2370 *
2371 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002372 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002373 * when we otherwise know we have to update the timers, but we keep it in this
2374 * function to have it all together in one place.
2375 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002376static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002377ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002378{
2379 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002380 u32 nexttbtt, intval, hw_tu, bc_tu;
2381 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002382
2383 intval = sc->bintval & AR5K_BEACON_PERIOD;
2384 if (WARN_ON(!intval))
2385 return;
2386
Bruno Randolf9804b982008-01-19 18:17:59 +09002387 /* beacon TSF converted to TU */
2388 bc_tu = TSF_TO_TU(bc_tsf);
2389
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002390 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002391 hw_tsf = ath5k_hw_get_tsf64(ah);
2392 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002393
Bruno Randolf9804b982008-01-19 18:17:59 +09002394#define FUDGE 3
2395 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2396 if (bc_tsf == -1) {
2397 /*
2398 * no beacons received, called internally.
2399 * just need to refresh timers based on HW TSF.
2400 */
2401 nexttbtt = roundup(hw_tu + FUDGE, intval);
2402 } else if (bc_tsf == 0) {
2403 /*
2404 * no beacon received, probably called by ath5k_reset_tsf().
2405 * reset TSF to start with 0.
2406 */
2407 nexttbtt = intval;
2408 intval |= AR5K_BEACON_RESET_TSF;
2409 } else if (bc_tsf > hw_tsf) {
2410 /*
2411 * beacon received, SW merge happend but HW TSF not yet updated.
2412 * not possible to reconfigure timers yet, but next time we
2413 * receive a beacon with the same BSSID, the hardware will
2414 * automatically update the TSF and then we need to reconfigure
2415 * the timers.
2416 */
2417 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2418 "need to wait for HW TSF sync\n");
2419 return;
2420 } else {
2421 /*
2422 * most important case for beacon synchronization between STA.
2423 *
2424 * beacon received and HW TSF has been already updated by HW.
2425 * update next TBTT based on the TSF of the beacon, but make
2426 * sure it is ahead of our local TSF timer.
2427 */
2428 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2429 }
2430#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002431
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002432 sc->nexttbtt = nexttbtt;
2433
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002434 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002435 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002436
2437 /*
2438 * debugging output last in order to preserve the time critical aspect
2439 * of this function
2440 */
2441 if (bc_tsf == -1)
2442 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2443 "reconfigured timers based on HW TSF\n");
2444 else if (bc_tsf == 0)
2445 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2446 "reset HW TSF and timers\n");
2447 else
2448 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2449 "updated timers based on beacon TSF\n");
2450
2451 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002452 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2453 (unsigned long long) bc_tsf,
2454 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002455 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2456 intval & AR5K_BEACON_PERIOD,
2457 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2458 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002459}
2460
2461
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002462/**
2463 * ath5k_beacon_config - Configure the beacon queues and interrupts
2464 *
2465 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002466 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002467 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002468 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002469 */
2470static void
2471ath5k_beacon_config(struct ath5k_softc *sc)
2472{
2473 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002474 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002475
Bob Copeland21800492009-07-04 12:59:52 -04002476 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002477 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002478 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479
Bob Copeland21800492009-07-04 12:59:52 -04002480 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002481 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002482 * In IBSS mode we use a self-linked tx descriptor and let the
2483 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002484 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002485 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002486 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002487 */
2488 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002489
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002490 sc->imask |= AR5K_INT_SWBA;
2491
Jiri Slabyda966bc2008-10-12 22:54:10 +02002492 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002493 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002494 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002495 } else
2496 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002497 } else {
2498 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002499 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002500
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002501 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002502 mmiowb();
2503 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002504}
2505
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002506static void ath5k_tasklet_beacon(unsigned long data)
2507{
2508 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2509
2510 /*
2511 * Software beacon alert--time to send a beacon.
2512 *
2513 * In IBSS mode we use this interrupt just to
2514 * keep track of the next TBTT (target beacon
2515 * transmission time) in order to detect wether
2516 * automatic TSF updates happened.
2517 */
2518 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2519 /* XXX: only if VEOL suppported */
2520 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2521 sc->nexttbtt += sc->bintval;
2522 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2523 "SWBA nexttbtt: %x hw_tu: %x "
2524 "TSF: %llx\n",
2525 sc->nexttbtt,
2526 TSF_TO_TU(tsf),
2527 (unsigned long long) tsf);
2528 } else {
2529 spin_lock(&sc->block);
2530 ath5k_beacon_send(sc);
2531 spin_unlock(&sc->block);
2532 }
2533}
2534
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002535
2536/********************\
2537* Interrupt handling *
2538\********************/
2539
2540static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002541ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002542{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002543 struct ath5k_hw *ah = sc->ah;
2544 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002545
2546 mutex_lock(&sc->lock);
2547
2548 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2549
2550 /*
2551 * Stop anything previously setup. This is safe
2552 * no matter this is the first time through or not.
2553 */
2554 ath5k_stop_locked(sc);
2555
2556 /*
2557 * The basic interface to setting the hardware in a good
2558 * state is ``reset''. On return the hardware is known to
2559 * be powered up and with interrupts disabled. This must
2560 * be followed by initialization of the appropriate bits
2561 * and then setup of the interrupt mask.
2562 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002563 sc->curchan = sc->hw->conf.channel;
2564 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002565 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2566 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bruno Randolf2111ac02010-04-02 18:44:08 +09002567 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2568
Bob Copeland209d8892009-05-07 08:09:08 -04002569 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002570 if (ret)
2571 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002572
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002573 ath5k_rfkill_hw_start(ah);
2574
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002575 /*
2576 * Reset the key cache since some parts do not reset the
2577 * contents on initial power up or resume from suspend.
2578 */
2579 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2580 ath5k_hw_reset_key(ah, i);
2581
Bruno Randolf0edc9a62010-04-12 16:38:47 +09002582 ath5k_hw_set_ack_bitrate_high(ah, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583 ret = 0;
2584done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002585 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586 mutex_unlock(&sc->lock);
2587 return ret;
2588}
2589
2590static int
2591ath5k_stop_locked(struct ath5k_softc *sc)
2592{
2593 struct ath5k_hw *ah = sc->ah;
2594
2595 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2596 test_bit(ATH_STAT_INVALID, sc->status));
2597
2598 /*
2599 * Shutdown the hardware and driver:
2600 * stop output from above
2601 * disable interrupts
2602 * turn off timers
2603 * turn off the radio
2604 * clear transmit machinery
2605 * clear receive machinery
2606 * drain and release tx queues
2607 * reclaim beacon resources
2608 * power down hardware
2609 *
2610 * Note that some of this work is not possible if the
2611 * hardware is gone (invalid).
2612 */
2613 ieee80211_stop_queues(sc->hw);
2614
2615 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002616 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002617 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002618 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002619 }
2620 ath5k_txq_cleanup(sc);
2621 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2622 ath5k_rx_stop(sc);
2623 ath5k_hw_phy_disable(ah);
2624 } else
2625 sc->rxlink = NULL;
2626
2627 return 0;
2628}
2629
2630/*
2631 * Stop the device, grabbing the top-level lock to protect
2632 * against concurrent entry through ath5k_init (which can happen
2633 * if another thread does a system call and the thread doing the
2634 * stop is preempted).
2635 */
2636static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002637ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002638{
2639 int ret;
2640
2641 mutex_lock(&sc->lock);
2642 ret = ath5k_stop_locked(sc);
2643 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2644 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002645 * Don't set the card in full sleep mode!
2646 *
2647 * a) When the device is in this state it must be carefully
2648 * woken up or references to registers in the PCI clock
2649 * domain may freeze the bus (and system). This varies
2650 * by chip and is mostly an issue with newer parts
2651 * (madwifi sources mentioned srev >= 0x78) that go to
2652 * sleep more quickly.
2653 *
2654 * b) On older chips full sleep results a weird behaviour
2655 * during wakeup. I tested various cards with srev < 0x78
2656 * and they don't wake up after module reload, a second
2657 * module reload is needed to bring the card up again.
2658 *
2659 * Until we figure out what's going on don't enable
2660 * full chip reset on any chip (this is what Legacy HAL
2661 * and Sam's HAL do anyway). Instead Perform a full reset
2662 * on the device (same as initial state after attach) and
2663 * leave it idle (keep MAC/BB on warm reset) */
2664 ret = ath5k_hw_on_hold(sc->ah);
2665
2666 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2667 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002668 }
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09002669 ath5k_txbuf_free_skb(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002670
Jiri Slaby274c7c32008-07-15 17:44:20 +02002671 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672 mutex_unlock(&sc->lock);
2673
Jiri Slaby10488f82008-07-15 17:44:19 +02002674 tasklet_kill(&sc->rxtq);
2675 tasklet_kill(&sc->txtq);
2676 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002677 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002678 tasklet_kill(&sc->beacontq);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002679 tasklet_kill(&sc->ani_tasklet);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002681 ath5k_rfkill_hw_stop(sc->ah);
2682
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683 return ret;
2684}
2685
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002686static void
2687ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2688{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002689 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2690 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2691 /* run ANI only when full calibration is not active */
2692 ah->ah_cal_next_ani = jiffies +
2693 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2694 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2695
2696 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002697 ah->ah_cal_next_full = jiffies +
2698 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2699 tasklet_schedule(&ah->ah_sc->calib);
2700 }
2701 /* we could use SWI to generate enough interrupts to meet our
2702 * calibration interval requirements, if necessary:
2703 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2704}
2705
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002706static irqreturn_t
2707ath5k_intr(int irq, void *dev_id)
2708{
2709 struct ath5k_softc *sc = dev_id;
2710 struct ath5k_hw *ah = sc->ah;
2711 enum ath5k_int status;
2712 unsigned int counter = 1000;
2713
2714 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2715 !ath5k_hw_is_intr_pending(ah)))
2716 return IRQ_NONE;
2717
2718 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2720 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2721 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722 if (unlikely(status & AR5K_INT_FATAL)) {
2723 /*
2724 * Fatal errors are unrecoverable.
2725 * Typically these are caused by DMA errors.
2726 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002727 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2728 "fatal int, resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002729 tasklet_schedule(&sc->restq);
2730 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002731 /*
2732 * Receive buffers are full. Either the bus is busy or
2733 * the CPU is not fast enough to process all received
2734 * frames.
2735 * Older chipsets need a reset to come out of this
2736 * condition, but we treat it as RX for newer chips.
2737 * We don't know exactly which versions need a reset -
2738 * this guess is copied from the HAL.
2739 */
2740 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002741 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2742 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2743 "rx overrun, resetting\n");
Bruno Randolf87d77c42010-04-12 16:38:52 +09002744 tasklet_schedule(&sc->restq);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002745 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002746 else
2747 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748 } else {
2749 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002750 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002751 }
2752 if (status & AR5K_INT_RXEOL) {
2753 /*
2754 * NB: the hardware should re-read the link when
2755 * RXE bit is written, but it doesn't work at
2756 * least on older hardware revs.
2757 */
2758 sc->rxlink = NULL;
2759 }
2760 if (status & AR5K_INT_TXURN) {
2761 /* bump tx trigger level */
2762 ath5k_hw_update_tx_triglevel(ah, true);
2763 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002764 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002766 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2767 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002768 tasklet_schedule(&sc->txtq);
2769 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002770 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002771 }
2772 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002773 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002774 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002775 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002777 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002778 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002779
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002780 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002781 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782
2783 if (unlikely(!counter))
2784 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2785
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002786 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002787
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002788 return IRQ_HANDLED;
2789}
2790
2791static void
2792ath5k_tasklet_reset(unsigned long data)
2793{
2794 struct ath5k_softc *sc = (void *)data;
2795
Bruno Randolf397f3852010-05-19 10:30:49 +09002796 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002797}
2798
2799/*
2800 * Periodically recalibrate the PHY to account
2801 * for temperature/environment changes.
2802 */
2803static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002804ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002805{
2806 struct ath5k_softc *sc = (void *)data;
2807 struct ath5k_hw *ah = sc->ah;
2808
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002809 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002810 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002811
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002812 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002813 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2814 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002815
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002816 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002817 /*
2818 * Rfgain is out of bounds, reset the chip
2819 * to load new gain values.
2820 */
2821 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland6b5d1172010-04-07 23:55:57 -04002822 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 }
2824 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2825 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002826 ieee80211_frequency_to_channel(
2827 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002829 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolfafe86282010-05-19 10:31:10 +09002830 * doesn't. We stop the queues so that calibration doesn't interfere
2831 * with TX and don't run it as often */
2832 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2833 ah->ah_cal_next_nf = jiffies +
2834 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
2835 ieee80211_stop_queues(sc->hw);
2836 ath5k_hw_update_noise_floor(ah);
2837 ieee80211_wake_queues(sc->hw);
2838 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002839
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002840 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002841}
2842
2843
Bruno Randolf2111ac02010-04-02 18:44:08 +09002844static void
2845ath5k_tasklet_ani(unsigned long data)
2846{
2847 struct ath5k_softc *sc = (void *)data;
2848 struct ath5k_hw *ah = sc->ah;
2849
2850 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2851 ath5k_ani_calibration(ah);
2852 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002853}
2854
2855
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002856/********************\
2857* Mac80211 functions *
2858\********************/
2859
2860static int
Johannes Berge039fa42008-05-15 12:55:29 +02002861ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002862{
2863 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002864
2865 return ath5k_tx_queue(hw, skb, sc->txq);
2866}
2867
2868static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2869 struct ath5k_txq *txq)
2870{
2871 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002872 struct ath5k_buf *bf;
2873 unsigned long flags;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002874 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002875
2876 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2877
Johannes Berg05c914f2008-09-11 00:01:58 +02002878 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002879 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2880
2881 /*
2882 * the hardware expects the header padded to 4 byte boundaries
2883 * if this is not the case we add the padding after the header
2884 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002885 padsize = ath5k_add_padding(skb);
2886 if (padsize < 0) {
2887 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
2888 " headroom to pad");
2889 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002890 }
2891
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002892 spin_lock_irqsave(&sc->txbuflock, flags);
2893 if (list_empty(&sc->txbuf)) {
2894 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2895 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002896 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002897 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002898 }
2899 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2900 list_del(&bf->list);
2901 sc->txbuf_len--;
2902 if (list_empty(&sc->txbuf))
2903 ieee80211_stop_queues(hw);
2904 spin_unlock_irqrestore(&sc->txbuflock, flags);
2905
2906 bf->skb = skb;
2907
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002908 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002909 bf->skb = NULL;
2910 spin_lock_irqsave(&sc->txbuflock, flags);
2911 list_add_tail(&bf->list, &sc->txbuf);
2912 sc->txbuf_len++;
2913 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002914 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002915 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002916 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002917
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002918drop_packet:
2919 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002920 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002921}
2922
Bob Copeland209d8892009-05-07 08:09:08 -04002923/*
2924 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2925 * and change to the given channel.
2926 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002927static int
Bob Copeland209d8892009-05-07 08:09:08 -04002928ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002929{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002930 struct ath5k_hw *ah = sc->ah;
2931 int ret;
2932
2933 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002934
Bob Copeland209d8892009-05-07 08:09:08 -04002935 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002936 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002937 ath5k_txq_cleanup(sc);
2938 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002939
2940 sc->curchan = chan;
2941 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002942 }
Bob Copeland33554432009-07-04 21:03:13 -04002943 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002944 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002945 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2946 goto err;
2947 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002948
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002949 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002950 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002951 ATH5K_ERR(sc, "can't start recv logic\n");
2952 goto err;
2953 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002954
Bruno Randolf2111ac02010-04-02 18:44:08 +09002955 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2956
Bruno Randolfac559522010-05-19 10:30:55 +09002957 ah->ah_cal_next_full = jiffies;
2958 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002959 ah->ah_cal_next_nf = jiffies;
2960
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002961 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002962 * Change channels and update the h/w rate map if we're switching;
2963 * e.g. 11a to 11b/g.
2964 *
2965 * We may be doing a reset in response to an ioctl that changes the
2966 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002967 *
2968 * XXX needed?
2969 */
2970/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002971
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002972 ath5k_beacon_config(sc);
2973 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002974
Bruno Randolf397f3852010-05-19 10:30:49 +09002975 ieee80211_wake_queues(sc->hw);
2976
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002977 return 0;
2978err:
2979 return ret;
2980}
2981
2982static int ath5k_start(struct ieee80211_hw *hw)
2983{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002984 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002985}
2986
2987static void ath5k_stop(struct ieee80211_hw *hw)
2988{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002989 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002990}
2991
2992static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002993 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002994{
2995 struct ath5k_softc *sc = hw->priv;
2996 int ret;
2997
2998 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002999 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003000 ret = 0;
3001 goto end;
3002 }
3003
Johannes Berg1ed32e42009-12-23 13:15:45 +01003004 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003005
Johannes Berg1ed32e42009-12-23 13:15:45 +01003006 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02003007 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02003008 case NL80211_IFTYPE_STATION:
3009 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07003010 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02003011 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01003012 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003013 break;
3014 default:
3015 ret = -EOPNOTSUPP;
3016 goto end;
3017 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003018
Bruno Randolfccfe5552010-03-09 16:55:38 +09003019 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
3020
Johannes Berg1ed32e42009-12-23 13:15:45 +01003021 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04003022 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003023
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003024 ret = 0;
3025end:
3026 mutex_unlock(&sc->lock);
3027 return ret;
3028}
3029
3030static void
3031ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003032 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003033{
3034 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05003035 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003036
3037 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01003038 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003039 goto end;
3040
Bob Copeland0e149cf2008-11-17 23:40:38 -05003041 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01003042 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003043end:
3044 mutex_unlock(&sc->lock);
3045}
3046
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003047/*
3048 * TODO: Phy disable/diversity etc
3049 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003050static int
Johannes Berge8975582008-10-09 12:18:51 +02003051ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003052{
3053 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003054 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003055 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003056 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003057
3058 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003059
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003060 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3061 ret = ath5k_chan_set(sc, conf->channel);
3062 if (ret < 0)
3063 goto unlock;
3064 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003065
Nick Kossifidisa0823812009-04-30 15:55:44 -04003066 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3067 (sc->power_level != conf->power_level)) {
3068 sc->power_level = conf->power_level;
3069
3070 /* Half dB steps */
3071 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3072 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003073
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003074 /* TODO:
3075 * 1) Move this on config_interface and handle each case
3076 * separately eg. when we have only one STA vif, use
3077 * AR5K_ANTMODE_SINGLE_AP
3078 *
3079 * 2) Allow the user to change antenna mode eg. when only
3080 * one antenna is present
3081 *
3082 * 3) Allow the user to set default/tx antenna when possible
3083 *
3084 * 4) Default mode should handle 90% of the cases, together
3085 * with fixed a/b and single AP modes we should be able to
3086 * handle 99%. Sectored modes are extreme cases and i still
3087 * haven't found a usage for them. If we decide to support them,
3088 * then we must allow the user to set how many tx antennas we
3089 * have available
3090 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003091 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003092
John W. Linville55aa4e02009-05-25 21:28:47 +02003093unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003094 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003095 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003096}
3097
Johannes Berg3ac64be2009-08-17 16:16:53 +02003098static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003099 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02003100{
3101 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003102 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003103 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003104
3105 mfilt[0] = 0;
3106 mfilt[1] = 1;
3107
Jiri Pirko22bedad32010-04-01 21:22:57 +00003108 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02003109 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003110 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003111 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003112 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003113 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3114 pos &= 0x3f;
3115 mfilt[pos / 32] |= (1 << (pos % 32));
3116 /* XXX: we might be able to just do this instead,
3117 * but not sure, needs testing, if we do use this we'd
3118 * neet to inform below to not reset the mcast */
3119 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003120 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02003121 }
3122
3123 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3124}
3125
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003126#define SUPPORTED_FIF_FLAGS \
3127 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3128 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3129 FIF_BCN_PRBRESP_PROMISC
3130/*
3131 * o always accept unicast, broadcast, and multicast traffic
3132 * o multicast traffic for all BSSIDs will be enabled if mac80211
3133 * says it should be
3134 * o maintain current state of phy ofdm or phy cck error reception.
3135 * If the hardware detects any of these type of errors then
3136 * ath5k_hw_get_rx_filter() will pass to us the respective
3137 * hardware filters to be able to receive these type of frames.
3138 * o probe request frames are accepted only when operating in
3139 * hostap, adhoc, or monitor modes
3140 * o enable promiscuous mode according to the interface state
3141 * o accept beacons:
3142 * - when operating in adhoc mode so the 802.11 layer creates
3143 * node table entries for peers,
3144 * - when operating in station mode for collecting rssi data when
3145 * the station is otherwise quiet, or
3146 * - when scanning
3147 */
3148static void ath5k_configure_filter(struct ieee80211_hw *hw,
3149 unsigned int changed_flags,
3150 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003151 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003152{
3153 struct ath5k_softc *sc = hw->priv;
3154 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003155 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003156
Bob Copeland56d1de02009-08-24 23:00:30 -04003157 mutex_lock(&sc->lock);
3158
Johannes Berg3ac64be2009-08-17 16:16:53 +02003159 mfilt[0] = multicast;
3160 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003161
3162 /* Only deal with supported flags */
3163 changed_flags &= SUPPORTED_FIF_FLAGS;
3164 *new_flags &= SUPPORTED_FIF_FLAGS;
3165
3166 /* If HW detects any phy or radar errors, leave those filters on.
3167 * Also, always enable Unicast, Broadcasts and Multicast
3168 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3169 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3170 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3171 AR5K_RX_FILTER_MCAST);
3172
3173 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3174 if (*new_flags & FIF_PROMISC_IN_BSS) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003175 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003176 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003177 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003178 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003179 }
3180
Bob Copeland6b5dcccb2010-06-04 08:14:14 -04003181 if (test_bit(ATH_STAT_PROMISC, sc->status))
3182 rfilt |= AR5K_RX_FILTER_PROM;
3183
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003184 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3185 if (*new_flags & FIF_ALLMULTI) {
3186 mfilt[0] = ~0;
3187 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003188 }
3189
3190 /* This is the best we can do */
3191 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3192 rfilt |= AR5K_RX_FILTER_PHYERR;
3193
3194 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3195 * and probes for any BSSID, this needs testing */
3196 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3197 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3198
3199 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3200 * set we should only pass on control frames for this
3201 * station. This needs testing. I believe right now this
3202 * enables *all* control frames, which is OK.. but
3203 * but we should see if we can improve on granularity */
3204 if (*new_flags & FIF_CONTROL)
3205 rfilt |= AR5K_RX_FILTER_CONTROL;
3206
3207 /* Additional settings per mode -- this is per ath5k */
3208
3209 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3210
Bob Copeland56d1de02009-08-24 23:00:30 -04003211 switch (sc->opmode) {
3212 case NL80211_IFTYPE_MESH_POINT:
3213 case NL80211_IFTYPE_MONITOR:
3214 rfilt |= AR5K_RX_FILTER_CONTROL |
3215 AR5K_RX_FILTER_BEACON |
3216 AR5K_RX_FILTER_PROBEREQ |
3217 AR5K_RX_FILTER_PROM;
3218 break;
3219 case NL80211_IFTYPE_AP:
3220 case NL80211_IFTYPE_ADHOC:
3221 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3222 AR5K_RX_FILTER_BEACON;
3223 break;
3224 case NL80211_IFTYPE_STATION:
3225 if (sc->assoc)
3226 rfilt |= AR5K_RX_FILTER_BEACON;
3227 default:
3228 break;
3229 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003230
3231 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003232 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003233
3234 /* Set multicast bits */
3235 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3236 /* Set the cached hw filter flags, this will alter actually
3237 * be set in HW */
3238 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003239
3240 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003241}
3242
3243static int
3244ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003245 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3246 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003247{
3248 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003249 struct ath5k_hw *ah = sc->ah;
3250 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003251 int ret = 0;
3252
Bob Copeland9ad9a262008-10-29 08:30:54 -04003253 if (modparam_nohwcrypt)
3254 return -EOPNOTSUPP;
3255
Bob Copeland65b5a692009-07-13 21:57:39 -04003256 if (sc->opmode == NL80211_IFTYPE_AP)
3257 return -EOPNOTSUPP;
3258
John Daiker0bbac082008-10-17 12:16:00 -07003259 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003260 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003261 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003262 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003263 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003264 if (sc->ah->ah_aes_support)
3265 break;
3266
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003267 return -EOPNOTSUPP;
3268 default:
3269 WARN_ON(1);
3270 return -EINVAL;
3271 }
3272
3273 mutex_lock(&sc->lock);
3274
3275 switch (cmd) {
3276 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003277 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3278 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003279 if (ret) {
3280 ATH5K_ERR(sc, "can't set the key\n");
3281 goto unlock;
3282 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003283 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003284 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003285 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3286 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003287 break;
3288 case DISABLE_KEY:
3289 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003290 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003291 break;
3292 default:
3293 ret = -EINVAL;
3294 goto unlock;
3295 }
3296
3297unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003298 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003299 mutex_unlock(&sc->lock);
3300 return ret;
3301}
3302
3303static int
3304ath5k_get_stats(struct ieee80211_hw *hw,
3305 struct ieee80211_low_level_stats *stats)
3306{
3307 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003308
3309 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003310 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003311
Bruno Randolf495391d2010-03-25 14:49:36 +09003312 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3313 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3314 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3315 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003316
3317 return 0;
3318}
3319
Holger Schurig55ee82b2010-04-19 10:24:22 +02003320static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3321 struct survey_info *survey)
3322{
3323 struct ath5k_softc *sc = hw->priv;
3324 struct ieee80211_conf *conf = &hw->conf;
3325
3326 if (idx != 0)
3327 return -ENOENT;
3328
3329 survey->channel = conf->channel;
3330 survey->filled = SURVEY_INFO_NOISE_DBM;
3331 survey->noise = sc->ah->ah_noise_floor;
3332
3333 return 0;
3334}
3335
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003336static u64
3337ath5k_get_tsf(struct ieee80211_hw *hw)
3338{
3339 struct ath5k_softc *sc = hw->priv;
3340
3341 return ath5k_hw_get_tsf64(sc->ah);
3342}
3343
3344static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003345ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3346{
3347 struct ath5k_softc *sc = hw->priv;
3348
3349 ath5k_hw_set_tsf64(sc->ah, tsf);
3350}
3351
3352static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003353ath5k_reset_tsf(struct ieee80211_hw *hw)
3354{
3355 struct ath5k_softc *sc = hw->priv;
3356
Bruno Randolf9804b982008-01-19 18:17:59 +09003357 /*
3358 * in IBSS mode we need to update the beacon timers too.
3359 * this will also reset the TSF if we call it with 0
3360 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003361 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003362 ath5k_beacon_update_timers(sc, 0);
3363 else
3364 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003365}
3366
Bob Copeland1071db82009-05-18 10:59:52 -04003367/*
3368 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3369 * this is called only once at config_bss time, for AP we do it every
3370 * SWBA interrupt so that the TIM will reflect buffered frames.
3371 *
3372 * Called with the beacon lock.
3373 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003374static int
Bob Copeland1071db82009-05-18 10:59:52 -04003375ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003376{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003377 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003378 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003379 struct sk_buff *skb;
3380
3381 if (WARN_ON(!vif)) {
3382 ret = -EINVAL;
3383 goto out;
3384 }
3385
3386 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003387
3388 if (!skb) {
3389 ret = -ENOMEM;
3390 goto out;
3391 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003392
3393 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3394
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09003395 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003396 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003397 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003398 if (ret)
3399 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003400out:
3401 return ret;
3402}
3403
Martin Xu02969b32008-11-24 10:49:27 +08003404static void
3405set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3406{
3407 struct ath5k_softc *sc = hw->priv;
3408 struct ath5k_hw *ah = sc->ah;
3409 u32 rfilt;
3410 rfilt = ath5k_hw_get_rx_filter(ah);
3411 if (enable)
3412 rfilt |= AR5K_RX_FILTER_BEACON;
3413 else
3414 rfilt &= ~AR5K_RX_FILTER_BEACON;
3415 ath5k_hw_set_rx_filter(ah, rfilt);
3416 sc->filter_flags = rfilt;
3417}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003418
Martin Xu02969b32008-11-24 10:49:27 +08003419static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3420 struct ieee80211_vif *vif,
3421 struct ieee80211_bss_conf *bss_conf,
3422 u32 changes)
3423{
3424 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003425 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003426 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003427 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003428
3429 mutex_lock(&sc->lock);
3430 if (WARN_ON(sc->vif != vif))
3431 goto unlock;
3432
3433 if (changes & BSS_CHANGED_BSSID) {
3434 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003435 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003436 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003437 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003438 mmiowb();
3439 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003440
3441 if (changes & BSS_CHANGED_BEACON_INT)
3442 sc->bintval = bss_conf->beacon_int;
3443
Martin Xu02969b32008-11-24 10:49:27 +08003444 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003445 sc->assoc = bss_conf->assoc;
3446 if (sc->opmode == NL80211_IFTYPE_STATION)
3447 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003448 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3449 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003450 if (bss_conf->assoc) {
3451 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3452 "Bss Info ASSOC %d, bssid: %pM\n",
3453 bss_conf->aid, common->curbssid);
3454 common->curaid = bss_conf->aid;
3455 ath5k_hw_set_associd(ah);
3456 /* Once ANI is available you would start it here */
3457 }
Martin Xu02969b32008-11-24 10:49:27 +08003458 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003459
Bob Copeland21800492009-07-04 12:59:52 -04003460 if (changes & BSS_CHANGED_BEACON) {
3461 spin_lock_irqsave(&sc->block, flags);
3462 ath5k_beacon_update(hw, vif);
3463 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003464 }
3465
Bob Copeland21800492009-07-04 12:59:52 -04003466 if (changes & BSS_CHANGED_BEACON_ENABLED)
3467 sc->enable_beacon = bss_conf->enable_beacon;
3468
3469 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3470 BSS_CHANGED_BEACON_INT))
3471 ath5k_beacon_config(sc);
3472
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003473 unlock:
3474 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003475}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003476
3477static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3478{
3479 struct ath5k_softc *sc = hw->priv;
3480 if (!sc->assoc)
3481 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3482}
3483
3484static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3485{
3486 struct ath5k_softc *sc = hw->priv;
3487 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3488 AR5K_LED_ASSOC : AR5K_LED_INIT);
3489}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003490
3491/**
3492 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3493 *
3494 * @hw: struct ieee80211_hw pointer
3495 * @coverage_class: IEEE 802.11 coverage class number
3496 *
3497 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3498 * coverage class. The values are persistent, they are restored after device
3499 * reset.
3500 */
3501static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3502{
3503 struct ath5k_softc *sc = hw->priv;
3504
3505 mutex_lock(&sc->lock);
3506 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3507 mutex_unlock(&sc->lock);
3508}