blob: c8c658bfcf9dbcdebc7c8873b258347bd22b37e1 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200221static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
222static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200223static int ath5k_start(struct ieee80211_hw *hw);
224static void ath5k_stop(struct ieee80211_hw *hw);
225static int ath5k_add_interface(struct ieee80211_hw *hw,
226 struct ieee80211_if_init_conf *conf);
227static void ath5k_remove_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200229static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg32bfd352007-12-19 01:31:26 +0100230static int ath5k_config_interface(struct ieee80211_hw *hw,
231 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200232 struct ieee80211_if_conf *conf);
233static void ath5k_configure_filter(struct ieee80211_hw *hw,
234 unsigned int changed_flags,
235 unsigned int *new_flags,
236 int mc_count, struct dev_mc_list *mclist);
237static int ath5k_set_key(struct ieee80211_hw *hw,
238 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100239 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200240 struct ieee80211_key_conf *key);
241static int ath5k_get_stats(struct ieee80211_hw *hw,
242 struct ieee80211_low_level_stats *stats);
243static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
244 struct ieee80211_tx_queue_stats *stats);
245static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100246static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200247static void ath5k_reset_tsf(struct ieee80211_hw *hw);
David S. Miller5b9ab2e2008-11-26 23:48:40 -0800248static int ath5k_beacon_update(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200249 struct sk_buff *skb);
Martin Xu02969b32008-11-24 10:49:27 +0800250static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
251 struct ieee80211_vif *vif,
252 struct ieee80211_bss_conf *bss_conf,
253 u32 changes);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200254
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100255static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200256 .tx = ath5k_tx,
257 .start = ath5k_start,
258 .stop = ath5k_stop,
259 .add_interface = ath5k_add_interface,
260 .remove_interface = ath5k_remove_interface,
261 .config = ath5k_config,
262 .config_interface = ath5k_config_interface,
263 .configure_filter = ath5k_configure_filter,
264 .set_key = ath5k_set_key,
265 .get_stats = ath5k_get_stats,
266 .conf_tx = NULL,
267 .get_tx_stats = ath5k_get_tx_stats,
268 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100269 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800271 .bss_info_changed = ath5k_bss_info_changed,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272};
273
274/*
275 * Prototypes - Internal functions
276 */
277/* Attach detach */
278static int ath5k_attach(struct pci_dev *pdev,
279 struct ieee80211_hw *hw);
280static void ath5k_detach(struct pci_dev *pdev,
281 struct ieee80211_hw *hw);
282/* Channel/mode setup */
283static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
285 struct ieee80211_channel *channels,
286 unsigned int mode,
287 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200288static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static int ath5k_chan_set(struct ath5k_softc *sc,
290 struct ieee80211_channel *chan);
291static void ath5k_setcurmode(struct ath5k_softc *sc,
292 unsigned int mode);
293static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500294
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295/* Descriptor setup */
296static int ath5k_desc_alloc(struct ath5k_softc *sc,
297 struct pci_dev *pdev);
298static void ath5k_desc_free(struct ath5k_softc *sc,
299 struct pci_dev *pdev);
300/* Buffers setup */
301static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
302 struct ath5k_buf *bf);
303static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200304 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200305static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
306 struct ath5k_buf *bf)
307{
308 BUG_ON(!bf);
309 if (!bf->skb)
310 return;
311 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
312 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200313 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200314 bf->skb = NULL;
315}
316
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100317static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
318 struct ath5k_buf *bf)
319{
320 BUG_ON(!bf);
321 if (!bf->skb)
322 return;
323 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
324 PCI_DMA_FROMDEVICE);
325 dev_kfree_skb_any(bf->skb);
326 bf->skb = NULL;
327}
328
329
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200330/* Queues setup */
331static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
332 int qtype, int subtype);
333static int ath5k_beaconq_setup(struct ath5k_hw *ah);
334static int ath5k_beaconq_config(struct ath5k_softc *sc);
335static void ath5k_txq_drainq(struct ath5k_softc *sc,
336 struct ath5k_txq *txq);
337static void ath5k_txq_cleanup(struct ath5k_softc *sc);
338static void ath5k_txq_release(struct ath5k_softc *sc);
339/* Rx handling */
340static int ath5k_rx_start(struct ath5k_softc *sc);
341static void ath5k_rx_stop(struct ath5k_softc *sc);
342static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
343 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900344 struct sk_buff *skb,
345 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200346static void ath5k_tasklet_rx(unsigned long data);
347/* Tx handling */
348static void ath5k_tx_processq(struct ath5k_softc *sc,
349 struct ath5k_txq *txq);
350static void ath5k_tasklet_tx(unsigned long data);
351/* Beacon handling */
352static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200353 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354static void ath5k_beacon_send(struct ath5k_softc *sc);
355static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900356static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500357static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358
359static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
360{
361 u64 tsf = ath5k_hw_get_tsf64(ah);
362
363 if ((tsf & 0x7fff) < rstamp)
364 tsf -= 0x8000;
365
366 return (tsf & ~0x7fff) | rstamp;
367}
368
369/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500370static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200371static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500372static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373static irqreturn_t ath5k_intr(int irq, void *dev_id);
374static void ath5k_tasklet_reset(unsigned long data);
375
376static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377
378/*
379 * Module init/exit functions
380 */
381static int __init
382init_ath5k_pci(void)
383{
384 int ret;
385
386 ath5k_debug_init();
387
John W. Linville04a9e452008-02-01 16:03:45 -0500388 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200389 if (ret) {
390 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
391 return ret;
392 }
393
394 return 0;
395}
396
397static void __exit
398exit_ath5k_pci(void)
399{
John W. Linville04a9e452008-02-01 16:03:45 -0500400 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200401
402 ath5k_debug_finish();
403}
404
405module_init(init_ath5k_pci);
406module_exit(exit_ath5k_pci);
407
408
409/********************\
410* PCI Initialization *
411\********************/
412
413static const char *
414ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
415{
416 const char *name = "xxxxx";
417 unsigned int i;
418
419 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
420 if (srev_names[i].sr_type != type)
421 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300422
423 if ((val & 0xf0) == srev_names[i].sr_val)
424 name = srev_names[i].sr_name;
425
426 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200427 name = srev_names[i].sr_name;
428 break;
429 }
430 }
431
432 return name;
433}
434
435static int __devinit
436ath5k_pci_probe(struct pci_dev *pdev,
437 const struct pci_device_id *id)
438{
439 void __iomem *mem;
440 struct ath5k_softc *sc;
441 struct ieee80211_hw *hw;
442 int ret;
443 u8 csz;
444
445 ret = pci_enable_device(pdev);
446 if (ret) {
447 dev_err(&pdev->dev, "can't enable device\n");
448 goto err;
449 }
450
451 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700452 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200453 if (ret) {
454 dev_err(&pdev->dev, "32-bit DMA not available\n");
455 goto err_dis;
456 }
457
458 /*
459 * Cache line size is used to size and align various
460 * structures used to communicate with the hardware.
461 */
462 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
463 if (csz == 0) {
464 /*
465 * Linux 2.4.18 (at least) writes the cache line size
466 * register as a 16-bit wide register which is wrong.
467 * We must have this setup properly for rx buffer
468 * DMA to work so force a reasonable value here if it
469 * comes up zero.
470 */
471 csz = L1_CACHE_BYTES / sizeof(u32);
472 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
473 }
474 /*
475 * The default setting of latency timer yields poor results,
476 * set it to the value used by other systems. It may be worth
477 * tweaking this setting more.
478 */
479 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
480
481 /* Enable bus mastering */
482 pci_set_master(pdev);
483
484 /*
485 * Disable the RETRY_TIMEOUT register (0x41) to keep
486 * PCI Tx retries from interfering with C3 CPU state.
487 */
488 pci_write_config_byte(pdev, 0x41, 0);
489
490 ret = pci_request_region(pdev, 0, "ath5k");
491 if (ret) {
492 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
493 goto err_dis;
494 }
495
496 mem = pci_iomap(pdev, 0, 0);
497 if (!mem) {
498 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
499 ret = -EIO;
500 goto err_reg;
501 }
502
503 /*
504 * Allocate hw (mac80211 main struct)
505 * and hw->priv (driver private data)
506 */
507 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
508 if (hw == NULL) {
509 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
510 ret = -ENOMEM;
511 goto err_map;
512 }
513
514 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
515
516 /* Initialize driver private data */
517 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200518 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
519 IEEE80211_HW_SIGNAL_DBM |
520 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700521
522 hw->wiphy->interface_modes =
523 BIT(NL80211_IFTYPE_STATION) |
524 BIT(NL80211_IFTYPE_ADHOC) |
525 BIT(NL80211_IFTYPE_MESH_POINT);
526
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200527 hw->extra_tx_headroom = 2;
528 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200529 sc = hw->priv;
530 sc->hw = hw;
531 sc->pdev = pdev;
532
533 ath5k_debug_init_device(sc);
534
535 /*
536 * Mark the device as detached to avoid processing
537 * interrupts until setup is complete.
538 */
539 __set_bit(ATH_STAT_INVALID, sc->status);
540
541 sc->iobase = mem; /* So we can unmap it on detach */
542 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200543 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200544 mutex_init(&sc->lock);
545 spin_lock_init(&sc->rxbuflock);
546 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200547 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200548
549 /* Set private data */
550 pci_set_drvdata(pdev, hw);
551
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200552 /* Setup interrupt handler */
553 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
554 if (ret) {
555 ATH5K_ERR(sc, "request_irq failed\n");
556 goto err_free;
557 }
558
559 /* Initialize device */
560 sc->ah = ath5k_hw_attach(sc, id->driver_data);
561 if (IS_ERR(sc->ah)) {
562 ret = PTR_ERR(sc->ah);
563 goto err_irq;
564 }
565
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200566 /* set up multi-rate retry capabilities */
567 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200568 hw->max_rates = 4;
569 hw->max_rate_tries = 11;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200570 }
571
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200572 /* Finish private driver data initialization */
573 ret = ath5k_attach(pdev, hw);
574 if (ret)
575 goto err_ah;
576
577 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300578 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 sc->ah->ah_mac_srev,
580 sc->ah->ah_phy_revision);
581
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500582 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500584 if (sc->ah->ah_radio_5ghz_revision &&
585 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500587 if (!test_bit(AR5K_MODE_11A,
588 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500590 ath5k_chip_name(AR5K_VERSION_RAD,
591 sc->ah->ah_radio_5ghz_revision),
592 sc->ah->ah_radio_5ghz_revision);
593 /* No 2GHz support (5110 and some
594 * 5Ghz only cards) -> report 5Ghz radio */
595 } else if (!test_bit(AR5K_MODE_11B,
596 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500598 ath5k_chip_name(AR5K_VERSION_RAD,
599 sc->ah->ah_radio_5ghz_revision),
600 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200601 /* Multiband radio */
602 } else {
603 ATH5K_INFO(sc, "RF%s multiband radio found"
604 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500605 ath5k_chip_name(AR5K_VERSION_RAD,
606 sc->ah->ah_radio_5ghz_revision),
607 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608 }
609 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500610 /* Multi chip radio (RF5111 - RF2111) ->
611 * report both 2GHz/5GHz radios */
612 else if (sc->ah->ah_radio_5ghz_revision &&
613 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500615 ath5k_chip_name(AR5K_VERSION_RAD,
616 sc->ah->ah_radio_5ghz_revision),
617 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500619 ath5k_chip_name(AR5K_VERSION_RAD,
620 sc->ah->ah_radio_2ghz_revision),
621 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 }
623 }
624
625
626 /* ready to process interrupts */
627 __clear_bit(ATH_STAT_INVALID, sc->status);
628
629 return 0;
630err_ah:
631 ath5k_hw_detach(sc->ah);
632err_irq:
633 free_irq(pdev->irq, sc);
634err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200635 ieee80211_free_hw(hw);
636err_map:
637 pci_iounmap(pdev, mem);
638err_reg:
639 pci_release_region(pdev, 0);
640err_dis:
641 pci_disable_device(pdev);
642err:
643 return ret;
644}
645
646static void __devexit
647ath5k_pci_remove(struct pci_dev *pdev)
648{
649 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
650 struct ath5k_softc *sc = hw->priv;
651
652 ath5k_debug_finish_device(sc);
653 ath5k_detach(pdev, hw);
654 ath5k_hw_detach(sc->ah);
655 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200656 pci_iounmap(pdev, sc->iobase);
657 pci_release_region(pdev, 0);
658 pci_disable_device(pdev);
659 ieee80211_free_hw(hw);
660}
661
662#ifdef CONFIG_PM
663static int
664ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
665{
666 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
667 struct ath5k_softc *sc = hw->priv;
668
Bob Copeland3a078872008-06-25 22:35:28 -0400669 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200670
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200671 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672 pci_save_state(pdev);
673 pci_disable_device(pdev);
674 pci_set_power_state(pdev, PCI_D3hot);
675
676 return 0;
677}
678
679static int
680ath5k_pci_resume(struct pci_dev *pdev)
681{
682 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
683 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200684 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200685
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200686 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687
688 err = pci_enable_device(pdev);
689 if (err)
690 return err;
691
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200692 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
693 if (err) {
694 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200695 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200696 }
697
Bob Copeland3a078872008-06-25 22:35:28 -0400698 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500700
Michael Karcher37465c82008-08-07 19:34:01 +0200701err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200702 pci_disable_device(pdev);
703 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200704}
705#endif /* CONFIG_PM */
706
707
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708/***********************\
709* Driver Initialization *
710\***********************/
711
Bob Copelandf769c362009-03-30 22:30:31 -0400712static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
713{
714 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
715 struct ath5k_softc *sc = hw->priv;
716 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
717
718 return ath_reg_notifier_apply(wiphy, request, reg);
719}
720
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721static int
722ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
723{
724 struct ath5k_softc *sc = hw->priv;
725 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500726 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727 int ret;
728
729 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
730
731 /*
732 * Check if the MAC has multi-rate retry support.
733 * We do this by trying to setup a fake extended
734 * descriptor. MAC's that don't have support will
735 * return false w/o doing anything. MAC's that do
736 * support it will return true w/o doing anything.
737 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300738 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100739 if (ret < 0)
740 goto err;
741 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200742 __set_bit(ATH_STAT_MRRETRY, sc->status);
743
744 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200745 * Collect the channel list. The 802.11 layer
746 * is resposible for filtering this list based
747 * on settings like the phy mode and regulatory
748 * domain restrictions.
749 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200750 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 if (ret) {
752 ATH5K_ERR(sc, "can't get channels\n");
753 goto err;
754 }
755
756 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500757 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
758 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500760 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761
762 /*
763 * Allocate tx+rx descriptors and populate the lists.
764 */
765 ret = ath5k_desc_alloc(sc, pdev);
766 if (ret) {
767 ATH5K_ERR(sc, "can't allocate descriptors\n");
768 goto err;
769 }
770
771 /*
772 * Allocate hardware transmit queues: one queue for
773 * beacon frames and one data queue for each QoS
774 * priority. Note that hw functions handle reseting
775 * these queues at the needed time.
776 */
777 ret = ath5k_beaconq_setup(ah);
778 if (ret < 0) {
779 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
780 goto err_desc;
781 }
782 sc->bhalq = ret;
783
784 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
785 if (IS_ERR(sc->txq)) {
786 ATH5K_ERR(sc, "can't setup xmit queue\n");
787 ret = PTR_ERR(sc->txq);
788 goto err_bhal;
789 }
790
791 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
792 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
793 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500794 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796
Bob Copeland0e149cf2008-11-17 23:40:38 -0500797 ret = ath5k_eeprom_read_mac(ah, mac);
798 if (ret) {
799 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
800 sc->pdev->device);
801 goto err_queues;
802 }
803
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804 SET_IEEE80211_PERM_ADDR(hw, mac);
805 /* All MAC address bits matter for ACKs */
806 memset(sc->bssidmask, 0xff, ETH_ALEN);
807 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
808
Bob Copelandf769c362009-03-30 22:30:31 -0400809 ah->ah_regulatory.current_rd =
810 ah->ah_capabilities.cap_eeprom.ee_regdomain;
811 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
812 if (ret) {
813 ATH5K_ERR(sc, "can't initialize regulatory system\n");
814 goto err_queues;
815 }
816
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200817 ret = ieee80211_register_hw(hw);
818 if (ret) {
819 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
820 goto err_queues;
821 }
822
Bob Copelandf769c362009-03-30 22:30:31 -0400823 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
824 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
825
Bob Copeland3a078872008-06-25 22:35:28 -0400826 ath5k_init_leds(sc);
827
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828 return 0;
829err_queues:
830 ath5k_txq_release(sc);
831err_bhal:
832 ath5k_hw_release_tx_queue(ah, sc->bhalq);
833err_desc:
834 ath5k_desc_free(sc, pdev);
835err:
836 return ret;
837}
838
839static void
840ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
841{
842 struct ath5k_softc *sc = hw->priv;
843
844 /*
845 * NB: the order of these is important:
846 * o call the 802.11 layer before detaching ath5k_hw to
847 * insure callbacks into the driver to delete global
848 * key cache entries can be handled
849 * o reclaim the tx queue data structures after calling
850 * the 802.11 layer as we'll get called back to reclaim
851 * node state and potentially want to use them
852 * o to cleanup the tx queues the hal is called, so detach
853 * it last
854 * XXX: ??? detach ath5k_hw ???
855 * Other than that, it's straightforward...
856 */
857 ieee80211_unregister_hw(hw);
858 ath5k_desc_free(sc, pdev);
859 ath5k_txq_release(sc);
860 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400861 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200862
863 /*
864 * NB: can't reclaim these until after ieee80211_ifdetach
865 * returns because we'll get called back to reclaim node
866 * state and potentially want to use them.
867 */
868}
869
870
871
872
873/********************\
874* Channel/mode setup *
875\********************/
876
877/*
878 * Convert IEEE channel number to MHz frequency.
879 */
880static inline short
881ath5k_ieee2mhz(short chan)
882{
883 if (chan <= 14 || chan >= 27)
884 return ieee80211chan2mhz(chan);
885 else
886 return 2212 + chan * 20;
887}
888
Bob Copeland42639fc2009-03-30 08:05:29 -0400889/*
890 * Returns true for the channel numbers used without all_channels modparam.
891 */
892static bool ath5k_is_standard_channel(short chan)
893{
894 return ((chan <= 14) ||
895 /* UNII 1,2 */
896 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
897 /* midband */
898 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
899 /* UNII-3 */
900 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
901}
902
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200903static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200904ath5k_copy_channels(struct ath5k_hw *ah,
905 struct ieee80211_channel *channels,
906 unsigned int mode,
907 unsigned int max)
908{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500909 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200910
911 if (!test_bit(mode, ah->ah_modes))
912 return 0;
913
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200914 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500915 case AR5K_MODE_11A:
916 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200917 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500918 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200919 chfreq = CHANNEL_5GHZ;
920 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500921 case AR5K_MODE_11B:
922 case AR5K_MODE_11G:
923 case AR5K_MODE_11G_TURBO:
924 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200925 chfreq = CHANNEL_2GHZ;
926 break;
927 default:
928 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
929 return 0;
930 }
931
932 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500933 ch = i + 1 ;
934 freq = ath5k_ieee2mhz(ch);
935
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500937 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200938 continue;
939
Bob Copeland42639fc2009-03-30 08:05:29 -0400940 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
941 continue;
942
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500943 /* Write channel info and increment counter */
944 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500945 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
946 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500947 switch (mode) {
948 case AR5K_MODE_11A:
949 case AR5K_MODE_11G:
950 channels[count].hw_value = chfreq | CHANNEL_OFDM;
951 break;
952 case AR5K_MODE_11A_TURBO:
953 case AR5K_MODE_11G_TURBO:
954 channels[count].hw_value = chfreq |
955 CHANNEL_OFDM | CHANNEL_TURBO;
956 break;
957 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500958 channels[count].hw_value = CHANNEL_B;
959 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200960
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200961 count++;
962 max--;
963 }
964
965 return count;
966}
967
Bruno Randolf63266a62008-07-30 17:12:58 +0200968static void
969ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
970{
971 u8 i;
972
973 for (i = 0; i < AR5K_MAX_RATES; i++)
974 sc->rate_idx[b->band][i] = -1;
975
976 for (i = 0; i < b->n_bitrates; i++) {
977 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
978 if (b->bitrates[i].hw_value_short)
979 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
980 }
981}
982
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200983static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200984ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200985{
986 struct ath5k_softc *sc = hw->priv;
987 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200988 struct ieee80211_supported_band *sband;
989 int max_c, count_c = 0;
990 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200991
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500992 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200993 max_c = ARRAY_SIZE(sc->channels);
994
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500995 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200996 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
997 sband->band = IEEE80211_BAND_2GHZ;
998 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999
Bruno Randolf63266a62008-07-30 17:12:58 +02001000 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1001 /* G mode */
1002 memcpy(sband->bitrates, &ath5k_rates[0],
1003 sizeof(struct ieee80211_rate) * 12);
1004 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001006 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001007 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001008 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001009
1010 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001011 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001012 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001013 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1014 /* B mode */
1015 memcpy(sband->bitrates, &ath5k_rates[0],
1016 sizeof(struct ieee80211_rate) * 4);
1017 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018
Bruno Randolf63266a62008-07-30 17:12:58 +02001019 /* 5211 only supports B rates and uses 4bit rate codes
1020 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1021 * fix them up here:
1022 */
1023 if (ah->ah_version == AR5K_AR5211) {
1024 for (i = 0; i < 4; i++) {
1025 sband->bitrates[i].hw_value =
1026 sband->bitrates[i].hw_value & 0xF;
1027 sband->bitrates[i].hw_value_short =
1028 sband->bitrates[i].hw_value_short & 0xF;
1029 }
1030 }
1031
1032 sband->channels = sc->channels;
1033 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1034 AR5K_MODE_11B, max_c);
1035
1036 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1037 count_c = sband->n_channels;
1038 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001039 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001040 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001041
Bruno Randolf63266a62008-07-30 17:12:58 +02001042 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001043 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001044 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001045 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001046 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1047
1048 memcpy(sband->bitrates, &ath5k_rates[4],
1049 sizeof(struct ieee80211_rate) * 8);
1050 sband->n_bitrates = 8;
1051
1052 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001053 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1054 AR5K_MODE_11A, max_c);
1055
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1057 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001058 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001059
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001060 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001061
1062 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063}
1064
1065/*
1066 * Set/change channels. If the channel is really being changed,
1067 * it's done by reseting the chip. To accomplish this we must
1068 * first cleanup any pending DMA, then restart stuff after a la
1069 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001070 *
1071 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001072 */
1073static int
1074ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1075{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001076 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1077 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001078
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001079 if (chan->center_freq != sc->curchan->center_freq ||
1080 chan->hw_value != sc->curchan->hw_value) {
1081
1082 sc->curchan = chan;
1083 sc->curband = &sc->sbands[chan->band];
1084
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001085 /*
1086 * To switch channels clear any pending DMA operations;
1087 * wait long enough for the RX fifo to drain, reset the
1088 * hardware at the new frequency, and then re-enable
1089 * the relevant bits of the h/w.
1090 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001091 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001092 }
1093
1094 return 0;
1095}
1096
1097static void
1098ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1099{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001102 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001103 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1104 } else {
1105 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1106 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107}
1108
1109static void
1110ath5k_mode_setup(struct ath5k_softc *sc)
1111{
1112 struct ath5k_hw *ah = sc->ah;
1113 u32 rfilt;
1114
1115 /* configure rx filter */
1116 rfilt = sc->filter_flags;
1117 ath5k_hw_set_rx_filter(ah, rfilt);
1118
1119 if (ath5k_hw_hasbssidmask(ah))
1120 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1121
1122 /* configure operational mode */
1123 ath5k_hw_set_opmode(ah);
1124
1125 ath5k_hw_set_mcast_filter(ah, 0, 0);
1126 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1127}
1128
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001129static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001130ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1131{
Bob Copelandb7266042009-03-02 21:55:18 -05001132 int rix;
1133
1134 /* return base rate on errors */
1135 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1136 "hw_rix out of bounds: %x\n", hw_rix))
1137 return 0;
1138
1139 rix = sc->rate_idx[sc->curband->band][hw_rix];
1140 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1141 rix = 0;
1142
1143 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001144}
1145
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146/***************\
1147* Buffers setup *
1148\***************/
1149
Bob Copelandb6ea0352009-01-10 14:42:54 -05001150static
1151struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1152{
1153 struct sk_buff *skb;
1154 unsigned int off;
1155
1156 /*
1157 * Allocate buffer with headroom_needed space for the
1158 * fake physical layer header at the start.
1159 */
1160 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1161
1162 if (!skb) {
1163 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1164 sc->rxbufsize + sc->cachelsz - 1);
1165 return NULL;
1166 }
1167 /*
1168 * Cache-line-align. This is important (for the
1169 * 5210 at least) as not doing so causes bogus data
1170 * in rx'd frames.
1171 */
1172 off = ((unsigned long)skb->data) % sc->cachelsz;
1173 if (off != 0)
1174 skb_reserve(skb, sc->cachelsz - off);
1175
1176 *skb_addr = pci_map_single(sc->pdev,
1177 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1178 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1179 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1180 dev_kfree_skb(skb);
1181 return NULL;
1182 }
1183 return skb;
1184}
1185
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001186static int
1187ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1188{
1189 struct ath5k_hw *ah = sc->ah;
1190 struct sk_buff *skb = bf->skb;
1191 struct ath5k_desc *ds;
1192
Bob Copelandb6ea0352009-01-10 14:42:54 -05001193 if (!skb) {
1194 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1195 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001196 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001197 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001198 }
1199
1200 /*
1201 * Setup descriptors. For receive we always terminate
1202 * the descriptor list with a self-linked entry so we'll
1203 * not get overrun under high load (as can happen with a
1204 * 5212 when ANI processing enables PHY error frames).
1205 *
1206 * To insure the last descriptor is self-linked we create
1207 * each descriptor as self-linked and add it to the end. As
1208 * each additional descriptor is added the previous self-linked
1209 * entry is ``fixed'' naturally. This should be safe even
1210 * if DMA is happening. When processing RX interrupts we
1211 * never remove/process the last, self-linked, entry on the
1212 * descriptor list. This insures the hardware always has
1213 * someplace to write a new frame.
1214 */
1215 ds = bf->desc;
1216 ds->ds_link = bf->daddr; /* link to self */
1217 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001218 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001219 skb_tailroom(skb), /* buffer size */
1220 0);
1221
1222 if (sc->rxlink != NULL)
1223 *sc->rxlink = bf->daddr;
1224 sc->rxlink = &ds->ds_link;
1225 return 0;
1226}
1227
1228static int
Johannes Berge039fa42008-05-15 12:55:29 +02001229ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001230{
1231 struct ath5k_hw *ah = sc->ah;
1232 struct ath5k_txq *txq = sc->txq;
1233 struct ath5k_desc *ds = bf->desc;
1234 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001235 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001236 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001237 struct ieee80211_rate *rate;
1238 unsigned int mrr_rate[3], mrr_tries[3];
1239 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001240 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001241 u16 cts_rate = 0;
1242 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001243 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244
1245 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001246
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001247 /* XXX endianness */
1248 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1249 PCI_DMA_TODEVICE);
1250
Bob Copeland8902ff42009-01-22 08:44:20 -05001251 rate = ieee80211_get_tx_rate(sc->hw, info);
1252
Johannes Berge039fa42008-05-15 12:55:29 +02001253 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001254 flags |= AR5K_TXDESC_NOACK;
1255
Bob Copeland8902ff42009-01-22 08:44:20 -05001256 rc_flags = info->control.rates[0].flags;
1257 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1258 rate->hw_value_short : rate->hw_value;
1259
Bruno Randolf281c56d2008-02-05 18:44:55 +09001260 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001261
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001262 /* FIXME: If we are in g mode and rate is a CCK rate
1263 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1264 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001265 if (info->control.hw_key) {
1266 keyidx = info->control.hw_key->hw_key_idx;
1267 pktlen += info->control.hw_key->icv_len;
1268 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001269 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1270 flags |= AR5K_TXDESC_RTSENA;
1271 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1272 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1273 sc->vif, pktlen, info));
1274 }
1275 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1276 flags |= AR5K_TXDESC_CTSENA;
1277 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1278 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1279 sc->vif, pktlen, info));
1280 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001281 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1282 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001283 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001284 hw_rate,
Bob Copeland07c1e852009-01-22 08:44:21 -05001285 info->control.rates[0].count, keyidx, 0, flags,
1286 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001287 if (ret)
1288 goto err_unmap;
1289
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001290 memset(mrr_rate, 0, sizeof(mrr_rate));
1291 memset(mrr_tries, 0, sizeof(mrr_tries));
1292 for (i = 0; i < 3; i++) {
1293 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1294 if (!rate)
1295 break;
1296
1297 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001298 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001299 }
1300
1301 ah->ah_setup_mrr_tx_desc(ah, ds,
1302 mrr_rate[0], mrr_tries[0],
1303 mrr_rate[1], mrr_tries[1],
1304 mrr_rate[2], mrr_tries[2]);
1305
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001306 ds->ds_link = 0;
1307 ds->ds_data = bf->skbaddr;
1308
1309 spin_lock_bh(&txq->lock);
1310 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001311 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001312 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001313 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001314 else /* no, so only link it */
1315 *txq->link = bf->daddr;
1316
1317 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001318 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001319 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001320 spin_unlock_bh(&txq->lock);
1321
1322 return 0;
1323err_unmap:
1324 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1325 return ret;
1326}
1327
1328/*******************\
1329* Descriptors setup *
1330\*******************/
1331
1332static int
1333ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1334{
1335 struct ath5k_desc *ds;
1336 struct ath5k_buf *bf;
1337 dma_addr_t da;
1338 unsigned int i;
1339 int ret;
1340
1341 /* allocate descriptors */
1342 sc->desc_len = sizeof(struct ath5k_desc) *
1343 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1344 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1345 if (sc->desc == NULL) {
1346 ATH5K_ERR(sc, "can't allocate descriptors\n");
1347 ret = -ENOMEM;
1348 goto err;
1349 }
1350 ds = sc->desc;
1351 da = sc->desc_daddr;
1352 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1353 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1354
1355 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1356 sizeof(struct ath5k_buf), GFP_KERNEL);
1357 if (bf == NULL) {
1358 ATH5K_ERR(sc, "can't allocate bufptr\n");
1359 ret = -ENOMEM;
1360 goto err_free;
1361 }
1362 sc->bufptr = bf;
1363
1364 INIT_LIST_HEAD(&sc->rxbuf);
1365 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1366 bf->desc = ds;
1367 bf->daddr = da;
1368 list_add_tail(&bf->list, &sc->rxbuf);
1369 }
1370
1371 INIT_LIST_HEAD(&sc->txbuf);
1372 sc->txbuf_len = ATH_TXBUF;
1373 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1374 da += sizeof(*ds)) {
1375 bf->desc = ds;
1376 bf->daddr = da;
1377 list_add_tail(&bf->list, &sc->txbuf);
1378 }
1379
1380 /* beacon buffer */
1381 bf->desc = ds;
1382 bf->daddr = da;
1383 sc->bbuf = bf;
1384
1385 return 0;
1386err_free:
1387 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1388err:
1389 sc->desc = NULL;
1390 return ret;
1391}
1392
1393static void
1394ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1395{
1396 struct ath5k_buf *bf;
1397
1398 ath5k_txbuf_free(sc, sc->bbuf);
1399 list_for_each_entry(bf, &sc->txbuf, list)
1400 ath5k_txbuf_free(sc, bf);
1401 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d3752009-01-30 01:36:48 +01001402 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001403
1404 /* Free memory associated with all descriptors */
1405 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1406
1407 kfree(sc->bufptr);
1408 sc->bufptr = NULL;
1409}
1410
1411
1412
1413
1414
1415/**************\
1416* Queues setup *
1417\**************/
1418
1419static struct ath5k_txq *
1420ath5k_txq_setup(struct ath5k_softc *sc,
1421 int qtype, int subtype)
1422{
1423 struct ath5k_hw *ah = sc->ah;
1424 struct ath5k_txq *txq;
1425 struct ath5k_txq_info qi = {
1426 .tqi_subtype = subtype,
1427 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1428 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1429 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1430 };
1431 int qnum;
1432
1433 /*
1434 * Enable interrupts only for EOL and DESC conditions.
1435 * We mark tx descriptors to receive a DESC interrupt
1436 * when a tx queue gets deep; otherwise waiting for the
1437 * EOL to reap descriptors. Note that this is done to
1438 * reduce interrupt load and this only defers reaping
1439 * descriptors, never transmitting frames. Aside from
1440 * reducing interrupts this also permits more concurrency.
1441 * The only potential downside is if the tx queue backs
1442 * up in which case the top half of the kernel may backup
1443 * due to a lack of tx descriptors.
1444 */
1445 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1446 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1447 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1448 if (qnum < 0) {
1449 /*
1450 * NB: don't print a message, this happens
1451 * normally on parts with too few tx queues
1452 */
1453 return ERR_PTR(qnum);
1454 }
1455 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1456 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1457 qnum, ARRAY_SIZE(sc->txqs));
1458 ath5k_hw_release_tx_queue(ah, qnum);
1459 return ERR_PTR(-EINVAL);
1460 }
1461 txq = &sc->txqs[qnum];
1462 if (!txq->setup) {
1463 txq->qnum = qnum;
1464 txq->link = NULL;
1465 INIT_LIST_HEAD(&txq->q);
1466 spin_lock_init(&txq->lock);
1467 txq->setup = true;
1468 }
1469 return &sc->txqs[qnum];
1470}
1471
1472static int
1473ath5k_beaconq_setup(struct ath5k_hw *ah)
1474{
1475 struct ath5k_txq_info qi = {
1476 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1477 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1478 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1479 /* NB: for dynamic turbo, don't enable any other interrupts */
1480 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1481 };
1482
1483 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1484}
1485
1486static int
1487ath5k_beaconq_config(struct ath5k_softc *sc)
1488{
1489 struct ath5k_hw *ah = sc->ah;
1490 struct ath5k_txq_info qi;
1491 int ret;
1492
1493 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1494 if (ret)
1495 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001496 if (sc->opmode == NL80211_IFTYPE_AP ||
1497 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001498 /*
1499 * Always burst out beacon and CAB traffic
1500 * (aifs = cwmin = cwmax = 0)
1501 */
1502 qi.tqi_aifs = 0;
1503 qi.tqi_cw_min = 0;
1504 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001505 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001506 /*
1507 * Adhoc mode; backoff between 0 and (2 * cw_min).
1508 */
1509 qi.tqi_aifs = 0;
1510 qi.tqi_cw_min = 0;
1511 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001512 }
1513
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001514 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1515 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1516 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1517
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001518 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001519 if (ret) {
1520 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1521 "hardware queue!\n", __func__);
1522 return ret;
1523 }
1524
1525 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1526}
1527
1528static void
1529ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1530{
1531 struct ath5k_buf *bf, *bf0;
1532
1533 /*
1534 * NB: this assumes output has been stopped and
1535 * we do not need to block ath5k_tx_tasklet
1536 */
1537 spin_lock_bh(&txq->lock);
1538 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001539 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001540
1541 ath5k_txbuf_free(sc, bf);
1542
1543 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001544 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001545 list_move_tail(&bf->list, &sc->txbuf);
1546 sc->txbuf_len++;
1547 spin_unlock_bh(&sc->txbuflock);
1548 }
1549 txq->link = NULL;
1550 spin_unlock_bh(&txq->lock);
1551}
1552
1553/*
1554 * Drain the transmit queues and reclaim resources.
1555 */
1556static void
1557ath5k_txq_cleanup(struct ath5k_softc *sc)
1558{
1559 struct ath5k_hw *ah = sc->ah;
1560 unsigned int i;
1561
1562 /* XXX return value */
1563 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1564 /* don't touch the hardware if marked invalid */
1565 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1566 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001567 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1569 if (sc->txqs[i].setup) {
1570 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1571 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1572 "link %p\n",
1573 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001574 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001575 sc->txqs[i].qnum),
1576 sc->txqs[i].link);
1577 }
1578 }
Johannes Berg36d68252008-05-15 12:55:26 +02001579 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001580
1581 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1582 if (sc->txqs[i].setup)
1583 ath5k_txq_drainq(sc, &sc->txqs[i]);
1584}
1585
1586static void
1587ath5k_txq_release(struct ath5k_softc *sc)
1588{
1589 struct ath5k_txq *txq = sc->txqs;
1590 unsigned int i;
1591
1592 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1593 if (txq->setup) {
1594 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1595 txq->setup = false;
1596 }
1597}
1598
1599
1600
1601
1602/*************\
1603* RX Handling *
1604\*************/
1605
1606/*
1607 * Enable the receive h/w following a reset.
1608 */
1609static int
1610ath5k_rx_start(struct ath5k_softc *sc)
1611{
1612 struct ath5k_hw *ah = sc->ah;
1613 struct ath5k_buf *bf;
1614 int ret;
1615
1616 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1617
1618 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1619 sc->cachelsz, sc->rxbufsize);
1620
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001621 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001622 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001623 list_for_each_entry(bf, &sc->rxbuf, list) {
1624 ret = ath5k_rxbuf_setup(sc, bf);
1625 if (ret != 0) {
1626 spin_unlock_bh(&sc->rxbuflock);
1627 goto err;
1628 }
1629 }
1630 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001631 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001632 spin_unlock_bh(&sc->rxbuflock);
1633
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001634 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001635 ath5k_mode_setup(sc); /* set filters, etc. */
1636 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1637
1638 return 0;
1639err:
1640 return ret;
1641}
1642
1643/*
1644 * Disable the receive h/w in preparation for a reset.
1645 */
1646static void
1647ath5k_rx_stop(struct ath5k_softc *sc)
1648{
1649 struct ath5k_hw *ah = sc->ah;
1650
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001651 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001652 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1653 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001654
1655 ath5k_debug_printrxbuffs(sc, ah);
1656
1657 sc->rxlink = NULL; /* just in case */
1658}
1659
1660static unsigned int
1661ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001662 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001663{
1664 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001665 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001666
Bruno Randolfb47f4072008-03-05 18:35:45 +09001667 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1668 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001669 return RX_FLAG_DECRYPTED;
1670
1671 /* Apparently when a default key is used to decrypt the packet
1672 the hw does not set the index used to decrypt. In such cases
1673 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001674 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001675 if (ieee80211_has_protected(hdr->frame_control) &&
1676 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1677 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001678 keyix = skb->data[hlen + 3] >> 6;
1679
1680 if (test_bit(keyix, sc->keymap))
1681 return RX_FLAG_DECRYPTED;
1682 }
1683
1684 return 0;
1685}
1686
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001687
1688static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001689ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1690 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001691{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001692 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001693 u32 hw_tu;
1694 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1695
Harvey Harrison24b56e72008-06-14 23:33:38 -07001696 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001697 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001698 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1699 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001700 * Received an IBSS beacon with the same BSSID. Hardware *must*
1701 * have updated the local TSF. We have to work around various
1702 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001703 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001704 tsf = ath5k_hw_get_tsf64(sc->ah);
1705 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1706 hw_tu = TSF_TO_TU(tsf);
1707
1708 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1709 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001710 (unsigned long long)bc_tstamp,
1711 (unsigned long long)rxs->mactime,
1712 (unsigned long long)(rxs->mactime - bc_tstamp),
1713 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001714
1715 /*
1716 * Sometimes the HW will give us a wrong tstamp in the rx
1717 * status, causing the timestamp extension to go wrong.
1718 * (This seems to happen especially with beacon frames bigger
1719 * than 78 byte (incl. FCS))
1720 * But we know that the receive timestamp must be later than the
1721 * timestamp of the beacon since HW must have synced to that.
1722 *
1723 * NOTE: here we assume mactime to be after the frame was
1724 * received, not like mac80211 which defines it at the start.
1725 */
1726 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001727 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001728 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001729 (unsigned long long)rxs->mactime,
1730 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001731 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001732 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001733
1734 /*
1735 * Local TSF might have moved higher than our beacon timers,
1736 * in that case we have to update them to continue sending
1737 * beacons. This also takes care of synchronizing beacon sending
1738 * times with other stations.
1739 */
1740 if (hw_tu >= sc->nexttbtt)
1741 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001742 }
1743}
1744
Bob Copelandacf3c1a2009-02-15 12:06:11 -05001745static void ath5k_tasklet_beacon(unsigned long data)
1746{
1747 struct ath5k_softc *sc = (struct ath5k_softc *) data;
1748
1749 /*
1750 * Software beacon alert--time to send a beacon.
1751 *
1752 * In IBSS mode we use this interrupt just to
1753 * keep track of the next TBTT (target beacon
1754 * transmission time) in order to detect wether
1755 * automatic TSF updates happened.
1756 */
1757 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
1758 /* XXX: only if VEOL suppported */
1759 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
1760 sc->nexttbtt += sc->bintval;
1761 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1762 "SWBA nexttbtt: %x hw_tu: %x "
1763 "TSF: %llx\n",
1764 sc->nexttbtt,
1765 TSF_TO_TU(tsf),
1766 (unsigned long long) tsf);
1767 } else {
1768 spin_lock(&sc->block);
1769 ath5k_beacon_send(sc);
1770 spin_unlock(&sc->block);
1771 }
1772}
1773
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001774static void
1775ath5k_tasklet_rx(unsigned long data)
1776{
1777 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001778 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001779 struct sk_buff *skb, *next_skb;
1780 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001781 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001782 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001784 int ret;
1785 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001786 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001787
1788 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001789 if (list_empty(&sc->rxbuf)) {
1790 ATH5K_WARN(sc, "empty rx buf pool\n");
1791 goto unlock;
1792 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001793 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001794 rxs.flag = 0;
1795
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001796 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1797 BUG_ON(bf->skb == NULL);
1798 skb = bf->skb;
1799 ds = bf->desc;
1800
Bob Copelandc57ca812009-04-15 07:57:35 -04001801 /* bail if HW is still using self-linked descriptor */
1802 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1803 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001804
Bruno Randolfb47f4072008-03-05 18:35:45 +09001805 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001806 if (unlikely(ret == -EINPROGRESS))
1807 break;
1808 else if (unlikely(ret)) {
1809 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001810 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001811 return;
1812 }
1813
Bruno Randolfb47f4072008-03-05 18:35:45 +09001814 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001815 ATH5K_WARN(sc, "unsupported jumbo\n");
1816 goto next;
1817 }
1818
Bruno Randolfb47f4072008-03-05 18:35:45 +09001819 if (unlikely(rs.rs_status)) {
1820 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001821 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001822 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001823 /*
1824 * Decrypt error. If the error occurred
1825 * because there was no hardware key, then
1826 * let the frame through so the upper layers
1827 * can process it. This is necessary for 5210
1828 * parts which have no way to setup a ``clear''
1829 * key cache entry.
1830 *
1831 * XXX do key cache faulting
1832 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001833 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1834 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835 goto accept;
1836 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001837 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 rxs.flag |= RX_FLAG_MMIC_ERROR;
1839 goto accept;
1840 }
1841
1842 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001843 if ((rs.rs_status &
1844 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001845 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001846 goto next;
1847 }
1848accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001849 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1850
1851 /*
1852 * If we can't replace bf->skb with a new skb under memory
1853 * pressure, just skip this packet
1854 */
1855 if (!next_skb)
1856 goto next;
1857
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001858 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1859 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001860 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001861
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001862 /* The MAC header is padded to have 32-bit boundary if the
1863 * packet payload is non-zero. The general calculation for
1864 * padsize would take into account odd header lengths:
1865 * padsize = (4 - hdrlen % 4) % 4; However, since only
1866 * even-length headers are used, padding can only be 0 or 2
1867 * bytes and we can optimize this a bit. In addition, we must
1868 * not try to remove padding from short control frames that do
1869 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001871 padsize = ath5k_pad_size(hdrlen);
1872 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001873 memmove(skb->data + padsize, skb->data, hdrlen);
1874 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001875 }
1876
Bruno Randolfc0e18992008-01-21 11:09:46 +09001877 /*
1878 * always extend the mac timestamp, since this information is
1879 * also needed for proper IBSS merging.
1880 *
1881 * XXX: it might be too late to do it here, since rs_tstamp is
1882 * 15bit only. that means TSF extension has to be done within
1883 * 32768usec (about 32ms). it might be necessary to move this to
1884 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001885 *
1886 * Unfortunately we don't know when the hardware takes the rx
1887 * timestamp (beginning of phy frame, data frame, end of rx?).
1888 * The only thing we know is that it is hardware specific...
1889 * On AR5213 it seems the rx timestamp is at the end of the
1890 * frame, but i'm not sure.
1891 *
1892 * NOTE: mac80211 defines mactime at the beginning of the first
1893 * data symbol. Since we don't have any time references it's
1894 * impossible to comply to that. This affects IBSS merge only
1895 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001896 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001897 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001898 rxs.flag |= RX_FLAG_TSFT;
1899
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001900 rxs.freq = sc->curchan->center_freq;
1901 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001904 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001905
1906 /* An rssi of 35 indicates you should be able use
1907 * 54 Mbps reliably. A more elaborate scheme can be used
1908 * here but it requires a map of SNR/throughput for each
1909 * possible mode used */
1910 rxs.qual = rs.rs_rssi * 100 / 35;
1911
1912 /* rssi can be more than 35 though, anything above that
1913 * should be considered at 100% */
1914 if (rxs.qual > 100)
1915 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001916
Bruno Randolfb47f4072008-03-05 18:35:45 +09001917 rxs.antenna = rs.rs_antenna;
1918 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1919 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001920
Bruno Randolf06303352008-08-05 19:32:23 +02001921 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1922 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001923 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001924
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001925 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1926
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001927 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001928 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001929 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001930
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001932
1933 bf->skb = next_skb;
1934 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001935next:
1936 list_move_tail(&bf->list, &sc->rxbuf);
1937 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001938unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001939 spin_unlock(&sc->rxbuflock);
1940}
1941
1942
1943
1944
1945/*************\
1946* TX Handling *
1947\*************/
1948
1949static void
1950ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1951{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001952 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953 struct ath5k_buf *bf, *bf0;
1954 struct ath5k_desc *ds;
1955 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001956 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001957 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001958
1959 spin_lock(&txq->lock);
1960 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1961 ds = bf->desc;
1962
Bruno Randolfb47f4072008-03-05 18:35:45 +09001963 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964 if (unlikely(ret == -EINPROGRESS))
1965 break;
1966 else if (unlikely(ret)) {
1967 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1968 ret, txq->qnum);
1969 break;
1970 }
1971
1972 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001973 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001975
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001976 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1977 PCI_DMA_TODEVICE);
1978
Johannes Berge6a98542008-10-21 12:40:02 +02001979 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001980 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001981 struct ieee80211_tx_rate *r =
1982 &info->status.rates[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001983
1984 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001985 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1986 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001987 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001988 r->idx = -1;
1989 r->count = 0;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001990 }
1991 }
1992
Johannes Berge6a98542008-10-21 12:40:02 +02001993 /* count the successful attempt as well */
1994 info->status.rates[ts.ts_final_idx].count++;
1995
Bruno Randolfb47f4072008-03-05 18:35:45 +09001996 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001997 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001998 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001999 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002000 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002001 info->flags |= IEEE80211_TX_STAT_ACK;
2002 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003 }
2004
Johannes Berge039fa42008-05-15 12:55:29 +02002005 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02002006 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002007
2008 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02002009 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010 list_move_tail(&bf->list, &sc->txbuf);
2011 sc->txbuf_len++;
2012 spin_unlock(&sc->txbuflock);
2013 }
2014 if (likely(list_empty(&txq->q)))
2015 txq->link = NULL;
2016 spin_unlock(&txq->lock);
2017 if (sc->txbuf_len > ATH_TXBUF / 5)
2018 ieee80211_wake_queues(sc->hw);
2019}
2020
2021static void
2022ath5k_tasklet_tx(unsigned long data)
2023{
2024 struct ath5k_softc *sc = (void *)data;
2025
2026 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002027}
2028
2029
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002030/*****************\
2031* Beacon handling *
2032\*****************/
2033
2034/*
2035 * Setup the beacon frame for transmit.
2036 */
2037static int
Johannes Berge039fa42008-05-15 12:55:29 +02002038ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039{
2040 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002041 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002042 struct ath5k_hw *ah = sc->ah;
2043 struct ath5k_desc *ds;
2044 int ret, antenna = 0;
2045 u32 flags;
2046
2047 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2048 PCI_DMA_TODEVICE);
2049 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2050 "skbaddr %llx\n", skb, skb->data, skb->len,
2051 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002052 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2054 return -EIO;
2055 }
2056
2057 ds = bf->desc;
2058
2059 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002060 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 ds->ds_link = bf->daddr; /* self-linked */
2062 flags |= AR5K_TXDESC_VEOL;
2063 /*
2064 * Let hardware handle antenna switching if txantenna is not set
2065 */
2066 } else {
2067 ds->ds_link = 0;
2068 /*
2069 * Switch antenna every 4 beacons if txantenna is not set
2070 * XXX assumes two antennas
2071 */
2072 if (antenna == 0)
2073 antenna = sc->bsent & 4 ? 2 : 1;
2074 }
2075
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002076 /* FIXME: If we are in g mode and rate is a CCK rate
2077 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2078 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002079 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002080 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002082 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002083 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002084 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002085 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002086 if (ret)
2087 goto err_unmap;
2088
2089 return 0;
2090err_unmap:
2091 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2092 return ret;
2093}
2094
2095/*
2096 * Transmit a beacon frame at SWBA. Dynamic updates to the
2097 * frame contents are done as needed and the slot time is
2098 * also adjusted based on current state.
2099 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002100 * This is called from software irq context (beacontq or restq
2101 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002102 */
2103static void
2104ath5k_beacon_send(struct ath5k_softc *sc)
2105{
2106 struct ath5k_buf *bf = sc->bbuf;
2107 struct ath5k_hw *ah = sc->ah;
2108
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002109 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110
Johannes Berg05c914f2008-09-11 00:01:58 +02002111 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2112 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002113 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2114 return;
2115 }
2116 /*
2117 * Check if the previous beacon has gone out. If
2118 * not don't don't try to post another, skip this
2119 * period and wait for the next. Missed beacons
2120 * indicate a problem and should not occur. If we
2121 * miss too many consecutive beacons reset the device.
2122 */
2123 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2124 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002125 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002126 "missed %u consecutive beacons\n", sc->bmisscount);
2127 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002128 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002129 "stuck beacon time (%u missed)\n",
2130 sc->bmisscount);
2131 tasklet_schedule(&sc->restq);
2132 }
2133 return;
2134 }
2135 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002136 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002137 "resume beacon xmit after %u misses\n",
2138 sc->bmisscount);
2139 sc->bmisscount = 0;
2140 }
2141
2142 /*
2143 * Stop any current dma and put the new frame on the queue.
2144 * This should never fail since we check above that no frames
2145 * are still pending on the queue.
2146 */
2147 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2148 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2149 /* NB: hw still stops DMA, so proceed */
2150 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002151
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002152 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2153 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002154 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002155 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2156
2157 sc->bsent++;
2158}
2159
2160
Bruno Randolf9804b982008-01-19 18:17:59 +09002161/**
2162 * ath5k_beacon_update_timers - update beacon timers
2163 *
2164 * @sc: struct ath5k_softc pointer we are operating on
2165 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2166 * beacon timer update based on the current HW TSF.
2167 *
2168 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2169 * of a received beacon or the current local hardware TSF and write it to the
2170 * beacon timer registers.
2171 *
2172 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002173 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002174 * when we otherwise know we have to update the timers, but we keep it in this
2175 * function to have it all together in one place.
2176 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002177static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002178ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002179{
2180 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002181 u32 nexttbtt, intval, hw_tu, bc_tu;
2182 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002183
2184 intval = sc->bintval & AR5K_BEACON_PERIOD;
2185 if (WARN_ON(!intval))
2186 return;
2187
Bruno Randolf9804b982008-01-19 18:17:59 +09002188 /* beacon TSF converted to TU */
2189 bc_tu = TSF_TO_TU(bc_tsf);
2190
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002191 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002192 hw_tsf = ath5k_hw_get_tsf64(ah);
2193 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194
Bruno Randolf9804b982008-01-19 18:17:59 +09002195#define FUDGE 3
2196 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2197 if (bc_tsf == -1) {
2198 /*
2199 * no beacons received, called internally.
2200 * just need to refresh timers based on HW TSF.
2201 */
2202 nexttbtt = roundup(hw_tu + FUDGE, intval);
2203 } else if (bc_tsf == 0) {
2204 /*
2205 * no beacon received, probably called by ath5k_reset_tsf().
2206 * reset TSF to start with 0.
2207 */
2208 nexttbtt = intval;
2209 intval |= AR5K_BEACON_RESET_TSF;
2210 } else if (bc_tsf > hw_tsf) {
2211 /*
2212 * beacon received, SW merge happend but HW TSF not yet updated.
2213 * not possible to reconfigure timers yet, but next time we
2214 * receive a beacon with the same BSSID, the hardware will
2215 * automatically update the TSF and then we need to reconfigure
2216 * the timers.
2217 */
2218 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2219 "need to wait for HW TSF sync\n");
2220 return;
2221 } else {
2222 /*
2223 * most important case for beacon synchronization between STA.
2224 *
2225 * beacon received and HW TSF has been already updated by HW.
2226 * update next TBTT based on the TSF of the beacon, but make
2227 * sure it is ahead of our local TSF timer.
2228 */
2229 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2230 }
2231#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002233 sc->nexttbtt = nexttbtt;
2234
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002235 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002237
2238 /*
2239 * debugging output last in order to preserve the time critical aspect
2240 * of this function
2241 */
2242 if (bc_tsf == -1)
2243 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2244 "reconfigured timers based on HW TSF\n");
2245 else if (bc_tsf == 0)
2246 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2247 "reset HW TSF and timers\n");
2248 else
2249 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2250 "updated timers based on beacon TSF\n");
2251
2252 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002253 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2254 (unsigned long long) bc_tsf,
2255 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002256 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2257 intval & AR5K_BEACON_PERIOD,
2258 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2259 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002260}
2261
2262
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002263/**
2264 * ath5k_beacon_config - Configure the beacon queues and interrupts
2265 *
2266 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002268 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002269 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270 */
2271static void
2272ath5k_beacon_config(struct ath5k_softc *sc)
2273{
2274 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002275 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002276
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002277 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002278 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002279 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002280
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002281 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002282 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002283 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002284 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002285 * In IBSS mode we use a self-linked tx descriptor and let the
2286 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002287 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002288 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002289 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002290 */
2291 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002293 sc->imask |= AR5K_INT_SWBA;
2294
Jiri Slabyda966bc2008-10-12 22:54:10 +02002295 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2296 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002297 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002298 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002299 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002300 }
2301 } else
2302 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002303 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002304
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002305 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002306}
2307
2308
2309/********************\
2310* Interrupt handling *
2311\********************/
2312
2313static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002314ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002315{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002316 struct ath5k_hw *ah = sc->ah;
2317 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002318
2319 mutex_lock(&sc->lock);
2320
2321 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2322
2323 /*
2324 * Stop anything previously setup. This is safe
2325 * no matter this is the first time through or not.
2326 */
2327 ath5k_stop_locked(sc);
2328
2329 /*
2330 * The basic interface to setting the hardware in a good
2331 * state is ``reset''. On return the hardware is known to
2332 * be powered up and with interrupts disabled. This must
2333 * be followed by initialization of the appropriate bits
2334 * and then setup of the interrupt mask.
2335 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002336 sc->curchan = sc->hw->conf.channel;
2337 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002338 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2339 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002340 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002341 ret = ath5k_reset(sc, false, false);
2342 if (ret)
2343 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002344
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002345 /*
2346 * Reset the key cache since some parts do not reset the
2347 * contents on initial power up or resume from suspend.
2348 */
2349 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2350 ath5k_hw_reset_key(ah, i);
2351
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002352 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002353 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002354
2355 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2356 msecs_to_jiffies(ath5k_calinterval * 1000)));
2357
2358 ret = 0;
2359done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002360 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002361 mutex_unlock(&sc->lock);
2362 return ret;
2363}
2364
2365static int
2366ath5k_stop_locked(struct ath5k_softc *sc)
2367{
2368 struct ath5k_hw *ah = sc->ah;
2369
2370 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2371 test_bit(ATH_STAT_INVALID, sc->status));
2372
2373 /*
2374 * Shutdown the hardware and driver:
2375 * stop output from above
2376 * disable interrupts
2377 * turn off timers
2378 * turn off the radio
2379 * clear transmit machinery
2380 * clear receive machinery
2381 * drain and release tx queues
2382 * reclaim beacon resources
2383 * power down hardware
2384 *
2385 * Note that some of this work is not possible if the
2386 * hardware is gone (invalid).
2387 */
2388 ieee80211_stop_queues(sc->hw);
2389
2390 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002391 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002392 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002393 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002394 }
2395 ath5k_txq_cleanup(sc);
2396 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2397 ath5k_rx_stop(sc);
2398 ath5k_hw_phy_disable(ah);
2399 } else
2400 sc->rxlink = NULL;
2401
2402 return 0;
2403}
2404
2405/*
2406 * Stop the device, grabbing the top-level lock to protect
2407 * against concurrent entry through ath5k_init (which can happen
2408 * if another thread does a system call and the thread doing the
2409 * stop is preempted).
2410 */
2411static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002412ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002413{
2414 int ret;
2415
2416 mutex_lock(&sc->lock);
2417 ret = ath5k_stop_locked(sc);
2418 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2419 /*
2420 * Set the chip in full sleep mode. Note that we are
2421 * careful to do this only when bringing the interface
2422 * completely to a stop. When the chip is in this state
2423 * it must be carefully woken up or references to
2424 * registers in the PCI clock domain may freeze the bus
2425 * (and system). This varies by chip and is mostly an
2426 * issue with newer parts that go to sleep more quickly.
2427 */
2428 if (sc->ah->ah_mac_srev >= 0x78) {
2429 /*
2430 * XXX
2431 * don't put newer MAC revisions > 7.8 to sleep because
2432 * of the above mentioned problems
2433 */
2434 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2435 "not putting device to sleep\n");
2436 } else {
2437 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2438 "putting device to full sleep\n");
2439 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2440 }
2441 }
2442 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002443
Jiri Slaby274c7c32008-07-15 17:44:20 +02002444 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445 mutex_unlock(&sc->lock);
2446
2447 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002448 tasklet_kill(&sc->rxtq);
2449 tasklet_kill(&sc->txtq);
2450 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002451 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002452
2453 return ret;
2454}
2455
2456static irqreturn_t
2457ath5k_intr(int irq, void *dev_id)
2458{
2459 struct ath5k_softc *sc = dev_id;
2460 struct ath5k_hw *ah = sc->ah;
2461 enum ath5k_int status;
2462 unsigned int counter = 1000;
2463
2464 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2465 !ath5k_hw_is_intr_pending(ah)))
2466 return IRQ_NONE;
2467
2468 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002469 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2470 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2471 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002472 if (unlikely(status & AR5K_INT_FATAL)) {
2473 /*
2474 * Fatal errors are unrecoverable.
2475 * Typically these are caused by DMA errors.
2476 */
2477 tasklet_schedule(&sc->restq);
2478 } else if (unlikely(status & AR5K_INT_RXORN)) {
2479 tasklet_schedule(&sc->restq);
2480 } else {
2481 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002482 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002483 }
2484 if (status & AR5K_INT_RXEOL) {
2485 /*
2486 * NB: the hardware should re-read the link when
2487 * RXE bit is written, but it doesn't work at
2488 * least on older hardware revs.
2489 */
2490 sc->rxlink = NULL;
2491 }
2492 if (status & AR5K_INT_TXURN) {
2493 /* bump tx trigger level */
2494 ath5k_hw_update_tx_triglevel(ah, true);
2495 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002496 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002497 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002498 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2499 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002500 tasklet_schedule(&sc->txtq);
2501 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002502 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002503 }
2504 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002505 /*
2506 * These stats are also used for ANI i think
2507 * so how about updating them more often ?
2508 */
2509 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510 }
2511 }
2512 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2513
2514 if (unlikely(!counter))
2515 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2516
2517 return IRQ_HANDLED;
2518}
2519
2520static void
2521ath5k_tasklet_reset(unsigned long data)
2522{
2523 struct ath5k_softc *sc = (void *)data;
2524
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002525 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002526}
2527
2528/*
2529 * Periodically recalibrate the PHY to account
2530 * for temperature/environment changes.
2531 */
2532static void
2533ath5k_calibrate(unsigned long data)
2534{
2535 struct ath5k_softc *sc = (void *)data;
2536 struct ath5k_hw *ah = sc->ah;
2537
2538 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002539 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2540 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002541
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002542 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002543 /*
2544 * Rfgain is out of bounds, reset the chip
2545 * to load new gain values.
2546 */
2547 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002548 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002549 }
2550 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2551 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002552 ieee80211_frequency_to_channel(
2553 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002554
2555 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2556 msecs_to_jiffies(ath5k_calinterval * 1000)));
2557}
2558
2559
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002560/********************\
2561* Mac80211 functions *
2562\********************/
2563
2564static int
Johannes Berge039fa42008-05-15 12:55:29 +02002565ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002566{
2567 struct ath5k_softc *sc = hw->priv;
2568 struct ath5k_buf *bf;
2569 unsigned long flags;
2570 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002571 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002572
2573 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2574
Johannes Berg05c914f2008-09-11 00:01:58 +02002575 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002576 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2577
2578 /*
2579 * the hardware expects the header padded to 4 byte boundaries
2580 * if this is not the case we add the padding after the header
2581 */
2582 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002583 padsize = ath5k_pad_size(hdrlen);
2584 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002585
2586 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002587 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002588 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002589 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002590 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002591 skb_push(skb, padsize);
2592 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002593 }
2594
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002595 spin_lock_irqsave(&sc->txbuflock, flags);
2596 if (list_empty(&sc->txbuf)) {
2597 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2598 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002599 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002600 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002601 }
2602 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2603 list_del(&bf->list);
2604 sc->txbuf_len--;
2605 if (list_empty(&sc->txbuf))
2606 ieee80211_stop_queues(hw);
2607 spin_unlock_irqrestore(&sc->txbuflock, flags);
2608
2609 bf->skb = skb;
2610
Johannes Berge039fa42008-05-15 12:55:29 +02002611 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002612 bf->skb = NULL;
2613 spin_lock_irqsave(&sc->txbuflock, flags);
2614 list_add_tail(&bf->list, &sc->txbuf);
2615 sc->txbuf_len++;
2616 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002617 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002618 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002619 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002620
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002621drop_packet:
2622 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002623 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624}
2625
2626static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002627ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629 struct ath5k_hw *ah = sc->ah;
2630 int ret;
2631
2632 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002633
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002634 if (stop) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002635 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002636 ath5k_txq_cleanup(sc);
2637 ath5k_rx_stop(sc);
2638 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002639 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002640 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002641 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2642 goto err;
2643 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002644
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002646 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002647 ATH5K_ERR(sc, "can't start recv logic\n");
2648 goto err;
2649 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002650
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002652 * Change channels and update the h/w rate map if we're switching;
2653 * e.g. 11a to 11b/g.
2654 *
2655 * We may be doing a reset in response to an ioctl that changes the
2656 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657 *
2658 * XXX needed?
2659 */
2660/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002661
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002662 ath5k_beacon_config(sc);
2663 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002664
2665 return 0;
2666err:
2667 return ret;
2668}
2669
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002670static int
2671ath5k_reset_wake(struct ath5k_softc *sc)
2672{
2673 int ret;
2674
2675 ret = ath5k_reset(sc, true, true);
2676 if (!ret)
2677 ieee80211_wake_queues(sc->hw);
2678
2679 return ret;
2680}
2681
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002682static int ath5k_start(struct ieee80211_hw *hw)
2683{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002684 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685}
2686
2687static void ath5k_stop(struct ieee80211_hw *hw)
2688{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002689 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002690}
2691
2692static int ath5k_add_interface(struct ieee80211_hw *hw,
2693 struct ieee80211_if_init_conf *conf)
2694{
2695 struct ath5k_softc *sc = hw->priv;
2696 int ret;
2697
2698 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002699 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002700 ret = 0;
2701 goto end;
2702 }
2703
Johannes Berg32bfd352007-12-19 01:31:26 +01002704 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705
2706 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002707 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002708 case NL80211_IFTYPE_STATION:
2709 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002710 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002711 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712 sc->opmode = conf->type;
2713 break;
2714 default:
2715 ret = -EOPNOTSUPP;
2716 goto end;
2717 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002718
2719 /* Set to a reasonable value. Note that this will
2720 * be set to mac80211's value at ath5k_config(). */
2721 sc->bintval = 1000;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002722 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002723
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724 ret = 0;
2725end:
2726 mutex_unlock(&sc->lock);
2727 return ret;
2728}
2729
2730static void
2731ath5k_remove_interface(struct ieee80211_hw *hw,
2732 struct ieee80211_if_init_conf *conf)
2733{
2734 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002735 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002736
2737 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002738 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002739 goto end;
2740
Bob Copeland0e149cf2008-11-17 23:40:38 -05002741 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002742 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743end:
2744 mutex_unlock(&sc->lock);
2745}
2746
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002747/*
2748 * TODO: Phy disable/diversity etc
2749 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750static int
Johannes Berge8975582008-10-09 12:18:51 +02002751ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002752{
2753 struct ath5k_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002754 struct ieee80211_conf *conf = &hw->conf;
Bob Copelandbe009372009-01-22 08:44:16 -05002755 int ret;
2756
2757 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002758
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002759 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002760 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761
Bob Copelandbe009372009-01-22 08:44:16 -05002762 ret = ath5k_chan_set(sc, conf->channel);
2763
2764 mutex_unlock(&sc->lock);
2765 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002766}
2767
2768static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002769ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002770 struct ieee80211_if_conf *conf)
2771{
2772 struct ath5k_softc *sc = hw->priv;
2773 struct ath5k_hw *ah = sc->ah;
Nick Kossifidisfa8419d2009-02-09 06:17:45 +02002774 int ret = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002775
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002777 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002778 ret = -EIO;
2779 goto unlock;
2780 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002781 if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782 /* Cache for later use during resets */
2783 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2784 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2785 * a clean way of letting us retrieve this yet. */
2786 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002787 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002788 }
Johannes Berg9d139c82008-07-09 14:40:37 +02002789 if (conf->changed & IEEE80211_IFCC_BEACON &&
Jiri Slabyda966bc2008-10-12 22:54:10 +02002790 (vif->type == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002791 vif->type == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002792 vif->type == NL80211_IFTYPE_AP)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02002793 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2794 if (!beacon) {
2795 ret = -ENOMEM;
2796 goto unlock;
2797 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002798 ath5k_beacon_update(sc, beacon);
Johannes Berg9d139c82008-07-09 14:40:37 +02002799 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002800
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002801unlock:
2802 mutex_unlock(&sc->lock);
2803 return ret;
2804}
2805
2806#define SUPPORTED_FIF_FLAGS \
2807 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2808 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2809 FIF_BCN_PRBRESP_PROMISC
2810/*
2811 * o always accept unicast, broadcast, and multicast traffic
2812 * o multicast traffic for all BSSIDs will be enabled if mac80211
2813 * says it should be
2814 * o maintain current state of phy ofdm or phy cck error reception.
2815 * If the hardware detects any of these type of errors then
2816 * ath5k_hw_get_rx_filter() will pass to us the respective
2817 * hardware filters to be able to receive these type of frames.
2818 * o probe request frames are accepted only when operating in
2819 * hostap, adhoc, or monitor modes
2820 * o enable promiscuous mode according to the interface state
2821 * o accept beacons:
2822 * - when operating in adhoc mode so the 802.11 layer creates
2823 * node table entries for peers,
2824 * - when operating in station mode for collecting rssi data when
2825 * the station is otherwise quiet, or
2826 * - when scanning
2827 */
2828static void ath5k_configure_filter(struct ieee80211_hw *hw,
2829 unsigned int changed_flags,
2830 unsigned int *new_flags,
2831 int mc_count, struct dev_mc_list *mclist)
2832{
2833 struct ath5k_softc *sc = hw->priv;
2834 struct ath5k_hw *ah = sc->ah;
2835 u32 mfilt[2], val, rfilt;
2836 u8 pos;
2837 int i;
2838
2839 mfilt[0] = 0;
2840 mfilt[1] = 0;
2841
2842 /* Only deal with supported flags */
2843 changed_flags &= SUPPORTED_FIF_FLAGS;
2844 *new_flags &= SUPPORTED_FIF_FLAGS;
2845
2846 /* If HW detects any phy or radar errors, leave those filters on.
2847 * Also, always enable Unicast, Broadcasts and Multicast
2848 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2849 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2850 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2851 AR5K_RX_FILTER_MCAST);
2852
2853 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2854 if (*new_flags & FIF_PROMISC_IN_BSS) {
2855 rfilt |= AR5K_RX_FILTER_PROM;
2856 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002857 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002858 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002859 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002860 }
2861
2862 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2863 if (*new_flags & FIF_ALLMULTI) {
2864 mfilt[0] = ~0;
2865 mfilt[1] = ~0;
2866 } else {
2867 for (i = 0; i < mc_count; i++) {
2868 if (!mclist)
2869 break;
2870 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002871 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002872 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002873 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002874 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2875 pos &= 0x3f;
2876 mfilt[pos / 32] |= (1 << (pos % 32));
2877 /* XXX: we might be able to just do this instead,
2878 * but not sure, needs testing, if we do use this we'd
2879 * neet to inform below to not reset the mcast */
2880 /* ath5k_hw_set_mcast_filterindex(ah,
2881 * mclist->dmi_addr[5]); */
2882 mclist = mclist->next;
2883 }
2884 }
2885
2886 /* This is the best we can do */
2887 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2888 rfilt |= AR5K_RX_FILTER_PHYERR;
2889
2890 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2891 * and probes for any BSSID, this needs testing */
2892 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2893 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2894
2895 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2896 * set we should only pass on control frames for this
2897 * station. This needs testing. I believe right now this
2898 * enables *all* control frames, which is OK.. but
2899 * but we should see if we can improve on granularity */
2900 if (*new_flags & FIF_CONTROL)
2901 rfilt |= AR5K_RX_FILTER_CONTROL;
2902
2903 /* Additional settings per mode -- this is per ath5k */
2904
2905 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2906
Johannes Berg05c914f2008-09-11 00:01:58 +02002907 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002908 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2909 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002910 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002911 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002912 if (sc->opmode != NL80211_IFTYPE_AP &&
2913 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914 test_bit(ATH_STAT_PROMISC, sc->status))
2915 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002916 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002917 sc->opmode == NL80211_IFTYPE_ADHOC ||
2918 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002919 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002920 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2921 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2922 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923
2924 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002925 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926
2927 /* Set multicast bits */
2928 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2929 /* Set the cached hw filter flags, this will alter actually
2930 * be set in HW */
2931 sc->filter_flags = rfilt;
2932}
2933
2934static int
2935ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002936 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2937 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002938{
2939 struct ath5k_softc *sc = hw->priv;
2940 int ret = 0;
2941
Bob Copeland9ad9a262008-10-29 08:30:54 -04002942 if (modparam_nohwcrypt)
2943 return -EOPNOTSUPP;
2944
John Daiker0bbac082008-10-17 12:16:00 -07002945 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002946 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002947 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002948 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002949 case ALG_CCMP:
2950 return -EOPNOTSUPP;
2951 default:
2952 WARN_ON(1);
2953 return -EINVAL;
2954 }
2955
2956 mutex_lock(&sc->lock);
2957
2958 switch (cmd) {
2959 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002960 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2961 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002962 if (ret) {
2963 ATH5K_ERR(sc, "can't set the key\n");
2964 goto unlock;
2965 }
2966 __set_bit(key->keyidx, sc->keymap);
2967 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04002968 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
2969 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002970 break;
2971 case DISABLE_KEY:
2972 ath5k_hw_reset_key(sc->ah, key->keyidx);
2973 __clear_bit(key->keyidx, sc->keymap);
2974 break;
2975 default:
2976 ret = -EINVAL;
2977 goto unlock;
2978 }
2979
2980unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002981 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002982 mutex_unlock(&sc->lock);
2983 return ret;
2984}
2985
2986static int
2987ath5k_get_stats(struct ieee80211_hw *hw,
2988 struct ieee80211_low_level_stats *stats)
2989{
2990 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002991 struct ath5k_hw *ah = sc->ah;
2992
2993 /* Force update */
2994 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002995
2996 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2997
2998 return 0;
2999}
3000
3001static int
3002ath5k_get_tx_stats(struct ieee80211_hw *hw,
3003 struct ieee80211_tx_queue_stats *stats)
3004{
3005 struct ath5k_softc *sc = hw->priv;
3006
3007 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3008
3009 return 0;
3010}
3011
3012static u64
3013ath5k_get_tsf(struct ieee80211_hw *hw)
3014{
3015 struct ath5k_softc *sc = hw->priv;
3016
3017 return ath5k_hw_get_tsf64(sc->ah);
3018}
3019
3020static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003021ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3022{
3023 struct ath5k_softc *sc = hw->priv;
3024
3025 ath5k_hw_set_tsf64(sc->ah, tsf);
3026}
3027
3028static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003029ath5k_reset_tsf(struct ieee80211_hw *hw)
3030{
3031 struct ath5k_softc *sc = hw->priv;
3032
Bruno Randolf9804b982008-01-19 18:17:59 +09003033 /*
3034 * in IBSS mode we need to update the beacon timers too.
3035 * this will also reset the TSF if we call it with 0
3036 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003037 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003038 ath5k_beacon_update_timers(sc, 0);
3039 else
3040 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003041}
3042
3043static int
Jiri Slabyda966bc2008-10-12 22:54:10 +02003044ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003045{
Jiri Slaby00482972008-08-18 21:45:27 +02003046 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003047 int ret;
3048
3049 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3050
Jiri Slaby00482972008-08-18 21:45:27 +02003051 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003052 ath5k_txbuf_free(sc, sc->bbuf);
3053 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003054 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003055 if (ret)
3056 sc->bbuf->skb = NULL;
Jiri Slaby00482972008-08-18 21:45:27 +02003057 spin_unlock_irqrestore(&sc->block, flags);
3058 if (!ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003059 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003060 mmiowb();
3061 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003062
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003063 return ret;
3064}
Martin Xu02969b32008-11-24 10:49:27 +08003065static void
3066set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3067{
3068 struct ath5k_softc *sc = hw->priv;
3069 struct ath5k_hw *ah = sc->ah;
3070 u32 rfilt;
3071 rfilt = ath5k_hw_get_rx_filter(ah);
3072 if (enable)
3073 rfilt |= AR5K_RX_FILTER_BEACON;
3074 else
3075 rfilt &= ~AR5K_RX_FILTER_BEACON;
3076 ath5k_hw_set_rx_filter(ah, rfilt);
3077 sc->filter_flags = rfilt;
3078}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003079
Martin Xu02969b32008-11-24 10:49:27 +08003080static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3081 struct ieee80211_vif *vif,
3082 struct ieee80211_bss_conf *bss_conf,
3083 u32 changes)
3084{
3085 struct ath5k_softc *sc = hw->priv;
3086 if (changes & BSS_CHANGED_ASSOC) {
3087 mutex_lock(&sc->lock);
3088 sc->assoc = bss_conf->assoc;
3089 if (sc->opmode == NL80211_IFTYPE_STATION)
3090 set_beacon_filter(hw, sc->assoc);
3091 mutex_unlock(&sc->lock);
3092 }
3093}