blob: f26a6896062262b0ffd20a05ac1b468cfd4f6ff8 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copeland209d8892009-05-07 08:09:08 -0400221static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200222static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200223static int ath5k_start(struct ieee80211_hw *hw);
224static void ath5k_stop(struct ieee80211_hw *hw);
225static int ath5k_add_interface(struct ieee80211_hw *hw,
226 struct ieee80211_if_init_conf *conf);
227static void ath5k_remove_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200229static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230static void ath5k_configure_filter(struct ieee80211_hw *hw,
231 unsigned int changed_flags,
232 unsigned int *new_flags,
233 int mc_count, struct dev_mc_list *mclist);
234static int ath5k_set_key(struct ieee80211_hw *hw,
235 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100236 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200237 struct ieee80211_key_conf *key);
238static int ath5k_get_stats(struct ieee80211_hw *hw,
239 struct ieee80211_low_level_stats *stats);
240static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
241 struct ieee80211_tx_queue_stats *stats);
242static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100243static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200244static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400245static int ath5k_beacon_update(struct ieee80211_hw *hw,
246 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800247static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
248 struct ieee80211_vif *vif,
249 struct ieee80211_bss_conf *bss_conf,
250 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400251static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
252static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200253
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100254static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200255 .tx = ath5k_tx,
256 .start = ath5k_start,
257 .stop = ath5k_stop,
258 .add_interface = ath5k_add_interface,
259 .remove_interface = ath5k_remove_interface,
260 .config = ath5k_config,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .configure_filter = ath5k_configure_filter,
262 .set_key = ath5k_set_key,
263 .get_stats = ath5k_get_stats,
264 .conf_tx = NULL,
265 .get_tx_stats = ath5k_get_tx_stats,
266 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100267 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800269 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400270 .sw_scan_start = ath5k_sw_scan_start,
271 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272};
273
274/*
275 * Prototypes - Internal functions
276 */
277/* Attach detach */
278static int ath5k_attach(struct pci_dev *pdev,
279 struct ieee80211_hw *hw);
280static void ath5k_detach(struct pci_dev *pdev,
281 struct ieee80211_hw *hw);
282/* Channel/mode setup */
283static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
285 struct ieee80211_channel *channels,
286 unsigned int mode,
287 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200288static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static int ath5k_chan_set(struct ath5k_softc *sc,
290 struct ieee80211_channel *chan);
291static void ath5k_setcurmode(struct ath5k_softc *sc,
292 unsigned int mode);
293static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500294
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295/* Descriptor setup */
296static int ath5k_desc_alloc(struct ath5k_softc *sc,
297 struct pci_dev *pdev);
298static void ath5k_desc_free(struct ath5k_softc *sc,
299 struct pci_dev *pdev);
300/* Buffers setup */
301static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
302 struct ath5k_buf *bf);
303static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200304 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200305static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
306 struct ath5k_buf *bf)
307{
308 BUG_ON(!bf);
309 if (!bf->skb)
310 return;
311 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
312 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200313 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200314 bf->skb = NULL;
315}
316
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100317static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
318 struct ath5k_buf *bf)
319{
320 BUG_ON(!bf);
321 if (!bf->skb)
322 return;
323 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
324 PCI_DMA_FROMDEVICE);
325 dev_kfree_skb_any(bf->skb);
326 bf->skb = NULL;
327}
328
329
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200330/* Queues setup */
331static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
332 int qtype, int subtype);
333static int ath5k_beaconq_setup(struct ath5k_hw *ah);
334static int ath5k_beaconq_config(struct ath5k_softc *sc);
335static void ath5k_txq_drainq(struct ath5k_softc *sc,
336 struct ath5k_txq *txq);
337static void ath5k_txq_cleanup(struct ath5k_softc *sc);
338static void ath5k_txq_release(struct ath5k_softc *sc);
339/* Rx handling */
340static int ath5k_rx_start(struct ath5k_softc *sc);
341static void ath5k_rx_stop(struct ath5k_softc *sc);
342static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
343 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900344 struct sk_buff *skb,
345 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200346static void ath5k_tasklet_rx(unsigned long data);
347/* Tx handling */
348static void ath5k_tx_processq(struct ath5k_softc *sc,
349 struct ath5k_txq *txq);
350static void ath5k_tasklet_tx(unsigned long data);
351/* Beacon handling */
352static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200353 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354static void ath5k_beacon_send(struct ath5k_softc *sc);
355static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900356static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500357static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358
359static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
360{
361 u64 tsf = ath5k_hw_get_tsf64(ah);
362
363 if ((tsf & 0x7fff) < rstamp)
364 tsf -= 0x8000;
365
366 return (tsf & ~0x7fff) | rstamp;
367}
368
369/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500370static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200371static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500372static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373static irqreturn_t ath5k_intr(int irq, void *dev_id);
374static void ath5k_tasklet_reset(unsigned long data);
375
376static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377
378/*
379 * Module init/exit functions
380 */
381static int __init
382init_ath5k_pci(void)
383{
384 int ret;
385
386 ath5k_debug_init();
387
John W. Linville04a9e452008-02-01 16:03:45 -0500388 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200389 if (ret) {
390 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
391 return ret;
392 }
393
394 return 0;
395}
396
397static void __exit
398exit_ath5k_pci(void)
399{
John W. Linville04a9e452008-02-01 16:03:45 -0500400 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200401
402 ath5k_debug_finish();
403}
404
405module_init(init_ath5k_pci);
406module_exit(exit_ath5k_pci);
407
408
409/********************\
410* PCI Initialization *
411\********************/
412
413static const char *
414ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
415{
416 const char *name = "xxxxx";
417 unsigned int i;
418
419 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
420 if (srev_names[i].sr_type != type)
421 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300422
423 if ((val & 0xf0) == srev_names[i].sr_val)
424 name = srev_names[i].sr_name;
425
426 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200427 name = srev_names[i].sr_name;
428 break;
429 }
430 }
431
432 return name;
433}
434
435static int __devinit
436ath5k_pci_probe(struct pci_dev *pdev,
437 const struct pci_device_id *id)
438{
439 void __iomem *mem;
440 struct ath5k_softc *sc;
441 struct ieee80211_hw *hw;
442 int ret;
443 u8 csz;
444
445 ret = pci_enable_device(pdev);
446 if (ret) {
447 dev_err(&pdev->dev, "can't enable device\n");
448 goto err;
449 }
450
451 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700452 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200453 if (ret) {
454 dev_err(&pdev->dev, "32-bit DMA not available\n");
455 goto err_dis;
456 }
457
458 /*
459 * Cache line size is used to size and align various
460 * structures used to communicate with the hardware.
461 */
462 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
463 if (csz == 0) {
464 /*
465 * Linux 2.4.18 (at least) writes the cache line size
466 * register as a 16-bit wide register which is wrong.
467 * We must have this setup properly for rx buffer
468 * DMA to work so force a reasonable value here if it
469 * comes up zero.
470 */
471 csz = L1_CACHE_BYTES / sizeof(u32);
472 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
473 }
474 /*
475 * The default setting of latency timer yields poor results,
476 * set it to the value used by other systems. It may be worth
477 * tweaking this setting more.
478 */
479 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
480
481 /* Enable bus mastering */
482 pci_set_master(pdev);
483
484 /*
485 * Disable the RETRY_TIMEOUT register (0x41) to keep
486 * PCI Tx retries from interfering with C3 CPU state.
487 */
488 pci_write_config_byte(pdev, 0x41, 0);
489
490 ret = pci_request_region(pdev, 0, "ath5k");
491 if (ret) {
492 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
493 goto err_dis;
494 }
495
496 mem = pci_iomap(pdev, 0, 0);
497 if (!mem) {
498 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
499 ret = -EIO;
500 goto err_reg;
501 }
502
503 /*
504 * Allocate hw (mac80211 main struct)
505 * and hw->priv (driver private data)
506 */
507 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
508 if (hw == NULL) {
509 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
510 ret = -ENOMEM;
511 goto err_map;
512 }
513
514 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
515
516 /* Initialize driver private data */
517 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200518 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
519 IEEE80211_HW_SIGNAL_DBM |
520 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700521
522 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400523 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700524 BIT(NL80211_IFTYPE_STATION) |
525 BIT(NL80211_IFTYPE_ADHOC) |
526 BIT(NL80211_IFTYPE_MESH_POINT);
527
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200528 hw->extra_tx_headroom = 2;
529 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200530 sc = hw->priv;
531 sc->hw = hw;
532 sc->pdev = pdev;
533
534 ath5k_debug_init_device(sc);
535
536 /*
537 * Mark the device as detached to avoid processing
538 * interrupts until setup is complete.
539 */
540 __set_bit(ATH_STAT_INVALID, sc->status);
541
542 sc->iobase = mem; /* So we can unmap it on detach */
543 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200544 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200545 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200546 mutex_init(&sc->lock);
547 spin_lock_init(&sc->rxbuflock);
548 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200549 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200550
551 /* Set private data */
552 pci_set_drvdata(pdev, hw);
553
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200554 /* Setup interrupt handler */
555 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
556 if (ret) {
557 ATH5K_ERR(sc, "request_irq failed\n");
558 goto err_free;
559 }
560
561 /* Initialize device */
562 sc->ah = ath5k_hw_attach(sc, id->driver_data);
563 if (IS_ERR(sc->ah)) {
564 ret = PTR_ERR(sc->ah);
565 goto err_irq;
566 }
567
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200568 /* set up multi-rate retry capabilities */
569 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200570 hw->max_rates = 4;
571 hw->max_rate_tries = 11;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200572 }
573
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200574 /* Finish private driver data initialization */
575 ret = ath5k_attach(pdev, hw);
576 if (ret)
577 goto err_ah;
578
579 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300580 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200581 sc->ah->ah_mac_srev,
582 sc->ah->ah_phy_revision);
583
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500584 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500586 if (sc->ah->ah_radio_5ghz_revision &&
587 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500589 if (!test_bit(AR5K_MODE_11A,
590 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200591 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500592 ath5k_chip_name(AR5K_VERSION_RAD,
593 sc->ah->ah_radio_5ghz_revision),
594 sc->ah->ah_radio_5ghz_revision);
595 /* No 2GHz support (5110 and some
596 * 5Ghz only cards) -> report 5Ghz radio */
597 } else if (!test_bit(AR5K_MODE_11B,
598 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500600 ath5k_chip_name(AR5K_VERSION_RAD,
601 sc->ah->ah_radio_5ghz_revision),
602 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200603 /* Multiband radio */
604 } else {
605 ATH5K_INFO(sc, "RF%s multiband radio found"
606 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500607 ath5k_chip_name(AR5K_VERSION_RAD,
608 sc->ah->ah_radio_5ghz_revision),
609 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 }
611 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500612 /* Multi chip radio (RF5111 - RF2111) ->
613 * report both 2GHz/5GHz radios */
614 else if (sc->ah->ah_radio_5ghz_revision &&
615 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200616 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500617 ath5k_chip_name(AR5K_VERSION_RAD,
618 sc->ah->ah_radio_5ghz_revision),
619 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200620 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500621 ath5k_chip_name(AR5K_VERSION_RAD,
622 sc->ah->ah_radio_2ghz_revision),
623 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200624 }
625 }
626
627
628 /* ready to process interrupts */
629 __clear_bit(ATH_STAT_INVALID, sc->status);
630
631 return 0;
632err_ah:
633 ath5k_hw_detach(sc->ah);
634err_irq:
635 free_irq(pdev->irq, sc);
636err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200637 ieee80211_free_hw(hw);
638err_map:
639 pci_iounmap(pdev, mem);
640err_reg:
641 pci_release_region(pdev, 0);
642err_dis:
643 pci_disable_device(pdev);
644err:
645 return ret;
646}
647
648static void __devexit
649ath5k_pci_remove(struct pci_dev *pdev)
650{
651 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
652 struct ath5k_softc *sc = hw->priv;
653
654 ath5k_debug_finish_device(sc);
655 ath5k_detach(pdev, hw);
656 ath5k_hw_detach(sc->ah);
657 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 pci_iounmap(pdev, sc->iobase);
659 pci_release_region(pdev, 0);
660 pci_disable_device(pdev);
661 ieee80211_free_hw(hw);
662}
663
664#ifdef CONFIG_PM
665static int
666ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
667{
668 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
669 struct ath5k_softc *sc = hw->priv;
670
Bob Copeland3a078872008-06-25 22:35:28 -0400671 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200673 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200674 pci_save_state(pdev);
675 pci_disable_device(pdev);
676 pci_set_power_state(pdev, PCI_D3hot);
677
678 return 0;
679}
680
681static int
682ath5k_pci_resume(struct pci_dev *pdev)
683{
684 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
685 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200686 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200688 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200689
690 err = pci_enable_device(pdev);
691 if (err)
692 return err;
693
Jouni Malinen8451d222009-06-16 11:59:23 +0300694 /*
695 * Suspend/Resume resets the PCI configuration space, so we have to
696 * re-disable the RETRY_TIMEOUT register (0x41) to keep
697 * PCI Tx retries from interfering with C3 CPU state
698 */
699 pci_write_config_byte(pdev, 0x41, 0);
700
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200701 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
702 if (err) {
703 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200704 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200705 }
706
Bob Copeland3a078872008-06-25 22:35:28 -0400707 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500709
Michael Karcher37465c82008-08-07 19:34:01 +0200710err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200711 pci_disable_device(pdev);
712 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713}
714#endif /* CONFIG_PM */
715
716
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200717/***********************\
718* Driver Initialization *
719\***********************/
720
Bob Copelandf769c362009-03-30 22:30:31 -0400721static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
722{
723 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
724 struct ath5k_softc *sc = hw->priv;
725 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
726
727 return ath_reg_notifier_apply(wiphy, request, reg);
728}
729
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200730static int
731ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
732{
733 struct ath5k_softc *sc = hw->priv;
734 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500735 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 int ret;
737
738 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
739
740 /*
741 * Check if the MAC has multi-rate retry support.
742 * We do this by trying to setup a fake extended
743 * descriptor. MAC's that don't have support will
744 * return false w/o doing anything. MAC's that do
745 * support it will return true w/o doing anything.
746 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300747 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100748 if (ret < 0)
749 goto err;
750 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 __set_bit(ATH_STAT_MRRETRY, sc->status);
752
753 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754 * Collect the channel list. The 802.11 layer
755 * is resposible for filtering this list based
756 * on settings like the phy mode and regulatory
757 * domain restrictions.
758 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200759 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200760 if (ret) {
761 ATH5K_ERR(sc, "can't get channels\n");
762 goto err;
763 }
764
765 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500766 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
767 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200768 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500769 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200770
771 /*
772 * Allocate tx+rx descriptors and populate the lists.
773 */
774 ret = ath5k_desc_alloc(sc, pdev);
775 if (ret) {
776 ATH5K_ERR(sc, "can't allocate descriptors\n");
777 goto err;
778 }
779
780 /*
781 * Allocate hardware transmit queues: one queue for
782 * beacon frames and one data queue for each QoS
783 * priority. Note that hw functions handle reseting
784 * these queues at the needed time.
785 */
786 ret = ath5k_beaconq_setup(ah);
787 if (ret < 0) {
788 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
789 goto err_desc;
790 }
791 sc->bhalq = ret;
792
793 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
794 if (IS_ERR(sc->txq)) {
795 ATH5K_ERR(sc, "can't setup xmit queue\n");
796 ret = PTR_ERR(sc->txq);
797 goto err_bhal;
798 }
799
800 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
801 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
802 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500803 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200805
Bob Copeland0e149cf2008-11-17 23:40:38 -0500806 ret = ath5k_eeprom_read_mac(ah, mac);
807 if (ret) {
808 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
809 sc->pdev->device);
810 goto err_queues;
811 }
812
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200813 SET_IEEE80211_PERM_ADDR(hw, mac);
814 /* All MAC address bits matter for ACKs */
815 memset(sc->bssidmask, 0xff, ETH_ALEN);
816 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
817
Bob Copelandf769c362009-03-30 22:30:31 -0400818 ah->ah_regulatory.current_rd =
819 ah->ah_capabilities.cap_eeprom.ee_regdomain;
820 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
821 if (ret) {
822 ATH5K_ERR(sc, "can't initialize regulatory system\n");
823 goto err_queues;
824 }
825
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 ret = ieee80211_register_hw(hw);
827 if (ret) {
828 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
829 goto err_queues;
830 }
831
Bob Copelandf769c362009-03-30 22:30:31 -0400832 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
833 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
834
Bob Copeland3a078872008-06-25 22:35:28 -0400835 ath5k_init_leds(sc);
836
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837 return 0;
838err_queues:
839 ath5k_txq_release(sc);
840err_bhal:
841 ath5k_hw_release_tx_queue(ah, sc->bhalq);
842err_desc:
843 ath5k_desc_free(sc, pdev);
844err:
845 return ret;
846}
847
848static void
849ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
850{
851 struct ath5k_softc *sc = hw->priv;
852
853 /*
854 * NB: the order of these is important:
855 * o call the 802.11 layer before detaching ath5k_hw to
856 * insure callbacks into the driver to delete global
857 * key cache entries can be handled
858 * o reclaim the tx queue data structures after calling
859 * the 802.11 layer as we'll get called back to reclaim
860 * node state and potentially want to use them
861 * o to cleanup the tx queues the hal is called, so detach
862 * it last
863 * XXX: ??? detach ath5k_hw ???
864 * Other than that, it's straightforward...
865 */
866 ieee80211_unregister_hw(hw);
867 ath5k_desc_free(sc, pdev);
868 ath5k_txq_release(sc);
869 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400870 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871
872 /*
873 * NB: can't reclaim these until after ieee80211_ifdetach
874 * returns because we'll get called back to reclaim node
875 * state and potentially want to use them.
876 */
877}
878
879
880
881
882/********************\
883* Channel/mode setup *
884\********************/
885
886/*
887 * Convert IEEE channel number to MHz frequency.
888 */
889static inline short
890ath5k_ieee2mhz(short chan)
891{
892 if (chan <= 14 || chan >= 27)
893 return ieee80211chan2mhz(chan);
894 else
895 return 2212 + chan * 20;
896}
897
Bob Copeland42639fc2009-03-30 08:05:29 -0400898/*
899 * Returns true for the channel numbers used without all_channels modparam.
900 */
901static bool ath5k_is_standard_channel(short chan)
902{
903 return ((chan <= 14) ||
904 /* UNII 1,2 */
905 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
906 /* midband */
907 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
908 /* UNII-3 */
909 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
910}
911
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200912static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913ath5k_copy_channels(struct ath5k_hw *ah,
914 struct ieee80211_channel *channels,
915 unsigned int mode,
916 unsigned int max)
917{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500918 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200919
920 if (!test_bit(mode, ah->ah_modes))
921 return 0;
922
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200923 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500924 case AR5K_MODE_11A:
925 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200926 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500927 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200928 chfreq = CHANNEL_5GHZ;
929 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500930 case AR5K_MODE_11B:
931 case AR5K_MODE_11G:
932 case AR5K_MODE_11G_TURBO:
933 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200934 chfreq = CHANNEL_2GHZ;
935 break;
936 default:
937 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
938 return 0;
939 }
940
941 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500942 ch = i + 1 ;
943 freq = ath5k_ieee2mhz(ch);
944
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200945 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500946 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947 continue;
948
Bob Copeland42639fc2009-03-30 08:05:29 -0400949 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
950 continue;
951
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952 /* Write channel info and increment counter */
953 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500954 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
955 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500956 switch (mode) {
957 case AR5K_MODE_11A:
958 case AR5K_MODE_11G:
959 channels[count].hw_value = chfreq | CHANNEL_OFDM;
960 break;
961 case AR5K_MODE_11A_TURBO:
962 case AR5K_MODE_11G_TURBO:
963 channels[count].hw_value = chfreq |
964 CHANNEL_OFDM | CHANNEL_TURBO;
965 break;
966 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500967 channels[count].hw_value = CHANNEL_B;
968 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970 count++;
971 max--;
972 }
973
974 return count;
975}
976
Bruno Randolf63266a62008-07-30 17:12:58 +0200977static void
978ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
979{
980 u8 i;
981
982 for (i = 0; i < AR5K_MAX_RATES; i++)
983 sc->rate_idx[b->band][i] = -1;
984
985 for (i = 0; i < b->n_bitrates; i++) {
986 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
987 if (b->bitrates[i].hw_value_short)
988 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
989 }
990}
991
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200992static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200993ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200994{
995 struct ath5k_softc *sc = hw->priv;
996 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200997 struct ieee80211_supported_band *sband;
998 int max_c, count_c = 0;
999 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001000
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001001 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002 max_c = ARRAY_SIZE(sc->channels);
1003
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001004 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001005 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1006 sband->band = IEEE80211_BAND_2GHZ;
1007 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001008
Bruno Randolf63266a62008-07-30 17:12:58 +02001009 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1010 /* G mode */
1011 memcpy(sband->bitrates, &ath5k_rates[0],
1012 sizeof(struct ieee80211_rate) * 12);
1013 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001014
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001015 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001016 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001017 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018
1019 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001020 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001021 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001022 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1023 /* B mode */
1024 memcpy(sband->bitrates, &ath5k_rates[0],
1025 sizeof(struct ieee80211_rate) * 4);
1026 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001027
Bruno Randolf63266a62008-07-30 17:12:58 +02001028 /* 5211 only supports B rates and uses 4bit rate codes
1029 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1030 * fix them up here:
1031 */
1032 if (ah->ah_version == AR5K_AR5211) {
1033 for (i = 0; i < 4; i++) {
1034 sband->bitrates[i].hw_value =
1035 sband->bitrates[i].hw_value & 0xF;
1036 sband->bitrates[i].hw_value_short =
1037 sband->bitrates[i].hw_value_short & 0xF;
1038 }
1039 }
1040
1041 sband->channels = sc->channels;
1042 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1043 AR5K_MODE_11B, max_c);
1044
1045 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1046 count_c = sband->n_channels;
1047 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001048 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001049 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050
Bruno Randolf63266a62008-07-30 17:12:58 +02001051 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001052 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001053 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001054 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1056
1057 memcpy(sband->bitrates, &ath5k_rates[4],
1058 sizeof(struct ieee80211_rate) * 8);
1059 sband->n_bitrates = 8;
1060
1061 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001062 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1063 AR5K_MODE_11A, max_c);
1064
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001065 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1066 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001067 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001068
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001069 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001070
1071 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001072}
1073
1074/*
1075 * Set/change channels. If the channel is really being changed,
1076 * it's done by reseting the chip. To accomplish this we must
1077 * first cleanup any pending DMA, then restart stuff after a la
1078 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001079 *
1080 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001081 */
1082static int
1083ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1084{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001085 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1086 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001087
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001088 if (chan->center_freq != sc->curchan->center_freq ||
1089 chan->hw_value != sc->curchan->hw_value) {
1090
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001091 /*
1092 * To switch channels clear any pending DMA operations;
1093 * wait long enough for the RX fifo to drain, reset the
1094 * hardware at the new frequency, and then re-enable
1095 * the relevant bits of the h/w.
1096 */
Bob Copeland209d8892009-05-07 08:09:08 -04001097 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 }
1099
1100 return 0;
1101}
1102
1103static void
1104ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1105{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001106 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001107
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001108 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001109 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1110 } else {
1111 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1112 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001113}
1114
1115static void
1116ath5k_mode_setup(struct ath5k_softc *sc)
1117{
1118 struct ath5k_hw *ah = sc->ah;
1119 u32 rfilt;
1120
1121 /* configure rx filter */
1122 rfilt = sc->filter_flags;
1123 ath5k_hw_set_rx_filter(ah, rfilt);
1124
1125 if (ath5k_hw_hasbssidmask(ah))
1126 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1127
1128 /* configure operational mode */
1129 ath5k_hw_set_opmode(ah);
1130
1131 ath5k_hw_set_mcast_filter(ah, 0, 0);
1132 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1133}
1134
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001135static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001136ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1137{
Bob Copelandb7266042009-03-02 21:55:18 -05001138 int rix;
1139
1140 /* return base rate on errors */
1141 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1142 "hw_rix out of bounds: %x\n", hw_rix))
1143 return 0;
1144
1145 rix = sc->rate_idx[sc->curband->band][hw_rix];
1146 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1147 rix = 0;
1148
1149 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001150}
1151
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001152/***************\
1153* Buffers setup *
1154\***************/
1155
Bob Copelandb6ea0352009-01-10 14:42:54 -05001156static
1157struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1158{
1159 struct sk_buff *skb;
1160 unsigned int off;
1161
1162 /*
1163 * Allocate buffer with headroom_needed space for the
1164 * fake physical layer header at the start.
1165 */
1166 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1167
1168 if (!skb) {
1169 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1170 sc->rxbufsize + sc->cachelsz - 1);
1171 return NULL;
1172 }
1173 /*
1174 * Cache-line-align. This is important (for the
1175 * 5210 at least) as not doing so causes bogus data
1176 * in rx'd frames.
1177 */
1178 off = ((unsigned long)skb->data) % sc->cachelsz;
1179 if (off != 0)
1180 skb_reserve(skb, sc->cachelsz - off);
1181
1182 *skb_addr = pci_map_single(sc->pdev,
1183 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1184 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1185 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1186 dev_kfree_skb(skb);
1187 return NULL;
1188 }
1189 return skb;
1190}
1191
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001192static int
1193ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1194{
1195 struct ath5k_hw *ah = sc->ah;
1196 struct sk_buff *skb = bf->skb;
1197 struct ath5k_desc *ds;
1198
Bob Copelandb6ea0352009-01-10 14:42:54 -05001199 if (!skb) {
1200 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1201 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001202 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001203 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001204 }
1205
1206 /*
1207 * Setup descriptors. For receive we always terminate
1208 * the descriptor list with a self-linked entry so we'll
1209 * not get overrun under high load (as can happen with a
1210 * 5212 when ANI processing enables PHY error frames).
1211 *
1212 * To insure the last descriptor is self-linked we create
1213 * each descriptor as self-linked and add it to the end. As
1214 * each additional descriptor is added the previous self-linked
1215 * entry is ``fixed'' naturally. This should be safe even
1216 * if DMA is happening. When processing RX interrupts we
1217 * never remove/process the last, self-linked, entry on the
1218 * descriptor list. This insures the hardware always has
1219 * someplace to write a new frame.
1220 */
1221 ds = bf->desc;
1222 ds->ds_link = bf->daddr; /* link to self */
1223 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001224 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001225 skb_tailroom(skb), /* buffer size */
1226 0);
1227
1228 if (sc->rxlink != NULL)
1229 *sc->rxlink = bf->daddr;
1230 sc->rxlink = &ds->ds_link;
1231 return 0;
1232}
1233
1234static int
Johannes Berge039fa42008-05-15 12:55:29 +02001235ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001236{
1237 struct ath5k_hw *ah = sc->ah;
1238 struct ath5k_txq *txq = sc->txq;
1239 struct ath5k_desc *ds = bf->desc;
1240 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001241 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001242 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001243 struct ieee80211_rate *rate;
1244 unsigned int mrr_rate[3], mrr_tries[3];
1245 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001246 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001247 u16 cts_rate = 0;
1248 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001249 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001250
1251 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001252
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001253 /* XXX endianness */
1254 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1255 PCI_DMA_TODEVICE);
1256
Bob Copeland8902ff42009-01-22 08:44:20 -05001257 rate = ieee80211_get_tx_rate(sc->hw, info);
1258
Johannes Berge039fa42008-05-15 12:55:29 +02001259 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001260 flags |= AR5K_TXDESC_NOACK;
1261
Bob Copeland8902ff42009-01-22 08:44:20 -05001262 rc_flags = info->control.rates[0].flags;
1263 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1264 rate->hw_value_short : rate->hw_value;
1265
Bruno Randolf281c56d2008-02-05 18:44:55 +09001266 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001267
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001268 /* FIXME: If we are in g mode and rate is a CCK rate
1269 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1270 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001271 if (info->control.hw_key) {
1272 keyidx = info->control.hw_key->hw_key_idx;
1273 pktlen += info->control.hw_key->icv_len;
1274 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001275 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1276 flags |= AR5K_TXDESC_RTSENA;
1277 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1278 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1279 sc->vif, pktlen, info));
1280 }
1281 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1282 flags |= AR5K_TXDESC_CTSENA;
1283 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1284 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1285 sc->vif, pktlen, info));
1286 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001287 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1288 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001289 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001290 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001291 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001292 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001293 if (ret)
1294 goto err_unmap;
1295
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001296 memset(mrr_rate, 0, sizeof(mrr_rate));
1297 memset(mrr_tries, 0, sizeof(mrr_tries));
1298 for (i = 0; i < 3; i++) {
1299 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1300 if (!rate)
1301 break;
1302
1303 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001304 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001305 }
1306
1307 ah->ah_setup_mrr_tx_desc(ah, ds,
1308 mrr_rate[0], mrr_tries[0],
1309 mrr_rate[1], mrr_tries[1],
1310 mrr_rate[2], mrr_tries[2]);
1311
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001312 ds->ds_link = 0;
1313 ds->ds_data = bf->skbaddr;
1314
1315 spin_lock_bh(&txq->lock);
1316 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001317 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001319 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001320 else /* no, so only link it */
1321 *txq->link = bf->daddr;
1322
1323 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001324 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001325 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001326 spin_unlock_bh(&txq->lock);
1327
1328 return 0;
1329err_unmap:
1330 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1331 return ret;
1332}
1333
1334/*******************\
1335* Descriptors setup *
1336\*******************/
1337
1338static int
1339ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1340{
1341 struct ath5k_desc *ds;
1342 struct ath5k_buf *bf;
1343 dma_addr_t da;
1344 unsigned int i;
1345 int ret;
1346
1347 /* allocate descriptors */
1348 sc->desc_len = sizeof(struct ath5k_desc) *
1349 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1350 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1351 if (sc->desc == NULL) {
1352 ATH5K_ERR(sc, "can't allocate descriptors\n");
1353 ret = -ENOMEM;
1354 goto err;
1355 }
1356 ds = sc->desc;
1357 da = sc->desc_daddr;
1358 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1359 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1360
1361 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1362 sizeof(struct ath5k_buf), GFP_KERNEL);
1363 if (bf == NULL) {
1364 ATH5K_ERR(sc, "can't allocate bufptr\n");
1365 ret = -ENOMEM;
1366 goto err_free;
1367 }
1368 sc->bufptr = bf;
1369
1370 INIT_LIST_HEAD(&sc->rxbuf);
1371 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1372 bf->desc = ds;
1373 bf->daddr = da;
1374 list_add_tail(&bf->list, &sc->rxbuf);
1375 }
1376
1377 INIT_LIST_HEAD(&sc->txbuf);
1378 sc->txbuf_len = ATH_TXBUF;
1379 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1380 da += sizeof(*ds)) {
1381 bf->desc = ds;
1382 bf->daddr = da;
1383 list_add_tail(&bf->list, &sc->txbuf);
1384 }
1385
1386 /* beacon buffer */
1387 bf->desc = ds;
1388 bf->daddr = da;
1389 sc->bbuf = bf;
1390
1391 return 0;
1392err_free:
1393 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1394err:
1395 sc->desc = NULL;
1396 return ret;
1397}
1398
1399static void
1400ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1401{
1402 struct ath5k_buf *bf;
1403
1404 ath5k_txbuf_free(sc, sc->bbuf);
1405 list_for_each_entry(bf, &sc->txbuf, list)
1406 ath5k_txbuf_free(sc, bf);
1407 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d3752009-01-30 01:36:48 +01001408 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001409
1410 /* Free memory associated with all descriptors */
1411 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1412
1413 kfree(sc->bufptr);
1414 sc->bufptr = NULL;
1415}
1416
1417
1418
1419
1420
1421/**************\
1422* Queues setup *
1423\**************/
1424
1425static struct ath5k_txq *
1426ath5k_txq_setup(struct ath5k_softc *sc,
1427 int qtype, int subtype)
1428{
1429 struct ath5k_hw *ah = sc->ah;
1430 struct ath5k_txq *txq;
1431 struct ath5k_txq_info qi = {
1432 .tqi_subtype = subtype,
1433 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1434 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1435 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1436 };
1437 int qnum;
1438
1439 /*
1440 * Enable interrupts only for EOL and DESC conditions.
1441 * We mark tx descriptors to receive a DESC interrupt
1442 * when a tx queue gets deep; otherwise waiting for the
1443 * EOL to reap descriptors. Note that this is done to
1444 * reduce interrupt load and this only defers reaping
1445 * descriptors, never transmitting frames. Aside from
1446 * reducing interrupts this also permits more concurrency.
1447 * The only potential downside is if the tx queue backs
1448 * up in which case the top half of the kernel may backup
1449 * due to a lack of tx descriptors.
1450 */
1451 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1452 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1453 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1454 if (qnum < 0) {
1455 /*
1456 * NB: don't print a message, this happens
1457 * normally on parts with too few tx queues
1458 */
1459 return ERR_PTR(qnum);
1460 }
1461 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1462 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1463 qnum, ARRAY_SIZE(sc->txqs));
1464 ath5k_hw_release_tx_queue(ah, qnum);
1465 return ERR_PTR(-EINVAL);
1466 }
1467 txq = &sc->txqs[qnum];
1468 if (!txq->setup) {
1469 txq->qnum = qnum;
1470 txq->link = NULL;
1471 INIT_LIST_HEAD(&txq->q);
1472 spin_lock_init(&txq->lock);
1473 txq->setup = true;
1474 }
1475 return &sc->txqs[qnum];
1476}
1477
1478static int
1479ath5k_beaconq_setup(struct ath5k_hw *ah)
1480{
1481 struct ath5k_txq_info qi = {
1482 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1483 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1484 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1485 /* NB: for dynamic turbo, don't enable any other interrupts */
1486 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1487 };
1488
1489 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1490}
1491
1492static int
1493ath5k_beaconq_config(struct ath5k_softc *sc)
1494{
1495 struct ath5k_hw *ah = sc->ah;
1496 struct ath5k_txq_info qi;
1497 int ret;
1498
1499 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1500 if (ret)
1501 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001502 if (sc->opmode == NL80211_IFTYPE_AP ||
1503 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001504 /*
1505 * Always burst out beacon and CAB traffic
1506 * (aifs = cwmin = cwmax = 0)
1507 */
1508 qi.tqi_aifs = 0;
1509 qi.tqi_cw_min = 0;
1510 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001511 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001512 /*
1513 * Adhoc mode; backoff between 0 and (2 * cw_min).
1514 */
1515 qi.tqi_aifs = 0;
1516 qi.tqi_cw_min = 0;
1517 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001518 }
1519
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001520 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1521 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1522 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1523
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001524 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001525 if (ret) {
1526 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1527 "hardware queue!\n", __func__);
1528 return ret;
1529 }
1530
1531 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1532}
1533
1534static void
1535ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1536{
1537 struct ath5k_buf *bf, *bf0;
1538
1539 /*
1540 * NB: this assumes output has been stopped and
1541 * we do not need to block ath5k_tx_tasklet
1542 */
1543 spin_lock_bh(&txq->lock);
1544 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001545 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001546
1547 ath5k_txbuf_free(sc, bf);
1548
1549 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001550 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001551 list_move_tail(&bf->list, &sc->txbuf);
1552 sc->txbuf_len++;
1553 spin_unlock_bh(&sc->txbuflock);
1554 }
1555 txq->link = NULL;
1556 spin_unlock_bh(&txq->lock);
1557}
1558
1559/*
1560 * Drain the transmit queues and reclaim resources.
1561 */
1562static void
1563ath5k_txq_cleanup(struct ath5k_softc *sc)
1564{
1565 struct ath5k_hw *ah = sc->ah;
1566 unsigned int i;
1567
1568 /* XXX return value */
1569 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1570 /* don't touch the hardware if marked invalid */
1571 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1572 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001573 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001574 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1575 if (sc->txqs[i].setup) {
1576 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1577 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1578 "link %p\n",
1579 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001580 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001581 sc->txqs[i].qnum),
1582 sc->txqs[i].link);
1583 }
1584 }
Johannes Berg36d68252008-05-15 12:55:26 +02001585 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001586
1587 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1588 if (sc->txqs[i].setup)
1589 ath5k_txq_drainq(sc, &sc->txqs[i]);
1590}
1591
1592static void
1593ath5k_txq_release(struct ath5k_softc *sc)
1594{
1595 struct ath5k_txq *txq = sc->txqs;
1596 unsigned int i;
1597
1598 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1599 if (txq->setup) {
1600 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1601 txq->setup = false;
1602 }
1603}
1604
1605
1606
1607
1608/*************\
1609* RX Handling *
1610\*************/
1611
1612/*
1613 * Enable the receive h/w following a reset.
1614 */
1615static int
1616ath5k_rx_start(struct ath5k_softc *sc)
1617{
1618 struct ath5k_hw *ah = sc->ah;
1619 struct ath5k_buf *bf;
1620 int ret;
1621
1622 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1623
1624 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1625 sc->cachelsz, sc->rxbufsize);
1626
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001627 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001628 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 list_for_each_entry(bf, &sc->rxbuf, list) {
1630 ret = ath5k_rxbuf_setup(sc, bf);
1631 if (ret != 0) {
1632 spin_unlock_bh(&sc->rxbuflock);
1633 goto err;
1634 }
1635 }
1636 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001637 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001638 spin_unlock_bh(&sc->rxbuflock);
1639
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001640 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641 ath5k_mode_setup(sc); /* set filters, etc. */
1642 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1643
1644 return 0;
1645err:
1646 return ret;
1647}
1648
1649/*
1650 * Disable the receive h/w in preparation for a reset.
1651 */
1652static void
1653ath5k_rx_stop(struct ath5k_softc *sc)
1654{
1655 struct ath5k_hw *ah = sc->ah;
1656
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001657 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001658 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1659 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001660
1661 ath5k_debug_printrxbuffs(sc, ah);
1662
1663 sc->rxlink = NULL; /* just in case */
1664}
1665
1666static unsigned int
1667ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001668 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001669{
1670 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001671 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001672
Bruno Randolfb47f4072008-03-05 18:35:45 +09001673 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1674 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001675 return RX_FLAG_DECRYPTED;
1676
1677 /* Apparently when a default key is used to decrypt the packet
1678 the hw does not set the index used to decrypt. In such cases
1679 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001680 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001681 if (ieee80211_has_protected(hdr->frame_control) &&
1682 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1683 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 keyix = skb->data[hlen + 3] >> 6;
1685
1686 if (test_bit(keyix, sc->keymap))
1687 return RX_FLAG_DECRYPTED;
1688 }
1689
1690 return 0;
1691}
1692
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001693
1694static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001695ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1696 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001697{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001698 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001699 u32 hw_tu;
1700 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1701
Harvey Harrison24b56e72008-06-14 23:33:38 -07001702 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001703 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001704 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1705 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001706 * Received an IBSS beacon with the same BSSID. Hardware *must*
1707 * have updated the local TSF. We have to work around various
1708 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001709 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001710 tsf = ath5k_hw_get_tsf64(sc->ah);
1711 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1712 hw_tu = TSF_TO_TU(tsf);
1713
1714 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1715 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001716 (unsigned long long)bc_tstamp,
1717 (unsigned long long)rxs->mactime,
1718 (unsigned long long)(rxs->mactime - bc_tstamp),
1719 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001720
1721 /*
1722 * Sometimes the HW will give us a wrong tstamp in the rx
1723 * status, causing the timestamp extension to go wrong.
1724 * (This seems to happen especially with beacon frames bigger
1725 * than 78 byte (incl. FCS))
1726 * But we know that the receive timestamp must be later than the
1727 * timestamp of the beacon since HW must have synced to that.
1728 *
1729 * NOTE: here we assume mactime to be after the frame was
1730 * received, not like mac80211 which defines it at the start.
1731 */
1732 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001733 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001734 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001735 (unsigned long long)rxs->mactime,
1736 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001737 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001738 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001739
1740 /*
1741 * Local TSF might have moved higher than our beacon timers,
1742 * in that case we have to update them to continue sending
1743 * beacons. This also takes care of synchronizing beacon sending
1744 * times with other stations.
1745 */
1746 if (hw_tu >= sc->nexttbtt)
1747 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001748 }
1749}
1750
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751static void
1752ath5k_tasklet_rx(unsigned long data)
1753{
1754 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001755 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001756 struct sk_buff *skb, *next_skb;
1757 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001758 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001759 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001760 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761 int ret;
1762 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001763 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001764
1765 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001766 if (list_empty(&sc->rxbuf)) {
1767 ATH5K_WARN(sc, "empty rx buf pool\n");
1768 goto unlock;
1769 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001771 rxs.flag = 0;
1772
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1774 BUG_ON(bf->skb == NULL);
1775 skb = bf->skb;
1776 ds = bf->desc;
1777
Bob Copelandc57ca812009-04-15 07:57:35 -04001778 /* bail if HW is still using self-linked descriptor */
1779 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1780 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001781
Bruno Randolfb47f4072008-03-05 18:35:45 +09001782 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 if (unlikely(ret == -EINPROGRESS))
1784 break;
1785 else if (unlikely(ret)) {
1786 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001787 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 return;
1789 }
1790
Bruno Randolfb47f4072008-03-05 18:35:45 +09001791 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001792 ATH5K_WARN(sc, "unsupported jumbo\n");
1793 goto next;
1794 }
1795
Bruno Randolfb47f4072008-03-05 18:35:45 +09001796 if (unlikely(rs.rs_status)) {
1797 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001798 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001799 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001800 /*
1801 * Decrypt error. If the error occurred
1802 * because there was no hardware key, then
1803 * let the frame through so the upper layers
1804 * can process it. This is necessary for 5210
1805 * parts which have no way to setup a ``clear''
1806 * key cache entry.
1807 *
1808 * XXX do key cache faulting
1809 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001810 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1811 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001812 goto accept;
1813 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001814 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001815 rxs.flag |= RX_FLAG_MMIC_ERROR;
1816 goto accept;
1817 }
1818
1819 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001820 if ((rs.rs_status &
1821 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001822 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001823 goto next;
1824 }
1825accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001826 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1827
1828 /*
1829 * If we can't replace bf->skb with a new skb under memory
1830 * pressure, just skip this packet
1831 */
1832 if (!next_skb)
1833 goto next;
1834
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1836 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001837 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001839 /* The MAC header is padded to have 32-bit boundary if the
1840 * packet payload is non-zero. The general calculation for
1841 * padsize would take into account odd header lengths:
1842 * padsize = (4 - hdrlen % 4) % 4; However, since only
1843 * even-length headers are used, padding can only be 0 or 2
1844 * bytes and we can optimize this a bit. In addition, we must
1845 * not try to remove padding from short control frames that do
1846 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001847 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001848 padsize = ath5k_pad_size(hdrlen);
1849 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001850 memmove(skb->data + padsize, skb->data, hdrlen);
1851 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001852 }
1853
Bruno Randolfc0e18992008-01-21 11:09:46 +09001854 /*
1855 * always extend the mac timestamp, since this information is
1856 * also needed for proper IBSS merging.
1857 *
1858 * XXX: it might be too late to do it here, since rs_tstamp is
1859 * 15bit only. that means TSF extension has to be done within
1860 * 32768usec (about 32ms). it might be necessary to move this to
1861 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001862 *
1863 * Unfortunately we don't know when the hardware takes the rx
1864 * timestamp (beginning of phy frame, data frame, end of rx?).
1865 * The only thing we know is that it is hardware specific...
1866 * On AR5213 it seems the rx timestamp is at the end of the
1867 * frame, but i'm not sure.
1868 *
1869 * NOTE: mac80211 defines mactime at the beginning of the first
1870 * data symbol. Since we don't have any time references it's
1871 * impossible to comply to that. This affects IBSS merge only
1872 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001873 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001874 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001875 rxs.flag |= RX_FLAG_TSFT;
1876
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001877 rxs.freq = sc->curchan->center_freq;
1878 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001879
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001880 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001881 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001882
1883 /* An rssi of 35 indicates you should be able use
1884 * 54 Mbps reliably. A more elaborate scheme can be used
1885 * here but it requires a map of SNR/throughput for each
1886 * possible mode used */
1887 rxs.qual = rs.rs_rssi * 100 / 35;
1888
1889 /* rssi can be more than 35 though, anything above that
1890 * should be considered at 100% */
1891 if (rxs.qual > 100)
1892 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001893
Bruno Randolfb47f4072008-03-05 18:35:45 +09001894 rxs.antenna = rs.rs_antenna;
1895 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1896 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001897
Bruno Randolf06303352008-08-05 19:32:23 +02001898 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1899 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001900 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001901
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1903
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001904 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001905 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001906 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001907
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001908 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001909
1910 bf->skb = next_skb;
1911 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912next:
1913 list_move_tail(&bf->list, &sc->rxbuf);
1914 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001915unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001916 spin_unlock(&sc->rxbuflock);
1917}
1918
1919
1920
1921
1922/*************\
1923* TX Handling *
1924\*************/
1925
1926static void
1927ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1928{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001929 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001930 struct ath5k_buf *bf, *bf0;
1931 struct ath5k_desc *ds;
1932 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001933 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001934 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001935
1936 spin_lock(&txq->lock);
1937 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1938 ds = bf->desc;
1939
Bruno Randolfb47f4072008-03-05 18:35:45 +09001940 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 if (unlikely(ret == -EINPROGRESS))
1942 break;
1943 else if (unlikely(ret)) {
1944 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1945 ret, txq->qnum);
1946 break;
1947 }
1948
1949 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001950 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001951 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001952
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1954 PCI_DMA_TODEVICE);
1955
Johannes Berge6a98542008-10-21 12:40:02 +02001956 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001957 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001958 struct ieee80211_tx_rate *r =
1959 &info->status.rates[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001960
1961 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001962 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1963 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001964 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001965 r->idx = -1;
1966 r->count = 0;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001967 }
1968 }
1969
Johannes Berge6a98542008-10-21 12:40:02 +02001970 /* count the successful attempt as well */
1971 info->status.rates[ts.ts_final_idx].count++;
1972
Bruno Randolfb47f4072008-03-05 18:35:45 +09001973 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001975 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001976 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001977 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001978 info->flags |= IEEE80211_TX_STAT_ACK;
1979 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001980 }
1981
Johannes Berge039fa42008-05-15 12:55:29 +02001982 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001983 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001984
1985 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001986 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001987 list_move_tail(&bf->list, &sc->txbuf);
1988 sc->txbuf_len++;
1989 spin_unlock(&sc->txbuflock);
1990 }
1991 if (likely(list_empty(&txq->q)))
1992 txq->link = NULL;
1993 spin_unlock(&txq->lock);
1994 if (sc->txbuf_len > ATH_TXBUF / 5)
1995 ieee80211_wake_queues(sc->hw);
1996}
1997
1998static void
1999ath5k_tasklet_tx(unsigned long data)
2000{
2001 struct ath5k_softc *sc = (void *)data;
2002
2003 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002004}
2005
2006
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002007/*****************\
2008* Beacon handling *
2009\*****************/
2010
2011/*
2012 * Setup the beacon frame for transmit.
2013 */
2014static int
Johannes Berge039fa42008-05-15 12:55:29 +02002015ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002016{
2017 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002018 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002019 struct ath5k_hw *ah = sc->ah;
2020 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002021 int ret = 0;
2022 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002023 u32 flags;
2024
2025 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2026 PCI_DMA_TODEVICE);
2027 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2028 "skbaddr %llx\n", skb, skb->data, skb->len,
2029 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002030 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2032 return -EIO;
2033 }
2034
2035 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002036 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037
2038 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002039 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002040 ds->ds_link = bf->daddr; /* self-linked */
2041 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002042 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002044
2045 /*
2046 * If we use multiple antennas on AP and use
2047 * the Sectored AP scenario, switch antenna every
2048 * 4 beacons to make sure everybody hears our AP.
2049 * When a client tries to associate, hw will keep
2050 * track of the tx antenna to be used for this client
2051 * automaticaly, based on ACKed packets.
2052 *
2053 * Note: AP still listens and transmits RTS on the
2054 * default antenna which is supposed to be an omni.
2055 *
2056 * Note2: On sectored scenarios it's possible to have
2057 * multiple antennas (1omni -the default- and 14 sectors)
2058 * so if we choose to actually support this mode we need
2059 * to allow user to set how many antennas we have and tweak
2060 * the code below to send beacons on all of them.
2061 */
2062 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2063 antenna = sc->bsent & 4 ? 2 : 1;
2064
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002065
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002066 /* FIXME: If we are in g mode and rate is a CCK rate
2067 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2068 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002070 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002071 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002072 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002073 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002074 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002075 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076 if (ret)
2077 goto err_unmap;
2078
2079 return 0;
2080err_unmap:
2081 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2082 return ret;
2083}
2084
Bob Copeland72828b12009-06-02 23:03:06 -04002085static void ath5k_beacon_disable(struct ath5k_softc *sc)
2086{
2087 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2088 ath5k_hw_set_imr(sc->ah, sc->imask);
2089 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
2090}
2091
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002092/*
2093 * Transmit a beacon frame at SWBA. Dynamic updates to the
2094 * frame contents are done as needed and the slot time is
2095 * also adjusted based on current state.
2096 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002097 * This is called from software irq context (beacontq or restq
2098 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002099 */
2100static void
2101ath5k_beacon_send(struct ath5k_softc *sc)
2102{
2103 struct ath5k_buf *bf = sc->bbuf;
2104 struct ath5k_hw *ah = sc->ah;
2105
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002106 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002107
Johannes Berg05c914f2008-09-11 00:01:58 +02002108 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2109 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2111 return;
2112 }
2113 /*
2114 * Check if the previous beacon has gone out. If
2115 * not don't don't try to post another, skip this
2116 * period and wait for the next. Missed beacons
2117 * indicate a problem and should not occur. If we
2118 * miss too many consecutive beacons reset the device.
2119 */
2120 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2121 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002122 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002124 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002125 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002126 "stuck beacon time (%u missed)\n",
2127 sc->bmisscount);
2128 tasklet_schedule(&sc->restq);
2129 }
2130 return;
2131 }
2132 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002133 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002134 "resume beacon xmit after %u misses\n",
2135 sc->bmisscount);
2136 sc->bmisscount = 0;
2137 }
2138
2139 /*
2140 * Stop any current dma and put the new frame on the queue.
2141 * This should never fail since we check above that no frames
2142 * are still pending on the queue.
2143 */
2144 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002145 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146 /* NB: hw still stops DMA, so proceed */
2147 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002148
Bob Copeland1071db82009-05-18 10:59:52 -04002149 /* refresh the beacon for AP mode */
2150 if (sc->opmode == NL80211_IFTYPE_AP)
2151 ath5k_beacon_update(sc->hw, sc->vif);
2152
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002153 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2154 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002155 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002156 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2157
2158 sc->bsent++;
2159}
2160
2161
Bruno Randolf9804b982008-01-19 18:17:59 +09002162/**
2163 * ath5k_beacon_update_timers - update beacon timers
2164 *
2165 * @sc: struct ath5k_softc pointer we are operating on
2166 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2167 * beacon timer update based on the current HW TSF.
2168 *
2169 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2170 * of a received beacon or the current local hardware TSF and write it to the
2171 * beacon timer registers.
2172 *
2173 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002174 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002175 * when we otherwise know we have to update the timers, but we keep it in this
2176 * function to have it all together in one place.
2177 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002178static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002179ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002180{
2181 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002182 u32 nexttbtt, intval, hw_tu, bc_tu;
2183 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002184
2185 intval = sc->bintval & AR5K_BEACON_PERIOD;
2186 if (WARN_ON(!intval))
2187 return;
2188
Bruno Randolf9804b982008-01-19 18:17:59 +09002189 /* beacon TSF converted to TU */
2190 bc_tu = TSF_TO_TU(bc_tsf);
2191
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002192 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002193 hw_tsf = ath5k_hw_get_tsf64(ah);
2194 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002195
Bruno Randolf9804b982008-01-19 18:17:59 +09002196#define FUDGE 3
2197 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2198 if (bc_tsf == -1) {
2199 /*
2200 * no beacons received, called internally.
2201 * just need to refresh timers based on HW TSF.
2202 */
2203 nexttbtt = roundup(hw_tu + FUDGE, intval);
2204 } else if (bc_tsf == 0) {
2205 /*
2206 * no beacon received, probably called by ath5k_reset_tsf().
2207 * reset TSF to start with 0.
2208 */
2209 nexttbtt = intval;
2210 intval |= AR5K_BEACON_RESET_TSF;
2211 } else if (bc_tsf > hw_tsf) {
2212 /*
2213 * beacon received, SW merge happend but HW TSF not yet updated.
2214 * not possible to reconfigure timers yet, but next time we
2215 * receive a beacon with the same BSSID, the hardware will
2216 * automatically update the TSF and then we need to reconfigure
2217 * the timers.
2218 */
2219 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2220 "need to wait for HW TSF sync\n");
2221 return;
2222 } else {
2223 /*
2224 * most important case for beacon synchronization between STA.
2225 *
2226 * beacon received and HW TSF has been already updated by HW.
2227 * update next TBTT based on the TSF of the beacon, but make
2228 * sure it is ahead of our local TSF timer.
2229 */
2230 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2231 }
2232#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002233
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002234 sc->nexttbtt = nexttbtt;
2235
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002237 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002238
2239 /*
2240 * debugging output last in order to preserve the time critical aspect
2241 * of this function
2242 */
2243 if (bc_tsf == -1)
2244 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2245 "reconfigured timers based on HW TSF\n");
2246 else if (bc_tsf == 0)
2247 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2248 "reset HW TSF and timers\n");
2249 else
2250 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2251 "updated timers based on beacon TSF\n");
2252
2253 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002254 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2255 (unsigned long long) bc_tsf,
2256 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002257 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2258 intval & AR5K_BEACON_PERIOD,
2259 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2260 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261}
2262
2263
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002264/**
2265 * ath5k_beacon_config - Configure the beacon queues and interrupts
2266 *
2267 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002269 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002270 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271 */
2272static void
2273ath5k_beacon_config(struct ath5k_softc *sc)
2274{
2275 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002276 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002277
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002278 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002279 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002280 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002281
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002282 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002283 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002284 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002285 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002286 * In IBSS mode we use a self-linked tx descriptor and let the
2287 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002288 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002289 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002290 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002291 */
2292 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002293
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002294 sc->imask |= AR5K_INT_SWBA;
2295
Jiri Slabyda966bc2008-10-12 22:54:10 +02002296 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2297 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002298 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002299 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002300 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002301 }
2302 } else
2303 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002304 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002305
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002306 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002307}
2308
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002309static void ath5k_tasklet_beacon(unsigned long data)
2310{
2311 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2312
2313 /*
2314 * Software beacon alert--time to send a beacon.
2315 *
2316 * In IBSS mode we use this interrupt just to
2317 * keep track of the next TBTT (target beacon
2318 * transmission time) in order to detect wether
2319 * automatic TSF updates happened.
2320 */
2321 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2322 /* XXX: only if VEOL suppported */
2323 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2324 sc->nexttbtt += sc->bintval;
2325 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2326 "SWBA nexttbtt: %x hw_tu: %x "
2327 "TSF: %llx\n",
2328 sc->nexttbtt,
2329 TSF_TO_TU(tsf),
2330 (unsigned long long) tsf);
2331 } else {
2332 spin_lock(&sc->block);
2333 ath5k_beacon_send(sc);
2334 spin_unlock(&sc->block);
2335 }
2336}
2337
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338
2339/********************\
2340* Interrupt handling *
2341\********************/
2342
2343static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002344ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002345{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002346 struct ath5k_hw *ah = sc->ah;
2347 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002348
2349 mutex_lock(&sc->lock);
2350
2351 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2352
2353 /*
2354 * Stop anything previously setup. This is safe
2355 * no matter this is the first time through or not.
2356 */
2357 ath5k_stop_locked(sc);
2358
2359 /*
2360 * The basic interface to setting the hardware in a good
2361 * state is ``reset''. On return the hardware is known to
2362 * be powered up and with interrupts disabled. This must
2363 * be followed by initialization of the appropriate bits
2364 * and then setup of the interrupt mask.
2365 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002366 sc->curchan = sc->hw->conf.channel;
2367 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002368 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2369 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002370 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Bob Copeland209d8892009-05-07 08:09:08 -04002371 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002372 if (ret)
2373 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002374
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002375 ath5k_rfkill_hw_start(ah);
2376
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002377 /*
2378 * Reset the key cache since some parts do not reset the
2379 * contents on initial power up or resume from suspend.
2380 */
2381 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2382 ath5k_hw_reset_key(ah, i);
2383
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002384 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002385 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002386
2387 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2388 msecs_to_jiffies(ath5k_calinterval * 1000)));
2389
2390 ret = 0;
2391done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002392 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002393 mutex_unlock(&sc->lock);
2394 return ret;
2395}
2396
2397static int
2398ath5k_stop_locked(struct ath5k_softc *sc)
2399{
2400 struct ath5k_hw *ah = sc->ah;
2401
2402 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2403 test_bit(ATH_STAT_INVALID, sc->status));
2404
2405 /*
2406 * Shutdown the hardware and driver:
2407 * stop output from above
2408 * disable interrupts
2409 * turn off timers
2410 * turn off the radio
2411 * clear transmit machinery
2412 * clear receive machinery
2413 * drain and release tx queues
2414 * reclaim beacon resources
2415 * power down hardware
2416 *
2417 * Note that some of this work is not possible if the
2418 * hardware is gone (invalid).
2419 */
2420 ieee80211_stop_queues(sc->hw);
2421
2422 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002423 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002424 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002425 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002426 }
2427 ath5k_txq_cleanup(sc);
2428 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2429 ath5k_rx_stop(sc);
2430 ath5k_hw_phy_disable(ah);
2431 } else
2432 sc->rxlink = NULL;
2433
2434 return 0;
2435}
2436
2437/*
2438 * Stop the device, grabbing the top-level lock to protect
2439 * against concurrent entry through ath5k_init (which can happen
2440 * if another thread does a system call and the thread doing the
2441 * stop is preempted).
2442 */
2443static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002444ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445{
2446 int ret;
2447
2448 mutex_lock(&sc->lock);
2449 ret = ath5k_stop_locked(sc);
2450 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2451 /*
2452 * Set the chip in full sleep mode. Note that we are
2453 * careful to do this only when bringing the interface
2454 * completely to a stop. When the chip is in this state
2455 * it must be carefully woken up or references to
2456 * registers in the PCI clock domain may freeze the bus
2457 * (and system). This varies by chip and is mostly an
2458 * issue with newer parts that go to sleep more quickly.
2459 */
2460 if (sc->ah->ah_mac_srev >= 0x78) {
2461 /*
2462 * XXX
2463 * don't put newer MAC revisions > 7.8 to sleep because
2464 * of the above mentioned problems
2465 */
2466 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2467 "not putting device to sleep\n");
2468 } else {
2469 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2470 "putting device to full sleep\n");
2471 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2472 }
2473 }
2474 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002475
Jiri Slaby274c7c32008-07-15 17:44:20 +02002476 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002477 mutex_unlock(&sc->lock);
2478
2479 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002480 tasklet_kill(&sc->rxtq);
2481 tasklet_kill(&sc->txtq);
2482 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002483 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002484
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002485 ath5k_rfkill_hw_stop(sc->ah);
2486
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002487 return ret;
2488}
2489
2490static irqreturn_t
2491ath5k_intr(int irq, void *dev_id)
2492{
2493 struct ath5k_softc *sc = dev_id;
2494 struct ath5k_hw *ah = sc->ah;
2495 enum ath5k_int status;
2496 unsigned int counter = 1000;
2497
2498 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2499 !ath5k_hw_is_intr_pending(ah)))
2500 return IRQ_NONE;
2501
2502 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002503 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2504 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2505 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002506 if (unlikely(status & AR5K_INT_FATAL)) {
2507 /*
2508 * Fatal errors are unrecoverable.
2509 * Typically these are caused by DMA errors.
2510 */
2511 tasklet_schedule(&sc->restq);
2512 } else if (unlikely(status & AR5K_INT_RXORN)) {
2513 tasklet_schedule(&sc->restq);
2514 } else {
2515 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002516 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002517 }
2518 if (status & AR5K_INT_RXEOL) {
2519 /*
2520 * NB: the hardware should re-read the link when
2521 * RXE bit is written, but it doesn't work at
2522 * least on older hardware revs.
2523 */
2524 sc->rxlink = NULL;
2525 }
2526 if (status & AR5K_INT_TXURN) {
2527 /* bump tx trigger level */
2528 ath5k_hw_update_tx_triglevel(ah, true);
2529 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002530 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002531 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002532 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2533 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002534 tasklet_schedule(&sc->txtq);
2535 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002536 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002537 }
2538 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002539 /*
2540 * These stats are also used for ANI i think
2541 * so how about updating them more often ?
2542 */
2543 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002544 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002545 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002546 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002547
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002548 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002549 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002550
2551 if (unlikely(!counter))
2552 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2553
2554 return IRQ_HANDLED;
2555}
2556
2557static void
2558ath5k_tasklet_reset(unsigned long data)
2559{
2560 struct ath5k_softc *sc = (void *)data;
2561
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002562 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563}
2564
2565/*
2566 * Periodically recalibrate the PHY to account
2567 * for temperature/environment changes.
2568 */
2569static void
2570ath5k_calibrate(unsigned long data)
2571{
2572 struct ath5k_softc *sc = (void *)data;
2573 struct ath5k_hw *ah = sc->ah;
2574
2575 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002576 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2577 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002578
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002579 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002580 /*
2581 * Rfgain is out of bounds, reset the chip
2582 * to load new gain values.
2583 */
2584 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002585 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586 }
2587 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2588 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002589 ieee80211_frequency_to_channel(
2590 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002591
2592 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2593 msecs_to_jiffies(ath5k_calinterval * 1000)));
2594}
2595
2596
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002597/********************\
2598* Mac80211 functions *
2599\********************/
2600
2601static int
Johannes Berge039fa42008-05-15 12:55:29 +02002602ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002603{
2604 struct ath5k_softc *sc = hw->priv;
2605 struct ath5k_buf *bf;
2606 unsigned long flags;
2607 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002608 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002609
2610 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2611
Johannes Berg05c914f2008-09-11 00:01:58 +02002612 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002613 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2614
2615 /*
2616 * the hardware expects the header padded to 4 byte boundaries
2617 * if this is not the case we add the padding after the header
2618 */
2619 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002620 padsize = ath5k_pad_size(hdrlen);
2621 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002622
2623 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002625 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002626 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002627 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002628 skb_push(skb, padsize);
2629 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002630 }
2631
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002632 spin_lock_irqsave(&sc->txbuflock, flags);
2633 if (list_empty(&sc->txbuf)) {
2634 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2635 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002636 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002637 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002638 }
2639 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2640 list_del(&bf->list);
2641 sc->txbuf_len--;
2642 if (list_empty(&sc->txbuf))
2643 ieee80211_stop_queues(hw);
2644 spin_unlock_irqrestore(&sc->txbuflock, flags);
2645
2646 bf->skb = skb;
2647
Johannes Berge039fa42008-05-15 12:55:29 +02002648 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649 bf->skb = NULL;
2650 spin_lock_irqsave(&sc->txbuflock, flags);
2651 list_add_tail(&bf->list, &sc->txbuf);
2652 sc->txbuf_len++;
2653 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002654 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002655 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002656 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002658drop_packet:
2659 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002660 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002661}
2662
Bob Copeland209d8892009-05-07 08:09:08 -04002663/*
2664 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2665 * and change to the given channel.
2666 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002667static int
Bob Copeland209d8892009-05-07 08:09:08 -04002668ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002669{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670 struct ath5k_hw *ah = sc->ah;
2671 int ret;
2672
2673 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002674
Bob Copeland209d8892009-05-07 08:09:08 -04002675 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002676 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002677 ath5k_txq_cleanup(sc);
2678 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002679
2680 sc->curchan = chan;
2681 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002682 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002684 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2686 goto err;
2687 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002688
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002690 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002691 ATH5K_ERR(sc, "can't start recv logic\n");
2692 goto err;
2693 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002694
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002695 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002696 * Change channels and update the h/w rate map if we're switching;
2697 * e.g. 11a to 11b/g.
2698 *
2699 * We may be doing a reset in response to an ioctl that changes the
2700 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701 *
2702 * XXX needed?
2703 */
2704/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002706 ath5k_beacon_config(sc);
2707 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708
2709 return 0;
2710err:
2711 return ret;
2712}
2713
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002714static int
2715ath5k_reset_wake(struct ath5k_softc *sc)
2716{
2717 int ret;
2718
Bob Copeland209d8892009-05-07 08:09:08 -04002719 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002720 if (!ret)
2721 ieee80211_wake_queues(sc->hw);
2722
2723 return ret;
2724}
2725
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726static int ath5k_start(struct ieee80211_hw *hw)
2727{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002728 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002729}
2730
2731static void ath5k_stop(struct ieee80211_hw *hw)
2732{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002733 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002734}
2735
2736static int ath5k_add_interface(struct ieee80211_hw *hw,
2737 struct ieee80211_if_init_conf *conf)
2738{
2739 struct ath5k_softc *sc = hw->priv;
2740 int ret;
2741
2742 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002743 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002744 ret = 0;
2745 goto end;
2746 }
2747
Johannes Berg32bfd352007-12-19 01:31:26 +01002748 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002749
2750 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002751 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002752 case NL80211_IFTYPE_STATION:
2753 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002754 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002755 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002756 sc->opmode = conf->type;
2757 break;
2758 default:
2759 ret = -EOPNOTSUPP;
2760 goto end;
2761 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002762
Bob Copeland0e149cf2008-11-17 23:40:38 -05002763 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002764
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765 ret = 0;
2766end:
2767 mutex_unlock(&sc->lock);
2768 return ret;
2769}
2770
2771static void
2772ath5k_remove_interface(struct ieee80211_hw *hw,
2773 struct ieee80211_if_init_conf *conf)
2774{
2775 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002776 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002777
2778 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002779 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002780 goto end;
2781
Bob Copeland0e149cf2008-11-17 23:40:38 -05002782 ath5k_hw_set_lladdr(sc->ah, mac);
Bob Copeland72828b12009-06-02 23:03:06 -04002783 ath5k_beacon_disable(sc);
Johannes Berg32bfd352007-12-19 01:31:26 +01002784 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002785end:
2786 mutex_unlock(&sc->lock);
2787}
2788
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002789/*
2790 * TODO: Phy disable/diversity etc
2791 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002792static int
Johannes Berge8975582008-10-09 12:18:51 +02002793ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002794{
2795 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002796 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002797 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002798 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002799
2800 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002801
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002802 ret = ath5k_chan_set(sc, conf->channel);
2803 if (ret < 0)
John W. Linville55aa4e02009-05-25 21:28:47 +02002804 goto unlock;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002805
Nick Kossifidisa0823812009-04-30 15:55:44 -04002806 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2807 (sc->power_level != conf->power_level)) {
2808 sc->power_level = conf->power_level;
2809
2810 /* Half dB steps */
2811 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2812 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002813
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002814 /* TODO:
2815 * 1) Move this on config_interface and handle each case
2816 * separately eg. when we have only one STA vif, use
2817 * AR5K_ANTMODE_SINGLE_AP
2818 *
2819 * 2) Allow the user to change antenna mode eg. when only
2820 * one antenna is present
2821 *
2822 * 3) Allow the user to set default/tx antenna when possible
2823 *
2824 * 4) Default mode should handle 90% of the cases, together
2825 * with fixed a/b and single AP modes we should be able to
2826 * handle 99%. Sectored modes are extreme cases and i still
2827 * haven't found a usage for them. If we decide to support them,
2828 * then we must allow the user to set how many tx antennas we
2829 * have available
2830 */
2831 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002832
John W. Linville55aa4e02009-05-25 21:28:47 +02002833unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002834 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002835 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002836}
2837
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002838#define SUPPORTED_FIF_FLAGS \
2839 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2840 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2841 FIF_BCN_PRBRESP_PROMISC
2842/*
2843 * o always accept unicast, broadcast, and multicast traffic
2844 * o multicast traffic for all BSSIDs will be enabled if mac80211
2845 * says it should be
2846 * o maintain current state of phy ofdm or phy cck error reception.
2847 * If the hardware detects any of these type of errors then
2848 * ath5k_hw_get_rx_filter() will pass to us the respective
2849 * hardware filters to be able to receive these type of frames.
2850 * o probe request frames are accepted only when operating in
2851 * hostap, adhoc, or monitor modes
2852 * o enable promiscuous mode according to the interface state
2853 * o accept beacons:
2854 * - when operating in adhoc mode so the 802.11 layer creates
2855 * node table entries for peers,
2856 * - when operating in station mode for collecting rssi data when
2857 * the station is otherwise quiet, or
2858 * - when scanning
2859 */
2860static void ath5k_configure_filter(struct ieee80211_hw *hw,
2861 unsigned int changed_flags,
2862 unsigned int *new_flags,
2863 int mc_count, struct dev_mc_list *mclist)
2864{
2865 struct ath5k_softc *sc = hw->priv;
2866 struct ath5k_hw *ah = sc->ah;
2867 u32 mfilt[2], val, rfilt;
2868 u8 pos;
2869 int i;
2870
2871 mfilt[0] = 0;
2872 mfilt[1] = 0;
2873
2874 /* Only deal with supported flags */
2875 changed_flags &= SUPPORTED_FIF_FLAGS;
2876 *new_flags &= SUPPORTED_FIF_FLAGS;
2877
2878 /* If HW detects any phy or radar errors, leave those filters on.
2879 * Also, always enable Unicast, Broadcasts and Multicast
2880 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2881 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2882 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2883 AR5K_RX_FILTER_MCAST);
2884
2885 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2886 if (*new_flags & FIF_PROMISC_IN_BSS) {
2887 rfilt |= AR5K_RX_FILTER_PROM;
2888 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002889 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002890 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002891 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002892 }
2893
2894 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2895 if (*new_flags & FIF_ALLMULTI) {
2896 mfilt[0] = ~0;
2897 mfilt[1] = ~0;
2898 } else {
2899 for (i = 0; i < mc_count; i++) {
2900 if (!mclist)
2901 break;
2902 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002903 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002904 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002905 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002906 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2907 pos &= 0x3f;
2908 mfilt[pos / 32] |= (1 << (pos % 32));
2909 /* XXX: we might be able to just do this instead,
2910 * but not sure, needs testing, if we do use this we'd
2911 * neet to inform below to not reset the mcast */
2912 /* ath5k_hw_set_mcast_filterindex(ah,
2913 * mclist->dmi_addr[5]); */
2914 mclist = mclist->next;
2915 }
2916 }
2917
2918 /* This is the best we can do */
2919 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2920 rfilt |= AR5K_RX_FILTER_PHYERR;
2921
2922 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2923 * and probes for any BSSID, this needs testing */
2924 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2925 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2926
2927 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2928 * set we should only pass on control frames for this
2929 * station. This needs testing. I believe right now this
2930 * enables *all* control frames, which is OK.. but
2931 * but we should see if we can improve on granularity */
2932 if (*new_flags & FIF_CONTROL)
2933 rfilt |= AR5K_RX_FILTER_CONTROL;
2934
2935 /* Additional settings per mode -- this is per ath5k */
2936
2937 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2938
Johannes Berg05c914f2008-09-11 00:01:58 +02002939 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002940 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2941 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002942 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002943 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002944 if (sc->opmode != NL80211_IFTYPE_AP &&
2945 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002946 test_bit(ATH_STAT_PROMISC, sc->status))
2947 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002948 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002949 sc->opmode == NL80211_IFTYPE_ADHOC ||
2950 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002951 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002952 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2953 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2954 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002955
2956 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002957 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002958
2959 /* Set multicast bits */
2960 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2961 /* Set the cached hw filter flags, this will alter actually
2962 * be set in HW */
2963 sc->filter_flags = rfilt;
2964}
2965
2966static int
2967ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002968 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2969 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002970{
2971 struct ath5k_softc *sc = hw->priv;
2972 int ret = 0;
2973
Bob Copeland9ad9a262008-10-29 08:30:54 -04002974 if (modparam_nohwcrypt)
2975 return -EOPNOTSUPP;
2976
John Daiker0bbac082008-10-17 12:16:00 -07002977 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002978 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002979 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002980 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002981 case ALG_CCMP:
2982 return -EOPNOTSUPP;
2983 default:
2984 WARN_ON(1);
2985 return -EINVAL;
2986 }
2987
2988 mutex_lock(&sc->lock);
2989
2990 switch (cmd) {
2991 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002992 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2993 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002994 if (ret) {
2995 ATH5K_ERR(sc, "can't set the key\n");
2996 goto unlock;
2997 }
2998 __set_bit(key->keyidx, sc->keymap);
2999 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003000 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3001 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003002 break;
3003 case DISABLE_KEY:
3004 ath5k_hw_reset_key(sc->ah, key->keyidx);
3005 __clear_bit(key->keyidx, sc->keymap);
3006 break;
3007 default:
3008 ret = -EINVAL;
3009 goto unlock;
3010 }
3011
3012unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003013 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014 mutex_unlock(&sc->lock);
3015 return ret;
3016}
3017
3018static int
3019ath5k_get_stats(struct ieee80211_hw *hw,
3020 struct ieee80211_low_level_stats *stats)
3021{
3022 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003023 struct ath5k_hw *ah = sc->ah;
3024
3025 /* Force update */
3026 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003027
3028 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3029
3030 return 0;
3031}
3032
3033static int
3034ath5k_get_tx_stats(struct ieee80211_hw *hw,
3035 struct ieee80211_tx_queue_stats *stats)
3036{
3037 struct ath5k_softc *sc = hw->priv;
3038
3039 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3040
3041 return 0;
3042}
3043
3044static u64
3045ath5k_get_tsf(struct ieee80211_hw *hw)
3046{
3047 struct ath5k_softc *sc = hw->priv;
3048
3049 return ath5k_hw_get_tsf64(sc->ah);
3050}
3051
3052static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003053ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3054{
3055 struct ath5k_softc *sc = hw->priv;
3056
3057 ath5k_hw_set_tsf64(sc->ah, tsf);
3058}
3059
3060static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003061ath5k_reset_tsf(struct ieee80211_hw *hw)
3062{
3063 struct ath5k_softc *sc = hw->priv;
3064
Bruno Randolf9804b982008-01-19 18:17:59 +09003065 /*
3066 * in IBSS mode we need to update the beacon timers too.
3067 * this will also reset the TSF if we call it with 0
3068 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003069 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003070 ath5k_beacon_update_timers(sc, 0);
3071 else
3072 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003073}
3074
Bob Copeland1071db82009-05-18 10:59:52 -04003075/*
3076 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3077 * this is called only once at config_bss time, for AP we do it every
3078 * SWBA interrupt so that the TIM will reflect buffered frames.
3079 *
3080 * Called with the beacon lock.
3081 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003082static int
Bob Copeland1071db82009-05-18 10:59:52 -04003083ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003084{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003085 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003086 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003087 struct sk_buff *skb;
3088
3089 if (WARN_ON(!vif)) {
3090 ret = -EINVAL;
3091 goto out;
3092 }
3093
3094 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003095
3096 if (!skb) {
3097 ret = -ENOMEM;
3098 goto out;
3099 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003100
3101 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3102
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003103 ath5k_txbuf_free(sc, sc->bbuf);
3104 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003105 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003106 if (ret)
3107 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003108out:
3109 return ret;
3110}
3111
3112/*
3113 * Update the beacon and reconfigure the beacon queues.
3114 */
3115static void
3116ath5k_beacon_reconfig(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
3117{
3118 int ret;
3119 unsigned long flags;
3120 struct ath5k_softc *sc = hw->priv;
3121
3122 spin_lock_irqsave(&sc->block, flags);
3123 ret = ath5k_beacon_update(hw, vif);
Jiri Slaby00482972008-08-18 21:45:27 +02003124 spin_unlock_irqrestore(&sc->block, flags);
Bob Copeland1071db82009-05-18 10:59:52 -04003125 if (ret == 0) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003126 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003127 mmiowb();
3128 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003129}
Bob Copeland1071db82009-05-18 10:59:52 -04003130
Martin Xu02969b32008-11-24 10:49:27 +08003131static void
3132set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3133{
3134 struct ath5k_softc *sc = hw->priv;
3135 struct ath5k_hw *ah = sc->ah;
3136 u32 rfilt;
3137 rfilt = ath5k_hw_get_rx_filter(ah);
3138 if (enable)
3139 rfilt |= AR5K_RX_FILTER_BEACON;
3140 else
3141 rfilt &= ~AR5K_RX_FILTER_BEACON;
3142 ath5k_hw_set_rx_filter(ah, rfilt);
3143 sc->filter_flags = rfilt;
3144}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003145
Martin Xu02969b32008-11-24 10:49:27 +08003146static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3147 struct ieee80211_vif *vif,
3148 struct ieee80211_bss_conf *bss_conf,
3149 u32 changes)
3150{
3151 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003152 struct ath5k_hw *ah = sc->ah;
3153
3154 mutex_lock(&sc->lock);
3155 if (WARN_ON(sc->vif != vif))
3156 goto unlock;
3157
3158 if (changes & BSS_CHANGED_BSSID) {
3159 /* Cache for later use during resets */
3160 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3161 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3162 * a clean way of letting us retrieve this yet. */
3163 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3164 mmiowb();
3165 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003166
3167 if (changes & BSS_CHANGED_BEACON_INT)
3168 sc->bintval = bss_conf->beacon_int;
3169
Martin Xu02969b32008-11-24 10:49:27 +08003170 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003171 sc->assoc = bss_conf->assoc;
3172 if (sc->opmode == NL80211_IFTYPE_STATION)
3173 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003174 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3175 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003176 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003177
3178 if (changes & BSS_CHANGED_BEACON &&
3179 (vif->type == NL80211_IFTYPE_ADHOC ||
3180 vif->type == NL80211_IFTYPE_MESH_POINT ||
3181 vif->type == NL80211_IFTYPE_AP)) {
Bob Copeland1071db82009-05-18 10:59:52 -04003182 ath5k_beacon_reconfig(hw, vif);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003183 }
3184
3185 unlock:
3186 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003187}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003188
3189static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3190{
3191 struct ath5k_softc *sc = hw->priv;
3192 if (!sc->assoc)
3193 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3194}
3195
3196static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3197{
3198 struct ath5k_softc *sc = hw->priv;
3199 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3200 AR5K_LED_ASSOC : AR5K_LED_INIT);
3201}