blob: 3cb07520d47bd938d134af7c66fbb396c0cb8288 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e2206622009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040087 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
103 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
244static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
245 struct ieee80211_tx_queue_stats *stats);
246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100258static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .tx = ath5k_tx,
260 .start = ath5k_start,
261 .stop = ath5k_stop,
262 .add_interface = ath5k_add_interface,
263 .remove_interface = ath5k_remove_interface,
264 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200265 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .configure_filter = ath5k_configure_filter,
267 .set_key = ath5k_set_key,
268 .get_stats = ath5k_get_stats,
269 .conf_tx = NULL,
270 .get_tx_stats = ath5k_get_tx_stats,
271 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100272 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800274 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400275 .sw_scan_start = ath5k_sw_scan_start,
276 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277};
278
279/*
280 * Prototypes - Internal functions
281 */
282/* Attach detach */
283static int ath5k_attach(struct pci_dev *pdev,
284 struct ieee80211_hw *hw);
285static void ath5k_detach(struct pci_dev *pdev,
286 struct ieee80211_hw *hw);
287/* Channel/mode setup */
288static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
290 struct ieee80211_channel *channels,
291 unsigned int mode,
292 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200293static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294static int ath5k_chan_set(struct ath5k_softc *sc,
295 struct ieee80211_channel *chan);
296static void ath5k_setcurmode(struct ath5k_softc *sc,
297 unsigned int mode);
298static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500299
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300/* Descriptor setup */
301static int ath5k_desc_alloc(struct ath5k_softc *sc,
302 struct pci_dev *pdev);
303static void ath5k_desc_free(struct ath5k_softc *sc,
304 struct pci_dev *pdev);
305/* Buffers setup */
306static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
307 struct ath5k_buf *bf);
308static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400309 struct ath5k_buf *bf,
310 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200311static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
312 struct ath5k_buf *bf)
313{
314 BUG_ON(!bf);
315 if (!bf->skb)
316 return;
317 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
318 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200319 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 bf->skb = NULL;
321}
322
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100323static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
324 struct ath5k_buf *bf)
325{
326 BUG_ON(!bf);
327 if (!bf->skb)
328 return;
329 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
330 PCI_DMA_FROMDEVICE);
331 dev_kfree_skb_any(bf->skb);
332 bf->skb = NULL;
333}
334
335
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336/* Queues setup */
337static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
338 int qtype, int subtype);
339static int ath5k_beaconq_setup(struct ath5k_hw *ah);
340static int ath5k_beaconq_config(struct ath5k_softc *sc);
341static void ath5k_txq_drainq(struct ath5k_softc *sc,
342 struct ath5k_txq *txq);
343static void ath5k_txq_cleanup(struct ath5k_softc *sc);
344static void ath5k_txq_release(struct ath5k_softc *sc);
345/* Rx handling */
346static int ath5k_rx_start(struct ath5k_softc *sc);
347static void ath5k_rx_stop(struct ath5k_softc *sc);
348static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
349 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900350 struct sk_buff *skb,
351 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200352static void ath5k_tasklet_rx(unsigned long data);
353/* Tx handling */
354static void ath5k_tx_processq(struct ath5k_softc *sc,
355 struct ath5k_txq *txq);
356static void ath5k_tasklet_tx(unsigned long data);
357/* Beacon handling */
358static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200359 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360static void ath5k_beacon_send(struct ath5k_softc *sc);
361static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900362static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500363static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
365static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
366{
367 u64 tsf = ath5k_hw_get_tsf64(ah);
368
369 if ((tsf & 0x7fff) < rstamp)
370 tsf -= 0x8000;
371
372 return (tsf & ~0x7fff) | rstamp;
373}
374
375/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500376static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500378static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200379static irqreturn_t ath5k_intr(int irq, void *dev_id);
380static void ath5k_tasklet_reset(unsigned long data);
381
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300382static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383
384/*
385 * Module init/exit functions
386 */
387static int __init
388init_ath5k_pci(void)
389{
390 int ret;
391
392 ath5k_debug_init();
393
John W. Linville04a9e452008-02-01 16:03:45 -0500394 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395 if (ret) {
396 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
397 return ret;
398 }
399
400 return 0;
401}
402
403static void __exit
404exit_ath5k_pci(void)
405{
John W. Linville04a9e452008-02-01 16:03:45 -0500406 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200407
408 ath5k_debug_finish();
409}
410
411module_init(init_ath5k_pci);
412module_exit(exit_ath5k_pci);
413
414
415/********************\
416* PCI Initialization *
417\********************/
418
419static const char *
420ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
421{
422 const char *name = "xxxxx";
423 unsigned int i;
424
425 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
426 if (srev_names[i].sr_type != type)
427 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300428
429 if ((val & 0xf0) == srev_names[i].sr_val)
430 name = srev_names[i].sr_name;
431
432 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433 name = srev_names[i].sr_name;
434 break;
435 }
436 }
437
438 return name;
439}
440
441static int __devinit
442ath5k_pci_probe(struct pci_dev *pdev,
443 const struct pci_device_id *id)
444{
445 void __iomem *mem;
446 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700447 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200448 struct ieee80211_hw *hw;
449 int ret;
450 u8 csz;
451
452 ret = pci_enable_device(pdev);
453 if (ret) {
454 dev_err(&pdev->dev, "can't enable device\n");
455 goto err;
456 }
457
458 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700459 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200460 if (ret) {
461 dev_err(&pdev->dev, "32-bit DMA not available\n");
462 goto err_dis;
463 }
464
465 /*
466 * Cache line size is used to size and align various
467 * structures used to communicate with the hardware.
468 */
469 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
470 if (csz == 0) {
471 /*
472 * Linux 2.4.18 (at least) writes the cache line size
473 * register as a 16-bit wide register which is wrong.
474 * We must have this setup properly for rx buffer
475 * DMA to work so force a reasonable value here if it
476 * comes up zero.
477 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700478 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200479 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
480 }
481 /*
482 * The default setting of latency timer yields poor results,
483 * set it to the value used by other systems. It may be worth
484 * tweaking this setting more.
485 */
486 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
487
488 /* Enable bus mastering */
489 pci_set_master(pdev);
490
491 /*
492 * Disable the RETRY_TIMEOUT register (0x41) to keep
493 * PCI Tx retries from interfering with C3 CPU state.
494 */
495 pci_write_config_byte(pdev, 0x41, 0);
496
497 ret = pci_request_region(pdev, 0, "ath5k");
498 if (ret) {
499 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
500 goto err_dis;
501 }
502
503 mem = pci_iomap(pdev, 0, 0);
504 if (!mem) {
505 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
506 ret = -EIO;
507 goto err_reg;
508 }
509
510 /*
511 * Allocate hw (mac80211 main struct)
512 * and hw->priv (driver private data)
513 */
514 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
515 if (hw == NULL) {
516 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
517 ret = -ENOMEM;
518 goto err_map;
519 }
520
521 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
522
523 /* Initialize driver private data */
524 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200525 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400526 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200527 IEEE80211_HW_SIGNAL_DBM |
528 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700529
530 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400531 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700532 BIT(NL80211_IFTYPE_STATION) |
533 BIT(NL80211_IFTYPE_ADHOC) |
534 BIT(NL80211_IFTYPE_MESH_POINT);
535
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200536 hw->extra_tx_headroom = 2;
537 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538 sc = hw->priv;
539 sc->hw = hw;
540 sc->pdev = pdev;
541
542 ath5k_debug_init_device(sc);
543
544 /*
545 * Mark the device as detached to avoid processing
546 * interrupts until setup is complete.
547 */
548 __set_bit(ATH_STAT_INVALID, sc->status);
549
550 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200551 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200552 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200553 mutex_init(&sc->lock);
554 spin_lock_init(&sc->rxbuflock);
555 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200556 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200557
558 /* Set private data */
559 pci_set_drvdata(pdev, hw);
560
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561 /* Setup interrupt handler */
562 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
563 if (ret) {
564 ATH5K_ERR(sc, "request_irq failed\n");
565 goto err_free;
566 }
567
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700568 /*If we passed the test malloc a ath5k_hw struct*/
569 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
570 if (!sc->ah) {
571 ret = -ENOMEM;
572 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200573 goto err_irq;
574 }
575
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700576 sc->ah->ah_sc = sc;
577 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700578 common = ath5k_hw_common(sc->ah);
579 common->cachelsz = csz << 2; /* convert to bytes */
580
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700581 /* Initialize device */
582 ret = ath5k_hw_attach(sc);
583 if (ret) {
584 goto err_free_ah;
585 }
586
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200587 /* set up multi-rate retry capabilities */
588 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200589 hw->max_rates = 4;
590 hw->max_rate_tries = 11;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200591 }
592
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200593 /* Finish private driver data initialization */
594 ret = ath5k_attach(pdev, hw);
595 if (ret)
596 goto err_ah;
597
598 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300599 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200600 sc->ah->ah_mac_srev,
601 sc->ah->ah_phy_revision);
602
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500603 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500605 if (sc->ah->ah_radio_5ghz_revision &&
606 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500608 if (!test_bit(AR5K_MODE_11A,
609 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
614 /* No 2GHz support (5110 and some
615 * 5Ghz only cards) -> report 5Ghz radio */
616 } else if (!test_bit(AR5K_MODE_11B,
617 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500619 ath5k_chip_name(AR5K_VERSION_RAD,
620 sc->ah->ah_radio_5ghz_revision),
621 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 /* Multiband radio */
623 } else {
624 ATH5K_INFO(sc, "RF%s multiband radio found"
625 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500626 ath5k_chip_name(AR5K_VERSION_RAD,
627 sc->ah->ah_radio_5ghz_revision),
628 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 }
630 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500631 /* Multi chip radio (RF5111 - RF2111) ->
632 * report both 2GHz/5GHz radios */
633 else if (sc->ah->ah_radio_5ghz_revision &&
634 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200635 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500636 ath5k_chip_name(AR5K_VERSION_RAD,
637 sc->ah->ah_radio_5ghz_revision),
638 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500640 ath5k_chip_name(AR5K_VERSION_RAD,
641 sc->ah->ah_radio_2ghz_revision),
642 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200643 }
644 }
645
646
647 /* ready to process interrupts */
648 __clear_bit(ATH_STAT_INVALID, sc->status);
649
650 return 0;
651err_ah:
652 ath5k_hw_detach(sc->ah);
653err_irq:
654 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700655err_free_ah:
656 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200657err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 ieee80211_free_hw(hw);
659err_map:
660 pci_iounmap(pdev, mem);
661err_reg:
662 pci_release_region(pdev, 0);
663err_dis:
664 pci_disable_device(pdev);
665err:
666 return ret;
667}
668
669static void __devexit
670ath5k_pci_remove(struct pci_dev *pdev)
671{
672 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
673 struct ath5k_softc *sc = hw->priv;
674
675 ath5k_debug_finish_device(sc);
676 ath5k_detach(pdev, hw);
677 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700678 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200679 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200680 pci_iounmap(pdev, sc->iobase);
681 pci_release_region(pdev, 0);
682 pci_disable_device(pdev);
683 ieee80211_free_hw(hw);
684}
685
686#ifdef CONFIG_PM
687static int
688ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
689{
690 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
691 struct ath5k_softc *sc = hw->priv;
692
Bob Copeland3a078872008-06-25 22:35:28 -0400693 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200694
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695 pci_save_state(pdev);
696 pci_disable_device(pdev);
697 pci_set_power_state(pdev, PCI_D3hot);
698
699 return 0;
700}
701
702static int
703ath5k_pci_resume(struct pci_dev *pdev)
704{
705 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
706 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200707 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200709 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200710
711 err = pci_enable_device(pdev);
712 if (err)
713 return err;
714
Jouni Malinen8451d222009-06-16 11:59:23 +0300715 /*
716 * Suspend/Resume resets the PCI configuration space, so we have to
717 * re-disable the RETRY_TIMEOUT register (0x41) to keep
718 * PCI Tx retries from interfering with C3 CPU state
719 */
720 pci_write_config_byte(pdev, 0x41, 0);
721
Bob Copeland3a078872008-06-25 22:35:28 -0400722 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200723 return 0;
724}
725#endif /* CONFIG_PM */
726
727
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200728/***********************\
729* Driver Initialization *
730\***********************/
731
Bob Copelandf769c362009-03-30 22:30:31 -0400732static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
733{
734 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
735 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700736 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400737
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700738 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400739}
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741static int
742ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
743{
744 struct ath5k_softc *sc = hw->priv;
745 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700746 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500747 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 int ret;
749
750 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
751
752 /*
753 * Check if the MAC has multi-rate retry support.
754 * We do this by trying to setup a fake extended
755 * descriptor. MAC's that don't have support will
756 * return false w/o doing anything. MAC's that do
757 * support it will return true w/o doing anything.
758 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300759 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100760 if (ret < 0)
761 goto err;
762 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200763 __set_bit(ATH_STAT_MRRETRY, sc->status);
764
765 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200766 * Collect the channel list. The 802.11 layer
767 * is resposible for filtering this list based
768 * on settings like the phy mode and regulatory
769 * domain restrictions.
770 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200771 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200772 if (ret) {
773 ATH5K_ERR(sc, "can't get channels\n");
774 goto err;
775 }
776
777 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500778 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
779 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200780 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500781 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782
783 /*
784 * Allocate tx+rx descriptors and populate the lists.
785 */
786 ret = ath5k_desc_alloc(sc, pdev);
787 if (ret) {
788 ATH5K_ERR(sc, "can't allocate descriptors\n");
789 goto err;
790 }
791
792 /*
793 * Allocate hardware transmit queues: one queue for
794 * beacon frames and one data queue for each QoS
795 * priority. Note that hw functions handle reseting
796 * these queues at the needed time.
797 */
798 ret = ath5k_beaconq_setup(ah);
799 if (ret < 0) {
800 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
801 goto err_desc;
802 }
803 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400804 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
805 if (IS_ERR(sc->cabq)) {
806 ATH5K_ERR(sc, "can't setup cab queue\n");
807 ret = PTR_ERR(sc->cabq);
808 goto err_bhal;
809 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200810
811 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
812 if (IS_ERR(sc->txq)) {
813 ATH5K_ERR(sc, "can't setup xmit queue\n");
814 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400815 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200816 }
817
818 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
819 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
820 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300821 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500822 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200823
Bob Copeland0e149cf2008-11-17 23:40:38 -0500824 ret = ath5k_eeprom_read_mac(ah, mac);
825 if (ret) {
826 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
827 sc->pdev->device);
828 goto err_queues;
829 }
830
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200831 SET_IEEE80211_PERM_ADDR(hw, mac);
832 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700833 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200834 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
835
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700836 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
837 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400838 if (ret) {
839 ATH5K_ERR(sc, "can't initialize regulatory system\n");
840 goto err_queues;
841 }
842
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200843 ret = ieee80211_register_hw(hw);
844 if (ret) {
845 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
846 goto err_queues;
847 }
848
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700849 if (!ath_is_world_regd(regulatory))
850 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400851
Bob Copeland3a078872008-06-25 22:35:28 -0400852 ath5k_init_leds(sc);
853
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200854 return 0;
855err_queues:
856 ath5k_txq_release(sc);
857err_bhal:
858 ath5k_hw_release_tx_queue(ah, sc->bhalq);
859err_desc:
860 ath5k_desc_free(sc, pdev);
861err:
862 return ret;
863}
864
865static void
866ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
867{
868 struct ath5k_softc *sc = hw->priv;
869
870 /*
871 * NB: the order of these is important:
872 * o call the 802.11 layer before detaching ath5k_hw to
873 * insure callbacks into the driver to delete global
874 * key cache entries can be handled
875 * o reclaim the tx queue data structures after calling
876 * the 802.11 layer as we'll get called back to reclaim
877 * node state and potentially want to use them
878 * o to cleanup the tx queues the hal is called, so detach
879 * it last
880 * XXX: ??? detach ath5k_hw ???
881 * Other than that, it's straightforward...
882 */
883 ieee80211_unregister_hw(hw);
884 ath5k_desc_free(sc, pdev);
885 ath5k_txq_release(sc);
886 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400887 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200888
889 /*
890 * NB: can't reclaim these until after ieee80211_ifdetach
891 * returns because we'll get called back to reclaim node
892 * state and potentially want to use them.
893 */
894}
895
896
897
898
899/********************\
900* Channel/mode setup *
901\********************/
902
903/*
904 * Convert IEEE channel number to MHz frequency.
905 */
906static inline short
907ath5k_ieee2mhz(short chan)
908{
909 if (chan <= 14 || chan >= 27)
910 return ieee80211chan2mhz(chan);
911 else
912 return 2212 + chan * 20;
913}
914
Bob Copeland42639fc2009-03-30 08:05:29 -0400915/*
916 * Returns true for the channel numbers used without all_channels modparam.
917 */
918static bool ath5k_is_standard_channel(short chan)
919{
920 return ((chan <= 14) ||
921 /* UNII 1,2 */
922 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
923 /* midband */
924 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
925 /* UNII-3 */
926 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
927}
928
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200929static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200930ath5k_copy_channels(struct ath5k_hw *ah,
931 struct ieee80211_channel *channels,
932 unsigned int mode,
933 unsigned int max)
934{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500935 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936
937 if (!test_bit(mode, ah->ah_modes))
938 return 0;
939
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200940 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500941 case AR5K_MODE_11A:
942 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200943 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500944 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200945 chfreq = CHANNEL_5GHZ;
946 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500947 case AR5K_MODE_11B:
948 case AR5K_MODE_11G:
949 case AR5K_MODE_11G_TURBO:
950 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951 chfreq = CHANNEL_2GHZ;
952 break;
953 default:
954 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
955 return 0;
956 }
957
958 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500959 ch = i + 1 ;
960 freq = ath5k_ieee2mhz(ch);
961
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500963 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964 continue;
965
Bob Copeland42639fc2009-03-30 08:05:29 -0400966 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
967 continue;
968
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500969 /* Write channel info and increment counter */
970 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500971 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
972 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500973 switch (mode) {
974 case AR5K_MODE_11A:
975 case AR5K_MODE_11G:
976 channels[count].hw_value = chfreq | CHANNEL_OFDM;
977 break;
978 case AR5K_MODE_11A_TURBO:
979 case AR5K_MODE_11G_TURBO:
980 channels[count].hw_value = chfreq |
981 CHANNEL_OFDM | CHANNEL_TURBO;
982 break;
983 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984 channels[count].hw_value = CHANNEL_B;
985 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200986
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200987 count++;
988 max--;
989 }
990
991 return count;
992}
993
Bruno Randolf63266a62008-07-30 17:12:58 +0200994static void
995ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
996{
997 u8 i;
998
999 for (i = 0; i < AR5K_MAX_RATES; i++)
1000 sc->rate_idx[b->band][i] = -1;
1001
1002 for (i = 0; i < b->n_bitrates; i++) {
1003 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1004 if (b->bitrates[i].hw_value_short)
1005 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1006 }
1007}
1008
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001009static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001010ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001011{
1012 struct ath5k_softc *sc = hw->priv;
1013 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001014 struct ieee80211_supported_band *sband;
1015 int max_c, count_c = 0;
1016 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001017
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001019 max_c = ARRAY_SIZE(sc->channels);
1020
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001021 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001022 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1023 sband->band = IEEE80211_BAND_2GHZ;
1024 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001025
Bruno Randolf63266a62008-07-30 17:12:58 +02001026 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1027 /* G mode */
1028 memcpy(sband->bitrates, &ath5k_rates[0],
1029 sizeof(struct ieee80211_rate) * 12);
1030 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001032 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001033 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001034 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001035
1036 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001037 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001038 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001039 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1040 /* B mode */
1041 memcpy(sband->bitrates, &ath5k_rates[0],
1042 sizeof(struct ieee80211_rate) * 4);
1043 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001044
Bruno Randolf63266a62008-07-30 17:12:58 +02001045 /* 5211 only supports B rates and uses 4bit rate codes
1046 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1047 * fix them up here:
1048 */
1049 if (ah->ah_version == AR5K_AR5211) {
1050 for (i = 0; i < 4; i++) {
1051 sband->bitrates[i].hw_value =
1052 sband->bitrates[i].hw_value & 0xF;
1053 sband->bitrates[i].hw_value_short =
1054 sband->bitrates[i].hw_value_short & 0xF;
1055 }
1056 }
1057
1058 sband->channels = sc->channels;
1059 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1060 AR5K_MODE_11B, max_c);
1061
1062 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1063 count_c = sband->n_channels;
1064 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001065 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001066 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001067
Bruno Randolf63266a62008-07-30 17:12:58 +02001068 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001069 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001070 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001071 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001072 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1073
1074 memcpy(sband->bitrates, &ath5k_rates[4],
1075 sizeof(struct ieee80211_rate) * 8);
1076 sband->n_bitrates = 8;
1077
1078 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001079 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1080 AR5K_MODE_11A, max_c);
1081
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001082 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1083 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001084 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001085
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001086 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001087
1088 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001089}
1090
1091/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001092 * Set/change channels. We always reset the chip.
1093 * To accomplish this we must first cleanup any pending DMA,
1094 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001095 *
1096 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097 */
1098static int
1099ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1100{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1102 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001104 /*
1105 * To switch channels clear any pending DMA operations;
1106 * wait long enough for the RX fifo to drain, reset the
1107 * hardware at the new frequency, and then re-enable
1108 * the relevant bits of the h/w.
1109 */
1110 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111}
1112
1113static void
1114ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1115{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001117
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001118 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001119 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1120 } else {
1121 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1122 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123}
1124
1125static void
1126ath5k_mode_setup(struct ath5k_softc *sc)
1127{
1128 struct ath5k_hw *ah = sc->ah;
1129 u32 rfilt;
1130
Bob Copelandae6f53f2009-07-29 10:29:03 -04001131 ah->ah_op_mode = sc->opmode;
1132
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001133 /* configure rx filter */
1134 rfilt = sc->filter_flags;
1135 ath5k_hw_set_rx_filter(ah, rfilt);
1136
1137 if (ath5k_hw_hasbssidmask(ah))
1138 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1139
1140 /* configure operational mode */
1141 ath5k_hw_set_opmode(ah);
1142
1143 ath5k_hw_set_mcast_filter(ah, 0, 0);
1144 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1145}
1146
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001147static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001148ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1149{
Bob Copelandb7266042009-03-02 21:55:18 -05001150 int rix;
1151
1152 /* return base rate on errors */
1153 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1154 "hw_rix out of bounds: %x\n", hw_rix))
1155 return 0;
1156
1157 rix = sc->rate_idx[sc->curband->band][hw_rix];
1158 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1159 rix = 0;
1160
1161 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001162}
1163
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164/***************\
1165* Buffers setup *
1166\***************/
1167
Bob Copelandb6ea0352009-01-10 14:42:54 -05001168static
1169struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1170{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001171 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001172 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001173
1174 /*
1175 * Allocate buffer with headroom_needed space for the
1176 * fake physical layer header at the start.
1177 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001178 skb = ath_rxbuf_alloc(common,
1179 sc->rxbufsize + common->cachelsz - 1,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001180 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001181
1182 if (!skb) {
1183 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001184 sc->rxbufsize + common->cachelsz - 1);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001185 return NULL;
1186 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001187
1188 *skb_addr = pci_map_single(sc->pdev,
1189 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1190 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1191 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1192 dev_kfree_skb(skb);
1193 return NULL;
1194 }
1195 return skb;
1196}
1197
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001198static int
1199ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1200{
1201 struct ath5k_hw *ah = sc->ah;
1202 struct sk_buff *skb = bf->skb;
1203 struct ath5k_desc *ds;
1204
Bob Copelandb6ea0352009-01-10 14:42:54 -05001205 if (!skb) {
1206 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1207 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001208 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001209 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001210 }
1211
1212 /*
1213 * Setup descriptors. For receive we always terminate
1214 * the descriptor list with a self-linked entry so we'll
1215 * not get overrun under high load (as can happen with a
1216 * 5212 when ANI processing enables PHY error frames).
1217 *
1218 * To insure the last descriptor is self-linked we create
1219 * each descriptor as self-linked and add it to the end. As
1220 * each additional descriptor is added the previous self-linked
1221 * entry is ``fixed'' naturally. This should be safe even
1222 * if DMA is happening. When processing RX interrupts we
1223 * never remove/process the last, self-linked, entry on the
1224 * descriptor list. This insures the hardware always has
1225 * someplace to write a new frame.
1226 */
1227 ds = bf->desc;
1228 ds->ds_link = bf->daddr; /* link to self */
1229 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001230 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001231 skb_tailroom(skb), /* buffer size */
1232 0);
1233
1234 if (sc->rxlink != NULL)
1235 *sc->rxlink = bf->daddr;
1236 sc->rxlink = &ds->ds_link;
1237 return 0;
1238}
1239
1240static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001241ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1242 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243{
1244 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001245 struct ath5k_desc *ds = bf->desc;
1246 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001247 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001248 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001249 struct ieee80211_rate *rate;
1250 unsigned int mrr_rate[3], mrr_tries[3];
1251 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001252 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001253 u16 cts_rate = 0;
1254 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001255 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001256
1257 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001258
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001259 /* XXX endianness */
1260 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1261 PCI_DMA_TODEVICE);
1262
Bob Copeland8902ff42009-01-22 08:44:20 -05001263 rate = ieee80211_get_tx_rate(sc->hw, info);
1264
Johannes Berge039fa42008-05-15 12:55:29 +02001265 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001266 flags |= AR5K_TXDESC_NOACK;
1267
Bob Copeland8902ff42009-01-22 08:44:20 -05001268 rc_flags = info->control.rates[0].flags;
1269 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1270 rate->hw_value_short : rate->hw_value;
1271
Bruno Randolf281c56d2008-02-05 18:44:55 +09001272 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001273
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001274 /* FIXME: If we are in g mode and rate is a CCK rate
1275 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1276 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001277 if (info->control.hw_key) {
1278 keyidx = info->control.hw_key->hw_key_idx;
1279 pktlen += info->control.hw_key->icv_len;
1280 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001281 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1282 flags |= AR5K_TXDESC_RTSENA;
1283 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1284 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1285 sc->vif, pktlen, info));
1286 }
1287 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1288 flags |= AR5K_TXDESC_CTSENA;
1289 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1290 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1291 sc->vif, pktlen, info));
1292 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001293 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1294 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001295 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001296 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001297 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001298 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001299 if (ret)
1300 goto err_unmap;
1301
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001302 memset(mrr_rate, 0, sizeof(mrr_rate));
1303 memset(mrr_tries, 0, sizeof(mrr_tries));
1304 for (i = 0; i < 3; i++) {
1305 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1306 if (!rate)
1307 break;
1308
1309 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001310 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001311 }
1312
1313 ah->ah_setup_mrr_tx_desc(ah, ds,
1314 mrr_rate[0], mrr_tries[0],
1315 mrr_rate[1], mrr_tries[1],
1316 mrr_rate[2], mrr_tries[2]);
1317
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318 ds->ds_link = 0;
1319 ds->ds_data = bf->skbaddr;
1320
1321 spin_lock_bh(&txq->lock);
1322 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001323 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001324 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001325 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001326 else /* no, so only link it */
1327 *txq->link = bf->daddr;
1328
1329 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001330 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001331 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001332 spin_unlock_bh(&txq->lock);
1333
1334 return 0;
1335err_unmap:
1336 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1337 return ret;
1338}
1339
1340/*******************\
1341* Descriptors setup *
1342\*******************/
1343
1344static int
1345ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1346{
1347 struct ath5k_desc *ds;
1348 struct ath5k_buf *bf;
1349 dma_addr_t da;
1350 unsigned int i;
1351 int ret;
1352
1353 /* allocate descriptors */
1354 sc->desc_len = sizeof(struct ath5k_desc) *
1355 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1356 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1357 if (sc->desc == NULL) {
1358 ATH5K_ERR(sc, "can't allocate descriptors\n");
1359 ret = -ENOMEM;
1360 goto err;
1361 }
1362 ds = sc->desc;
1363 da = sc->desc_daddr;
1364 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1365 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1366
1367 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1368 sizeof(struct ath5k_buf), GFP_KERNEL);
1369 if (bf == NULL) {
1370 ATH5K_ERR(sc, "can't allocate bufptr\n");
1371 ret = -ENOMEM;
1372 goto err_free;
1373 }
1374 sc->bufptr = bf;
1375
1376 INIT_LIST_HEAD(&sc->rxbuf);
1377 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1378 bf->desc = ds;
1379 bf->daddr = da;
1380 list_add_tail(&bf->list, &sc->rxbuf);
1381 }
1382
1383 INIT_LIST_HEAD(&sc->txbuf);
1384 sc->txbuf_len = ATH_TXBUF;
1385 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1386 da += sizeof(*ds)) {
1387 bf->desc = ds;
1388 bf->daddr = da;
1389 list_add_tail(&bf->list, &sc->txbuf);
1390 }
1391
1392 /* beacon buffer */
1393 bf->desc = ds;
1394 bf->daddr = da;
1395 sc->bbuf = bf;
1396
1397 return 0;
1398err_free:
1399 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1400err:
1401 sc->desc = NULL;
1402 return ret;
1403}
1404
1405static void
1406ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1407{
1408 struct ath5k_buf *bf;
1409
1410 ath5k_txbuf_free(sc, sc->bbuf);
1411 list_for_each_entry(bf, &sc->txbuf, list)
1412 ath5k_txbuf_free(sc, bf);
1413 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d3752009-01-30 01:36:48 +01001414 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001415
1416 /* Free memory associated with all descriptors */
1417 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1418
1419 kfree(sc->bufptr);
1420 sc->bufptr = NULL;
1421}
1422
1423
1424
1425
1426
1427/**************\
1428* Queues setup *
1429\**************/
1430
1431static struct ath5k_txq *
1432ath5k_txq_setup(struct ath5k_softc *sc,
1433 int qtype, int subtype)
1434{
1435 struct ath5k_hw *ah = sc->ah;
1436 struct ath5k_txq *txq;
1437 struct ath5k_txq_info qi = {
1438 .tqi_subtype = subtype,
1439 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1440 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1441 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1442 };
1443 int qnum;
1444
1445 /*
1446 * Enable interrupts only for EOL and DESC conditions.
1447 * We mark tx descriptors to receive a DESC interrupt
1448 * when a tx queue gets deep; otherwise waiting for the
1449 * EOL to reap descriptors. Note that this is done to
1450 * reduce interrupt load and this only defers reaping
1451 * descriptors, never transmitting frames. Aside from
1452 * reducing interrupts this also permits more concurrency.
1453 * The only potential downside is if the tx queue backs
1454 * up in which case the top half of the kernel may backup
1455 * due to a lack of tx descriptors.
1456 */
1457 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1458 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1459 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1460 if (qnum < 0) {
1461 /*
1462 * NB: don't print a message, this happens
1463 * normally on parts with too few tx queues
1464 */
1465 return ERR_PTR(qnum);
1466 }
1467 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1468 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1469 qnum, ARRAY_SIZE(sc->txqs));
1470 ath5k_hw_release_tx_queue(ah, qnum);
1471 return ERR_PTR(-EINVAL);
1472 }
1473 txq = &sc->txqs[qnum];
1474 if (!txq->setup) {
1475 txq->qnum = qnum;
1476 txq->link = NULL;
1477 INIT_LIST_HEAD(&txq->q);
1478 spin_lock_init(&txq->lock);
1479 txq->setup = true;
1480 }
1481 return &sc->txqs[qnum];
1482}
1483
1484static int
1485ath5k_beaconq_setup(struct ath5k_hw *ah)
1486{
1487 struct ath5k_txq_info qi = {
1488 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1489 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1490 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1491 /* NB: for dynamic turbo, don't enable any other interrupts */
1492 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1493 };
1494
1495 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1496}
1497
1498static int
1499ath5k_beaconq_config(struct ath5k_softc *sc)
1500{
1501 struct ath5k_hw *ah = sc->ah;
1502 struct ath5k_txq_info qi;
1503 int ret;
1504
1505 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1506 if (ret)
1507 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001508 if (sc->opmode == NL80211_IFTYPE_AP ||
1509 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001510 /*
1511 * Always burst out beacon and CAB traffic
1512 * (aifs = cwmin = cwmax = 0)
1513 */
1514 qi.tqi_aifs = 0;
1515 qi.tqi_cw_min = 0;
1516 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001517 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001518 /*
1519 * Adhoc mode; backoff between 0 and (2 * cw_min).
1520 */
1521 qi.tqi_aifs = 0;
1522 qi.tqi_cw_min = 0;
1523 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001524 }
1525
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001526 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1527 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1528 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1529
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001530 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001531 if (ret) {
1532 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1533 "hardware queue!\n", __func__);
1534 return ret;
1535 }
1536
1537 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1538}
1539
1540static void
1541ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1542{
1543 struct ath5k_buf *bf, *bf0;
1544
1545 /*
1546 * NB: this assumes output has been stopped and
1547 * we do not need to block ath5k_tx_tasklet
1548 */
1549 spin_lock_bh(&txq->lock);
1550 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001551 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001552
1553 ath5k_txbuf_free(sc, bf);
1554
1555 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001556 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001557 list_move_tail(&bf->list, &sc->txbuf);
1558 sc->txbuf_len++;
1559 spin_unlock_bh(&sc->txbuflock);
1560 }
1561 txq->link = NULL;
1562 spin_unlock_bh(&txq->lock);
1563}
1564
1565/*
1566 * Drain the transmit queues and reclaim resources.
1567 */
1568static void
1569ath5k_txq_cleanup(struct ath5k_softc *sc)
1570{
1571 struct ath5k_hw *ah = sc->ah;
1572 unsigned int i;
1573
1574 /* XXX return value */
1575 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1576 /* don't touch the hardware if marked invalid */
1577 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1578 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001579 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001580 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1581 if (sc->txqs[i].setup) {
1582 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1583 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1584 "link %p\n",
1585 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001586 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001587 sc->txqs[i].qnum),
1588 sc->txqs[i].link);
1589 }
1590 }
Johannes Berg36d68252008-05-15 12:55:26 +02001591 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001592
1593 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1594 if (sc->txqs[i].setup)
1595 ath5k_txq_drainq(sc, &sc->txqs[i]);
1596}
1597
1598static void
1599ath5k_txq_release(struct ath5k_softc *sc)
1600{
1601 struct ath5k_txq *txq = sc->txqs;
1602 unsigned int i;
1603
1604 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1605 if (txq->setup) {
1606 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1607 txq->setup = false;
1608 }
1609}
1610
1611
1612
1613
1614/*************\
1615* RX Handling *
1616\*************/
1617
1618/*
1619 * Enable the receive h/w following a reset.
1620 */
1621static int
1622ath5k_rx_start(struct ath5k_softc *sc)
1623{
1624 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001625 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001626 struct ath5k_buf *bf;
1627 int ret;
1628
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001629 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001630
1631 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001632 common->cachelsz, sc->rxbufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001634 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001635 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001636 list_for_each_entry(bf, &sc->rxbuf, list) {
1637 ret = ath5k_rxbuf_setup(sc, bf);
1638 if (ret != 0) {
1639 spin_unlock_bh(&sc->rxbuflock);
1640 goto err;
1641 }
1642 }
1643 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001644 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645 spin_unlock_bh(&sc->rxbuflock);
1646
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001647 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 ath5k_mode_setup(sc); /* set filters, etc. */
1649 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1650
1651 return 0;
1652err:
1653 return ret;
1654}
1655
1656/*
1657 * Disable the receive h/w in preparation for a reset.
1658 */
1659static void
1660ath5k_rx_stop(struct ath5k_softc *sc)
1661{
1662 struct ath5k_hw *ah = sc->ah;
1663
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001664 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001665 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1666 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001667
1668 ath5k_debug_printrxbuffs(sc, ah);
1669
1670 sc->rxlink = NULL; /* just in case */
1671}
1672
1673static unsigned int
1674ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001675 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001676{
1677 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001678 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679
Bruno Randolfb47f4072008-03-05 18:35:45 +09001680 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1681 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682 return RX_FLAG_DECRYPTED;
1683
1684 /* Apparently when a default key is used to decrypt the packet
1685 the hw does not set the index used to decrypt. In such cases
1686 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001687 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001688 if (ieee80211_has_protected(hdr->frame_control) &&
1689 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1690 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001691 keyix = skb->data[hlen + 3] >> 6;
1692
1693 if (test_bit(keyix, sc->keymap))
1694 return RX_FLAG_DECRYPTED;
1695 }
1696
1697 return 0;
1698}
1699
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001700
1701static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001702ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1703 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001704{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001705 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001706 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001707 u32 hw_tu;
1708 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1709
Harvey Harrison24b56e72008-06-14 23:33:38 -07001710 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001711 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001712 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001713 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001714 * Received an IBSS beacon with the same BSSID. Hardware *must*
1715 * have updated the local TSF. We have to work around various
1716 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001717 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001718 tsf = ath5k_hw_get_tsf64(sc->ah);
1719 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1720 hw_tu = TSF_TO_TU(tsf);
1721
1722 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1723 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001724 (unsigned long long)bc_tstamp,
1725 (unsigned long long)rxs->mactime,
1726 (unsigned long long)(rxs->mactime - bc_tstamp),
1727 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001728
1729 /*
1730 * Sometimes the HW will give us a wrong tstamp in the rx
1731 * status, causing the timestamp extension to go wrong.
1732 * (This seems to happen especially with beacon frames bigger
1733 * than 78 byte (incl. FCS))
1734 * But we know that the receive timestamp must be later than the
1735 * timestamp of the beacon since HW must have synced to that.
1736 *
1737 * NOTE: here we assume mactime to be after the frame was
1738 * received, not like mac80211 which defines it at the start.
1739 */
1740 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001741 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001742 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001743 (unsigned long long)rxs->mactime,
1744 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001745 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001746 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001747
1748 /*
1749 * Local TSF might have moved higher than our beacon timers,
1750 * in that case we have to update them to continue sending
1751 * beacons. This also takes care of synchronizing beacon sending
1752 * times with other stations.
1753 */
1754 if (hw_tu >= sc->nexttbtt)
1755 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001756 }
1757}
1758
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001759static void
1760ath5k_tasklet_rx(unsigned long data)
1761{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001762 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001763 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001764 struct sk_buff *skb, *next_skb;
1765 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001766 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001767 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001768 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001769 int ret;
1770 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001771 int padsize;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001772 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773
1774 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001775 if (list_empty(&sc->rxbuf)) {
1776 ATH5K_WARN(sc, "empty rx buf pool\n");
1777 goto unlock;
1778 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001779 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001780 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001781
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1783 BUG_ON(bf->skb == NULL);
1784 skb = bf->skb;
1785 ds = bf->desc;
1786
Bob Copelandc57ca812009-04-15 07:57:35 -04001787 /* bail if HW is still using self-linked descriptor */
1788 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1789 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001790
Bruno Randolfb47f4072008-03-05 18:35:45 +09001791 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001792 if (unlikely(ret == -EINPROGRESS))
1793 break;
1794 else if (unlikely(ret)) {
1795 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001796 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001797 return;
1798 }
1799
Bruno Randolfb47f4072008-03-05 18:35:45 +09001800 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001801 ATH5K_WARN(sc, "unsupported jumbo\n");
1802 goto next;
1803 }
1804
Bruno Randolfb47f4072008-03-05 18:35:45 +09001805 if (unlikely(rs.rs_status)) {
1806 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001807 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001808 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001809 /*
1810 * Decrypt error. If the error occurred
1811 * because there was no hardware key, then
1812 * let the frame through so the upper layers
1813 * can process it. This is necessary for 5210
1814 * parts which have no way to setup a ``clear''
1815 * key cache entry.
1816 *
1817 * XXX do key cache faulting
1818 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001819 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1820 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001821 goto accept;
1822 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001823 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001824 rx_flag |= RX_FLAG_MMIC_ERROR;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 goto accept;
1826 }
1827
1828 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001829 if ((rs.rs_status &
1830 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001831 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001832 goto next;
1833 }
1834accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001835 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1836
1837 /*
1838 * If we can't replace bf->skb with a new skb under memory
1839 * pressure, just skip this packet
1840 */
1841 if (!next_skb)
1842 goto next;
1843
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1845 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001846 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001847
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001848 /* The MAC header is padded to have 32-bit boundary if the
1849 * packet payload is non-zero. The general calculation for
1850 * padsize would take into account odd header lengths:
1851 * padsize = (4 - hdrlen % 4) % 4; However, since only
1852 * even-length headers are used, padding can only be 0 or 2
1853 * bytes and we can optimize this a bit. In addition, we must
1854 * not try to remove padding from short control frames that do
1855 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001856 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001857 padsize = ath5k_pad_size(hdrlen);
1858 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001859 memmove(skb->data + padsize, skb->data, hdrlen);
1860 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001861 }
Bob Copeland1c5256b2009-08-24 23:00:32 -04001862 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863
Bruno Randolfc0e18992008-01-21 11:09:46 +09001864 /*
1865 * always extend the mac timestamp, since this information is
1866 * also needed for proper IBSS merging.
1867 *
1868 * XXX: it might be too late to do it here, since rs_tstamp is
1869 * 15bit only. that means TSF extension has to be done within
1870 * 32768usec (about 32ms). it might be necessary to move this to
1871 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001872 *
1873 * Unfortunately we don't know when the hardware takes the rx
1874 * timestamp (beginning of phy frame, data frame, end of rx?).
1875 * The only thing we know is that it is hardware specific...
1876 * On AR5213 it seems the rx timestamp is at the end of the
1877 * frame, but i'm not sure.
1878 *
1879 * NOTE: mac80211 defines mactime at the beginning of the first
1880 * data symbol. Since we don't have any time references it's
1881 * impossible to comply to that. This affects IBSS merge only
1882 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001883 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001884 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1885 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09001886
Bob Copeland1c5256b2009-08-24 23:00:32 -04001887 rxs->freq = sc->curchan->center_freq;
1888 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001889
Bob Copeland1c5256b2009-08-24 23:00:32 -04001890 rxs->noise = sc->ah->ah_noise_floor;
1891 rxs->signal = rxs->noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001892
1893 /* An rssi of 35 indicates you should be able use
1894 * 54 Mbps reliably. A more elaborate scheme can be used
1895 * here but it requires a map of SNR/throughput for each
1896 * possible mode used */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001897 rxs->qual = rs.rs_rssi * 100 / 35;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001898
1899 /* rssi can be more than 35 though, anything above that
1900 * should be considered at 100% */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001901 if (rxs->qual > 100)
1902 rxs->qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903
Bob Copeland1c5256b2009-08-24 23:00:32 -04001904 rxs->antenna = rs.rs_antenna;
1905 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1906 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907
Bob Copeland1c5256b2009-08-24 23:00:32 -04001908 if (rxs->rate_idx >= 0 && rs.rs_rate ==
1909 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1910 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001911
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1913
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001914 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001915 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04001916 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001917
Johannes Bergf1d58c22009-06-17 13:13:00 +02001918 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001919
1920 bf->skb = next_skb;
1921 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001922next:
1923 list_move_tail(&bf->list, &sc->rxbuf);
1924 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001925unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926 spin_unlock(&sc->rxbuflock);
1927}
1928
1929
1930
1931
1932/*************\
1933* TX Handling *
1934\*************/
1935
1936static void
1937ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1938{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001939 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001940 struct ath5k_buf *bf, *bf0;
1941 struct ath5k_desc *ds;
1942 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001943 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001944 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001945
1946 spin_lock(&txq->lock);
1947 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1948 ds = bf->desc;
1949
Bruno Randolfb47f4072008-03-05 18:35:45 +09001950 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001951 if (unlikely(ret == -EINPROGRESS))
1952 break;
1953 else if (unlikely(ret)) {
1954 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1955 ret, txq->qnum);
1956 break;
1957 }
1958
1959 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001960 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001961 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001962
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1964 PCI_DMA_TODEVICE);
1965
Johannes Berge6a98542008-10-21 12:40:02 +02001966 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001967 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001968 struct ieee80211_tx_rate *r =
1969 &info->status.rates[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001970
1971 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001972 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1973 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001974 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001975 r->idx = -1;
1976 r->count = 0;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001977 }
1978 }
1979
Johannes Berge6a98542008-10-21 12:40:02 +02001980 /* count the successful attempt as well */
1981 info->status.rates[ts.ts_final_idx].count++;
1982
Bruno Randolfb47f4072008-03-05 18:35:45 +09001983 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001984 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001985 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001986 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001987 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001988 info->flags |= IEEE80211_TX_STAT_ACK;
1989 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001990 }
1991
Johannes Berge039fa42008-05-15 12:55:29 +02001992 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001993 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001994
1995 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001996 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001997 list_move_tail(&bf->list, &sc->txbuf);
1998 sc->txbuf_len++;
1999 spin_unlock(&sc->txbuflock);
2000 }
2001 if (likely(list_empty(&txq->q)))
2002 txq->link = NULL;
2003 spin_unlock(&txq->lock);
2004 if (sc->txbuf_len > ATH_TXBUF / 5)
2005 ieee80211_wake_queues(sc->hw);
2006}
2007
2008static void
2009ath5k_tasklet_tx(unsigned long data)
2010{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002011 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002012 struct ath5k_softc *sc = (void *)data;
2013
Bob Copeland8784d2e2009-07-29 17:32:28 -04002014 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2015 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2016 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017}
2018
2019
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020/*****************\
2021* Beacon handling *
2022\*****************/
2023
2024/*
2025 * Setup the beacon frame for transmit.
2026 */
2027static int
Johannes Berge039fa42008-05-15 12:55:29 +02002028ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002029{
2030 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002031 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002032 struct ath5k_hw *ah = sc->ah;
2033 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002034 int ret = 0;
2035 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002036 u32 flags;
2037
2038 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2039 PCI_DMA_TODEVICE);
2040 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2041 "skbaddr %llx\n", skb, skb->data, skb->len,
2042 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002043 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002044 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2045 return -EIO;
2046 }
2047
2048 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002049 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050
2051 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002052 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053 ds->ds_link = bf->daddr; /* self-linked */
2054 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002055 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002056 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002057
2058 /*
2059 * If we use multiple antennas on AP and use
2060 * the Sectored AP scenario, switch antenna every
2061 * 4 beacons to make sure everybody hears our AP.
2062 * When a client tries to associate, hw will keep
2063 * track of the tx antenna to be used for this client
2064 * automaticaly, based on ACKed packets.
2065 *
2066 * Note: AP still listens and transmits RTS on the
2067 * default antenna which is supposed to be an omni.
2068 *
2069 * Note2: On sectored scenarios it's possible to have
2070 * multiple antennas (1omni -the default- and 14 sectors)
2071 * so if we choose to actually support this mode we need
2072 * to allow user to set how many antennas we have and tweak
2073 * the code below to send beacons on all of them.
2074 */
2075 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2076 antenna = sc->bsent & 4 ? 2 : 1;
2077
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002079 /* FIXME: If we are in g mode and rate is a CCK rate
2080 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2081 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002082 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002083 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002084 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002085 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002086 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002087 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002088 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002089 if (ret)
2090 goto err_unmap;
2091
2092 return 0;
2093err_unmap:
2094 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2095 return ret;
2096}
2097
2098/*
2099 * Transmit a beacon frame at SWBA. Dynamic updates to the
2100 * frame contents are done as needed and the slot time is
2101 * also adjusted based on current state.
2102 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002103 * This is called from software irq context (beacontq or restq
2104 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002105 */
2106static void
2107ath5k_beacon_send(struct ath5k_softc *sc)
2108{
2109 struct ath5k_buf *bf = sc->bbuf;
2110 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002111 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002112
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002113 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002114
Johannes Berg05c914f2008-09-11 00:01:58 +02002115 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2116 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2118 return;
2119 }
2120 /*
2121 * Check if the previous beacon has gone out. If
2122 * not don't don't try to post another, skip this
2123 * period and wait for the next. Missed beacons
2124 * indicate a problem and should not occur. If we
2125 * miss too many consecutive beacons reset the device.
2126 */
2127 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2128 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002129 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002130 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002131 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002132 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002133 "stuck beacon time (%u missed)\n",
2134 sc->bmisscount);
2135 tasklet_schedule(&sc->restq);
2136 }
2137 return;
2138 }
2139 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002140 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002141 "resume beacon xmit after %u misses\n",
2142 sc->bmisscount);
2143 sc->bmisscount = 0;
2144 }
2145
2146 /*
2147 * Stop any current dma and put the new frame on the queue.
2148 * This should never fail since we check above that no frames
2149 * are still pending on the queue.
2150 */
2151 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002152 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002153 /* NB: hw still stops DMA, so proceed */
2154 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002155
Bob Copeland1071db82009-05-18 10:59:52 -04002156 /* refresh the beacon for AP mode */
2157 if (sc->opmode == NL80211_IFTYPE_AP)
2158 ath5k_beacon_update(sc->hw, sc->vif);
2159
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002160 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2161 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002162 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002163 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2164
Bob Copelandcec8db22009-07-04 12:59:51 -04002165 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2166 while (skb) {
2167 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2168 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2169 }
2170
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002171 sc->bsent++;
2172}
2173
2174
Bruno Randolf9804b982008-01-19 18:17:59 +09002175/**
2176 * ath5k_beacon_update_timers - update beacon timers
2177 *
2178 * @sc: struct ath5k_softc pointer we are operating on
2179 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2180 * beacon timer update based on the current HW TSF.
2181 *
2182 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2183 * of a received beacon or the current local hardware TSF and write it to the
2184 * beacon timer registers.
2185 *
2186 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002187 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002188 * when we otherwise know we have to update the timers, but we keep it in this
2189 * function to have it all together in one place.
2190 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002191static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002192ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002193{
2194 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002195 u32 nexttbtt, intval, hw_tu, bc_tu;
2196 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002197
2198 intval = sc->bintval & AR5K_BEACON_PERIOD;
2199 if (WARN_ON(!intval))
2200 return;
2201
Bruno Randolf9804b982008-01-19 18:17:59 +09002202 /* beacon TSF converted to TU */
2203 bc_tu = TSF_TO_TU(bc_tsf);
2204
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002205 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002206 hw_tsf = ath5k_hw_get_tsf64(ah);
2207 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002208
Bruno Randolf9804b982008-01-19 18:17:59 +09002209#define FUDGE 3
2210 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2211 if (bc_tsf == -1) {
2212 /*
2213 * no beacons received, called internally.
2214 * just need to refresh timers based on HW TSF.
2215 */
2216 nexttbtt = roundup(hw_tu + FUDGE, intval);
2217 } else if (bc_tsf == 0) {
2218 /*
2219 * no beacon received, probably called by ath5k_reset_tsf().
2220 * reset TSF to start with 0.
2221 */
2222 nexttbtt = intval;
2223 intval |= AR5K_BEACON_RESET_TSF;
2224 } else if (bc_tsf > hw_tsf) {
2225 /*
2226 * beacon received, SW merge happend but HW TSF not yet updated.
2227 * not possible to reconfigure timers yet, but next time we
2228 * receive a beacon with the same BSSID, the hardware will
2229 * automatically update the TSF and then we need to reconfigure
2230 * the timers.
2231 */
2232 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2233 "need to wait for HW TSF sync\n");
2234 return;
2235 } else {
2236 /*
2237 * most important case for beacon synchronization between STA.
2238 *
2239 * beacon received and HW TSF has been already updated by HW.
2240 * update next TBTT based on the TSF of the beacon, but make
2241 * sure it is ahead of our local TSF timer.
2242 */
2243 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2244 }
2245#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002246
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002247 sc->nexttbtt = nexttbtt;
2248
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002251
2252 /*
2253 * debugging output last in order to preserve the time critical aspect
2254 * of this function
2255 */
2256 if (bc_tsf == -1)
2257 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2258 "reconfigured timers based on HW TSF\n");
2259 else if (bc_tsf == 0)
2260 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2261 "reset HW TSF and timers\n");
2262 else
2263 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2264 "updated timers based on beacon TSF\n");
2265
2266 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002267 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2268 (unsigned long long) bc_tsf,
2269 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002270 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2271 intval & AR5K_BEACON_PERIOD,
2272 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2273 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002274}
2275
2276
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002277/**
2278 * ath5k_beacon_config - Configure the beacon queues and interrupts
2279 *
2280 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002281 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002282 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002283 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002284 */
2285static void
2286ath5k_beacon_config(struct ath5k_softc *sc)
2287{
2288 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002289 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002290
Bob Copeland21800492009-07-04 12:59:52 -04002291 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002293 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002294
Bob Copeland21800492009-07-04 12:59:52 -04002295 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002296 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002297 * In IBSS mode we use a self-linked tx descriptor and let the
2298 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002300 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002301 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002302 */
2303 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002304
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002305 sc->imask |= AR5K_INT_SWBA;
2306
Jiri Slabyda966bc2008-10-12 22:54:10 +02002307 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002308 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002309 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002310 } else
2311 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002312 } else {
2313 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002314 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002315
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002316 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002317 mmiowb();
2318 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002319}
2320
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002321static void ath5k_tasklet_beacon(unsigned long data)
2322{
2323 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2324
2325 /*
2326 * Software beacon alert--time to send a beacon.
2327 *
2328 * In IBSS mode we use this interrupt just to
2329 * keep track of the next TBTT (target beacon
2330 * transmission time) in order to detect wether
2331 * automatic TSF updates happened.
2332 */
2333 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2334 /* XXX: only if VEOL suppported */
2335 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2336 sc->nexttbtt += sc->bintval;
2337 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2338 "SWBA nexttbtt: %x hw_tu: %x "
2339 "TSF: %llx\n",
2340 sc->nexttbtt,
2341 TSF_TO_TU(tsf),
2342 (unsigned long long) tsf);
2343 } else {
2344 spin_lock(&sc->block);
2345 ath5k_beacon_send(sc);
2346 spin_unlock(&sc->block);
2347 }
2348}
2349
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002350
2351/********************\
2352* Interrupt handling *
2353\********************/
2354
2355static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002356ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002357{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002358 struct ath5k_hw *ah = sc->ah;
2359 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002360
2361 mutex_lock(&sc->lock);
2362
2363 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2364
2365 /*
2366 * Stop anything previously setup. This is safe
2367 * no matter this is the first time through or not.
2368 */
2369 ath5k_stop_locked(sc);
2370
2371 /*
2372 * The basic interface to setting the hardware in a good
2373 * state is ``reset''. On return the hardware is known to
2374 * be powered up and with interrupts disabled. This must
2375 * be followed by initialization of the appropriate bits
2376 * and then setup of the interrupt mask.
2377 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002378 sc->curchan = sc->hw->conf.channel;
2379 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002380 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2381 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002382 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d8892009-05-07 08:09:08 -04002383 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002384 if (ret)
2385 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002386
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002387 ath5k_rfkill_hw_start(ah);
2388
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002389 /*
2390 * Reset the key cache since some parts do not reset the
2391 * contents on initial power up or resume from suspend.
2392 */
2393 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2394 ath5k_hw_reset_key(ah, i);
2395
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002396 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002397 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002398
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002399 /* Set PHY calibration inteval */
2400 ah->ah_cal_intval = ath5k_calinterval;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002401
2402 ret = 0;
2403done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002404 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002405 mutex_unlock(&sc->lock);
2406 return ret;
2407}
2408
2409static int
2410ath5k_stop_locked(struct ath5k_softc *sc)
2411{
2412 struct ath5k_hw *ah = sc->ah;
2413
2414 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2415 test_bit(ATH_STAT_INVALID, sc->status));
2416
2417 /*
2418 * Shutdown the hardware and driver:
2419 * stop output from above
2420 * disable interrupts
2421 * turn off timers
2422 * turn off the radio
2423 * clear transmit machinery
2424 * clear receive machinery
2425 * drain and release tx queues
2426 * reclaim beacon resources
2427 * power down hardware
2428 *
2429 * Note that some of this work is not possible if the
2430 * hardware is gone (invalid).
2431 */
2432 ieee80211_stop_queues(sc->hw);
2433
2434 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002435 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002436 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002437 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002438 }
2439 ath5k_txq_cleanup(sc);
2440 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2441 ath5k_rx_stop(sc);
2442 ath5k_hw_phy_disable(ah);
2443 } else
2444 sc->rxlink = NULL;
2445
2446 return 0;
2447}
2448
2449/*
2450 * Stop the device, grabbing the top-level lock to protect
2451 * against concurrent entry through ath5k_init (which can happen
2452 * if another thread does a system call and the thread doing the
2453 * stop is preempted).
2454 */
2455static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002456ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002457{
2458 int ret;
2459
2460 mutex_lock(&sc->lock);
2461 ret = ath5k_stop_locked(sc);
2462 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2463 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002464 * Don't set the card in full sleep mode!
2465 *
2466 * a) When the device is in this state it must be carefully
2467 * woken up or references to registers in the PCI clock
2468 * domain may freeze the bus (and system). This varies
2469 * by chip and is mostly an issue with newer parts
2470 * (madwifi sources mentioned srev >= 0x78) that go to
2471 * sleep more quickly.
2472 *
2473 * b) On older chips full sleep results a weird behaviour
2474 * during wakeup. I tested various cards with srev < 0x78
2475 * and they don't wake up after module reload, a second
2476 * module reload is needed to bring the card up again.
2477 *
2478 * Until we figure out what's going on don't enable
2479 * full chip reset on any chip (this is what Legacy HAL
2480 * and Sam's HAL do anyway). Instead Perform a full reset
2481 * on the device (same as initial state after attach) and
2482 * leave it idle (keep MAC/BB on warm reset) */
2483 ret = ath5k_hw_on_hold(sc->ah);
2484
2485 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2486 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002487 }
2488 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002489
Jiri Slaby274c7c32008-07-15 17:44:20 +02002490 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002491 mutex_unlock(&sc->lock);
2492
Jiri Slaby10488f82008-07-15 17:44:19 +02002493 tasklet_kill(&sc->rxtq);
2494 tasklet_kill(&sc->txtq);
2495 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002496 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002497 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002499 ath5k_rfkill_hw_stop(sc->ah);
2500
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002501 return ret;
2502}
2503
2504static irqreturn_t
2505ath5k_intr(int irq, void *dev_id)
2506{
2507 struct ath5k_softc *sc = dev_id;
2508 struct ath5k_hw *ah = sc->ah;
2509 enum ath5k_int status;
2510 unsigned int counter = 1000;
2511
2512 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2513 !ath5k_hw_is_intr_pending(ah)))
2514 return IRQ_NONE;
2515
2516 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002517 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2518 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2519 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002520 if (unlikely(status & AR5K_INT_FATAL)) {
2521 /*
2522 * Fatal errors are unrecoverable.
2523 * Typically these are caused by DMA errors.
2524 */
2525 tasklet_schedule(&sc->restq);
2526 } else if (unlikely(status & AR5K_INT_RXORN)) {
2527 tasklet_schedule(&sc->restq);
2528 } else {
2529 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002530 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002531 }
2532 if (status & AR5K_INT_RXEOL) {
2533 /*
2534 * NB: the hardware should re-read the link when
2535 * RXE bit is written, but it doesn't work at
2536 * least on older hardware revs.
2537 */
2538 sc->rxlink = NULL;
2539 }
2540 if (status & AR5K_INT_TXURN) {
2541 /* bump tx trigger level */
2542 ath5k_hw_update_tx_triglevel(ah, true);
2543 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002544 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002545 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002546 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2547 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002548 tasklet_schedule(&sc->txtq);
2549 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002550 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002551 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002552 if (status & AR5K_INT_SWI) {
2553 tasklet_schedule(&sc->calib);
2554 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002556 /*
2557 * These stats are also used for ANI i think
2558 * so how about updating them more often ?
2559 */
2560 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002561 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002562 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002563 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002564
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002565 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002566 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002567
2568 if (unlikely(!counter))
2569 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2570
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002571 ath5k_hw_calibration_poll(ah);
2572
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002573 return IRQ_HANDLED;
2574}
2575
2576static void
2577ath5k_tasklet_reset(unsigned long data)
2578{
2579 struct ath5k_softc *sc = (void *)data;
2580
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002581 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002582}
2583
2584/*
2585 * Periodically recalibrate the PHY to account
2586 * for temperature/environment changes.
2587 */
2588static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002589ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002590{
2591 struct ath5k_softc *sc = (void *)data;
2592 struct ath5k_hw *ah = sc->ah;
2593
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002594 /* Only full calibration for now */
2595 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2596 return;
2597
2598 /* Stop queues so that calibration
2599 * doesn't interfere with tx */
2600 ieee80211_stop_queues(sc->hw);
2601
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002602 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002603 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2604 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002606 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607 /*
2608 * Rfgain is out of bounds, reset the chip
2609 * to load new gain values.
2610 */
2611 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002612 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002613 }
2614 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2615 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002616 ieee80211_frequency_to_channel(
2617 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002618
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002619 ah->ah_swi_mask = 0;
2620
2621 /* Wake queues */
2622 ieee80211_wake_queues(sc->hw);
2623
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624}
2625
2626
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002627/********************\
2628* Mac80211 functions *
2629\********************/
2630
2631static int
Johannes Berge039fa42008-05-15 12:55:29 +02002632ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002633{
2634 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002635
2636 return ath5k_tx_queue(hw, skb, sc->txq);
2637}
2638
2639static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2640 struct ath5k_txq *txq)
2641{
2642 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643 struct ath5k_buf *bf;
2644 unsigned long flags;
2645 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002646 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002647
2648 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2649
Johannes Berg05c914f2008-09-11 00:01:58 +02002650 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2652
2653 /*
2654 * the hardware expects the header padded to 4 byte boundaries
2655 * if this is not the case we add the padding after the header
2656 */
2657 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002658 padsize = ath5k_pad_size(hdrlen);
2659 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002660
2661 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002663 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002664 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002666 skb_push(skb, padsize);
2667 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002668 }
2669
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670 spin_lock_irqsave(&sc->txbuflock, flags);
2671 if (list_empty(&sc->txbuf)) {
2672 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2673 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002674 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002675 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002676 }
2677 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2678 list_del(&bf->list);
2679 sc->txbuf_len--;
2680 if (list_empty(&sc->txbuf))
2681 ieee80211_stop_queues(hw);
2682 spin_unlock_irqrestore(&sc->txbuflock, flags);
2683
2684 bf->skb = skb;
2685
Bob Copelandcec8db22009-07-04 12:59:51 -04002686 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002687 bf->skb = NULL;
2688 spin_lock_irqsave(&sc->txbuflock, flags);
2689 list_add_tail(&bf->list, &sc->txbuf);
2690 sc->txbuf_len++;
2691 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002692 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002693 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002694 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002695
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002696drop_packet:
2697 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002698 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002699}
2700
Bob Copeland209d8892009-05-07 08:09:08 -04002701/*
2702 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2703 * and change to the given channel.
2704 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705static int
Bob Copeland209d8892009-05-07 08:09:08 -04002706ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002707{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708 struct ath5k_hw *ah = sc->ah;
2709 int ret;
2710
2711 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712
Bob Copeland209d8892009-05-07 08:09:08 -04002713 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002714 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002715 ath5k_txq_cleanup(sc);
2716 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002717
2718 sc->curchan = chan;
2719 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002720 }
Bob Copeland33554432009-07-04 21:03:13 -04002721 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002722 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2724 goto err;
2725 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002726
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002727 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002728 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002729 ATH5K_ERR(sc, "can't start recv logic\n");
2730 goto err;
2731 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002732
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002734 * Change channels and update the h/w rate map if we're switching;
2735 * e.g. 11a to 11b/g.
2736 *
2737 * We may be doing a reset in response to an ioctl that changes the
2738 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002739 *
2740 * XXX needed?
2741 */
2742/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002744 ath5k_beacon_config(sc);
2745 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002746
2747 return 0;
2748err:
2749 return ret;
2750}
2751
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002752static int
2753ath5k_reset_wake(struct ath5k_softc *sc)
2754{
2755 int ret;
2756
Bob Copeland209d8892009-05-07 08:09:08 -04002757 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002758 if (!ret)
2759 ieee80211_wake_queues(sc->hw);
2760
2761 return ret;
2762}
2763
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002764static int ath5k_start(struct ieee80211_hw *hw)
2765{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002766 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002767}
2768
2769static void ath5k_stop(struct ieee80211_hw *hw)
2770{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002771 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772}
2773
2774static int ath5k_add_interface(struct ieee80211_hw *hw,
2775 struct ieee80211_if_init_conf *conf)
2776{
2777 struct ath5k_softc *sc = hw->priv;
2778 int ret;
2779
2780 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002781 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782 ret = 0;
2783 goto end;
2784 }
2785
Johannes Berg32bfd352007-12-19 01:31:26 +01002786 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002787
2788 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002789 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002790 case NL80211_IFTYPE_STATION:
2791 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002792 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002793 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002794 sc->opmode = conf->type;
2795 break;
2796 default:
2797 ret = -EOPNOTSUPP;
2798 goto end;
2799 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002800
Bob Copeland0e149cf2008-11-17 23:40:38 -05002801 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002802 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002803
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002804 ret = 0;
2805end:
2806 mutex_unlock(&sc->lock);
2807 return ret;
2808}
2809
2810static void
2811ath5k_remove_interface(struct ieee80211_hw *hw,
2812 struct ieee80211_if_init_conf *conf)
2813{
2814 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002815 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002816
2817 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002818 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002819 goto end;
2820
Bob Copeland0e149cf2008-11-17 23:40:38 -05002821 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002822 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823end:
2824 mutex_unlock(&sc->lock);
2825}
2826
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002827/*
2828 * TODO: Phy disable/diversity etc
2829 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002830static int
Johannes Berge8975582008-10-09 12:18:51 +02002831ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002832{
2833 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002834 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002835 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002836 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002837
2838 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002839
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002840 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2841 ret = ath5k_chan_set(sc, conf->channel);
2842 if (ret < 0)
2843 goto unlock;
2844 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002845
Nick Kossifidisa0823812009-04-30 15:55:44 -04002846 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2847 (sc->power_level != conf->power_level)) {
2848 sc->power_level = conf->power_level;
2849
2850 /* Half dB steps */
2851 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2852 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002853
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002854 /* TODO:
2855 * 1) Move this on config_interface and handle each case
2856 * separately eg. when we have only one STA vif, use
2857 * AR5K_ANTMODE_SINGLE_AP
2858 *
2859 * 2) Allow the user to change antenna mode eg. when only
2860 * one antenna is present
2861 *
2862 * 3) Allow the user to set default/tx antenna when possible
2863 *
2864 * 4) Default mode should handle 90% of the cases, together
2865 * with fixed a/b and single AP modes we should be able to
2866 * handle 99%. Sectored modes are extreme cases and i still
2867 * haven't found a usage for them. If we decide to support them,
2868 * then we must allow the user to set how many tx antennas we
2869 * have available
2870 */
2871 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002872
John W. Linville55aa4e02009-05-25 21:28:47 +02002873unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002874 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002875 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002876}
2877
Johannes Berg3ac64be2009-08-17 16:16:53 +02002878static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2879 int mc_count, struct dev_addr_list *mclist)
2880{
2881 u32 mfilt[2], val;
2882 int i;
2883 u8 pos;
2884
2885 mfilt[0] = 0;
2886 mfilt[1] = 1;
2887
2888 for (i = 0; i < mc_count; i++) {
2889 if (!mclist)
2890 break;
2891 /* calculate XOR of eight 6-bit values */
2892 val = get_unaligned_le32(mclist->dmi_addr + 0);
2893 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2894 val = get_unaligned_le32(mclist->dmi_addr + 3);
2895 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2896 pos &= 0x3f;
2897 mfilt[pos / 32] |= (1 << (pos % 32));
2898 /* XXX: we might be able to just do this instead,
2899 * but not sure, needs testing, if we do use this we'd
2900 * neet to inform below to not reset the mcast */
2901 /* ath5k_hw_set_mcast_filterindex(ah,
2902 * mclist->dmi_addr[5]); */
2903 mclist = mclist->next;
2904 }
2905
2906 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2907}
2908
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002909#define SUPPORTED_FIF_FLAGS \
2910 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2911 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2912 FIF_BCN_PRBRESP_PROMISC
2913/*
2914 * o always accept unicast, broadcast, and multicast traffic
2915 * o multicast traffic for all BSSIDs will be enabled if mac80211
2916 * says it should be
2917 * o maintain current state of phy ofdm or phy cck error reception.
2918 * If the hardware detects any of these type of errors then
2919 * ath5k_hw_get_rx_filter() will pass to us the respective
2920 * hardware filters to be able to receive these type of frames.
2921 * o probe request frames are accepted only when operating in
2922 * hostap, adhoc, or monitor modes
2923 * o enable promiscuous mode according to the interface state
2924 * o accept beacons:
2925 * - when operating in adhoc mode so the 802.11 layer creates
2926 * node table entries for peers,
2927 * - when operating in station mode for collecting rssi data when
2928 * the station is otherwise quiet, or
2929 * - when scanning
2930 */
2931static void ath5k_configure_filter(struct ieee80211_hw *hw,
2932 unsigned int changed_flags,
2933 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002934 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002935{
2936 struct ath5k_softc *sc = hw->priv;
2937 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002938 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002939
Bob Copeland56d1de02009-08-24 23:00:30 -04002940 mutex_lock(&sc->lock);
2941
Johannes Berg3ac64be2009-08-17 16:16:53 +02002942 mfilt[0] = multicast;
2943 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002944
2945 /* Only deal with supported flags */
2946 changed_flags &= SUPPORTED_FIF_FLAGS;
2947 *new_flags &= SUPPORTED_FIF_FLAGS;
2948
2949 /* If HW detects any phy or radar errors, leave those filters on.
2950 * Also, always enable Unicast, Broadcasts and Multicast
2951 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2952 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2953 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2954 AR5K_RX_FILTER_MCAST);
2955
2956 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2957 if (*new_flags & FIF_PROMISC_IN_BSS) {
2958 rfilt |= AR5K_RX_FILTER_PROM;
2959 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002960 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002961 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002962 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963 }
2964
2965 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2966 if (*new_flags & FIF_ALLMULTI) {
2967 mfilt[0] = ~0;
2968 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002969 }
2970
2971 /* This is the best we can do */
2972 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2973 rfilt |= AR5K_RX_FILTER_PHYERR;
2974
2975 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2976 * and probes for any BSSID, this needs testing */
2977 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2978 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2979
2980 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2981 * set we should only pass on control frames for this
2982 * station. This needs testing. I believe right now this
2983 * enables *all* control frames, which is OK.. but
2984 * but we should see if we can improve on granularity */
2985 if (*new_flags & FIF_CONTROL)
2986 rfilt |= AR5K_RX_FILTER_CONTROL;
2987
2988 /* Additional settings per mode -- this is per ath5k */
2989
2990 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2991
Bob Copeland56d1de02009-08-24 23:00:30 -04002992 switch (sc->opmode) {
2993 case NL80211_IFTYPE_MESH_POINT:
2994 case NL80211_IFTYPE_MONITOR:
2995 rfilt |= AR5K_RX_FILTER_CONTROL |
2996 AR5K_RX_FILTER_BEACON |
2997 AR5K_RX_FILTER_PROBEREQ |
2998 AR5K_RX_FILTER_PROM;
2999 break;
3000 case NL80211_IFTYPE_AP:
3001 case NL80211_IFTYPE_ADHOC:
3002 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3003 AR5K_RX_FILTER_BEACON;
3004 break;
3005 case NL80211_IFTYPE_STATION:
3006 if (sc->assoc)
3007 rfilt |= AR5K_RX_FILTER_BEACON;
3008 default:
3009 break;
3010 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003011
3012 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003013 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014
3015 /* Set multicast bits */
3016 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3017 /* Set the cached hw filter flags, this will alter actually
3018 * be set in HW */
3019 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003020
3021 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003022}
3023
3024static int
3025ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003026 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3027 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003028{
3029 struct ath5k_softc *sc = hw->priv;
3030 int ret = 0;
3031
Bob Copeland9ad9a262008-10-29 08:30:54 -04003032 if (modparam_nohwcrypt)
3033 return -EOPNOTSUPP;
3034
Bob Copeland65b5a692009-07-13 21:57:39 -04003035 if (sc->opmode == NL80211_IFTYPE_AP)
3036 return -EOPNOTSUPP;
3037
John Daiker0bbac082008-10-17 12:16:00 -07003038 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003039 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003040 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003041 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003042 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003043 if (sc->ah->ah_aes_support)
3044 break;
3045
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003046 return -EOPNOTSUPP;
3047 default:
3048 WARN_ON(1);
3049 return -EINVAL;
3050 }
3051
3052 mutex_lock(&sc->lock);
3053
3054 switch (cmd) {
3055 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003056 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3057 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003058 if (ret) {
3059 ATH5K_ERR(sc, "can't set the key\n");
3060 goto unlock;
3061 }
3062 __set_bit(key->keyidx, sc->keymap);
3063 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003064 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3065 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003066 break;
3067 case DISABLE_KEY:
3068 ath5k_hw_reset_key(sc->ah, key->keyidx);
3069 __clear_bit(key->keyidx, sc->keymap);
3070 break;
3071 default:
3072 ret = -EINVAL;
3073 goto unlock;
3074 }
3075
3076unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003077 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003078 mutex_unlock(&sc->lock);
3079 return ret;
3080}
3081
3082static int
3083ath5k_get_stats(struct ieee80211_hw *hw,
3084 struct ieee80211_low_level_stats *stats)
3085{
3086 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003087 struct ath5k_hw *ah = sc->ah;
3088
3089 /* Force update */
3090 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003091
3092 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3093
3094 return 0;
3095}
3096
3097static int
3098ath5k_get_tx_stats(struct ieee80211_hw *hw,
3099 struct ieee80211_tx_queue_stats *stats)
3100{
3101 struct ath5k_softc *sc = hw->priv;
3102
3103 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3104
3105 return 0;
3106}
3107
3108static u64
3109ath5k_get_tsf(struct ieee80211_hw *hw)
3110{
3111 struct ath5k_softc *sc = hw->priv;
3112
3113 return ath5k_hw_get_tsf64(sc->ah);
3114}
3115
3116static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003117ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3118{
3119 struct ath5k_softc *sc = hw->priv;
3120
3121 ath5k_hw_set_tsf64(sc->ah, tsf);
3122}
3123
3124static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003125ath5k_reset_tsf(struct ieee80211_hw *hw)
3126{
3127 struct ath5k_softc *sc = hw->priv;
3128
Bruno Randolf9804b982008-01-19 18:17:59 +09003129 /*
3130 * in IBSS mode we need to update the beacon timers too.
3131 * this will also reset the TSF if we call it with 0
3132 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003133 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003134 ath5k_beacon_update_timers(sc, 0);
3135 else
3136 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003137}
3138
Bob Copeland1071db82009-05-18 10:59:52 -04003139/*
3140 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3141 * this is called only once at config_bss time, for AP we do it every
3142 * SWBA interrupt so that the TIM will reflect buffered frames.
3143 *
3144 * Called with the beacon lock.
3145 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003146static int
Bob Copeland1071db82009-05-18 10:59:52 -04003147ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003148{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003149 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003150 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003151 struct sk_buff *skb;
3152
3153 if (WARN_ON(!vif)) {
3154 ret = -EINVAL;
3155 goto out;
3156 }
3157
3158 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003159
3160 if (!skb) {
3161 ret = -ENOMEM;
3162 goto out;
3163 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003164
3165 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3166
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003167 ath5k_txbuf_free(sc, sc->bbuf);
3168 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003169 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003170 if (ret)
3171 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003172out:
3173 return ret;
3174}
3175
Martin Xu02969b32008-11-24 10:49:27 +08003176static void
3177set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3178{
3179 struct ath5k_softc *sc = hw->priv;
3180 struct ath5k_hw *ah = sc->ah;
3181 u32 rfilt;
3182 rfilt = ath5k_hw_get_rx_filter(ah);
3183 if (enable)
3184 rfilt |= AR5K_RX_FILTER_BEACON;
3185 else
3186 rfilt &= ~AR5K_RX_FILTER_BEACON;
3187 ath5k_hw_set_rx_filter(ah, rfilt);
3188 sc->filter_flags = rfilt;
3189}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003190
Martin Xu02969b32008-11-24 10:49:27 +08003191static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3192 struct ieee80211_vif *vif,
3193 struct ieee80211_bss_conf *bss_conf,
3194 u32 changes)
3195{
3196 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003197 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003198 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003199 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003200
3201 mutex_lock(&sc->lock);
3202 if (WARN_ON(sc->vif != vif))
3203 goto unlock;
3204
3205 if (changes & BSS_CHANGED_BSSID) {
3206 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003207 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003208 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3209 * a clean way of letting us retrieve this yet. */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003210 ath5k_hw_set_associd(ah, common->curbssid, 0);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003211 mmiowb();
3212 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003213
3214 if (changes & BSS_CHANGED_BEACON_INT)
3215 sc->bintval = bss_conf->beacon_int;
3216
Martin Xu02969b32008-11-24 10:49:27 +08003217 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003218 sc->assoc = bss_conf->assoc;
3219 if (sc->opmode == NL80211_IFTYPE_STATION)
3220 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003221 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3222 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003223 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003224
Bob Copeland21800492009-07-04 12:59:52 -04003225 if (changes & BSS_CHANGED_BEACON) {
3226 spin_lock_irqsave(&sc->block, flags);
3227 ath5k_beacon_update(hw, vif);
3228 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003229 }
3230
Bob Copeland21800492009-07-04 12:59:52 -04003231 if (changes & BSS_CHANGED_BEACON_ENABLED)
3232 sc->enable_beacon = bss_conf->enable_beacon;
3233
3234 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3235 BSS_CHANGED_BEACON_INT))
3236 ath5k_beacon_config(sc);
3237
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003238 unlock:
3239 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003240}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003241
3242static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3243{
3244 struct ath5k_softc *sc = hw->priv;
3245 if (!sc->assoc)
3246 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3247}
3248
3249static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3250{
3251 struct ath5k_softc *sc = hw->priv;
3252 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3253 AR5K_LED_ASSOC : AR5K_LED_INIT);
3254}