blob: 1abbebc2bd267994566f9314d55aebbe47724c91 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e2206622009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040087 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
103 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
244static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
245 struct ieee80211_tx_queue_stats *stats);
246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100258static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .tx = ath5k_tx,
260 .start = ath5k_start,
261 .stop = ath5k_stop,
262 .add_interface = ath5k_add_interface,
263 .remove_interface = ath5k_remove_interface,
264 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200265 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .configure_filter = ath5k_configure_filter,
267 .set_key = ath5k_set_key,
268 .get_stats = ath5k_get_stats,
269 .conf_tx = NULL,
270 .get_tx_stats = ath5k_get_tx_stats,
271 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100272 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800274 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400275 .sw_scan_start = ath5k_sw_scan_start,
276 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277};
278
279/*
280 * Prototypes - Internal functions
281 */
282/* Attach detach */
283static int ath5k_attach(struct pci_dev *pdev,
284 struct ieee80211_hw *hw);
285static void ath5k_detach(struct pci_dev *pdev,
286 struct ieee80211_hw *hw);
287/* Channel/mode setup */
288static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
290 struct ieee80211_channel *channels,
291 unsigned int mode,
292 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200293static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294static int ath5k_chan_set(struct ath5k_softc *sc,
295 struct ieee80211_channel *chan);
296static void ath5k_setcurmode(struct ath5k_softc *sc,
297 unsigned int mode);
298static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500299
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300/* Descriptor setup */
301static int ath5k_desc_alloc(struct ath5k_softc *sc,
302 struct pci_dev *pdev);
303static void ath5k_desc_free(struct ath5k_softc *sc,
304 struct pci_dev *pdev);
305/* Buffers setup */
306static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
307 struct ath5k_buf *bf);
308static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400309 struct ath5k_buf *bf,
310 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200311static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
312 struct ath5k_buf *bf)
313{
314 BUG_ON(!bf);
315 if (!bf->skb)
316 return;
317 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
318 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200319 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 bf->skb = NULL;
321}
322
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100323static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
324 struct ath5k_buf *bf)
325{
326 BUG_ON(!bf);
327 if (!bf->skb)
328 return;
329 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
330 PCI_DMA_FROMDEVICE);
331 dev_kfree_skb_any(bf->skb);
332 bf->skb = NULL;
333}
334
335
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336/* Queues setup */
337static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
338 int qtype, int subtype);
339static int ath5k_beaconq_setup(struct ath5k_hw *ah);
340static int ath5k_beaconq_config(struct ath5k_softc *sc);
341static void ath5k_txq_drainq(struct ath5k_softc *sc,
342 struct ath5k_txq *txq);
343static void ath5k_txq_cleanup(struct ath5k_softc *sc);
344static void ath5k_txq_release(struct ath5k_softc *sc);
345/* Rx handling */
346static int ath5k_rx_start(struct ath5k_softc *sc);
347static void ath5k_rx_stop(struct ath5k_softc *sc);
348static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
349 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900350 struct sk_buff *skb,
351 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200352static void ath5k_tasklet_rx(unsigned long data);
353/* Tx handling */
354static void ath5k_tx_processq(struct ath5k_softc *sc,
355 struct ath5k_txq *txq);
356static void ath5k_tasklet_tx(unsigned long data);
357/* Beacon handling */
358static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200359 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360static void ath5k_beacon_send(struct ath5k_softc *sc);
361static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900362static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500363static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
365static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
366{
367 u64 tsf = ath5k_hw_get_tsf64(ah);
368
369 if ((tsf & 0x7fff) < rstamp)
370 tsf -= 0x8000;
371
372 return (tsf & ~0x7fff) | rstamp;
373}
374
375/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500376static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500378static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200379static irqreturn_t ath5k_intr(int irq, void *dev_id);
380static void ath5k_tasklet_reset(unsigned long data);
381
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300382static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383
384/*
385 * Module init/exit functions
386 */
387static int __init
388init_ath5k_pci(void)
389{
390 int ret;
391
392 ath5k_debug_init();
393
John W. Linville04a9e452008-02-01 16:03:45 -0500394 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395 if (ret) {
396 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
397 return ret;
398 }
399
400 return 0;
401}
402
403static void __exit
404exit_ath5k_pci(void)
405{
John W. Linville04a9e452008-02-01 16:03:45 -0500406 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200407
408 ath5k_debug_finish();
409}
410
411module_init(init_ath5k_pci);
412module_exit(exit_ath5k_pci);
413
414
415/********************\
416* PCI Initialization *
417\********************/
418
419static const char *
420ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
421{
422 const char *name = "xxxxx";
423 unsigned int i;
424
425 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
426 if (srev_names[i].sr_type != type)
427 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300428
429 if ((val & 0xf0) == srev_names[i].sr_val)
430 name = srev_names[i].sr_name;
431
432 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433 name = srev_names[i].sr_name;
434 break;
435 }
436 }
437
438 return name;
439}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700440static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
441{
442 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
443 return ath5k_hw_reg_read(ah, reg_offset);
444}
445
446static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
447{
448 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
449 ath5k_hw_reg_write(ah, val, reg_offset);
450}
451
452static const struct ath_ops ath5k_common_ops = {
453 .read = ath5k_ioread32,
454 .write = ath5k_iowrite32,
455};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200456
457static int __devinit
458ath5k_pci_probe(struct pci_dev *pdev,
459 const struct pci_device_id *id)
460{
461 void __iomem *mem;
462 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700463 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200464 struct ieee80211_hw *hw;
465 int ret;
466 u8 csz;
467
468 ret = pci_enable_device(pdev);
469 if (ret) {
470 dev_err(&pdev->dev, "can't enable device\n");
471 goto err;
472 }
473
474 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700475 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200476 if (ret) {
477 dev_err(&pdev->dev, "32-bit DMA not available\n");
478 goto err_dis;
479 }
480
481 /*
482 * Cache line size is used to size and align various
483 * structures used to communicate with the hardware.
484 */
485 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
486 if (csz == 0) {
487 /*
488 * Linux 2.4.18 (at least) writes the cache line size
489 * register as a 16-bit wide register which is wrong.
490 * We must have this setup properly for rx buffer
491 * DMA to work so force a reasonable value here if it
492 * comes up zero.
493 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700494 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200495 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
496 }
497 /*
498 * The default setting of latency timer yields poor results,
499 * set it to the value used by other systems. It may be worth
500 * tweaking this setting more.
501 */
502 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
503
504 /* Enable bus mastering */
505 pci_set_master(pdev);
506
507 /*
508 * Disable the RETRY_TIMEOUT register (0x41) to keep
509 * PCI Tx retries from interfering with C3 CPU state.
510 */
511 pci_write_config_byte(pdev, 0x41, 0);
512
513 ret = pci_request_region(pdev, 0, "ath5k");
514 if (ret) {
515 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
516 goto err_dis;
517 }
518
519 mem = pci_iomap(pdev, 0, 0);
520 if (!mem) {
521 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
522 ret = -EIO;
523 goto err_reg;
524 }
525
526 /*
527 * Allocate hw (mac80211 main struct)
528 * and hw->priv (driver private data)
529 */
530 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
531 if (hw == NULL) {
532 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
533 ret = -ENOMEM;
534 goto err_map;
535 }
536
537 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
538
539 /* Initialize driver private data */
540 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200541 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400542 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200543 IEEE80211_HW_SIGNAL_DBM |
544 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700545
546 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400547 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700548 BIT(NL80211_IFTYPE_STATION) |
549 BIT(NL80211_IFTYPE_ADHOC) |
550 BIT(NL80211_IFTYPE_MESH_POINT);
551
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200552 hw->extra_tx_headroom = 2;
553 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200554 sc = hw->priv;
555 sc->hw = hw;
556 sc->pdev = pdev;
557
558 ath5k_debug_init_device(sc);
559
560 /*
561 * Mark the device as detached to avoid processing
562 * interrupts until setup is complete.
563 */
564 __set_bit(ATH_STAT_INVALID, sc->status);
565
566 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200567 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200568 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200569 mutex_init(&sc->lock);
570 spin_lock_init(&sc->rxbuflock);
571 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200572 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200573
574 /* Set private data */
575 pci_set_drvdata(pdev, hw);
576
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200577 /* Setup interrupt handler */
578 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
579 if (ret) {
580 ATH5K_ERR(sc, "request_irq failed\n");
581 goto err_free;
582 }
583
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700584 /*If we passed the test malloc a ath5k_hw struct*/
585 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
586 if (!sc->ah) {
587 ret = -ENOMEM;
588 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 goto err_irq;
590 }
591
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700592 sc->ah->ah_sc = sc;
593 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700594 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700595 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700596 common->ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700597 common->cachelsz = csz << 2; /* convert to bytes */
598
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700599 /* Initialize device */
600 ret = ath5k_hw_attach(sc);
601 if (ret) {
602 goto err_free_ah;
603 }
604
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200605 /* set up multi-rate retry capabilities */
606 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200607 hw->max_rates = 4;
608 hw->max_rate_tries = 11;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200609 }
610
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611 /* Finish private driver data initialization */
612 ret = ath5k_attach(pdev, hw);
613 if (ret)
614 goto err_ah;
615
616 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300617 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 sc->ah->ah_mac_srev,
619 sc->ah->ah_phy_revision);
620
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500621 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500623 if (sc->ah->ah_radio_5ghz_revision &&
624 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200625 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500626 if (!test_bit(AR5K_MODE_11A,
627 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500629 ath5k_chip_name(AR5K_VERSION_RAD,
630 sc->ah->ah_radio_5ghz_revision),
631 sc->ah->ah_radio_5ghz_revision);
632 /* No 2GHz support (5110 and some
633 * 5Ghz only cards) -> report 5Ghz radio */
634 } else if (!test_bit(AR5K_MODE_11B,
635 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 ath5k_chip_name(AR5K_VERSION_RAD,
638 sc->ah->ah_radio_5ghz_revision),
639 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200640 /* Multiband radio */
641 } else {
642 ATH5K_INFO(sc, "RF%s multiband radio found"
643 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500644 ath5k_chip_name(AR5K_VERSION_RAD,
645 sc->ah->ah_radio_5ghz_revision),
646 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200647 }
648 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500649 /* Multi chip radio (RF5111 - RF2111) ->
650 * report both 2GHz/5GHz radios */
651 else if (sc->ah->ah_radio_5ghz_revision &&
652 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200653 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500654 ath5k_chip_name(AR5K_VERSION_RAD,
655 sc->ah->ah_radio_5ghz_revision),
656 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200657 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500658 ath5k_chip_name(AR5K_VERSION_RAD,
659 sc->ah->ah_radio_2ghz_revision),
660 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200661 }
662 }
663
664
665 /* ready to process interrupts */
666 __clear_bit(ATH_STAT_INVALID, sc->status);
667
668 return 0;
669err_ah:
670 ath5k_hw_detach(sc->ah);
671err_irq:
672 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700673err_free_ah:
674 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200675err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676 ieee80211_free_hw(hw);
677err_map:
678 pci_iounmap(pdev, mem);
679err_reg:
680 pci_release_region(pdev, 0);
681err_dis:
682 pci_disable_device(pdev);
683err:
684 return ret;
685}
686
687static void __devexit
688ath5k_pci_remove(struct pci_dev *pdev)
689{
690 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
691 struct ath5k_softc *sc = hw->priv;
692
693 ath5k_debug_finish_device(sc);
694 ath5k_detach(pdev, hw);
695 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700696 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200697 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200698 pci_iounmap(pdev, sc->iobase);
699 pci_release_region(pdev, 0);
700 pci_disable_device(pdev);
701 ieee80211_free_hw(hw);
702}
703
704#ifdef CONFIG_PM
705static int
706ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
707{
708 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
709 struct ath5k_softc *sc = hw->priv;
710
Bob Copeland3a078872008-06-25 22:35:28 -0400711 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713 pci_save_state(pdev);
714 pci_disable_device(pdev);
715 pci_set_power_state(pdev, PCI_D3hot);
716
717 return 0;
718}
719
720static int
721ath5k_pci_resume(struct pci_dev *pdev)
722{
723 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
724 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200725 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200727 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200728
729 err = pci_enable_device(pdev);
730 if (err)
731 return err;
732
Jouni Malinen8451d222009-06-16 11:59:23 +0300733 /*
734 * Suspend/Resume resets the PCI configuration space, so we have to
735 * re-disable the RETRY_TIMEOUT register (0x41) to keep
736 * PCI Tx retries from interfering with C3 CPU state
737 */
738 pci_write_config_byte(pdev, 0x41, 0);
739
Bob Copeland3a078872008-06-25 22:35:28 -0400740 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741 return 0;
742}
743#endif /* CONFIG_PM */
744
745
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200746/***********************\
747* Driver Initialization *
748\***********************/
749
Bob Copelandf769c362009-03-30 22:30:31 -0400750static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
751{
752 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
753 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700754 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400755
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700756 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400757}
758
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759static int
760ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
761{
762 struct ath5k_softc *sc = hw->priv;
763 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700764 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500765 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200766 int ret;
767
768 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
769
770 /*
771 * Check if the MAC has multi-rate retry support.
772 * We do this by trying to setup a fake extended
773 * descriptor. MAC's that don't have support will
774 * return false w/o doing anything. MAC's that do
775 * support it will return true w/o doing anything.
776 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300777 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100778 if (ret < 0)
779 goto err;
780 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200781 __set_bit(ATH_STAT_MRRETRY, sc->status);
782
783 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200784 * Collect the channel list. The 802.11 layer
785 * is resposible for filtering this list based
786 * on settings like the phy mode and regulatory
787 * domain restrictions.
788 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200789 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200790 if (ret) {
791 ATH5K_ERR(sc, "can't get channels\n");
792 goto err;
793 }
794
795 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500796 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
797 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200798 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500799 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200800
801 /*
802 * Allocate tx+rx descriptors and populate the lists.
803 */
804 ret = ath5k_desc_alloc(sc, pdev);
805 if (ret) {
806 ATH5K_ERR(sc, "can't allocate descriptors\n");
807 goto err;
808 }
809
810 /*
811 * Allocate hardware transmit queues: one queue for
812 * beacon frames and one data queue for each QoS
813 * priority. Note that hw functions handle reseting
814 * these queues at the needed time.
815 */
816 ret = ath5k_beaconq_setup(ah);
817 if (ret < 0) {
818 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
819 goto err_desc;
820 }
821 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400822 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
823 if (IS_ERR(sc->cabq)) {
824 ATH5K_ERR(sc, "can't setup cab queue\n");
825 ret = PTR_ERR(sc->cabq);
826 goto err_bhal;
827 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828
829 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
830 if (IS_ERR(sc->txq)) {
831 ATH5K_ERR(sc, "can't setup xmit queue\n");
832 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400833 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200834 }
835
836 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
837 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
838 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300839 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500840 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200841
Bob Copeland0e149cf2008-11-17 23:40:38 -0500842 ret = ath5k_eeprom_read_mac(ah, mac);
843 if (ret) {
844 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
845 sc->pdev->device);
846 goto err_queues;
847 }
848
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200849 SET_IEEE80211_PERM_ADDR(hw, mac);
850 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700851 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200852 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
853
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700854 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
855 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400856 if (ret) {
857 ATH5K_ERR(sc, "can't initialize regulatory system\n");
858 goto err_queues;
859 }
860
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200861 ret = ieee80211_register_hw(hw);
862 if (ret) {
863 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
864 goto err_queues;
865 }
866
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700867 if (!ath_is_world_regd(regulatory))
868 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400869
Bob Copeland3a078872008-06-25 22:35:28 -0400870 ath5k_init_leds(sc);
871
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200872 return 0;
873err_queues:
874 ath5k_txq_release(sc);
875err_bhal:
876 ath5k_hw_release_tx_queue(ah, sc->bhalq);
877err_desc:
878 ath5k_desc_free(sc, pdev);
879err:
880 return ret;
881}
882
883static void
884ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
885{
886 struct ath5k_softc *sc = hw->priv;
887
888 /*
889 * NB: the order of these is important:
890 * o call the 802.11 layer before detaching ath5k_hw to
891 * insure callbacks into the driver to delete global
892 * key cache entries can be handled
893 * o reclaim the tx queue data structures after calling
894 * the 802.11 layer as we'll get called back to reclaim
895 * node state and potentially want to use them
896 * o to cleanup the tx queues the hal is called, so detach
897 * it last
898 * XXX: ??? detach ath5k_hw ???
899 * Other than that, it's straightforward...
900 */
901 ieee80211_unregister_hw(hw);
902 ath5k_desc_free(sc, pdev);
903 ath5k_txq_release(sc);
904 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400905 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200906
907 /*
908 * NB: can't reclaim these until after ieee80211_ifdetach
909 * returns because we'll get called back to reclaim node
910 * state and potentially want to use them.
911 */
912}
913
914
915
916
917/********************\
918* Channel/mode setup *
919\********************/
920
921/*
922 * Convert IEEE channel number to MHz frequency.
923 */
924static inline short
925ath5k_ieee2mhz(short chan)
926{
927 if (chan <= 14 || chan >= 27)
928 return ieee80211chan2mhz(chan);
929 else
930 return 2212 + chan * 20;
931}
932
Bob Copeland42639fc2009-03-30 08:05:29 -0400933/*
934 * Returns true for the channel numbers used without all_channels modparam.
935 */
936static bool ath5k_is_standard_channel(short chan)
937{
938 return ((chan <= 14) ||
939 /* UNII 1,2 */
940 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
941 /* midband */
942 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
943 /* UNII-3 */
944 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
945}
946
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948ath5k_copy_channels(struct ath5k_hw *ah,
949 struct ieee80211_channel *channels,
950 unsigned int mode,
951 unsigned int max)
952{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500953 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954
955 if (!test_bit(mode, ah->ah_modes))
956 return 0;
957
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200958 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500959 case AR5K_MODE_11A:
960 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200961 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500962 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200963 chfreq = CHANNEL_5GHZ;
964 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500965 case AR5K_MODE_11B:
966 case AR5K_MODE_11G:
967 case AR5K_MODE_11G_TURBO:
968 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969 chfreq = CHANNEL_2GHZ;
970 break;
971 default:
972 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
973 return 0;
974 }
975
976 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500977 ch = i + 1 ;
978 freq = ath5k_ieee2mhz(ch);
979
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200980 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500981 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200982 continue;
983
Bob Copeland42639fc2009-03-30 08:05:29 -0400984 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
985 continue;
986
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500987 /* Write channel info and increment counter */
988 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500989 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
990 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500991 switch (mode) {
992 case AR5K_MODE_11A:
993 case AR5K_MODE_11G:
994 channels[count].hw_value = chfreq | CHANNEL_OFDM;
995 break;
996 case AR5K_MODE_11A_TURBO:
997 case AR5K_MODE_11G_TURBO:
998 channels[count].hw_value = chfreq |
999 CHANNEL_OFDM | CHANNEL_TURBO;
1000 break;
1001 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002 channels[count].hw_value = CHANNEL_B;
1003 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005 count++;
1006 max--;
1007 }
1008
1009 return count;
1010}
1011
Bruno Randolf63266a62008-07-30 17:12:58 +02001012static void
1013ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1014{
1015 u8 i;
1016
1017 for (i = 0; i < AR5K_MAX_RATES; i++)
1018 sc->rate_idx[b->band][i] = -1;
1019
1020 for (i = 0; i < b->n_bitrates; i++) {
1021 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1022 if (b->bitrates[i].hw_value_short)
1023 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1024 }
1025}
1026
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001027static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001028ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029{
1030 struct ath5k_softc *sc = hw->priv;
1031 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001032 struct ieee80211_supported_band *sband;
1033 int max_c, count_c = 0;
1034 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001036 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037 max_c = ARRAY_SIZE(sc->channels);
1038
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001039 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001040 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1041 sband->band = IEEE80211_BAND_2GHZ;
1042 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043
Bruno Randolf63266a62008-07-30 17:12:58 +02001044 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1045 /* G mode */
1046 memcpy(sband->bitrates, &ath5k_rates[0],
1047 sizeof(struct ieee80211_rate) * 12);
1048 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001051 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001052 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001053
1054 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001057 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1058 /* B mode */
1059 memcpy(sband->bitrates, &ath5k_rates[0],
1060 sizeof(struct ieee80211_rate) * 4);
1061 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001062
Bruno Randolf63266a62008-07-30 17:12:58 +02001063 /* 5211 only supports B rates and uses 4bit rate codes
1064 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1065 * fix them up here:
1066 */
1067 if (ah->ah_version == AR5K_AR5211) {
1068 for (i = 0; i < 4; i++) {
1069 sband->bitrates[i].hw_value =
1070 sband->bitrates[i].hw_value & 0xF;
1071 sband->bitrates[i].hw_value_short =
1072 sband->bitrates[i].hw_value_short & 0xF;
1073 }
1074 }
1075
1076 sband->channels = sc->channels;
1077 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1078 AR5K_MODE_11B, max_c);
1079
1080 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1081 count_c = sband->n_channels;
1082 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001083 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001084 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001085
Bruno Randolf63266a62008-07-30 17:12:58 +02001086 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001087 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001088 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001089 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001090 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1091
1092 memcpy(sband->bitrates, &ath5k_rates[4],
1093 sizeof(struct ieee80211_rate) * 8);
1094 sband->n_bitrates = 8;
1095
1096 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1098 AR5K_MODE_11A, max_c);
1099
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001100 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1101 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001102 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001103
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001104 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001105
1106 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107}
1108
1109/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001110 * Set/change channels. We always reset the chip.
1111 * To accomplish this we must first cleanup any pending DMA,
1112 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001113 *
1114 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115 */
1116static int
1117ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1118{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001119 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1120 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001121
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001122 /*
1123 * To switch channels clear any pending DMA operations;
1124 * wait long enough for the RX fifo to drain, reset the
1125 * hardware at the new frequency, and then re-enable
1126 * the relevant bits of the h/w.
1127 */
1128 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129}
1130
1131static void
1132ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1133{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001135
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001136 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001137 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1138 } else {
1139 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1140 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141}
1142
1143static void
1144ath5k_mode_setup(struct ath5k_softc *sc)
1145{
1146 struct ath5k_hw *ah = sc->ah;
1147 u32 rfilt;
1148
Bob Copelandae6f53f2009-07-29 10:29:03 -04001149 ah->ah_op_mode = sc->opmode;
1150
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151 /* configure rx filter */
1152 rfilt = sc->filter_flags;
1153 ath5k_hw_set_rx_filter(ah, rfilt);
1154
1155 if (ath5k_hw_hasbssidmask(ah))
1156 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1157
1158 /* configure operational mode */
1159 ath5k_hw_set_opmode(ah);
1160
1161 ath5k_hw_set_mcast_filter(ah, 0, 0);
1162 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1163}
1164
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001165static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001166ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1167{
Bob Copelandb7266042009-03-02 21:55:18 -05001168 int rix;
1169
1170 /* return base rate on errors */
1171 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1172 "hw_rix out of bounds: %x\n", hw_rix))
1173 return 0;
1174
1175 rix = sc->rate_idx[sc->curband->band][hw_rix];
1176 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1177 rix = 0;
1178
1179 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001180}
1181
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001182/***************\
1183* Buffers setup *
1184\***************/
1185
Bob Copelandb6ea0352009-01-10 14:42:54 -05001186static
1187struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1188{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001189 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001191
1192 /*
1193 * Allocate buffer with headroom_needed space for the
1194 * fake physical layer header at the start.
1195 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001196 skb = ath_rxbuf_alloc(common,
1197 sc->rxbufsize + common->cachelsz - 1,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001198 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001199
1200 if (!skb) {
1201 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001202 sc->rxbufsize + common->cachelsz - 1);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001203 return NULL;
1204 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001205
1206 *skb_addr = pci_map_single(sc->pdev,
1207 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1208 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1209 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1210 dev_kfree_skb(skb);
1211 return NULL;
1212 }
1213 return skb;
1214}
1215
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216static int
1217ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1218{
1219 struct ath5k_hw *ah = sc->ah;
1220 struct sk_buff *skb = bf->skb;
1221 struct ath5k_desc *ds;
1222
Bob Copelandb6ea0352009-01-10 14:42:54 -05001223 if (!skb) {
1224 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1225 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001226 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001228 }
1229
1230 /*
1231 * Setup descriptors. For receive we always terminate
1232 * the descriptor list with a self-linked entry so we'll
1233 * not get overrun under high load (as can happen with a
1234 * 5212 when ANI processing enables PHY error frames).
1235 *
1236 * To insure the last descriptor is self-linked we create
1237 * each descriptor as self-linked and add it to the end. As
1238 * each additional descriptor is added the previous self-linked
1239 * entry is ``fixed'' naturally. This should be safe even
1240 * if DMA is happening. When processing RX interrupts we
1241 * never remove/process the last, self-linked, entry on the
1242 * descriptor list. This insures the hardware always has
1243 * someplace to write a new frame.
1244 */
1245 ds = bf->desc;
1246 ds->ds_link = bf->daddr; /* link to self */
1247 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001248 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001249 skb_tailroom(skb), /* buffer size */
1250 0);
1251
1252 if (sc->rxlink != NULL)
1253 *sc->rxlink = bf->daddr;
1254 sc->rxlink = &ds->ds_link;
1255 return 0;
1256}
1257
1258static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001259ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1260 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001261{
1262 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001263 struct ath5k_desc *ds = bf->desc;
1264 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001265 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001266 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001267 struct ieee80211_rate *rate;
1268 unsigned int mrr_rate[3], mrr_tries[3];
1269 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001270 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001271 u16 cts_rate = 0;
1272 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001273 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001274
1275 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001276
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001277 /* XXX endianness */
1278 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1279 PCI_DMA_TODEVICE);
1280
Bob Copeland8902ff42009-01-22 08:44:20 -05001281 rate = ieee80211_get_tx_rate(sc->hw, info);
1282
Johannes Berge039fa42008-05-15 12:55:29 +02001283 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001284 flags |= AR5K_TXDESC_NOACK;
1285
Bob Copeland8902ff42009-01-22 08:44:20 -05001286 rc_flags = info->control.rates[0].flags;
1287 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1288 rate->hw_value_short : rate->hw_value;
1289
Bruno Randolf281c56d2008-02-05 18:44:55 +09001290 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001291
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001292 /* FIXME: If we are in g mode and rate is a CCK rate
1293 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1294 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001295 if (info->control.hw_key) {
1296 keyidx = info->control.hw_key->hw_key_idx;
1297 pktlen += info->control.hw_key->icv_len;
1298 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001299 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1300 flags |= AR5K_TXDESC_RTSENA;
1301 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1302 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1303 sc->vif, pktlen, info));
1304 }
1305 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1306 flags |= AR5K_TXDESC_CTSENA;
1307 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1308 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1309 sc->vif, pktlen, info));
1310 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001311 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1312 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001313 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001314 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001315 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001316 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001317 if (ret)
1318 goto err_unmap;
1319
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001320 memset(mrr_rate, 0, sizeof(mrr_rate));
1321 memset(mrr_tries, 0, sizeof(mrr_tries));
1322 for (i = 0; i < 3; i++) {
1323 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1324 if (!rate)
1325 break;
1326
1327 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001328 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001329 }
1330
1331 ah->ah_setup_mrr_tx_desc(ah, ds,
1332 mrr_rate[0], mrr_tries[0],
1333 mrr_rate[1], mrr_tries[1],
1334 mrr_rate[2], mrr_tries[2]);
1335
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001336 ds->ds_link = 0;
1337 ds->ds_data = bf->skbaddr;
1338
1339 spin_lock_bh(&txq->lock);
1340 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001341 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001342 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001343 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001344 else /* no, so only link it */
1345 *txq->link = bf->daddr;
1346
1347 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001348 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001349 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001350 spin_unlock_bh(&txq->lock);
1351
1352 return 0;
1353err_unmap:
1354 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1355 return ret;
1356}
1357
1358/*******************\
1359* Descriptors setup *
1360\*******************/
1361
1362static int
1363ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1364{
1365 struct ath5k_desc *ds;
1366 struct ath5k_buf *bf;
1367 dma_addr_t da;
1368 unsigned int i;
1369 int ret;
1370
1371 /* allocate descriptors */
1372 sc->desc_len = sizeof(struct ath5k_desc) *
1373 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1374 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1375 if (sc->desc == NULL) {
1376 ATH5K_ERR(sc, "can't allocate descriptors\n");
1377 ret = -ENOMEM;
1378 goto err;
1379 }
1380 ds = sc->desc;
1381 da = sc->desc_daddr;
1382 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1383 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1384
1385 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1386 sizeof(struct ath5k_buf), GFP_KERNEL);
1387 if (bf == NULL) {
1388 ATH5K_ERR(sc, "can't allocate bufptr\n");
1389 ret = -ENOMEM;
1390 goto err_free;
1391 }
1392 sc->bufptr = bf;
1393
1394 INIT_LIST_HEAD(&sc->rxbuf);
1395 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1396 bf->desc = ds;
1397 bf->daddr = da;
1398 list_add_tail(&bf->list, &sc->rxbuf);
1399 }
1400
1401 INIT_LIST_HEAD(&sc->txbuf);
1402 sc->txbuf_len = ATH_TXBUF;
1403 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1404 da += sizeof(*ds)) {
1405 bf->desc = ds;
1406 bf->daddr = da;
1407 list_add_tail(&bf->list, &sc->txbuf);
1408 }
1409
1410 /* beacon buffer */
1411 bf->desc = ds;
1412 bf->daddr = da;
1413 sc->bbuf = bf;
1414
1415 return 0;
1416err_free:
1417 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1418err:
1419 sc->desc = NULL;
1420 return ret;
1421}
1422
1423static void
1424ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1425{
1426 struct ath5k_buf *bf;
1427
1428 ath5k_txbuf_free(sc, sc->bbuf);
1429 list_for_each_entry(bf, &sc->txbuf, list)
1430 ath5k_txbuf_free(sc, bf);
1431 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d3752009-01-30 01:36:48 +01001432 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001433
1434 /* Free memory associated with all descriptors */
1435 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1436
1437 kfree(sc->bufptr);
1438 sc->bufptr = NULL;
1439}
1440
1441
1442
1443
1444
1445/**************\
1446* Queues setup *
1447\**************/
1448
1449static struct ath5k_txq *
1450ath5k_txq_setup(struct ath5k_softc *sc,
1451 int qtype, int subtype)
1452{
1453 struct ath5k_hw *ah = sc->ah;
1454 struct ath5k_txq *txq;
1455 struct ath5k_txq_info qi = {
1456 .tqi_subtype = subtype,
1457 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1458 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1459 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1460 };
1461 int qnum;
1462
1463 /*
1464 * Enable interrupts only for EOL and DESC conditions.
1465 * We mark tx descriptors to receive a DESC interrupt
1466 * when a tx queue gets deep; otherwise waiting for the
1467 * EOL to reap descriptors. Note that this is done to
1468 * reduce interrupt load and this only defers reaping
1469 * descriptors, never transmitting frames. Aside from
1470 * reducing interrupts this also permits more concurrency.
1471 * The only potential downside is if the tx queue backs
1472 * up in which case the top half of the kernel may backup
1473 * due to a lack of tx descriptors.
1474 */
1475 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1476 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1477 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1478 if (qnum < 0) {
1479 /*
1480 * NB: don't print a message, this happens
1481 * normally on parts with too few tx queues
1482 */
1483 return ERR_PTR(qnum);
1484 }
1485 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1486 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1487 qnum, ARRAY_SIZE(sc->txqs));
1488 ath5k_hw_release_tx_queue(ah, qnum);
1489 return ERR_PTR(-EINVAL);
1490 }
1491 txq = &sc->txqs[qnum];
1492 if (!txq->setup) {
1493 txq->qnum = qnum;
1494 txq->link = NULL;
1495 INIT_LIST_HEAD(&txq->q);
1496 spin_lock_init(&txq->lock);
1497 txq->setup = true;
1498 }
1499 return &sc->txqs[qnum];
1500}
1501
1502static int
1503ath5k_beaconq_setup(struct ath5k_hw *ah)
1504{
1505 struct ath5k_txq_info qi = {
1506 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1507 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1508 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1509 /* NB: for dynamic turbo, don't enable any other interrupts */
1510 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1511 };
1512
1513 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1514}
1515
1516static int
1517ath5k_beaconq_config(struct ath5k_softc *sc)
1518{
1519 struct ath5k_hw *ah = sc->ah;
1520 struct ath5k_txq_info qi;
1521 int ret;
1522
1523 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1524 if (ret)
1525 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001526 if (sc->opmode == NL80211_IFTYPE_AP ||
1527 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001528 /*
1529 * Always burst out beacon and CAB traffic
1530 * (aifs = cwmin = cwmax = 0)
1531 */
1532 qi.tqi_aifs = 0;
1533 qi.tqi_cw_min = 0;
1534 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001535 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001536 /*
1537 * Adhoc mode; backoff between 0 and (2 * cw_min).
1538 */
1539 qi.tqi_aifs = 0;
1540 qi.tqi_cw_min = 0;
1541 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001542 }
1543
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001544 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1545 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1546 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1547
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001548 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001549 if (ret) {
1550 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1551 "hardware queue!\n", __func__);
1552 return ret;
1553 }
1554
1555 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1556}
1557
1558static void
1559ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1560{
1561 struct ath5k_buf *bf, *bf0;
1562
1563 /*
1564 * NB: this assumes output has been stopped and
1565 * we do not need to block ath5k_tx_tasklet
1566 */
1567 spin_lock_bh(&txq->lock);
1568 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001569 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001570
1571 ath5k_txbuf_free(sc, bf);
1572
1573 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001574 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001575 list_move_tail(&bf->list, &sc->txbuf);
1576 sc->txbuf_len++;
1577 spin_unlock_bh(&sc->txbuflock);
1578 }
1579 txq->link = NULL;
1580 spin_unlock_bh(&txq->lock);
1581}
1582
1583/*
1584 * Drain the transmit queues and reclaim resources.
1585 */
1586static void
1587ath5k_txq_cleanup(struct ath5k_softc *sc)
1588{
1589 struct ath5k_hw *ah = sc->ah;
1590 unsigned int i;
1591
1592 /* XXX return value */
1593 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1594 /* don't touch the hardware if marked invalid */
1595 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1596 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001597 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001598 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1599 if (sc->txqs[i].setup) {
1600 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1601 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1602 "link %p\n",
1603 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001604 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001605 sc->txqs[i].qnum),
1606 sc->txqs[i].link);
1607 }
1608 }
Johannes Berg36d68252008-05-15 12:55:26 +02001609 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001610
1611 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1612 if (sc->txqs[i].setup)
1613 ath5k_txq_drainq(sc, &sc->txqs[i]);
1614}
1615
1616static void
1617ath5k_txq_release(struct ath5k_softc *sc)
1618{
1619 struct ath5k_txq *txq = sc->txqs;
1620 unsigned int i;
1621
1622 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1623 if (txq->setup) {
1624 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1625 txq->setup = false;
1626 }
1627}
1628
1629
1630
1631
1632/*************\
1633* RX Handling *
1634\*************/
1635
1636/*
1637 * Enable the receive h/w following a reset.
1638 */
1639static int
1640ath5k_rx_start(struct ath5k_softc *sc)
1641{
1642 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001643 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001644 struct ath5k_buf *bf;
1645 int ret;
1646
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001647 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648
1649 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001650 common->cachelsz, sc->rxbufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001651
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001652 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001653 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001654 list_for_each_entry(bf, &sc->rxbuf, list) {
1655 ret = ath5k_rxbuf_setup(sc, bf);
1656 if (ret != 0) {
1657 spin_unlock_bh(&sc->rxbuflock);
1658 goto err;
1659 }
1660 }
1661 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001662 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001663 spin_unlock_bh(&sc->rxbuflock);
1664
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001665 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001666 ath5k_mode_setup(sc); /* set filters, etc. */
1667 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1668
1669 return 0;
1670err:
1671 return ret;
1672}
1673
1674/*
1675 * Disable the receive h/w in preparation for a reset.
1676 */
1677static void
1678ath5k_rx_stop(struct ath5k_softc *sc)
1679{
1680 struct ath5k_hw *ah = sc->ah;
1681
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001682 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001683 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1684 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685
1686 ath5k_debug_printrxbuffs(sc, ah);
1687
1688 sc->rxlink = NULL; /* just in case */
1689}
1690
1691static unsigned int
1692ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001693 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694{
1695 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001696 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001697
Bruno Randolfb47f4072008-03-05 18:35:45 +09001698 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1699 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001700 return RX_FLAG_DECRYPTED;
1701
1702 /* Apparently when a default key is used to decrypt the packet
1703 the hw does not set the index used to decrypt. In such cases
1704 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001705 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001706 if (ieee80211_has_protected(hdr->frame_control) &&
1707 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1708 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001709 keyix = skb->data[hlen + 3] >> 6;
1710
1711 if (test_bit(keyix, sc->keymap))
1712 return RX_FLAG_DECRYPTED;
1713 }
1714
1715 return 0;
1716}
1717
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001718
1719static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001720ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1721 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001722{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001723 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001724 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001725 u32 hw_tu;
1726 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1727
Harvey Harrison24b56e72008-06-14 23:33:38 -07001728 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001729 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001730 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001731 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001732 * Received an IBSS beacon with the same BSSID. Hardware *must*
1733 * have updated the local TSF. We have to work around various
1734 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001735 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001736 tsf = ath5k_hw_get_tsf64(sc->ah);
1737 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1738 hw_tu = TSF_TO_TU(tsf);
1739
1740 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1741 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001742 (unsigned long long)bc_tstamp,
1743 (unsigned long long)rxs->mactime,
1744 (unsigned long long)(rxs->mactime - bc_tstamp),
1745 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001746
1747 /*
1748 * Sometimes the HW will give us a wrong tstamp in the rx
1749 * status, causing the timestamp extension to go wrong.
1750 * (This seems to happen especially with beacon frames bigger
1751 * than 78 byte (incl. FCS))
1752 * But we know that the receive timestamp must be later than the
1753 * timestamp of the beacon since HW must have synced to that.
1754 *
1755 * NOTE: here we assume mactime to be after the frame was
1756 * received, not like mac80211 which defines it at the start.
1757 */
1758 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001759 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001760 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001761 (unsigned long long)rxs->mactime,
1762 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001763 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001764 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001765
1766 /*
1767 * Local TSF might have moved higher than our beacon timers,
1768 * in that case we have to update them to continue sending
1769 * beacons. This also takes care of synchronizing beacon sending
1770 * times with other stations.
1771 */
1772 if (hw_tu >= sc->nexttbtt)
1773 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001774 }
1775}
1776
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001777static void
1778ath5k_tasklet_rx(unsigned long data)
1779{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001780 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001781 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001782 struct sk_buff *skb, *next_skb;
1783 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001784 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001785 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001786 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001787 int ret;
1788 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001789 int padsize;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001790 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001791
1792 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001793 if (list_empty(&sc->rxbuf)) {
1794 ATH5K_WARN(sc, "empty rx buf pool\n");
1795 goto unlock;
1796 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001797 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001798 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001799
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001800 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1801 BUG_ON(bf->skb == NULL);
1802 skb = bf->skb;
1803 ds = bf->desc;
1804
Bob Copelandc57ca812009-04-15 07:57:35 -04001805 /* bail if HW is still using self-linked descriptor */
1806 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1807 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001808
Bruno Randolfb47f4072008-03-05 18:35:45 +09001809 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001810 if (unlikely(ret == -EINPROGRESS))
1811 break;
1812 else if (unlikely(ret)) {
1813 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001814 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001815 return;
1816 }
1817
Bruno Randolfb47f4072008-03-05 18:35:45 +09001818 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001819 ATH5K_WARN(sc, "unsupported jumbo\n");
1820 goto next;
1821 }
1822
Bruno Randolfb47f4072008-03-05 18:35:45 +09001823 if (unlikely(rs.rs_status)) {
1824 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001826 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001827 /*
1828 * Decrypt error. If the error occurred
1829 * because there was no hardware key, then
1830 * let the frame through so the upper layers
1831 * can process it. This is necessary for 5210
1832 * parts which have no way to setup a ``clear''
1833 * key cache entry.
1834 *
1835 * XXX do key cache faulting
1836 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001837 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1838 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839 goto accept;
1840 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001841 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001842 rx_flag |= RX_FLAG_MMIC_ERROR;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001843 goto accept;
1844 }
1845
1846 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001847 if ((rs.rs_status &
1848 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001849 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001850 goto next;
1851 }
1852accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001853 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1854
1855 /*
1856 * If we can't replace bf->skb with a new skb under memory
1857 * pressure, just skip this packet
1858 */
1859 if (!next_skb)
1860 goto next;
1861
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001862 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1863 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001864 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001865
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001866 /* The MAC header is padded to have 32-bit boundary if the
1867 * packet payload is non-zero. The general calculation for
1868 * padsize would take into account odd header lengths:
1869 * padsize = (4 - hdrlen % 4) % 4; However, since only
1870 * even-length headers are used, padding can only be 0 or 2
1871 * bytes and we can optimize this a bit. In addition, we must
1872 * not try to remove padding from short control frames that do
1873 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001874 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001875 padsize = ath5k_pad_size(hdrlen);
1876 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001877 memmove(skb->data + padsize, skb->data, hdrlen);
1878 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001879 }
Bob Copeland1c5256b2009-08-24 23:00:32 -04001880 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001881
Bruno Randolfc0e18992008-01-21 11:09:46 +09001882 /*
1883 * always extend the mac timestamp, since this information is
1884 * also needed for proper IBSS merging.
1885 *
1886 * XXX: it might be too late to do it here, since rs_tstamp is
1887 * 15bit only. that means TSF extension has to be done within
1888 * 32768usec (about 32ms). it might be necessary to move this to
1889 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001890 *
1891 * Unfortunately we don't know when the hardware takes the rx
1892 * timestamp (beginning of phy frame, data frame, end of rx?).
1893 * The only thing we know is that it is hardware specific...
1894 * On AR5213 it seems the rx timestamp is at the end of the
1895 * frame, but i'm not sure.
1896 *
1897 * NOTE: mac80211 defines mactime at the beginning of the first
1898 * data symbol. Since we don't have any time references it's
1899 * impossible to comply to that. This affects IBSS merge only
1900 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001901 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001902 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1903 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09001904
Bob Copeland1c5256b2009-08-24 23:00:32 -04001905 rxs->freq = sc->curchan->center_freq;
1906 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907
Bob Copeland1c5256b2009-08-24 23:00:32 -04001908 rxs->noise = sc->ah->ah_noise_floor;
1909 rxs->signal = rxs->noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001910
1911 /* An rssi of 35 indicates you should be able use
1912 * 54 Mbps reliably. A more elaborate scheme can be used
1913 * here but it requires a map of SNR/throughput for each
1914 * possible mode used */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001915 rxs->qual = rs.rs_rssi * 100 / 35;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001916
1917 /* rssi can be more than 35 though, anything above that
1918 * should be considered at 100% */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001919 if (rxs->qual > 100)
1920 rxs->qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001921
Bob Copeland1c5256b2009-08-24 23:00:32 -04001922 rxs->antenna = rs.rs_antenna;
1923 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1924 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001925
Bob Copeland1c5256b2009-08-24 23:00:32 -04001926 if (rxs->rate_idx >= 0 && rs.rs_rate ==
1927 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1928 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001929
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001930 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1931
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001932 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001933 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04001934 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001935
Johannes Bergf1d58c22009-06-17 13:13:00 +02001936 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001937
1938 bf->skb = next_skb;
1939 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001940next:
1941 list_move_tail(&bf->list, &sc->rxbuf);
1942 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001943unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001944 spin_unlock(&sc->rxbuflock);
1945}
1946
1947
1948
1949
1950/*************\
1951* TX Handling *
1952\*************/
1953
1954static void
1955ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1956{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001957 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001958 struct ath5k_buf *bf, *bf0;
1959 struct ath5k_desc *ds;
1960 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001961 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001962 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963
1964 spin_lock(&txq->lock);
1965 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1966 ds = bf->desc;
1967
Bruno Randolfb47f4072008-03-05 18:35:45 +09001968 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001969 if (unlikely(ret == -EINPROGRESS))
1970 break;
1971 else if (unlikely(ret)) {
1972 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1973 ret, txq->qnum);
1974 break;
1975 }
1976
1977 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001978 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001979 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001980
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1982 PCI_DMA_TODEVICE);
1983
Johannes Berge6a98542008-10-21 12:40:02 +02001984 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001985 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001986 struct ieee80211_tx_rate *r =
1987 &info->status.rates[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001988
1989 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001990 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1991 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001992 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001993 r->idx = -1;
1994 r->count = 0;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +02001995 }
1996 }
1997
Johannes Berge6a98542008-10-21 12:40:02 +02001998 /* count the successful attempt as well */
1999 info->status.rates[ts.ts_final_idx].count++;
2000
Bruno Randolfb47f4072008-03-05 18:35:45 +09002001 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002002 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02002003 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02002004 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002005 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002006 info->flags |= IEEE80211_TX_STAT_ACK;
2007 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002008 }
2009
Johannes Berge039fa42008-05-15 12:55:29 +02002010 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02002011 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002012
2013 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02002014 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002015 list_move_tail(&bf->list, &sc->txbuf);
2016 sc->txbuf_len++;
2017 spin_unlock(&sc->txbuflock);
2018 }
2019 if (likely(list_empty(&txq->q)))
2020 txq->link = NULL;
2021 spin_unlock(&txq->lock);
2022 if (sc->txbuf_len > ATH_TXBUF / 5)
2023 ieee80211_wake_queues(sc->hw);
2024}
2025
2026static void
2027ath5k_tasklet_tx(unsigned long data)
2028{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002029 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002030 struct ath5k_softc *sc = (void *)data;
2031
Bob Copeland8784d2e2009-07-29 17:32:28 -04002032 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2033 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2034 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002035}
2036
2037
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002038/*****************\
2039* Beacon handling *
2040\*****************/
2041
2042/*
2043 * Setup the beacon frame for transmit.
2044 */
2045static int
Johannes Berge039fa42008-05-15 12:55:29 +02002046ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002047{
2048 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002049 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050 struct ath5k_hw *ah = sc->ah;
2051 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002052 int ret = 0;
2053 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002054 u32 flags;
2055
2056 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2057 PCI_DMA_TODEVICE);
2058 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2059 "skbaddr %llx\n", skb, skb->data, skb->len,
2060 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002061 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2063 return -EIO;
2064 }
2065
2066 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002067 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002068
2069 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002070 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002071 ds->ds_link = bf->daddr; /* self-linked */
2072 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002073 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002074 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002075
2076 /*
2077 * If we use multiple antennas on AP and use
2078 * the Sectored AP scenario, switch antenna every
2079 * 4 beacons to make sure everybody hears our AP.
2080 * When a client tries to associate, hw will keep
2081 * track of the tx antenna to be used for this client
2082 * automaticaly, based on ACKed packets.
2083 *
2084 * Note: AP still listens and transmits RTS on the
2085 * default antenna which is supposed to be an omni.
2086 *
2087 * Note2: On sectored scenarios it's possible to have
2088 * multiple antennas (1omni -the default- and 14 sectors)
2089 * so if we choose to actually support this mode we need
2090 * to allow user to set how many antennas we have and tweak
2091 * the code below to send beacons on all of them.
2092 */
2093 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2094 antenna = sc->bsent & 4 ? 2 : 1;
2095
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002096
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002097 /* FIXME: If we are in g mode and rate is a CCK rate
2098 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2099 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002100 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002101 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002102 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002103 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002104 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002105 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002106 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002107 if (ret)
2108 goto err_unmap;
2109
2110 return 0;
2111err_unmap:
2112 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2113 return ret;
2114}
2115
2116/*
2117 * Transmit a beacon frame at SWBA. Dynamic updates to the
2118 * frame contents are done as needed and the slot time is
2119 * also adjusted based on current state.
2120 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002121 * This is called from software irq context (beacontq or restq
2122 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123 */
2124static void
2125ath5k_beacon_send(struct ath5k_softc *sc)
2126{
2127 struct ath5k_buf *bf = sc->bbuf;
2128 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002129 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002130
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002131 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002132
Johannes Berg05c914f2008-09-11 00:01:58 +02002133 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2134 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002135 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2136 return;
2137 }
2138 /*
2139 * Check if the previous beacon has gone out. If
2140 * not don't don't try to post another, skip this
2141 * period and wait for the next. Missed beacons
2142 * indicate a problem and should not occur. If we
2143 * miss too many consecutive beacons reset the device.
2144 */
2145 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2146 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002147 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002148 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002149 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002150 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002151 "stuck beacon time (%u missed)\n",
2152 sc->bmisscount);
2153 tasklet_schedule(&sc->restq);
2154 }
2155 return;
2156 }
2157 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002158 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002159 "resume beacon xmit after %u misses\n",
2160 sc->bmisscount);
2161 sc->bmisscount = 0;
2162 }
2163
2164 /*
2165 * Stop any current dma and put the new frame on the queue.
2166 * This should never fail since we check above that no frames
2167 * are still pending on the queue.
2168 */
2169 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002170 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002171 /* NB: hw still stops DMA, so proceed */
2172 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002173
Bob Copeland1071db82009-05-18 10:59:52 -04002174 /* refresh the beacon for AP mode */
2175 if (sc->opmode == NL80211_IFTYPE_AP)
2176 ath5k_beacon_update(sc->hw, sc->vif);
2177
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002178 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2179 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002180 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002181 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2182
Bob Copelandcec8db22009-07-04 12:59:51 -04002183 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2184 while (skb) {
2185 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2186 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2187 }
2188
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189 sc->bsent++;
2190}
2191
2192
Bruno Randolf9804b982008-01-19 18:17:59 +09002193/**
2194 * ath5k_beacon_update_timers - update beacon timers
2195 *
2196 * @sc: struct ath5k_softc pointer we are operating on
2197 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2198 * beacon timer update based on the current HW TSF.
2199 *
2200 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2201 * of a received beacon or the current local hardware TSF and write it to the
2202 * beacon timer registers.
2203 *
2204 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002205 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002206 * when we otherwise know we have to update the timers, but we keep it in this
2207 * function to have it all together in one place.
2208 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002209static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002210ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002211{
2212 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002213 u32 nexttbtt, intval, hw_tu, bc_tu;
2214 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215
2216 intval = sc->bintval & AR5K_BEACON_PERIOD;
2217 if (WARN_ON(!intval))
2218 return;
2219
Bruno Randolf9804b982008-01-19 18:17:59 +09002220 /* beacon TSF converted to TU */
2221 bc_tu = TSF_TO_TU(bc_tsf);
2222
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002223 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002224 hw_tsf = ath5k_hw_get_tsf64(ah);
2225 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002226
Bruno Randolf9804b982008-01-19 18:17:59 +09002227#define FUDGE 3
2228 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2229 if (bc_tsf == -1) {
2230 /*
2231 * no beacons received, called internally.
2232 * just need to refresh timers based on HW TSF.
2233 */
2234 nexttbtt = roundup(hw_tu + FUDGE, intval);
2235 } else if (bc_tsf == 0) {
2236 /*
2237 * no beacon received, probably called by ath5k_reset_tsf().
2238 * reset TSF to start with 0.
2239 */
2240 nexttbtt = intval;
2241 intval |= AR5K_BEACON_RESET_TSF;
2242 } else if (bc_tsf > hw_tsf) {
2243 /*
2244 * beacon received, SW merge happend but HW TSF not yet updated.
2245 * not possible to reconfigure timers yet, but next time we
2246 * receive a beacon with the same BSSID, the hardware will
2247 * automatically update the TSF and then we need to reconfigure
2248 * the timers.
2249 */
2250 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2251 "need to wait for HW TSF sync\n");
2252 return;
2253 } else {
2254 /*
2255 * most important case for beacon synchronization between STA.
2256 *
2257 * beacon received and HW TSF has been already updated by HW.
2258 * update next TBTT based on the TSF of the beacon, but make
2259 * sure it is ahead of our local TSF timer.
2260 */
2261 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2262 }
2263#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002264
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002265 sc->nexttbtt = nexttbtt;
2266
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002269
2270 /*
2271 * debugging output last in order to preserve the time critical aspect
2272 * of this function
2273 */
2274 if (bc_tsf == -1)
2275 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2276 "reconfigured timers based on HW TSF\n");
2277 else if (bc_tsf == 0)
2278 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2279 "reset HW TSF and timers\n");
2280 else
2281 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2282 "updated timers based on beacon TSF\n");
2283
2284 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002285 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2286 (unsigned long long) bc_tsf,
2287 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002288 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2289 intval & AR5K_BEACON_PERIOD,
2290 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2291 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292}
2293
2294
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002295/**
2296 * ath5k_beacon_config - Configure the beacon queues and interrupts
2297 *
2298 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002300 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002301 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002302 */
2303static void
2304ath5k_beacon_config(struct ath5k_softc *sc)
2305{
2306 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002307 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002308
Bob Copeland21800492009-07-04 12:59:52 -04002309 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002310 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002311 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002312
Bob Copeland21800492009-07-04 12:59:52 -04002313 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002314 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002315 * In IBSS mode we use a self-linked tx descriptor and let the
2316 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002317 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002318 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002319 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320 */
2321 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002322
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002323 sc->imask |= AR5K_INT_SWBA;
2324
Jiri Slabyda966bc2008-10-12 22:54:10 +02002325 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002326 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002327 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002328 } else
2329 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002330 } else {
2331 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002332 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002333
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002334 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002335 mmiowb();
2336 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002337}
2338
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002339static void ath5k_tasklet_beacon(unsigned long data)
2340{
2341 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2342
2343 /*
2344 * Software beacon alert--time to send a beacon.
2345 *
2346 * In IBSS mode we use this interrupt just to
2347 * keep track of the next TBTT (target beacon
2348 * transmission time) in order to detect wether
2349 * automatic TSF updates happened.
2350 */
2351 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2352 /* XXX: only if VEOL suppported */
2353 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2354 sc->nexttbtt += sc->bintval;
2355 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2356 "SWBA nexttbtt: %x hw_tu: %x "
2357 "TSF: %llx\n",
2358 sc->nexttbtt,
2359 TSF_TO_TU(tsf),
2360 (unsigned long long) tsf);
2361 } else {
2362 spin_lock(&sc->block);
2363 ath5k_beacon_send(sc);
2364 spin_unlock(&sc->block);
2365 }
2366}
2367
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002368
2369/********************\
2370* Interrupt handling *
2371\********************/
2372
2373static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002374ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002375{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002376 struct ath5k_hw *ah = sc->ah;
2377 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002378
2379 mutex_lock(&sc->lock);
2380
2381 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2382
2383 /*
2384 * Stop anything previously setup. This is safe
2385 * no matter this is the first time through or not.
2386 */
2387 ath5k_stop_locked(sc);
2388
2389 /*
2390 * The basic interface to setting the hardware in a good
2391 * state is ``reset''. On return the hardware is known to
2392 * be powered up and with interrupts disabled. This must
2393 * be followed by initialization of the appropriate bits
2394 * and then setup of the interrupt mask.
2395 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002396 sc->curchan = sc->hw->conf.channel;
2397 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002398 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2399 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002400 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d8892009-05-07 08:09:08 -04002401 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002402 if (ret)
2403 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002404
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002405 ath5k_rfkill_hw_start(ah);
2406
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002407 /*
2408 * Reset the key cache since some parts do not reset the
2409 * contents on initial power up or resume from suspend.
2410 */
2411 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2412 ath5k_hw_reset_key(ah, i);
2413
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002414 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002415 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002416
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002417 /* Set PHY calibration inteval */
2418 ah->ah_cal_intval = ath5k_calinterval;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002419
2420 ret = 0;
2421done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002422 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002423 mutex_unlock(&sc->lock);
2424 return ret;
2425}
2426
2427static int
2428ath5k_stop_locked(struct ath5k_softc *sc)
2429{
2430 struct ath5k_hw *ah = sc->ah;
2431
2432 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2433 test_bit(ATH_STAT_INVALID, sc->status));
2434
2435 /*
2436 * Shutdown the hardware and driver:
2437 * stop output from above
2438 * disable interrupts
2439 * turn off timers
2440 * turn off the radio
2441 * clear transmit machinery
2442 * clear receive machinery
2443 * drain and release tx queues
2444 * reclaim beacon resources
2445 * power down hardware
2446 *
2447 * Note that some of this work is not possible if the
2448 * hardware is gone (invalid).
2449 */
2450 ieee80211_stop_queues(sc->hw);
2451
2452 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002453 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002454 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002455 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002456 }
2457 ath5k_txq_cleanup(sc);
2458 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2459 ath5k_rx_stop(sc);
2460 ath5k_hw_phy_disable(ah);
2461 } else
2462 sc->rxlink = NULL;
2463
2464 return 0;
2465}
2466
2467/*
2468 * Stop the device, grabbing the top-level lock to protect
2469 * against concurrent entry through ath5k_init (which can happen
2470 * if another thread does a system call and the thread doing the
2471 * stop is preempted).
2472 */
2473static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002474ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002475{
2476 int ret;
2477
2478 mutex_lock(&sc->lock);
2479 ret = ath5k_stop_locked(sc);
2480 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2481 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002482 * Don't set the card in full sleep mode!
2483 *
2484 * a) When the device is in this state it must be carefully
2485 * woken up or references to registers in the PCI clock
2486 * domain may freeze the bus (and system). This varies
2487 * by chip and is mostly an issue with newer parts
2488 * (madwifi sources mentioned srev >= 0x78) that go to
2489 * sleep more quickly.
2490 *
2491 * b) On older chips full sleep results a weird behaviour
2492 * during wakeup. I tested various cards with srev < 0x78
2493 * and they don't wake up after module reload, a second
2494 * module reload is needed to bring the card up again.
2495 *
2496 * Until we figure out what's going on don't enable
2497 * full chip reset on any chip (this is what Legacy HAL
2498 * and Sam's HAL do anyway). Instead Perform a full reset
2499 * on the device (same as initial state after attach) and
2500 * leave it idle (keep MAC/BB on warm reset) */
2501 ret = ath5k_hw_on_hold(sc->ah);
2502
2503 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2504 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002505 }
2506 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002507
Jiri Slaby274c7c32008-07-15 17:44:20 +02002508 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002509 mutex_unlock(&sc->lock);
2510
Jiri Slaby10488f82008-07-15 17:44:19 +02002511 tasklet_kill(&sc->rxtq);
2512 tasklet_kill(&sc->txtq);
2513 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002514 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002515 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002516
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002517 ath5k_rfkill_hw_stop(sc->ah);
2518
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002519 return ret;
2520}
2521
2522static irqreturn_t
2523ath5k_intr(int irq, void *dev_id)
2524{
2525 struct ath5k_softc *sc = dev_id;
2526 struct ath5k_hw *ah = sc->ah;
2527 enum ath5k_int status;
2528 unsigned int counter = 1000;
2529
2530 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2531 !ath5k_hw_is_intr_pending(ah)))
2532 return IRQ_NONE;
2533
2534 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002535 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2536 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2537 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002538 if (unlikely(status & AR5K_INT_FATAL)) {
2539 /*
2540 * Fatal errors are unrecoverable.
2541 * Typically these are caused by DMA errors.
2542 */
2543 tasklet_schedule(&sc->restq);
2544 } else if (unlikely(status & AR5K_INT_RXORN)) {
2545 tasklet_schedule(&sc->restq);
2546 } else {
2547 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002548 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002549 }
2550 if (status & AR5K_INT_RXEOL) {
2551 /*
2552 * NB: the hardware should re-read the link when
2553 * RXE bit is written, but it doesn't work at
2554 * least on older hardware revs.
2555 */
2556 sc->rxlink = NULL;
2557 }
2558 if (status & AR5K_INT_TXURN) {
2559 /* bump tx trigger level */
2560 ath5k_hw_update_tx_triglevel(ah, true);
2561 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002562 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002564 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2565 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002566 tasklet_schedule(&sc->txtq);
2567 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002568 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002569 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002570 if (status & AR5K_INT_SWI) {
2571 tasklet_schedule(&sc->calib);
2572 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002573 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002574 /*
2575 * These stats are also used for ANI i think
2576 * so how about updating them more often ?
2577 */
2578 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002579 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002580 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002581 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002582
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002584 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002585
2586 if (unlikely(!counter))
2587 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2588
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002589 ath5k_hw_calibration_poll(ah);
2590
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002591 return IRQ_HANDLED;
2592}
2593
2594static void
2595ath5k_tasklet_reset(unsigned long data)
2596{
2597 struct ath5k_softc *sc = (void *)data;
2598
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002599 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002600}
2601
2602/*
2603 * Periodically recalibrate the PHY to account
2604 * for temperature/environment changes.
2605 */
2606static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002607ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002608{
2609 struct ath5k_softc *sc = (void *)data;
2610 struct ath5k_hw *ah = sc->ah;
2611
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002612 /* Only full calibration for now */
2613 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2614 return;
2615
2616 /* Stop queues so that calibration
2617 * doesn't interfere with tx */
2618 ieee80211_stop_queues(sc->hw);
2619
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002620 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002621 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2622 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002624 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002625 /*
2626 * Rfgain is out of bounds, reset the chip
2627 * to load new gain values.
2628 */
2629 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002630 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002631 }
2632 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2633 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002634 ieee80211_frequency_to_channel(
2635 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002636
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002637 ah->ah_swi_mask = 0;
2638
2639 /* Wake queues */
2640 ieee80211_wake_queues(sc->hw);
2641
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002642}
2643
2644
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645/********************\
2646* Mac80211 functions *
2647\********************/
2648
2649static int
Johannes Berge039fa42008-05-15 12:55:29 +02002650ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651{
2652 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002653
2654 return ath5k_tx_queue(hw, skb, sc->txq);
2655}
2656
2657static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2658 struct ath5k_txq *txq)
2659{
2660 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002661 struct ath5k_buf *bf;
2662 unsigned long flags;
2663 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002664 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665
2666 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2667
Johannes Berg05c914f2008-09-11 00:01:58 +02002668 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002669 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2670
2671 /*
2672 * the hardware expects the header padded to 4 byte boundaries
2673 * if this is not the case we add the padding after the header
2674 */
2675 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002676 padsize = ath5k_pad_size(hdrlen);
2677 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002678
2679 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002681 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002682 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002684 skb_push(skb, padsize);
2685 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686 }
2687
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002688 spin_lock_irqsave(&sc->txbuflock, flags);
2689 if (list_empty(&sc->txbuf)) {
2690 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2691 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002692 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002693 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002694 }
2695 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2696 list_del(&bf->list);
2697 sc->txbuf_len--;
2698 if (list_empty(&sc->txbuf))
2699 ieee80211_stop_queues(hw);
2700 spin_unlock_irqrestore(&sc->txbuflock, flags);
2701
2702 bf->skb = skb;
2703
Bob Copelandcec8db22009-07-04 12:59:51 -04002704 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705 bf->skb = NULL;
2706 spin_lock_irqsave(&sc->txbuflock, flags);
2707 list_add_tail(&bf->list, &sc->txbuf);
2708 sc->txbuf_len++;
2709 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002710 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002711 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002712 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002713
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002714drop_packet:
2715 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002716 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002717}
2718
Bob Copeland209d8892009-05-07 08:09:08 -04002719/*
2720 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2721 * and change to the given channel.
2722 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723static int
Bob Copeland209d8892009-05-07 08:09:08 -04002724ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002725{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726 struct ath5k_hw *ah = sc->ah;
2727 int ret;
2728
2729 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002730
Bob Copeland209d8892009-05-07 08:09:08 -04002731 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002732 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002733 ath5k_txq_cleanup(sc);
2734 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002735
2736 sc->curchan = chan;
2737 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002738 }
Bob Copeland33554432009-07-04 21:03:13 -04002739 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002740 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2742 goto err;
2743 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002744
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002746 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747 ATH5K_ERR(sc, "can't start recv logic\n");
2748 goto err;
2749 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002750
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002751 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002752 * Change channels and update the h/w rate map if we're switching;
2753 * e.g. 11a to 11b/g.
2754 *
2755 * We may be doing a reset in response to an ioctl that changes the
2756 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002757 *
2758 * XXX needed?
2759 */
2760/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002762 ath5k_beacon_config(sc);
2763 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002764
2765 return 0;
2766err:
2767 return ret;
2768}
2769
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002770static int
2771ath5k_reset_wake(struct ath5k_softc *sc)
2772{
2773 int ret;
2774
Bob Copeland209d8892009-05-07 08:09:08 -04002775 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002776 if (!ret)
2777 ieee80211_wake_queues(sc->hw);
2778
2779 return ret;
2780}
2781
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782static int ath5k_start(struct ieee80211_hw *hw)
2783{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002784 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002785}
2786
2787static void ath5k_stop(struct ieee80211_hw *hw)
2788{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002789 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002790}
2791
2792static int ath5k_add_interface(struct ieee80211_hw *hw,
2793 struct ieee80211_if_init_conf *conf)
2794{
2795 struct ath5k_softc *sc = hw->priv;
2796 int ret;
2797
2798 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002799 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002800 ret = 0;
2801 goto end;
2802 }
2803
Johannes Berg32bfd352007-12-19 01:31:26 +01002804 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002805
2806 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002807 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002808 case NL80211_IFTYPE_STATION:
2809 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002810 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002811 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002812 sc->opmode = conf->type;
2813 break;
2814 default:
2815 ret = -EOPNOTSUPP;
2816 goto end;
2817 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002818
Bob Copeland0e149cf2008-11-17 23:40:38 -05002819 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002820 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002821
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002822 ret = 0;
2823end:
2824 mutex_unlock(&sc->lock);
2825 return ret;
2826}
2827
2828static void
2829ath5k_remove_interface(struct ieee80211_hw *hw,
2830 struct ieee80211_if_init_conf *conf)
2831{
2832 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002833 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834
2835 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002836 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002837 goto end;
2838
Bob Copeland0e149cf2008-11-17 23:40:38 -05002839 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002840 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002841end:
2842 mutex_unlock(&sc->lock);
2843}
2844
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002845/*
2846 * TODO: Phy disable/diversity etc
2847 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002848static int
Johannes Berge8975582008-10-09 12:18:51 +02002849ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002850{
2851 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002852 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002853 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002854 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002855
2856 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002857
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002858 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2859 ret = ath5k_chan_set(sc, conf->channel);
2860 if (ret < 0)
2861 goto unlock;
2862 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002863
Nick Kossifidisa0823812009-04-30 15:55:44 -04002864 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2865 (sc->power_level != conf->power_level)) {
2866 sc->power_level = conf->power_level;
2867
2868 /* Half dB steps */
2869 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2870 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002871
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002872 /* TODO:
2873 * 1) Move this on config_interface and handle each case
2874 * separately eg. when we have only one STA vif, use
2875 * AR5K_ANTMODE_SINGLE_AP
2876 *
2877 * 2) Allow the user to change antenna mode eg. when only
2878 * one antenna is present
2879 *
2880 * 3) Allow the user to set default/tx antenna when possible
2881 *
2882 * 4) Default mode should handle 90% of the cases, together
2883 * with fixed a/b and single AP modes we should be able to
2884 * handle 99%. Sectored modes are extreme cases and i still
2885 * haven't found a usage for them. If we decide to support them,
2886 * then we must allow the user to set how many tx antennas we
2887 * have available
2888 */
2889 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002890
John W. Linville55aa4e02009-05-25 21:28:47 +02002891unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002892 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002893 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002894}
2895
Johannes Berg3ac64be2009-08-17 16:16:53 +02002896static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2897 int mc_count, struct dev_addr_list *mclist)
2898{
2899 u32 mfilt[2], val;
2900 int i;
2901 u8 pos;
2902
2903 mfilt[0] = 0;
2904 mfilt[1] = 1;
2905
2906 for (i = 0; i < mc_count; i++) {
2907 if (!mclist)
2908 break;
2909 /* calculate XOR of eight 6-bit values */
2910 val = get_unaligned_le32(mclist->dmi_addr + 0);
2911 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2912 val = get_unaligned_le32(mclist->dmi_addr + 3);
2913 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2914 pos &= 0x3f;
2915 mfilt[pos / 32] |= (1 << (pos % 32));
2916 /* XXX: we might be able to just do this instead,
2917 * but not sure, needs testing, if we do use this we'd
2918 * neet to inform below to not reset the mcast */
2919 /* ath5k_hw_set_mcast_filterindex(ah,
2920 * mclist->dmi_addr[5]); */
2921 mclist = mclist->next;
2922 }
2923
2924 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2925}
2926
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002927#define SUPPORTED_FIF_FLAGS \
2928 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2929 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2930 FIF_BCN_PRBRESP_PROMISC
2931/*
2932 * o always accept unicast, broadcast, and multicast traffic
2933 * o multicast traffic for all BSSIDs will be enabled if mac80211
2934 * says it should be
2935 * o maintain current state of phy ofdm or phy cck error reception.
2936 * If the hardware detects any of these type of errors then
2937 * ath5k_hw_get_rx_filter() will pass to us the respective
2938 * hardware filters to be able to receive these type of frames.
2939 * o probe request frames are accepted only when operating in
2940 * hostap, adhoc, or monitor modes
2941 * o enable promiscuous mode according to the interface state
2942 * o accept beacons:
2943 * - when operating in adhoc mode so the 802.11 layer creates
2944 * node table entries for peers,
2945 * - when operating in station mode for collecting rssi data when
2946 * the station is otherwise quiet, or
2947 * - when scanning
2948 */
2949static void ath5k_configure_filter(struct ieee80211_hw *hw,
2950 unsigned int changed_flags,
2951 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002952 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002953{
2954 struct ath5k_softc *sc = hw->priv;
2955 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002956 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002957
Bob Copeland56d1de02009-08-24 23:00:30 -04002958 mutex_lock(&sc->lock);
2959
Johannes Berg3ac64be2009-08-17 16:16:53 +02002960 mfilt[0] = multicast;
2961 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002962
2963 /* Only deal with supported flags */
2964 changed_flags &= SUPPORTED_FIF_FLAGS;
2965 *new_flags &= SUPPORTED_FIF_FLAGS;
2966
2967 /* If HW detects any phy or radar errors, leave those filters on.
2968 * Also, always enable Unicast, Broadcasts and Multicast
2969 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2970 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2971 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2972 AR5K_RX_FILTER_MCAST);
2973
2974 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2975 if (*new_flags & FIF_PROMISC_IN_BSS) {
2976 rfilt |= AR5K_RX_FILTER_PROM;
2977 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002978 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002979 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002980 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002981 }
2982
2983 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2984 if (*new_flags & FIF_ALLMULTI) {
2985 mfilt[0] = ~0;
2986 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002987 }
2988
2989 /* This is the best we can do */
2990 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2991 rfilt |= AR5K_RX_FILTER_PHYERR;
2992
2993 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2994 * and probes for any BSSID, this needs testing */
2995 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2996 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2997
2998 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2999 * set we should only pass on control frames for this
3000 * station. This needs testing. I believe right now this
3001 * enables *all* control frames, which is OK.. but
3002 * but we should see if we can improve on granularity */
3003 if (*new_flags & FIF_CONTROL)
3004 rfilt |= AR5K_RX_FILTER_CONTROL;
3005
3006 /* Additional settings per mode -- this is per ath5k */
3007
3008 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3009
Bob Copeland56d1de02009-08-24 23:00:30 -04003010 switch (sc->opmode) {
3011 case NL80211_IFTYPE_MESH_POINT:
3012 case NL80211_IFTYPE_MONITOR:
3013 rfilt |= AR5K_RX_FILTER_CONTROL |
3014 AR5K_RX_FILTER_BEACON |
3015 AR5K_RX_FILTER_PROBEREQ |
3016 AR5K_RX_FILTER_PROM;
3017 break;
3018 case NL80211_IFTYPE_AP:
3019 case NL80211_IFTYPE_ADHOC:
3020 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3021 AR5K_RX_FILTER_BEACON;
3022 break;
3023 case NL80211_IFTYPE_STATION:
3024 if (sc->assoc)
3025 rfilt |= AR5K_RX_FILTER_BEACON;
3026 default:
3027 break;
3028 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003029
3030 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003031 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003032
3033 /* Set multicast bits */
3034 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3035 /* Set the cached hw filter flags, this will alter actually
3036 * be set in HW */
3037 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003038
3039 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003040}
3041
3042static int
3043ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003044 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3045 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003046{
3047 struct ath5k_softc *sc = hw->priv;
3048 int ret = 0;
3049
Bob Copeland9ad9a262008-10-29 08:30:54 -04003050 if (modparam_nohwcrypt)
3051 return -EOPNOTSUPP;
3052
Bob Copeland65b5a692009-07-13 21:57:39 -04003053 if (sc->opmode == NL80211_IFTYPE_AP)
3054 return -EOPNOTSUPP;
3055
John Daiker0bbac082008-10-17 12:16:00 -07003056 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003057 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003058 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003059 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003060 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003061 if (sc->ah->ah_aes_support)
3062 break;
3063
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003064 return -EOPNOTSUPP;
3065 default:
3066 WARN_ON(1);
3067 return -EINVAL;
3068 }
3069
3070 mutex_lock(&sc->lock);
3071
3072 switch (cmd) {
3073 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003074 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3075 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003076 if (ret) {
3077 ATH5K_ERR(sc, "can't set the key\n");
3078 goto unlock;
3079 }
3080 __set_bit(key->keyidx, sc->keymap);
3081 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003082 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3083 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003084 break;
3085 case DISABLE_KEY:
3086 ath5k_hw_reset_key(sc->ah, key->keyidx);
3087 __clear_bit(key->keyidx, sc->keymap);
3088 break;
3089 default:
3090 ret = -EINVAL;
3091 goto unlock;
3092 }
3093
3094unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003095 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003096 mutex_unlock(&sc->lock);
3097 return ret;
3098}
3099
3100static int
3101ath5k_get_stats(struct ieee80211_hw *hw,
3102 struct ieee80211_low_level_stats *stats)
3103{
3104 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003105 struct ath5k_hw *ah = sc->ah;
3106
3107 /* Force update */
3108 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003109
3110 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3111
3112 return 0;
3113}
3114
3115static int
3116ath5k_get_tx_stats(struct ieee80211_hw *hw,
3117 struct ieee80211_tx_queue_stats *stats)
3118{
3119 struct ath5k_softc *sc = hw->priv;
3120
3121 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3122
3123 return 0;
3124}
3125
3126static u64
3127ath5k_get_tsf(struct ieee80211_hw *hw)
3128{
3129 struct ath5k_softc *sc = hw->priv;
3130
3131 return ath5k_hw_get_tsf64(sc->ah);
3132}
3133
3134static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003135ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3136{
3137 struct ath5k_softc *sc = hw->priv;
3138
3139 ath5k_hw_set_tsf64(sc->ah, tsf);
3140}
3141
3142static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003143ath5k_reset_tsf(struct ieee80211_hw *hw)
3144{
3145 struct ath5k_softc *sc = hw->priv;
3146
Bruno Randolf9804b982008-01-19 18:17:59 +09003147 /*
3148 * in IBSS mode we need to update the beacon timers too.
3149 * this will also reset the TSF if we call it with 0
3150 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003151 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003152 ath5k_beacon_update_timers(sc, 0);
3153 else
3154 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003155}
3156
Bob Copeland1071db82009-05-18 10:59:52 -04003157/*
3158 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3159 * this is called only once at config_bss time, for AP we do it every
3160 * SWBA interrupt so that the TIM will reflect buffered frames.
3161 *
3162 * Called with the beacon lock.
3163 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003164static int
Bob Copeland1071db82009-05-18 10:59:52 -04003165ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003166{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003167 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003168 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003169 struct sk_buff *skb;
3170
3171 if (WARN_ON(!vif)) {
3172 ret = -EINVAL;
3173 goto out;
3174 }
3175
3176 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003177
3178 if (!skb) {
3179 ret = -ENOMEM;
3180 goto out;
3181 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003182
3183 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3184
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003185 ath5k_txbuf_free(sc, sc->bbuf);
3186 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003187 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003188 if (ret)
3189 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003190out:
3191 return ret;
3192}
3193
Martin Xu02969b32008-11-24 10:49:27 +08003194static void
3195set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3196{
3197 struct ath5k_softc *sc = hw->priv;
3198 struct ath5k_hw *ah = sc->ah;
3199 u32 rfilt;
3200 rfilt = ath5k_hw_get_rx_filter(ah);
3201 if (enable)
3202 rfilt |= AR5K_RX_FILTER_BEACON;
3203 else
3204 rfilt &= ~AR5K_RX_FILTER_BEACON;
3205 ath5k_hw_set_rx_filter(ah, rfilt);
3206 sc->filter_flags = rfilt;
3207}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003208
Martin Xu02969b32008-11-24 10:49:27 +08003209static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3210 struct ieee80211_vif *vif,
3211 struct ieee80211_bss_conf *bss_conf,
3212 u32 changes)
3213{
3214 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003215 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003216 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003217 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003218
3219 mutex_lock(&sc->lock);
3220 if (WARN_ON(sc->vif != vif))
3221 goto unlock;
3222
3223 if (changes & BSS_CHANGED_BSSID) {
3224 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003225 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003226 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3227 * a clean way of letting us retrieve this yet. */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003228 ath5k_hw_set_associd(ah, common->curbssid, 0);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003229 mmiowb();
3230 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003231
3232 if (changes & BSS_CHANGED_BEACON_INT)
3233 sc->bintval = bss_conf->beacon_int;
3234
Martin Xu02969b32008-11-24 10:49:27 +08003235 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003236 sc->assoc = bss_conf->assoc;
3237 if (sc->opmode == NL80211_IFTYPE_STATION)
3238 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003239 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3240 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003241 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003242
Bob Copeland21800492009-07-04 12:59:52 -04003243 if (changes & BSS_CHANGED_BEACON) {
3244 spin_lock_irqsave(&sc->block, flags);
3245 ath5k_beacon_update(hw, vif);
3246 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003247 }
3248
Bob Copeland21800492009-07-04 12:59:52 -04003249 if (changes & BSS_CHANGED_BEACON_ENABLED)
3250 sc->enable_beacon = bss_conf->enable_beacon;
3251
3252 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3253 BSS_CHANGED_BEACON_INT))
3254 ath5k_beacon_config(sc);
3255
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003256 unlock:
3257 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003258}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003259
3260static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3261{
3262 struct ath5k_softc *sc = hw->priv;
3263 if (!sc->assoc)
3264 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3265}
3266
3267static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3268{
3269 struct ath5k_softc *sc = hw->priv;
3270 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3271 AR5K_LED_ASSOC : AR5K_LED_INIT);
3272}