blob: e1f7c97a338a8e0744f673274ee83170fa2e0691 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000058#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020060#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010061#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
Chris Wilsond501b1d2016-04-13 17:35:02 +010065#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000066#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020067#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Daniel Vetter9ddb8e12017-06-19 09:31:38 +020083#define DRIVER_DATE "20170619"
84#define DRIVER_TIMESTAMP 1497857498
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530125static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
135static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
140static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
141{
142 return fp.val >> 16;
143}
144
145static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
154static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530163static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
164 uint_fixed_16_16_t d)
165{
166 return DIV_ROUND_UP(val.val, d.val);
167}
168
169static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
170 uint_fixed_16_16_t mul)
171{
172 uint64_t intermediate_val;
173 uint32_t result;
174
175 intermediate_val = (uint64_t) val * mul.val;
176 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
177 WARN_ON(intermediate_val >> 32);
178 result = clamp_t(uint32_t, intermediate_val, 0, ~0);
179 return result;
180}
181
182static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
183 uint_fixed_16_16_t mul)
184{
185 uint64_t intermediate_val;
186 uint_fixed_16_16_t fp;
187
188 intermediate_val = (uint64_t) val.val * mul.val;
189 intermediate_val = intermediate_val >> 16;
190 WARN_ON(intermediate_val >> 32);
191 fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
192 return fp;
193}
194
Kumar, Maheshafbc95c2017-05-17 17:28:20 +0530195static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530196{
197 uint_fixed_16_16_t fp, res;
198
199 fp = u32_to_fixed_16_16(val);
200 res.val = DIV_ROUND_UP(fp.val, d);
201 return res;
202}
203
Kumar, Maheshafbc95c2017-05-17 17:28:20 +0530204static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530205{
206 uint_fixed_16_16_t res;
207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
211 WARN_ON(interm_val >> 32);
212 res.val = (uint32_t) interm_val;
213
214 return res;
215}
216
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530217static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
218 uint_fixed_16_16_t d)
219{
220 uint64_t interm_val;
221
222 interm_val = (uint64_t)val << 16;
223 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
224 WARN_ON(interm_val >> 32);
225 return clamp_t(uint32_t, interm_val, 0, ~0);
226}
227
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530228static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
229 uint_fixed_16_16_t mul)
230{
231 uint64_t intermediate_val;
232 uint_fixed_16_16_t fp;
233
234 intermediate_val = (uint64_t) val * mul.val;
235 WARN_ON(intermediate_val >> 32);
236 fp.val = (uint32_t) intermediate_val;
237 return fp;
238}
239
Jani Nikula42a8ca42015-08-27 16:23:30 +0300240static inline const char *yesno(bool v)
241{
242 return v ? "yes" : "no";
243}
244
Jani Nikula87ad3212016-01-14 12:53:34 +0200245static inline const char *onoff(bool v)
246{
247 return v ? "on" : "off";
248}
249
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000250static inline const char *enableddisabled(bool v)
251{
252 return v ? "enabled" : "disabled";
253}
254
Jesse Barnes317c35d2008-08-25 15:11:06 -0700255enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200256 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700257 PIPE_A = 0,
258 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800259 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200260 _PIPE_EDP,
261 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700262};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800263#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700264
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200265enum transcoder {
266 TRANSCODER_A = 0,
267 TRANSCODER_B,
268 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200269 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200270 TRANSCODER_DSI_A,
271 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200272 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200273};
Jani Nikulada205632016-03-15 21:51:10 +0200274
275static inline const char *transcoder_name(enum transcoder transcoder)
276{
277 switch (transcoder) {
278 case TRANSCODER_A:
279 return "A";
280 case TRANSCODER_B:
281 return "B";
282 case TRANSCODER_C:
283 return "C";
284 case TRANSCODER_EDP:
285 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200286 case TRANSCODER_DSI_A:
287 return "DSI A";
288 case TRANSCODER_DSI_C:
289 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200290 default:
291 return "<invalid>";
292 }
293}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200294
Jani Nikula4d1de972016-03-18 17:05:42 +0200295static inline bool transcoder_is_dsi(enum transcoder transcoder)
296{
297 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
298}
299
Damien Lespiau84139d12014-03-28 00:18:32 +0530300/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200301 * Global legacy plane identifier. Valid only for primary/sprite
302 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530303 */
Jesse Barnes80824002009-09-10 15:28:06 -0700304enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200305 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700306 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800307 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700308};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800309#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800310
Ville Syrjälä580503c2016-10-31 22:37:00 +0200311#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300312
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200313/*
314 * Per-pipe plane identifier.
315 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
316 * number of planes per CRTC. Not all platforms really have this many planes,
317 * which means some arrays of size I915_MAX_PLANES may have unused entries
318 * between the topmost sprite plane and the cursor plane.
319 *
320 * This is expected to be passed to various register macros
321 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
322 */
323enum plane_id {
324 PLANE_PRIMARY,
325 PLANE_SPRITE0,
326 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200327 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200328 PLANE_CURSOR,
329 I915_MAX_PLANES,
330};
331
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200332#define for_each_plane_id_on_crtc(__crtc, __p) \
333 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
334 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
335
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300336enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700337 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300338 PORT_A = 0,
339 PORT_B,
340 PORT_C,
341 PORT_D,
342 PORT_E,
343 I915_MAX_PORTS
344};
345#define port_name(p) ((p) + 'A')
346
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300347#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800348
349enum dpio_channel {
350 DPIO_CH0,
351 DPIO_CH1
352};
353
354enum dpio_phy {
355 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200356 DPIO_PHY1,
357 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800358};
359
Paulo Zanonib97186f2013-05-03 12:15:36 -0300360enum intel_display_power_domain {
361 POWER_DOMAIN_PIPE_A,
362 POWER_DOMAIN_PIPE_B,
363 POWER_DOMAIN_PIPE_C,
364 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
365 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
366 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
367 POWER_DOMAIN_TRANSCODER_A,
368 POWER_DOMAIN_TRANSCODER_B,
369 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300370 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200371 POWER_DOMAIN_TRANSCODER_DSI_A,
372 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100373 POWER_DOMAIN_PORT_DDI_A_LANES,
374 POWER_DOMAIN_PORT_DDI_B_LANES,
375 POWER_DOMAIN_PORT_DDI_C_LANES,
376 POWER_DOMAIN_PORT_DDI_D_LANES,
377 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200378 POWER_DOMAIN_PORT_DDI_A_IO,
379 POWER_DOMAIN_PORT_DDI_B_IO,
380 POWER_DOMAIN_PORT_DDI_C_IO,
381 POWER_DOMAIN_PORT_DDI_D_IO,
382 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200383 POWER_DOMAIN_PORT_DSI,
384 POWER_DOMAIN_PORT_CRT,
385 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300386 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200387 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300388 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000389 POWER_DOMAIN_AUX_A,
390 POWER_DOMAIN_AUX_B,
391 POWER_DOMAIN_AUX_C,
392 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100393 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100394 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300395 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300396
397 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300398};
399
400#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
401#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
402 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300403#define POWER_DOMAIN_TRANSCODER(tran) \
404 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
405 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300406
Egbert Eich1d843f92013-02-25 12:06:49 -0500407enum hpd_pin {
408 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500409 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
410 HPD_CRT,
411 HPD_SDVO_B,
412 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700413 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500414 HPD_PORT_B,
415 HPD_PORT_C,
416 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800417 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500418 HPD_NUM_PINS
419};
420
Jani Nikulac91711f2015-05-28 15:43:48 +0300421#define for_each_hpd_pin(__pin) \
422 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
423
Lyude317eaa92017-02-03 21:18:25 -0500424#define HPD_STORM_DEFAULT_THRESHOLD 5
425
Jani Nikula5fcece82015-05-27 15:03:42 +0300426struct i915_hotplug {
427 struct work_struct hotplug_work;
428
429 struct {
430 unsigned long last_jiffies;
431 int count;
432 enum {
433 HPD_ENABLED = 0,
434 HPD_DISABLED = 1,
435 HPD_MARK_DISABLED = 2
436 } state;
437 } stats[HPD_NUM_PINS];
438 u32 event_bits;
439 struct delayed_work reenable_work;
440
441 struct intel_digital_port *irq_port[I915_MAX_PORTS];
442 u32 long_port_mask;
443 u32 short_port_mask;
444 struct work_struct dig_port_work;
445
Lyude19625e82016-06-21 17:03:44 -0400446 struct work_struct poll_init_work;
447 bool poll_enabled;
448
Lyude317eaa92017-02-03 21:18:25 -0500449 unsigned int hpd_storm_threshold;
450
Jani Nikula5fcece82015-05-27 15:03:42 +0300451 /*
452 * if we get a HPD irq from DP and a HPD irq from non-DP
453 * the non-DP HPD could block the workqueue on a mode config
454 * mutex getting, that userspace may have taken. However
455 * userspace is waiting on the DP workqueue to run which is
456 * blocked behind the non-DP one.
457 */
458 struct workqueue_struct *dp_wq;
459};
460
Chris Wilson2a2d5482012-12-03 11:49:06 +0000461#define I915_GEM_GPU_DOMAINS \
462 (I915_GEM_DOMAIN_RENDER | \
463 I915_GEM_DOMAIN_SAMPLER | \
464 I915_GEM_DOMAIN_COMMAND | \
465 I915_GEM_DOMAIN_INSTRUCTION | \
466 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700467
Damien Lespiau055e3932014-08-18 13:49:10 +0100468#define for_each_pipe(__dev_priv, __p) \
469 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200470#define for_each_pipe_masked(__dev_priv, __p, __mask) \
471 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
472 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700473#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000474 for ((__p) = 0; \
475 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
476 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000477#define for_each_sprite(__dev_priv, __p, __s) \
478 for ((__s) = 0; \
479 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
480 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800481
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200482#define for_each_port_masked(__port, __ports_mask) \
483 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
484 for_each_if ((__ports_mask) & (1 << (__port)))
485
Damien Lespiaud79b8142014-05-13 23:32:23 +0100486#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100487 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100488
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300489#define for_each_intel_plane(dev, intel_plane) \
490 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100491 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300492 base.head)
493
Matt Roperc107acf2016-05-12 07:06:01 -0700494#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100495 list_for_each_entry(intel_plane, \
496 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700497 base.head) \
498 for_each_if ((plane_mask) & \
499 (1 << drm_plane_index(&intel_plane->base)))
500
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300501#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
502 list_for_each_entry(intel_plane, \
503 &(dev)->mode_config.plane_list, \
504 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200505 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300506
Chris Wilson91c8a322016-07-05 10:40:23 +0100507#define for_each_intel_crtc(dev, intel_crtc) \
508 list_for_each_entry(intel_crtc, \
509 &(dev)->mode_config.crtc_list, \
510 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100511
Chris Wilson91c8a322016-07-05 10:40:23 +0100512#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
513 list_for_each_entry(intel_crtc, \
514 &(dev)->mode_config.crtc_list, \
515 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700516 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
517
Damien Lespiaub2784e12014-08-05 11:29:37 +0100518#define for_each_intel_encoder(dev, intel_encoder) \
519 list_for_each_entry(intel_encoder, \
520 &(dev)->mode_config.encoder_list, \
521 base.head)
522
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100523#define for_each_intel_connector_iter(intel_connector, iter) \
524 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
525
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200526#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
527 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200528 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200529
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800530#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
531 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200532 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800533
Borun Fub04c5bd2014-07-12 10:02:27 +0530534#define for_each_power_domain(domain, mask) \
535 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200536 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530537
Imre Deak75ccb2e2017-02-17 17:39:43 +0200538#define for_each_power_well(__dev_priv, __power_well) \
539 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
540 (__power_well) - (__dev_priv)->power_domains.power_wells < \
541 (__dev_priv)->power_domains.power_well_count; \
542 (__power_well)++)
543
544#define for_each_power_well_rev(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
546 (__dev_priv)->power_domains.power_well_count - 1; \
547 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
548 (__power_well)--)
549
550#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
551 for_each_power_well(__dev_priv, __power_well) \
552 for_each_if ((__power_well)->domains & (__domain_mask))
553
554#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
555 for_each_power_well_rev(__dev_priv, __power_well) \
556 for_each_if ((__power_well)->domains & (__domain_mask))
557
Ville Syrjäläff32c542017-03-02 19:14:57 +0200558#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
559 for ((__i) = 0; \
560 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
561 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
562 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
563 (__i)++) \
564 for_each_if (plane_state)
565
Daniel Vettere7b903d2013-06-05 13:34:14 +0200566struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100567struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100568struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200569
Chris Wilsona6f766f2015-04-27 13:41:20 +0100570struct drm_i915_file_private {
571 struct drm_i915_private *dev_priv;
572 struct drm_file *file;
573
574 struct {
575 spinlock_t lock;
576 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100577/* 20ms is a fairly arbitrary limit (greater than the average frame time)
578 * chosen to prevent the CPU getting more than a frame ahead of the GPU
579 * (when using lax throttling for the frontbuffer). We also use it to
580 * offer free GPU waitboosts for severely congested workloads.
581 */
582#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100583 } mm;
584 struct idr context_idr;
585
Chris Wilson2e1b8732015-04-27 13:41:22 +0100586 struct intel_rps_client {
587 struct list_head link;
588 unsigned boosts;
589 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100590
Chris Wilsonc80ff162016-07-27 09:07:27 +0100591 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200592
593/* Client can have a maximum of 3 contexts banned before
594 * it is denied of creating new contexts. As one context
595 * ban needs 4 consecutive hangs, and more if there is
596 * progress in between, this is a last resort stop gap measure
597 * to limit the badly behaving clients access to gpu.
598 */
599#define I915_MAX_CLIENT_CONTEXT_BANS 3
600 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100601};
602
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100603/* Used by dp and fdi links */
604struct intel_link_m_n {
605 uint32_t tu;
606 uint32_t gmch_m;
607 uint32_t gmch_n;
608 uint32_t link_m;
609 uint32_t link_n;
610};
611
612void intel_link_compute_m_n(int bpp, int nlanes,
613 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +0300614 struct intel_link_m_n *m_n,
615 bool reduce_m_n);
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617/* Interface history:
618 *
619 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100620 * 1.2: Add Power Management
621 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100622 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000623 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000624 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
625 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 */
627#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000628#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629#define DRIVER_PATCHLEVEL 0
630
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700631struct opregion_header;
632struct opregion_acpi;
633struct opregion_swsci;
634struct opregion_asle;
635
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100636struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000637 struct opregion_header *header;
638 struct opregion_acpi *acpi;
639 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300640 u32 swsci_gbda_sub_functions;
641 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000642 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200643 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200644 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200645 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000646 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200647 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100648};
Chris Wilson44834a62010-08-19 16:09:23 +0100649#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100650
Chris Wilson6ef3d422010-08-04 20:26:07 +0100651struct intel_overlay;
652struct intel_overlay_error_state;
653
yakui_zhao9b9d1722009-05-31 17:17:17 +0800654struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100655 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800656 u8 dvo_port;
657 u8 slave_addr;
658 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100659 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400660 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800661};
662
Jani Nikula7bd688c2013-11-08 16:48:56 +0200663struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200664struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100665struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200666struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000667struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100668struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669struct intel_limit;
670struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200671struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100672
Jesse Barnese70236a2009-09-21 10:42:27 -0700673struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200674 void (*get_cdclk)(struct drm_i915_private *dev_priv,
675 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200676 void (*set_cdclk)(struct drm_i915_private *dev_priv,
677 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200678 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100679 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800680 int (*compute_intermediate_wm)(struct drm_device *dev,
681 struct intel_crtc *intel_crtc,
682 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100683 void (*initial_watermarks)(struct intel_atomic_state *state,
684 struct intel_crtc_state *cstate);
685 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
686 struct intel_crtc_state *cstate);
687 void (*optimize_watermarks)(struct intel_atomic_state *state,
688 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700689 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200690 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200691 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100692 /* Returns the active state of the crtc, and if the crtc is active,
693 * fills out the pipe-config with the hw state. */
694 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200695 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000696 void (*get_initial_plane_config)(struct intel_crtc *,
697 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200698 int (*crtc_compute_clock)(struct intel_crtc *crtc,
699 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200700 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
701 struct drm_atomic_state *old_state);
702 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
703 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200704 void (*update_crtcs)(struct drm_atomic_state *state,
705 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200706 void (*audio_codec_enable)(struct drm_connector *connector,
707 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300708 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200709 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200710 void (*fdi_link_train)(struct intel_crtc *crtc,
711 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200712 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200713 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
714 struct drm_framebuffer *fb,
715 struct drm_i915_gem_object *obj,
716 struct drm_i915_gem_request *req,
717 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100718 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700719 /* clock updates for mode set */
720 /* cursor updates */
721 /* render clock increase/decrease */
722 /* display clock increase/decrease */
723 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000724
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200725 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
726 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700727};
728
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200729#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
730#define CSR_VERSION_MAJOR(version) ((version) >> 16)
731#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
732
Daniel Vettereb805622015-05-04 14:58:44 +0200733struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200734 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200735 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530736 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200737 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200738 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200739 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200740 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200741 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200742 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200743 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200744};
745
Joonas Lahtinen604db652016-10-05 13:50:16 +0300746#define DEV_INFO_FOR_EACH_FLAG(func) \
747 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200748 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200749 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300750 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200751 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800752 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300753 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300754 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300755 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300756 func(has_fbc); \
757 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800758 func(has_full_ppgtt); \
759 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300760 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300761 func(has_gmch_display); \
762 func(has_guc); \
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000763 func(has_guc_ct); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300764 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300765 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300766 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300767 func(has_logical_ring_contexts); \
768 func(has_overlay); \
769 func(has_pipe_cxsr); \
770 func(has_pooled_eu); \
771 func(has_psr); \
772 func(has_rc6); \
773 func(has_rc6p); \
774 func(has_resource_streamer); \
775 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300776 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000777 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300778 func(cursor_needs_physical); \
779 func(hws_needs_physical); \
780 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800781 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200782
Imre Deak915490d2016-08-31 19:13:01 +0300783struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300784 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300785 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300786 u8 eu_total;
787 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300788 u8 min_eu_in_pool;
789 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
790 u8 subslice_7eu[3];
791 u8 has_slice_pg:1;
792 u8 has_subslice_pg:1;
793 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300794};
795
Imre Deak57ec1712016-08-31 19:13:05 +0300796static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
797{
798 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
799}
800
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200801/* Keep in gen based order, and chronological order within a gen */
802enum intel_platform {
803 INTEL_PLATFORM_UNINITIALIZED = 0,
804 INTEL_I830,
805 INTEL_I845G,
806 INTEL_I85X,
807 INTEL_I865G,
808 INTEL_I915G,
809 INTEL_I915GM,
810 INTEL_I945G,
811 INTEL_I945GM,
812 INTEL_G33,
813 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200814 INTEL_I965G,
815 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200816 INTEL_G45,
817 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200818 INTEL_IRONLAKE,
819 INTEL_SANDYBRIDGE,
820 INTEL_IVYBRIDGE,
821 INTEL_VALLEYVIEW,
822 INTEL_HASWELL,
823 INTEL_BROADWELL,
824 INTEL_CHERRYVIEW,
825 INTEL_SKYLAKE,
826 INTEL_BROXTON,
827 INTEL_KABYLAKE,
828 INTEL_GEMINILAKE,
Rodrigo Vivi71851fa2017-06-08 08:49:58 -0700829 INTEL_COFFEELAKE,
Rodrigo Vivi413f3c12017-06-06 13:30:30 -0700830 INTEL_CANNONLAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200831 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200832};
833
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500834struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200835 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100836 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100837 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000838 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530839 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100840 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100841 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200842 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700843 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100844 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300845#define DEFINE_FLAG(name) u8 name:1
846 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
847#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530848 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200849 /* Register offsets for the various display pipes and transcoders */
850 int pipe_offsets[I915_MAX_TRANSCODERS];
851 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200852 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300853 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600854
855 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300856 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000857
858 struct color_luts {
859 u16 degamma_lut_size;
860 u16 gamma_lut_size;
861 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500862};
863
Chris Wilson2bd160a2016-08-15 10:48:45 +0100864struct intel_display_error_state;
865
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000866struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100867 struct kref ref;
868 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100869 struct timeval boottime;
870 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100871
Chris Wilson9f267eb2016-10-12 10:05:19 +0100872 struct drm_i915_private *i915;
873
Chris Wilson2bd160a2016-08-15 10:48:45 +0100874 char error_msg[128];
875 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000876 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000877 bool wakelock;
878 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100879 int iommu;
880 u32 reset_count;
881 u32 suspend_count;
882 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000883 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100884
885 /* Generic register state */
886 u32 eir;
887 u32 pgtbl_er;
888 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000889 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100890 u32 ccid;
891 u32 derrmr;
892 u32 forcewake;
893 u32 error; /* gen6+ */
894 u32 err_int; /* gen7 */
895 u32 fault_data0; /* gen8, gen9 */
896 u32 fault_data1; /* gen8, gen9 */
897 u32 done_reg;
898 u32 gac_eco;
899 u32 gam_ecochk;
900 u32 gab_ctl;
901 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300902
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000903 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100904 u64 fence[I915_MAX_NUM_FENCES];
905 struct intel_overlay_error_state *overlay;
906 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100907 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530908 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100909
910 struct drm_i915_error_engine {
911 int engine_id;
912 /* Software tracked state */
913 bool waiting;
914 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200915 unsigned long hangcheck_timestamp;
916 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100917 enum intel_engine_hangcheck_action hangcheck_action;
918 struct i915_address_space *vm;
919 int num_requests;
920
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100921 /* position of active request inside the ring */
922 u32 rq_head, rq_post, rq_tail;
923
Chris Wilson2bd160a2016-08-15 10:48:45 +0100924 /* our own tracking of ring head and tail */
925 u32 cpu_ring_head;
926 u32 cpu_ring_tail;
927
928 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100929
930 /* Register state */
931 u32 start;
932 u32 tail;
933 u32 head;
934 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100935 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100936 u32 hws;
937 u32 ipeir;
938 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100939 u32 bbstate;
940 u32 instpm;
941 u32 instps;
942 u32 seqno;
943 u64 bbaddr;
944 u64 acthd;
945 u32 fault_reg;
946 u64 faddr;
947 u32 rc_psmi; /* sleep state */
948 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300949 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100950
Chris Wilson4fa60532017-01-29 09:24:33 +0000951 struct drm_i915_error_context {
952 char comm[TASK_COMM_LEN];
953 pid_t pid;
954 u32 handle;
955 u32 hw_id;
956 int ban_score;
957 int active;
958 int guilty;
959 } context;
960
Chris Wilson2bd160a2016-08-15 10:48:45 +0100961 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100962 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100963 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100964 int page_count;
965 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100966 u32 *pages[0];
967 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
968
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100969 struct drm_i915_error_object **user_bo;
970 long user_bo_count;
971
Chris Wilson2bd160a2016-08-15 10:48:45 +0100972 struct drm_i915_error_object *wa_ctx;
973
974 struct drm_i915_error_request {
975 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100976 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100977 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200978 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100979 u32 seqno;
980 u32 head;
981 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100982 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100983
984 struct drm_i915_error_waiter {
985 char comm[TASK_COMM_LEN];
986 pid_t pid;
987 u32 seqno;
988 } *waiters;
989
990 struct {
991 u32 gfx_mode;
992 union {
993 u64 pdp[4];
994 u32 pp_dir_base;
995 };
996 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100997 } engine[I915_NUM_ENGINES];
998
999 struct drm_i915_error_buffer {
1000 u32 size;
1001 u32 name;
1002 u32 rseqno[I915_NUM_ENGINES], wseqno;
1003 u64 gtt_offset;
1004 u32 read_domains;
1005 u32 write_domain;
1006 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1007 u32 tiling:2;
1008 u32 dirty:1;
1009 u32 purgeable:1;
1010 u32 userptr:1;
1011 s32 engine:4;
1012 u32 cache_level:3;
1013 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1014 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1015 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1016};
1017
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001018enum i915_cache_level {
1019 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001020 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1021 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1022 caches, eg sampler/render caches, and the
1023 large Last-Level-Cache. LLC is coherent with
1024 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001025 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001026};
1027
Chris Wilson85fd4f52016-12-05 14:29:36 +00001028#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1029
Paulo Zanonia4001f12015-02-13 17:23:44 -02001030enum fb_op_origin {
1031 ORIGIN_GTT,
1032 ORIGIN_CPU,
1033 ORIGIN_CS,
1034 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001035 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001036};
1037
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001038struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001039 /* This is always the inner lock when overlapping with struct_mutex and
1040 * it's the outer lock when overlapping with stolen_lock. */
1041 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001042 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001043 unsigned int possible_framebuffer_bits;
1044 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001045 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001046 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001047
Ben Widawskyc4213882014-06-19 12:06:10 -07001048 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001049 struct drm_mm_node *compressed_llb;
1050
Rodrigo Vivida46f932014-08-01 02:04:45 -07001051 bool false_color;
1052
Paulo Zanonid029bca2015-10-15 10:44:46 -03001053 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001054 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001055
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001056 bool underrun_detected;
1057 struct work_struct underrun_work;
1058
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001059 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001060 struct i915_vma *vma;
1061
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001062 struct {
1063 unsigned int mode_flags;
1064 uint32_t hsw_bdw_pixel_rate;
1065 } crtc;
1066
1067 struct {
1068 unsigned int rotation;
1069 int src_w;
1070 int src_h;
1071 bool visible;
1072 } plane;
1073
1074 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001075 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001076 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001077 } fb;
1078 } state_cache;
1079
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001080 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001081 struct i915_vma *vma;
1082
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001083 struct {
1084 enum pipe pipe;
1085 enum plane plane;
1086 unsigned int fence_y_offset;
1087 } crtc;
1088
1089 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001090 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001091 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001092 } fb;
1093
1094 int cfb_size;
1095 } params;
1096
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001097 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001098 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001099 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001100 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001101 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001102
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001103 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001104};
1105
Chris Wilsonfe88d122016-12-31 11:20:12 +00001106/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301107 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1108 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1109 * parsing for same resolution.
1110 */
1111enum drrs_refresh_rate_type {
1112 DRRS_HIGH_RR,
1113 DRRS_LOW_RR,
1114 DRRS_MAX_RR, /* RR count */
1115};
1116
1117enum drrs_support_type {
1118 DRRS_NOT_SUPPORTED = 0,
1119 STATIC_DRRS_SUPPORT = 1,
1120 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301121};
1122
Daniel Vetter2807cf62014-07-11 10:30:11 -07001123struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301124struct i915_drrs {
1125 struct mutex mutex;
1126 struct delayed_work work;
1127 struct intel_dp *dp;
1128 unsigned busy_frontbuffer_bits;
1129 enum drrs_refresh_rate_type refresh_rate_type;
1130 enum drrs_support_type type;
1131};
1132
Rodrigo Vivia031d702013-10-03 16:15:06 -03001133struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001134 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001135 bool sink_support;
1136 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001137 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001138 bool active;
1139 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001140 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301141 bool psr2_support;
1142 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001143 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301144 bool y_cord_support;
1145 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301146 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001147};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001148
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001149enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001150 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001151 PCH_IBX, /* Ibexpeak PCH */
1152 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001153 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301154 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001155 PCH_KBP, /* Kabypoint PCH */
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07001156 PCH_CNP, /* Cannonpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001157 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001158};
1159
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001160enum intel_sbi_destination {
1161 SBI_ICLK,
1162 SBI_MPHY,
1163};
1164
Keith Packard435793d2011-07-12 14:56:22 -07001165#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001166#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001167#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001168#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001169
Dave Airlie8be48d92010-03-30 05:34:14 +00001170struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001171struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001172
Daniel Vetterc2b91522012-02-14 22:37:19 +01001173struct intel_gmbus {
1174 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001175#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001176 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001177 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001178 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001179 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001180 struct drm_i915_private *dev_priv;
1181};
1182
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001183struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001184 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001185 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001186 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001187 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001188 u32 saveSWF0[16];
1189 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001190 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001191 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001192 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001193 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001194};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001195
Imre Deakddeea5b2014-05-05 15:19:56 +03001196struct vlv_s0ix_state {
1197 /* GAM */
1198 u32 wr_watermark;
1199 u32 gfx_prio_ctrl;
1200 u32 arb_mode;
1201 u32 gfx_pend_tlb0;
1202 u32 gfx_pend_tlb1;
1203 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1204 u32 media_max_req_count;
1205 u32 gfx_max_req_count;
1206 u32 render_hwsp;
1207 u32 ecochk;
1208 u32 bsd_hwsp;
1209 u32 blt_hwsp;
1210 u32 tlb_rd_addr;
1211
1212 /* MBC */
1213 u32 g3dctl;
1214 u32 gsckgctl;
1215 u32 mbctl;
1216
1217 /* GCP */
1218 u32 ucgctl1;
1219 u32 ucgctl3;
1220 u32 rcgctl1;
1221 u32 rcgctl2;
1222 u32 rstctl;
1223 u32 misccpctl;
1224
1225 /* GPM */
1226 u32 gfxpause;
1227 u32 rpdeuhwtc;
1228 u32 rpdeuc;
1229 u32 ecobus;
1230 u32 pwrdwnupctl;
1231 u32 rp_down_timeout;
1232 u32 rp_deucsw;
1233 u32 rcubmabdtmr;
1234 u32 rcedata;
1235 u32 spare2gh;
1236
1237 /* Display 1 CZ domain */
1238 u32 gt_imr;
1239 u32 gt_ier;
1240 u32 pm_imr;
1241 u32 pm_ier;
1242 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1243
1244 /* GT SA CZ domain */
1245 u32 tilectl;
1246 u32 gt_fifoctl;
1247 u32 gtlc_wake_ctrl;
1248 u32 gtlc_survive;
1249 u32 pmwgicz;
1250
1251 /* Display 2 CZ domain */
1252 u32 gu_ctl0;
1253 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001254 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001255 u32 clock_gate_dis2;
1256};
1257
Chris Wilsonbf225f22014-07-10 20:31:18 +01001258struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001259 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001260 u32 render_c0;
1261 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001262};
1263
Daniel Vetterc85aa882012-11-02 19:55:03 +01001264struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001265 /*
1266 * work, interrupts_enabled and pm_iir are protected by
1267 * dev_priv->irq_lock
1268 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001269 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001270 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001271 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001272
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001273 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301274 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301275
Ben Widawskyb39fb292014-03-19 18:31:11 -07001276 /* Frequencies are stored in potentially platform dependent multiples.
1277 * In other words, *_freq needs to be multiplied by X to be interesting.
1278 * Soft limits are those which are used for the dynamic reclocking done
1279 * by the driver (raise frequencies under heavy loads, and lower for
1280 * lighter loads). Hard limits are those imposed by the hardware.
1281 *
1282 * A distinction is made for overclocking, which is never enabled by
1283 * default, and is considered to be above the hard limit if it's
1284 * possible at all.
1285 */
1286 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1287 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1288 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1289 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1290 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001291 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001292 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001293 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1294 u8 rp1_freq; /* "less than" RP0 power/freqency */
1295 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001296 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001297
Chris Wilson8fb55192015-04-07 16:20:28 +01001298 u8 up_threshold; /* Current %busy required to uplock */
1299 u8 down_threshold; /* Current %busy required to downclock */
1300
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001301 int last_adj;
1302 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1303
Chris Wilson8d3afd72015-05-21 21:01:47 +01001304 spinlock_t client_lock;
1305 struct list_head clients;
1306 bool client_boost;
1307
Chris Wilsonc0951f02013-10-10 21:58:50 +01001308 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001309 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001310 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001311
Chris Wilsonbf225f22014-07-10 20:31:18 +01001312 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001313 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001314
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001315 /*
1316 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001317 * Must be taken after struct_mutex if nested. Note that
1318 * this lock may be held for long periods of time when
1319 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001320 */
1321 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001322};
1323
Daniel Vetter1a240d42012-11-29 22:18:51 +01001324/* defined intel_pm.c */
1325extern spinlock_t mchdev_lock;
1326
Daniel Vetterc85aa882012-11-02 19:55:03 +01001327struct intel_ilk_power_mgmt {
1328 u8 cur_delay;
1329 u8 min_delay;
1330 u8 max_delay;
1331 u8 fmax;
1332 u8 fstart;
1333
1334 u64 last_count1;
1335 unsigned long last_time1;
1336 unsigned long chipset_power;
1337 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001338 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001339 unsigned long gfx_power;
1340 u8 corr;
1341
1342 int c_m;
1343 int r_t;
1344};
1345
Imre Deakc6cb5822014-03-04 19:22:55 +02001346struct drm_i915_private;
1347struct i915_power_well;
1348
1349struct i915_power_well_ops {
1350 /*
1351 * Synchronize the well's hw state to match the current sw state, for
1352 * example enable/disable it based on the current refcount. Called
1353 * during driver init and resume time, possibly after first calling
1354 * the enable/disable handlers.
1355 */
1356 void (*sync_hw)(struct drm_i915_private *dev_priv,
1357 struct i915_power_well *power_well);
1358 /*
1359 * Enable the well and resources that depend on it (for example
1360 * interrupts located on the well). Called after the 0->1 refcount
1361 * transition.
1362 */
1363 void (*enable)(struct drm_i915_private *dev_priv,
1364 struct i915_power_well *power_well);
1365 /*
1366 * Disable the well and resources that depend on it. Called after
1367 * the 1->0 refcount transition.
1368 */
1369 void (*disable)(struct drm_i915_private *dev_priv,
1370 struct i915_power_well *power_well);
1371 /* Returns the hw enabled state. */
1372 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1373 struct i915_power_well *power_well);
1374};
1375
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001376/* Power well structure for haswell */
1377struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001378 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001379 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001380 /* power well enable/disable usage count */
1381 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001382 /* cached hw enabled state */
1383 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001384 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001385 /* unique identifier for this power well */
1386 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001387 /*
1388 * Arbitraty data associated with this power well. Platform and power
1389 * well specific.
1390 */
1391 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001392 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001393};
1394
Imre Deak83c00f52013-10-25 17:36:47 +03001395struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001396 /*
1397 * Power wells needed for initialization at driver init and suspend
1398 * time are on. They are kept on until after the first modeset.
1399 */
1400 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001401 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001402 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001403
Imre Deak83c00f52013-10-25 17:36:47 +03001404 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001405 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001406 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001407};
1408
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001409#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001410struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001411 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001412 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001413 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001414};
1415
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001416struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001417 /** Memory allocator for GTT stolen memory */
1418 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001419 /** Protects the usage of the GTT stolen memory allocator. This is
1420 * always the inner lock when overlapping with struct_mutex. */
1421 struct mutex stolen_lock;
1422
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001423 /** List of all objects in gtt_space. Used to restore gtt
1424 * mappings on resume */
1425 struct list_head bound_list;
1426 /**
1427 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001428 * are idle and not used by the GPU). These objects may or may
1429 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001430 */
1431 struct list_head unbound_list;
1432
Chris Wilson275f0392016-10-24 13:42:14 +01001433 /** List of all objects in gtt_space, currently mmaped by userspace.
1434 * All objects within this list must also be on bound_list.
1435 */
1436 struct list_head userfault_list;
1437
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001438 /**
1439 * List of objects which are pending destruction.
1440 */
1441 struct llist_head free_list;
1442 struct work_struct free_work;
1443
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001444 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001445 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001446
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001447 /** PPGTT used for aliasing the PPGTT with the GTT */
1448 struct i915_hw_ppgtt *aliasing_ppgtt;
1449
Chris Wilson2cfcd322014-05-20 08:28:43 +01001450 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001451 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001452 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001453
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001454 /** LRU list of objects with fence regs on them. */
1455 struct list_head fence_list;
1456
Chris Wilson8a2421b2017-06-16 15:05:22 +01001457 /**
1458 * Workqueue to fault in userptr pages, flushed by the execbuf
1459 * when required but otherwise left to userspace to try again
1460 * on EAGAIN.
1461 */
1462 struct workqueue_struct *userptr_wq;
1463
Chris Wilson94312822017-05-03 10:39:18 +01001464 u64 unordered_timeline;
1465
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001466 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001467 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001468
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001469 /** Bit 6 swizzling required for X tiling */
1470 uint32_t bit_6_swizzle_x;
1471 /** Bit 6 swizzling required for Y tiling */
1472 uint32_t bit_6_swizzle_y;
1473
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001474 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001475 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001476 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 u32 object_count;
1478};
1479
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001480struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001481 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001482 unsigned bytes;
1483 unsigned size;
1484 int err;
1485 u8 *buf;
1486 loff_t start;
1487 loff_t pos;
1488};
1489
Chris Wilsonb52992c2016-10-28 13:58:24 +01001490#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1491#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1492
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001493#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1494#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1495
Daniel Vetter99584db2012-11-14 17:14:04 +01001496struct i915_gpu_error {
1497 /* For hangcheck timer */
1498#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1499#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001500
Chris Wilson737b1502015-01-26 18:03:03 +02001501 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001502
1503 /* For reset and error_state handling. */
1504 spinlock_t lock;
1505 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001506 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001507
1508 unsigned long missed_irq_rings;
1509
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001510 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001511 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001512 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001513 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001514 *
Michel Thierry56306c62017-04-18 13:23:16 -07001515 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001516 * meaning that any waiters holding onto the struct_mutex should
1517 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001518 *
1519 * If reset is not completed succesfully, the I915_WEDGE bit is
1520 * set meaning that hardware is terminally sour and there is no
1521 * recovery. All waiters on the reset_queue will be woken when
1522 * that happens.
1523 *
1524 * This counter is used by the wait_seqno code to notice that reset
1525 * event happened and it needs to restart the entire ioctl (since most
1526 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001527 *
1528 * This is important for lock-free wait paths, where no contended lock
1529 * naturally enforces the correct ordering between the bail-out of the
1530 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001531 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001532 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001533
Chris Wilson8c185ec2017-03-16 17:13:02 +00001534 /**
1535 * flags: Control various stages of the GPU reset
1536 *
1537 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1538 * other users acquiring the struct_mutex. To do this we set the
1539 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1540 * and then check for that bit before acquiring the struct_mutex (in
1541 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1542 * secondary role in preventing two concurrent global reset attempts.
1543 *
1544 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1545 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1546 * but it may be held by some long running waiter (that we cannot
1547 * interrupt without causing trouble). Once we are ready to do the GPU
1548 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1549 * they already hold the struct_mutex and want to participate they can
1550 * inspect the bit and do the reset directly, otherwise the worker
1551 * waits for the struct_mutex.
1552 *
1553 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1554 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1555 * i915_gem_request_alloc(), this bit is checked and the sequence
1556 * aborted (with -EIO reported to userspace) if set.
1557 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001558 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001559#define I915_RESET_BACKOFF 0
1560#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001561#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001562
1563 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001564 * Waitqueue to signal when a hang is detected. Used to for waiters
1565 * to release the struct_mutex for the reset to procede.
1566 */
1567 wait_queue_head_t wait_queue;
1568
1569 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001570 * Waitqueue to signal when the reset has completed. Used by clients
1571 * that wait for dev_priv->mm.wedged to settle.
1572 */
1573 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001574
Chris Wilson094f9a52013-09-25 17:34:55 +01001575 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001576 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001577};
1578
Zhang Ruib8efb172013-02-05 15:41:53 +08001579enum modeset_restore {
1580 MODESET_ON_LID_OPEN,
1581 MODESET_DONE,
1582 MODESET_SUSPENDED,
1583};
1584
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001585#define DP_AUX_A 0x40
1586#define DP_AUX_B 0x10
1587#define DP_AUX_C 0x20
1588#define DP_AUX_D 0x30
1589
Xiong Zhang11c1b652015-08-17 16:04:04 +08001590#define DDC_PIN_B 0x05
1591#define DDC_PIN_C 0x04
1592#define DDC_PIN_D 0x06
1593
Paulo Zanoni6acab152013-09-12 17:06:24 -03001594struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001595 /*
1596 * This is an index in the HDMI/DVI DDI buffer translation table.
1597 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1598 * populate this field.
1599 */
1600#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001601 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001602
1603 uint8_t supports_dvi:1;
1604 uint8_t supports_hdmi:1;
1605 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001606 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001607
1608 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001609 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001610
1611 uint8_t dp_boost_level;
1612 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001613};
1614
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001615enum psr_lines_to_wait {
1616 PSR_0_LINES_TO_WAIT = 0,
1617 PSR_1_LINE_TO_WAIT,
1618 PSR_4_LINES_TO_WAIT,
1619 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301620};
1621
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001622struct intel_vbt_data {
1623 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1624 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1625
1626 /* Feature bits */
1627 unsigned int int_tv_support:1;
1628 unsigned int lvds_dither:1;
1629 unsigned int lvds_vbt:1;
1630 unsigned int int_crt_support:1;
1631 unsigned int lvds_use_ssc:1;
1632 unsigned int display_clock_mode:1;
1633 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001634 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001635 int lvds_ssc_freq;
1636 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1637
Pradeep Bhat83a72802014-03-28 10:14:57 +05301638 enum drrs_support_type drrs_type;
1639
Jani Nikula6aa23e62016-03-24 17:50:20 +02001640 struct {
1641 int rate;
1642 int lanes;
1643 int preemphasis;
1644 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001645 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001646 bool initialized;
1647 bool support;
1648 int bpp;
1649 struct edp_power_seq pps;
1650 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001651
Jani Nikulaf00076d2013-12-14 20:38:29 -02001652 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001653 bool full_link;
1654 bool require_aux_wakeup;
1655 int idle_frames;
1656 enum psr_lines_to_wait lines_to_wait;
1657 int tp1_wakeup_time;
1658 int tp2_tp3_wakeup_time;
1659 } psr;
1660
1661 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001662 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001663 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001664 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001665 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001666 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001667 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001668 } backlight;
1669
Shobhit Kumard17c5442013-08-27 15:12:25 +03001670 /* MIPI DSI */
1671 struct {
1672 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301673 struct mipi_config *config;
1674 struct mipi_pps_data *pps;
1675 u8 seq_version;
1676 u32 size;
1677 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001678 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001679 } dsi;
1680
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001681 int crt_ddc_pin;
1682
1683 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001684 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001685
1686 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001687 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001688};
1689
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001690enum intel_ddb_partitioning {
1691 INTEL_DDB_PART_1_2,
1692 INTEL_DDB_PART_5_6, /* IVB+ */
1693};
1694
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001695struct intel_wm_level {
1696 bool enable;
1697 uint32_t pri_val;
1698 uint32_t spr_val;
1699 uint32_t cur_val;
1700 uint32_t fbc_val;
1701};
1702
Imre Deak820c1982013-12-17 14:46:36 +02001703struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001704 uint32_t wm_pipe[3];
1705 uint32_t wm_lp[3];
1706 uint32_t wm_lp_spr[3];
1707 uint32_t wm_linetime[3];
1708 bool enable_fbc_wm;
1709 enum intel_ddb_partitioning partitioning;
1710};
1711
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001712struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001713 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001714 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001715};
1716
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001717struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001718 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001719 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001720 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001721};
1722
1723struct vlv_wm_ddl_values {
1724 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001725};
1726
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001727struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001728 struct g4x_pipe_wm pipe[3];
1729 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001730 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001731 uint8_t level;
1732 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001733};
1734
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001735struct g4x_wm_values {
1736 struct g4x_pipe_wm pipe[2];
1737 struct g4x_sr_wm sr;
1738 struct g4x_sr_wm hpll;
1739 bool cxsr;
1740 bool hpll_en;
1741 bool fbc_en;
1742};
1743
Damien Lespiauc1939242014-11-04 17:06:41 +00001744struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001745 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001746};
1747
1748static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1749{
Damien Lespiau16160e32014-11-04 17:06:53 +00001750 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001751}
1752
Damien Lespiau08db6652014-11-04 17:06:52 +00001753static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1754 const struct skl_ddb_entry *e2)
1755{
1756 if (e1->start == e2->start && e1->end == e2->end)
1757 return true;
1758
1759 return false;
1760}
1761
Damien Lespiauc1939242014-11-04 17:06:41 +00001762struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001763 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001764 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001765};
1766
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001767struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001768 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001769 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001770};
1771
1772struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001773 bool plane_en;
1774 uint16_t plane_res_b;
1775 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001776};
1777
Paulo Zanonic67a4702013-08-19 13:18:09 -03001778/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001779 * This struct helps tracking the state needed for runtime PM, which puts the
1780 * device in PCI D3 state. Notice that when this happens, nothing on the
1781 * graphics device works, even register access, so we don't get interrupts nor
1782 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001783 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001784 * Every piece of our code that needs to actually touch the hardware needs to
1785 * either call intel_runtime_pm_get or call intel_display_power_get with the
1786 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001787 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001788 * Our driver uses the autosuspend delay feature, which means we'll only really
1789 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001790 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001791 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001792 *
1793 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1794 * goes back to false exactly before we reenable the IRQs. We use this variable
1795 * to check if someone is trying to enable/disable IRQs while they're supposed
1796 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001797 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001798 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001799 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001800 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001801struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001802 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001803 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001804 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001805};
1806
Daniel Vetter926321d2013-10-16 13:30:34 +02001807enum intel_pipe_crc_source {
1808 INTEL_PIPE_CRC_SOURCE_NONE,
1809 INTEL_PIPE_CRC_SOURCE_PLANE1,
1810 INTEL_PIPE_CRC_SOURCE_PLANE2,
1811 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001812 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001813 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1814 INTEL_PIPE_CRC_SOURCE_TV,
1815 INTEL_PIPE_CRC_SOURCE_DP_B,
1816 INTEL_PIPE_CRC_SOURCE_DP_C,
1817 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001818 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001819 INTEL_PIPE_CRC_SOURCE_MAX,
1820};
1821
Shuang He8bf1e9f2013-10-15 18:55:27 +01001822struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001823 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001824 uint32_t crc[5];
1825};
1826
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001827#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001828struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001829 spinlock_t lock;
1830 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001831 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001832 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001833 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001834 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001835 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001836};
1837
Daniel Vetterf99d7062014-06-19 16:01:59 +02001838struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001839 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001840
1841 /*
1842 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1843 * scheduled flips.
1844 */
1845 unsigned busy_bits;
1846 unsigned flip_bits;
1847};
1848
Mika Kuoppala72253422014-10-07 17:21:26 +03001849struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001850 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001851 u32 value;
1852 /* bitmask representing WA bits */
1853 u32 mask;
1854};
1855
Arun Siluvery33136b02016-01-21 21:43:47 +00001856/*
1857 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1858 * allowing it for RCS as we don't foresee any requirement of having
1859 * a whitelist for other engines. When it is really required for
1860 * other engines then the limit need to be increased.
1861 */
1862#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001863
1864struct i915_workarounds {
1865 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1866 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001867 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001868};
1869
Yu Zhangcf9d2892015-02-10 19:05:47 +08001870struct i915_virtual_gpu {
1871 bool active;
1872};
1873
Matt Roperaa363132015-09-24 15:53:18 -07001874/* used in computing the new watermarks state */
1875struct intel_wm_config {
1876 unsigned int num_pipes_active;
1877 bool sprites_enabled;
1878 bool sprites_scaled;
1879};
1880
Robert Braggd7965152016-11-07 19:49:52 +00001881struct i915_oa_format {
1882 u32 format;
1883 int size;
1884};
1885
Robert Bragg8a3003d2016-11-07 19:49:51 +00001886struct i915_oa_reg {
1887 i915_reg_t addr;
1888 u32 value;
1889};
1890
Robert Braggeec688e2016-11-07 19:49:47 +00001891struct i915_perf_stream;
1892
Robert Bragg16d98b32016-12-07 21:40:33 +00001893/**
1894 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1895 */
Robert Braggeec688e2016-11-07 19:49:47 +00001896struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001897 /**
1898 * @enable: Enables the collection of HW samples, either in response to
1899 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1900 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001901 */
1902 void (*enable)(struct i915_perf_stream *stream);
1903
Robert Bragg16d98b32016-12-07 21:40:33 +00001904 /**
1905 * @disable: Disables the collection of HW samples, either in response
1906 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1907 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001908 */
1909 void (*disable)(struct i915_perf_stream *stream);
1910
Robert Bragg16d98b32016-12-07 21:40:33 +00001911 /**
1912 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001913 * once there is something ready to read() for the stream
1914 */
1915 void (*poll_wait)(struct i915_perf_stream *stream,
1916 struct file *file,
1917 poll_table *wait);
1918
Robert Bragg16d98b32016-12-07 21:40:33 +00001919 /**
1920 * @wait_unlocked: For handling a blocking read, wait until there is
1921 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001922 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001923 */
1924 int (*wait_unlocked)(struct i915_perf_stream *stream);
1925
Robert Bragg16d98b32016-12-07 21:40:33 +00001926 /**
1927 * @read: Copy buffered metrics as records to userspace
1928 * **buf**: the userspace, destination buffer
1929 * **count**: the number of bytes to copy, requested by userspace
1930 * **offset**: zero at the start of the read, updated as the read
1931 * proceeds, it represents how many bytes have been copied so far and
1932 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001933 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001934 * Copy as many buffered i915 perf samples and records for this stream
1935 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001936 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001937 * Only write complete records; returning -%ENOSPC if there isn't room
1938 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001939 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001940 * Return any error condition that results in a short read such as
1941 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1942 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001943 */
1944 int (*read)(struct i915_perf_stream *stream,
1945 char __user *buf,
1946 size_t count,
1947 size_t *offset);
1948
Robert Bragg16d98b32016-12-07 21:40:33 +00001949 /**
1950 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001951 *
1952 * The stream will always be disabled before this is called.
1953 */
1954 void (*destroy)(struct i915_perf_stream *stream);
1955};
1956
Robert Bragg16d98b32016-12-07 21:40:33 +00001957/**
1958 * struct i915_perf_stream - state for a single open stream FD
1959 */
Robert Braggeec688e2016-11-07 19:49:47 +00001960struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001961 /**
1962 * @dev_priv: i915 drm device
1963 */
Robert Braggeec688e2016-11-07 19:49:47 +00001964 struct drm_i915_private *dev_priv;
1965
Robert Bragg16d98b32016-12-07 21:40:33 +00001966 /**
1967 * @link: Links the stream into ``&drm_i915_private->streams``
1968 */
Robert Braggeec688e2016-11-07 19:49:47 +00001969 struct list_head link;
1970
Robert Bragg16d98b32016-12-07 21:40:33 +00001971 /**
1972 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1973 * properties given when opening a stream, representing the contents
1974 * of a single sample as read() by userspace.
1975 */
Robert Braggeec688e2016-11-07 19:49:47 +00001976 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001977
1978 /**
1979 * @sample_size: Considering the configured contents of a sample
1980 * combined with the required header size, this is the total size
1981 * of a single sample record.
1982 */
Robert Braggd7965152016-11-07 19:49:52 +00001983 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001984
Robert Bragg16d98b32016-12-07 21:40:33 +00001985 /**
1986 * @ctx: %NULL if measuring system-wide across all contexts or a
1987 * specific context that is being monitored.
1988 */
Robert Braggeec688e2016-11-07 19:49:47 +00001989 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001990
1991 /**
1992 * @enabled: Whether the stream is currently enabled, considering
1993 * whether the stream was opened in a disabled state and based
1994 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1995 */
Robert Braggeec688e2016-11-07 19:49:47 +00001996 bool enabled;
1997
Robert Bragg16d98b32016-12-07 21:40:33 +00001998 /**
1999 * @ops: The callbacks providing the implementation of this specific
2000 * type of configured stream.
2001 */
Robert Braggd7965152016-11-07 19:49:52 +00002002 const struct i915_perf_stream_ops *ops;
2003};
2004
Robert Bragg16d98b32016-12-07 21:40:33 +00002005/**
2006 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2007 */
Robert Braggd7965152016-11-07 19:49:52 +00002008struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002009 /**
2010 * @init_oa_buffer: Resets the head and tail pointers of the
2011 * circular buffer for periodic OA reports.
2012 *
2013 * Called when first opening a stream for OA metrics, but also may be
2014 * called in response to an OA buffer overflow or other error
2015 * condition.
2016 *
2017 * Note it may be necessary to clear the full OA buffer here as part of
2018 * maintaining the invariable that new reports must be written to
2019 * zeroed memory for us to be able to reliable detect if an expected
2020 * report has not yet landed in memory. (At least on Haswell the OA
2021 * buffer tail pointer is not synchronized with reports being visible
2022 * to the CPU)
2023 */
Robert Braggd7965152016-11-07 19:49:52 +00002024 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002025
2026 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002027 * @select_metric_set: The auto generated code that checks whether a
2028 * requested OA config is applicable to the system and if so sets up
2029 * the mux, oa and flex eu register config pointers according to the
2030 * current dev_priv->perf.oa.metrics_set.
2031 */
2032 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2033
2034 /**
2035 * @enable_metric_set: Selects and applies any MUX configuration to set
2036 * up the Boolean and Custom (B/C) counters that are part of the
2037 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00002038 * disabling EU clock gating as required.
2039 */
Robert Braggd7965152016-11-07 19:49:52 +00002040 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002041
2042 /**
2043 * @disable_metric_set: Remove system constraints associated with using
2044 * the OA unit.
2045 */
Robert Braggd7965152016-11-07 19:49:52 +00002046 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002047
2048 /**
2049 * @oa_enable: Enable periodic sampling
2050 */
Robert Braggd7965152016-11-07 19:49:52 +00002051 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002052
2053 /**
2054 * @oa_disable: Disable periodic sampling
2055 */
Robert Braggd7965152016-11-07 19:49:52 +00002056 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002057
2058 /**
2059 * @read: Copy data from the circular OA buffer into a given userspace
2060 * buffer.
2061 */
Robert Braggd7965152016-11-07 19:49:52 +00002062 int (*read)(struct i915_perf_stream *stream,
2063 char __user *buf,
2064 size_t count,
2065 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002066
2067 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002068 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00002069 *
Robert Bragg19f81df2017-06-13 12:23:03 +01002070 * In particular this enables us to share all the fiddly code for
2071 * handling the OA unit tail pointer race that affects multiple
2072 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00002073 */
Robert Bragg19f81df2017-06-13 12:23:03 +01002074 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002075};
2076
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002077struct intel_cdclk_state {
2078 unsigned int cdclk, vco, ref;
2079};
2080
Jani Nikula77fec552014-03-31 14:27:22 +03002081struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002082 struct drm_device drm;
2083
Chris Wilsonefab6d82015-04-07 16:20:57 +01002084 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002085 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002086 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002087 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002088 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002089
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002090 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002091
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002092 void __iomem *regs;
2093
Chris Wilson907b28c2013-07-19 20:36:52 +01002094 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002095
Yu Zhangcf9d2892015-02-10 19:05:47 +08002096 struct i915_virtual_gpu vgpu;
2097
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002098 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002099
Anusha Srivatsabd132852017-01-18 08:05:53 -08002100 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002101 struct intel_guc guc;
2102
Daniel Vettereb805622015-05-04 14:58:44 +02002103 struct intel_csr csr;
2104
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002105 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002106
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002107 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2108 * controller on different i2c buses. */
2109 struct mutex gmbus_mutex;
2110
2111 /**
2112 * Base address of the gmbus and gpio block.
2113 */
2114 uint32_t gpio_mmio_base;
2115
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302116 /* MMIO base address for MIPI regs */
2117 uint32_t mipi_mmio_base;
2118
Ville Syrjälä443a3892015-11-11 20:34:15 +02002119 uint32_t psr_mmio_base;
2120
Imre Deak44cb7342016-08-10 14:07:29 +03002121 uint32_t pps_mmio_base;
2122
Daniel Vetter28c70f12012-12-01 13:53:45 +01002123 wait_queue_head_t gmbus_wait_queue;
2124
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002125 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002126 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302127 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002128 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129
Daniel Vetterba8286f2014-09-11 07:43:25 +02002130 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002131 struct resource mch_res;
2132
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002133 /* protects the irq masks */
2134 spinlock_t irq_lock;
2135
Sourab Gupta84c33a62014-06-02 16:47:17 +05302136 /* protects the mmio flip data */
2137 spinlock_t mmio_flip_lock;
2138
Imre Deakf8b79e52014-03-04 19:23:07 +02002139 bool display_irqs_enabled;
2140
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002141 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2142 struct pm_qos_request pm_qos;
2143
Ville Syrjäläa5805162015-05-26 20:42:30 +03002144 /* Sideband mailbox protection */
2145 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002146
2147 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002148 union {
2149 u32 irq_mask;
2150 u32 de_irq_mask[I915_MAX_PIPES];
2151 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002152 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302153 u32 pm_imr;
2154 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302155 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302156 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002157 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002158
Jani Nikula5fcece82015-05-27 15:03:42 +03002159 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002160 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302161 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002163 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002164
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002165 bool preserve_bios_swizzle;
2166
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002167 /* overlay */
2168 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002169
Jani Nikula58c68772013-11-08 16:48:54 +02002170 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002171 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002172
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002173 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002174 bool no_aux_handshake;
2175
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002176 /* protects panel power sequencer state */
2177 struct mutex pps_mutex;
2178
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002179 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002180 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2181
2182 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002183 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002184 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002185
Mika Kaholaadafdc62015-08-18 14:36:59 +03002186 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002187 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002188 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002189 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002190
Ville Syrjälä63911d72016-05-13 23:41:32 +03002191 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002192 /*
2193 * The current logical cdclk state.
2194 * See intel_atomic_state.cdclk.logical
2195 *
2196 * For reading holding any crtc lock is sufficient,
2197 * for writing must hold all of them.
2198 */
2199 struct intel_cdclk_state logical;
2200 /*
2201 * The current actual cdclk state.
2202 * See intel_atomic_state.cdclk.actual
2203 */
2204 struct intel_cdclk_state actual;
2205 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002206 struct intel_cdclk_state hw;
2207 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002208
Daniel Vetter645416f2013-09-02 16:22:25 +02002209 /**
2210 * wq - Driver workqueue for GEM.
2211 *
2212 * NOTE: Work items scheduled here are not allowed to grab any modeset
2213 * locks, for otherwise the flushing done in the pageflip code will
2214 * result in deadlocks.
2215 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002216 struct workqueue_struct *wq;
2217
2218 /* Display functions */
2219 struct drm_i915_display_funcs display;
2220
2221 /* PCH chipset type */
2222 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002223 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002224
2225 unsigned long quirks;
2226
Zhang Ruib8efb172013-02-05 15:41:53 +08002227 enum modeset_restore modeset_restore;
2228 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002229 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002230 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002232 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002233 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002234
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002235 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002236 DECLARE_HASHTABLE(mm_structs, 7);
2237 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002238
Chris Wilson5d1808e2016-04-28 09:56:51 +01002239 /* The hw wants to have a stable context identifier for the lifetime
2240 * of the context (for OA, PASID, faults, etc). This is limited
2241 * in execlists to 21 bits.
2242 */
2243 struct ida context_hw_ida;
2244#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2245
Daniel Vetter87813422012-05-02 11:49:32 +02002246 /* Kernel Modesetting */
2247
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002248 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2249 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250 wait_queue_head_t pending_flip_queue;
2251
Daniel Vetterc4597872013-10-21 21:04:07 +02002252#ifdef CONFIG_DEBUG_FS
2253 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2254#endif
2255
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002256 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002257 int num_shared_dpll;
2258 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002259 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002260
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002261 /*
2262 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2263 * Must be global rather than per dpll, because on some platforms
2264 * plls share registers.
2265 */
2266 struct mutex dpll_lock;
2267
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002268 unsigned int active_crtcs;
2269 unsigned int min_pixclk[I915_MAX_PIPES];
2270
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002271 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002272
Mika Kuoppala72253422014-10-07 17:21:26 +03002273 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002274
Daniel Vetterf99d7062014-06-19 16:01:59 +02002275 struct i915_frontbuffer_tracking fb_tracking;
2276
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002277 struct intel_atomic_helper {
2278 struct llist_head free_list;
2279 struct work_struct free_work;
2280 } atomic_helper;
2281
Jesse Barnes652c3932009-08-17 13:31:43 -07002282 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002283
Zhenyu Wangc48044112009-12-17 14:48:43 +08002284 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002285
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002286 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002287
Ben Widawsky59124502013-07-04 11:02:05 -07002288 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002289 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002290
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002291 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002292 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002293
Daniel Vetter20e4d402012-08-08 23:35:39 +02002294 /* ilk-only ips/rps state. Everything in here is protected by the global
2295 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002296 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002297
Imre Deak83c00f52013-10-25 17:36:47 +03002298 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002299
Rodrigo Vivia031d702013-10-03 16:15:06 -03002300 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002301
Daniel Vetter99584db2012-11-14 17:14:04 +01002302 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002303
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002304 struct drm_i915_gem_object *vlv_pctx;
2305
Daniel Vetter06957262015-08-10 13:34:08 +02002306#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002307 /* list of fbdev register on this device */
2308 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002309 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002310#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002311
2312 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002313 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002314
Imre Deak58fddc22015-01-08 17:54:14 +02002315 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002316 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002317 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002318 /**
2319 * av_mutex - mutex for audio/video sync
2320 *
2321 */
2322 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002323
Ben Widawskya33afea2013-09-17 21:12:45 -07002324 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002325
Damien Lespiau3e683202012-12-11 18:48:29 +00002326 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002327
Ville Syrjäläc2317752016-03-15 16:39:56 +02002328 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002329 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002330 /*
2331 * Shadows for CHV DPLL_MD regs to keep the state
2332 * checker somewhat working in the presence hardware
2333 * crappiness (can't read out DPLL_MD for pipes B & C).
2334 */
2335 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002336 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002337
Daniel Vetter842f1c82014-03-10 10:01:44 +01002338 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002339 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002340 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002341 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002342
Lyude656d1b82016-08-17 15:55:54 -04002343 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002344 I915_SAGV_UNKNOWN = 0,
2345 I915_SAGV_DISABLED,
2346 I915_SAGV_ENABLED,
2347 I915_SAGV_NOT_CONTROLLED
2348 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002349
Ville Syrjälä53615a52013-08-01 16:18:50 +03002350 struct {
2351 /*
2352 * Raw watermark latency values:
2353 * in 0.1us units for WM0,
2354 * in 0.5us units for WM1+.
2355 */
2356 /* primary */
2357 uint16_t pri_latency[5];
2358 /* sprite */
2359 uint16_t spr_latency[5];
2360 /* cursor */
2361 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002362 /*
2363 * Raw watermark memory latency values
2364 * for SKL for all 8 levels
2365 * in 1us units.
2366 */
2367 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002368
2369 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002370 union {
2371 struct ilk_wm_values hw;
2372 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002373 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002374 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002375 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002376
2377 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002378
2379 /*
2380 * Should be held around atomic WM register writing; also
2381 * protects * intel_crtc->wm.active and
2382 * cstate->wm.need_postvbl_update.
2383 */
2384 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002385
2386 /*
2387 * Set during HW readout of watermarks/DDB. Some platforms
2388 * need to know when we're still using BIOS-provided values
2389 * (which we don't fully trust).
2390 */
2391 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002392 } wm;
2393
Paulo Zanoni8a187452013-12-06 20:32:13 -02002394 struct i915_runtime_pm pm;
2395
Robert Braggeec688e2016-11-07 19:49:47 +00002396 struct {
2397 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002398
Robert Bragg442b8c02016-11-07 19:49:53 +00002399 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002400 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002401
Robert Braggeec688e2016-11-07 19:49:47 +00002402 struct mutex lock;
2403 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002404
2405 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002406 struct i915_perf_stream *exclusive_stream;
2407
2408 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002409
2410 struct hrtimer poll_check_timer;
2411 wait_queue_head_t poll_wq;
2412 bool pollin;
2413
Robert Bragg712122e2017-05-11 16:43:31 +01002414 /**
2415 * For rate limiting any notifications of spurious
2416 * invalid OA reports
2417 */
2418 struct ratelimit_state spurious_report_rs;
2419
Robert Braggd7965152016-11-07 19:49:52 +00002420 bool periodic;
2421 int period_exponent;
Robert Bragg155e9412017-06-13 12:23:05 +01002422 int timestamp_frequency;
Robert Braggd7965152016-11-07 19:49:52 +00002423
2424 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002425
Robert Braggfc599212017-06-13 12:23:04 +01002426 const struct i915_oa_reg *mux_regs[6];
2427 int mux_regs_lens[6];
Lionel Landwerlin3f488d92017-06-13 12:23:01 +01002428 int n_mux_configs;
2429
Robert Bragg8a3003d2016-11-07 19:49:51 +00002430 const struct i915_oa_reg *b_counter_regs;
2431 int b_counter_regs_len;
Robert Bragg5182f642017-06-13 12:23:02 +01002432 const struct i915_oa_reg *flex_regs;
2433 int flex_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002434
2435 struct {
2436 struct i915_vma *vma;
2437 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002438 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002439 int format;
2440 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002441
2442 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002443 * Locks reads and writes to all head/tail state
2444 *
2445 * Consider: the head and tail pointer state
2446 * needs to be read consistently from a hrtimer
2447 * callback (atomic context) and read() fop
2448 * (user context) with tail pointer updates
2449 * happening in atomic context and head updates
2450 * in user context and the (unlikely)
2451 * possibility of read() errors needing to
2452 * reset all head/tail state.
2453 *
2454 * Note: Contention or performance aren't
2455 * currently a significant concern here
2456 * considering the relatively low frequency of
2457 * hrtimer callbacks (5ms period) and that
2458 * reads typically only happen in response to a
2459 * hrtimer event and likely complete before the
2460 * next callback.
2461 *
2462 * Note: This lock is not held *while* reading
2463 * and copying data to userspace so the value
2464 * of head observed in htrimer callbacks won't
2465 * represent any partial consumption of data.
2466 */
2467 spinlock_t ptr_lock;
2468
2469 /**
2470 * One 'aging' tail pointer and one 'aged'
2471 * tail pointer ready to used for reading.
2472 *
2473 * Initial values of 0xffffffff are invalid
2474 * and imply that an update is required
2475 * (and should be ignored by an attempted
2476 * read)
2477 */
2478 struct {
2479 u32 offset;
2480 } tails[2];
2481
2482 /**
2483 * Index for the aged tail ready to read()
2484 * data up to.
2485 */
2486 unsigned int aged_tail_idx;
2487
2488 /**
2489 * A monotonic timestamp for when the current
2490 * aging tail pointer was read; used to
2491 * determine when it is old enough to trust.
2492 */
2493 u64 aging_timestamp;
2494
2495 /**
Robert Braggf2790202017-05-11 16:43:26 +01002496 * Although we can always read back the head
2497 * pointer register, we prefer to avoid
2498 * trusting the HW state, just to avoid any
2499 * risk that some hardware condition could
2500 * somehow bump the head pointer unpredictably
2501 * and cause us to forward the wrong OA buffer
2502 * data to userspace.
2503 */
2504 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002505 } oa_buffer;
2506
2507 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002508 u32 ctx_oactxctrl_offset;
2509 u32 ctx_flexeu0_offset;
2510
2511 /**
2512 * The RPT_ID/reason field for Gen8+ includes a bit
2513 * to determine if the CTX ID in the report is valid
2514 * but the specific bit differs between Gen 8 and 9
2515 */
2516 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002517
2518 struct i915_oa_ops ops;
2519 const struct i915_oa_format *oa_formats;
2520 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002521 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002522 } perf;
2523
Oscar Mateoa83014d2014-07-24 17:04:21 +01002524 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2525 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002526 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002527 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002528
Chris Wilson73cb9702016-10-28 13:58:46 +01002529 struct list_head timelines;
2530 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002531 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002532
Chris Wilson67d97da2016-07-04 08:08:31 +01002533 /**
2534 * Is the GPU currently considered idle, or busy executing
2535 * userspace requests? Whilst idle, we allow runtime power
2536 * management to power down the hardware and display clocks.
2537 * In order to reduce the effect on performance, there
2538 * is a slight delay before we do so.
2539 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002540 bool awake;
2541
2542 /**
2543 * We leave the user IRQ off as much as possible,
2544 * but this means that requests will finish and never
2545 * be retired once the system goes idle. Set a timer to
2546 * fire periodically while the ring is running. When it
2547 * fires, go retire requests.
2548 */
2549 struct delayed_work retire_work;
2550
2551 /**
2552 * When we detect an idle GPU, we want to turn on
2553 * powersaving features. So once we see that there
2554 * are no more requests outstanding and no more
2555 * arrive within a small period of time, we fire
2556 * off the idle_work.
2557 */
2558 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002559
2560 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002561 } gt;
2562
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002563 /* perform PHY state sanity checks? */
2564 bool chv_phy_assert[2];
2565
Mahesh Kumara3a89862016-12-01 21:19:34 +05302566 bool ipc_enabled;
2567
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002568 /* Used to save the pipe-to-encoder mapping for audio */
2569 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002570
Jerome Anandeef57322017-01-25 04:27:49 +05302571 /* necessary resource sharing with HDMI LPE audio driver. */
2572 struct {
2573 struct platform_device *platdev;
2574 int irq;
2575 } lpe_audio;
2576
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002577 /*
2578 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2579 * will be rejected. Instead look for a better place.
2580 */
Jani Nikula77fec552014-03-31 14:27:22 +03002581};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582
Chris Wilson2c1792a2013-08-01 18:39:55 +01002583static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2584{
Chris Wilson091387c2016-06-24 14:00:21 +01002585 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002586}
2587
David Weinehallc49d13e2016-08-22 13:32:42 +03002588static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002589{
David Weinehallc49d13e2016-08-22 13:32:42 +03002590 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002591}
2592
Alex Dai33a732f2015-08-12 15:43:36 +01002593static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2594{
2595 return container_of(guc, struct drm_i915_private, guc);
2596}
2597
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002598static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2599{
2600 return container_of(huc, struct drm_i915_private, huc);
2601}
2602
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002603/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302604#define for_each_engine(engine__, dev_priv__, id__) \
2605 for ((id__) = 0; \
2606 (id__) < I915_NUM_ENGINES; \
2607 (id__)++) \
2608 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002609
2610/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002611#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2612 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302613 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002614
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002615enum hdmi_force_audio {
2616 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2617 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2618 HDMI_AUDIO_AUTO, /* trust EDID */
2619 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2620};
2621
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002622#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002623
Daniel Vettera071fa02014-06-18 23:28:09 +02002624/*
2625 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302626 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002627 * doesn't mean that the hw necessarily already scans it out, but that any
2628 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2629 *
2630 * We have one bit per pipe and per scanout plane type.
2631 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302632#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2633#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002634#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2635 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2636#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302637 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2638#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2639 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002640#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302641 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002642#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302643 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002644
Dave Gordon85d12252016-05-20 11:54:06 +01002645/*
2646 * Optimised SGL iterator for GEM objects
2647 */
2648static __always_inline struct sgt_iter {
2649 struct scatterlist *sgp;
2650 union {
2651 unsigned long pfn;
2652 dma_addr_t dma;
2653 };
2654 unsigned int curr;
2655 unsigned int max;
2656} __sgt_iter(struct scatterlist *sgl, bool dma) {
2657 struct sgt_iter s = { .sgp = sgl };
2658
2659 if (s.sgp) {
2660 s.max = s.curr = s.sgp->offset;
2661 s.max += s.sgp->length;
2662 if (dma)
2663 s.dma = sg_dma_address(s.sgp);
2664 else
2665 s.pfn = page_to_pfn(sg_page(s.sgp));
2666 }
2667
2668 return s;
2669}
2670
Chris Wilson96d77632016-10-28 13:58:33 +01002671static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2672{
2673 ++sg;
2674 if (unlikely(sg_is_chain(sg)))
2675 sg = sg_chain_ptr(sg);
2676 return sg;
2677}
2678
Dave Gordon85d12252016-05-20 11:54:06 +01002679/**
Dave Gordon63d15322016-05-20 11:54:07 +01002680 * __sg_next - return the next scatterlist entry in a list
2681 * @sg: The current sg entry
2682 *
2683 * Description:
2684 * If the entry is the last, return NULL; otherwise, step to the next
2685 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2686 * otherwise just return the pointer to the current element.
2687 **/
2688static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2689{
2690#ifdef CONFIG_DEBUG_SG
2691 BUG_ON(sg->sg_magic != SG_MAGIC);
2692#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002693 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002694}
2695
2696/**
Dave Gordon85d12252016-05-20 11:54:06 +01002697 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2698 * @__dmap: DMA address (output)
2699 * @__iter: 'struct sgt_iter' (iterator state, internal)
2700 * @__sgt: sg_table to iterate over (input)
2701 */
2702#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2703 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2704 ((__dmap) = (__iter).dma + (__iter).curr); \
2705 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002706 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002707
2708/**
2709 * for_each_sgt_page - iterate over the pages of the given sg_table
2710 * @__pp: page pointer (output)
2711 * @__iter: 'struct sgt_iter' (iterator state, internal)
2712 * @__sgt: sg_table to iterate over (input)
2713 */
2714#define for_each_sgt_page(__pp, __iter, __sgt) \
2715 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2716 ((__pp) = (__iter).pfn == 0 ? NULL : \
2717 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2718 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002719 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002720
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002721static inline const struct intel_device_info *
2722intel_info(const struct drm_i915_private *dev_priv)
2723{
2724 return &dev_priv->info;
2725}
2726
2727#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002728
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002729#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002730#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002731
Jani Nikulae87a0052015-10-20 15:22:02 +03002732#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002733#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002734
2735#define GEN_FOREVER (0)
2736/*
2737 * Returns true if Gen is in inclusive range [Start, End].
2738 *
2739 * Use GEN_FOREVER for unbound start and or end.
2740 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002741#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002742 unsigned int __s = (s), __e = (e); \
2743 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2744 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2745 if ((__s) != GEN_FOREVER) \
2746 __s = (s) - 1; \
2747 if ((__e) == GEN_FOREVER) \
2748 __e = BITS_PER_LONG - 1; \
2749 else \
2750 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002751 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002752})
2753
Jani Nikulae87a0052015-10-20 15:22:02 +03002754/*
2755 * Return true if revision is in range [since,until] inclusive.
2756 *
2757 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2758 */
2759#define IS_REVID(p, since, until) \
2760 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2761
Jani Nikula06bcd842016-11-30 17:43:06 +02002762#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2763#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002764#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002765#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002766#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002767#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2768#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002769#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002770#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2771#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002772#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2773#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2774#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002775#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2776#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002777#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002778#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002779#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002780#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002781#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2782 INTEL_DEVID(dev_priv) == 0x0152 || \
2783 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002784#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2785#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2786#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2787#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2788#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2789#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2790#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2791#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Rodrigo Vivi71851fa2017-06-08 08:49:58 -07002792#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002793#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002794#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002795#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2796 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2797#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2798 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2799 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2800 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002801/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002802#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2803 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2804#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2805 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2806#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2807 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2808#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2809 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002810/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002811#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2812 INTEL_DEVID(dev_priv) == 0x0A1E)
2813#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2814 INTEL_DEVID(dev_priv) == 0x1913 || \
2815 INTEL_DEVID(dev_priv) == 0x1916 || \
2816 INTEL_DEVID(dev_priv) == 0x1921 || \
2817 INTEL_DEVID(dev_priv) == 0x1926)
2818#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2819 INTEL_DEVID(dev_priv) == 0x1915 || \
2820 INTEL_DEVID(dev_priv) == 0x191E)
2821#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2822 INTEL_DEVID(dev_priv) == 0x5913 || \
2823 INTEL_DEVID(dev_priv) == 0x5916 || \
2824 INTEL_DEVID(dev_priv) == 0x5921 || \
2825 INTEL_DEVID(dev_priv) == 0x5926)
2826#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2827 INTEL_DEVID(dev_priv) == 0x5915 || \
2828 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002829#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2830 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002831#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2832 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2833#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2834 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002835#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2836 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2837#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2838 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002839#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2840 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302841
Jani Nikulac007fb42016-10-31 12:18:28 +02002842#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002843
Jani Nikulaef712bb2015-10-20 15:22:00 +03002844#define SKL_REVID_A0 0x0
2845#define SKL_REVID_B0 0x1
2846#define SKL_REVID_C0 0x2
2847#define SKL_REVID_D0 0x3
2848#define SKL_REVID_E0 0x4
2849#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002850#define SKL_REVID_G0 0x6
2851#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002852
Jani Nikulae87a0052015-10-20 15:22:02 +03002853#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2854
Jani Nikulaef712bb2015-10-20 15:22:00 +03002855#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002856#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002857#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002858#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002859#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002860
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002861#define IS_BXT_REVID(dev_priv, since, until) \
2862 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002863
Mika Kuoppalac033a372016-06-07 17:18:55 +03002864#define KBL_REVID_A0 0x0
2865#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002866#define KBL_REVID_C0 0x2
2867#define KBL_REVID_D0 0x3
2868#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002869
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002870#define IS_KBL_REVID(dev_priv, since, until) \
2871 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002872
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002873#define GLK_REVID_A0 0x0
2874#define GLK_REVID_A1 0x1
2875
2876#define IS_GLK_REVID(dev_priv, since, until) \
2877 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2878
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002879#define CNL_REVID_A0 0x0
2880#define CNL_REVID_B0 0x1
2881
2882#define IS_CNL_REVID(p, since, until) \
2883 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2884
Jesse Barnes85436692011-04-06 12:11:14 -07002885/*
2886 * The genX designation typically refers to the render engine, so render
2887 * capability related checks should use IS_GEN, while display and other checks
2888 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2889 * chips, etc.).
2890 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002891#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2892#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2893#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2894#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2895#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2896#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2897#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2898#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002899#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Zou Nan haicae58522010-11-09 17:17:32 +08002900
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002901#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002902#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2903#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002904
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002905#define ENGINE_MASK(id) BIT(id)
2906#define RENDER_RING ENGINE_MASK(RCS)
2907#define BSD_RING ENGINE_MASK(VCS)
2908#define BLT_RING ENGINE_MASK(BCS)
2909#define VEBOX_RING ENGINE_MASK(VECS)
2910#define BSD2_RING ENGINE_MASK(VCS2)
2911#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002912
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002913#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002914 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002915
2916#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2917#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2918#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2919#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2920
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002921#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2922#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2923#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002924#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2925 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002926
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002927#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002928
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002929#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2930 ((dev_priv)->info.has_logical_ring_contexts)
2931#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2932#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2933#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2934
2935#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2936#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2937 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002938
Daniel Vetterb45305f2012-12-17 16:21:27 +01002939/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002940#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002941
2942/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002943#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002944 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002945
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002946/*
2947 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2948 * even when in MSI mode. This results in spurious interrupt warnings if the
2949 * legacy irq no. is shared with another device. The kernel then disables that
2950 * interrupt source and so prevents the other device from working properly.
2951 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002952#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2953#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002954
Zou Nan haicae58522010-11-09 17:17:32 +08002955/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2956 * rows, which changed the alignment requirements and fence programming.
2957 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002958#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2959 !(IS_I915G(dev_priv) || \
2960 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002961#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2962#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002963
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002964#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2965#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2966#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03002967#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002968
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002969#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002970
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002971#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002972
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002973#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2974#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2975#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2976#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2977#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002978
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002979#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002980
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002981#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002982#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2983
Dave Gordon1a3d1892016-05-13 15:36:30 +01002984/*
2985 * For now, anything with a GuC requires uCode loading, and then supports
2986 * command submission once loaded. But these are logically independent
2987 * properties, so we have separate macros to test them.
2988 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002989#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002990#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002991#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2992#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002993#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002994
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002995#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002996
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002997#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002998
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002999#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003000#define INTEL_PCH_DEVICE_ID_MASK_EXT 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003001#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3002#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3003#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3004#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3005#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05303006#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3007#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07003008#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003009#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003010#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Robert Beckett30c964a2015-08-28 13:10:22 +01003011#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07003012#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01003013#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003014
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003015#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003016#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003017#define HAS_PCH_CNP_LP(dev_priv) \
3018 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003019#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3020#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3021#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003022#define HAS_PCH_LPT_LP(dev_priv) \
3023 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
3024#define HAS_PCH_LPT_H(dev_priv) \
3025 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003026#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3027#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3028#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3029#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08003030
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01003031#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05303032
Rodrigo Viviff159472017-06-09 15:26:14 -07003033#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05303034
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003035/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003036#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003037#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3038 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07003039
Ben Widawskyc8735b02012-09-07 19:43:39 -07003040#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05303041#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07003042
Chris Wilson05394f32010-11-08 19:18:58 +00003043#include "i915_trace.h"
3044
Chris Wilson80debff2017-05-25 13:16:12 +01003045static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01003046{
3047#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01003048 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01003049 return true;
3050#endif
3051 return false;
3052}
3053
Chris Wilson80debff2017-05-25 13:16:12 +01003054static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3055{
3056 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3057}
3058
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003059static inline bool
3060intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3061{
Chris Wilson80debff2017-05-25 13:16:12 +01003062 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003063}
3064
Chris Wilsonc0336662016-05-06 15:40:21 +01003065int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03003066 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01003067
Chris Wilson39df9192016-07-20 13:31:57 +01003068bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3069
Chris Wilson0673ad42016-06-24 14:00:22 +01003070/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02003071void __printf(3, 4)
3072__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3073 const char *fmt, ...);
3074
3075#define i915_report_error(dev_priv, fmt, ...) \
3076 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3077
Ben Widawskyc43b5632012-04-16 14:07:40 -07003078#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003079extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3080 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003081#else
3082#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003083#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003084extern const struct dev_pm_ops i915_pm_ops;
3085
3086extern int i915_driver_load(struct pci_dev *pdev,
3087 const struct pci_device_id *ent);
3088extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003089extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3090extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003091extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003092extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003093extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003094extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003095extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3096extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3097extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3098extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003099int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003100
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003101int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003102int intel_engines_init(struct drm_i915_private *dev_priv);
3103
Jani Nikula77913b32015-06-18 13:06:16 +03003104/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003105void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3106 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003107void intel_hpd_init(struct drm_i915_private *dev_priv);
3108void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3109void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003110bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003111bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3112void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003113
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003115static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3116{
3117 unsigned long delay;
3118
3119 if (unlikely(!i915.enable_hangcheck))
3120 return;
3121
3122 /* Don't continually defer the hangcheck so that it is always run at
3123 * least once after work has been scheduled on any ring. Otherwise,
3124 * we will ignore a hung ring if a second ring is kept busy.
3125 */
3126
3127 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3128 queue_delayed_work(system_long_wq,
3129 &dev_priv->gpu_error.hangcheck_work, delay);
3130}
3131
Mika Kuoppala58174462014-02-25 17:11:26 +02003132__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003133void i915_handle_error(struct drm_i915_private *dev_priv,
3134 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003135 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136
Daniel Vetterb9632912014-09-30 10:56:44 +02003137extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003138extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003139int intel_irq_install(struct drm_i915_private *dev_priv);
3140void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003141
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003142static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3143{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003144 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003145}
3146
Chris Wilsonc0336662016-05-06 15:40:21 +01003147static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003148{
Chris Wilsonc0336662016-05-06 15:40:21 +01003149 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003150}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003151
Keith Packard7c463582008-11-04 02:03:27 -08003152void
Jani Nikula50227e12014-03-31 14:27:21 +03003153i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003154 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003155
3156void
Jani Nikula50227e12014-03-31 14:27:21 +03003157i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003158 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003159
Imre Deakf8b79e52014-03-04 19:23:07 +02003160void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3161void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003162void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3163 uint32_t mask,
3164 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003165void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3166 uint32_t interrupt_mask,
3167 uint32_t enabled_irq_mask);
3168static inline void
3169ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3170{
3171 ilk_update_display_irq(dev_priv, bits, bits);
3172}
3173static inline void
3174ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3175{
3176 ilk_update_display_irq(dev_priv, bits, 0);
3177}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003178void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3179 enum pipe pipe,
3180 uint32_t interrupt_mask,
3181 uint32_t enabled_irq_mask);
3182static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3183 enum pipe pipe, uint32_t bits)
3184{
3185 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3186}
3187static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3188 enum pipe pipe, uint32_t bits)
3189{
3190 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3191}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003192void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3193 uint32_t interrupt_mask,
3194 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003195static inline void
3196ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3197{
3198 ibx_display_interrupt_update(dev_priv, bits, bits);
3199}
3200static inline void
3201ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3202{
3203 ibx_display_interrupt_update(dev_priv, bits, 0);
3204}
3205
Eric Anholt673a3942008-07-30 12:06:12 -07003206/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003207int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file_priv);
3209int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file_priv);
3211int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3212 struct drm_file *file_priv);
3213int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3214 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003215int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3216 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003217int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3218 struct drm_file *file_priv);
3219int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3220 struct drm_file *file_priv);
3221int i915_gem_execbuffer(struct drm_device *dev, void *data,
3222 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003223int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3224 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003225int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003227int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file);
3229int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003231int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3232 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003233int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3234 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003235int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3236 struct drm_file *file_priv);
3237int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3238 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003239int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3240void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003241int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3242 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003243int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3244 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003245int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3246 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003247void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003248int i915_gem_load_init(struct drm_i915_private *dev_priv);
3249void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003250void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003251int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003252int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3253
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003254void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003255void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003256void i915_gem_object_init(struct drm_i915_gem_object *obj,
3257 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003258struct drm_i915_gem_object *
3259i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3260struct drm_i915_gem_object *
3261i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3262 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003263void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003264void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003265
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003266static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3267{
3268 /* A single pass should suffice to release all the freed objects (along
3269 * most call paths) , but be a little more paranoid in that freeing
3270 * the objects does take a little amount of time, during which the rcu
3271 * callbacks could have added new objects into the freed list, and
3272 * armed the work again.
3273 */
3274 do {
3275 rcu_barrier();
3276 } while (flush_work(&i915->mm.free_work));
3277}
3278
Chris Wilson058d88c2016-08-15 10:49:06 +01003279struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003280i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3281 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003282 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003283 u64 alignment,
3284 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003285
Chris Wilsonaa653a62016-08-04 07:52:27 +01003286int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003287void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003288
Chris Wilson7c108fd2016-10-24 13:42:18 +01003289void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3290
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003291static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003292{
Chris Wilsonee286372015-04-07 16:20:25 +01003293 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003294}
Chris Wilsonee286372015-04-07 16:20:25 +01003295
Chris Wilson96d77632016-10-28 13:58:33 +01003296struct scatterlist *
3297i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3298 unsigned int n, unsigned int *offset);
3299
Dave Gordon033908a2015-12-10 18:51:23 +00003300struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003301i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3302 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003303
Chris Wilson96d77632016-10-28 13:58:33 +01003304struct page *
3305i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3306 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303307
Chris Wilson96d77632016-10-28 13:58:33 +01003308dma_addr_t
3309i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3310 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003311
Chris Wilson03ac84f2016-10-28 13:58:36 +01003312void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3313 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003314int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3315
3316static inline int __must_check
3317i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003318{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003319 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003320
Chris Wilson1233e2d2016-10-28 13:58:37 +01003321 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003322 return 0;
3323
3324 return __i915_gem_object_get_pages(obj);
3325}
3326
3327static inline void
3328__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3329{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003330 GEM_BUG_ON(!obj->mm.pages);
3331
Chris Wilson1233e2d2016-10-28 13:58:37 +01003332 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003333}
3334
3335static inline bool
3336i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3337{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003338 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003339}
3340
3341static inline void
3342__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3343{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003344 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3345 GEM_BUG_ON(!obj->mm.pages);
3346
Chris Wilson1233e2d2016-10-28 13:58:37 +01003347 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003348}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003349
Chris Wilson1233e2d2016-10-28 13:58:37 +01003350static inline void
3351i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003352{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003353 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003354}
3355
Chris Wilson548625e2016-11-01 12:11:34 +00003356enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3357 I915_MM_NORMAL = 0,
3358 I915_MM_SHRINKER
3359};
3360
3361void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3362 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003363void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003364
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003365enum i915_map_type {
3366 I915_MAP_WB = 0,
3367 I915_MAP_WC,
3368};
3369
Chris Wilson0a798eb2016-04-08 12:11:11 +01003370/**
3371 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003372 * @obj: the object to map into kernel address space
3373 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003374 *
3375 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3376 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003377 * the kernel address space. Based on the @type of mapping, the PTE will be
3378 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003379 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003380 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3381 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003382 *
Dave Gordon83052162016-04-12 14:46:16 +01003383 * Returns the pointer through which to access the mapped object, or an
3384 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003385 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003386void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3387 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003388
3389/**
3390 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003391 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003392 *
3393 * After pinning the object and mapping its pages, once you are finished
3394 * with your access, call i915_gem_object_unpin_map() to release the pin
3395 * upon the mapping. Once the pin count reaches zero, that mapping may be
3396 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003397 */
3398static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3399{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003400 i915_gem_object_unpin_pages(obj);
3401}
3402
Chris Wilson43394c72016-08-18 17:16:47 +01003403int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3404 unsigned int *needs_clflush);
3405int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3406 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003407#define CLFLUSH_BEFORE BIT(0)
3408#define CLFLUSH_AFTER BIT(1)
3409#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003410
3411static inline void
3412i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3413{
3414 i915_gem_object_unpin_pages(obj);
3415}
3416
Chris Wilson54cf91d2010-11-25 18:00:26 +00003417int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003418void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003419 struct drm_i915_gem_request *req,
3420 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003421int i915_gem_dumb_create(struct drm_file *file_priv,
3422 struct drm_device *dev,
3423 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003424int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3425 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003426int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003427
3428void i915_gem_track_fb(struct drm_i915_gem_object *old,
3429 struct drm_i915_gem_object *new,
3430 unsigned frontbuffer_bits);
3431
Chris Wilson73cb9702016-10-28 13:58:46 +01003432int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003433
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003434struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003435i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003436
Chris Wilson67d97da2016-07-04 08:08:31 +01003437void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303438
Chris Wilson8c185ec2017-03-16 17:13:02 +00003439static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003440{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003441 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3442}
3443
3444static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3445{
3446 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003447}
3448
3449static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3450{
Chris Wilson8af29b02016-09-09 14:11:47 +01003451 return unlikely(test_bit(I915_WEDGED, &error->flags));
3452}
3453
Chris Wilson8c185ec2017-03-16 17:13:02 +00003454static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003455{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003456 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003457}
3458
3459static inline u32 i915_reset_count(struct i915_gpu_error *error)
3460{
Chris Wilson8af29b02016-09-09 14:11:47 +01003461 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003462}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003463
Chris Wilson0e178ae2017-01-17 17:59:06 +02003464int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003465void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003466void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003467void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003468bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003469
Chris Wilson24145512017-01-24 11:01:35 +00003470void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003471int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3472int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003473void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003474void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003475int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3476 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003477int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3478void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003479int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003480int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3481 unsigned int flags,
3482 long timeout,
3483 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003484int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3485 unsigned int flags,
3486 int priority);
3487#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3488
Chris Wilson2e2f3512015-04-27 13:41:14 +01003489int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003490i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3491int __must_check
3492i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003493int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003494i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003495struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003496i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3497 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003498 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003499void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003500int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003501 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003502int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003503void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003504
Chris Wilsone4ffd172011-04-04 09:44:39 +01003505int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3506 enum i915_cache_level cache_level);
3507
Daniel Vetter1286ff72012-05-10 15:25:09 +02003508struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3509 struct dma_buf *dma_buf);
3510
3511struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3512 struct drm_gem_object *gem_obj, int flags);
3513
Daniel Vetter841cd772014-08-06 15:04:48 +02003514static inline struct i915_hw_ppgtt *
3515i915_vm_to_ppgtt(struct i915_address_space *vm)
3516{
Daniel Vetter841cd772014-08-06 15:04:48 +02003517 return container_of(vm, struct i915_hw_ppgtt, base);
3518}
3519
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003520/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003521int __must_check i915_vma_get_fence(struct i915_vma *vma);
3522int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003523
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003524void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003525void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003526
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003527void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003528void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3529 struct sg_table *pages);
3530void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3531 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003532
Chris Wilsonca585b52016-05-24 14:53:36 +01003533static inline struct i915_gem_context *
3534i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3535{
3536 struct i915_gem_context *ctx;
3537
Chris Wilson091387c2016-06-24 14:00:21 +01003538 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003539
3540 ctx = idr_find(&file_priv->context_idr, id);
3541 if (!ctx)
3542 return ERR_PTR(-ENOENT);
3543
3544 return ctx;
3545}
3546
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003547static inline struct i915_gem_context *
3548i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003549{
Chris Wilson691e6412014-04-09 09:07:36 +01003550 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003551 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003552}
3553
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003554static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003555{
Chris Wilson091387c2016-06-24 14:00:21 +01003556 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003557 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003558}
3559
Chris Wilson69df05e2016-12-18 15:37:21 +00003560static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3561{
Chris Wilsonbf519972016-12-19 10:13:57 +00003562 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3563
3564 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3565 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003566}
3567
Chris Wilson80b204b2016-10-28 13:58:58 +01003568static inline struct intel_timeline *
3569i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3570 struct intel_engine_cs *engine)
3571{
3572 struct i915_address_space *vm;
3573
3574 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3575 return &vm->timeline.engine[engine->id];
3576}
3577
Robert Braggeec688e2016-11-07 19:49:47 +00003578int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3579 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003580void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3581 struct i915_gem_context *ctx,
3582 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003583
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003584/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003585int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003586 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003587 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003588 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003589 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003590int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3591 struct drm_mm_node *node,
3592 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003593int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003594
Ben Widawsky0260c422014-03-22 22:47:21 -07003595/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003596static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003597{
Chris Wilson600f4362016-08-18 17:16:40 +01003598 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003599 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003600 intel_gtt_chipset_flush();
3601}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003602
Chris Wilson9797fbf2012-04-24 15:47:39 +01003603/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003604int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3605 struct drm_mm_node *node, u64 size,
3606 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003607int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3608 struct drm_mm_node *node, u64 size,
3609 unsigned alignment, u64 start,
3610 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003611void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3612 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003613int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003614void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003615struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003616i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003617struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003618i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003619 u32 stolen_offset,
3620 u32 gtt_offset,
3621 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003622
Chris Wilson920cf412016-10-28 13:58:30 +01003623/* i915_gem_internal.c */
3624struct drm_i915_gem_object *
3625i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003626 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003627
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003628/* i915_gem_shrinker.c */
3629unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003630 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003631 unsigned flags);
3632#define I915_SHRINK_PURGEABLE 0x1
3633#define I915_SHRINK_UNBOUND 0x2
3634#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003635#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003636#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003637unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3638void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003639void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003640
3641
Eric Anholt673a3942008-07-30 12:06:12 -07003642/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003643static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003644{
Chris Wilson091387c2016-06-24 14:00:21 +01003645 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003646
3647 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003648 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003649}
3650
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003651u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3652 unsigned int tiling, unsigned int stride);
3653u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3654 unsigned int tiling, unsigned int stride);
3655
Ben Gamari20172632009-02-17 20:08:50 -05003656/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003657#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003658int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003659int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003660void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003661#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003662static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003663static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3664{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003665static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003666#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003667
3668/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003669#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3670
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003671__printf(2, 3)
3672void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003673int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003674 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003675int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003676 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003677 size_t count, loff_t pos);
3678static inline void i915_error_state_buf_release(
3679 struct drm_i915_error_state_buf *eb)
3680{
3681 kfree(eb->buf);
3682}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003683
3684struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003685void i915_capture_error_state(struct drm_i915_private *dev_priv,
3686 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003687 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003688
3689static inline struct i915_gpu_state *
3690i915_gpu_state_get(struct i915_gpu_state *gpu)
3691{
3692 kref_get(&gpu->ref);
3693 return gpu;
3694}
3695
3696void __i915_gpu_state_free(struct kref *kref);
3697static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3698{
3699 if (gpu)
3700 kref_put(&gpu->ref, __i915_gpu_state_free);
3701}
3702
3703struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3704void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003705
Chris Wilson98a2f412016-10-12 10:05:18 +01003706#else
3707
3708static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3709 u32 engine_mask,
3710 const char *error_msg)
3711{
3712}
3713
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003714static inline struct i915_gpu_state *
3715i915_first_error_state(struct drm_i915_private *i915)
3716{
3717 return NULL;
3718}
3719
3720static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003721{
3722}
3723
3724#endif
3725
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003726const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003727
Brad Volkin351e3db2014-02-18 10:15:46 -08003728/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003729int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003730void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003731void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003732int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3733 struct drm_i915_gem_object *batch_obj,
3734 struct drm_i915_gem_object *shadow_batch_obj,
3735 u32 batch_start_offset,
3736 u32 batch_len,
3737 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003738
Robert Braggeec688e2016-11-07 19:49:47 +00003739/* i915_perf.c */
3740extern void i915_perf_init(struct drm_i915_private *dev_priv);
3741extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003742extern void i915_perf_register(struct drm_i915_private *dev_priv);
3743extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003744
Jesse Barnes317c35d2008-08-25 15:11:06 -07003745/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003746extern int i915_save_state(struct drm_i915_private *dev_priv);
3747extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003748
Ben Widawsky0136db52012-04-10 21:17:01 -07003749/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003750void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3751void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003752
Jerome Anandeef57322017-01-25 04:27:49 +05303753/* intel_lpe_audio.c */
3754int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3755void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3756void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303757void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003758 enum pipe pipe, enum port port,
3759 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303760
Chris Wilsonf899fc62010-07-20 15:44:45 -07003761/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003762extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3763extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003764extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3765 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003766
Jani Nikula0184df462015-03-27 00:20:20 +02003767extern struct i2c_adapter *
3768intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003769extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3770extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003771static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003772{
3773 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3774}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003775extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003776
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003777/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003778void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003779bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003780bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003781bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003782bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003783bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003784bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003785bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303786bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3787 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303788bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3789 enum port port);
3790
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003791
Chris Wilson3b617962010-08-24 09:02:58 +01003792/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003793#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003794extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003795extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3796extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003797extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003798extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3799 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003800extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003801 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003802extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003803#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003804static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003805static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3806static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003807static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3808{
3809}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003810static inline int
3811intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3812{
3813 return 0;
3814}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003815static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003816intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003817{
3818 return 0;
3819}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003820static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003821{
3822 return -ENODEV;
3823}
Len Brown65e082c2008-10-24 17:18:10 -04003824#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003825
Jesse Barnes723bfd72010-10-07 16:01:13 -07003826/* intel_acpi.c */
3827#ifdef CONFIG_ACPI
3828extern void intel_register_dsm_handler(void);
3829extern void intel_unregister_dsm_handler(void);
3830#else
3831static inline void intel_register_dsm_handler(void) { return; }
3832static inline void intel_unregister_dsm_handler(void) { return; }
3833#endif /* CONFIG_ACPI */
3834
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003835/* intel_device_info.c */
3836static inline struct intel_device_info *
3837mkwrite_device_info(struct drm_i915_private *dev_priv)
3838{
3839 return (struct intel_device_info *)&dev_priv->info;
3840}
3841
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003842const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003843void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3844void intel_device_info_dump(struct drm_i915_private *dev_priv);
3845
Jesse Barnes79e53942008-11-07 14:24:08 -08003846/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003847extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003848extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003849extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003850extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003851extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003852extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003853extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3854 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003855extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003856extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3857extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003858extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003859extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003860extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003861extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003862 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003863
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003864int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3865 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003866
Chris Wilson6ef3d422010-08-04 20:26:07 +01003867/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003868extern struct intel_overlay_error_state *
3869intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003870extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3871 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003872
Chris Wilsonc0336662016-05-06 15:40:21 +01003873extern struct intel_display_error_state *
3874intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003875extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003876 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003877
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003878int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3879int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003880int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3881 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003882
3883/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303884u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003885int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003886u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003887u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3888void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003889u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3890void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3891u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3892void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003893u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3894void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003895u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3896void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003897u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3898 enum intel_sbi_destination destination);
3899void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3900 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303901u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3902void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003903
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003904/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003905void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003906 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003907void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3908 enum port port, u32 margin, u32 scale,
3909 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003910void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3911void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3912bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3913 enum dpio_phy phy);
3914bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3915 enum dpio_phy phy);
3916uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3917 uint8_t lane_count);
3918void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3919 uint8_t lane_lat_optim_mask);
3920uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3921
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003922void chv_set_phy_signal_level(struct intel_encoder *encoder,
3923 u32 deemph_reg_value, u32 margin_reg_value,
3924 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003925void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3926 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003927void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003928void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3929void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003930void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003931
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003932void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3933 u32 demph_reg_value, u32 preemph_reg_value,
3934 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003935void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003936void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003937void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003938
Ville Syrjälä616bc822015-01-23 21:04:25 +02003939int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3940int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003941u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3942 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303943
Ben Widawsky0b274482013-10-04 21:22:51 -07003944#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3945#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003946
Ben Widawsky0b274482013-10-04 21:22:51 -07003947#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3948#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3949#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3950#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003951
Ben Widawsky0b274482013-10-04 21:22:51 -07003952#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3953#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3954#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3955#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003956
Chris Wilson698b3132014-03-21 13:16:43 +00003957/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3958 * will be implemented using 2 32-bit writes in an arbitrary order with
3959 * an arbitrary delay between them. This can cause the hardware to
3960 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003961 * machine death. For this reason we do not support I915_WRITE64, or
3962 * dev_priv->uncore.funcs.mmio_writeq.
3963 *
3964 * When reading a 64-bit value as two 32-bit values, the delay may cause
3965 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3966 * occasionally a 64-bit register does not actualy support a full readq
3967 * and must be read using two 32-bit reads.
3968 *
3969 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003970 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003971#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003972
Chris Wilson50877442014-03-21 12:41:53 +00003973#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003974 u32 upper, lower, old_upper, loop = 0; \
3975 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003976 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003977 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003978 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003979 upper = I915_READ(upper_reg); \
3980 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003981 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003982
Zou Nan haicae58522010-11-09 17:17:32 +08003983#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3984#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3985
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003986#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003987static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003988 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003989{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003990 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003991}
3992
3993#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003994static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003995 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003996{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003997 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003998}
3999__raw_read(8, b)
4000__raw_read(16, w)
4001__raw_read(32, l)
4002__raw_read(64, q)
4003
4004__raw_write(8, b)
4005__raw_write(16, w)
4006__raw_write(32, l)
4007__raw_write(64, q)
4008
4009#undef __raw_read
4010#undef __raw_write
4011
Chris Wilsona6111f72015-04-07 16:21:02 +01004012/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004013 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01004014 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004015 *
Chris Wilsona6111f72015-04-07 16:21:02 +01004016 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004017 *
4018 * As an example, these accessors can possibly be used between:
4019 *
4020 * spin_lock_irq(&dev_priv->uncore.lock);
4021 * intel_uncore_forcewake_get__locked();
4022 *
4023 * and
4024 *
4025 * intel_uncore_forcewake_put__locked();
4026 * spin_unlock_irq(&dev_priv->uncore.lock);
4027 *
4028 *
4029 * Note: some registers may not need forcewake held, so
4030 * intel_uncore_forcewake_{get,put} can be omitted, see
4031 * intel_uncore_forcewake_for_reg().
4032 *
4033 * Certain architectures will die if the same cacheline is concurrently accessed
4034 * by different clients (e.g. on Ivybridge). Access to registers should
4035 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4036 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004037 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004038#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4039#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004040#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004041#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4042
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004043/* "Broadcast RGB" property */
4044#define INTEL_BROADCAST_RGB_AUTO 0
4045#define INTEL_BROADCAST_RGB_FULL 1
4046#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004047
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004048static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004049{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004050 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004051 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004052 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304053 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004054 else
4055 return VGACNTRL;
4056}
4057
Imre Deakdf977292013-05-21 20:03:17 +03004058static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4059{
4060 unsigned long j = msecs_to_jiffies(m);
4061
4062 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4063}
4064
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004065static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4066{
4067 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4068}
4069
Imre Deakdf977292013-05-21 20:03:17 +03004070static inline unsigned long
4071timespec_to_jiffies_timeout(const struct timespec *value)
4072{
4073 unsigned long j = timespec_to_jiffies(value);
4074
4075 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4076}
4077
Paulo Zanonidce56b32013-12-19 14:29:40 -02004078/*
4079 * If you need to wait X milliseconds between events A and B, but event B
4080 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4081 * when event A happened, then just before event B you call this function and
4082 * pass the timestamp as the first argument, and X as the second argument.
4083 */
4084static inline void
4085wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4086{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004087 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004088
4089 /*
4090 * Don't re-read the value of "jiffies" every time since it may change
4091 * behind our back and break the math.
4092 */
4093 tmp_jiffies = jiffies;
4094 target_jiffies = timestamp_jiffies +
4095 msecs_to_jiffies_timeout(to_wait_ms);
4096
4097 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004098 remaining_jiffies = target_jiffies - tmp_jiffies;
4099 while (remaining_jiffies)
4100 remaining_jiffies =
4101 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004102 }
4103}
Chris Wilson221fe792016-09-09 14:11:51 +01004104
4105static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004106__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004107{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004108 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004109 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004110
Chris Wilson309663a2017-02-23 07:44:07 +00004111 /* Note that the engine may have wrapped around the seqno, and
4112 * so our request->global_seqno will be ahead of the hardware,
4113 * even though it completed the request before wrapping. We catch
4114 * this by kicking all the waiters before resetting the seqno
4115 * in hardware, and also signal the fence.
4116 */
4117 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4118 return true;
4119
Chris Wilson754c9fd2017-02-23 07:44:14 +00004120 /* The request was dequeued before we were awoken. We check after
4121 * inspecting the hw to confirm that this was the same request
4122 * that generated the HWS update. The memory barriers within
4123 * the request execution are sufficient to ensure that a check
4124 * after reading the value from hw matches this request.
4125 */
4126 seqno = i915_gem_request_global_seqno(req);
4127 if (!seqno)
4128 return false;
4129
Chris Wilson7ec2c732016-07-01 17:23:22 +01004130 /* Before we do the heavier coherent read of the seqno,
4131 * check the value (hopefully) in the CPU cacheline.
4132 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004133 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004134 return true;
4135
Chris Wilson688e6c72016-07-01 17:23:15 +01004136 /* Ensure our read of the seqno is coherent so that we
4137 * do not "miss an interrupt" (i.e. if this is the last
4138 * request and the seqno write from the GPU is not visible
4139 * by the time the interrupt fires, we will see that the
4140 * request is incomplete and go back to sleep awaiting
4141 * another interrupt that will never come.)
4142 *
4143 * Strictly, we only need to do this once after an interrupt,
4144 * but it is easier and safer to do it every time the waiter
4145 * is woken.
4146 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004147 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004148 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004149 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004150
Chris Wilson3d5564e2016-07-01 17:23:23 +01004151 /* The ordering of irq_posted versus applying the barrier
4152 * is crucial. The clearing of the current irq_posted must
4153 * be visible before we perform the barrier operation,
4154 * such that if a subsequent interrupt arrives, irq_posted
4155 * is reasserted and our task rewoken (which causes us to
4156 * do another __i915_request_irq_complete() immediately
4157 * and reapply the barrier). Conversely, if the clear
4158 * occurs after the barrier, then an interrupt that arrived
4159 * whilst we waited on the barrier would not trigger a
4160 * barrier on the next pass, and the read may not see the
4161 * seqno update.
4162 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004163 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004164
4165 /* If we consume the irq, but we are no longer the bottom-half,
4166 * the real bottom-half may not have serialised their own
4167 * seqno check with the irq-barrier (i.e. may have inspected
4168 * the seqno before we believe it coherent since they see
4169 * irq_posted == false but we are still running).
4170 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004171 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004172 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004173 /* Note that if the bottom-half is changed as we
4174 * are sending the wake-up, the new bottom-half will
4175 * be woken by whomever made the change. We only have
4176 * to worry about when we steal the irq-posted for
4177 * ourself.
4178 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004179 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004180 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004181
Chris Wilson754c9fd2017-02-23 07:44:14 +00004182 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004183 return true;
4184 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004185
Chris Wilson688e6c72016-07-01 17:23:15 +01004186 return false;
4187}
4188
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004189void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4190bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4191
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004192/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4193 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4194 * perform the operation. To check beforehand, pass in the parameters to
4195 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4196 * you only need to pass in the minor offsets, page-aligned pointers are
4197 * always valid.
4198 *
4199 * For just checking for SSE4.1, in the foreknowledge that the future use
4200 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4201 */
4202#define i915_can_memcpy_from_wc(dst, src, len) \
4203 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4204
4205#define i915_has_memcpy_from_wc() \
4206 i915_memcpy_from_wc(NULL, NULL, 0)
4207
Chris Wilsonc58305a2016-08-19 16:54:28 +01004208/* i915_mm.c */
4209int remap_io_mapping(struct vm_area_struct *vma,
4210 unsigned long addr, unsigned long pfn, unsigned long size,
4211 struct io_mapping *iomap);
4212
Chris Wilsone59dc172017-02-22 11:40:45 +00004213static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4214{
4215 return (obj->cache_level != I915_CACHE_NONE ||
4216 HAS_LLC(to_i915(obj->base.dev)));
4217}
4218
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219#endif