blob: 452cedd6382bc61803ded03355e6ca2b49414fb8 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Eddie Dong97222cc2007-09-12 10:58:04 +03002
3/*
4 * Local APIC virtualization
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2007 Novell
8 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +030010 *
11 * Authors:
12 * Dor Laor <dor.laor@qumranet.com>
13 * Gregory Haskins <ghaskins@novell.com>
14 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
15 *
16 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
Eddie Dong97222cc2007-09-12 10:58:04 +030017 */
18
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030020#include <linux/kvm.h>
21#include <linux/mm.h>
22#include <linux/highmem.h>
23#include <linux/smp.h>
24#include <linux/hrtimer.h>
25#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040026#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070027#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050034#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070035#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030036#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020041#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030042#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
Eddie Dong97222cc2007-09-12 10:58:04 +030055/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050056#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030057#define LAPIC_MMIO_LENGTH (1 << 12)
58/* followed define is not in apicdef.h */
59#define APIC_SHORT_MASK 0xc0000
60#define APIC_DEST_NOSHORT 0x0
61#define APIC_DEST_MASK 0x800
62#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090063#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030064
Nadav Amit394457a2014-10-03 00:30:52 +030065#define APIC_BROADCAST 0xFF
66#define X2APIC_BROADCAST 0xFFFFFFFFul
67
Wanpeng Lid0f5a862019-09-17 16:16:26 +080068static bool lapic_timer_advance_dynamic __read_mostly;
Wanpeng Lia0f00372019-09-26 08:54:03 +080069#define LAPIC_TIMER_ADVANCE_ADJUST_MIN 100 /* clock cycles */
70#define LAPIC_TIMER_ADVANCE_ADJUST_MAX 10000 /* clock cycles */
71#define LAPIC_TIMER_ADVANCE_NS_INIT 1000
72#define LAPIC_TIMER_ADVANCE_NS_MAX 5000
Wanpeng Li3b8a5df2018-10-09 09:02:08 +080073/* step-by-step approximation to mitigate fluctuation */
74#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8
75
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030076static inline int apic_test_vector(int vec, void *bitmap)
77{
78 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
79}
80
Yang Zhang10606912013-04-11 19:21:38 +080081bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
82{
83 struct kvm_lapic *apic = vcpu->arch.apic;
84
85 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
86 apic_test_vector(vector, apic->regs + APIC_IRR);
87}
88
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030089static inline int __apic_test_and_set_vector(int vec, void *bitmap)
90{
91 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
92}
93
94static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
95{
96 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
97}
98
Gleb Natapovc5cc4212012-08-05 15:58:30 +030099struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300100struct static_key_deferred apic_sw_disabled __read_mostly;
101
Eddie Dong97222cc2007-09-12 10:58:04 +0300102static inline int apic_enabled(struct kvm_lapic *apic)
103{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300104 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300105}
106
Eddie Dong97222cc2007-09-12 10:58:04 +0300107#define LVT_MASK \
108 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
109
110#define LINT_MASK \
111 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
112 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
113
Radim Krčmář6e500432016-12-15 18:06:46 +0100114static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
115{
116 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
117}
118
119static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
120{
121 return apic->vcpu->vcpu_id;
122}
123
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800124bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
125{
126 return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
127}
128EXPORT_SYMBOL_GPL(kvm_can_post_timer_interrupt);
129
130static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
131{
132 return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
133}
134
Radim Krčmáře45115b2016-07-12 22:09:19 +0200135static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
136 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
137 switch (map->mode) {
138 case KVM_APIC_MODE_X2APIC: {
139 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200140 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100141
Radim Krčmáře45115b2016-07-12 22:09:19 +0200142 if (offset <= max_apic_id) {
143 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100144
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200145 offset = array_index_nospec(offset, map->max_apic_id + 1);
Radim Krčmáře45115b2016-07-12 22:09:19 +0200146 *cluster = &map->phys_map[offset];
147 *mask = dest_id & (0xffff >> (16 - cluster_size));
148 } else {
149 *mask = 0;
150 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100151
Radim Krčmáře45115b2016-07-12 22:09:19 +0200152 return true;
153 }
154 case KVM_APIC_MODE_XAPIC_FLAT:
155 *cluster = map->xapic_flat_map;
156 *mask = dest_id & 0xff;
157 return true;
158 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100159 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200160 *mask = dest_id & 0xf;
161 return true;
162 default:
163 /* Not optimized. */
164 return false;
165 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300166}
167
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200168static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100169{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200170 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100171
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200172 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100173}
174
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300175static void recalculate_apic_map(struct kvm *kvm)
176{
177 struct kvm_apic_map *new, *old = NULL;
178 struct kvm_vcpu *vcpu;
179 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100180 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300181
182 mutex_lock(&kvm->arch.apic_map_lock);
183
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200184 kvm_for_each_vcpu(i, vcpu, kvm)
185 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100186 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200187
Michal Hockoa7c3e902017-05-08 15:57:09 -0700188 new = kvzalloc(sizeof(struct kvm_apic_map) +
Ben Gardon254272c2019-02-11 11:02:50 -0800189 sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
190 GFP_KERNEL_ACCOUNT);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200191
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300192 if (!new)
193 goto out;
194
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200195 new->max_apic_id = max_id;
196
Nadav Amit173beed2014-11-02 11:54:54 +0200197 kvm_for_each_vcpu(i, vcpu, kvm) {
198 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200199 struct kvm_lapic **cluster;
200 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100201 u32 ldr;
202 u8 xapic_id;
203 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300204
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100205 if (!kvm_apic_present(vcpu))
206 continue;
207
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100208 xapic_id = kvm_xapic_id(apic);
209 x2apic_id = kvm_x2apic_id(apic);
210
211 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
212 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
213 x2apic_id <= new->max_apic_id)
214 new->phys_map[x2apic_id] = apic;
215 /*
216 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
217 * prevent them from masking VCPUs with APIC ID <= 0xff.
218 */
219 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
220 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100221
Radim Krcmarb14c8762019-08-13 23:37:37 -0400222 if (!kvm_apic_sw_enabled(apic))
223 continue;
224
Radim Krčmář6e500432016-12-15 18:06:46 +0100225 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
226
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100227 if (apic_x2apic_mode(apic)) {
228 new->mode |= KVM_APIC_MODE_X2APIC;
229 } else if (ldr) {
230 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500231 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100232 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
233 else
234 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
235 }
236
Radim Krčmáře45115b2016-07-12 22:09:19 +0200237 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100238 continue;
239
Radim Krčmáře45115b2016-07-12 22:09:19 +0200240 if (mask)
241 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300242 }
243out:
244 old = rcu_dereference_protected(kvm->arch.apic_map,
245 lockdep_is_held(&kvm->arch.apic_map_lock));
246 rcu_assign_pointer(kvm->arch.apic_map, new);
247 mutex_unlock(&kvm->arch.apic_map_lock);
248
249 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200250 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800251
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700252 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300253}
254
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300255static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
256{
Radim Krčmáře4627552014-10-30 15:06:45 +0100257 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300258
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500259 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100260
261 if (enabled != apic->sw_enabled) {
262 apic->sw_enabled = enabled;
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800263 if (enabled)
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300264 static_key_slow_dec_deferred(&apic_sw_disabled);
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800265 else
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300266 static_key_slow_inc(&apic_sw_disabled.key);
Radim Krcmarb14c8762019-08-13 23:37:37 -0400267
268 recalculate_apic_map(apic->vcpu->kvm);
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300269 }
270}
271
Radim Krčmářa92e2542016-07-12 22:09:22 +0200272static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300273{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500274 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300275 recalculate_apic_map(apic->vcpu->kvm);
276}
277
278static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
279{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500280 kvm_lapic_set_reg(apic, APIC_LDR, id);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300281 recalculate_apic_map(apic->vcpu->kvm);
282}
283
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000284static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
285{
286 return ((id >> 4) << 16) | (1 << (id & 0xf));
287}
288
Radim Krčmářa92e2542016-07-12 22:09:22 +0200289static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200290{
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000291 u32 ldr = kvm_apic_calc_x2apic_ldr(id);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200292
Radim Krčmář6e500432016-12-15 18:06:46 +0100293 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
294
Radim Krčmářa92e2542016-07-12 22:09:22 +0200295 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500296 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200297 recalculate_apic_map(apic->vcpu->kvm);
298}
299
Eddie Dong97222cc2007-09-12 10:58:04 +0300300static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
301{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500302 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300303}
304
305static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
306{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500307 return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300308}
309
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800310static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
311{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100312 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800313}
314
Eddie Dong97222cc2007-09-12 10:58:04 +0300315static inline int apic_lvtt_period(struct kvm_lapic *apic)
316{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100317 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800318}
319
320static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
321{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100322 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300323}
324
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200325static inline int apic_lvt_nmi_mode(u32 lvt_val)
326{
327 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
328}
329
Gleb Natapovfc61b802009-07-05 17:39:35 +0300330void kvm_apic_set_version(struct kvm_vcpu *vcpu)
331{
332 struct kvm_lapic *apic = vcpu->arch.apic;
333 struct kvm_cpuid_entry2 *feat;
334 u32 v = APIC_VERSION;
335
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100336 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300337 return;
338
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100339 /*
340 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
341 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
342 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
343 * version first and level-triggered interrupts never get EOIed in
344 * IOAPIC.
345 */
Gleb Natapovfc61b802009-07-05 17:39:35 +0300346 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100347 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
348 !ioapic_in_kernel(vcpu->kvm))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300349 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500350 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300351}
352
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500353static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800354 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300355 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
356 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
357 LINT_MASK, LINT_MASK, /* LVT0-1 */
358 LVT_MASK /* LVTERR */
359};
360
361static int find_highest_vector(void *bitmap)
362{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900363 int vec;
364 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300365
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900366 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
367 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
368 reg = bitmap + REG_POS(vec);
369 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100370 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900371 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300372
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900373 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300374}
375
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300376static u8 count_vectors(void *bitmap)
377{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900378 int vec;
379 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300380 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900381
382 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
383 reg = bitmap + REG_POS(vec);
384 count += hweight32(*reg);
385 }
386
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300387 return count;
388}
389
Liran Alone7387b02017-12-24 18:12:54 +0200390bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
Yang Zhanga20ed542013-04-11 19:25:15 +0800391{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100392 u32 i, vec;
Liran Alone7387b02017-12-24 18:12:54 +0200393 u32 pir_val, irr_val, prev_irr_val;
394 int max_updated_irr;
395
396 max_updated_irr = -1;
397 *max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800398
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100399 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200400 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100401 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200402 if (pir_val) {
Liran Alone7387b02017-12-24 18:12:54 +0200403 prev_irr_val = irr_val;
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100404 irr_val |= xchg(&pir[i], 0);
405 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Liran Alone7387b02017-12-24 18:12:54 +0200406 if (prev_irr_val != irr_val) {
407 max_updated_irr =
408 __fls(irr_val ^ prev_irr_val) + vec;
409 }
Paolo Bonziniad361092016-09-20 16:15:05 +0200410 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100411 if (irr_val)
Liran Alone7387b02017-12-24 18:12:54 +0200412 *max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800413 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100414
Liran Alone7387b02017-12-24 18:12:54 +0200415 return ((max_updated_irr != -1) &&
416 (max_updated_irr == *max_irr));
Yang Zhanga20ed542013-04-11 19:25:15 +0800417}
Wincy Van705699a2015-02-03 23:58:17 +0800418EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
419
Liran Alone7387b02017-12-24 18:12:54 +0200420bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
Wincy Van705699a2015-02-03 23:58:17 +0800421{
422 struct kvm_lapic *apic = vcpu->arch.apic;
423
Liran Alone7387b02017-12-24 18:12:54 +0200424 return __kvm_apic_update_irr(pir, apic->regs, max_irr);
Wincy Van705699a2015-02-03 23:58:17 +0800425}
Yang Zhanga20ed542013-04-11 19:25:15 +0800426EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
427
Gleb Natapov33e4c682009-06-11 11:06:51 +0300428static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300429{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300430 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300431}
432
433static inline int apic_find_highest_irr(struct kvm_lapic *apic)
434{
435 int result;
436
Yang Zhangc7c9c562013-01-25 10:18:51 +0800437 /*
438 * Note that irr_pending is just a hint. It will be always
439 * true with virtual interrupt delivery enabled.
440 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300441 if (!apic->irr_pending)
442 return -1;
443
444 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300445 ASSERT(result == -1 || result >= 16);
446
447 return result;
448}
449
Gleb Natapov33e4c682009-06-11 11:06:51 +0300450static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
451{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800452 struct kvm_vcpu *vcpu;
453
454 vcpu = apic->vcpu;
455
Andrey Smetanind62caab2015-11-10 15:36:33 +0300456 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100457 /* need to update RVI */
Wei Yangee171d22019-03-31 19:17:22 -0700458 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100459 kvm_x86_ops->hwapic_irr_update(vcpu,
460 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200461 } else {
462 apic->irr_pending = false;
Wei Yangee171d22019-03-31 19:17:22 -0700463 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200464 if (apic_search_irr(apic) != -1)
465 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800466 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300467}
468
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300469static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
470{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800471 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200472
Wanpeng Li56cc2402014-08-05 12:42:24 +0800473 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
474 return;
475
476 vcpu = apic->vcpu;
477
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300478 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800479 * With APIC virtualization enabled, all caching is disabled
480 * because the processor can modify ISR under the hood. Instead
481 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300482 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300483 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200484 kvm_x86_ops->hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800485 else {
486 ++apic->isr_count;
487 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
488 /*
489 * ISR (in service register) bit is set when injecting an interrupt.
490 * The highest vector is injected. Thus the latest bit set matches
491 * the highest bit in ISR.
492 */
493 apic->highest_isr_cache = vec;
494 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300495}
496
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200497static inline int apic_find_highest_isr(struct kvm_lapic *apic)
498{
499 int result;
500
501 /*
502 * Note that isr_count is always 1, and highest_isr_cache
503 * is always -1, with APIC virtualization enabled.
504 */
505 if (!apic->isr_count)
506 return -1;
507 if (likely(apic->highest_isr_cache != -1))
508 return apic->highest_isr_cache;
509
510 result = find_highest_vector(apic->regs + APIC_ISR);
511 ASSERT(result == -1 || result >= 16);
512
513 return result;
514}
515
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300516static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
517{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200518 struct kvm_vcpu *vcpu;
519 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
520 return;
521
522 vcpu = apic->vcpu;
523
524 /*
525 * We do get here for APIC virtualization enabled if the guest
526 * uses the Hyper-V APIC enlightenment. In this case we may need
527 * to trigger a new interrupt delivery by writing the SVI field;
528 * on the other hand isr_count and highest_isr_cache are unused
529 * and must be left alone.
530 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300531 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200532 kvm_x86_ops->hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200533 apic_find_highest_isr(apic));
534 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300535 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200536 BUG_ON(apic->isr_count < 0);
537 apic->highest_isr_cache = -1;
538 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300539}
540
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800541int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
542{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300543 /* This may race with setting of irr in __apic_accept_irq() and
544 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
545 * will cause vmexit immediately and the value will be recalculated
546 * on the next vmentry.
547 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100548 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800549}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100550EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800551
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200552static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800553 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100554 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200555
Yang Zhangb4f22252013-04-11 19:21:37 +0800556int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100557 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300558{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800559 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800560
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200561 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800562 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300563}
564
Miaohe Lin1a686232019-11-09 17:46:49 +0800565static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
566 struct kvm_lapic_irq *irq, u32 min)
567{
568 int i, count = 0;
569 struct kvm_vcpu *vcpu;
570
571 if (min > map->max_apic_id)
572 return 0;
573
574 for_each_set_bit(i, ipi_bitmap,
575 min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
576 if (map->phys_map[min + i]) {
577 vcpu = map->phys_map[min + i]->vcpu;
578 count += kvm_apic_set_irq(vcpu, irq, NULL);
579 }
580 }
581
582 return count;
583}
584
Wanpeng Li4180bf12018-07-23 14:39:54 +0800585int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
Wanpeng Libdf7ffc2018-08-30 10:03:30 +0800586 unsigned long ipi_bitmap_high, u32 min,
Wanpeng Li4180bf12018-07-23 14:39:54 +0800587 unsigned long icr, int op_64_bit)
588{
Wanpeng Li4180bf12018-07-23 14:39:54 +0800589 struct kvm_apic_map *map;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800590 struct kvm_lapic_irq irq = {0};
591 int cluster_size = op_64_bit ? 64 : 32;
Miaohe Lin1a686232019-11-09 17:46:49 +0800592 int count;
593
594 if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
595 return -KVM_EINVAL;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800596
597 irq.vector = icr & APIC_VECTOR_MASK;
598 irq.delivery_mode = icr & APIC_MODE_MASK;
599 irq.level = (icr & APIC_INT_ASSERT) != 0;
600 irq.trig_mode = icr & APIC_INT_LEVELTRIG;
601
Wanpeng Li4180bf12018-07-23 14:39:54 +0800602 rcu_read_lock();
603 map = rcu_dereference(kvm->arch.apic_map);
604
Miaohe Lin1a686232019-11-09 17:46:49 +0800605 count = -EOPNOTSUPP;
606 if (likely(map)) {
607 count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
608 min += cluster_size;
609 count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
Wanpeng Li38ab0122018-11-20 09:39:30 +0800610 }
611
Wanpeng Li4180bf12018-07-23 14:39:54 +0800612 rcu_read_unlock();
613 return count;
614}
615
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300616static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
617{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200618
619 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
620 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300621}
622
623static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
624{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200625
626 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
627 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300628}
629
630static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
631{
632 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
633}
634
635static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
636{
637 u8 val;
638 if (pv_eoi_get_user(vcpu, &val) < 0)
Yi Wang0d888002019-07-06 01:08:48 +0800639 printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800640 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300641 return val & 0x1;
642}
643
644static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
645{
646 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800647 printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800648 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300649 return;
650 }
651 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
652}
653
654static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
655{
656 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800657 printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800658 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300659 return;
660 }
661 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
662}
663
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100664static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
665{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100666 int highest_irr;
Liran Alonfa59cc02017-12-24 18:12:53 +0200667 if (apic->vcpu->arch.apicv_active)
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100668 highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
669 else
670 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100671 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
672 return -1;
673 return highest_irr;
674}
675
676static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300677{
Avi Kivity3842d132010-07-27 12:30:24 +0300678 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300679 int isr;
680
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500681 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
682 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300683 isr = apic_find_highest_isr(apic);
684 isrv = (isr != -1) ? isr : 0;
685
686 if ((tpr & 0xf0) >= (isrv & 0xf0))
687 ppr = tpr & 0xff;
688 else
689 ppr = isrv & 0xf0;
690
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100691 *new_ppr = ppr;
692 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500693 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100694
695 return ppr < old_ppr;
696}
697
698static void apic_update_ppr(struct kvm_lapic *apic)
699{
700 u32 ppr;
701
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100702 if (__apic_update_ppr(apic, &ppr) &&
703 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100704 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300705}
706
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100707void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
708{
709 apic_update_ppr(vcpu->arch.apic);
710}
711EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
712
Eddie Dong97222cc2007-09-12 10:58:04 +0300713static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
714{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500715 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300716 apic_update_ppr(apic);
717}
718
Radim Krčmář03d22492015-02-12 19:41:31 +0100719static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300720{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100721 return mda == (apic_x2apic_mode(apic) ?
722 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300723}
724
Radim Krčmář03d22492015-02-12 19:41:31 +0100725static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300726{
Radim Krčmář03d22492015-02-12 19:41:31 +0100727 if (kvm_apic_broadcast(apic, mda))
728 return true;
729
730 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100731 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100732
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100733 /*
734 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
735 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
736 * this allows unique addressing of VCPUs with APIC ID over 0xff.
737 * The 0xff condition is needed because writeable xAPIC ID.
738 */
739 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
740 return true;
741
Radim Krčmářb4535b52016-12-15 18:06:47 +0100742 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300743}
744
Radim Krčmář52c233a2015-01-29 22:48:48 +0100745static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300746{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300747 u32 logical_id;
748
Nadav Amit394457a2014-10-03 00:30:52 +0300749 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100750 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300751
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500752 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300753
Radim Krčmář9368b562015-01-29 22:48:49 +0100754 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100755 return ((logical_id >> 16) == (mda >> 16))
756 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100757
758 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300759
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500760 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300761 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100762 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300763 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100764 return ((logical_id >> 4) == (mda >> 4))
765 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300766 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100767 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300768 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300769}
770
Radim Krčmářc5192652016-07-12 22:09:28 +0200771/* The KVM local APIC implementation has two quirks:
772 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100773 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
774 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
775 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200776 *
777 * - in-kernel IOAPIC messages have to be delivered directly to
778 * x2APIC, because the kernel does not support interrupt remapping.
779 * In order to support broadcast without interrupt remapping, x2APIC
780 * rewrites the destination of non-IPI messages from APIC_BROADCAST
781 * to X2APIC_BROADCAST.
782 *
783 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
784 * important when userspace wants to use x2APIC-format MSIs, because
785 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100786 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200787static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
788 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100789{
790 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100791
Radim Krčmářc5192652016-07-12 22:09:28 +0200792 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100793 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100794 return X2APIC_BROADCAST;
795
Radim Krčmářb4535b52016-12-15 18:06:47 +0100796 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100797}
798
Radim Krčmář52c233a2015-01-29 22:48:48 +0100799bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300800 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300801{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800802 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200803 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300804
Zachary Amsdenbd371392010-06-14 11:42:15 -1000805 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300806 switch (short_hand) {
807 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100808 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100809 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200810 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100811 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300812 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100813 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300814 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100815 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300816 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100817 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100819 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300820 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300821}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500822EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300823
Feng Wu520040142016-01-25 16:53:33 +0800824int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
825 const unsigned long *bitmap, u32 bitmap_size)
826{
827 u32 mod;
828 int i, idx = -1;
829
830 mod = vector % dest_vcpus;
831
832 for (i = 0; i <= mod; i++) {
833 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
834 BUG_ON(idx == bitmap_size);
835 }
836
837 return idx;
838}
839
Radim Krčmář4efd8052016-02-12 15:00:15 +0100840static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
841{
842 if (!kvm->arch.disabled_lapic_found) {
843 kvm->arch.disabled_lapic_found = true;
844 printk(KERN_INFO
845 "Disabled LAPIC found during irq injection\n");
846 }
847}
848
Radim Krčmářc5192652016-07-12 22:09:28 +0200849static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
850 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
851{
852 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
853 if ((irq->dest_id == APIC_BROADCAST &&
854 map->mode != KVM_APIC_MODE_X2APIC))
855 return true;
856 if (irq->dest_id == X2APIC_BROADCAST)
857 return true;
858 } else {
859 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
860 if (irq->dest_id == (x2apic_ipi ?
861 X2APIC_BROADCAST : APIC_BROADCAST))
862 return true;
863 }
864
865 return false;
866}
867
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200868/* Return true if the interrupt can be handled by using *bitmap as index mask
869 * for valid destinations in *dst array.
870 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
871 * Note: we may have zero kvm_lapic destinations when we return true, which
872 * means that the interrupt should be dropped. In this case, *bitmap would be
873 * zero and *dst undefined.
874 */
875static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
876 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
877 struct kvm_apic_map *map, struct kvm_lapic ***dst,
878 unsigned long *bitmap)
879{
880 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200881
882 if (irq->shorthand == APIC_DEST_SELF && src) {
883 *dst = src;
884 *bitmap = 1;
885 return true;
886 } else if (irq->shorthand)
887 return false;
888
Radim Krčmářc5192652016-07-12 22:09:28 +0200889 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200890 return false;
891
892 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200893 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200894 *bitmap = 0;
895 } else {
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200896 u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
897 *dst = &map->phys_map[dest_id];
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200898 *bitmap = 1;
899 }
900 return true;
901 }
902
Radim Krčmáře45115b2016-07-12 22:09:19 +0200903 *bitmap = 0;
904 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
905 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200906 return false;
907
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200908 if (!kvm_lowest_prio_delivery(irq))
909 return true;
910
911 if (!kvm_vector_hashing_enabled()) {
912 lowest = -1;
913 for_each_set_bit(i, bitmap, 16) {
914 if (!(*dst)[i])
915 continue;
916 if (lowest < 0)
917 lowest = i;
918 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
919 (*dst)[lowest]->vcpu) < 0)
920 lowest = i;
921 }
922 } else {
923 if (!*bitmap)
924 return true;
925
926 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
927 bitmap, 16);
928
929 if (!(*dst)[lowest]) {
930 kvm_apic_disabled_lapic_found(kvm);
931 *bitmap = 0;
932 return true;
933 }
934 }
935
936 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
937
938 return true;
939}
940
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300941bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100942 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300943{
944 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200945 unsigned long bitmap;
946 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300947 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200948 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300949
950 *r = -1;
951
952 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800953 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300954 return true;
955 }
956
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300957 rcu_read_lock();
958 map = rcu_dereference(kvm->arch.apic_map);
959
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200960 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200961 if (ret) {
962 *r = 0;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200963 for_each_set_bit(i, &bitmap, 16) {
964 if (!dst[i])
965 continue;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200966 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100967 }
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200968 }
Radim Krčmář3548a252015-02-12 19:41:33 +0100969
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300970 rcu_read_unlock();
971 return ret;
972}
973
Feng Wu6228a0d2016-01-25 16:53:34 +0800974/*
975 * This routine tries to handler interrupts in posted mode, here is how
976 * it deals with different cases:
977 * - For single-destination interrupts, handle it in posted mode
978 * - Else if vector hashing is enabled and it is a lowest-priority
979 * interrupt, handle it in posted mode and use the following mechanism
980 * to find the destinaiton vCPU.
981 * 1. For lowest-priority interrupts, store all the possible
982 * destination vCPUs in an array.
983 * 2. Use "guest vector % max number of destination vCPUs" to find
984 * the right destination vCPU in the array for the lowest-priority
985 * interrupt.
986 * - Otherwise, use remapped mode to inject the interrupt.
987 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800988bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
989 struct kvm_vcpu **dest_vcpu)
990{
991 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200992 unsigned long bitmap;
993 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +0800994 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +0800995
996 if (irq->shorthand)
997 return false;
998
999 rcu_read_lock();
1000 map = rcu_dereference(kvm->arch.apic_map);
1001
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001002 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
1003 hweight16(bitmap) == 1) {
1004 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +08001005
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001006 if (dst[i]) {
1007 *dest_vcpu = dst[i]->vcpu;
1008 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +08001009 }
Feng Wu8feb4a02015-09-18 22:29:47 +08001010 }
1011
Feng Wu8feb4a02015-09-18 22:29:47 +08001012 rcu_read_unlock();
1013 return ret;
1014}
1015
Eddie Dong97222cc2007-09-12 10:58:04 +03001016/*
1017 * Add a pending IRQ into lapic.
1018 * Return 1 if successfully added and 0 if discarded.
1019 */
1020static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +08001021 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001022 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +03001023{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001024 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +03001025 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +03001026
Paolo Bonzinia183b632014-09-11 11:51:02 +02001027 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
1028 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +03001029 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001030 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +02001031 vcpu->arch.apic_arb_prio++;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001032 /* fall through */
Gleb Natapove1035712009-03-05 16:34:59 +02001033 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001034 if (unlikely(trig_mode && !level))
1035 break;
1036
Eddie Dong97222cc2007-09-12 10:58:04 +03001037 /* FIXME add logic for vcpu on reset */
1038 if (unlikely(!apic_enabled(apic)))
1039 break;
1040
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001041 result = 1;
1042
Joerg Roedel9daa5002016-02-29 16:04:44 +01001043 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001044 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +01001045 dest_map->vectors[vcpu->vcpu_id] = vector;
1046 }
Avi Kivitya5d36f82009-12-29 12:42:16 +02001047
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001048 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
1049 if (trig_mode)
Wei Yangee171d22019-03-31 19:17:22 -07001050 kvm_lapic_set_vector(vector,
1051 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001052 else
Wei Yangee171d22019-03-31 19:17:22 -07001053 kvm_lapic_clear_vector(vector,
1054 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001055 }
1056
Andrey Smetanind62caab2015-11-10 15:36:33 +03001057 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +08001058 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001059 else {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001060 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +08001061
1062 kvm_make_request(KVM_REQ_EVENT, vcpu);
1063 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001064 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001065 break;
1066
1067 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +05301068 result = 1;
1069 vcpu->arch.pv.pv_unhalted = 1;
1070 kvm_make_request(KVM_REQ_EVENT, vcpu);
1071 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001072 break;
1073
1074 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +02001075 result = 1;
1076 kvm_make_request(KVM_REQ_SMI, vcpu);
1077 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001078 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001079
Eddie Dong97222cc2007-09-12 10:58:04 +03001080 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001081 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001082 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001083 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001084 break;
1085
1086 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001087 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001088 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001089 /* assumes that there are only KVM_APIC_INIT/SIPI */
1090 apic->pending_events = (1UL << KVM_APIC_INIT);
1091 /* make sure pending_events is visible before sending
1092 * the request */
1093 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +03001094 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001095 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001096 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001097 break;
1098
1099 case APIC_DM_STARTUP:
Jan Kiszka66450a22013-03-13 12:42:34 +01001100 result = 1;
1101 apic->sipi_vector = vector;
1102 /* make sure sipi_vector is visible for the receiver */
1103 smp_wmb();
1104 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1105 kvm_make_request(KVM_REQ_EVENT, vcpu);
1106 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001107 break;
1108
Jan Kiszka23930f92008-09-26 09:30:52 +02001109 case APIC_DM_EXTINT:
1110 /*
1111 * Should only be called by kvm_apic_local_deliver() with LVT0,
1112 * before NMI watchdog was enabled. Already handled by
1113 * kvm_apic_accept_pic_intr().
1114 */
1115 break;
1116
Eddie Dong97222cc2007-09-12 10:58:04 +03001117 default:
1118 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1119 delivery_mode);
1120 break;
1121 }
1122 return result;
1123}
1124
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001125/*
1126 * This routine identifies the destination vcpus mask meant to receive the
1127 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
1128 * out the destination vcpus array and set the bitmap or it traverses to
1129 * each available vcpu to identify the same.
1130 */
1131void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
1132 unsigned long *vcpu_bitmap)
1133{
1134 struct kvm_lapic **dest_vcpu = NULL;
1135 struct kvm_lapic *src = NULL;
1136 struct kvm_apic_map *map;
1137 struct kvm_vcpu *vcpu;
1138 unsigned long bitmap;
1139 int i, vcpu_idx;
1140 bool ret;
1141
1142 rcu_read_lock();
1143 map = rcu_dereference(kvm->arch.apic_map);
1144
1145 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
1146 &bitmap);
1147 if (ret) {
1148 for_each_set_bit(i, &bitmap, 16) {
1149 if (!dest_vcpu[i])
1150 continue;
1151 vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
1152 __set_bit(vcpu_idx, vcpu_bitmap);
1153 }
1154 } else {
1155 kvm_for_each_vcpu(i, vcpu, kvm) {
1156 if (!kvm_apic_present(vcpu))
1157 continue;
1158 if (!kvm_apic_match_dest(vcpu, NULL,
1159 irq->delivery_mode,
1160 irq->dest_id,
1161 irq->dest_mode))
1162 continue;
1163 __set_bit(i, vcpu_bitmap);
1164 }
1165 }
1166 rcu_read_unlock();
1167}
1168
Gleb Natapove1035712009-03-05 16:34:59 +02001169int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001170{
Gleb Natapove1035712009-03-05 16:34:59 +02001171 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001172}
1173
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001174static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1175{
Andrey Smetanin63086302015-11-10 15:36:32 +03001176 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001177}
1178
Yang Zhangc7c9c562013-01-25 10:18:51 +08001179static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1180{
Steve Rutherford7543a632015-07-29 23:21:41 -07001181 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001182
Steve Rutherford7543a632015-07-29 23:21:41 -07001183 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1184 if (!kvm_ioapic_handles_vector(apic, vector))
1185 return;
1186
1187 /* Request a KVM exit to inform the userspace IOAPIC. */
1188 if (irqchip_split(apic->vcpu->kvm)) {
1189 apic->vcpu->arch.pending_ioapic_eoi = vector;
1190 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1191 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001192 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001193
1194 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1195 trigger_mode = IOAPIC_LEVEL_TRIG;
1196 else
1197 trigger_mode = IOAPIC_EDGE_TRIG;
1198
1199 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001200}
1201
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001202static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001203{
1204 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001205
1206 trace_kvm_eoi(apic, vector);
1207
Eddie Dong97222cc2007-09-12 10:58:04 +03001208 /*
1209 * Not every write EOI will has corresponding ISR,
1210 * one example is when Kernel check timer on setup_IO_APIC
1211 */
1212 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001213 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001214
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001215 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001216 apic_update_ppr(apic);
1217
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001218 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1219 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1220
Yang Zhangc7c9c562013-01-25 10:18:51 +08001221 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001222 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001223 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001224}
1225
Yang Zhangc7c9c562013-01-25 10:18:51 +08001226/*
1227 * this interface assumes a trap-like exit, which has already finished
1228 * desired side effect including vISR and vPPR update.
1229 */
1230void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1231{
1232 struct kvm_lapic *apic = vcpu->arch.apic;
1233
1234 trace_kvm_eoi(apic, vector);
1235
1236 kvm_ioapic_send_eoi(apic, vector);
1237 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1238}
1239EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1240
Wanpeng Li2b0911d2019-09-05 14:26:27 +08001241static void apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
Eddie Dong97222cc2007-09-12 10:58:04 +03001242{
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001243 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001244
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001245 irq.vector = icr_low & APIC_VECTOR_MASK;
1246 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1247 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001248 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001249 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1250 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001251 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001252 if (apic_x2apic_mode(apic))
1253 irq.dest_id = icr_high;
1254 else
1255 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001256
Gleb Natapov1000ff82009-07-07 16:00:57 +03001257 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1258
Yang Zhangb4f22252013-04-11 19:21:37 +08001259 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001260}
1261
1262static u32 apic_get_tmcct(struct kvm_lapic *apic)
1263{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001264 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001265 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001266 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001267
1268 ASSERT(apic != NULL);
1269
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001270 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001271 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001272 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001273 return 0;
1274
Paolo Bonzini55878592016-10-25 15:23:49 +02001275 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001276 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001277 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001278 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001279
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001280 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1281 tmcct = div64_u64(ns,
1282 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001283
1284 return tmcct;
1285}
1286
Avi Kivityb209749f2007-10-22 16:50:39 +02001287static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1288{
1289 struct kvm_vcpu *vcpu = apic->vcpu;
1290 struct kvm_run *run = vcpu->run;
1291
Avi Kivitya8eeb042010-05-10 12:34:53 +03001292 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001293 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001294 run->tpr_access.is_write = write;
1295}
1296
1297static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1298{
1299 if (apic->vcpu->arch.tpr_access_reporting)
1300 __report_tpr_access(apic, write);
1301}
1302
Eddie Dong97222cc2007-09-12 10:58:04 +03001303static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1304{
1305 u32 val = 0;
1306
1307 if (offset >= LAPIC_MMIO_LENGTH)
1308 return 0;
1309
1310 switch (offset) {
1311 case APIC_ARBPRI:
Eddie Dong97222cc2007-09-12 10:58:04 +03001312 break;
1313
1314 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001315 if (apic_lvtt_tscdeadline(apic))
1316 return 0;
1317
Eddie Dong97222cc2007-09-12 10:58:04 +03001318 val = apic_get_tmcct(apic);
1319 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001320 case APIC_PROCPRI:
1321 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001322 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001323 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001324 case APIC_TASKPRI:
1325 report_tpr_access(apic, false);
1326 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001327 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001328 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001329 break;
1330 }
1331
1332 return val;
1333}
1334
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001335static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1336{
1337 return container_of(dev, struct kvm_lapic, dev);
1338}
1339
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001340#define APIC_REG_MASK(reg) (1ull << ((reg) >> 4))
1341#define APIC_REGS_MASK(first, count) \
1342 (APIC_REG_MASK(first) * ((1ull << (count)) - 1))
1343
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001344int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001345 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001346{
Eddie Dong97222cc2007-09-12 10:58:04 +03001347 unsigned char alignment = offset & 0xf;
1348 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001349 /* this bitmask has a bit cleared for each reserved register */
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001350 u64 valid_reg_mask =
1351 APIC_REG_MASK(APIC_ID) |
1352 APIC_REG_MASK(APIC_LVR) |
1353 APIC_REG_MASK(APIC_TASKPRI) |
1354 APIC_REG_MASK(APIC_PROCPRI) |
1355 APIC_REG_MASK(APIC_LDR) |
1356 APIC_REG_MASK(APIC_DFR) |
1357 APIC_REG_MASK(APIC_SPIV) |
1358 APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
1359 APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
1360 APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
1361 APIC_REG_MASK(APIC_ESR) |
1362 APIC_REG_MASK(APIC_ICR) |
1363 APIC_REG_MASK(APIC_ICR2) |
1364 APIC_REG_MASK(APIC_LVTT) |
1365 APIC_REG_MASK(APIC_LVTTHMR) |
1366 APIC_REG_MASK(APIC_LVTPC) |
1367 APIC_REG_MASK(APIC_LVT0) |
1368 APIC_REG_MASK(APIC_LVT1) |
1369 APIC_REG_MASK(APIC_LVTERR) |
1370 APIC_REG_MASK(APIC_TMICT) |
1371 APIC_REG_MASK(APIC_TMCCT) |
1372 APIC_REG_MASK(APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001373
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001374 /* ARBPRI is not valid on x2APIC */
1375 if (!apic_x2apic_mode(apic))
1376 valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001377
Yi Wang0d888002019-07-06 01:08:48 +08001378 if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001379 return 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001380
Eddie Dong97222cc2007-09-12 10:58:04 +03001381 result = __apic_read(apic, offset & ~0xf);
1382
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001383 trace_kvm_apic_read(offset, result);
1384
Eddie Dong97222cc2007-09-12 10:58:04 +03001385 switch (len) {
1386 case 1:
1387 case 2:
1388 case 4:
1389 memcpy(data, (char *)&result + alignment, len);
1390 break;
1391 default:
1392 printk(KERN_ERR "Local APIC read with len = %x, "
1393 "should be 1,2, or 4 instead\n", len);
1394 break;
1395 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001396 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001397}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001398EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001399
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001400static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1401{
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001402 return addr >= apic->base_address &&
1403 addr < apic->base_address + LAPIC_MMIO_LENGTH;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001404}
1405
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001406static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001407 gpa_t address, int len, void *data)
1408{
1409 struct kvm_lapic *apic = to_lapic(this);
1410 u32 offset = address - apic->base_address;
1411
1412 if (!apic_mmio_in_range(apic, address))
1413 return -EOPNOTSUPP;
1414
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001415 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
1416 if (!kvm_check_has_quirk(vcpu->kvm,
1417 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
1418 return -EOPNOTSUPP;
1419
1420 memset(data, 0xff, len);
1421 return 0;
1422 }
1423
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001424 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001425
1426 return 0;
1427}
1428
Eddie Dong97222cc2007-09-12 10:58:04 +03001429static void update_divide_count(struct kvm_lapic *apic)
1430{
1431 u32 tmp1, tmp2, tdcr;
1432
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001433 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001434 tmp1 = tdcr & 0xf;
1435 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001436 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001437}
1438
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001439static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1440{
1441 /*
1442 * Do not allow the guest to program periodic timers with small
1443 * interval, since the hrtimers are not throttled by the host
1444 * scheduler.
1445 */
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001446 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001447 s64 min_period = min_timer_period_us * 1000LL;
1448
1449 if (apic->lapic_timer.period < min_period) {
1450 pr_info_ratelimited(
1451 "kvm: vcpu %i: requested %lld ns "
1452 "lapic timer period limited to %lld ns\n",
1453 apic->vcpu->vcpu_id,
1454 apic->lapic_timer.period, min_period);
1455 apic->lapic_timer.period = min_period;
1456 }
1457 }
1458}
1459
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001460static void apic_update_lvtt(struct kvm_lapic *apic)
1461{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001462 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001463 apic->lapic_timer.timer_mode_mask;
1464
1465 if (apic->lapic_timer.timer_mode != timer_mode) {
Wanpeng Lic69518c2017-10-05 03:53:51 -07001466 if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001467 APIC_LVT_TIMER_TSCDEADLINE)) {
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001468 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmář44275932017-10-06 19:25:55 +02001469 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1470 apic->lapic_timer.period = 0;
1471 apic->lapic_timer.tscdeadline = 0;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001472 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001473 apic->lapic_timer.timer_mode = timer_mode;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001474 limit_periodic_timer_frequency(apic);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001475 }
1476}
1477
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001478/*
1479 * On APICv, this test will cause a busy wait
1480 * during a higher-priority task.
1481 */
1482
1483static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1484{
1485 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001486 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001487
1488 if (kvm_apic_hw_enabled(apic)) {
1489 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001490 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001491
Andrey Smetanind62caab2015-11-10 15:36:33 +03001492 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001493 bitmap = apic->regs + APIC_IRR;
1494
1495 if (apic_test_vector(vec, bitmap))
1496 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001497 }
1498 return false;
1499}
1500
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001501static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
1502{
1503 u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;
1504
1505 /*
1506 * If the guest TSC is running at a different ratio than the host, then
1507 * convert the delay to nanoseconds to achieve an accurate delay. Note
1508 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
1509 * always for VMX enabled hardware.
1510 */
1511 if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
1512 __delay(min(guest_cycles,
1513 nsec_to_cycles(vcpu, timer_advance_ns)));
1514 } else {
1515 u64 delay_ns = guest_cycles * 1000000ULL;
1516 do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
1517 ndelay(min_t(u32, delay_ns, timer_advance_ns));
1518 }
1519}
1520
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001521static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
Wanpeng Liec0671d2019-05-20 16:18:08 +08001522 s64 advance_expire_delta)
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001523{
1524 struct kvm_lapic *apic = vcpu->arch.apic;
Sean Christopherson39497d72019-04-17 10:15:32 -07001525 u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001526 u64 ns;
1527
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001528 /* Do not adjust for tiny fluctuations or large random spikes. */
1529 if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
1530 abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
1531 return;
1532
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001533 /* too early */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001534 if (advance_expire_delta < 0) {
1535 ns = -advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001536 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001537 timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001538 } else {
1539 /* too late */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001540 ns = advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001541 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001542 timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001543 }
1544
Wanpeng Lia0f00372019-09-26 08:54:03 +08001545 if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
1546 timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001547 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
1548}
1549
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001550static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001551{
1552 struct kvm_lapic *apic = vcpu->arch.apic;
1553 u64 guest_tsc, tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001554
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001555 if (apic->lapic_timer.expired_tscdeadline == 0)
1556 return;
1557
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001558 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1559 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001560 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Wanpeng Liec0671d2019-05-20 16:18:08 +08001561 apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001562
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001563 if (guest_tsc < tsc_deadline)
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001564 __wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
Wanpeng Li3b8a5df2018-10-09 09:02:08 +08001565
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001566 if (lapic_timer_advance_dynamic)
Wanpeng Liec0671d2019-05-20 16:18:08 +08001567 adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001568}
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001569
1570void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1571{
1572 if (lapic_timer_int_injected(vcpu))
1573 __kvm_wait_lapic_expire(vcpu);
1574}
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08001575EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001576
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001577static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
1578{
1579 struct kvm_timer *ktimer = &apic->lapic_timer;
1580
1581 kvm_apic_local_deliver(apic, APIC_LVTT);
1582 if (apic_lvtt_tscdeadline(apic))
1583 ktimer->tscdeadline = 0;
1584 if (apic_lvtt_oneshot(apic)) {
1585 ktimer->tscdeadline = 0;
1586 ktimer->target_expiration = 0;
1587 }
1588}
1589
1590static void apic_timer_expired(struct kvm_lapic *apic)
1591{
1592 struct kvm_vcpu *vcpu = apic->vcpu;
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001593 struct kvm_timer *ktimer = &apic->lapic_timer;
1594
1595 if (atomic_read(&apic->lapic_timer.pending))
1596 return;
1597
1598 if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1599 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1600
1601 if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1602 if (apic->lapic_timer.timer_advance_ns)
1603 __kvm_wait_lapic_expire(vcpu);
1604 kvm_apic_inject_pending_timer_irqs(apic);
1605 return;
1606 }
1607
1608 atomic_inc(&apic->lapic_timer.pending);
1609 kvm_set_pending_timer(vcpu);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001610}
1611
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001612static void start_sw_tscdeadline(struct kvm_lapic *apic)
1613{
Sean Christopherson39497d72019-04-17 10:15:32 -07001614 struct kvm_timer *ktimer = &apic->lapic_timer;
1615 u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001616 u64 ns = 0;
1617 ktime_t expire;
1618 struct kvm_vcpu *vcpu = apic->vcpu;
1619 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1620 unsigned long flags;
1621 ktime_t now;
1622
1623 if (unlikely(!tscdeadline || !this_tsc_khz))
1624 return;
1625
1626 local_irq_save(flags);
1627
Paolo Bonzini55878592016-10-25 15:23:49 +02001628 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001629 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liran Alonc09d65d2019-04-16 20:36:34 +03001630
1631 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1632 do_div(ns, this_tsc_khz);
1633
1634 if (likely(tscdeadline > guest_tsc) &&
Sean Christopherson39497d72019-04-17 10:15:32 -07001635 likely(ns > apic->lapic_timer.timer_advance_ns)) {
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001636 expire = ktime_add_ns(now, ns);
Sean Christopherson39497d72019-04-17 10:15:32 -07001637 expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02001638 hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001639 } else
1640 apic_timer_expired(apic);
1641
1642 local_irq_restore(flags);
1643}
1644
Wanpeng Lic301b902017-10-06 07:38:32 -07001645static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1646{
1647 ktime_t now, remaining;
1648 u64 ns_remaining_old, ns_remaining_new;
1649
1650 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1651 * APIC_BUS_CYCLE_NS * apic->divide_count;
1652 limit_periodic_timer_frequency(apic);
1653
1654 now = ktime_get();
1655 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1656 if (ktime_to_ns(remaining) < 0)
1657 remaining = 0;
1658
1659 ns_remaining_old = ktime_to_ns(remaining);
1660 ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1661 apic->divide_count, old_divisor);
1662
1663 apic->lapic_timer.tscdeadline +=
1664 nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1665 nsec_to_cycles(apic->vcpu, ns_remaining_old);
1666 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1667}
1668
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001669static bool set_target_expiration(struct kvm_lapic *apic)
1670{
1671 ktime_t now;
1672 u64 tscl = rdtsc();
1673
Paolo Bonzini55878592016-10-25 15:23:49 +02001674 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001675 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1676 * APIC_BUS_CYCLE_NS * apic->divide_count;
1677
Radim Krčmář5d74a692017-10-06 19:25:54 +02001678 if (!apic->lapic_timer.period) {
1679 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001680 return false;
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001681 }
1682
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001683 limit_periodic_timer_frequency(apic);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001684
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001685 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1686 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1687 apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1688
1689 return true;
1690}
1691
1692static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1693{
David Vrabeld8f2f492018-05-18 16:55:46 +01001694 ktime_t now = ktime_get();
1695 u64 tscl = rdtsc();
1696 ktime_t delta;
1697
1698 /*
1699 * Synchronize both deadlines to the same time source or
1700 * differences in the periods (caused by differences in the
1701 * underlying clocks or numerical approximation errors) will
1702 * cause the two to drift apart over time as the errors
1703 * accumulate.
1704 */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001705 apic->lapic_timer.target_expiration =
1706 ktime_add_ns(apic->lapic_timer.target_expiration,
1707 apic->lapic_timer.period);
David Vrabeld8f2f492018-05-18 16:55:46 +01001708 delta = ktime_sub(apic->lapic_timer.target_expiration, now);
1709 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1710 nsec_to_cycles(apic->vcpu, delta);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001711}
1712
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001713static void start_sw_period(struct kvm_lapic *apic)
1714{
1715 if (!apic->lapic_timer.period)
1716 return;
1717
1718 if (ktime_after(ktime_get(),
1719 apic->lapic_timer.target_expiration)) {
1720 apic_timer_expired(apic);
1721
1722 if (apic_lvtt_oneshot(apic))
1723 return;
1724
1725 advance_periodic_target_expiration(apic);
1726 }
1727
1728 hrtimer_start(&apic->lapic_timer.timer,
1729 apic->lapic_timer.target_expiration,
Wanpeng Li4d151bf2019-07-06 09:26:50 +08001730 HRTIMER_MODE_ABS);
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001731}
1732
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001733bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1734{
Wanpeng Li91005302016-08-03 12:04:12 +08001735 if (!lapic_in_kernel(vcpu))
1736 return false;
1737
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001738 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1739}
1740EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1741
Wanpeng Li7e810a32016-10-24 18:23:12 +08001742static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001743{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001744 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001745 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
Wanpeng Libd97ad02016-06-30 08:52:49 +08001746 kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1747 apic->lapic_timer.hv_timer_in_use = false;
1748}
1749
Paolo Bonzinia749e242017-06-29 17:14:50 +02001750static bool start_hv_timer(struct kvm_lapic *apic)
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001751{
1752 struct kvm_timer *ktimer = &apic->lapic_timer;
Sean Christophersonf9927982019-04-16 13:32:46 -07001753 struct kvm_vcpu *vcpu = apic->vcpu;
1754 bool expired;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001755
Wanpeng Li1d518c62017-07-25 00:43:15 -07001756 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001757 if (!kvm_x86_ops->set_hv_timer)
1758 return false;
1759
Radim Krčmář86bbc1e2017-10-06 19:25:53 +02001760 if (!ktimer->tscdeadline)
1761 return false;
1762
Sean Christophersonf9927982019-04-16 13:32:46 -07001763 if (kvm_x86_ops->set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001764 return false;
1765
1766 ktimer->hv_timer_in_use = true;
1767 hrtimer_cancel(&ktimer->timer);
1768
1769 /*
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001770 * To simplify handling the periodic timer, leave the hv timer running
1771 * even if the deadline timer has expired, i.e. rely on the resulting
1772 * VM-Exit to recompute the periodic timer's target expiration.
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001773 */
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001774 if (!apic_lvtt_period(apic)) {
1775 /*
1776 * Cancel the hv timer if the sw timer fired while the hv timer
1777 * was being programmed, or if the hv timer itself expired.
1778 */
1779 if (atomic_read(&ktimer->pending)) {
1780 cancel_hv_timer(apic);
Sean Christophersonf9927982019-04-16 13:32:46 -07001781 } else if (expired) {
Wanpeng Lic8533542017-06-29 06:28:09 -07001782 apic_timer_expired(apic);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001783 cancel_hv_timer(apic);
1784 }
Wanpeng Lic8533542017-06-29 06:28:09 -07001785 }
Paolo Bonzinia749e242017-06-29 17:14:50 +02001786
Sean Christophersonf9927982019-04-16 13:32:46 -07001787 trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001788
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001789 return true;
1790}
1791
Paolo Bonzinia749e242017-06-29 17:14:50 +02001792static void start_sw_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001793{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001794 struct kvm_timer *ktimer = &apic->lapic_timer;
Wanpeng Li1d518c62017-07-25 00:43:15 -07001795
1796 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001797 if (apic->lapic_timer.hv_timer_in_use)
1798 cancel_hv_timer(apic);
1799 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1800 return;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001801
Paolo Bonzinia749e242017-06-29 17:14:50 +02001802 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1803 start_sw_period(apic);
1804 else if (apic_lvtt_tscdeadline(apic))
1805 start_sw_tscdeadline(apic);
1806 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1807}
1808
1809static void restart_apic_timer(struct kvm_lapic *apic)
1810{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001811 preempt_disable();
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001812
1813 if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
1814 goto out;
1815
Paolo Bonzinia749e242017-06-29 17:14:50 +02001816 if (!start_hv_timer(apic))
1817 start_sw_timer(apic);
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001818out:
Wanpeng Li1d518c62017-07-25 00:43:15 -07001819 preempt_enable();
Wanpeng Li196f20c2016-06-28 14:54:19 +08001820}
1821
Eddie Dong97222cc2007-09-12 10:58:04 +03001822void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1823{
1824 struct kvm_lapic *apic = vcpu->arch.apic;
1825
Wanpeng Li1d518c62017-07-25 00:43:15 -07001826 preempt_disable();
1827 /* If the preempt notifier has already run, it also called apic_timer_expired */
1828 if (!apic->lapic_timer.hv_timer_in_use)
1829 goto out;
Eddie Dong97222cc2007-09-12 10:58:04 +03001830 WARN_ON(swait_active(&vcpu->wq));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001831 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001832 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001833
1834 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1835 advance_periodic_target_expiration(apic);
Paolo Bonzinia749e242017-06-29 17:14:50 +02001836 restart_apic_timer(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001837 }
Wanpeng Li1d518c62017-07-25 00:43:15 -07001838out:
1839 preempt_enable();
Eddie Dong97222cc2007-09-12 10:58:04 +03001840}
1841EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1842
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001843void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1844{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001845 restart_apic_timer(vcpu->arch.apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001846}
1847EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1848
1849void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1850{
1851 struct kvm_lapic *apic = vcpu->arch.apic;
1852
Wanpeng Li1d518c62017-07-25 00:43:15 -07001853 preempt_disable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001854 /* Possibly the TSC deadline timer is not enabled yet */
Paolo Bonzinia749e242017-06-29 17:14:50 +02001855 if (apic->lapic_timer.hv_timer_in_use)
1856 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001857 preempt_enable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001858}
1859EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1860
Paolo Bonzinia749e242017-06-29 17:14:50 +02001861void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1862{
1863 struct kvm_lapic *apic = vcpu->arch.apic;
1864
1865 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1866 restart_apic_timer(apic);
1867}
1868
Eddie Dong97222cc2007-09-12 10:58:04 +03001869static void start_apic_timer(struct kvm_lapic *apic)
1870{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001871 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001872
Paolo Bonzinia749e242017-06-29 17:14:50 +02001873 if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1874 && !set_target_expiration(apic))
1875 return;
1876
1877 restart_apic_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001878}
1879
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001880static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1881{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001882 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001883
Radim Krčmář59fd1322015-06-30 22:19:16 +02001884 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1885 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1886 if (lvt0_in_nmi_mode) {
Radim Krčmář42720132015-07-01 15:31:49 +02001887 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001888 } else
1889 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1890 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001891}
1892
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001893int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001894{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001895 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001896
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001897 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001898
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001899 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001900 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001901 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001902 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001903 else
1904 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001905 break;
1906
1907 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001908 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001909 apic_set_tpr(apic, val & 0xff);
1910 break;
1911
1912 case APIC_EOI:
1913 apic_set_eoi(apic);
1914 break;
1915
1916 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001917 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001918 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001919 else
1920 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001921 break;
1922
1923 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001924 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001925 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001926 recalculate_apic_map(apic->vcpu->kvm);
1927 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001928 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001929 break;
1930
Gleb Natapovfc61b802009-07-05 17:39:35 +03001931 case APIC_SPIV: {
1932 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001933 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001934 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001935 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001936 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1937 int i;
1938 u32 lvt_val;
1939
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001940 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001941 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001942 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001943 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001944 lvt_val | APIC_LVT_MASKED);
1945 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001946 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001947 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001948
1949 }
1950 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001951 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001952 case APIC_ICR:
1953 /* No delay here, so we always clear the pending bit */
Wanpeng Li2b0911d2019-09-05 14:26:27 +08001954 val &= ~(1 << 12);
1955 apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
1956 kvm_lapic_set_reg(apic, APIC_ICR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001957 break;
1958
1959 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001960 if (!apic_x2apic_mode(apic))
1961 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001962 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001963 break;
1964
Jan Kiszka23930f92008-09-26 09:30:52 +02001965 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001966 apic_manage_nmi_watchdog(apic, val);
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001967 /* fall through */
Eddie Dong97222cc2007-09-12 10:58:04 +03001968 case APIC_LVTTHMR:
1969 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001970 case APIC_LVT1:
1971 case APIC_LVTERR:
1972 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001973 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001974 val |= APIC_LVT_MASKED;
1975
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001976 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001977 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001978
1979 break;
1980
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001981 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001982 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001983 val |= APIC_LVT_MASKED;
1984 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001985 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001986 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001987 break;
1988
Eddie Dong97222cc2007-09-12 10:58:04 +03001989 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001990 if (apic_lvtt_tscdeadline(apic))
1991 break;
1992
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001993 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001994 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001995 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001996 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001997
Wanpeng Lic301b902017-10-06 07:38:32 -07001998 case APIC_TDCR: {
1999 uint32_t old_divisor = apic->divide_count;
2000
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002001 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002002 update_divide_count(apic);
Wanpeng Lic301b902017-10-06 07:38:32 -07002003 if (apic->divide_count != old_divisor &&
2004 apic->lapic_timer.period) {
2005 hrtimer_cancel(&apic->lapic_timer.timer);
2006 update_target_expiration(apic, old_divisor);
2007 restart_apic_timer(apic);
2008 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002009 break;
Wanpeng Lic301b902017-10-06 07:38:32 -07002010 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002011 case APIC_ESR:
Yi Wang0d888002019-07-06 01:08:48 +08002012 if (apic_x2apic_mode(apic) && val != 0)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002013 ret = 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002014 break;
2015
2016 case APIC_SELF_IPI:
2017 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002018 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002019 } else
2020 ret = 1;
2021 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002022 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002023 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002024 break;
2025 }
Yi Wang0d888002019-07-06 01:08:48 +08002026
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002027 return ret;
2028}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002029EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002030
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00002031static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002032 gpa_t address, int len, const void *data)
2033{
2034 struct kvm_lapic *apic = to_lapic(this);
2035 unsigned int offset = address - apic->base_address;
2036 u32 val;
2037
2038 if (!apic_mmio_in_range(apic, address))
2039 return -EOPNOTSUPP;
2040
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02002041 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
2042 if (!kvm_check_has_quirk(vcpu->kvm,
2043 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
2044 return -EOPNOTSUPP;
2045
2046 return 0;
2047 }
2048
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002049 /*
2050 * APIC register must be aligned on 128-bits boundary.
2051 * 32/64/128 bits registers must be accessed thru 32 bits.
2052 * Refer SDM 8.4.1
2053 */
Yi Wang0d888002019-07-06 01:08:48 +08002054 if (len != 4 || (offset & 0xf))
Sheng Yang756975b2009-07-06 11:05:39 +08002055 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002056
2057 val = *(u32*)data;
2058
Yi Wang0d888002019-07-06 01:08:48 +08002059 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002060
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03002061 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002062}
2063
Kevin Tian58fbbf22011-08-30 13:56:17 +03002064void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
2065{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002066 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03002067}
2068EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
2069
Yang Zhang83d4c282013-01-25 10:18:49 +08002070/* emulate APIC access in a trap manner */
2071void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
2072{
2073 u32 val = 0;
2074
2075 /* hw has done the conditional check and inst decode */
2076 offset &= 0xff0;
2077
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002078 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002079
2080 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002081 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002082}
2083EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
2084
Rusty Russelld5894442007-10-08 10:48:30 +10002085void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03002086{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002087 struct kvm_lapic *apic = vcpu->arch.apic;
2088
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002089 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002090 return;
2091
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002092 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002093
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002094 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2095 static_key_slow_dec_deferred(&apic_hw_disabled);
2096
Radim Krčmáře4627552014-10-30 15:06:45 +01002097 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002098 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03002099
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002100 if (apic->regs)
2101 free_page((unsigned long)apic->regs);
2102
2103 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002104}
2105
2106/*
2107 *----------------------------------------------------------------------
2108 * LAPIC interface
2109 *----------------------------------------------------------------------
2110 */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002111u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
2112{
2113 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002114
Wanpeng Lia10388e2016-10-24 18:23:10 +08002115 if (!lapic_in_kernel(vcpu) ||
2116 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002117 return 0;
2118
2119 return apic->lapic_timer.tscdeadline;
2120}
2121
2122void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
2123{
2124 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002125
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002126 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03002127 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002128 return;
2129
2130 hrtimer_cancel(&apic->lapic_timer.timer);
2131 apic->lapic_timer.tscdeadline = data;
2132 start_apic_timer(apic);
2133}
2134
Eddie Dong97222cc2007-09-12 10:58:04 +03002135void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
2136{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002137 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002138
Avi Kivityb93463a2007-10-25 16:52:32 +02002139 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002140 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03002141}
2142
2143u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
2144{
Eddie Dong97222cc2007-09-12 10:58:04 +03002145 u64 tpr;
2146
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002147 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03002148
2149 return (tpr & 0xf0) >> 4;
2150}
2151
2152void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
2153{
Yang Zhang8d146952013-01-25 10:18:50 +08002154 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002155 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002156
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002157 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002158 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002159
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01002160 vcpu->arch.apic_base = value;
2161
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002162 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2163 kvm_update_cpuid(vcpu);
2164
2165 if (!apic)
2166 return;
2167
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002168 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01002169 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02002170 if (value & MSR_IA32_APICBASE_ENABLE) {
2171 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002172 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08002173 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002174 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li187ca842016-08-03 12:04:13 +08002175 recalculate_apic_map(vcpu->kvm);
2176 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002177 }
2178
Jim Mattson8d860bb2018-05-09 16:56:05 -04002179 if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
2180 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
2181
2182 if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2183 kvm_x86_ops->set_virtual_apic_mode(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08002184
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002185 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03002186 MSR_IA32_APICBASE_BASE;
2187
Nadav Amitdb324fe2014-11-02 11:54:59 +02002188 if ((value & MSR_IA32_APICBASE_ENABLE) &&
2189 apic->base_address != APIC_DEFAULT_PHYS_BASE)
2190 pr_warn_once("APIC base relocation is unsupported by KVM");
Eddie Dong97222cc2007-09-12 10:58:04 +03002191}
2192
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002193void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03002194{
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002195 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002196 int i;
2197
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002198 if (!apic)
2199 return;
Eddie Dong97222cc2007-09-12 10:58:04 +03002200
Eddie Dong97222cc2007-09-12 10:58:04 +03002201 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002202 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002203
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002204 if (!init_event) {
2205 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2206 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002207 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002208 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03002209 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03002210
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002211 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2212 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002213 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02002214 if (kvm_vcpu_is_reset_bsp(vcpu) &&
2215 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002216 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03002217 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002218 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03002219
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002220 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002221 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002222 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02002223 if (!apic_x2apic_mode(apic))
2224 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002225 kvm_lapic_set_reg(apic, APIC_ESR, 0);
2226 kvm_lapic_set_reg(apic, APIC_ICR, 0);
2227 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2228 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2229 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002230 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002231 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2232 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2233 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002234 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03002235 apic->irr_pending = vcpu->arch.apicv_active;
2236 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002237 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02002238 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002239 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002240 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002241 kvm_lapic_set_base(vcpu,
2242 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002243 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002244 apic_update_ppr(apic);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002245 if (vcpu->arch.apicv_active) {
2246 kvm_x86_ops->apicv_post_state_restore(vcpu);
2247 kvm_x86_ops->hwapic_irr_update(vcpu, -1);
2248 kvm_x86_ops->hwapic_isr_update(vcpu, -1);
2249 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002250
Gleb Natapove1035712009-03-05 16:34:59 +02002251 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03002252 vcpu->arch.apic_attention = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002253}
2254
Eddie Dong97222cc2007-09-12 10:58:04 +03002255/*
2256 *----------------------------------------------------------------------
2257 * timer interface
2258 *----------------------------------------------------------------------
2259 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03002260
Avi Kivity2a6eac92012-07-26 18:01:51 +03002261static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002262{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002263 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002264}
2265
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002266int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2267{
Gleb Natapov54e98182012-08-05 15:58:32 +03002268 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002269
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01002270 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03002271 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002272
2273 return 0;
2274}
2275
Avi Kivity89342082011-11-10 14:57:21 +02002276int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002277{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002278 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002279 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002280
Gleb Natapovc48f1492012-08-05 15:58:33 +03002281 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002282 vector = reg & APIC_VECTOR_MASK;
2283 mode = reg & APIC_MODE_MASK;
2284 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002285 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2286 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002287 }
2288 return 0;
2289}
2290
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002291void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002292{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002293 struct kvm_lapic *apic = vcpu->arch.apic;
2294
2295 if (apic)
2296 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002297}
2298
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002299static const struct kvm_io_device_ops apic_mmio_ops = {
2300 .read = apic_mmio_read,
2301 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002302};
2303
Avi Kivitye9d90d42012-07-26 18:01:50 +03002304static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2305{
2306 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002307 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002308
Radim Krčmář5d87db72014-10-10 19:15:08 +02002309 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002310
Avi Kivity2a6eac92012-07-26 18:01:51 +03002311 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002312 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002313 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2314 return HRTIMER_RESTART;
2315 } else
2316 return HRTIMER_NORESTART;
2317}
2318
Sean Christophersonc3941d92019-04-17 10:15:33 -07002319int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
Eddie Dong97222cc2007-09-12 10:58:04 +03002320{
2321 struct kvm_lapic *apic;
2322
2323 ASSERT(vcpu != NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03002324
Ben Gardon254272c2019-02-11 11:02:50 -08002325 apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
Eddie Dong97222cc2007-09-12 10:58:04 +03002326 if (!apic)
2327 goto nomem;
2328
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002329 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002330
Ben Gardon254272c2019-02-11 11:02:50 -08002331 apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002332 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002333 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2334 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002335 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002336 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002337 apic->vcpu = vcpu;
2338
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002339 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002340 HRTIMER_MODE_ABS_HARD);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002341 apic->lapic_timer.timer.function = apic_timer_fn;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002342 if (timer_advance_ns == -1) {
Wanpeng Lia0f00372019-09-26 08:54:03 +08002343 apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002344 lapic_timer_advance_dynamic = true;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002345 } else {
2346 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002347 lapic_timer_advance_dynamic = false;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002348 }
2349
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002350 /*
2351 * APIC is created enabled. This will prevent kvm_lapic_set_base from
Wei Yangee171d22019-03-31 19:17:22 -07002352 * thinking that APIC state has changed.
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002353 */
2354 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002355 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002356 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002357
2358 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002359nomem_free_apic:
2360 kfree(apic);
Saar Amara251fb902019-05-06 11:29:16 +03002361 vcpu->arch.apic = NULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03002362nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002363 return -ENOMEM;
2364}
Eddie Dong97222cc2007-09-12 10:58:04 +03002365
2366int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2367{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002368 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002369 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002370
Wanpeng Libb34e692019-07-02 17:25:02 +08002371 if (!kvm_apic_hw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002372 return -1;
2373
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002374 __apic_update_ppr(apic, &ppr);
2375 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002376}
2377
Qing He40487c62007-09-17 14:47:13 +08002378int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2379{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002380 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002381 int r = 0;
2382
Gleb Natapovc48f1492012-08-05 15:58:33 +03002383 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002384 r = 1;
2385 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2386 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2387 r = 1;
Qing He40487c62007-09-17 14:47:13 +08002388 return r;
2389}
2390
Eddie Dong1b9778d2007-09-03 16:56:58 +03002391void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2392{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002393 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002394
Gleb Natapov54e98182012-08-05 15:58:32 +03002395 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002396 kvm_apic_inject_pending_timer_irqs(apic);
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002397 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002398 }
2399}
2400
Eddie Dong97222cc2007-09-12 10:58:04 +03002401int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2402{
2403 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002404 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002405 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002406
2407 if (vector == -1)
2408 return -1;
2409
Wanpeng Li56cc2402014-08-05 12:42:24 +08002410 /*
2411 * We get here even with APIC virtualization enabled, if doing
2412 * nested virtualization and L1 runs with the "acknowledge interrupt
2413 * on exit" mode. Then we cannot inject the interrupt via RVI,
2414 * because the process would deliver it through the IDT.
2415 */
2416
Eddie Dong97222cc2007-09-12 10:58:04 +03002417 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002418 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002419 /*
2420 * For auto-EOI interrupts, there might be another pending
2421 * interrupt above PPR, so check whether to raise another
2422 * KVM_REQ_EVENT.
2423 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002424 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002425 } else {
2426 /*
2427 * For normal interrupts, PPR has been raised and there cannot
2428 * be a higher-priority pending interrupt---except if there was
2429 * a concurrent interrupt injection, but that would have
2430 * triggered KVM_REQ_EVENT already.
2431 */
2432 apic_set_isr(vector, apic);
2433 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002434 }
2435
Eddie Dong97222cc2007-09-12 10:58:04 +03002436 return vector;
2437}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002438
Radim Krčmářa92e2542016-07-12 22:09:22 +02002439static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2440 struct kvm_lapic_state *s, bool set)
2441{
2442 if (apic_x2apic_mode(vcpu->arch.apic)) {
2443 u32 *id = (u32 *)(s->regs + APIC_ID);
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002444 u32 *ldr = (u32 *)(s->regs + APIC_LDR);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002445
Radim Krčmář371313132016-07-12 22:09:27 +02002446 if (vcpu->kvm->arch.x2apic_format) {
2447 if (*id != vcpu->vcpu_id)
2448 return -EINVAL;
2449 } else {
2450 if (set)
2451 *id >>= 24;
2452 else
2453 *id <<= 24;
2454 }
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002455
2456 /* In x2APIC mode, the LDR is fixed and based on the id */
2457 if (set)
2458 *ldr = kvm_apic_calc_x2apic_ldr(*id);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002459 }
2460
2461 return 0;
2462}
2463
2464int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2465{
2466 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2467 return kvm_apic_state_fixup(vcpu, s, false);
2468}
2469
2470int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002471{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002472 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002473 int r;
2474
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002475
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002476 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002477 /* set SPIV separately to get count of SW disabled APICs right */
2478 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002479
2480 r = kvm_apic_state_fixup(vcpu, s, true);
2481 if (r)
2482 return r;
Jordan Borgner0e96f312018-10-28 12:58:28 +00002483 memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002484
2485 recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002486 kvm_apic_set_version(vcpu);
2487
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002488 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002489 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002490 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002491 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002492 update_divide_count(apic);
2493 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02002494 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002495 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08002496 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002497 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002498 if (vcpu->arch.apicv_active) {
Paolo Bonzini967235d2016-12-19 14:03:45 +01002499 kvm_x86_ops->apicv_post_state_restore(vcpu);
Wei Wang4114c272014-11-05 10:53:43 +08002500 kvm_x86_ops->hwapic_irr_update(vcpu,
2501 apic_find_highest_irr(apic));
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02002502 kvm_x86_ops->hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002503 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002504 }
Avi Kivity3842d132010-07-27 12:30:24 +03002505 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002506 if (ioapic_in_kernel(vcpu->kvm))
2507 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002508
2509 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002510
2511 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002512}
Eddie Donga3d7f852007-09-03 16:15:12 +03002513
Avi Kivity2f52d582008-01-16 12:49:30 +02002514void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002515{
Eddie Donga3d7f852007-09-03 16:15:12 +03002516 struct hrtimer *timer;
2517
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002518 if (!lapic_in_kernel(vcpu) ||
2519 kvm_can_post_timer_interrupt(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002520 return;
2521
Gleb Natapov54e98182012-08-05 15:58:32 +03002522 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002523 if (hrtimer_cancel(timer))
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002524 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
Eddie Donga3d7f852007-09-03 16:15:12 +03002525}
Avi Kivityb93463a2007-10-25 16:52:32 +02002526
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002527/*
2528 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2529 *
2530 * Detect whether guest triggered PV EOI since the
2531 * last entry. If yes, set EOI on guests's behalf.
2532 * Clear PV EOI in guest memory in any case.
2533 */
2534static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2535 struct kvm_lapic *apic)
2536{
2537 bool pending;
2538 int vector;
2539 /*
2540 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2541 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2542 *
2543 * KVM_APIC_PV_EOI_PENDING is unset:
2544 * -> host disabled PV EOI.
2545 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2546 * -> host enabled PV EOI, guest did not execute EOI yet.
2547 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2548 * -> host enabled PV EOI, guest executed EOI.
2549 */
2550 BUG_ON(!pv_eoi_enabled(vcpu));
2551 pending = pv_eoi_get_pending(vcpu);
2552 /*
2553 * Clear pending bit in any case: it will be set again on vmentry.
2554 * While this might not be ideal from performance point of view,
2555 * this makes sure pv eoi is only enabled when we know it's safe.
2556 */
2557 pv_eoi_clr_pending(vcpu);
2558 if (pending)
2559 return;
2560 vector = apic_set_eoi(apic);
2561 trace_kvm_pv_eoi(apic, vector);
2562}
2563
Avi Kivityb93463a2007-10-25 16:52:32 +02002564void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2565{
2566 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002567
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002568 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2569 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2570
Gleb Natapov41383772012-04-19 14:06:29 +03002571 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002572 return;
2573
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002574 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2575 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002576 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002577
2578 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2579}
2580
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002581/*
2582 * apic_sync_pv_eoi_to_guest - called before vmentry
2583 *
2584 * Detect whether it's safe to enable PV EOI and
2585 * if yes do so.
2586 */
2587static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2588 struct kvm_lapic *apic)
2589{
2590 if (!pv_eoi_enabled(vcpu) ||
2591 /* IRR set or many bits in ISR: could be nested. */
2592 apic->irr_pending ||
2593 /* Cache not set: could be safe but we don't bother. */
2594 apic->highest_isr_cache == -1 ||
2595 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002596 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002597 /*
2598 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2599 * so we need not do anything here.
2600 */
2601 return;
2602 }
2603
2604 pv_eoi_set_pending(apic->vcpu);
2605}
2606
Avi Kivityb93463a2007-10-25 16:52:32 +02002607void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2608{
2609 u32 data, tpr;
2610 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002611 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002612
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002613 apic_sync_pv_eoi_to_guest(vcpu, apic);
2614
Gleb Natapov41383772012-04-19 14:06:29 +03002615 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002616 return;
2617
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002618 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002619 max_irr = apic_find_highest_irr(apic);
2620 if (max_irr < 0)
2621 max_irr = 0;
2622 max_isr = apic_find_highest_isr(apic);
2623 if (max_isr < 0)
2624 max_isr = 0;
2625 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2626
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002627 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2628 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002629}
2630
Andy Honigfda4e2e2013-11-20 10:23:22 -08002631int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002632{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002633 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002634 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002635 &vcpu->arch.apic->vapic_cache,
2636 vapic_addr, sizeof(u32)))
2637 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002638 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002639 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002640 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002641 }
2642
2643 vcpu->arch.apic->vapic_addr = vapic_addr;
2644 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002645}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002646
2647int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2648{
2649 struct kvm_lapic *apic = vcpu->arch.apic;
2650 u32 reg = (msr - APIC_BASE_MSR) << 4;
2651
Paolo Bonzini35754c92015-07-29 12:05:37 +02002652 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002653 return 1;
2654
Nadav Amitc69d3d92014-11-26 17:56:25 +02002655 if (reg == APIC_ICR2)
2656 return 1;
2657
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002658 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002659 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002660 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2661 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002662}
2663
2664int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2665{
2666 struct kvm_lapic *apic = vcpu->arch.apic;
2667 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2668
Paolo Bonzini35754c92015-07-29 12:05:37 +02002669 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002670 return 1;
2671
Yi Wang0d888002019-07-06 01:08:48 +08002672 if (reg == APIC_DFR || reg == APIC_ICR2)
Nadav Amitc69d3d92014-11-26 17:56:25 +02002673 return 1;
Nadav Amitc69d3d92014-11-26 17:56:25 +02002674
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002675 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002676 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002677 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002678 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002679
2680 *data = (((u64)high) << 32) | low;
2681
2682 return 0;
2683}
Gleb Natapov10388a02010-01-17 15:51:23 +02002684
2685int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2686{
2687 struct kvm_lapic *apic = vcpu->arch.apic;
2688
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002689 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002690 return 1;
2691
2692 /* if this is ICR write vector before command */
2693 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002694 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2695 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002696}
2697
2698int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2699{
2700 struct kvm_lapic *apic = vcpu->arch.apic;
2701 u32 low, high = 0;
2702
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002703 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002704 return 1;
2705
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002706 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002707 return 1;
2708 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002709 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002710
2711 *data = (((u64)high) << 32) | low;
2712
2713 return 0;
2714}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002715
Ladi Prosek72bbf932018-10-16 18:49:59 +02002716int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002717{
2718 u64 addr = data & ~KVM_MSR_ENABLED;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002719 struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
2720 unsigned long new_len;
2721
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002722 if (!IS_ALIGNED(addr, 4))
2723 return 1;
2724
2725 vcpu->arch.pv_eoi.msr_val = data;
2726 if (!pv_eoi_enabled(vcpu))
2727 return 0;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002728
2729 if (addr == ghc->gpa && len <= ghc->len)
2730 new_len = ghc->len;
2731 else
2732 new_len = len;
2733
2734 return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002735}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002736
Jan Kiszka66450a22013-03-13 12:42:34 +01002737void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2738{
2739 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002740 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002741 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002742
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002743 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002744 return;
2745
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002746 /*
Liran Alon4b9852f2019-08-26 13:24:49 +03002747 * INITs are latched while CPU is in specific states
2748 * (SMM, VMX non-root mode, SVM with GIF=0).
2749 * Because a CPU cannot be in these states immediately
2750 * after it has processed an INIT signal (and thus in
2751 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
2752 * and leave the INIT pending.
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002753 */
Liran Alon27cbe7d2019-11-11 11:16:40 +02002754 if (kvm_vcpu_latch_init(vcpu)) {
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002755 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2756 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2757 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2758 return;
2759 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002760
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002761 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002762 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002763 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002764 if (kvm_vcpu_is_bsp(apic->vcpu))
2765 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2766 else
2767 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2768 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002769 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002770 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2771 /* evaluate pending_events before reading the vector */
2772 smp_rmb();
2773 sipi_vector = apic->sipi_vector;
Jan Kiszka66450a22013-03-13 12:42:34 +01002774 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2775 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2776 }
2777}
2778
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002779void kvm_lapic_init(void)
2780{
2781 /* do not patch jump label more than once per second */
2782 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002783 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002784}
David Matlackcef84c32016-12-16 14:30:36 -08002785
2786void kvm_lapic_exit(void)
2787{
2788 static_key_deferred_flush(&apic_hw_disabled);
2789 static_key_deferred_flush(&apic_sw_disabled);
2790}