blob: 618a20d5ca99fffb2d09198dca8aa6e61620ac85 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Radim Krčmář3548a252015-02-12 19:41:33 +0100136/* The logical map is definitely wrong if we have multiple
137 * modes at the same time. (Physical map is always right.)
138 */
139static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
140{
141 return !(map->mode & (map->mode - 1));
142}
143
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100144static inline void
145apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
146{
147 unsigned lid_bits;
148
149 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
150 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
151 BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
152 lid_bits = map->mode;
153
154 *cid = dest_id >> lid_bits;
155 *lid = dest_id & ((1 << lid_bits) - 1);
156}
157
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158static void recalculate_apic_map(struct kvm *kvm)
159{
160 struct kvm_apic_map *new, *old = NULL;
161 struct kvm_vcpu *vcpu;
162 int i;
163
164 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
165
166 mutex_lock(&kvm->arch.apic_map_lock);
167
168 if (!new)
169 goto out;
170
Nadav Amit173beed2014-11-02 11:54:54 +0200171 kvm_for_each_vcpu(i, vcpu, kvm) {
172 struct kvm_lapic *apic = vcpu->arch.apic;
173 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100174 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300175
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100176 if (!kvm_apic_present(vcpu))
177 continue;
178
Radim Krčmář25995e52014-11-27 23:30:19 +0100179 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 ldr = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300181
Radim Krčmář25995e52014-11-27 23:30:19 +0100182 if (aid < ARRAY_SIZE(new->phys_map))
183 new->phys_map[aid] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100184
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100185 if (apic_x2apic_mode(apic)) {
186 new->mode |= KVM_APIC_MODE_X2APIC;
187 } else if (ldr) {
188 ldr = GET_APIC_LOGICAL_ID(ldr);
189 if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
190 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
191 else
192 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
193 }
194
195 if (!kvm_apic_logical_map_valid(new))
Radim Krčmář3548a252015-02-12 19:41:33 +0100196 continue;
197
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100198 apic_logical_id(new, ldr, &cid, &lid);
199
Radim Krčmář25995e52014-11-27 23:30:19 +0100200 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300201 new->logical_map[cid][ffs(lid) - 1] = apic;
202 }
203out:
204 old = rcu_dereference_protected(kvm->arch.apic_map,
205 lockdep_is_held(&kvm->arch.apic_map_lock));
206 rcu_assign_pointer(kvm->arch.apic_map, new);
207 mutex_unlock(&kvm->arch.apic_map_lock);
208
209 if (old)
210 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800211
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700212 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300213}
214
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300215static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
216{
Radim Krčmáře4627552014-10-30 15:06:45 +0100217 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218
219 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100220
221 if (enabled != apic->sw_enabled) {
222 apic->sw_enabled = enabled;
223 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300224 static_key_slow_dec_deferred(&apic_sw_disabled);
225 recalculate_apic_map(apic->vcpu->kvm);
226 } else
227 static_key_slow_inc(&apic_sw_disabled.key);
228 }
229}
230
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300231static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
232{
233 apic_set_reg(apic, APIC_ID, id << 24);
234 recalculate_apic_map(apic->vcpu->kvm);
235}
236
237static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
238{
239 apic_set_reg(apic, APIC_LDR, id);
240 recalculate_apic_map(apic->vcpu->kvm);
241}
242
Radim Krčmář257b9a52015-05-22 18:45:11 +0200243static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
244{
245 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
246
247 apic_set_reg(apic, APIC_ID, id << 24);
248 apic_set_reg(apic, APIC_LDR, ldr);
249 recalculate_apic_map(apic->vcpu->kvm);
250}
251
Eddie Dong97222cc2007-09-12 10:58:04 +0300252static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
253{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300254 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300255}
256
257static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300260}
261
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800262static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
263{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100264 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800265}
266
Eddie Dong97222cc2007-09-12 10:58:04 +0300267static inline int apic_lvtt_period(struct kvm_lapic *apic)
268{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100269 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800270}
271
272static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
273{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100274 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300275}
276
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200277static inline int apic_lvt_nmi_mode(u32 lvt_val)
278{
279 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
280}
281
Gleb Natapovfc61b802009-07-05 17:39:35 +0300282void kvm_apic_set_version(struct kvm_vcpu *vcpu)
283{
284 struct kvm_lapic *apic = vcpu->arch.apic;
285 struct kvm_cpuid_entry2 *feat;
286 u32 v = APIC_VERSION;
287
Gleb Natapovc48f1492012-08-05 15:58:33 +0300288 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300289 return;
290
291 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
292 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
293 v |= APIC_LVR_DIRECTED_EOI;
294 apic_set_reg(apic, APIC_LVR, v);
295}
296
Mathias Krausef1d24832012-08-30 01:30:18 +0200297static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800298 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300299 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
300 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
301 LINT_MASK, LINT_MASK, /* LVT0-1 */
302 LVT_MASK /* LVTERR */
303};
304
305static int find_highest_vector(void *bitmap)
306{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900307 int vec;
308 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300309
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900310 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
311 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
312 reg = bitmap + REG_POS(vec);
313 if (*reg)
314 return fls(*reg) - 1 + vec;
315 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300316
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900317 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300318}
319
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300320static u8 count_vectors(void *bitmap)
321{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900322 int vec;
323 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300324 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900325
326 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
327 reg = bitmap + REG_POS(vec);
328 count += hweight32(*reg);
329 }
330
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300331 return count;
332}
333
Wincy Van705699a2015-02-03 23:58:17 +0800334void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800335{
336 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800337
338 for (i = 0; i <= 7; i++) {
339 pir_val = xchg(&pir[i], 0);
340 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800341 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800342 }
343}
Wincy Van705699a2015-02-03 23:58:17 +0800344EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
345
346void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
347{
348 struct kvm_lapic *apic = vcpu->arch.apic;
349
350 __kvm_apic_update_irr(pir, apic->regs);
Radim Krčmářc77f3fa2015-10-08 20:23:33 +0200351
352 kvm_make_request(KVM_REQ_EVENT, vcpu);
Wincy Van705699a2015-02-03 23:58:17 +0800353}
Yang Zhanga20ed542013-04-11 19:25:15 +0800354EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
355
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200356static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300357{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200358 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200359 /*
360 * irr_pending must be true if any interrupt is pending; set it after
361 * APIC_IRR to avoid race with apic_clear_irr
362 */
363 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300364}
365
Gleb Natapov33e4c682009-06-11 11:06:51 +0300366static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300367{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300368 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300369}
370
371static inline int apic_find_highest_irr(struct kvm_lapic *apic)
372{
373 int result;
374
Yang Zhangc7c9c562013-01-25 10:18:51 +0800375 /*
376 * Note that irr_pending is just a hint. It will be always
377 * true with virtual interrupt delivery enabled.
378 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300379 if (!apic->irr_pending)
380 return -1;
381
Andrey Smetanind62caab2015-11-10 15:36:33 +0300382 if (apic->vcpu->arch.apicv_active)
383 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300384 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300385 ASSERT(result == -1 || result >= 16);
386
387 return result;
388}
389
Gleb Natapov33e4c682009-06-11 11:06:51 +0300390static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
391{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800392 struct kvm_vcpu *vcpu;
393
394 vcpu = apic->vcpu;
395
Andrey Smetanind62caab2015-11-10 15:36:33 +0300396 if (unlikely(vcpu->arch.apicv_active)) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800397 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200398 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800399 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200400 } else {
401 apic->irr_pending = false;
402 apic_clear_vector(vec, apic->regs + APIC_IRR);
403 if (apic_search_irr(apic) != -1)
404 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800405 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300406}
407
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300408static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
409{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800410 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200411
Wanpeng Li56cc2402014-08-05 12:42:24 +0800412 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
413 return;
414
415 vcpu = apic->vcpu;
416
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300417 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800418 * With APIC virtualization enabled, all caching is disabled
419 * because the processor can modify ISR under the hood. Instead
420 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300421 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300422 if (unlikely(vcpu->arch.apicv_active))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800423 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
424 else {
425 ++apic->isr_count;
426 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
427 /*
428 * ISR (in service register) bit is set when injecting an interrupt.
429 * The highest vector is injected. Thus the latest bit set matches
430 * the highest bit in ISR.
431 */
432 apic->highest_isr_cache = vec;
433 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300434}
435
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200436static inline int apic_find_highest_isr(struct kvm_lapic *apic)
437{
438 int result;
439
440 /*
441 * Note that isr_count is always 1, and highest_isr_cache
442 * is always -1, with APIC virtualization enabled.
443 */
444 if (!apic->isr_count)
445 return -1;
446 if (likely(apic->highest_isr_cache != -1))
447 return apic->highest_isr_cache;
448
449 result = find_highest_vector(apic->regs + APIC_ISR);
450 ASSERT(result == -1 || result >= 16);
451
452 return result;
453}
454
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300455static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
456{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200457 struct kvm_vcpu *vcpu;
458 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
459 return;
460
461 vcpu = apic->vcpu;
462
463 /*
464 * We do get here for APIC virtualization enabled if the guest
465 * uses the Hyper-V APIC enlightenment. In this case we may need
466 * to trigger a new interrupt delivery by writing the SVI field;
467 * on the other hand isr_count and highest_isr_cache are unused
468 * and must be left alone.
469 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300470 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200471 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
472 apic_find_highest_isr(apic));
473 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300474 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200475 BUG_ON(apic->isr_count < 0);
476 apic->highest_isr_cache = -1;
477 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300478}
479
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800480int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
481{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800482 int highest_irr;
483
Gleb Natapov33e4c682009-06-11 11:06:51 +0300484 /* This may race with setting of irr in __apic_accept_irq() and
485 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
486 * will cause vmexit immediately and the value will be recalculated
487 * on the next vmentry.
488 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300489 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800490 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300491 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800492
493 return highest_irr;
494}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800495
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200496static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800497 int vector, int level, int trig_mode,
498 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200499
Yang Zhangb4f22252013-04-11 19:21:37 +0800500int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
501 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300502{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800503 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800504
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200505 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800506 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300507}
508
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300509static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
510{
511
512 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
513 sizeof(val));
514}
515
516static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
517{
518
519 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
520 sizeof(*val));
521}
522
523static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
524{
525 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
526}
527
528static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
529{
530 u8 val;
531 if (pv_eoi_get_user(vcpu, &val) < 0)
532 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800533 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300534 return val & 0x1;
535}
536
537static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
538{
539 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
540 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800541 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300542 return;
543 }
544 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
545}
546
547static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
548{
549 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
550 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800551 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300552 return;
553 }
554 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
555}
556
Eddie Dong97222cc2007-09-12 10:58:04 +0300557static void apic_update_ppr(struct kvm_lapic *apic)
558{
Avi Kivity3842d132010-07-27 12:30:24 +0300559 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300560 int isr;
561
Gleb Natapovc48f1492012-08-05 15:58:33 +0300562 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
563 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300564 isr = apic_find_highest_isr(apic);
565 isrv = (isr != -1) ? isr : 0;
566
567 if ((tpr & 0xf0) >= (isrv & 0xf0))
568 ppr = tpr & 0xff;
569 else
570 ppr = isrv & 0xf0;
571
572 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
573 apic, ppr, isr, isrv);
574
Avi Kivity3842d132010-07-27 12:30:24 +0300575 if (old_ppr != ppr) {
576 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200577 if (ppr < old_ppr)
578 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300579 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300580}
581
582static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
583{
584 apic_set_reg(apic, APIC_TASKPRI, tpr);
585 apic_update_ppr(apic);
586}
587
Radim Krčmář03d22492015-02-12 19:41:31 +0100588static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300589{
Radim Krčmář03d22492015-02-12 19:41:31 +0100590 if (apic_x2apic_mode(apic))
591 return mda == X2APIC_BROADCAST;
592
593 return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
Eddie Dong97222cc2007-09-12 10:58:04 +0300594}
595
Radim Krčmář03d22492015-02-12 19:41:31 +0100596static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300597{
Radim Krčmář03d22492015-02-12 19:41:31 +0100598 if (kvm_apic_broadcast(apic, mda))
599 return true;
600
601 if (apic_x2apic_mode(apic))
602 return mda == kvm_apic_id(apic);
603
604 return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
Nadav Amit394457a2014-10-03 00:30:52 +0300605}
606
Radim Krčmář52c233a2015-01-29 22:48:48 +0100607static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300608{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300609 u32 logical_id;
610
Nadav Amit394457a2014-10-03 00:30:52 +0300611 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100612 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300613
Radim Krčmář9368b562015-01-29 22:48:49 +0100614 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300615
Radim Krčmář9368b562015-01-29 22:48:49 +0100616 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100617 return ((logical_id >> 16) == (mda >> 16))
618 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100619
620 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Radim Krčmář03d22492015-02-12 19:41:31 +0100621 mda = GET_APIC_DEST_FIELD(mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300622
Gleb Natapovc48f1492012-08-05 15:58:33 +0300623 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300624 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100625 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300626 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100627 return ((logical_id >> 4) == (mda >> 4))
628 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300629 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200630 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300631 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100632 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300633 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300634}
635
Radim Krčmář03d22492015-02-12 19:41:31 +0100636/* KVM APIC implementation has two quirks
637 * - dest always begins at 0 while xAPIC MDA has offset 24,
638 * - IOxAPIC messages have to be delivered (directly) to x2APIC.
639 */
640static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
641 struct kvm_lapic *target)
642{
643 bool ipi = source != NULL;
644 bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
645
646 if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
647 return X2APIC_BROADCAST;
648
649 return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
650}
651
Radim Krčmář52c233a2015-01-29 22:48:48 +0100652bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300653 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300654{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800655 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmář03d22492015-02-12 19:41:31 +0100656 u32 mda = kvm_apic_mda(dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300657
658 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200659 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300660 target, source, dest, dest_mode, short_hand);
661
Zachary Amsdenbd371392010-06-14 11:42:15 -1000662 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300663 switch (short_hand) {
664 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100665 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100666 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200667 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100668 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300669 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100670 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300671 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100672 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300673 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100674 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300675 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200676 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
677 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100678 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300679 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300680}
681
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300682bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800683 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300684{
685 struct kvm_apic_map *map;
686 unsigned long bitmap = 1;
687 struct kvm_lapic **dst;
688 int i;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200689 bool ret, x2apic_ipi;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300690
691 *r = -1;
692
693 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800694 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300695 return true;
696 }
697
698 if (irq->shorthand)
699 return false;
700
Paolo Bonzinibea15422015-04-13 15:40:02 +0200701 x2apic_ipi = src && apic_x2apic_mode(src);
Radim Krčmář9ea369b2015-02-12 19:41:32 +0100702 if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
703 return false;
704
Paolo Bonzinibea15422015-04-13 15:40:02 +0200705 ret = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300706 rcu_read_lock();
707 map = rcu_dereference(kvm->arch.apic_map);
708
Paolo Bonzinibea15422015-04-13 15:40:02 +0200709 if (!map) {
710 ret = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300711 goto out;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200712 }
Radim Krčmář698f9752014-11-27 20:03:14 +0100713
Radim Krčmář3697f302015-01-29 22:48:50 +0100714 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100715 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
716 goto out;
717
718 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300719 } else {
Radim Krčmář3548a252015-02-12 19:41:33 +0100720 u16 cid;
721
722 if (!kvm_apic_logical_map_valid(map)) {
723 ret = false;
724 goto out;
725 }
726
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100727 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300728
Radim Krčmář45c30942014-11-27 20:03:13 +0100729 if (cid >= ARRAY_SIZE(map->logical_map))
730 goto out;
731
732 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300733
James Sullivand1ebdbf2015-03-18 19:26:04 -0600734 if (kvm_lowest_prio_delivery(irq)) {
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300735 int l = -1;
736 for_each_set_bit(i, &bitmap, 16) {
737 if (!dst[i])
738 continue;
739 if (l < 0)
740 l = i;
741 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
742 l = i;
743 }
744
745 bitmap = (l >= 0) ? 1 << l : 0;
746 }
747 }
748
749 for_each_set_bit(i, &bitmap, 16) {
750 if (!dst[i])
751 continue;
752 if (*r < 0)
753 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800754 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300755 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300756out:
757 rcu_read_unlock();
758 return ret;
759}
760
Feng Wu8feb4a02015-09-18 22:29:47 +0800761bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
762 struct kvm_vcpu **dest_vcpu)
763{
764 struct kvm_apic_map *map;
765 bool ret = false;
766 struct kvm_lapic *dst = NULL;
767
768 if (irq->shorthand)
769 return false;
770
771 rcu_read_lock();
772 map = rcu_dereference(kvm->arch.apic_map);
773
774 if (!map)
775 goto out;
776
777 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
778 if (irq->dest_id == 0xFF)
779 goto out;
780
781 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
782 goto out;
783
784 dst = map->phys_map[irq->dest_id];
785 if (dst && kvm_apic_present(dst->vcpu))
786 *dest_vcpu = dst->vcpu;
787 else
788 goto out;
789 } else {
790 u16 cid;
791 unsigned long bitmap = 1;
792 int i, r = 0;
793
794 if (!kvm_apic_logical_map_valid(map))
795 goto out;
796
797 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
798
799 if (cid >= ARRAY_SIZE(map->logical_map))
800 goto out;
801
802 for_each_set_bit(i, &bitmap, 16) {
803 dst = map->logical_map[cid][i];
804 if (++r == 2)
805 goto out;
806 }
807
808 if (dst && kvm_apic_present(dst->vcpu))
809 *dest_vcpu = dst->vcpu;
810 else
811 goto out;
812 }
813
814 ret = true;
815out:
816 rcu_read_unlock();
817 return ret;
818}
819
Eddie Dong97222cc2007-09-12 10:58:04 +0300820/*
821 * Add a pending IRQ into lapic.
822 * Return 1 if successfully added and 0 if discarded.
823 */
824static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800825 int vector, int level, int trig_mode,
826 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300827{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200828 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300829 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300830
Paolo Bonzinia183b632014-09-11 11:51:02 +0200831 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
832 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300833 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300834 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200835 vcpu->arch.apic_arb_prio++;
836 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200837 if (unlikely(trig_mode && !level))
838 break;
839
Eddie Dong97222cc2007-09-12 10:58:04 +0300840 /* FIXME add logic for vcpu on reset */
841 if (unlikely(!apic_enabled(apic)))
842 break;
843
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200844 result = 1;
845
Yang Zhangb4f22252013-04-11 19:21:37 +0800846 if (dest_map)
847 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200848
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200849 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
850 if (trig_mode)
851 apic_set_vector(vector, apic->regs + APIC_TMR);
852 else
853 apic_clear_vector(vector, apic->regs + APIC_TMR);
854 }
855
Andrey Smetanind62caab2015-11-10 15:36:33 +0300856 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800857 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200858 else {
859 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800860
861 kvm_make_request(KVM_REQ_EVENT, vcpu);
862 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300863 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300864 break;
865
866 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530867 result = 1;
868 vcpu->arch.pv.pv_unhalted = 1;
869 kvm_make_request(KVM_REQ_EVENT, vcpu);
870 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300871 break;
872
873 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200874 result = 1;
875 kvm_make_request(KVM_REQ_SMI, vcpu);
876 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300877 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800878
Eddie Dong97222cc2007-09-12 10:58:04 +0300879 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200880 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800881 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200882 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300883 break;
884
885 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100886 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200887 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100888 /* assumes that there are only KVM_APIC_INIT/SIPI */
889 apic->pending_events = (1UL << KVM_APIC_INIT);
890 /* make sure pending_events is visible before sending
891 * the request */
892 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300893 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300894 kvm_vcpu_kick(vcpu);
895 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200896 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
897 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300898 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300899 break;
900
901 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200902 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
903 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100904 result = 1;
905 apic->sipi_vector = vector;
906 /* make sure sipi_vector is visible for the receiver */
907 smp_wmb();
908 set_bit(KVM_APIC_SIPI, &apic->pending_events);
909 kvm_make_request(KVM_REQ_EVENT, vcpu);
910 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300911 break;
912
Jan Kiszka23930f92008-09-26 09:30:52 +0200913 case APIC_DM_EXTINT:
914 /*
915 * Should only be called by kvm_apic_local_deliver() with LVT0,
916 * before NMI watchdog was enabled. Already handled by
917 * kvm_apic_accept_pic_intr().
918 */
919 break;
920
Eddie Dong97222cc2007-09-12 10:58:04 +0300921 default:
922 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
923 delivery_mode);
924 break;
925 }
926 return result;
927}
928
Gleb Natapove1035712009-03-05 16:34:59 +0200929int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300930{
Gleb Natapove1035712009-03-05 16:34:59 +0200931 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800932}
933
Paolo Bonzini3bb345f2015-07-29 10:43:18 +0200934static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
935{
Andrey Smetanin63086302015-11-10 15:36:32 +0300936 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +0200937}
938
Yang Zhangc7c9c562013-01-25 10:18:51 +0800939static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
940{
Steve Rutherford7543a632015-07-29 23:21:41 -0700941 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +0200942
Steve Rutherford7543a632015-07-29 23:21:41 -0700943 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
944 if (!kvm_ioapic_handles_vector(apic, vector))
945 return;
946
947 /* Request a KVM exit to inform the userspace IOAPIC. */
948 if (irqchip_split(apic->vcpu->kvm)) {
949 apic->vcpu->arch.pending_ioapic_eoi = vector;
950 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
951 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800952 }
Steve Rutherford7543a632015-07-29 23:21:41 -0700953
954 if (apic_test_vector(vector, apic->regs + APIC_TMR))
955 trigger_mode = IOAPIC_LEVEL_TRIG;
956 else
957 trigger_mode = IOAPIC_EDGE_TRIG;
958
959 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800960}
961
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300962static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300963{
964 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300965
966 trace_kvm_eoi(apic, vector);
967
Eddie Dong97222cc2007-09-12 10:58:04 +0300968 /*
969 * Not every write EOI will has corresponding ISR,
970 * one example is when Kernel check timer on setup_IO_APIC
971 */
972 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300973 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300974
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300975 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300976 apic_update_ppr(apic);
977
Yang Zhangc7c9c562013-01-25 10:18:51 +0800978 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300979 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300980 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300981}
982
Yang Zhangc7c9c562013-01-25 10:18:51 +0800983/*
984 * this interface assumes a trap-like exit, which has already finished
985 * desired side effect including vISR and vPPR update.
986 */
987void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
988{
989 struct kvm_lapic *apic = vcpu->arch.apic;
990
991 trace_kvm_eoi(apic, vector);
992
993 kvm_ioapic_send_eoi(apic, vector);
994 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
995}
996EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
997
Eddie Dong97222cc2007-09-12 10:58:04 +0300998static void apic_send_ipi(struct kvm_lapic *apic)
999{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001000 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
1001 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001002 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001003
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001004 irq.vector = icr_low & APIC_VECTOR_MASK;
1005 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1006 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001007 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001008 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1009 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001010 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001011 if (apic_x2apic_mode(apic))
1012 irq.dest_id = icr_high;
1013 else
1014 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001015
Gleb Natapov1000ff82009-07-07 16:00:57 +03001016 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1017
Eddie Dong97222cc2007-09-12 10:58:04 +03001018 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1019 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001020 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1021 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001022 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001023 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001024 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001025
Yang Zhangb4f22252013-04-11 19:21:37 +08001026 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001027}
1028
1029static u32 apic_get_tmcct(struct kvm_lapic *apic)
1030{
Marcelo Tosattib682b812009-02-10 20:41:41 -02001031 ktime_t remaining;
1032 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001033 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001034
1035 ASSERT(apic != NULL);
1036
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001037 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -08001038 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
1039 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001040 return 0;
1041
Marcelo Tosattiace15462009-10-08 10:55:03 -03001042 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001043 if (ktime_to_ns(remaining) < 0)
1044 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001045
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001046 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1047 tmcct = div64_u64(ns,
1048 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001049
1050 return tmcct;
1051}
1052
Avi Kivityb209749f2007-10-22 16:50:39 +02001053static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1054{
1055 struct kvm_vcpu *vcpu = apic->vcpu;
1056 struct kvm_run *run = vcpu->run;
1057
Avi Kivitya8eeb042010-05-10 12:34:53 +03001058 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001059 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001060 run->tpr_access.is_write = write;
1061}
1062
1063static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1064{
1065 if (apic->vcpu->arch.tpr_access_reporting)
1066 __report_tpr_access(apic, write);
1067}
1068
Eddie Dong97222cc2007-09-12 10:58:04 +03001069static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1070{
1071 u32 val = 0;
1072
1073 if (offset >= LAPIC_MMIO_LENGTH)
1074 return 0;
1075
1076 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001077 case APIC_ID:
1078 if (apic_x2apic_mode(apic))
1079 val = kvm_apic_id(apic);
1080 else
1081 val = kvm_apic_id(apic) << 24;
1082 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001083 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001084 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001085 break;
1086
1087 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001088 if (apic_lvtt_tscdeadline(apic))
1089 return 0;
1090
Eddie Dong97222cc2007-09-12 10:58:04 +03001091 val = apic_get_tmcct(apic);
1092 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001093 case APIC_PROCPRI:
1094 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +03001095 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001096 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001097 case APIC_TASKPRI:
1098 report_tpr_access(apic, false);
1099 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001100 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001101 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001102 break;
1103 }
1104
1105 return val;
1106}
1107
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001108static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1109{
1110 return container_of(dev, struct kvm_lapic, dev);
1111}
1112
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001113static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1114 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001115{
Eddie Dong97222cc2007-09-12 10:58:04 +03001116 unsigned char alignment = offset & 0xf;
1117 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001118 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001119 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001120
1121 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001122 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1123 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001124 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001125 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001126
1127 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001128 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1129 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001130 return 1;
1131 }
1132
Eddie Dong97222cc2007-09-12 10:58:04 +03001133 result = __apic_read(apic, offset & ~0xf);
1134
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001135 trace_kvm_apic_read(offset, result);
1136
Eddie Dong97222cc2007-09-12 10:58:04 +03001137 switch (len) {
1138 case 1:
1139 case 2:
1140 case 4:
1141 memcpy(data, (char *)&result + alignment, len);
1142 break;
1143 default:
1144 printk(KERN_ERR "Local APIC read with len = %x, "
1145 "should be 1,2, or 4 instead\n", len);
1146 break;
1147 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001148 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001149}
1150
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001151static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1152{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001153 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001154 addr >= apic->base_address &&
1155 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1156}
1157
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001158static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001159 gpa_t address, int len, void *data)
1160{
1161 struct kvm_lapic *apic = to_lapic(this);
1162 u32 offset = address - apic->base_address;
1163
1164 if (!apic_mmio_in_range(apic, address))
1165 return -EOPNOTSUPP;
1166
1167 apic_reg_read(apic, offset, len, data);
1168
1169 return 0;
1170}
1171
Eddie Dong97222cc2007-09-12 10:58:04 +03001172static void update_divide_count(struct kvm_lapic *apic)
1173{
1174 u32 tmp1, tmp2, tdcr;
1175
Gleb Natapovc48f1492012-08-05 15:58:33 +03001176 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001177 tmp1 = tdcr & 0xf;
1178 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001179 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001180
1181 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001182 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001183}
1184
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001185static void apic_update_lvtt(struct kvm_lapic *apic)
1186{
1187 u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
1188 apic->lapic_timer.timer_mode_mask;
1189
1190 if (apic->lapic_timer.timer_mode != timer_mode) {
1191 apic->lapic_timer.timer_mode = timer_mode;
1192 hrtimer_cancel(&apic->lapic_timer.timer);
1193 }
1194}
1195
Radim Krčmář5d87db72014-10-10 19:15:08 +02001196static void apic_timer_expired(struct kvm_lapic *apic)
1197{
1198 struct kvm_vcpu *vcpu = apic->vcpu;
1199 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001200 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001201
Radim Krčmář5d87db72014-10-10 19:15:08 +02001202 if (atomic_read(&apic->lapic_timer.pending))
1203 return;
1204
1205 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001206 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001207
1208 if (waitqueue_active(q))
1209 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001210
1211 if (apic_lvtt_tscdeadline(apic))
1212 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1213}
1214
1215/*
1216 * On APICv, this test will cause a busy wait
1217 * during a higher-priority task.
1218 */
1219
1220static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1221{
1222 struct kvm_lapic *apic = vcpu->arch.apic;
1223 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1224
1225 if (kvm_apic_hw_enabled(apic)) {
1226 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001227 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001228
Andrey Smetanind62caab2015-11-10 15:36:33 +03001229 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001230 bitmap = apic->regs + APIC_IRR;
1231
1232 if (apic_test_vector(vec, bitmap))
1233 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001234 }
1235 return false;
1236}
1237
1238void wait_lapic_expire(struct kvm_vcpu *vcpu)
1239{
1240 struct kvm_lapic *apic = vcpu->arch.apic;
1241 u64 guest_tsc, tsc_deadline;
1242
1243 if (!kvm_vcpu_has_lapic(vcpu))
1244 return;
1245
1246 if (apic->lapic_timer.expired_tscdeadline == 0)
1247 return;
1248
1249 if (!lapic_timer_int_injected(vcpu))
1250 return;
1251
1252 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1253 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001254 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001255 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001256
1257 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1258 if (guest_tsc < tsc_deadline)
1259 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001260}
1261
Eddie Dong97222cc2007-09-12 10:58:04 +03001262static void start_apic_timer(struct kvm_lapic *apic)
1263{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001264 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001265
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001266 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001267
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001268 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001269 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001270 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001271 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001272 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001273
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001274 if (!apic->lapic_timer.period)
1275 return;
1276 /*
1277 * Do not allow the guest to program periodic timers with small
1278 * interval, since the hrtimers are not throttled by the host
1279 * scheduler.
1280 */
1281 if (apic_lvtt_period(apic)) {
1282 s64 min_period = min_timer_period_us * 1000LL;
1283
1284 if (apic->lapic_timer.period < min_period) {
1285 pr_info_ratelimited(
1286 "kvm: vcpu %i: requested %lld ns "
1287 "lapic timer period limited to %lld ns\n",
1288 apic->vcpu->vcpu_id,
1289 apic->lapic_timer.period, min_period);
1290 apic->lapic_timer.period = min_period;
1291 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001292 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001293
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001294 hrtimer_start(&apic->lapic_timer.timer,
1295 ktime_add_ns(now, apic->lapic_timer.period),
1296 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001297
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001298 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001299 PRIx64 ", "
1300 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001301 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001302 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001303 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001304 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001305 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001306 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001307 } else if (apic_lvtt_tscdeadline(apic)) {
1308 /* lapic timer in tsc deadline mode */
1309 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1310 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001311 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001312 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001313 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001314 unsigned long flags;
1315
1316 if (unlikely(!tscdeadline || !this_tsc_khz))
1317 return;
1318
1319 local_irq_save(flags);
1320
1321 now = apic->lapic_timer.timer.base->get_time();
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001322 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001323 if (likely(tscdeadline > guest_tsc)) {
1324 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1325 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001326 expire = ktime_add_ns(now, ns);
1327 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001328 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001329 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001330 } else
1331 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001332
1333 local_irq_restore(flags);
1334 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001335}
1336
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001337static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1338{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001339 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001340
Radim Krčmář59fd1322015-06-30 22:19:16 +02001341 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1342 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1343 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001344 apic_debug("Receive NMI setting on APIC_LVT0 "
1345 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001346 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001347 } else
1348 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1349 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001350}
1351
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001352static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001353{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001354 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001355
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001356 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001357
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001358 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001359 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001360 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001361 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001362 else
1363 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001364 break;
1365
1366 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001367 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001368 apic_set_tpr(apic, val & 0xff);
1369 break;
1370
1371 case APIC_EOI:
1372 apic_set_eoi(apic);
1373 break;
1374
1375 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001376 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001377 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001378 else
1379 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001380 break;
1381
1382 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001383 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001384 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001385 recalculate_apic_map(apic->vcpu->kvm);
1386 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001387 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001388 break;
1389
Gleb Natapovfc61b802009-07-05 17:39:35 +03001390 case APIC_SPIV: {
1391 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001392 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001393 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001394 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001395 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1396 int i;
1397 u32 lvt_val;
1398
1399 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001400 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001401 APIC_LVTT + 0x10 * i);
1402 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1403 lvt_val | APIC_LVT_MASKED);
1404 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001405 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001406 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001407
1408 }
1409 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001410 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001411 case APIC_ICR:
1412 /* No delay here, so we always clear the pending bit */
1413 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1414 apic_send_ipi(apic);
1415 break;
1416
1417 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001418 if (!apic_x2apic_mode(apic))
1419 val &= 0xff000000;
1420 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001421 break;
1422
Jan Kiszka23930f92008-09-26 09:30:52 +02001423 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001424 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001425 case APIC_LVTTHMR:
1426 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001427 case APIC_LVT1:
1428 case APIC_LVTERR:
1429 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001430 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001431 val |= APIC_LVT_MASKED;
1432
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001433 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1434 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001435
1436 break;
1437
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001438 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001439 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001440 val |= APIC_LVT_MASKED;
1441 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1442 apic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001443 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001444 break;
1445
Eddie Dong97222cc2007-09-12 10:58:04 +03001446 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001447 if (apic_lvtt_tscdeadline(apic))
1448 break;
1449
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001450 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001451 apic_set_reg(apic, APIC_TMICT, val);
1452 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001453 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001454
1455 case APIC_TDCR:
1456 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001457 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001458 apic_set_reg(apic, APIC_TDCR, val);
1459 update_divide_count(apic);
1460 break;
1461
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001462 case APIC_ESR:
1463 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001464 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001465 ret = 1;
1466 }
1467 break;
1468
1469 case APIC_SELF_IPI:
1470 if (apic_x2apic_mode(apic)) {
1471 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1472 } else
1473 ret = 1;
1474 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001475 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001476 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001477 break;
1478 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001479 if (ret)
1480 apic_debug("Local APIC Write to read-only register %x\n", reg);
1481 return ret;
1482}
1483
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001484static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001485 gpa_t address, int len, const void *data)
1486{
1487 struct kvm_lapic *apic = to_lapic(this);
1488 unsigned int offset = address - apic->base_address;
1489 u32 val;
1490
1491 if (!apic_mmio_in_range(apic, address))
1492 return -EOPNOTSUPP;
1493
1494 /*
1495 * APIC register must be aligned on 128-bits boundary.
1496 * 32/64/128 bits registers must be accessed thru 32 bits.
1497 * Refer SDM 8.4.1
1498 */
1499 if (len != 4 || (offset & 0xf)) {
1500 /* Don't shout loud, $infamous_os would cause only noise. */
1501 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001502 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001503 }
1504
1505 val = *(u32*)data;
1506
1507 /* too common printing */
1508 if (offset != APIC_EOI)
1509 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1510 "0x%x\n", __func__, offset, len, val);
1511
1512 apic_reg_write(apic, offset & 0xff0, val);
1513
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001514 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001515}
1516
Kevin Tian58fbbf22011-08-30 13:56:17 +03001517void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1518{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001519 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001520 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1521}
1522EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1523
Yang Zhang83d4c282013-01-25 10:18:49 +08001524/* emulate APIC access in a trap manner */
1525void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1526{
1527 u32 val = 0;
1528
1529 /* hw has done the conditional check and inst decode */
1530 offset &= 0xff0;
1531
1532 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1533
1534 /* TODO: optimize to just emulate side effect w/o one more write */
1535 apic_reg_write(vcpu->arch.apic, offset, val);
1536}
1537EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1538
Rusty Russelld5894442007-10-08 10:48:30 +10001539void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001540{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001541 struct kvm_lapic *apic = vcpu->arch.apic;
1542
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001543 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001544 return;
1545
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001546 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001547
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001548 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1549 static_key_slow_dec_deferred(&apic_hw_disabled);
1550
Radim Krčmáře4627552014-10-30 15:06:45 +01001551 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001552 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001553
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001554 if (apic->regs)
1555 free_page((unsigned long)apic->regs);
1556
1557 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001558}
1559
1560/*
1561 *----------------------------------------------------------------------
1562 * LAPIC interface
1563 *----------------------------------------------------------------------
1564 */
1565
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001566u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1567{
1568 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001569
Gleb Natapovc48f1492012-08-05 15:58:33 +03001570 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001571 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001572 return 0;
1573
1574 return apic->lapic_timer.tscdeadline;
1575}
1576
1577void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1578{
1579 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001580
Gleb Natapovc48f1492012-08-05 15:58:33 +03001581 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001582 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001583 return;
1584
1585 hrtimer_cancel(&apic->lapic_timer.timer);
1586 apic->lapic_timer.tscdeadline = data;
1587 start_apic_timer(apic);
1588}
1589
Eddie Dong97222cc2007-09-12 10:58:04 +03001590void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1591{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001592 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001593
Gleb Natapovc48f1492012-08-05 15:58:33 +03001594 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001595 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001596
Avi Kivityb93463a2007-10-25 16:52:32 +02001597 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001598 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001599}
1600
1601u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1602{
Eddie Dong97222cc2007-09-12 10:58:04 +03001603 u64 tpr;
1604
Gleb Natapovc48f1492012-08-05 15:58:33 +03001605 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001606 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001607
Gleb Natapovc48f1492012-08-05 15:58:33 +03001608 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001609
1610 return (tpr & 0xf0) >> 4;
1611}
1612
1613void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1614{
Yang Zhang8d146952013-01-25 10:18:50 +08001615 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001616 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001617
1618 if (!apic) {
1619 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001620 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001621 return;
1622 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001623
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001624 vcpu->arch.apic_base = value;
1625
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001626 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001627 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001628 if (value & MSR_IA32_APICBASE_ENABLE)
1629 static_key_slow_dec_deferred(&apic_hw_disabled);
1630 else
1631 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001632 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001633 }
1634
Yang Zhang8d146952013-01-25 10:18:50 +08001635 if ((old_value ^ value) & X2APIC_ENABLE) {
1636 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001637 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001638 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1639 } else
1640 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001641 }
Yang Zhang8d146952013-01-25 10:18:50 +08001642
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001643 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001644 MSR_IA32_APICBASE_BASE;
1645
Nadav Amitdb324fe2014-11-02 11:54:59 +02001646 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1647 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1648 pr_warn_once("APIC base relocation is unsupported by KVM");
1649
Eddie Dong97222cc2007-09-12 10:58:04 +03001650 /* with FSB delivery interrupt, we can restart APIC functionality */
1651 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001652 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001653
1654}
1655
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001656void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001657{
1658 struct kvm_lapic *apic;
1659 int i;
1660
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001661 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001662
1663 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001664 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001665 ASSERT(apic != NULL);
1666
1667 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001668 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001669
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001670 if (!init_event)
1671 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001672 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001673
1674 for (i = 0; i < APIC_LVT_NUM; i++)
1675 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001676 apic_update_lvtt(apic);
Paolo Bonzini0da029e2015-07-23 08:24:42 +02001677 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Nadav Amit90de4a12015-04-13 01:53:41 +03001678 apic_set_reg(apic, APIC_LVT0,
1679 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Radim Krčmář59fd1322015-06-30 22:19:16 +02001680 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001681
1682 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001683 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001684 apic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001685 if (!apic_x2apic_mode(apic))
1686 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001687 apic_set_reg(apic, APIC_ESR, 0);
1688 apic_set_reg(apic, APIC_ICR, 0);
1689 apic_set_reg(apic, APIC_ICR2, 0);
1690 apic_set_reg(apic, APIC_TDCR, 0);
1691 apic_set_reg(apic, APIC_TMICT, 0);
1692 for (i = 0; i < 8; i++) {
1693 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1694 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1695 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1696 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03001697 apic->irr_pending = vcpu->arch.apicv_active;
1698 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001699 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001700 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001701 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001702 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001703 kvm_lapic_set_base(vcpu,
1704 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001705 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001706 apic_update_ppr(apic);
1707
Gleb Natapove1035712009-03-05 16:34:59 +02001708 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001709 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001710
Nadav Amit98eff522014-06-29 12:28:51 +03001711 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001712 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001713 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001714 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001715}
1716
Eddie Dong97222cc2007-09-12 10:58:04 +03001717/*
1718 *----------------------------------------------------------------------
1719 * timer interface
1720 *----------------------------------------------------------------------
1721 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001722
Avi Kivity2a6eac92012-07-26 18:01:51 +03001723static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001724{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001725 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001726}
1727
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001728int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1729{
Gleb Natapov54e98182012-08-05 15:58:32 +03001730 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001731
Gleb Natapovc48f1492012-08-05 15:58:33 +03001732 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001733 apic_lvt_enabled(apic, APIC_LVTT))
1734 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001735
1736 return 0;
1737}
1738
Avi Kivity89342082011-11-10 14:57:21 +02001739int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001740{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001741 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001742 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001743
Gleb Natapovc48f1492012-08-05 15:58:33 +03001744 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001745 vector = reg & APIC_VECTOR_MASK;
1746 mode = reg & APIC_MODE_MASK;
1747 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001748 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1749 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001750 }
1751 return 0;
1752}
1753
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001754void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001755{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001756 struct kvm_lapic *apic = vcpu->arch.apic;
1757
1758 if (apic)
1759 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001760}
1761
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001762static const struct kvm_io_device_ops apic_mmio_ops = {
1763 .read = apic_mmio_read,
1764 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001765};
1766
Avi Kivitye9d90d42012-07-26 18:01:50 +03001767static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1768{
1769 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001770 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001771
Radim Krčmář5d87db72014-10-10 19:15:08 +02001772 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001773
Avi Kivity2a6eac92012-07-26 18:01:51 +03001774 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001775 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1776 return HRTIMER_RESTART;
1777 } else
1778 return HRTIMER_NORESTART;
1779}
1780
Eddie Dong97222cc2007-09-12 10:58:04 +03001781int kvm_create_lapic(struct kvm_vcpu *vcpu)
1782{
1783 struct kvm_lapic *apic;
1784
1785 ASSERT(vcpu != NULL);
1786 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1787
1788 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1789 if (!apic)
1790 goto nomem;
1791
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001792 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001793
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001794 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1795 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001796 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1797 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001798 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001799 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001800 apic->vcpu = vcpu;
1801
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001802 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1803 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001804 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001805
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001806 /*
1807 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1808 * thinking that APIC satet has changed.
1809 */
1810 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001811 kvm_lapic_set_base(vcpu,
1812 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001813
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001814 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001815 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001816 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001817
1818 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001819nomem_free_apic:
1820 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001821nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001822 return -ENOMEM;
1823}
Eddie Dong97222cc2007-09-12 10:58:04 +03001824
1825int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1826{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001827 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001828 int highest_irr;
1829
Gleb Natapovc48f1492012-08-05 15:58:33 +03001830 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001831 return -1;
1832
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001833 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001834 highest_irr = apic_find_highest_irr(apic);
1835 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001836 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001837 return -1;
1838 return highest_irr;
1839}
1840
Qing He40487c62007-09-17 14:47:13 +08001841int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1842{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001843 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001844 int r = 0;
1845
Gleb Natapovc48f1492012-08-05 15:58:33 +03001846 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001847 r = 1;
1848 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1849 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1850 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001851 return r;
1852}
1853
Eddie Dong1b9778d2007-09-03 16:56:58 +03001854void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1855{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001856 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001857
Gleb Natapovc48f1492012-08-05 15:58:33 +03001858 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001859 return;
1860
1861 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001862 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001863 if (apic_lvtt_tscdeadline(apic))
1864 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001865 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001866 }
1867}
1868
Eddie Dong97222cc2007-09-12 10:58:04 +03001869int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1870{
1871 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001872 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001873
1874 if (vector == -1)
1875 return -1;
1876
Wanpeng Li56cc2402014-08-05 12:42:24 +08001877 /*
1878 * We get here even with APIC virtualization enabled, if doing
1879 * nested virtualization and L1 runs with the "acknowledge interrupt
1880 * on exit" mode. Then we cannot inject the interrupt via RVI,
1881 * because the process would deliver it through the IDT.
1882 */
1883
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001884 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001885 apic_update_ppr(apic);
1886 apic_clear_irr(vector, apic);
1887 return vector;
1888}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001889
Gleb Natapov64eb0622012-08-08 15:24:36 +03001890void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1891 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001892{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001893 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001894
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001895 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001896 /* set SPIV separately to get count of SW disabled APICs right */
1897 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1898 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001899 /* call kvm_apic_set_id() to put apic into apic_map */
1900 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001901 kvm_apic_set_version(vcpu);
1902
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001903 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001904 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001905 apic_update_lvtt(apic);
Radim Krčmářdb138562015-06-30 22:19:17 +02001906 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001907 update_divide_count(apic);
1908 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001909 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03001910 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08001911 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001912 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03001913 if (vcpu->arch.apicv_active) {
Wei Wang4114c272014-11-05 10:53:43 +08001914 kvm_x86_ops->hwapic_irr_update(vcpu,
1915 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001916 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1917 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03001918 }
Avi Kivity3842d132010-07-27 12:30:24 +03001919 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07001920 if (ioapic_in_kernel(vcpu->kvm))
1921 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01001922
1923 vcpu->arch.apic_arb_prio = 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001924}
Eddie Donga3d7f852007-09-03 16:15:12 +03001925
Avi Kivity2f52d582008-01-16 12:49:30 +02001926void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001927{
Eddie Donga3d7f852007-09-03 16:15:12 +03001928 struct hrtimer *timer;
1929
Gleb Natapovc48f1492012-08-05 15:58:33 +03001930 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001931 return;
1932
Gleb Natapov54e98182012-08-05 15:58:32 +03001933 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001934 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001935 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001936}
Avi Kivityb93463a2007-10-25 16:52:32 +02001937
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001938/*
1939 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1940 *
1941 * Detect whether guest triggered PV EOI since the
1942 * last entry. If yes, set EOI on guests's behalf.
1943 * Clear PV EOI in guest memory in any case.
1944 */
1945static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1946 struct kvm_lapic *apic)
1947{
1948 bool pending;
1949 int vector;
1950 /*
1951 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1952 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1953 *
1954 * KVM_APIC_PV_EOI_PENDING is unset:
1955 * -> host disabled PV EOI.
1956 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1957 * -> host enabled PV EOI, guest did not execute EOI yet.
1958 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1959 * -> host enabled PV EOI, guest executed EOI.
1960 */
1961 BUG_ON(!pv_eoi_enabled(vcpu));
1962 pending = pv_eoi_get_pending(vcpu);
1963 /*
1964 * Clear pending bit in any case: it will be set again on vmentry.
1965 * While this might not be ideal from performance point of view,
1966 * this makes sure pv eoi is only enabled when we know it's safe.
1967 */
1968 pv_eoi_clr_pending(vcpu);
1969 if (pending)
1970 return;
1971 vector = apic_set_eoi(apic);
1972 trace_kvm_pv_eoi(apic, vector);
1973}
1974
Avi Kivityb93463a2007-10-25 16:52:32 +02001975void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1976{
1977 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001978
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001979 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1980 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1981
Gleb Natapov41383772012-04-19 14:06:29 +03001982 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001983 return;
1984
Nicholas Krause603242a2015-08-05 10:44:40 -04001985 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1986 sizeof(u32)))
1987 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02001988
1989 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1990}
1991
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001992/*
1993 * apic_sync_pv_eoi_to_guest - called before vmentry
1994 *
1995 * Detect whether it's safe to enable PV EOI and
1996 * if yes do so.
1997 */
1998static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1999 struct kvm_lapic *apic)
2000{
2001 if (!pv_eoi_enabled(vcpu) ||
2002 /* IRR set or many bits in ISR: could be nested. */
2003 apic->irr_pending ||
2004 /* Cache not set: could be safe but we don't bother. */
2005 apic->highest_isr_cache == -1 ||
2006 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002007 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002008 /*
2009 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2010 * so we need not do anything here.
2011 */
2012 return;
2013 }
2014
2015 pv_eoi_set_pending(apic->vcpu);
2016}
2017
Avi Kivityb93463a2007-10-25 16:52:32 +02002018void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2019{
2020 u32 data, tpr;
2021 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002022 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002023
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002024 apic_sync_pv_eoi_to_guest(vcpu, apic);
2025
Gleb Natapov41383772012-04-19 14:06:29 +03002026 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002027 return;
2028
Gleb Natapovc48f1492012-08-05 15:58:33 +03002029 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002030 max_irr = apic_find_highest_irr(apic);
2031 if (max_irr < 0)
2032 max_irr = 0;
2033 max_isr = apic_find_highest_isr(apic);
2034 if (max_isr < 0)
2035 max_isr = 0;
2036 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2037
Andy Honigfda4e2e2013-11-20 10:23:22 -08002038 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2039 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002040}
2041
Andy Honigfda4e2e2013-11-20 10:23:22 -08002042int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002043{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002044 if (vapic_addr) {
2045 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2046 &vcpu->arch.apic->vapic_cache,
2047 vapic_addr, sizeof(u32)))
2048 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002049 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002050 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002051 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002052 }
2053
2054 vcpu->arch.apic->vapic_addr = vapic_addr;
2055 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002056}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002057
2058int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2059{
2060 struct kvm_lapic *apic = vcpu->arch.apic;
2061 u32 reg = (msr - APIC_BASE_MSR) << 4;
2062
Paolo Bonzini35754c92015-07-29 12:05:37 +02002063 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002064 return 1;
2065
Nadav Amitc69d3d92014-11-26 17:56:25 +02002066 if (reg == APIC_ICR2)
2067 return 1;
2068
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002069 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002070 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002071 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2072 return apic_reg_write(apic, reg, (u32)data);
2073}
2074
2075int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2076{
2077 struct kvm_lapic *apic = vcpu->arch.apic;
2078 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2079
Paolo Bonzini35754c92015-07-29 12:05:37 +02002080 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002081 return 1;
2082
Nadav Amitc69d3d92014-11-26 17:56:25 +02002083 if (reg == APIC_DFR || reg == APIC_ICR2) {
2084 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2085 reg);
2086 return 1;
2087 }
2088
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002089 if (apic_reg_read(apic, reg, 4, &low))
2090 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002091 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002092 apic_reg_read(apic, APIC_ICR2, 4, &high);
2093
2094 *data = (((u64)high) << 32) | low;
2095
2096 return 0;
2097}
Gleb Natapov10388a02010-01-17 15:51:23 +02002098
2099int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2100{
2101 struct kvm_lapic *apic = vcpu->arch.apic;
2102
Gleb Natapovc48f1492012-08-05 15:58:33 +03002103 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002104 return 1;
2105
2106 /* if this is ICR write vector before command */
2107 if (reg == APIC_ICR)
2108 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2109 return apic_reg_write(apic, reg, (u32)data);
2110}
2111
2112int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2113{
2114 struct kvm_lapic *apic = vcpu->arch.apic;
2115 u32 low, high = 0;
2116
Gleb Natapovc48f1492012-08-05 15:58:33 +03002117 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002118 return 1;
2119
2120 if (apic_reg_read(apic, reg, 4, &low))
2121 return 1;
2122 if (reg == APIC_ICR)
2123 apic_reg_read(apic, APIC_ICR2, 4, &high);
2124
2125 *data = (((u64)high) << 32) | low;
2126
2127 return 0;
2128}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002129
2130int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2131{
2132 u64 addr = data & ~KVM_MSR_ENABLED;
2133 if (!IS_ALIGNED(addr, 4))
2134 return 1;
2135
2136 vcpu->arch.pv_eoi.msr_val = data;
2137 if (!pv_eoi_enabled(vcpu))
2138 return 0;
2139 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002140 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002141}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002142
Jan Kiszka66450a22013-03-13 12:42:34 +01002143void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2144{
2145 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002146 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002147 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002148
Gleb Natapov299018f2013-06-03 11:30:02 +03002149 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002150 return;
2151
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002152 /*
2153 * INITs are latched while in SMM. Because an SMM CPU cannot
2154 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2155 * and delay processing of INIT until the next RSM.
2156 */
2157 if (is_smm(vcpu)) {
2158 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2159 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2160 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2161 return;
2162 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002163
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002164 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002165 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002166 kvm_lapic_reset(vcpu, true);
2167 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002168 if (kvm_vcpu_is_bsp(apic->vcpu))
2169 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2170 else
2171 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2172 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002173 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002174 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2175 /* evaluate pending_events before reading the vector */
2176 smp_rmb();
2177 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002178 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002179 vcpu->vcpu_id, sipi_vector);
2180 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2181 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2182 }
2183}
2184
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002185void kvm_lapic_init(void)
2186{
2187 /* do not patch jump label more than once per second */
2188 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002189 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002190}