blob: c6f2f159384a0e1f57c03c5defe9d7cb3e5fb71b [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Avi Kivity221d0592010-05-23 18:37:00 +03008 * Copyright 2009 Red Hat, Inc. and/or its affilates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
36#include <asm/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030041
Marcelo Tosattib682b812009-02-10 20:41:41 -020042#ifndef CONFIG_X86_64
43#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
44#else
45#define mod_64(x, y) ((x) % (y))
46#endif
47
Eddie Dong97222cc2007-09-12 10:58:04 +030048#define PRId64 "d"
49#define PRIx64 "llx"
50#define PRIu64 "u"
51#define PRIo64 "o"
52
53#define APIC_BUS_CYCLE_NS 1
54
55/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
56#define apic_debug(fmt, arg...)
57
58#define APIC_LVT_NUM 6
59/* 14 is the version for Xeon and Pentium 8.4.8*/
60#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
61#define LAPIC_MMIO_LENGTH (1 << 12)
62/* followed define is not in apicdef.h */
63#define APIC_SHORT_MASK 0xc0000
64#define APIC_DEST_NOSHORT 0x0
65#define APIC_DEST_MASK 0x800
66#define MAX_APIC_VECTOR 256
67
68#define VEC_POS(v) ((v) & (32 - 1))
69#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080070
Eddie Dong97222cc2007-09-12 10:58:04 +030071static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
72{
73 return *((u32 *) (apic->regs + reg_off));
74}
75
76static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
77{
78 *((u32 *) (apic->regs + reg_off)) = val;
79}
80
81static inline int apic_test_and_set_vector(int vec, void *bitmap)
82{
83 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
84}
85
86static inline int apic_test_and_clear_vector(int vec, void *bitmap)
87{
88 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
89}
90
91static inline void apic_set_vector(int vec, void *bitmap)
92{
93 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
94}
95
96static inline void apic_clear_vector(int vec, void *bitmap)
97{
98 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline int apic_hw_enabled(struct kvm_lapic *apic)
102{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800103 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300104}
105
106static inline int apic_sw_enabled(struct kvm_lapic *apic)
107{
108 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
109}
110
111static inline int apic_enabled(struct kvm_lapic *apic)
112{
113 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
114}
115
116#define LVT_MASK \
117 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
118
119#define LINT_MASK \
120 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
121 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
122
123static inline int kvm_apic_id(struct kvm_lapic *apic)
124{
125 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
126}
127
128static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
129{
130 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
131}
132
133static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
134{
135 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
136}
137
138static inline int apic_lvtt_period(struct kvm_lapic *apic)
139{
140 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
141}
142
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200143static inline int apic_lvt_nmi_mode(u32 lvt_val)
144{
145 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
146}
147
Gleb Natapovfc61b802009-07-05 17:39:35 +0300148void kvm_apic_set_version(struct kvm_vcpu *vcpu)
149{
150 struct kvm_lapic *apic = vcpu->arch.apic;
151 struct kvm_cpuid_entry2 *feat;
152 u32 v = APIC_VERSION;
153
154 if (!irqchip_in_kernel(vcpu->kvm))
155 return;
156
157 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
158 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
159 v |= APIC_LVR_DIRECTED_EOI;
160 apic_set_reg(apic, APIC_LVR, v);
161}
162
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300163static inline int apic_x2apic_mode(struct kvm_lapic *apic)
164{
165 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
166}
167
Eddie Dong97222cc2007-09-12 10:58:04 +0300168static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
169 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
170 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
171 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
172 LINT_MASK, LINT_MASK, /* LVT0-1 */
173 LVT_MASK /* LVTERR */
174};
175
176static int find_highest_vector(void *bitmap)
177{
178 u32 *word = bitmap;
179 int word_offset = MAX_APIC_VECTOR >> 5;
180
181 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
182 continue;
183
184 if (likely(!word_offset && !word[0]))
185 return -1;
186 else
187 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
188}
189
190static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
191{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300192 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300193 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
194}
195
Gleb Natapov33e4c682009-06-11 11:06:51 +0300196static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300197{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300198 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300199}
200
201static inline int apic_find_highest_irr(struct kvm_lapic *apic)
202{
203 int result;
204
Gleb Natapov33e4c682009-06-11 11:06:51 +0300205 if (!apic->irr_pending)
206 return -1;
207
208 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300209 ASSERT(result == -1 || result >= 16);
210
211 return result;
212}
213
Gleb Natapov33e4c682009-06-11 11:06:51 +0300214static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
215{
216 apic->irr_pending = false;
217 apic_clear_vector(vec, apic->regs + APIC_IRR);
218 if (apic_search_irr(apic) != -1)
219 apic->irr_pending = true;
220}
221
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800222int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
223{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800224 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800225 int highest_irr;
226
Gleb Natapov33e4c682009-06-11 11:06:51 +0300227 /* This may race with setting of irr in __apic_accept_irq() and
228 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
229 * will cause vmexit immediately and the value will be recalculated
230 * on the next vmentry.
231 */
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800232 if (!apic)
233 return 0;
234 highest_irr = apic_find_highest_irr(apic);
235
236 return highest_irr;
237}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800238
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200239static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
240 int vector, int level, int trig_mode);
241
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200242int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300243{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800244 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800245
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200246 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
247 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300248}
249
250static inline int apic_find_highest_isr(struct kvm_lapic *apic)
251{
252 int result;
253
254 result = find_highest_vector(apic->regs + APIC_ISR);
255 ASSERT(result == -1 || result >= 16);
256
257 return result;
258}
259
260static void apic_update_ppr(struct kvm_lapic *apic)
261{
Avi Kivity3842d132010-07-27 12:30:24 +0300262 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300263 int isr;
264
Avi Kivity3842d132010-07-27 12:30:24 +0300265 old_ppr = apic_get_reg(apic, APIC_PROCPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300266 tpr = apic_get_reg(apic, APIC_TASKPRI);
267 isr = apic_find_highest_isr(apic);
268 isrv = (isr != -1) ? isr : 0;
269
270 if ((tpr & 0xf0) >= (isrv & 0xf0))
271 ppr = tpr & 0xff;
272 else
273 ppr = isrv & 0xf0;
274
275 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
276 apic, ppr, isr, isrv);
277
Avi Kivity3842d132010-07-27 12:30:24 +0300278 if (old_ppr != ppr) {
279 apic_set_reg(apic, APIC_PROCPRI, ppr);
280 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
281 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300282}
283
284static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
285{
286 apic_set_reg(apic, APIC_TASKPRI, tpr);
287 apic_update_ppr(apic);
288}
289
290int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
291{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200292 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300293}
294
295int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
296{
297 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300298 u32 logical_id;
299
300 if (apic_x2apic_mode(apic)) {
301 logical_id = apic_get_reg(apic, APIC_LDR);
302 return logical_id & mda;
303 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300304
305 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
306
307 switch (apic_get_reg(apic, APIC_DFR)) {
308 case APIC_DFR_FLAT:
309 if (logical_id & mda)
310 result = 1;
311 break;
312 case APIC_DFR_CLUSTER:
313 if (((logical_id >> 4) == (mda >> 0x4))
314 && (logical_id & mda & 0xf))
315 result = 1;
316 break;
317 default:
318 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
319 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
320 break;
321 }
322
323 return result;
324}
325
Gleb Natapov343f94f2009-03-05 16:34:54 +0200326int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300327 int short_hand, int dest, int dest_mode)
328{
329 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800330 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300331
332 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200333 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300334 target, source, dest, dest_mode, short_hand);
335
Zachary Amsdenbd371392010-06-14 11:42:15 -1000336 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300337 switch (short_hand) {
338 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200339 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300340 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200341 result = kvm_apic_match_physical_addr(target, dest);
342 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300343 /* Logical mode. */
344 result = kvm_apic_match_logical_addr(target, dest);
345 break;
346 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200347 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300348 break;
349 case APIC_DEST_ALLINC:
350 result = 1;
351 break;
352 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200353 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300354 break;
355 default:
356 printk(KERN_WARNING "Bad dest shorthand value %x\n",
357 short_hand);
358 break;
359 }
360
361 return result;
362}
363
364/*
365 * Add a pending IRQ into lapic.
366 * Return 1 if successfully added and 0 if discarded.
367 */
368static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
369 int vector, int level, int trig_mode)
370{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200371 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300372 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300373
374 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300375 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200376 vcpu->arch.apic_arb_prio++;
377 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300378 /* FIXME add logic for vcpu on reset */
379 if (unlikely(!apic_enabled(apic)))
380 break;
381
Avi Kivitya5d36f82009-12-29 12:42:16 +0200382 if (trig_mode) {
383 apic_debug("level trig mode for vector %d", vector);
384 apic_set_vector(vector, apic->regs + APIC_TMR);
385 } else
386 apic_clear_vector(vector, apic->regs + APIC_TMR);
387
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200388 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300389 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300390 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200391 if (!result) {
392 if (trig_mode)
393 apic_debug("level trig mode repeatedly for "
394 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300395 break;
396 }
397
Avi Kivity3842d132010-07-27 12:30:24 +0300398 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300399 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300400 break;
401
402 case APIC_DM_REMRD:
403 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
404 break;
405
406 case APIC_DM_SMI:
407 printk(KERN_DEBUG "Ignoring guest SMI\n");
408 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800409
Eddie Dong97222cc2007-09-12 10:58:04 +0300410 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200411 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800412 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200413 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300414 break;
415
416 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300417 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200418 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300419 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
He, Qingc5ec1532007-09-03 17:07:41 +0300420 printk(KERN_DEBUG
421 "INIT on a runnable vcpu %d\n",
422 vcpu->vcpu_id);
Avi Kivitya4535292008-04-13 17:54:35 +0300423 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300424 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300425 kvm_vcpu_kick(vcpu);
426 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200427 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
428 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300429 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300430 break;
431
432 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200433 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
434 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300435 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200436 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800437 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300438 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300439 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300440 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300441 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300442 break;
443
Jan Kiszka23930f92008-09-26 09:30:52 +0200444 case APIC_DM_EXTINT:
445 /*
446 * Should only be called by kvm_apic_local_deliver() with LVT0,
447 * before NMI watchdog was enabled. Already handled by
448 * kvm_apic_accept_pic_intr().
449 */
450 break;
451
Eddie Dong97222cc2007-09-12 10:58:04 +0300452 default:
453 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
454 delivery_mode);
455 break;
456 }
457 return result;
458}
459
Gleb Natapove1035712009-03-05 16:34:59 +0200460int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300461{
Gleb Natapove1035712009-03-05 16:34:59 +0200462 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800463}
464
Eddie Dong97222cc2007-09-12 10:58:04 +0300465static void apic_set_eoi(struct kvm_lapic *apic)
466{
467 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300468 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300469 /*
470 * Not every write EOI will has corresponding ISR,
471 * one example is when Kernel check timer on setup_IO_APIC
472 */
473 if (vector == -1)
474 return;
475
476 apic_clear_vector(vector, apic->regs + APIC_ISR);
477 apic_update_ppr(apic);
478
479 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300480 trigger_mode = IOAPIC_LEVEL_TRIG;
481 else
482 trigger_mode = IOAPIC_EDGE_TRIG;
Gleb Natapoveba02262009-08-24 11:54:25 +0300483 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300484 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Avi Kivity3842d132010-07-27 12:30:24 +0300485 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300486}
487
488static void apic_send_ipi(struct kvm_lapic *apic)
489{
490 u32 icr_low = apic_get_reg(apic, APIC_ICR);
491 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200492 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300493
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200494 irq.vector = icr_low & APIC_VECTOR_MASK;
495 irq.delivery_mode = icr_low & APIC_MODE_MASK;
496 irq.dest_mode = icr_low & APIC_DEST_MASK;
497 irq.level = icr_low & APIC_INT_ASSERT;
498 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
499 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300500 if (apic_x2apic_mode(apic))
501 irq.dest_id = icr_high;
502 else
503 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300504
Gleb Natapov1000ff82009-07-07 16:00:57 +0300505 trace_kvm_apic_ipi(icr_low, irq.dest_id);
506
Eddie Dong97222cc2007-09-12 10:58:04 +0300507 apic_debug("icr_high 0x%x, icr_low 0x%x, "
508 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
509 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400510 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200511 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
512 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300513
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200514 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Eddie Dong97222cc2007-09-12 10:58:04 +0300515}
516
517static u32 apic_get_tmcct(struct kvm_lapic *apic)
518{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200519 ktime_t remaining;
520 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200521 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300522
523 ASSERT(apic != NULL);
524
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200525 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200526 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200527 return 0;
528
Marcelo Tosattiace15462009-10-08 10:55:03 -0300529 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200530 if (ktime_to_ns(remaining) < 0)
531 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300532
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300533 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
534 tmcct = div64_u64(ns,
535 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300536
537 return tmcct;
538}
539
Avi Kivityb209749f2007-10-22 16:50:39 +0200540static void __report_tpr_access(struct kvm_lapic *apic, bool write)
541{
542 struct kvm_vcpu *vcpu = apic->vcpu;
543 struct kvm_run *run = vcpu->run;
544
Avi Kivitya8eeb042010-05-10 12:34:53 +0300545 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300546 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200547 run->tpr_access.is_write = write;
548}
549
550static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
551{
552 if (apic->vcpu->arch.tpr_access_reporting)
553 __report_tpr_access(apic, write);
554}
555
Eddie Dong97222cc2007-09-12 10:58:04 +0300556static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
557{
558 u32 val = 0;
559
560 if (offset >= LAPIC_MMIO_LENGTH)
561 return 0;
562
563 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300564 case APIC_ID:
565 if (apic_x2apic_mode(apic))
566 val = kvm_apic_id(apic);
567 else
568 val = kvm_apic_id(apic) << 24;
569 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300570 case APIC_ARBPRI:
571 printk(KERN_WARNING "Access APIC ARBPRI register "
572 "which is for P6\n");
573 break;
574
575 case APIC_TMCCT: /* Timer CCR */
576 val = apic_get_tmcct(apic);
577 break;
578
Avi Kivityb209749f2007-10-22 16:50:39 +0200579 case APIC_TASKPRI:
580 report_tpr_access(apic, false);
581 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300582 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800583 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300584 val = apic_get_reg(apic, offset);
585 break;
586 }
587
588 return val;
589}
590
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400591static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
592{
593 return container_of(dev, struct kvm_lapic, dev);
594}
595
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300596static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
597 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300598{
Eddie Dong97222cc2007-09-12 10:58:04 +0300599 unsigned char alignment = offset & 0xf;
600 u32 result;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300601 /* this bitmask has a bit cleared for each reserver register */
602 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300603
604 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300605 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
606 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300607 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300608 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300609
610 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300611 apic_debug("KVM_APIC_READ: read reserved register %x\n",
612 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300613 return 1;
614 }
615
Eddie Dong97222cc2007-09-12 10:58:04 +0300616 result = __apic_read(apic, offset & ~0xf);
617
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300618 trace_kvm_apic_read(offset, result);
619
Eddie Dong97222cc2007-09-12 10:58:04 +0300620 switch (len) {
621 case 1:
622 case 2:
623 case 4:
624 memcpy(data, (char *)&result + alignment, len);
625 break;
626 default:
627 printk(KERN_ERR "Local APIC read with len = %x, "
628 "should be 1,2, or 4 instead\n", len);
629 break;
630 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300631 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300632}
633
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300634static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
635{
636 return apic_hw_enabled(apic) &&
637 addr >= apic->base_address &&
638 addr < apic->base_address + LAPIC_MMIO_LENGTH;
639}
640
641static int apic_mmio_read(struct kvm_io_device *this,
642 gpa_t address, int len, void *data)
643{
644 struct kvm_lapic *apic = to_lapic(this);
645 u32 offset = address - apic->base_address;
646
647 if (!apic_mmio_in_range(apic, address))
648 return -EOPNOTSUPP;
649
650 apic_reg_read(apic, offset, len, data);
651
652 return 0;
653}
654
Eddie Dong97222cc2007-09-12 10:58:04 +0300655static void update_divide_count(struct kvm_lapic *apic)
656{
657 u32 tmp1, tmp2, tdcr;
658
659 tdcr = apic_get_reg(apic, APIC_TDCR);
660 tmp1 = tdcr & 0xf;
661 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300662 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300663
664 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400665 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300666}
667
668static void start_apic_timer(struct kvm_lapic *apic)
669{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300670 ktime_t now = apic->lapic_timer.timer.base->get_time();
Eddie Dong97222cc2007-09-12 10:58:04 +0300671
Aurelien Jarnob2d83cf2009-09-25 11:09:37 +0200672 apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300673 APIC_BUS_CYCLE_NS * apic->divide_count;
674 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200675
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300676 if (!apic->lapic_timer.period)
Avi Kivity0b975a32008-02-24 14:37:50 +0200677 return;
Marcelo Tosatti14448852009-07-27 23:41:01 -0300678 /*
679 * Do not allow the guest to program periodic timers with small
680 * interval, since the hrtimers are not throttled by the host
681 * scheduler.
682 */
683 if (apic_lvtt_period(apic)) {
684 if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
685 apic->lapic_timer.period = NSEC_PER_MSEC/2;
686 }
Avi Kivity0b975a32008-02-24 14:37:50 +0200687
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300688 hrtimer_start(&apic->lapic_timer.timer,
689 ktime_add_ns(now, apic->lapic_timer.period),
Eddie Dong97222cc2007-09-12 10:58:04 +0300690 HRTIMER_MODE_ABS);
691
692 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
693 PRIx64 ", "
694 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800695 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300696 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
697 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300698 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300699 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300700 apic->lapic_timer.period)));
Eddie Dong97222cc2007-09-12 10:58:04 +0300701}
702
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200703static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
704{
705 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
706
707 if (apic_lvt_nmi_mode(lvt0_val)) {
708 if (!nmi_wd_enabled) {
709 apic_debug("Receive NMI setting on APIC_LVT0 "
710 "for cpu %d\n", apic->vcpu->vcpu_id);
711 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
712 }
713 } else if (nmi_wd_enabled)
714 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
715}
716
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300717static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300718{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300719 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300720
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300721 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300722
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300723 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300724 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300725 if (!apic_x2apic_mode(apic))
726 apic_set_reg(apic, APIC_ID, val);
727 else
728 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300729 break;
730
731 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200732 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300733 apic_set_tpr(apic, val & 0xff);
734 break;
735
736 case APIC_EOI:
737 apic_set_eoi(apic);
738 break;
739
740 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300741 if (!apic_x2apic_mode(apic))
742 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
743 else
744 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300745 break;
746
747 case APIC_DFR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300748 if (!apic_x2apic_mode(apic))
749 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
750 else
751 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300752 break;
753
Gleb Natapovfc61b802009-07-05 17:39:35 +0300754 case APIC_SPIV: {
755 u32 mask = 0x3ff;
756 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
757 mask |= APIC_SPIV_DIRECTED_EOI;
758 apic_set_reg(apic, APIC_SPIV, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300759 if (!(val & APIC_SPIV_APIC_ENABLED)) {
760 int i;
761 u32 lvt_val;
762
763 for (i = 0; i < APIC_LVT_NUM; i++) {
764 lvt_val = apic_get_reg(apic,
765 APIC_LVTT + 0x10 * i);
766 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
767 lvt_val | APIC_LVT_MASKED);
768 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300769 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300770
771 }
772 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300773 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 case APIC_ICR:
775 /* No delay here, so we always clear the pending bit */
776 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
777 apic_send_ipi(apic);
778 break;
779
780 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300781 if (!apic_x2apic_mode(apic))
782 val &= 0xff000000;
783 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300784 break;
785
Jan Kiszka23930f92008-09-26 09:30:52 +0200786 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200787 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300788 case APIC_LVTT:
789 case APIC_LVTTHMR:
790 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300791 case APIC_LVT1:
792 case APIC_LVTERR:
793 /* TODO: Check vector */
794 if (!apic_sw_enabled(apic))
795 val |= APIC_LVT_MASKED;
796
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300797 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
798 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300799
800 break;
801
802 case APIC_TMICT:
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300803 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300804 apic_set_reg(apic, APIC_TMICT, val);
805 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300806 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300807
808 case APIC_TDCR:
809 if (val & 4)
810 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
811 apic_set_reg(apic, APIC_TDCR, val);
812 update_divide_count(apic);
813 break;
814
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300815 case APIC_ESR:
816 if (apic_x2apic_mode(apic) && val != 0) {
817 printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
818 ret = 1;
819 }
820 break;
821
822 case APIC_SELF_IPI:
823 if (apic_x2apic_mode(apic)) {
824 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
825 } else
826 ret = 1;
827 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300828 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300829 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300830 break;
831 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300832 if (ret)
833 apic_debug("Local APIC Write to read-only register %x\n", reg);
834 return ret;
835}
836
837static int apic_mmio_write(struct kvm_io_device *this,
838 gpa_t address, int len, const void *data)
839{
840 struct kvm_lapic *apic = to_lapic(this);
841 unsigned int offset = address - apic->base_address;
842 u32 val;
843
844 if (!apic_mmio_in_range(apic, address))
845 return -EOPNOTSUPP;
846
847 /*
848 * APIC register must be aligned on 128-bits boundary.
849 * 32/64/128 bits registers must be accessed thru 32 bits.
850 * Refer SDM 8.4.1
851 */
852 if (len != 4 || (offset & 0xf)) {
853 /* Don't shout loud, $infamous_os would cause only noise. */
854 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +0800855 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300856 }
857
858 val = *(u32*)data;
859
860 /* too common printing */
861 if (offset != APIC_EOI)
862 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
863 "0x%x\n", __func__, offset, len, val);
864
865 apic_reg_write(apic, offset & 0xff0, val);
866
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300867 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300868}
869
Rusty Russelld5894442007-10-08 10:48:30 +1000870void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300871{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800872 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300873 return;
874
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300875 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300876
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800877 if (vcpu->arch.apic->regs_page)
878 __free_page(vcpu->arch.apic->regs_page);
Eddie Dong97222cc2007-09-12 10:58:04 +0300879
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800880 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300881}
882
883/*
884 *----------------------------------------------------------------------
885 * LAPIC interface
886 *----------------------------------------------------------------------
887 */
888
889void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
890{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800891 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300892
893 if (!apic)
894 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200895 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
896 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300897}
898
899u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
900{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800901 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300902 u64 tpr;
903
904 if (!apic)
905 return 0;
906 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
907
908 return (tpr & 0xf0) >> 4;
909}
910
911void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
912{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800913 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300914
915 if (!apic) {
916 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800917 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +0300918 return;
919 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300920
921 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +0300922 value &= ~MSR_IA32_APICBASE_BSP;
923
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800924 vcpu->arch.apic_base = value;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300925 if (apic_x2apic_mode(apic)) {
926 u32 id = kvm_apic_id(apic);
927 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
928 apic_set_reg(apic, APIC_LDR, ldr);
929 }
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800930 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +0300931 MSR_IA32_APICBASE_BASE;
932
933 /* with FSB delivery interrupt, we can restart APIC functionality */
934 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800935 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300936
937}
938
He, Qingc5ec1532007-09-03 17:07:41 +0300939void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300940{
941 struct kvm_lapic *apic;
942 int i;
943
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800944 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +0300945
946 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800947 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300948 ASSERT(apic != NULL);
949
950 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300951 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300952
953 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300954 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300955
956 for (i = 0; i < APIC_LVT_NUM; i++)
957 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +0800958 apic_set_reg(apic, APIC_LVT0,
959 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +0300960
961 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
962 apic_set_reg(apic, APIC_SPIV, 0xff);
963 apic_set_reg(apic, APIC_TASKPRI, 0);
964 apic_set_reg(apic, APIC_LDR, 0);
965 apic_set_reg(apic, APIC_ESR, 0);
966 apic_set_reg(apic, APIC_ICR, 0);
967 apic_set_reg(apic, APIC_ICR2, 0);
968 apic_set_reg(apic, APIC_TDCR, 0);
969 apic_set_reg(apic, APIC_TMICT, 0);
970 for (i = 0; i < 8; i++) {
971 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
972 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
973 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
974 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300975 apic->irr_pending = false;
Kevin Pedrettib33ac882007-10-21 08:54:53 +0200976 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300977 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300978 if (kvm_vcpu_is_bsp(vcpu))
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800979 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +0300980 apic_update_ppr(apic);
981
Gleb Natapove1035712009-03-05 16:34:59 +0200982 vcpu->arch.apic_arb_prio = 0;
983
Eddie Dong97222cc2007-09-12 10:58:04 +0300984 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800985 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300986 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800987 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300988}
989
Gleb Natapov343f94f2009-03-05 16:34:54 +0200990bool kvm_apic_present(struct kvm_vcpu *vcpu)
991{
992 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
993}
994
Eddie Dong97222cc2007-09-12 10:58:04 +0300995int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
996{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200997 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300998}
999
1000/*
1001 *----------------------------------------------------------------------
1002 * timer interface
1003 *----------------------------------------------------------------------
1004 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001005
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001006static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +03001007{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001008 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
1009 lapic_timer);
1010 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001011}
1012
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001013int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1014{
1015 struct kvm_lapic *lapic = vcpu->arch.apic;
1016
Marcelo Tosatti54aaace2008-05-14 02:29:06 -03001017 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001018 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001019
1020 return 0;
1021}
1022
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001023static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001024{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001025 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001026 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001027
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001028 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001029 vector = reg & APIC_VECTOR_MASK;
1030 mode = reg & APIC_MODE_MASK;
1031 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1032 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1033 }
1034 return 0;
1035}
1036
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001037void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001038{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001039 struct kvm_lapic *apic = vcpu->arch.apic;
1040
1041 if (apic)
1042 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001043}
1044
Hannes Eder386eb6e2009-03-10 22:51:09 +01001045static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001046 .is_periodic = lapic_is_periodic,
1047};
Eddie Dong97222cc2007-09-12 10:58:04 +03001048
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001049static const struct kvm_io_device_ops apic_mmio_ops = {
1050 .read = apic_mmio_read,
1051 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001052};
1053
Eddie Dong97222cc2007-09-12 10:58:04 +03001054int kvm_create_lapic(struct kvm_vcpu *vcpu)
1055{
1056 struct kvm_lapic *apic;
1057
1058 ASSERT(vcpu != NULL);
1059 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1060
1061 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1062 if (!apic)
1063 goto nomem;
1064
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001065 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001066
1067 apic->regs_page = alloc_page(GFP_KERNEL);
1068 if (apic->regs_page == NULL) {
1069 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1070 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001071 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001072 }
1073 apic->regs = page_address(apic->regs_page);
1074 memset(apic->regs, 0, PAGE_SIZE);
1075 apic->vcpu = vcpu;
1076
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001077 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1078 HRTIMER_MODE_ABS);
1079 apic->lapic_timer.timer.function = kvm_timer_fn;
1080 apic->lapic_timer.t_ops = &lapic_timer_ops;
1081 apic->lapic_timer.kvm = vcpu->kvm;
Gleb Natapov1ed0ce02009-06-09 15:56:27 +03001082 apic->lapic_timer.vcpu = vcpu;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001083
Eddie Dong97222cc2007-09-12 10:58:04 +03001084 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001085 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +03001086
He, Qingc5ec1532007-09-03 17:07:41 +03001087 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001088 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001089
1090 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001091nomem_free_apic:
1092 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001093nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001094 return -ENOMEM;
1095}
Eddie Dong97222cc2007-09-12 10:58:04 +03001096
1097int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1098{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001099 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001100 int highest_irr;
1101
1102 if (!apic || !apic_enabled(apic))
1103 return -1;
1104
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001105 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001106 highest_irr = apic_find_highest_irr(apic);
1107 if ((highest_irr == -1) ||
1108 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1109 return -1;
1110 return highest_irr;
1111}
1112
Qing He40487c62007-09-17 14:47:13 +08001113int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1114{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001115 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001116 int r = 0;
1117
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001118 if (!apic_hw_enabled(vcpu->arch.apic))
1119 r = 1;
1120 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1121 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1122 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001123 return r;
1124}
1125
Eddie Dong1b9778d2007-09-03 16:56:58 +03001126void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1127{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001128 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001129
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001130 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001131 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001132 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001133 }
1134}
1135
Eddie Dong97222cc2007-09-12 10:58:04 +03001136int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1137{
1138 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001139 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001140
1141 if (vector == -1)
1142 return -1;
1143
1144 apic_set_vector(vector, apic->regs + APIC_ISR);
1145 apic_update_ppr(apic);
1146 apic_clear_irr(vector, apic);
1147 return vector;
1148}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001149
1150void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1151{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001152 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001153
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001154 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001155 MSR_IA32_APICBASE_BASE;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001156 kvm_apic_set_version(vcpu);
1157
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001158 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001159 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001160 update_divide_count(apic);
1161 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001162 apic->irr_pending = true;
Avi Kivity3842d132010-07-27 12:30:24 +03001163 kvm_make_request(KVM_REQ_EVENT, vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001164}
Eddie Donga3d7f852007-09-03 16:15:12 +03001165
Avi Kivity2f52d582008-01-16 12:49:30 +02001166void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001167{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001168 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001169 struct hrtimer *timer;
1170
1171 if (!apic)
1172 return;
1173
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001174 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001175 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001176 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001177}
Avi Kivityb93463a2007-10-25 16:52:32 +02001178
1179void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1180{
1181 u32 data;
1182 void *vapic;
1183
1184 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1185 return;
1186
1187 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1188 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1189 kunmap_atomic(vapic, KM_USER0);
1190
1191 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1192}
1193
1194void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1195{
1196 u32 data, tpr;
1197 int max_irr, max_isr;
1198 struct kvm_lapic *apic;
1199 void *vapic;
1200
1201 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1202 return;
1203
1204 apic = vcpu->arch.apic;
1205 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1206 max_irr = apic_find_highest_irr(apic);
1207 if (max_irr < 0)
1208 max_irr = 0;
1209 max_isr = apic_find_highest_isr(apic);
1210 if (max_isr < 0)
1211 max_isr = 0;
1212 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1213
1214 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1215 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1216 kunmap_atomic(vapic, KM_USER0);
1217}
1218
1219void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1220{
1221 if (!irqchip_in_kernel(vcpu->kvm))
1222 return;
1223
1224 vcpu->arch.apic->vapic_addr = vapic_addr;
1225}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001226
1227int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1228{
1229 struct kvm_lapic *apic = vcpu->arch.apic;
1230 u32 reg = (msr - APIC_BASE_MSR) << 4;
1231
1232 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1233 return 1;
1234
1235 /* if this is ICR write vector before command */
1236 if (msr == 0x830)
1237 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1238 return apic_reg_write(apic, reg, (u32)data);
1239}
1240
1241int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1242{
1243 struct kvm_lapic *apic = vcpu->arch.apic;
1244 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1245
1246 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1247 return 1;
1248
1249 if (apic_reg_read(apic, reg, 4, &low))
1250 return 1;
1251 if (msr == 0x830)
1252 apic_reg_read(apic, APIC_ICR2, 4, &high);
1253
1254 *data = (((u64)high) << 32) | low;
1255
1256 return 0;
1257}
Gleb Natapov10388a02010-01-17 15:51:23 +02001258
1259int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1260{
1261 struct kvm_lapic *apic = vcpu->arch.apic;
1262
1263 if (!irqchip_in_kernel(vcpu->kvm))
1264 return 1;
1265
1266 /* if this is ICR write vector before command */
1267 if (reg == APIC_ICR)
1268 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1269 return apic_reg_write(apic, reg, (u32)data);
1270}
1271
1272int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1273{
1274 struct kvm_lapic *apic = vcpu->arch.apic;
1275 u32 low, high = 0;
1276
1277 if (!irqchip_in_kernel(vcpu->kvm))
1278 return 1;
1279
1280 if (apic_reg_read(apic, reg, 4, &low))
1281 return 1;
1282 if (reg == APIC_ICR)
1283 apic_reg_read(apic, APIC_ICR2, 4, &high);
1284
1285 *data = (((u64)high) << 32) | low;
1286
1287 return 0;
1288}