blob: b1029051f66408a70b6893530be1614564671c88 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030044#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030045
Marcelo Tosattib682b812009-02-10 20:41:41 -020046#ifndef CONFIG_X86_64
47#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48#else
49#define mod_64(x, y) ((x) % (y))
50#endif
51
Eddie Dong97222cc2007-09-12 10:58:04 +030052#define PRId64 "d"
53#define PRIx64 "llx"
54#define PRIu64 "u"
55#define PRIo64 "o"
56
57#define APIC_BUS_CYCLE_NS 1
58
59/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
60#define apic_debug(fmt, arg...)
61
62#define APIC_LVT_NUM 6
63/* 14 is the version for Xeon and Pentium 8.4.8*/
64#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
65#define LAPIC_MMIO_LENGTH (1 << 12)
66/* followed define is not in apicdef.h */
67#define APIC_SHORT_MASK 0xc0000
68#define APIC_DEST_NOSHORT 0x0
69#define APIC_DEST_MASK 0x800
70#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090071#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030072
Nadav Amit394457a2014-10-03 00:30:52 +030073#define APIC_BROADCAST 0xFF
74#define X2APIC_BROADCAST 0xFFFFFFFFul
75
Eddie Dong97222cc2007-09-12 10:58:04 +030076#define VEC_POS(v) ((v) & (32 - 1))
77#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080078
Eddie Dong97222cc2007-09-12 10:58:04 +030079static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
80{
81 *((u32 *) (apic->regs + reg_off)) = val;
82}
83
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030084static inline int apic_test_vector(int vec, void *bitmap)
85{
86 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
87}
88
Yang Zhang10606912013-04-11 19:21:38 +080089bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
90{
91 struct kvm_lapic *apic = vcpu->arch.apic;
92
93 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
94 apic_test_vector(vector, apic->regs + APIC_IRR);
95}
96
Eddie Dong97222cc2007-09-12 10:58:04 +030097static inline void apic_set_vector(int vec, void *bitmap)
98{
99 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
100}
101
102static inline void apic_clear_vector(int vec, void *bitmap)
103{
104 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
105}
106
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300107static inline int __apic_test_and_set_vector(int vec, void *bitmap)
108{
109 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
110}
111
112static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
113{
114 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
115}
116
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300117struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300118struct static_key_deferred apic_sw_disabled __read_mostly;
119
Eddie Dong97222cc2007-09-12 10:58:04 +0300120static inline int apic_enabled(struct kvm_lapic *apic)
121{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300122 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300123}
124
Eddie Dong97222cc2007-09-12 10:58:04 +0300125#define LVT_MASK \
126 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
127
128#define LINT_MASK \
129 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
130 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
131
Radim Krčmář3548a252015-02-12 19:41:33 +0100132/* The logical map is definitely wrong if we have multiple
133 * modes at the same time. (Physical map is always right.)
134 */
135static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
136{
137 return !(map->mode & (map->mode - 1));
138}
139
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100140static inline void
141apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
142{
143 unsigned lid_bits;
144
145 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
146 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
147 BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
148 lid_bits = map->mode;
149
150 *cid = dest_id >> lid_bits;
151 *lid = dest_id & ((1 << lid_bits) - 1);
152}
153
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300154static void recalculate_apic_map(struct kvm *kvm)
155{
156 struct kvm_apic_map *new, *old = NULL;
157 struct kvm_vcpu *vcpu;
158 int i;
159
160 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
161
162 mutex_lock(&kvm->arch.apic_map_lock);
163
164 if (!new)
165 goto out;
166
Nadav Amit173beed2014-11-02 11:54:54 +0200167 kvm_for_each_vcpu(i, vcpu, kvm) {
168 struct kvm_lapic *apic = vcpu->arch.apic;
169 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100170 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300171
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100172 if (!kvm_apic_present(vcpu))
173 continue;
174
Radim Krčmář25995e52014-11-27 23:30:19 +0100175 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300176 ldr = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300177
Radim Krčmář25995e52014-11-27 23:30:19 +0100178 if (aid < ARRAY_SIZE(new->phys_map))
179 new->phys_map[aid] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100180
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100181 if (apic_x2apic_mode(apic)) {
182 new->mode |= KVM_APIC_MODE_X2APIC;
183 } else if (ldr) {
184 ldr = GET_APIC_LOGICAL_ID(ldr);
185 if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
186 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
187 else
188 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
189 }
190
191 if (!kvm_apic_logical_map_valid(new))
Radim Krčmář3548a252015-02-12 19:41:33 +0100192 continue;
193
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100194 apic_logical_id(new, ldr, &cid, &lid);
195
Radim Krčmář25995e52014-11-27 23:30:19 +0100196 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197 new->logical_map[cid][ffs(lid) - 1] = apic;
198 }
199out:
200 old = rcu_dereference_protected(kvm->arch.apic_map,
201 lockdep_is_held(&kvm->arch.apic_map_lock));
202 rcu_assign_pointer(kvm->arch.apic_map, new);
203 mutex_unlock(&kvm->arch.apic_map_lock);
204
205 if (old)
206 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800207
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700208 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300209}
210
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300211static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
212{
Radim Krčmáře4627552014-10-30 15:06:45 +0100213 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300214
215 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100216
217 if (enabled != apic->sw_enabled) {
218 apic->sw_enabled = enabled;
219 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300220 static_key_slow_dec_deferred(&apic_sw_disabled);
221 recalculate_apic_map(apic->vcpu->kvm);
222 } else
223 static_key_slow_inc(&apic_sw_disabled.key);
224 }
225}
226
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300227static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
228{
229 apic_set_reg(apic, APIC_ID, id << 24);
230 recalculate_apic_map(apic->vcpu->kvm);
231}
232
233static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
234{
235 apic_set_reg(apic, APIC_LDR, id);
236 recalculate_apic_map(apic->vcpu->kvm);
237}
238
Radim Krčmář257b9a52015-05-22 18:45:11 +0200239static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
240{
241 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
242
243 apic_set_reg(apic, APIC_ID, id << 24);
244 apic_set_reg(apic, APIC_LDR, ldr);
245 recalculate_apic_map(apic->vcpu->kvm);
246}
247
Eddie Dong97222cc2007-09-12 10:58:04 +0300248static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
249{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300250 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300251}
252
253static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
254{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300255 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300256}
257
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800258static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
259{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100260 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800261}
262
Eddie Dong97222cc2007-09-12 10:58:04 +0300263static inline int apic_lvtt_period(struct kvm_lapic *apic)
264{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100265 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800266}
267
268static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
269{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100270 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300271}
272
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200273static inline int apic_lvt_nmi_mode(u32 lvt_val)
274{
275 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
276}
277
Gleb Natapovfc61b802009-07-05 17:39:35 +0300278void kvm_apic_set_version(struct kvm_vcpu *vcpu)
279{
280 struct kvm_lapic *apic = vcpu->arch.apic;
281 struct kvm_cpuid_entry2 *feat;
282 u32 v = APIC_VERSION;
283
Gleb Natapovc48f1492012-08-05 15:58:33 +0300284 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300285 return;
286
287 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
288 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
289 v |= APIC_LVR_DIRECTED_EOI;
290 apic_set_reg(apic, APIC_LVR, v);
291}
292
Mathias Krausef1d24832012-08-30 01:30:18 +0200293static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800294 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300295 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
296 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
297 LINT_MASK, LINT_MASK, /* LVT0-1 */
298 LVT_MASK /* LVTERR */
299};
300
301static int find_highest_vector(void *bitmap)
302{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900303 int vec;
304 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900306 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
307 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
308 reg = bitmap + REG_POS(vec);
309 if (*reg)
310 return fls(*reg) - 1 + vec;
311 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300312
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900313 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300314}
315
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300316static u8 count_vectors(void *bitmap)
317{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900318 int vec;
319 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300320 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900321
322 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
323 reg = bitmap + REG_POS(vec);
324 count += hweight32(*reg);
325 }
326
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300327 return count;
328}
329
Wincy Van705699a2015-02-03 23:58:17 +0800330void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800331{
332 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800333
334 for (i = 0; i <= 7; i++) {
335 pir_val = xchg(&pir[i], 0);
336 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800337 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800338 }
339}
Wincy Van705699a2015-02-03 23:58:17 +0800340EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
341
342void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
343{
344 struct kvm_lapic *apic = vcpu->arch.apic;
345
346 __kvm_apic_update_irr(pir, apic->regs);
Radim Krčmářc77f3fa2015-10-08 20:23:33 +0200347
348 kvm_make_request(KVM_REQ_EVENT, vcpu);
Wincy Van705699a2015-02-03 23:58:17 +0800349}
Yang Zhanga20ed542013-04-11 19:25:15 +0800350EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
351
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200352static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300353{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200354 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200355 /*
356 * irr_pending must be true if any interrupt is pending; set it after
357 * APIC_IRR to avoid race with apic_clear_irr
358 */
359 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300360}
361
Gleb Natapov33e4c682009-06-11 11:06:51 +0300362static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300363{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300364 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300365}
366
367static inline int apic_find_highest_irr(struct kvm_lapic *apic)
368{
369 int result;
370
Yang Zhangc7c9c562013-01-25 10:18:51 +0800371 /*
372 * Note that irr_pending is just a hint. It will be always
373 * true with virtual interrupt delivery enabled.
374 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300375 if (!apic->irr_pending)
376 return -1;
377
Andrey Smetanind62caab2015-11-10 15:36:33 +0300378 if (apic->vcpu->arch.apicv_active)
379 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300380 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300381 ASSERT(result == -1 || result >= 16);
382
383 return result;
384}
385
Gleb Natapov33e4c682009-06-11 11:06:51 +0300386static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
387{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800388 struct kvm_vcpu *vcpu;
389
390 vcpu = apic->vcpu;
391
Andrey Smetanind62caab2015-11-10 15:36:33 +0300392 if (unlikely(vcpu->arch.apicv_active)) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800393 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200394 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800395 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200396 } else {
397 apic->irr_pending = false;
398 apic_clear_vector(vec, apic->regs + APIC_IRR);
399 if (apic_search_irr(apic) != -1)
400 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800401 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300402}
403
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300404static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
405{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800406 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200407
Wanpeng Li56cc2402014-08-05 12:42:24 +0800408 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
409 return;
410
411 vcpu = apic->vcpu;
412
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300413 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800414 * With APIC virtualization enabled, all caching is disabled
415 * because the processor can modify ISR under the hood. Instead
416 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300417 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300418 if (unlikely(vcpu->arch.apicv_active))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800419 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
420 else {
421 ++apic->isr_count;
422 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
423 /*
424 * ISR (in service register) bit is set when injecting an interrupt.
425 * The highest vector is injected. Thus the latest bit set matches
426 * the highest bit in ISR.
427 */
428 apic->highest_isr_cache = vec;
429 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300430}
431
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200432static inline int apic_find_highest_isr(struct kvm_lapic *apic)
433{
434 int result;
435
436 /*
437 * Note that isr_count is always 1, and highest_isr_cache
438 * is always -1, with APIC virtualization enabled.
439 */
440 if (!apic->isr_count)
441 return -1;
442 if (likely(apic->highest_isr_cache != -1))
443 return apic->highest_isr_cache;
444
445 result = find_highest_vector(apic->regs + APIC_ISR);
446 ASSERT(result == -1 || result >= 16);
447
448 return result;
449}
450
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300451static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
452{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200453 struct kvm_vcpu *vcpu;
454 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
455 return;
456
457 vcpu = apic->vcpu;
458
459 /*
460 * We do get here for APIC virtualization enabled if the guest
461 * uses the Hyper-V APIC enlightenment. In this case we may need
462 * to trigger a new interrupt delivery by writing the SVI field;
463 * on the other hand isr_count and highest_isr_cache are unused
464 * and must be left alone.
465 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300466 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200467 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
468 apic_find_highest_isr(apic));
469 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300470 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200471 BUG_ON(apic->isr_count < 0);
472 apic->highest_isr_cache = -1;
473 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300474}
475
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800476int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
477{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300478 /* This may race with setting of irr in __apic_accept_irq() and
479 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
480 * will cause vmexit immediately and the value will be recalculated
481 * on the next vmentry.
482 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100483 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800484}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800485
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200486static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800487 int vector, int level, int trig_mode,
488 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200489
Yang Zhangb4f22252013-04-11 19:21:37 +0800490int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
491 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300492{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800493 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800494
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200495 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800496 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300497}
498
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300499static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
500{
501
502 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
503 sizeof(val));
504}
505
506static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
507{
508
509 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
510 sizeof(*val));
511}
512
513static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
514{
515 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
516}
517
518static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
519{
520 u8 val;
521 if (pv_eoi_get_user(vcpu, &val) < 0)
522 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800523 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300524 return val & 0x1;
525}
526
527static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
528{
529 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
530 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800531 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300532 return;
533 }
534 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
535}
536
537static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
538{
539 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
540 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800541 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300542 return;
543 }
544 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
545}
546
Eddie Dong97222cc2007-09-12 10:58:04 +0300547static void apic_update_ppr(struct kvm_lapic *apic)
548{
Avi Kivity3842d132010-07-27 12:30:24 +0300549 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300550 int isr;
551
Gleb Natapovc48f1492012-08-05 15:58:33 +0300552 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
553 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300554 isr = apic_find_highest_isr(apic);
555 isrv = (isr != -1) ? isr : 0;
556
557 if ((tpr & 0xf0) >= (isrv & 0xf0))
558 ppr = tpr & 0xff;
559 else
560 ppr = isrv & 0xf0;
561
562 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
563 apic, ppr, isr, isrv);
564
Avi Kivity3842d132010-07-27 12:30:24 +0300565 if (old_ppr != ppr) {
566 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200567 if (ppr < old_ppr)
568 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300569 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300570}
571
572static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
573{
574 apic_set_reg(apic, APIC_TASKPRI, tpr);
575 apic_update_ppr(apic);
576}
577
Radim Krčmář03d22492015-02-12 19:41:31 +0100578static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300579{
Radim Krčmář03d22492015-02-12 19:41:31 +0100580 if (apic_x2apic_mode(apic))
581 return mda == X2APIC_BROADCAST;
582
583 return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
Eddie Dong97222cc2007-09-12 10:58:04 +0300584}
585
Radim Krčmář03d22492015-02-12 19:41:31 +0100586static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300587{
Radim Krčmář03d22492015-02-12 19:41:31 +0100588 if (kvm_apic_broadcast(apic, mda))
589 return true;
590
591 if (apic_x2apic_mode(apic))
592 return mda == kvm_apic_id(apic);
593
594 return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
Nadav Amit394457a2014-10-03 00:30:52 +0300595}
596
Radim Krčmář52c233a2015-01-29 22:48:48 +0100597static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300598{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300599 u32 logical_id;
600
Nadav Amit394457a2014-10-03 00:30:52 +0300601 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100602 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300603
Radim Krčmář9368b562015-01-29 22:48:49 +0100604 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300605
Radim Krčmář9368b562015-01-29 22:48:49 +0100606 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100607 return ((logical_id >> 16) == (mda >> 16))
608 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100609
610 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Radim Krčmář03d22492015-02-12 19:41:31 +0100611 mda = GET_APIC_DEST_FIELD(mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300612
Gleb Natapovc48f1492012-08-05 15:58:33 +0300613 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300614 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100615 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300616 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100617 return ((logical_id >> 4) == (mda >> 4))
618 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300619 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200620 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300621 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100622 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300624}
625
Radim Krčmář03d22492015-02-12 19:41:31 +0100626/* KVM APIC implementation has two quirks
627 * - dest always begins at 0 while xAPIC MDA has offset 24,
628 * - IOxAPIC messages have to be delivered (directly) to x2APIC.
629 */
630static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
631 struct kvm_lapic *target)
632{
633 bool ipi = source != NULL;
634 bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
635
636 if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
637 return X2APIC_BROADCAST;
638
639 return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
640}
641
Radim Krčmář52c233a2015-01-29 22:48:48 +0100642bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300643 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300644{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800645 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmář03d22492015-02-12 19:41:31 +0100646 u32 mda = kvm_apic_mda(dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300647
648 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200649 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300650 target, source, dest, dest_mode, short_hand);
651
Zachary Amsdenbd371392010-06-14 11:42:15 -1000652 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300653 switch (short_hand) {
654 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100655 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100656 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200657 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100658 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300659 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100660 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300661 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100662 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300663 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100664 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300665 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200666 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
667 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100668 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300669 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300670}
671
Feng Wu520040142016-01-25 16:53:33 +0800672int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
673 const unsigned long *bitmap, u32 bitmap_size)
674{
675 u32 mod;
676 int i, idx = -1;
677
678 mod = vector % dest_vcpus;
679
680 for (i = 0; i <= mod; i++) {
681 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
682 BUG_ON(idx == bitmap_size);
683 }
684
685 return idx;
686}
687
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300688bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800689 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300690{
691 struct kvm_apic_map *map;
692 unsigned long bitmap = 1;
693 struct kvm_lapic **dst;
694 int i;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200695 bool ret, x2apic_ipi;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300696
697 *r = -1;
698
699 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800700 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300701 return true;
702 }
703
704 if (irq->shorthand)
705 return false;
706
Paolo Bonzinibea15422015-04-13 15:40:02 +0200707 x2apic_ipi = src && apic_x2apic_mode(src);
Radim Krčmář9ea369b2015-02-12 19:41:32 +0100708 if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
709 return false;
710
Paolo Bonzinibea15422015-04-13 15:40:02 +0200711 ret = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300712 rcu_read_lock();
713 map = rcu_dereference(kvm->arch.apic_map);
714
Paolo Bonzinibea15422015-04-13 15:40:02 +0200715 if (!map) {
716 ret = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300717 goto out;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200718 }
Radim Krčmář698f9752014-11-27 20:03:14 +0100719
Radim Krčmář3697f302015-01-29 22:48:50 +0100720 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100721 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
722 goto out;
723
724 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300725 } else {
Radim Krčmář3548a252015-02-12 19:41:33 +0100726 u16 cid;
727
728 if (!kvm_apic_logical_map_valid(map)) {
729 ret = false;
730 goto out;
731 }
732
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100733 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300734
Radim Krčmář45c30942014-11-27 20:03:13 +0100735 if (cid >= ARRAY_SIZE(map->logical_map))
736 goto out;
737
738 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300739
Feng Wu520040142016-01-25 16:53:33 +0800740 if (!kvm_lowest_prio_delivery(irq))
741 goto set_irq;
742
743 if (!kvm_vector_hashing_enabled()) {
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300744 int l = -1;
745 for_each_set_bit(i, &bitmap, 16) {
746 if (!dst[i])
747 continue;
748 if (l < 0)
749 l = i;
Feng Wu520040142016-01-25 16:53:33 +0800750 else if (kvm_apic_compare_prio(dst[i]->vcpu,
751 dst[l]->vcpu) < 0)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300752 l = i;
753 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300754 bitmap = (l >= 0) ? 1 << l : 0;
Feng Wu520040142016-01-25 16:53:33 +0800755 } else {
756 int idx;
757 unsigned int dest_vcpus;
758
759 dest_vcpus = hweight16(bitmap);
760 if (dest_vcpus == 0)
761 goto out;
762
763 idx = kvm_vector_to_index(irq->vector,
764 dest_vcpus, &bitmap, 16);
765
766 /*
767 * We may find a hardware disabled LAPIC here, if that
768 * is the case, print out a error message once for each
769 * guest and return.
770 */
771 if (!dst[idx] && !kvm->arch.disabled_lapic_found) {
772 kvm->arch.disabled_lapic_found = true;
773 printk(KERN_INFO
774 "Disabled LAPIC found during irq injection\n");
775 goto out;
776 }
777
778 bitmap = (idx >= 0) ? 1 << idx : 0;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300779 }
780 }
781
Feng Wu520040142016-01-25 16:53:33 +0800782set_irq:
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300783 for_each_set_bit(i, &bitmap, 16) {
784 if (!dst[i])
785 continue;
786 if (*r < 0)
787 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800788 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300789 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300790out:
791 rcu_read_unlock();
792 return ret;
793}
794
Feng Wu6228a0d2016-01-25 16:53:34 +0800795/*
796 * This routine tries to handler interrupts in posted mode, here is how
797 * it deals with different cases:
798 * - For single-destination interrupts, handle it in posted mode
799 * - Else if vector hashing is enabled and it is a lowest-priority
800 * interrupt, handle it in posted mode and use the following mechanism
801 * to find the destinaiton vCPU.
802 * 1. For lowest-priority interrupts, store all the possible
803 * destination vCPUs in an array.
804 * 2. Use "guest vector % max number of destination vCPUs" to find
805 * the right destination vCPU in the array for the lowest-priority
806 * interrupt.
807 * - Otherwise, use remapped mode to inject the interrupt.
808 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800809bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
810 struct kvm_vcpu **dest_vcpu)
811{
812 struct kvm_apic_map *map;
813 bool ret = false;
814 struct kvm_lapic *dst = NULL;
815
816 if (irq->shorthand)
817 return false;
818
819 rcu_read_lock();
820 map = rcu_dereference(kvm->arch.apic_map);
821
822 if (!map)
823 goto out;
824
825 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
826 if (irq->dest_id == 0xFF)
827 goto out;
828
829 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
830 goto out;
831
832 dst = map->phys_map[irq->dest_id];
833 if (dst && kvm_apic_present(dst->vcpu))
834 *dest_vcpu = dst->vcpu;
835 else
836 goto out;
837 } else {
838 u16 cid;
839 unsigned long bitmap = 1;
840 int i, r = 0;
841
842 if (!kvm_apic_logical_map_valid(map))
843 goto out;
844
845 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
846
847 if (cid >= ARRAY_SIZE(map->logical_map))
848 goto out;
849
Feng Wu6228a0d2016-01-25 16:53:34 +0800850 if (kvm_vector_hashing_enabled() &&
851 kvm_lowest_prio_delivery(irq)) {
852 int idx;
853 unsigned int dest_vcpus;
854
855 dest_vcpus = hweight16(bitmap);
856 if (dest_vcpus == 0)
857 goto out;
858
859 idx = kvm_vector_to_index(irq->vector, dest_vcpus,
860 &bitmap, 16);
861
862 /*
863 * We may find a hardware disabled LAPIC here, if that
864 * is the case, print out a error message once for each
865 * guest and return
866 */
867 dst = map->logical_map[cid][idx];
868 if (!dst && !kvm->arch.disabled_lapic_found) {
869 kvm->arch.disabled_lapic_found = true;
870 printk(KERN_INFO
871 "Disabled LAPIC found during irq injection\n");
872 goto out;
873 }
874
875 *dest_vcpu = dst->vcpu;
876 } else {
877 for_each_set_bit(i, &bitmap, 16) {
878 dst = map->logical_map[cid][i];
879 if (++r == 2)
880 goto out;
881 }
882
883 if (dst && kvm_apic_present(dst->vcpu))
884 *dest_vcpu = dst->vcpu;
885 else
Feng Wu8feb4a02015-09-18 22:29:47 +0800886 goto out;
887 }
Feng Wu8feb4a02015-09-18 22:29:47 +0800888 }
889
890 ret = true;
891out:
892 rcu_read_unlock();
893 return ret;
894}
895
Eddie Dong97222cc2007-09-12 10:58:04 +0300896/*
897 * Add a pending IRQ into lapic.
898 * Return 1 if successfully added and 0 if discarded.
899 */
900static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800901 int vector, int level, int trig_mode,
902 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300903{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200904 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300905 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300906
Paolo Bonzinia183b632014-09-11 11:51:02 +0200907 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
908 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300909 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300910 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200911 vcpu->arch.apic_arb_prio++;
912 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200913 if (unlikely(trig_mode && !level))
914 break;
915
Eddie Dong97222cc2007-09-12 10:58:04 +0300916 /* FIXME add logic for vcpu on reset */
917 if (unlikely(!apic_enabled(apic)))
918 break;
919
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200920 result = 1;
921
Yang Zhangb4f22252013-04-11 19:21:37 +0800922 if (dest_map)
923 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200924
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200925 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
926 if (trig_mode)
927 apic_set_vector(vector, apic->regs + APIC_TMR);
928 else
929 apic_clear_vector(vector, apic->regs + APIC_TMR);
930 }
931
Andrey Smetanind62caab2015-11-10 15:36:33 +0300932 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800933 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200934 else {
935 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800936
937 kvm_make_request(KVM_REQ_EVENT, vcpu);
938 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300939 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300940 break;
941
942 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530943 result = 1;
944 vcpu->arch.pv.pv_unhalted = 1;
945 kvm_make_request(KVM_REQ_EVENT, vcpu);
946 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300947 break;
948
949 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200950 result = 1;
951 kvm_make_request(KVM_REQ_SMI, vcpu);
952 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300953 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800954
Eddie Dong97222cc2007-09-12 10:58:04 +0300955 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200956 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800957 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200958 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300959 break;
960
961 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100962 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200963 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100964 /* assumes that there are only KVM_APIC_INIT/SIPI */
965 apic->pending_events = (1UL << KVM_APIC_INIT);
966 /* make sure pending_events is visible before sending
967 * the request */
968 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300969 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300970 kvm_vcpu_kick(vcpu);
971 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200972 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
973 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300974 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 break;
976
977 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200978 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
979 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100980 result = 1;
981 apic->sipi_vector = vector;
982 /* make sure sipi_vector is visible for the receiver */
983 smp_wmb();
984 set_bit(KVM_APIC_SIPI, &apic->pending_events);
985 kvm_make_request(KVM_REQ_EVENT, vcpu);
986 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300987 break;
988
Jan Kiszka23930f92008-09-26 09:30:52 +0200989 case APIC_DM_EXTINT:
990 /*
991 * Should only be called by kvm_apic_local_deliver() with LVT0,
992 * before NMI watchdog was enabled. Already handled by
993 * kvm_apic_accept_pic_intr().
994 */
995 break;
996
Eddie Dong97222cc2007-09-12 10:58:04 +0300997 default:
998 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
999 delivery_mode);
1000 break;
1001 }
1002 return result;
1003}
1004
Gleb Natapove1035712009-03-05 16:34:59 +02001005int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001006{
Gleb Natapove1035712009-03-05 16:34:59 +02001007 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001008}
1009
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001010static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1011{
Andrey Smetanin63086302015-11-10 15:36:32 +03001012 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001013}
1014
Yang Zhangc7c9c562013-01-25 10:18:51 +08001015static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1016{
Steve Rutherford7543a632015-07-29 23:21:41 -07001017 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001018
Steve Rutherford7543a632015-07-29 23:21:41 -07001019 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1020 if (!kvm_ioapic_handles_vector(apic, vector))
1021 return;
1022
1023 /* Request a KVM exit to inform the userspace IOAPIC. */
1024 if (irqchip_split(apic->vcpu->kvm)) {
1025 apic->vcpu->arch.pending_ioapic_eoi = vector;
1026 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1027 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001028 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001029
1030 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1031 trigger_mode = IOAPIC_LEVEL_TRIG;
1032 else
1033 trigger_mode = IOAPIC_EDGE_TRIG;
1034
1035 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001036}
1037
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001038static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001039{
1040 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001041
1042 trace_kvm_eoi(apic, vector);
1043
Eddie Dong97222cc2007-09-12 10:58:04 +03001044 /*
1045 * Not every write EOI will has corresponding ISR,
1046 * one example is when Kernel check timer on setup_IO_APIC
1047 */
1048 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001049 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001050
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001051 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001052 apic_update_ppr(apic);
1053
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001054 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1055 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1056
Yang Zhangc7c9c562013-01-25 10:18:51 +08001057 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001058 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001059 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001060}
1061
Yang Zhangc7c9c562013-01-25 10:18:51 +08001062/*
1063 * this interface assumes a trap-like exit, which has already finished
1064 * desired side effect including vISR and vPPR update.
1065 */
1066void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1067{
1068 struct kvm_lapic *apic = vcpu->arch.apic;
1069
1070 trace_kvm_eoi(apic, vector);
1071
1072 kvm_ioapic_send_eoi(apic, vector);
1073 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1074}
1075EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1076
Eddie Dong97222cc2007-09-12 10:58:04 +03001077static void apic_send_ipi(struct kvm_lapic *apic)
1078{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001079 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
1080 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001081 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001082
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001083 irq.vector = icr_low & APIC_VECTOR_MASK;
1084 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1085 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001086 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001087 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1088 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001089 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001090 if (apic_x2apic_mode(apic))
1091 irq.dest_id = icr_high;
1092 else
1093 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001094
Gleb Natapov1000ff82009-07-07 16:00:57 +03001095 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1096
Eddie Dong97222cc2007-09-12 10:58:04 +03001097 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1098 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001099 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1100 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001101 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001102 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001103 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001104
Yang Zhangb4f22252013-04-11 19:21:37 +08001105 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001106}
1107
1108static u32 apic_get_tmcct(struct kvm_lapic *apic)
1109{
Marcelo Tosattib682b812009-02-10 20:41:41 -02001110 ktime_t remaining;
1111 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001112 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001113
1114 ASSERT(apic != NULL);
1115
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001116 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -08001117 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
1118 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001119 return 0;
1120
Marcelo Tosattiace15462009-10-08 10:55:03 -03001121 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001122 if (ktime_to_ns(remaining) < 0)
1123 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001124
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001125 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1126 tmcct = div64_u64(ns,
1127 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001128
1129 return tmcct;
1130}
1131
Avi Kivityb209749f2007-10-22 16:50:39 +02001132static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1133{
1134 struct kvm_vcpu *vcpu = apic->vcpu;
1135 struct kvm_run *run = vcpu->run;
1136
Avi Kivitya8eeb042010-05-10 12:34:53 +03001137 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001138 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001139 run->tpr_access.is_write = write;
1140}
1141
1142static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1143{
1144 if (apic->vcpu->arch.tpr_access_reporting)
1145 __report_tpr_access(apic, write);
1146}
1147
Eddie Dong97222cc2007-09-12 10:58:04 +03001148static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1149{
1150 u32 val = 0;
1151
1152 if (offset >= LAPIC_MMIO_LENGTH)
1153 return 0;
1154
1155 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001156 case APIC_ID:
1157 if (apic_x2apic_mode(apic))
1158 val = kvm_apic_id(apic);
1159 else
1160 val = kvm_apic_id(apic) << 24;
1161 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001162 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001163 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001164 break;
1165
1166 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001167 if (apic_lvtt_tscdeadline(apic))
1168 return 0;
1169
Eddie Dong97222cc2007-09-12 10:58:04 +03001170 val = apic_get_tmcct(apic);
1171 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001172 case APIC_PROCPRI:
1173 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +03001174 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001175 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001176 case APIC_TASKPRI:
1177 report_tpr_access(apic, false);
1178 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001179 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001180 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001181 break;
1182 }
1183
1184 return val;
1185}
1186
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001187static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1188{
1189 return container_of(dev, struct kvm_lapic, dev);
1190}
1191
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001192static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1193 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001194{
Eddie Dong97222cc2007-09-12 10:58:04 +03001195 unsigned char alignment = offset & 0xf;
1196 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001197 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001198 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001199
1200 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001201 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1202 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001203 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001204 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001205
1206 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001207 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1208 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001209 return 1;
1210 }
1211
Eddie Dong97222cc2007-09-12 10:58:04 +03001212 result = __apic_read(apic, offset & ~0xf);
1213
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001214 trace_kvm_apic_read(offset, result);
1215
Eddie Dong97222cc2007-09-12 10:58:04 +03001216 switch (len) {
1217 case 1:
1218 case 2:
1219 case 4:
1220 memcpy(data, (char *)&result + alignment, len);
1221 break;
1222 default:
1223 printk(KERN_ERR "Local APIC read with len = %x, "
1224 "should be 1,2, or 4 instead\n", len);
1225 break;
1226 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001227 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001228}
1229
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001230static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1231{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001232 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001233 addr >= apic->base_address &&
1234 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1235}
1236
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001237static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001238 gpa_t address, int len, void *data)
1239{
1240 struct kvm_lapic *apic = to_lapic(this);
1241 u32 offset = address - apic->base_address;
1242
1243 if (!apic_mmio_in_range(apic, address))
1244 return -EOPNOTSUPP;
1245
1246 apic_reg_read(apic, offset, len, data);
1247
1248 return 0;
1249}
1250
Eddie Dong97222cc2007-09-12 10:58:04 +03001251static void update_divide_count(struct kvm_lapic *apic)
1252{
1253 u32 tmp1, tmp2, tdcr;
1254
Gleb Natapovc48f1492012-08-05 15:58:33 +03001255 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001256 tmp1 = tdcr & 0xf;
1257 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001258 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001259
1260 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001261 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001262}
1263
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001264static void apic_update_lvtt(struct kvm_lapic *apic)
1265{
1266 u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
1267 apic->lapic_timer.timer_mode_mask;
1268
1269 if (apic->lapic_timer.timer_mode != timer_mode) {
1270 apic->lapic_timer.timer_mode = timer_mode;
1271 hrtimer_cancel(&apic->lapic_timer.timer);
1272 }
1273}
1274
Radim Krčmář5d87db72014-10-10 19:15:08 +02001275static void apic_timer_expired(struct kvm_lapic *apic)
1276{
1277 struct kvm_vcpu *vcpu = apic->vcpu;
1278 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001279 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001280
Radim Krčmář5d87db72014-10-10 19:15:08 +02001281 if (atomic_read(&apic->lapic_timer.pending))
1282 return;
1283
1284 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001285 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001286
1287 if (waitqueue_active(q))
1288 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001289
1290 if (apic_lvtt_tscdeadline(apic))
1291 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1292}
1293
1294/*
1295 * On APICv, this test will cause a busy wait
1296 * during a higher-priority task.
1297 */
1298
1299static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1300{
1301 struct kvm_lapic *apic = vcpu->arch.apic;
1302 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1303
1304 if (kvm_apic_hw_enabled(apic)) {
1305 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001306 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001307
Andrey Smetanind62caab2015-11-10 15:36:33 +03001308 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001309 bitmap = apic->regs + APIC_IRR;
1310
1311 if (apic_test_vector(vec, bitmap))
1312 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001313 }
1314 return false;
1315}
1316
1317void wait_lapic_expire(struct kvm_vcpu *vcpu)
1318{
1319 struct kvm_lapic *apic = vcpu->arch.apic;
1320 u64 guest_tsc, tsc_deadline;
1321
1322 if (!kvm_vcpu_has_lapic(vcpu))
1323 return;
1324
1325 if (apic->lapic_timer.expired_tscdeadline == 0)
1326 return;
1327
1328 if (!lapic_timer_int_injected(vcpu))
1329 return;
1330
1331 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1332 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001333 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001334 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001335
1336 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1337 if (guest_tsc < tsc_deadline)
1338 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001339}
1340
Eddie Dong97222cc2007-09-12 10:58:04 +03001341static void start_apic_timer(struct kvm_lapic *apic)
1342{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001343 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001344
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001345 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001346
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001347 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001348 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001349 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001350 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001351 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001352
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001353 if (!apic->lapic_timer.period)
1354 return;
1355 /*
1356 * Do not allow the guest to program periodic timers with small
1357 * interval, since the hrtimers are not throttled by the host
1358 * scheduler.
1359 */
1360 if (apic_lvtt_period(apic)) {
1361 s64 min_period = min_timer_period_us * 1000LL;
1362
1363 if (apic->lapic_timer.period < min_period) {
1364 pr_info_ratelimited(
1365 "kvm: vcpu %i: requested %lld ns "
1366 "lapic timer period limited to %lld ns\n",
1367 apic->vcpu->vcpu_id,
1368 apic->lapic_timer.period, min_period);
1369 apic->lapic_timer.period = min_period;
1370 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001371 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001372
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001373 hrtimer_start(&apic->lapic_timer.timer,
1374 ktime_add_ns(now, apic->lapic_timer.period),
1375 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001376
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001377 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001378 PRIx64 ", "
1379 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001380 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001381 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001382 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001383 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001384 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001385 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001386 } else if (apic_lvtt_tscdeadline(apic)) {
1387 /* lapic timer in tsc deadline mode */
1388 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1389 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001390 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001391 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001392 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001393 unsigned long flags;
1394
1395 if (unlikely(!tscdeadline || !this_tsc_khz))
1396 return;
1397
1398 local_irq_save(flags);
1399
1400 now = apic->lapic_timer.timer.base->get_time();
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001401 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001402 if (likely(tscdeadline > guest_tsc)) {
1403 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1404 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001405 expire = ktime_add_ns(now, ns);
1406 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001407 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001408 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001409 } else
1410 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001411
1412 local_irq_restore(flags);
1413 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001414}
1415
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001416static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1417{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001418 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001419
Radim Krčmář59fd1322015-06-30 22:19:16 +02001420 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1421 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1422 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001423 apic_debug("Receive NMI setting on APIC_LVT0 "
1424 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001425 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001426 } else
1427 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1428 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001429}
1430
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001431static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001432{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001433 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001434
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001435 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001436
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001437 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001438 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001439 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001440 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001441 else
1442 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001443 break;
1444
1445 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001446 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001447 apic_set_tpr(apic, val & 0xff);
1448 break;
1449
1450 case APIC_EOI:
1451 apic_set_eoi(apic);
1452 break;
1453
1454 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001455 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001456 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001457 else
1458 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001459 break;
1460
1461 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001462 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001463 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001464 recalculate_apic_map(apic->vcpu->kvm);
1465 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001466 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001467 break;
1468
Gleb Natapovfc61b802009-07-05 17:39:35 +03001469 case APIC_SPIV: {
1470 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001471 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001472 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001473 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001474 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1475 int i;
1476 u32 lvt_val;
1477
1478 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001479 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001480 APIC_LVTT + 0x10 * i);
1481 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1482 lvt_val | APIC_LVT_MASKED);
1483 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001484 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001485 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001486
1487 }
1488 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001489 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001490 case APIC_ICR:
1491 /* No delay here, so we always clear the pending bit */
1492 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1493 apic_send_ipi(apic);
1494 break;
1495
1496 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001497 if (!apic_x2apic_mode(apic))
1498 val &= 0xff000000;
1499 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001500 break;
1501
Jan Kiszka23930f92008-09-26 09:30:52 +02001502 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001503 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001504 case APIC_LVTTHMR:
1505 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001506 case APIC_LVT1:
1507 case APIC_LVTERR:
1508 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001509 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001510 val |= APIC_LVT_MASKED;
1511
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001512 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1513 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001514
1515 break;
1516
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001517 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001518 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001519 val |= APIC_LVT_MASKED;
1520 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1521 apic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001522 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001523 break;
1524
Eddie Dong97222cc2007-09-12 10:58:04 +03001525 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001526 if (apic_lvtt_tscdeadline(apic))
1527 break;
1528
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001529 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001530 apic_set_reg(apic, APIC_TMICT, val);
1531 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001532 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001533
1534 case APIC_TDCR:
1535 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001536 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001537 apic_set_reg(apic, APIC_TDCR, val);
1538 update_divide_count(apic);
1539 break;
1540
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001541 case APIC_ESR:
1542 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001543 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001544 ret = 1;
1545 }
1546 break;
1547
1548 case APIC_SELF_IPI:
1549 if (apic_x2apic_mode(apic)) {
1550 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1551 } else
1552 ret = 1;
1553 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001554 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001555 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001556 break;
1557 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001558 if (ret)
1559 apic_debug("Local APIC Write to read-only register %x\n", reg);
1560 return ret;
1561}
1562
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001563static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001564 gpa_t address, int len, const void *data)
1565{
1566 struct kvm_lapic *apic = to_lapic(this);
1567 unsigned int offset = address - apic->base_address;
1568 u32 val;
1569
1570 if (!apic_mmio_in_range(apic, address))
1571 return -EOPNOTSUPP;
1572
1573 /*
1574 * APIC register must be aligned on 128-bits boundary.
1575 * 32/64/128 bits registers must be accessed thru 32 bits.
1576 * Refer SDM 8.4.1
1577 */
1578 if (len != 4 || (offset & 0xf)) {
1579 /* Don't shout loud, $infamous_os would cause only noise. */
1580 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001581 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001582 }
1583
1584 val = *(u32*)data;
1585
1586 /* too common printing */
1587 if (offset != APIC_EOI)
1588 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1589 "0x%x\n", __func__, offset, len, val);
1590
1591 apic_reg_write(apic, offset & 0xff0, val);
1592
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001593 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001594}
1595
Kevin Tian58fbbf22011-08-30 13:56:17 +03001596void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1597{
Paolo Bonzinif8543d62016-01-08 13:42:24 +01001598 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03001599}
1600EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1601
Yang Zhang83d4c282013-01-25 10:18:49 +08001602/* emulate APIC access in a trap manner */
1603void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1604{
1605 u32 val = 0;
1606
1607 /* hw has done the conditional check and inst decode */
1608 offset &= 0xff0;
1609
1610 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1611
1612 /* TODO: optimize to just emulate side effect w/o one more write */
1613 apic_reg_write(vcpu->arch.apic, offset, val);
1614}
1615EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1616
Rusty Russelld5894442007-10-08 10:48:30 +10001617void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001618{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001619 struct kvm_lapic *apic = vcpu->arch.apic;
1620
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001621 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001622 return;
1623
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001624 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001625
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001626 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1627 static_key_slow_dec_deferred(&apic_hw_disabled);
1628
Radim Krčmáře4627552014-10-30 15:06:45 +01001629 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001630 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001631
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001632 if (apic->regs)
1633 free_page((unsigned long)apic->regs);
1634
1635 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001636}
1637
1638/*
1639 *----------------------------------------------------------------------
1640 * LAPIC interface
1641 *----------------------------------------------------------------------
1642 */
1643
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001644u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1645{
1646 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001647
Gleb Natapovc48f1492012-08-05 15:58:33 +03001648 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001649 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001650 return 0;
1651
1652 return apic->lapic_timer.tscdeadline;
1653}
1654
1655void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1656{
1657 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001658
Gleb Natapovc48f1492012-08-05 15:58:33 +03001659 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001660 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001661 return;
1662
1663 hrtimer_cancel(&apic->lapic_timer.timer);
1664 apic->lapic_timer.tscdeadline = data;
1665 start_apic_timer(apic);
1666}
1667
Eddie Dong97222cc2007-09-12 10:58:04 +03001668void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1669{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001670 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001671
Avi Kivityb93463a2007-10-25 16:52:32 +02001672 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001673 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001674}
1675
1676u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1677{
Eddie Dong97222cc2007-09-12 10:58:04 +03001678 u64 tpr;
1679
Gleb Natapovc48f1492012-08-05 15:58:33 +03001680 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001681
1682 return (tpr & 0xf0) >> 4;
1683}
1684
1685void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1686{
Yang Zhang8d146952013-01-25 10:18:50 +08001687 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001688 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001689
1690 if (!apic) {
1691 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001692 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001693 return;
1694 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001695
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001696 vcpu->arch.apic_base = value;
1697
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001698 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001699 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001700 if (value & MSR_IA32_APICBASE_ENABLE)
1701 static_key_slow_dec_deferred(&apic_hw_disabled);
1702 else
1703 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001704 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001705 }
1706
Yang Zhang8d146952013-01-25 10:18:50 +08001707 if ((old_value ^ value) & X2APIC_ENABLE) {
1708 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001709 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001710 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1711 } else
1712 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001713 }
Yang Zhang8d146952013-01-25 10:18:50 +08001714
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001715 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001716 MSR_IA32_APICBASE_BASE;
1717
Nadav Amitdb324fe2014-11-02 11:54:59 +02001718 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1719 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1720 pr_warn_once("APIC base relocation is unsupported by KVM");
1721
Eddie Dong97222cc2007-09-12 10:58:04 +03001722 /* with FSB delivery interrupt, we can restart APIC functionality */
1723 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001724 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001725
1726}
1727
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001728void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001729{
1730 struct kvm_lapic *apic;
1731 int i;
1732
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001733 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001734
1735 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001736 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001737 ASSERT(apic != NULL);
1738
1739 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001740 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001741
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001742 if (!init_event)
1743 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001744 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001745
1746 for (i = 0; i < APIC_LVT_NUM; i++)
1747 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001748 apic_update_lvtt(apic);
Paolo Bonzini0da029e2015-07-23 08:24:42 +02001749 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Nadav Amit90de4a12015-04-13 01:53:41 +03001750 apic_set_reg(apic, APIC_LVT0,
1751 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Radim Krčmář59fd1322015-06-30 22:19:16 +02001752 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001753
1754 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001755 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001756 apic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001757 if (!apic_x2apic_mode(apic))
1758 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001759 apic_set_reg(apic, APIC_ESR, 0);
1760 apic_set_reg(apic, APIC_ICR, 0);
1761 apic_set_reg(apic, APIC_ICR2, 0);
1762 apic_set_reg(apic, APIC_TDCR, 0);
1763 apic_set_reg(apic, APIC_TMICT, 0);
1764 for (i = 0; i < 8; i++) {
1765 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1766 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1767 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1768 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03001769 apic->irr_pending = vcpu->arch.apicv_active;
1770 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001771 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001772 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001773 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001774 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001775 kvm_lapic_set_base(vcpu,
1776 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001777 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001778 apic_update_ppr(apic);
1779
Gleb Natapove1035712009-03-05 16:34:59 +02001780 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001781 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001782
Nadav Amit98eff522014-06-29 12:28:51 +03001783 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001784 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001785 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001786 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001787}
1788
Eddie Dong97222cc2007-09-12 10:58:04 +03001789/*
1790 *----------------------------------------------------------------------
1791 * timer interface
1792 *----------------------------------------------------------------------
1793 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001794
Avi Kivity2a6eac92012-07-26 18:01:51 +03001795static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001796{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001797 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001798}
1799
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001800int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1801{
Gleb Natapov54e98182012-08-05 15:58:32 +03001802 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001803
Gleb Natapovc48f1492012-08-05 15:58:33 +03001804 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001805 apic_lvt_enabled(apic, APIC_LVTT))
1806 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001807
1808 return 0;
1809}
1810
Avi Kivity89342082011-11-10 14:57:21 +02001811int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001812{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001813 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001814 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001815
Gleb Natapovc48f1492012-08-05 15:58:33 +03001816 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001817 vector = reg & APIC_VECTOR_MASK;
1818 mode = reg & APIC_MODE_MASK;
1819 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001820 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1821 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001822 }
1823 return 0;
1824}
1825
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001826void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001827{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001828 struct kvm_lapic *apic = vcpu->arch.apic;
1829
1830 if (apic)
1831 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001832}
1833
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001834static const struct kvm_io_device_ops apic_mmio_ops = {
1835 .read = apic_mmio_read,
1836 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001837};
1838
Avi Kivitye9d90d42012-07-26 18:01:50 +03001839static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1840{
1841 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001842 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001843
Radim Krčmář5d87db72014-10-10 19:15:08 +02001844 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001845
Avi Kivity2a6eac92012-07-26 18:01:51 +03001846 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001847 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1848 return HRTIMER_RESTART;
1849 } else
1850 return HRTIMER_NORESTART;
1851}
1852
Eddie Dong97222cc2007-09-12 10:58:04 +03001853int kvm_create_lapic(struct kvm_vcpu *vcpu)
1854{
1855 struct kvm_lapic *apic;
1856
1857 ASSERT(vcpu != NULL);
1858 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1859
1860 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1861 if (!apic)
1862 goto nomem;
1863
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001864 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001865
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001866 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1867 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001868 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1869 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001870 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001871 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001872 apic->vcpu = vcpu;
1873
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001874 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1875 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001876 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001877
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001878 /*
1879 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1880 * thinking that APIC satet has changed.
1881 */
1882 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001883 kvm_lapic_set_base(vcpu,
1884 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001885
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001886 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001887 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001888 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001889
1890 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001891nomem_free_apic:
1892 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001893nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001894 return -ENOMEM;
1895}
Eddie Dong97222cc2007-09-12 10:58:04 +03001896
1897int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1898{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001899 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001900 int highest_irr;
1901
Paolo Bonzinif8543d62016-01-08 13:42:24 +01001902 if (!apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001903 return -1;
1904
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001905 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001906 highest_irr = apic_find_highest_irr(apic);
1907 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001908 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001909 return -1;
1910 return highest_irr;
1911}
1912
Qing He40487c62007-09-17 14:47:13 +08001913int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1914{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001915 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001916 int r = 0;
1917
Gleb Natapovc48f1492012-08-05 15:58:33 +03001918 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001919 r = 1;
1920 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1921 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1922 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001923 return r;
1924}
1925
Eddie Dong1b9778d2007-09-03 16:56:58 +03001926void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1927{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001928 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001929
Gleb Natapovc48f1492012-08-05 15:58:33 +03001930 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001931 return;
1932
1933 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001934 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001935 if (apic_lvtt_tscdeadline(apic))
1936 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001937 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001938 }
1939}
1940
Eddie Dong97222cc2007-09-12 10:58:04 +03001941int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1942{
1943 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001944 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001945
1946 if (vector == -1)
1947 return -1;
1948
Wanpeng Li56cc2402014-08-05 12:42:24 +08001949 /*
1950 * We get here even with APIC virtualization enabled, if doing
1951 * nested virtualization and L1 runs with the "acknowledge interrupt
1952 * on exit" mode. Then we cannot inject the interrupt via RVI,
1953 * because the process would deliver it through the IDT.
1954 */
1955
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001956 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001957 apic_update_ppr(apic);
1958 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001959
1960 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
1961 apic_clear_isr(vector, apic);
1962 apic_update_ppr(apic);
1963 }
1964
Eddie Dong97222cc2007-09-12 10:58:04 +03001965 return vector;
1966}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001967
Gleb Natapov64eb0622012-08-08 15:24:36 +03001968void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1969 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001970{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001971 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001972
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001973 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001974 /* set SPIV separately to get count of SW disabled APICs right */
1975 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1976 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001977 /* call kvm_apic_set_id() to put apic into apic_map */
1978 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001979 kvm_apic_set_version(vcpu);
1980
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001981 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001982 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001983 apic_update_lvtt(apic);
Radim Krčmářdb138562015-06-30 22:19:17 +02001984 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001985 update_divide_count(apic);
1986 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001987 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03001988 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08001989 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001990 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03001991 if (vcpu->arch.apicv_active) {
Wei Wang4114c272014-11-05 10:53:43 +08001992 kvm_x86_ops->hwapic_irr_update(vcpu,
1993 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001994 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1995 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03001996 }
Avi Kivity3842d132010-07-27 12:30:24 +03001997 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07001998 if (ioapic_in_kernel(vcpu->kvm))
1999 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002000
2001 vcpu->arch.apic_arb_prio = 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002002}
Eddie Donga3d7f852007-09-03 16:15:12 +03002003
Avi Kivity2f52d582008-01-16 12:49:30 +02002004void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002005{
Eddie Donga3d7f852007-09-03 16:15:12 +03002006 struct hrtimer *timer;
2007
Gleb Natapovc48f1492012-08-05 15:58:33 +03002008 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002009 return;
2010
Gleb Natapov54e98182012-08-05 15:58:32 +03002011 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002012 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07002013 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03002014}
Avi Kivityb93463a2007-10-25 16:52:32 +02002015
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002016/*
2017 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2018 *
2019 * Detect whether guest triggered PV EOI since the
2020 * last entry. If yes, set EOI on guests's behalf.
2021 * Clear PV EOI in guest memory in any case.
2022 */
2023static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2024 struct kvm_lapic *apic)
2025{
2026 bool pending;
2027 int vector;
2028 /*
2029 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2030 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2031 *
2032 * KVM_APIC_PV_EOI_PENDING is unset:
2033 * -> host disabled PV EOI.
2034 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2035 * -> host enabled PV EOI, guest did not execute EOI yet.
2036 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2037 * -> host enabled PV EOI, guest executed EOI.
2038 */
2039 BUG_ON(!pv_eoi_enabled(vcpu));
2040 pending = pv_eoi_get_pending(vcpu);
2041 /*
2042 * Clear pending bit in any case: it will be set again on vmentry.
2043 * While this might not be ideal from performance point of view,
2044 * this makes sure pv eoi is only enabled when we know it's safe.
2045 */
2046 pv_eoi_clr_pending(vcpu);
2047 if (pending)
2048 return;
2049 vector = apic_set_eoi(apic);
2050 trace_kvm_pv_eoi(apic, vector);
2051}
2052
Avi Kivityb93463a2007-10-25 16:52:32 +02002053void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2054{
2055 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002056
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002057 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2058 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2059
Gleb Natapov41383772012-04-19 14:06:29 +03002060 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002061 return;
2062
Nicholas Krause603242a2015-08-05 10:44:40 -04002063 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2064 sizeof(u32)))
2065 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002066
2067 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2068}
2069
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002070/*
2071 * apic_sync_pv_eoi_to_guest - called before vmentry
2072 *
2073 * Detect whether it's safe to enable PV EOI and
2074 * if yes do so.
2075 */
2076static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2077 struct kvm_lapic *apic)
2078{
2079 if (!pv_eoi_enabled(vcpu) ||
2080 /* IRR set or many bits in ISR: could be nested. */
2081 apic->irr_pending ||
2082 /* Cache not set: could be safe but we don't bother. */
2083 apic->highest_isr_cache == -1 ||
2084 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002085 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002086 /*
2087 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2088 * so we need not do anything here.
2089 */
2090 return;
2091 }
2092
2093 pv_eoi_set_pending(apic->vcpu);
2094}
2095
Avi Kivityb93463a2007-10-25 16:52:32 +02002096void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2097{
2098 u32 data, tpr;
2099 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002100 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002101
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002102 apic_sync_pv_eoi_to_guest(vcpu, apic);
2103
Gleb Natapov41383772012-04-19 14:06:29 +03002104 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002105 return;
2106
Gleb Natapovc48f1492012-08-05 15:58:33 +03002107 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002108 max_irr = apic_find_highest_irr(apic);
2109 if (max_irr < 0)
2110 max_irr = 0;
2111 max_isr = apic_find_highest_isr(apic);
2112 if (max_isr < 0)
2113 max_isr = 0;
2114 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2115
Andy Honigfda4e2e2013-11-20 10:23:22 -08002116 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2117 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002118}
2119
Andy Honigfda4e2e2013-11-20 10:23:22 -08002120int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002121{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002122 if (vapic_addr) {
2123 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2124 &vcpu->arch.apic->vapic_cache,
2125 vapic_addr, sizeof(u32)))
2126 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002127 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002128 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002129 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002130 }
2131
2132 vcpu->arch.apic->vapic_addr = vapic_addr;
2133 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002134}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002135
2136int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2137{
2138 struct kvm_lapic *apic = vcpu->arch.apic;
2139 u32 reg = (msr - APIC_BASE_MSR) << 4;
2140
Paolo Bonzini35754c92015-07-29 12:05:37 +02002141 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002142 return 1;
2143
Nadav Amitc69d3d92014-11-26 17:56:25 +02002144 if (reg == APIC_ICR2)
2145 return 1;
2146
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002147 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002148 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002149 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2150 return apic_reg_write(apic, reg, (u32)data);
2151}
2152
2153int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2154{
2155 struct kvm_lapic *apic = vcpu->arch.apic;
2156 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2157
Paolo Bonzini35754c92015-07-29 12:05:37 +02002158 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002159 return 1;
2160
Nadav Amitc69d3d92014-11-26 17:56:25 +02002161 if (reg == APIC_DFR || reg == APIC_ICR2) {
2162 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2163 reg);
2164 return 1;
2165 }
2166
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002167 if (apic_reg_read(apic, reg, 4, &low))
2168 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002169 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002170 apic_reg_read(apic, APIC_ICR2, 4, &high);
2171
2172 *data = (((u64)high) << 32) | low;
2173
2174 return 0;
2175}
Gleb Natapov10388a02010-01-17 15:51:23 +02002176
2177int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2178{
2179 struct kvm_lapic *apic = vcpu->arch.apic;
2180
Gleb Natapovc48f1492012-08-05 15:58:33 +03002181 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002182 return 1;
2183
2184 /* if this is ICR write vector before command */
2185 if (reg == APIC_ICR)
2186 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2187 return apic_reg_write(apic, reg, (u32)data);
2188}
2189
2190int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2191{
2192 struct kvm_lapic *apic = vcpu->arch.apic;
2193 u32 low, high = 0;
2194
Gleb Natapovc48f1492012-08-05 15:58:33 +03002195 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002196 return 1;
2197
2198 if (apic_reg_read(apic, reg, 4, &low))
2199 return 1;
2200 if (reg == APIC_ICR)
2201 apic_reg_read(apic, APIC_ICR2, 4, &high);
2202
2203 *data = (((u64)high) << 32) | low;
2204
2205 return 0;
2206}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002207
2208int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2209{
2210 u64 addr = data & ~KVM_MSR_ENABLED;
2211 if (!IS_ALIGNED(addr, 4))
2212 return 1;
2213
2214 vcpu->arch.pv_eoi.msr_val = data;
2215 if (!pv_eoi_enabled(vcpu))
2216 return 0;
2217 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002218 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002219}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002220
Jan Kiszka66450a22013-03-13 12:42:34 +01002221void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2222{
2223 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002224 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002225 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002226
Gleb Natapov299018f2013-06-03 11:30:02 +03002227 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002228 return;
2229
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002230 /*
2231 * INITs are latched while in SMM. Because an SMM CPU cannot
2232 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2233 * and delay processing of INIT until the next RSM.
2234 */
2235 if (is_smm(vcpu)) {
2236 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2237 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2238 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2239 return;
2240 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002241
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002242 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002243 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002244 kvm_lapic_reset(vcpu, true);
2245 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002246 if (kvm_vcpu_is_bsp(apic->vcpu))
2247 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2248 else
2249 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2250 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002251 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002252 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2253 /* evaluate pending_events before reading the vector */
2254 smp_rmb();
2255 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002256 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002257 vcpu->vcpu_id, sipi_vector);
2258 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2259 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2260 }
2261}
2262
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002263void kvm_lapic_init(void)
2264{
2265 /* do not patch jump label more than once per second */
2266 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002267 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002268}