blob: d2a892fc92bf97f73058d7bcfd5c040a67895bfe [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040028#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030044#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030045
Marcelo Tosattib682b812009-02-10 20:41:41 -020046#ifndef CONFIG_X86_64
47#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48#else
49#define mod_64(x, y) ((x) % (y))
50#endif
51
Eddie Dong97222cc2007-09-12 10:58:04 +030052#define PRId64 "d"
53#define PRIx64 "llx"
54#define PRIu64 "u"
55#define PRIo64 "o"
56
57#define APIC_BUS_CYCLE_NS 1
58
59/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
60#define apic_debug(fmt, arg...)
61
Eddie Dong97222cc2007-09-12 10:58:04 +030062/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050063#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030064#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030075static inline int apic_test_vector(int vec, void *bitmap)
76{
77 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
78}
79
Yang Zhang10606912013-04-11 19:21:38 +080080bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
81{
82 struct kvm_lapic *apic = vcpu->arch.apic;
83
84 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
85 apic_test_vector(vector, apic->regs + APIC_IRR);
86}
87
Eddie Dong97222cc2007-09-12 10:58:04 +030088static inline void apic_clear_vector(int vec, void *bitmap)
89{
90 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
91}
92
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030093static inline int __apic_test_and_set_vector(int vec, void *bitmap)
94{
95 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
96}
97
98static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
99{
100 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
101}
102
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300103struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300104struct static_key_deferred apic_sw_disabled __read_mostly;
105
Eddie Dong97222cc2007-09-12 10:58:04 +0300106static inline int apic_enabled(struct kvm_lapic *apic)
107{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300108 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300109}
110
Eddie Dong97222cc2007-09-12 10:58:04 +0300111#define LVT_MASK \
112 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
113
114#define LINT_MASK \
115 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
116 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
117
Radim Krčmář6e500432016-12-15 18:06:46 +0100118static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
119{
120 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
121}
122
123static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
124{
125 return apic->vcpu->vcpu_id;
126}
127
Radim Krčmáře45115b2016-07-12 22:09:19 +0200128static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
129 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
130 switch (map->mode) {
131 case KVM_APIC_MODE_X2APIC: {
132 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200133 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100134
Radim Krčmáře45115b2016-07-12 22:09:19 +0200135 if (offset <= max_apic_id) {
136 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100137
Radim Krčmáře45115b2016-07-12 22:09:19 +0200138 *cluster = &map->phys_map[offset];
139 *mask = dest_id & (0xffff >> (16 - cluster_size));
140 } else {
141 *mask = 0;
142 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100143
Radim Krčmáře45115b2016-07-12 22:09:19 +0200144 return true;
145 }
146 case KVM_APIC_MODE_XAPIC_FLAT:
147 *cluster = map->xapic_flat_map;
148 *mask = dest_id & 0xff;
149 return true;
150 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100151 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200152 *mask = dest_id & 0xf;
153 return true;
154 default:
155 /* Not optimized. */
156 return false;
157 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300158}
159
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200160static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100161{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200162 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100163
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200164 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100165}
166
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300167static void recalculate_apic_map(struct kvm *kvm)
168{
169 struct kvm_apic_map *new, *old = NULL;
170 struct kvm_vcpu *vcpu;
171 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100172 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300173
174 mutex_lock(&kvm->arch.apic_map_lock);
175
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200176 kvm_for_each_vcpu(i, vcpu, kvm)
177 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100178 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200179
Michal Hockoa7c3e902017-05-08 15:57:09 -0700180 new = kvzalloc(sizeof(struct kvm_apic_map) +
181 sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200182
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300183 if (!new)
184 goto out;
185
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200186 new->max_apic_id = max_id;
187
Nadav Amit173beed2014-11-02 11:54:54 +0200188 kvm_for_each_vcpu(i, vcpu, kvm) {
189 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200190 struct kvm_lapic **cluster;
191 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100192 u32 ldr;
193 u8 xapic_id;
194 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100196 if (!kvm_apic_present(vcpu))
197 continue;
198
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100199 xapic_id = kvm_xapic_id(apic);
200 x2apic_id = kvm_x2apic_id(apic);
201
202 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
203 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
204 x2apic_id <= new->max_apic_id)
205 new->phys_map[x2apic_id] = apic;
206 /*
207 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
208 * prevent them from masking VCPUs with APIC ID <= 0xff.
209 */
210 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
211 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100212
Radim Krčmář6e500432016-12-15 18:06:46 +0100213 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
214
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100215 if (apic_x2apic_mode(apic)) {
216 new->mode |= KVM_APIC_MODE_X2APIC;
217 } else if (ldr) {
218 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500219 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100220 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
221 else
222 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
223 }
224
Radim Krčmáře45115b2016-07-12 22:09:19 +0200225 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100226 continue;
227
Radim Krčmáře45115b2016-07-12 22:09:19 +0200228 if (mask)
229 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300230 }
231out:
232 old = rcu_dereference_protected(kvm->arch.apic_map,
233 lockdep_is_held(&kvm->arch.apic_map_lock));
234 rcu_assign_pointer(kvm->arch.apic_map, new);
235 mutex_unlock(&kvm->arch.apic_map_lock);
236
237 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200238 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800239
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700240 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300241}
242
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300243static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
244{
Radim Krčmáře4627552014-10-30 15:06:45 +0100245 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300246
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500247 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100248
249 if (enabled != apic->sw_enabled) {
250 apic->sw_enabled = enabled;
251 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300252 static_key_slow_dec_deferred(&apic_sw_disabled);
253 recalculate_apic_map(apic->vcpu->kvm);
254 } else
255 static_key_slow_inc(&apic_sw_disabled.key);
256 }
257}
258
Radim Krčmářa92e2542016-07-12 22:09:22 +0200259static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300260{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500261 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300262 recalculate_apic_map(apic->vcpu->kvm);
263}
264
265static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
266{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500267 kvm_lapic_set_reg(apic, APIC_LDR, id);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300268 recalculate_apic_map(apic->vcpu->kvm);
269}
270
Radim Krčmářa92e2542016-07-12 22:09:22 +0200271static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200272{
273 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
274
Radim Krčmář6e500432016-12-15 18:06:46 +0100275 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
276
Radim Krčmářa92e2542016-07-12 22:09:22 +0200277 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500278 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200279 recalculate_apic_map(apic->vcpu->kvm);
280}
281
Eddie Dong97222cc2007-09-12 10:58:04 +0300282static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
283{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500284 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300285}
286
287static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
288{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500289 return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300290}
291
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
293{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100294 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800295}
296
Eddie Dong97222cc2007-09-12 10:58:04 +0300297static inline int apic_lvtt_period(struct kvm_lapic *apic)
298{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100299 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800300}
301
302static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
303{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100304 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200307static inline int apic_lvt_nmi_mode(u32 lvt_val)
308{
309 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
310}
311
Gleb Natapovfc61b802009-07-05 17:39:35 +0300312void kvm_apic_set_version(struct kvm_vcpu *vcpu)
313{
314 struct kvm_lapic *apic = vcpu->arch.apic;
315 struct kvm_cpuid_entry2 *feat;
316 u32 v = APIC_VERSION;
317
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100318 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300319 return;
320
321 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
322 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
323 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500324 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300325}
326
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500327static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800328 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300329 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
330 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
331 LINT_MASK, LINT_MASK, /* LVT0-1 */
332 LVT_MASK /* LVTERR */
333};
334
335static int find_highest_vector(void *bitmap)
336{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900337 int vec;
338 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300339
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900340 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
341 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
342 reg = bitmap + REG_POS(vec);
343 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100344 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900345 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300346
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900347 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300348}
349
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300350static u8 count_vectors(void *bitmap)
351{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900352 int vec;
353 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300354 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900355
356 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
357 reg = bitmap + REG_POS(vec);
358 count += hweight32(*reg);
359 }
360
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300361 return count;
362}
363
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100364int __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800365{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100366 u32 i, vec;
367 u32 pir_val, irr_val;
368 int max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800369
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100370 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200371 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100372 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200373 if (pir_val) {
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100374 irr_val |= xchg(&pir[i], 0);
375 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Paolo Bonziniad361092016-09-20 16:15:05 +0200376 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100377 if (irr_val)
378 max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800379 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100380
381 return max_irr;
Yang Zhanga20ed542013-04-11 19:25:15 +0800382}
Wincy Van705699a2015-02-03 23:58:17 +0800383EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
384
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100385int kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
Wincy Van705699a2015-02-03 23:58:17 +0800386{
387 struct kvm_lapic *apic = vcpu->arch.apic;
388
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100389 return __kvm_apic_update_irr(pir, apic->regs);
Wincy Van705699a2015-02-03 23:58:17 +0800390}
Yang Zhanga20ed542013-04-11 19:25:15 +0800391EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
392
Gleb Natapov33e4c682009-06-11 11:06:51 +0300393static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300394{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300395 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300396}
397
398static inline int apic_find_highest_irr(struct kvm_lapic *apic)
399{
400 int result;
401
Yang Zhangc7c9c562013-01-25 10:18:51 +0800402 /*
403 * Note that irr_pending is just a hint. It will be always
404 * true with virtual interrupt delivery enabled.
405 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300406 if (!apic->irr_pending)
407 return -1;
408
409 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300410 ASSERT(result == -1 || result >= 16);
411
412 return result;
413}
414
Gleb Natapov33e4c682009-06-11 11:06:51 +0300415static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
416{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800417 struct kvm_vcpu *vcpu;
418
419 vcpu = apic->vcpu;
420
Andrey Smetanind62caab2015-11-10 15:36:33 +0300421 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100422 /* need to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200423 apic_clear_vector(vec, apic->regs + APIC_IRR);
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100424 kvm_x86_ops->hwapic_irr_update(vcpu,
425 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200426 } else {
427 apic->irr_pending = false;
428 apic_clear_vector(vec, apic->regs + APIC_IRR);
429 if (apic_search_irr(apic) != -1)
430 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800431 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300432}
433
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300434static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
435{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800436 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200437
Wanpeng Li56cc2402014-08-05 12:42:24 +0800438 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
439 return;
440
441 vcpu = apic->vcpu;
442
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300443 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800444 * With APIC virtualization enabled, all caching is disabled
445 * because the processor can modify ISR under the hood. Instead
446 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300447 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300448 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200449 kvm_x86_ops->hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800450 else {
451 ++apic->isr_count;
452 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
453 /*
454 * ISR (in service register) bit is set when injecting an interrupt.
455 * The highest vector is injected. Thus the latest bit set matches
456 * the highest bit in ISR.
457 */
458 apic->highest_isr_cache = vec;
459 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300460}
461
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200462static inline int apic_find_highest_isr(struct kvm_lapic *apic)
463{
464 int result;
465
466 /*
467 * Note that isr_count is always 1, and highest_isr_cache
468 * is always -1, with APIC virtualization enabled.
469 */
470 if (!apic->isr_count)
471 return -1;
472 if (likely(apic->highest_isr_cache != -1))
473 return apic->highest_isr_cache;
474
475 result = find_highest_vector(apic->regs + APIC_ISR);
476 ASSERT(result == -1 || result >= 16);
477
478 return result;
479}
480
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300481static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
482{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200483 struct kvm_vcpu *vcpu;
484 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
485 return;
486
487 vcpu = apic->vcpu;
488
489 /*
490 * We do get here for APIC virtualization enabled if the guest
491 * uses the Hyper-V APIC enlightenment. In this case we may need
492 * to trigger a new interrupt delivery by writing the SVI field;
493 * on the other hand isr_count and highest_isr_cache are unused
494 * and must be left alone.
495 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300496 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200497 kvm_x86_ops->hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200498 apic_find_highest_isr(apic));
499 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300500 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200501 BUG_ON(apic->isr_count < 0);
502 apic->highest_isr_cache = -1;
503 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300504}
505
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800506int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
507{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300508 /* This may race with setting of irr in __apic_accept_irq() and
509 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
510 * will cause vmexit immediately and the value will be recalculated
511 * on the next vmentry.
512 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100513 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800514}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100515EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800516
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200517static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800518 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100519 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200520
Yang Zhangb4f22252013-04-11 19:21:37 +0800521int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100522 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300523{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800524 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800525
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200526 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800527 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300528}
529
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300530static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
531{
Cao, Leibbd64112017-02-03 20:04:35 +0000532 return kvm_vcpu_write_guest_cached(vcpu, &vcpu->arch.pv_eoi.data, &val,
533 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300534}
535
536static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
537{
Cao, Leibbd64112017-02-03 20:04:35 +0000538 return kvm_vcpu_read_guest_cached(vcpu, &vcpu->arch.pv_eoi.data, val,
539 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300540}
541
542static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
543{
544 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
545}
546
547static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
548{
549 u8 val;
550 if (pv_eoi_get_user(vcpu, &val) < 0)
551 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800552 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300553 return val & 0x1;
554}
555
556static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
557{
558 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
559 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800560 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300561 return;
562 }
563 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
564}
565
566static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
567{
568 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
569 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800570 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300571 return;
572 }
573 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
574}
575
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100576static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
577{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100578 int highest_irr;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100579 if (kvm_x86_ops->sync_pir_to_irr && apic->vcpu->arch.apicv_active)
580 highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
581 else
582 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100583 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
584 return -1;
585 return highest_irr;
586}
587
588static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300589{
Avi Kivity3842d132010-07-27 12:30:24 +0300590 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300591 int isr;
592
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500593 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
594 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300595 isr = apic_find_highest_isr(apic);
596 isrv = (isr != -1) ? isr : 0;
597
598 if ((tpr & 0xf0) >= (isrv & 0xf0))
599 ppr = tpr & 0xff;
600 else
601 ppr = isrv & 0xf0;
602
603 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
604 apic, ppr, isr, isrv);
605
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100606 *new_ppr = ppr;
607 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500608 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100609
610 return ppr < old_ppr;
611}
612
613static void apic_update_ppr(struct kvm_lapic *apic)
614{
615 u32 ppr;
616
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100617 if (__apic_update_ppr(apic, &ppr) &&
618 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100619 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300620}
621
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100622void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
623{
624 apic_update_ppr(vcpu->arch.apic);
625}
626EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
627
Eddie Dong97222cc2007-09-12 10:58:04 +0300628static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
629{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500630 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300631 apic_update_ppr(apic);
632}
633
Radim Krčmář03d22492015-02-12 19:41:31 +0100634static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300635{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100636 return mda == (apic_x2apic_mode(apic) ?
637 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300638}
639
Radim Krčmář03d22492015-02-12 19:41:31 +0100640static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300641{
Radim Krčmář03d22492015-02-12 19:41:31 +0100642 if (kvm_apic_broadcast(apic, mda))
643 return true;
644
645 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100646 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100647
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100648 /*
649 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
650 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
651 * this allows unique addressing of VCPUs with APIC ID over 0xff.
652 * The 0xff condition is needed because writeable xAPIC ID.
653 */
654 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
655 return true;
656
Radim Krčmářb4535b52016-12-15 18:06:47 +0100657 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300658}
659
Radim Krčmář52c233a2015-01-29 22:48:48 +0100660static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300661{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300662 u32 logical_id;
663
Nadav Amit394457a2014-10-03 00:30:52 +0300664 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100665 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300666
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500667 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300668
Radim Krčmář9368b562015-01-29 22:48:49 +0100669 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100670 return ((logical_id >> 16) == (mda >> 16))
671 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100672
673 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300674
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500675 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300676 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100677 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300678 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100679 return ((logical_id >> 4) == (mda >> 4))
680 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300681 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200682 apic_debug("Bad DFR vcpu %d: %08x\n",
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500683 apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100684 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300685 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300686}
687
Radim Krčmářc5192652016-07-12 22:09:28 +0200688/* The KVM local APIC implementation has two quirks:
689 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100690 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
691 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
692 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200693 *
694 * - in-kernel IOAPIC messages have to be delivered directly to
695 * x2APIC, because the kernel does not support interrupt remapping.
696 * In order to support broadcast without interrupt remapping, x2APIC
697 * rewrites the destination of non-IPI messages from APIC_BROADCAST
698 * to X2APIC_BROADCAST.
699 *
700 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
701 * important when userspace wants to use x2APIC-format MSIs, because
702 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100703 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200704static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
705 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100706{
707 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100708
Radim Krčmářc5192652016-07-12 22:09:28 +0200709 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100710 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100711 return X2APIC_BROADCAST;
712
Radim Krčmářb4535b52016-12-15 18:06:47 +0100713 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100714}
715
Radim Krčmář52c233a2015-01-29 22:48:48 +0100716bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300717 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300718{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800719 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200720 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300721
722 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200723 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300724 target, source, dest, dest_mode, short_hand);
725
Zachary Amsdenbd371392010-06-14 11:42:15 -1000726 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300727 switch (short_hand) {
728 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100729 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100730 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200731 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100732 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300733 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100734 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300735 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100736 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300737 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100738 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300739 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200740 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
741 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100742 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300743 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300744}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500745EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300746
Feng Wu520040142016-01-25 16:53:33 +0800747int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
748 const unsigned long *bitmap, u32 bitmap_size)
749{
750 u32 mod;
751 int i, idx = -1;
752
753 mod = vector % dest_vcpus;
754
755 for (i = 0; i <= mod; i++) {
756 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
757 BUG_ON(idx == bitmap_size);
758 }
759
760 return idx;
761}
762
Radim Krčmář4efd8052016-02-12 15:00:15 +0100763static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
764{
765 if (!kvm->arch.disabled_lapic_found) {
766 kvm->arch.disabled_lapic_found = true;
767 printk(KERN_INFO
768 "Disabled LAPIC found during irq injection\n");
769 }
770}
771
Radim Krčmářc5192652016-07-12 22:09:28 +0200772static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
773 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
774{
775 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
776 if ((irq->dest_id == APIC_BROADCAST &&
777 map->mode != KVM_APIC_MODE_X2APIC))
778 return true;
779 if (irq->dest_id == X2APIC_BROADCAST)
780 return true;
781 } else {
782 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
783 if (irq->dest_id == (x2apic_ipi ?
784 X2APIC_BROADCAST : APIC_BROADCAST))
785 return true;
786 }
787
788 return false;
789}
790
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200791/* Return true if the interrupt can be handled by using *bitmap as index mask
792 * for valid destinations in *dst array.
793 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
794 * Note: we may have zero kvm_lapic destinations when we return true, which
795 * means that the interrupt should be dropped. In this case, *bitmap would be
796 * zero and *dst undefined.
797 */
798static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
799 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
800 struct kvm_apic_map *map, struct kvm_lapic ***dst,
801 unsigned long *bitmap)
802{
803 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200804
805 if (irq->shorthand == APIC_DEST_SELF && src) {
806 *dst = src;
807 *bitmap = 1;
808 return true;
809 } else if (irq->shorthand)
810 return false;
811
Radim Krčmářc5192652016-07-12 22:09:28 +0200812 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200813 return false;
814
815 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200816 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200817 *bitmap = 0;
818 } else {
819 *dst = &map->phys_map[irq->dest_id];
820 *bitmap = 1;
821 }
822 return true;
823 }
824
Radim Krčmáře45115b2016-07-12 22:09:19 +0200825 *bitmap = 0;
826 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
827 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200828 return false;
829
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200830 if (!kvm_lowest_prio_delivery(irq))
831 return true;
832
833 if (!kvm_vector_hashing_enabled()) {
834 lowest = -1;
835 for_each_set_bit(i, bitmap, 16) {
836 if (!(*dst)[i])
837 continue;
838 if (lowest < 0)
839 lowest = i;
840 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
841 (*dst)[lowest]->vcpu) < 0)
842 lowest = i;
843 }
844 } else {
845 if (!*bitmap)
846 return true;
847
848 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
849 bitmap, 16);
850
851 if (!(*dst)[lowest]) {
852 kvm_apic_disabled_lapic_found(kvm);
853 *bitmap = 0;
854 return true;
855 }
856 }
857
858 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
859
860 return true;
861}
862
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300863bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100864 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300865{
866 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200867 unsigned long bitmap;
868 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300869 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200870 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300871
872 *r = -1;
873
874 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800875 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300876 return true;
877 }
878
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300879 rcu_read_lock();
880 map = rcu_dereference(kvm->arch.apic_map);
881
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200882 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
883 if (ret)
884 for_each_set_bit(i, &bitmap, 16) {
885 if (!dst[i])
886 continue;
887 if (*r < 0)
888 *r = 0;
889 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100890 }
891
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300892 rcu_read_unlock();
893 return ret;
894}
895
Feng Wu6228a0d2016-01-25 16:53:34 +0800896/*
897 * This routine tries to handler interrupts in posted mode, here is how
898 * it deals with different cases:
899 * - For single-destination interrupts, handle it in posted mode
900 * - Else if vector hashing is enabled and it is a lowest-priority
901 * interrupt, handle it in posted mode and use the following mechanism
902 * to find the destinaiton vCPU.
903 * 1. For lowest-priority interrupts, store all the possible
904 * destination vCPUs in an array.
905 * 2. Use "guest vector % max number of destination vCPUs" to find
906 * the right destination vCPU in the array for the lowest-priority
907 * interrupt.
908 * - Otherwise, use remapped mode to inject the interrupt.
909 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800910bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
911 struct kvm_vcpu **dest_vcpu)
912{
913 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200914 unsigned long bitmap;
915 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +0800916 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +0800917
918 if (irq->shorthand)
919 return false;
920
921 rcu_read_lock();
922 map = rcu_dereference(kvm->arch.apic_map);
923
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200924 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
925 hweight16(bitmap) == 1) {
926 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +0800927
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200928 if (dst[i]) {
929 *dest_vcpu = dst[i]->vcpu;
930 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +0800931 }
Feng Wu8feb4a02015-09-18 22:29:47 +0800932 }
933
Feng Wu8feb4a02015-09-18 22:29:47 +0800934 rcu_read_unlock();
935 return ret;
936}
937
Eddie Dong97222cc2007-09-12 10:58:04 +0300938/*
939 * Add a pending IRQ into lapic.
940 * Return 1 if successfully added and 0 if discarded.
941 */
942static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800943 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100944 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300945{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200946 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300947 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300948
Paolo Bonzinia183b632014-09-11 11:51:02 +0200949 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
950 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300951 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300952 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200953 vcpu->arch.apic_arb_prio++;
954 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200955 if (unlikely(trig_mode && !level))
956 break;
957
Eddie Dong97222cc2007-09-12 10:58:04 +0300958 /* FIXME add logic for vcpu on reset */
959 if (unlikely(!apic_enabled(apic)))
960 break;
961
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200962 result = 1;
963
Joerg Roedel9daa5002016-02-29 16:04:44 +0100964 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100965 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +0100966 dest_map->vectors[vcpu->vcpu_id] = vector;
967 }
Avi Kivitya5d36f82009-12-29 12:42:16 +0200968
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200969 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
970 if (trig_mode)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500971 kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200972 else
973 apic_clear_vector(vector, apic->regs + APIC_TMR);
974 }
975
Andrey Smetanind62caab2015-11-10 15:36:33 +0300976 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800977 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200978 else {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500979 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800980
981 kvm_make_request(KVM_REQ_EVENT, vcpu);
982 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300983 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300984 break;
985
986 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530987 result = 1;
988 vcpu->arch.pv.pv_unhalted = 1;
989 kvm_make_request(KVM_REQ_EVENT, vcpu);
990 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300991 break;
992
993 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200994 result = 1;
995 kvm_make_request(KVM_REQ_SMI, vcpu);
996 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300997 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800998
Eddie Dong97222cc2007-09-12 10:58:04 +0300999 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001000 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001001 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001002 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001003 break;
1004
1005 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001006 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001007 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001008 /* assumes that there are only KVM_APIC_INIT/SIPI */
1009 apic->pending_events = (1UL << KVM_APIC_INIT);
1010 /* make sure pending_events is visible before sending
1011 * the request */
1012 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +03001013 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001014 kvm_vcpu_kick(vcpu);
1015 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001016 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
1017 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +03001018 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001019 break;
1020
1021 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001022 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
1023 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +01001024 result = 1;
1025 apic->sipi_vector = vector;
1026 /* make sure sipi_vector is visible for the receiver */
1027 smp_wmb();
1028 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1029 kvm_make_request(KVM_REQ_EVENT, vcpu);
1030 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001031 break;
1032
Jan Kiszka23930f92008-09-26 09:30:52 +02001033 case APIC_DM_EXTINT:
1034 /*
1035 * Should only be called by kvm_apic_local_deliver() with LVT0,
1036 * before NMI watchdog was enabled. Already handled by
1037 * kvm_apic_accept_pic_intr().
1038 */
1039 break;
1040
Eddie Dong97222cc2007-09-12 10:58:04 +03001041 default:
1042 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1043 delivery_mode);
1044 break;
1045 }
1046 return result;
1047}
1048
Gleb Natapove1035712009-03-05 16:34:59 +02001049int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001050{
Gleb Natapove1035712009-03-05 16:34:59 +02001051 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001052}
1053
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001054static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1055{
Andrey Smetanin63086302015-11-10 15:36:32 +03001056 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001057}
1058
Yang Zhangc7c9c562013-01-25 10:18:51 +08001059static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1060{
Steve Rutherford7543a632015-07-29 23:21:41 -07001061 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001062
Steve Rutherford7543a632015-07-29 23:21:41 -07001063 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1064 if (!kvm_ioapic_handles_vector(apic, vector))
1065 return;
1066
1067 /* Request a KVM exit to inform the userspace IOAPIC. */
1068 if (irqchip_split(apic->vcpu->kvm)) {
1069 apic->vcpu->arch.pending_ioapic_eoi = vector;
1070 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1071 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001072 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001073
1074 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1075 trigger_mode = IOAPIC_LEVEL_TRIG;
1076 else
1077 trigger_mode = IOAPIC_EDGE_TRIG;
1078
1079 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001080}
1081
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001082static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001083{
1084 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001085
1086 trace_kvm_eoi(apic, vector);
1087
Eddie Dong97222cc2007-09-12 10:58:04 +03001088 /*
1089 * Not every write EOI will has corresponding ISR,
1090 * one example is when Kernel check timer on setup_IO_APIC
1091 */
1092 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001093 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001094
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001095 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001096 apic_update_ppr(apic);
1097
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001098 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1099 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1100
Yang Zhangc7c9c562013-01-25 10:18:51 +08001101 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001102 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001103 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001104}
1105
Yang Zhangc7c9c562013-01-25 10:18:51 +08001106/*
1107 * this interface assumes a trap-like exit, which has already finished
1108 * desired side effect including vISR and vPPR update.
1109 */
1110void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1111{
1112 struct kvm_lapic *apic = vcpu->arch.apic;
1113
1114 trace_kvm_eoi(apic, vector);
1115
1116 kvm_ioapic_send_eoi(apic, vector);
1117 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1118}
1119EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1120
Eddie Dong97222cc2007-09-12 10:58:04 +03001121static void apic_send_ipi(struct kvm_lapic *apic)
1122{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001123 u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
1124 u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001125 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001126
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001127 irq.vector = icr_low & APIC_VECTOR_MASK;
1128 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1129 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001130 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001131 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1132 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001133 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001134 if (apic_x2apic_mode(apic))
1135 irq.dest_id = icr_high;
1136 else
1137 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001138
Gleb Natapov1000ff82009-07-07 16:00:57 +03001139 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1140
Eddie Dong97222cc2007-09-12 10:58:04 +03001141 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1142 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001143 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1144 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001145 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001146 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001147 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001148
Yang Zhangb4f22252013-04-11 19:21:37 +08001149 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001150}
1151
1152static u32 apic_get_tmcct(struct kvm_lapic *apic)
1153{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001154 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001155 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001156 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001157
1158 ASSERT(apic != NULL);
1159
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001160 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001161 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001162 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001163 return 0;
1164
Paolo Bonzini55878592016-10-25 15:23:49 +02001165 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001166 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001167 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001168 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001169
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001170 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1171 tmcct = div64_u64(ns,
1172 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001173
1174 return tmcct;
1175}
1176
Avi Kivityb209749f2007-10-22 16:50:39 +02001177static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1178{
1179 struct kvm_vcpu *vcpu = apic->vcpu;
1180 struct kvm_run *run = vcpu->run;
1181
Avi Kivitya8eeb042010-05-10 12:34:53 +03001182 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001183 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001184 run->tpr_access.is_write = write;
1185}
1186
1187static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1188{
1189 if (apic->vcpu->arch.tpr_access_reporting)
1190 __report_tpr_access(apic, write);
1191}
1192
Eddie Dong97222cc2007-09-12 10:58:04 +03001193static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1194{
1195 u32 val = 0;
1196
1197 if (offset >= LAPIC_MMIO_LENGTH)
1198 return 0;
1199
1200 switch (offset) {
1201 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001202 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001203 break;
1204
1205 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001206 if (apic_lvtt_tscdeadline(apic))
1207 return 0;
1208
Eddie Dong97222cc2007-09-12 10:58:04 +03001209 val = apic_get_tmcct(apic);
1210 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001211 case APIC_PROCPRI:
1212 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001213 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001214 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001215 case APIC_TASKPRI:
1216 report_tpr_access(apic, false);
1217 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001218 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001219 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001220 break;
1221 }
1222
1223 return val;
1224}
1225
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001226static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1227{
1228 return container_of(dev, struct kvm_lapic, dev);
1229}
1230
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001231int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001232 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001233{
Eddie Dong97222cc2007-09-12 10:58:04 +03001234 unsigned char alignment = offset & 0xf;
1235 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001236 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001237 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001238
1239 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001240 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1241 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001242 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001243 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001244
1245 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001246 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1247 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001248 return 1;
1249 }
1250
Eddie Dong97222cc2007-09-12 10:58:04 +03001251 result = __apic_read(apic, offset & ~0xf);
1252
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001253 trace_kvm_apic_read(offset, result);
1254
Eddie Dong97222cc2007-09-12 10:58:04 +03001255 switch (len) {
1256 case 1:
1257 case 2:
1258 case 4:
1259 memcpy(data, (char *)&result + alignment, len);
1260 break;
1261 default:
1262 printk(KERN_ERR "Local APIC read with len = %x, "
1263 "should be 1,2, or 4 instead\n", len);
1264 break;
1265 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001266 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001267}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001268EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001269
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001270static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1271{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001272 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001273 addr >= apic->base_address &&
1274 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1275}
1276
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001277static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001278 gpa_t address, int len, void *data)
1279{
1280 struct kvm_lapic *apic = to_lapic(this);
1281 u32 offset = address - apic->base_address;
1282
1283 if (!apic_mmio_in_range(apic, address))
1284 return -EOPNOTSUPP;
1285
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001286 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001287
1288 return 0;
1289}
1290
Eddie Dong97222cc2007-09-12 10:58:04 +03001291static void update_divide_count(struct kvm_lapic *apic)
1292{
1293 u32 tmp1, tmp2, tdcr;
1294
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001295 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001296 tmp1 = tdcr & 0xf;
1297 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001298 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001299
1300 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001301 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001302}
1303
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001304static void apic_update_lvtt(struct kvm_lapic *apic)
1305{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001306 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001307 apic->lapic_timer.timer_mode_mask;
1308
1309 if (apic->lapic_timer.timer_mode != timer_mode) {
1310 apic->lapic_timer.timer_mode = timer_mode;
1311 hrtimer_cancel(&apic->lapic_timer.timer);
1312 }
1313}
1314
Radim Krčmář5d87db72014-10-10 19:15:08 +02001315static void apic_timer_expired(struct kvm_lapic *apic)
1316{
1317 struct kvm_vcpu *vcpu = apic->vcpu;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001318 struct swait_queue_head *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001319 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001320
Radim Krčmář5d87db72014-10-10 19:15:08 +02001321 if (atomic_read(&apic->lapic_timer.pending))
1322 return;
1323
1324 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001325 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001326
Marcelo Tosatti85773702016-02-19 09:46:39 +01001327 if (swait_active(q))
1328 swake_up(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001329
1330 if (apic_lvtt_tscdeadline(apic))
1331 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1332}
1333
1334/*
1335 * On APICv, this test will cause a busy wait
1336 * during a higher-priority task.
1337 */
1338
1339static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1340{
1341 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001342 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001343
1344 if (kvm_apic_hw_enabled(apic)) {
1345 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001346 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001347
Andrey Smetanind62caab2015-11-10 15:36:33 +03001348 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001349 bitmap = apic->regs + APIC_IRR;
1350
1351 if (apic_test_vector(vec, bitmap))
1352 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001353 }
1354 return false;
1355}
1356
1357void wait_lapic_expire(struct kvm_vcpu *vcpu)
1358{
1359 struct kvm_lapic *apic = vcpu->arch.apic;
1360 u64 guest_tsc, tsc_deadline;
1361
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001362 if (!lapic_in_kernel(vcpu))
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001363 return;
1364
1365 if (apic->lapic_timer.expired_tscdeadline == 0)
1366 return;
1367
1368 if (!lapic_timer_int_injected(vcpu))
1369 return;
1370
1371 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1372 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001373 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001374 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001375
1376 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1377 if (guest_tsc < tsc_deadline)
Marcelo Tosattib606f182016-06-20 22:33:48 -03001378 __delay(min(tsc_deadline - guest_tsc,
1379 nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
Radim Krčmář5d87db72014-10-10 19:15:08 +02001380}
1381
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001382static void start_sw_tscdeadline(struct kvm_lapic *apic)
1383{
1384 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1385 u64 ns = 0;
1386 ktime_t expire;
1387 struct kvm_vcpu *vcpu = apic->vcpu;
1388 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1389 unsigned long flags;
1390 ktime_t now;
1391
1392 if (unlikely(!tscdeadline || !this_tsc_khz))
1393 return;
1394
1395 local_irq_save(flags);
1396
Paolo Bonzini55878592016-10-25 15:23:49 +02001397 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001398 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1399 if (likely(tscdeadline > guest_tsc)) {
1400 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1401 do_div(ns, this_tsc_khz);
1402 expire = ktime_add_ns(now, ns);
1403 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1404 hrtimer_start(&apic->lapic_timer.timer,
1405 expire, HRTIMER_MODE_ABS_PINNED);
1406 } else
1407 apic_timer_expired(apic);
1408
1409 local_irq_restore(flags);
1410}
1411
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001412static void start_sw_period(struct kvm_lapic *apic)
1413{
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001414 if (!apic->lapic_timer.period)
1415 return;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001416
1417 if (apic_lvtt_oneshot(apic) &&
Paolo Bonzini55878592016-10-25 15:23:49 +02001418 ktime_after(ktime_get(),
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001419 apic->lapic_timer.target_expiration)) {
1420 apic_timer_expired(apic);
1421 return;
1422 }
1423
1424 hrtimer_start(&apic->lapic_timer.timer,
1425 apic->lapic_timer.target_expiration,
1426 HRTIMER_MODE_ABS_PINNED);
1427}
1428
1429static bool set_target_expiration(struct kvm_lapic *apic)
1430{
1431 ktime_t now;
1432 u64 tscl = rdtsc();
1433
Paolo Bonzini55878592016-10-25 15:23:49 +02001434 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001435 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1436 * APIC_BUS_CYCLE_NS * apic->divide_count;
1437
1438 if (!apic->lapic_timer.period)
1439 return false;
1440
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001441 /*
1442 * Do not allow the guest to program periodic timers with small
1443 * interval, since the hrtimers are not throttled by the host
1444 * scheduler.
1445 */
1446 if (apic_lvtt_period(apic)) {
1447 s64 min_period = min_timer_period_us * 1000LL;
1448
1449 if (apic->lapic_timer.period < min_period) {
1450 pr_info_ratelimited(
1451 "kvm: vcpu %i: requested %lld ns "
1452 "lapic timer period limited to %lld ns\n",
1453 apic->vcpu->vcpu_id,
1454 apic->lapic_timer.period, min_period);
1455 apic->lapic_timer.period = min_period;
1456 }
1457 }
1458
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001459 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1460 PRIx64 ", "
1461 "timer initial count 0x%x, period %lldns, "
1462 "expire @ 0x%016" PRIx64 ".\n", __func__,
1463 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1464 kvm_lapic_get_reg(apic, APIC_TMICT),
1465 apic->lapic_timer.period,
1466 ktime_to_ns(ktime_add_ns(now,
1467 apic->lapic_timer.period)));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001468
1469 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1470 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1471 apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1472
1473 return true;
1474}
1475
1476static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1477{
1478 apic->lapic_timer.tscdeadline +=
1479 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1480 apic->lapic_timer.target_expiration =
1481 ktime_add_ns(apic->lapic_timer.target_expiration,
1482 apic->lapic_timer.period);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001483}
1484
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001485bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1486{
Wanpeng Li91005302016-08-03 12:04:12 +08001487 if (!lapic_in_kernel(vcpu))
1488 return false;
1489
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001490 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1491}
1492EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1493
Wanpeng Li7e810a32016-10-24 18:23:12 +08001494static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001495{
1496 kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1497 apic->lapic_timer.hv_timer_in_use = false;
1498}
1499
Wanpeng Li7e810a32016-10-24 18:23:12 +08001500static bool start_hv_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001501{
1502 u64 tscdeadline = apic->lapic_timer.tscdeadline;
1503
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001504 if ((atomic_read(&apic->lapic_timer.pending) &&
1505 !apic_lvtt_period(apic)) ||
Wanpeng Li196f20c2016-06-28 14:54:19 +08001506 kvm_x86_ops->set_hv_timer(apic->vcpu, tscdeadline)) {
1507 if (apic->lapic_timer.hv_timer_in_use)
Wanpeng Li7e810a32016-10-24 18:23:12 +08001508 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001509 } else {
1510 apic->lapic_timer.hv_timer_in_use = true;
1511 hrtimer_cancel(&apic->lapic_timer.timer);
1512
1513 /* In case the sw timer triggered in the window */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001514 if (atomic_read(&apic->lapic_timer.pending) &&
1515 !apic_lvtt_period(apic))
Wanpeng Li7e810a32016-10-24 18:23:12 +08001516 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001517 }
1518 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id,
1519 apic->lapic_timer.hv_timer_in_use);
1520 return apic->lapic_timer.hv_timer_in_use;
1521}
1522
Eddie Dong97222cc2007-09-12 10:58:04 +03001523void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1524{
1525 struct kvm_lapic *apic = vcpu->arch.apic;
1526
1527 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1528 WARN_ON(swait_active(&vcpu->wq));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001529 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001530 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001531
1532 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1533 advance_periodic_target_expiration(apic);
1534 if (!start_hv_timer(apic))
1535 start_sw_period(apic);
1536 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001537}
1538EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1539
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001540void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1541{
1542 struct kvm_lapic *apic = vcpu->arch.apic;
1543
1544 WARN_ON(apic->lapic_timer.hv_timer_in_use);
1545
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001546 start_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001547}
1548EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1549
1550void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1551{
1552 struct kvm_lapic *apic = vcpu->arch.apic;
1553
1554 /* Possibly the TSC deadline timer is not enabled yet */
1555 if (!apic->lapic_timer.hv_timer_in_use)
1556 return;
1557
Wanpeng Li7e810a32016-10-24 18:23:12 +08001558 cancel_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001559
1560 if (atomic_read(&apic->lapic_timer.pending))
1561 return;
1562
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001563 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1564 start_sw_period(apic);
1565 else if (apic_lvtt_tscdeadline(apic))
1566 start_sw_tscdeadline(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001567}
1568EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1569
Eddie Dong97222cc2007-09-12 10:58:04 +03001570static void start_apic_timer(struct kvm_lapic *apic)
1571{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001572 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001573
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001574 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001575 if (set_target_expiration(apic) &&
1576 !(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
1577 start_sw_period(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001578 } else if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li7e810a32016-10-24 18:23:12 +08001579 if (!(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001580 start_sw_tscdeadline(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001581 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001582}
1583
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001584static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1585{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001586 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001587
Radim Krčmář59fd1322015-06-30 22:19:16 +02001588 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1589 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1590 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001591 apic_debug("Receive NMI setting on APIC_LVT0 "
1592 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001593 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001594 } else
1595 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1596 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001597}
1598
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001599int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001600{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001601 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001602
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001603 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001604
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001605 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001606 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001607 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001608 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001609 else
1610 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001611 break;
1612
1613 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001614 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001615 apic_set_tpr(apic, val & 0xff);
1616 break;
1617
1618 case APIC_EOI:
1619 apic_set_eoi(apic);
1620 break;
1621
1622 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001623 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001624 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001625 else
1626 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001627 break;
1628
1629 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001630 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001631 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001632 recalculate_apic_map(apic->vcpu->kvm);
1633 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001634 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001635 break;
1636
Gleb Natapovfc61b802009-07-05 17:39:35 +03001637 case APIC_SPIV: {
1638 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001639 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001640 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001641 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001642 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1643 int i;
1644 u32 lvt_val;
1645
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001646 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001647 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001648 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001649 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001650 lvt_val | APIC_LVT_MASKED);
1651 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001652 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001653 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001654
1655 }
1656 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001657 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001658 case APIC_ICR:
1659 /* No delay here, so we always clear the pending bit */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001660 kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
Eddie Dong97222cc2007-09-12 10:58:04 +03001661 apic_send_ipi(apic);
1662 break;
1663
1664 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001665 if (!apic_x2apic_mode(apic))
1666 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001667 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001668 break;
1669
Jan Kiszka23930f92008-09-26 09:30:52 +02001670 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001671 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001672 case APIC_LVTTHMR:
1673 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001674 case APIC_LVT1:
1675 case APIC_LVTERR:
1676 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001677 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001678 val |= APIC_LVT_MASKED;
1679
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001680 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001681 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001682
1683 break;
1684
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001685 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001686 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001687 val |= APIC_LVT_MASKED;
1688 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001689 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001690 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001691 break;
1692
Eddie Dong97222cc2007-09-12 10:58:04 +03001693 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001694 if (apic_lvtt_tscdeadline(apic))
1695 break;
1696
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001697 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001698 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001699 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001700 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001701
1702 case APIC_TDCR:
1703 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001704 apic_debug("KVM_WRITE:TDCR %x\n", val);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001705 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001706 update_divide_count(apic);
1707 break;
1708
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001709 case APIC_ESR:
1710 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001711 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001712 ret = 1;
1713 }
1714 break;
1715
1716 case APIC_SELF_IPI:
1717 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001718 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001719 } else
1720 ret = 1;
1721 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001722 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001723 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001724 break;
1725 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001726 if (ret)
1727 apic_debug("Local APIC Write to read-only register %x\n", reg);
1728 return ret;
1729}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001730EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001731
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001732static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001733 gpa_t address, int len, const void *data)
1734{
1735 struct kvm_lapic *apic = to_lapic(this);
1736 unsigned int offset = address - apic->base_address;
1737 u32 val;
1738
1739 if (!apic_mmio_in_range(apic, address))
1740 return -EOPNOTSUPP;
1741
1742 /*
1743 * APIC register must be aligned on 128-bits boundary.
1744 * 32/64/128 bits registers must be accessed thru 32 bits.
1745 * Refer SDM 8.4.1
1746 */
1747 if (len != 4 || (offset & 0xf)) {
1748 /* Don't shout loud, $infamous_os would cause only noise. */
1749 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001750 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001751 }
1752
1753 val = *(u32*)data;
1754
1755 /* too common printing */
1756 if (offset != APIC_EOI)
1757 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1758 "0x%x\n", __func__, offset, len, val);
1759
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001760 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001761
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001762 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001763}
1764
Kevin Tian58fbbf22011-08-30 13:56:17 +03001765void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1766{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001767 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03001768}
1769EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1770
Yang Zhang83d4c282013-01-25 10:18:49 +08001771/* emulate APIC access in a trap manner */
1772void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1773{
1774 u32 val = 0;
1775
1776 /* hw has done the conditional check and inst decode */
1777 offset &= 0xff0;
1778
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001779 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001780
1781 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001782 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001783}
1784EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1785
Rusty Russelld5894442007-10-08 10:48:30 +10001786void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001787{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001788 struct kvm_lapic *apic = vcpu->arch.apic;
1789
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001790 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001791 return;
1792
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001793 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001794
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001795 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1796 static_key_slow_dec_deferred(&apic_hw_disabled);
1797
Radim Krčmáře4627552014-10-30 15:06:45 +01001798 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001799 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001800
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001801 if (apic->regs)
1802 free_page((unsigned long)apic->regs);
1803
1804 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001805}
1806
1807/*
1808 *----------------------------------------------------------------------
1809 * LAPIC interface
1810 *----------------------------------------------------------------------
1811 */
Wanpeng Li498f8162016-10-24 18:23:11 +08001812u64 kvm_get_lapic_target_expiration_tsc(struct kvm_vcpu *vcpu)
1813{
1814 struct kvm_lapic *apic = vcpu->arch.apic;
1815
1816 if (!lapic_in_kernel(vcpu))
1817 return 0;
1818
1819 return apic->lapic_timer.tscdeadline;
1820}
Eddie Dong97222cc2007-09-12 10:58:04 +03001821
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001822u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1823{
1824 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001825
Wanpeng Lia10388e2016-10-24 18:23:10 +08001826 if (!lapic_in_kernel(vcpu) ||
1827 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001828 return 0;
1829
1830 return apic->lapic_timer.tscdeadline;
1831}
1832
1833void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1834{
1835 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001836
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001837 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001838 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001839 return;
1840
1841 hrtimer_cancel(&apic->lapic_timer.timer);
1842 apic->lapic_timer.tscdeadline = data;
1843 start_apic_timer(apic);
1844}
1845
Eddie Dong97222cc2007-09-12 10:58:04 +03001846void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1847{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001848 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001849
Avi Kivityb93463a2007-10-25 16:52:32 +02001850 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001851 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001852}
1853
1854u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1855{
Eddie Dong97222cc2007-09-12 10:58:04 +03001856 u64 tpr;
1857
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001858 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001859
1860 return (tpr & 0xf0) >> 4;
1861}
1862
1863void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1864{
Yang Zhang8d146952013-01-25 10:18:50 +08001865 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001866 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001867
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001868 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001869 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001870
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001871 vcpu->arch.apic_base = value;
1872
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001873 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
1874 kvm_update_cpuid(vcpu);
1875
1876 if (!apic)
1877 return;
1878
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001879 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001880 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02001881 if (value & MSR_IA32_APICBASE_ENABLE) {
1882 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001883 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08001884 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001885 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li187ca842016-08-03 12:04:13 +08001886 recalculate_apic_map(vcpu->kvm);
1887 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001888 }
1889
Yang Zhang8d146952013-01-25 10:18:50 +08001890 if ((old_value ^ value) & X2APIC_ENABLE) {
1891 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001892 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001893 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1894 } else
1895 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001896 }
Yang Zhang8d146952013-01-25 10:18:50 +08001897
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001898 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001899 MSR_IA32_APICBASE_BASE;
1900
Nadav Amitdb324fe2014-11-02 11:54:59 +02001901 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1902 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1903 pr_warn_once("APIC base relocation is unsupported by KVM");
1904
Eddie Dong97222cc2007-09-12 10:58:04 +03001905 /* with FSB delivery interrupt, we can restart APIC functionality */
1906 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001907 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001908
1909}
1910
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001911void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001912{
1913 struct kvm_lapic *apic;
1914 int i;
1915
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001916 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001917
1918 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001919 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001920 ASSERT(apic != NULL);
1921
1922 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001923 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001924
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001925 if (!init_event) {
1926 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
1927 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02001928 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001929 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03001930 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001931
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001932 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
1933 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001934 apic_update_lvtt(apic);
Paolo Bonzini0da029e2015-07-23 08:24:42 +02001935 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001936 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03001937 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001938 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001939
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001940 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001941 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001942 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001943 if (!apic_x2apic_mode(apic))
1944 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001945 kvm_lapic_set_reg(apic, APIC_ESR, 0);
1946 kvm_lapic_set_reg(apic, APIC_ICR, 0);
1947 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
1948 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
1949 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001950 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001951 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1952 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1953 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001954 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03001955 apic->irr_pending = vcpu->arch.apicv_active;
1956 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001957 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001958 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001959 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001960 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001961 kvm_lapic_set_base(vcpu,
1962 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001963 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001964 apic_update_ppr(apic);
1965
Gleb Natapove1035712009-03-05 16:34:59 +02001966 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001967 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001968
Radim Krčmář6e500432016-12-15 18:06:46 +01001969 apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001970 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Radim Krčmář6e500432016-12-15 18:06:46 +01001971 vcpu, kvm_lapic_get_reg(apic, APIC_ID),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001972 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001973}
1974
Eddie Dong97222cc2007-09-12 10:58:04 +03001975/*
1976 *----------------------------------------------------------------------
1977 * timer interface
1978 *----------------------------------------------------------------------
1979 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001980
Avi Kivity2a6eac92012-07-26 18:01:51 +03001981static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001982{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001983 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001984}
1985
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001986int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1987{
Gleb Natapov54e98182012-08-05 15:58:32 +03001988 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001989
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01001990 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03001991 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001992
1993 return 0;
1994}
1995
Avi Kivity89342082011-11-10 14:57:21 +02001996int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001997{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001998 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001999 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002000
Gleb Natapovc48f1492012-08-05 15:58:33 +03002001 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002002 vector = reg & APIC_VECTOR_MASK;
2003 mode = reg & APIC_MODE_MASK;
2004 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002005 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2006 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002007 }
2008 return 0;
2009}
2010
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002011void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002012{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002013 struct kvm_lapic *apic = vcpu->arch.apic;
2014
2015 if (apic)
2016 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002017}
2018
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002019static const struct kvm_io_device_ops apic_mmio_ops = {
2020 .read = apic_mmio_read,
2021 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002022};
2023
Avi Kivitye9d90d42012-07-26 18:01:50 +03002024static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2025{
2026 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002027 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002028
Radim Krčmář5d87db72014-10-10 19:15:08 +02002029 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002030
Avi Kivity2a6eac92012-07-26 18:01:51 +03002031 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002032 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002033 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2034 return HRTIMER_RESTART;
2035 } else
2036 return HRTIMER_NORESTART;
2037}
2038
Eddie Dong97222cc2007-09-12 10:58:04 +03002039int kvm_create_lapic(struct kvm_vcpu *vcpu)
2040{
2041 struct kvm_lapic *apic;
2042
2043 ASSERT(vcpu != NULL);
2044 apic_debug("apic_init %d\n", vcpu->vcpu_id);
2045
2046 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
2047 if (!apic)
2048 goto nomem;
2049
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002050 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002051
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002052 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
2053 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002054 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2055 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002056 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002057 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002058 apic->vcpu = vcpu;
2059
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002060 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002061 HRTIMER_MODE_ABS_PINNED);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002062 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002063
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002064 /*
2065 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2066 * thinking that APIC satet has changed.
2067 */
2068 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002069 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002070 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002071 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002072
2073 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002074nomem_free_apic:
2075 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002076nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002077 return -ENOMEM;
2078}
Eddie Dong97222cc2007-09-12 10:58:04 +03002079
2080int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2081{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002082 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002083 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002084
Paolo Bonzinif8543d62016-01-08 13:42:24 +01002085 if (!apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002086 return -1;
2087
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002088 __apic_update_ppr(apic, &ppr);
2089 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002090}
2091
Qing He40487c62007-09-17 14:47:13 +08002092int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2093{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002094 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002095 int r = 0;
2096
Gleb Natapovc48f1492012-08-05 15:58:33 +03002097 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002098 r = 1;
2099 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2100 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2101 r = 1;
Qing He40487c62007-09-17 14:47:13 +08002102 return r;
2103}
2104
Eddie Dong1b9778d2007-09-03 16:56:58 +03002105void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2106{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002107 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002108
Gleb Natapov54e98182012-08-05 15:58:32 +03002109 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002110 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03002111 if (apic_lvtt_tscdeadline(apic))
2112 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002113 if (apic_lvtt_oneshot(apic)) {
2114 apic->lapic_timer.tscdeadline = 0;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01002115 apic->lapic_timer.target_expiration = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002116 }
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002117 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002118 }
2119}
2120
Eddie Dong97222cc2007-09-12 10:58:04 +03002121int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2122{
2123 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002124 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002125 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002126
2127 if (vector == -1)
2128 return -1;
2129
Wanpeng Li56cc2402014-08-05 12:42:24 +08002130 /*
2131 * We get here even with APIC virtualization enabled, if doing
2132 * nested virtualization and L1 runs with the "acknowledge interrupt
2133 * on exit" mode. Then we cannot inject the interrupt via RVI,
2134 * because the process would deliver it through the IDT.
2135 */
2136
Eddie Dong97222cc2007-09-12 10:58:04 +03002137 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002138 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002139 /*
2140 * For auto-EOI interrupts, there might be another pending
2141 * interrupt above PPR, so check whether to raise another
2142 * KVM_REQ_EVENT.
2143 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002144 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002145 } else {
2146 /*
2147 * For normal interrupts, PPR has been raised and there cannot
2148 * be a higher-priority pending interrupt---except if there was
2149 * a concurrent interrupt injection, but that would have
2150 * triggered KVM_REQ_EVENT already.
2151 */
2152 apic_set_isr(vector, apic);
2153 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002154 }
2155
Eddie Dong97222cc2007-09-12 10:58:04 +03002156 return vector;
2157}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002158
Radim Krčmářa92e2542016-07-12 22:09:22 +02002159static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2160 struct kvm_lapic_state *s, bool set)
2161{
2162 if (apic_x2apic_mode(vcpu->arch.apic)) {
2163 u32 *id = (u32 *)(s->regs + APIC_ID);
2164
Radim Krčmář371313132016-07-12 22:09:27 +02002165 if (vcpu->kvm->arch.x2apic_format) {
2166 if (*id != vcpu->vcpu_id)
2167 return -EINVAL;
2168 } else {
2169 if (set)
2170 *id >>= 24;
2171 else
2172 *id <<= 24;
2173 }
Radim Krčmářa92e2542016-07-12 22:09:22 +02002174 }
2175
2176 return 0;
2177}
2178
2179int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2180{
2181 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2182 return kvm_apic_state_fixup(vcpu, s, false);
2183}
2184
2185int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002186{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002187 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002188 int r;
2189
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002190
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002191 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002192 /* set SPIV separately to get count of SW disabled APICs right */
2193 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002194
2195 r = kvm_apic_state_fixup(vcpu, s, true);
2196 if (r)
2197 return r;
Gleb Natapov64eb0622012-08-08 15:24:36 +03002198 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002199
2200 recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002201 kvm_apic_set_version(vcpu);
2202
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002203 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002204 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002205 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002206 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002207 update_divide_count(apic);
2208 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02002209 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002210 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08002211 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002212 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002213 if (vcpu->arch.apicv_active) {
Paolo Bonzini967235d2016-12-19 14:03:45 +01002214 kvm_x86_ops->apicv_post_state_restore(vcpu);
Wei Wang4114c272014-11-05 10:53:43 +08002215 kvm_x86_ops->hwapic_irr_update(vcpu,
2216 apic_find_highest_irr(apic));
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02002217 kvm_x86_ops->hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002218 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002219 }
Avi Kivity3842d132010-07-27 12:30:24 +03002220 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002221 if (ioapic_in_kernel(vcpu->kvm))
2222 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002223
2224 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002225
2226 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002227}
Eddie Donga3d7f852007-09-03 16:15:12 +03002228
Avi Kivity2f52d582008-01-16 12:49:30 +02002229void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002230{
Eddie Donga3d7f852007-09-03 16:15:12 +03002231 struct hrtimer *timer;
2232
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002233 if (!lapic_in_kernel(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002234 return;
2235
Gleb Natapov54e98182012-08-05 15:58:32 +03002236 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002237 if (hrtimer_cancel(timer))
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002238 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
Eddie Donga3d7f852007-09-03 16:15:12 +03002239}
Avi Kivityb93463a2007-10-25 16:52:32 +02002240
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002241/*
2242 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2243 *
2244 * Detect whether guest triggered PV EOI since the
2245 * last entry. If yes, set EOI on guests's behalf.
2246 * Clear PV EOI in guest memory in any case.
2247 */
2248static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2249 struct kvm_lapic *apic)
2250{
2251 bool pending;
2252 int vector;
2253 /*
2254 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2255 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2256 *
2257 * KVM_APIC_PV_EOI_PENDING is unset:
2258 * -> host disabled PV EOI.
2259 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2260 * -> host enabled PV EOI, guest did not execute EOI yet.
2261 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2262 * -> host enabled PV EOI, guest executed EOI.
2263 */
2264 BUG_ON(!pv_eoi_enabled(vcpu));
2265 pending = pv_eoi_get_pending(vcpu);
2266 /*
2267 * Clear pending bit in any case: it will be set again on vmentry.
2268 * While this might not be ideal from performance point of view,
2269 * this makes sure pv eoi is only enabled when we know it's safe.
2270 */
2271 pv_eoi_clr_pending(vcpu);
2272 if (pending)
2273 return;
2274 vector = apic_set_eoi(apic);
2275 trace_kvm_pv_eoi(apic, vector);
2276}
2277
Avi Kivityb93463a2007-10-25 16:52:32 +02002278void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2279{
2280 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002281
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002282 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2283 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2284
Gleb Natapov41383772012-04-19 14:06:29 +03002285 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002286 return;
2287
Cao, Leibbd64112017-02-03 20:04:35 +00002288 if (kvm_vcpu_read_guest_cached(vcpu, &vcpu->arch.apic->vapic_cache, &data,
2289 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002290 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002291
2292 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2293}
2294
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002295/*
2296 * apic_sync_pv_eoi_to_guest - called before vmentry
2297 *
2298 * Detect whether it's safe to enable PV EOI and
2299 * if yes do so.
2300 */
2301static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2302 struct kvm_lapic *apic)
2303{
2304 if (!pv_eoi_enabled(vcpu) ||
2305 /* IRR set or many bits in ISR: could be nested. */
2306 apic->irr_pending ||
2307 /* Cache not set: could be safe but we don't bother. */
2308 apic->highest_isr_cache == -1 ||
2309 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002310 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002311 /*
2312 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2313 * so we need not do anything here.
2314 */
2315 return;
2316 }
2317
2318 pv_eoi_set_pending(apic->vcpu);
2319}
2320
Avi Kivityb93463a2007-10-25 16:52:32 +02002321void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2322{
2323 u32 data, tpr;
2324 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002325 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002326
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002327 apic_sync_pv_eoi_to_guest(vcpu, apic);
2328
Gleb Natapov41383772012-04-19 14:06:29 +03002329 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002330 return;
2331
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002332 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002333 max_irr = apic_find_highest_irr(apic);
2334 if (max_irr < 0)
2335 max_irr = 0;
2336 max_isr = apic_find_highest_isr(apic);
2337 if (max_isr < 0)
2338 max_isr = 0;
2339 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2340
Cao, Leibbd64112017-02-03 20:04:35 +00002341 kvm_vcpu_write_guest_cached(vcpu, &vcpu->arch.apic->vapic_cache, &data,
2342 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002343}
2344
Andy Honigfda4e2e2013-11-20 10:23:22 -08002345int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002346{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002347 if (vapic_addr) {
Cao, Leibbd64112017-02-03 20:04:35 +00002348 if (kvm_vcpu_gfn_to_hva_cache_init(vcpu,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002349 &vcpu->arch.apic->vapic_cache,
2350 vapic_addr, sizeof(u32)))
2351 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002352 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002353 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002354 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002355 }
2356
2357 vcpu->arch.apic->vapic_addr = vapic_addr;
2358 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002359}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002360
2361int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2362{
2363 struct kvm_lapic *apic = vcpu->arch.apic;
2364 u32 reg = (msr - APIC_BASE_MSR) << 4;
2365
Paolo Bonzini35754c92015-07-29 12:05:37 +02002366 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002367 return 1;
2368
Nadav Amitc69d3d92014-11-26 17:56:25 +02002369 if (reg == APIC_ICR2)
2370 return 1;
2371
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002372 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002373 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002374 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2375 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002376}
2377
2378int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2379{
2380 struct kvm_lapic *apic = vcpu->arch.apic;
2381 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2382
Paolo Bonzini35754c92015-07-29 12:05:37 +02002383 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002384 return 1;
2385
Nadav Amitc69d3d92014-11-26 17:56:25 +02002386 if (reg == APIC_DFR || reg == APIC_ICR2) {
2387 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2388 reg);
2389 return 1;
2390 }
2391
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002392 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002393 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002394 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002395 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002396
2397 *data = (((u64)high) << 32) | low;
2398
2399 return 0;
2400}
Gleb Natapov10388a02010-01-17 15:51:23 +02002401
2402int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2403{
2404 struct kvm_lapic *apic = vcpu->arch.apic;
2405
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002406 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002407 return 1;
2408
2409 /* if this is ICR write vector before command */
2410 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002411 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2412 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002413}
2414
2415int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2416{
2417 struct kvm_lapic *apic = vcpu->arch.apic;
2418 u32 low, high = 0;
2419
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002420 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002421 return 1;
2422
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002423 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002424 return 1;
2425 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002426 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002427
2428 *data = (((u64)high) << 32) | low;
2429
2430 return 0;
2431}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002432
2433int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2434{
2435 u64 addr = data & ~KVM_MSR_ENABLED;
2436 if (!IS_ALIGNED(addr, 4))
2437 return 1;
2438
2439 vcpu->arch.pv_eoi.msr_val = data;
2440 if (!pv_eoi_enabled(vcpu))
2441 return 0;
Cao, Leibbd64112017-02-03 20:04:35 +00002442 return kvm_vcpu_gfn_to_hva_cache_init(vcpu, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002443 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002444}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002445
Jan Kiszka66450a22013-03-13 12:42:34 +01002446void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2447{
2448 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002449 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002450 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002451
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002452 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002453 return;
2454
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002455 /*
2456 * INITs are latched while in SMM. Because an SMM CPU cannot
2457 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2458 * and delay processing of INIT until the next RSM.
2459 */
2460 if (is_smm(vcpu)) {
2461 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2462 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2463 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2464 return;
2465 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002466
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002467 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002468 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002469 kvm_lapic_reset(vcpu, true);
2470 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002471 if (kvm_vcpu_is_bsp(apic->vcpu))
2472 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2473 else
2474 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2475 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002476 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002477 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2478 /* evaluate pending_events before reading the vector */
2479 smp_rmb();
2480 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002481 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002482 vcpu->vcpu_id, sipi_vector);
2483 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2484 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2485 }
2486}
2487
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002488void kvm_lapic_init(void)
2489{
2490 /* do not patch jump label more than once per second */
2491 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002492 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002493}
David Matlackcef84c32016-12-16 14:30:36 -08002494
2495void kvm_lapic_exit(void)
2496{
2497 static_key_deferred_flush(&apic_hw_disabled);
2498 static_key_deferred_flush(&apic_sw_disabled);
2499}