blob: b74c9c1405b9978331653daa9093e95c36be0252 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040028#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030044#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030045
Marcelo Tosattib682b812009-02-10 20:41:41 -020046#ifndef CONFIG_X86_64
47#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48#else
49#define mod_64(x, y) ((x) % (y))
50#endif
51
Eddie Dong97222cc2007-09-12 10:58:04 +030052#define PRId64 "d"
53#define PRIx64 "llx"
54#define PRIu64 "u"
55#define PRIo64 "o"
56
Eddie Dong97222cc2007-09-12 10:58:04 +030057/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
Eddie Dong97222cc2007-09-12 10:58:04 +030060/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050061#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030062#define LAPIC_MMIO_LENGTH (1 << 12)
63/* followed define is not in apicdef.h */
64#define APIC_SHORT_MASK 0xc0000
65#define APIC_DEST_NOSHORT 0x0
66#define APIC_DEST_MASK 0x800
67#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090068#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030069
Nadav Amit394457a2014-10-03 00:30:52 +030070#define APIC_BROADCAST 0xFF
71#define X2APIC_BROADCAST 0xFFFFFFFFul
72
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030073static inline int apic_test_vector(int vec, void *bitmap)
74{
75 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
76}
77
Yang Zhang10606912013-04-11 19:21:38 +080078bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
79{
80 struct kvm_lapic *apic = vcpu->arch.apic;
81
82 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
83 apic_test_vector(vector, apic->regs + APIC_IRR);
84}
85
Eddie Dong97222cc2007-09-12 10:58:04 +030086static inline void apic_clear_vector(int vec, void *bitmap)
87{
88 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
89}
90
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030091static inline int __apic_test_and_set_vector(int vec, void *bitmap)
92{
93 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
94}
95
96static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
97{
98 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300101struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300102struct static_key_deferred apic_sw_disabled __read_mostly;
103
Eddie Dong97222cc2007-09-12 10:58:04 +0300104static inline int apic_enabled(struct kvm_lapic *apic)
105{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300106 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300107}
108
Eddie Dong97222cc2007-09-12 10:58:04 +0300109#define LVT_MASK \
110 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
111
112#define LINT_MASK \
113 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
114 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
115
Radim Krčmář6e500432016-12-15 18:06:46 +0100116static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
117{
118 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
119}
120
121static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
122{
123 return apic->vcpu->vcpu_id;
124}
125
Radim Krčmáře45115b2016-07-12 22:09:19 +0200126static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
127 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
128 switch (map->mode) {
129 case KVM_APIC_MODE_X2APIC: {
130 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200131 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100132
Radim Krčmáře45115b2016-07-12 22:09:19 +0200133 if (offset <= max_apic_id) {
134 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100135
Radim Krčmáře45115b2016-07-12 22:09:19 +0200136 *cluster = &map->phys_map[offset];
137 *mask = dest_id & (0xffff >> (16 - cluster_size));
138 } else {
139 *mask = 0;
140 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100141
Radim Krčmáře45115b2016-07-12 22:09:19 +0200142 return true;
143 }
144 case KVM_APIC_MODE_XAPIC_FLAT:
145 *cluster = map->xapic_flat_map;
146 *mask = dest_id & 0xff;
147 return true;
148 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100149 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200150 *mask = dest_id & 0xf;
151 return true;
152 default:
153 /* Not optimized. */
154 return false;
155 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300156}
157
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200158static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100159{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200160 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100161
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200162 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100163}
164
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300165static void recalculate_apic_map(struct kvm *kvm)
166{
167 struct kvm_apic_map *new, *old = NULL;
168 struct kvm_vcpu *vcpu;
169 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100170 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300171
172 mutex_lock(&kvm->arch.apic_map_lock);
173
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200174 kvm_for_each_vcpu(i, vcpu, kvm)
175 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100176 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200177
Michal Hockoa7c3e902017-05-08 15:57:09 -0700178 new = kvzalloc(sizeof(struct kvm_apic_map) +
179 sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200180
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300181 if (!new)
182 goto out;
183
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200184 new->max_apic_id = max_id;
185
Nadav Amit173beed2014-11-02 11:54:54 +0200186 kvm_for_each_vcpu(i, vcpu, kvm) {
187 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200188 struct kvm_lapic **cluster;
189 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100190 u32 ldr;
191 u8 xapic_id;
192 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300193
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100194 if (!kvm_apic_present(vcpu))
195 continue;
196
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100197 xapic_id = kvm_xapic_id(apic);
198 x2apic_id = kvm_x2apic_id(apic);
199
200 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
201 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
202 x2apic_id <= new->max_apic_id)
203 new->phys_map[x2apic_id] = apic;
204 /*
205 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
206 * prevent them from masking VCPUs with APIC ID <= 0xff.
207 */
208 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
209 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100210
Radim Krčmář6e500432016-12-15 18:06:46 +0100211 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
212
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100213 if (apic_x2apic_mode(apic)) {
214 new->mode |= KVM_APIC_MODE_X2APIC;
215 } else if (ldr) {
216 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500217 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100218 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
219 else
220 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
221 }
222
Radim Krčmáře45115b2016-07-12 22:09:19 +0200223 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100224 continue;
225
Radim Krčmáře45115b2016-07-12 22:09:19 +0200226 if (mask)
227 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300228 }
229out:
230 old = rcu_dereference_protected(kvm->arch.apic_map,
231 lockdep_is_held(&kvm->arch.apic_map_lock));
232 rcu_assign_pointer(kvm->arch.apic_map, new);
233 mutex_unlock(&kvm->arch.apic_map_lock);
234
235 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200236 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800237
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700238 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300239}
240
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300241static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
242{
Radim Krčmáře4627552014-10-30 15:06:45 +0100243 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300244
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500245 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100246
247 if (enabled != apic->sw_enabled) {
248 apic->sw_enabled = enabled;
249 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300250 static_key_slow_dec_deferred(&apic_sw_disabled);
251 recalculate_apic_map(apic->vcpu->kvm);
252 } else
253 static_key_slow_inc(&apic_sw_disabled.key);
254 }
255}
256
Radim Krčmářa92e2542016-07-12 22:09:22 +0200257static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300258{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500259 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300260 recalculate_apic_map(apic->vcpu->kvm);
261}
262
263static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
264{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500265 kvm_lapic_set_reg(apic, APIC_LDR, id);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300266 recalculate_apic_map(apic->vcpu->kvm);
267}
268
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000269static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
270{
271 return ((id >> 4) << 16) | (1 << (id & 0xf));
272}
273
Radim Krčmářa92e2542016-07-12 22:09:22 +0200274static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200275{
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000276 u32 ldr = kvm_apic_calc_x2apic_ldr(id);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200277
Radim Krčmář6e500432016-12-15 18:06:46 +0100278 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
279
Radim Krčmářa92e2542016-07-12 22:09:22 +0200280 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500281 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200282 recalculate_apic_map(apic->vcpu->kvm);
283}
284
Eddie Dong97222cc2007-09-12 10:58:04 +0300285static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
286{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500287 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300288}
289
290static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
291{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500292 return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300293}
294
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800295static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
296{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100297 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800298}
299
Eddie Dong97222cc2007-09-12 10:58:04 +0300300static inline int apic_lvtt_period(struct kvm_lapic *apic)
301{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100302 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800303}
304
305static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
306{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100307 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300308}
309
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200310static inline int apic_lvt_nmi_mode(u32 lvt_val)
311{
312 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
313}
314
Gleb Natapovfc61b802009-07-05 17:39:35 +0300315void kvm_apic_set_version(struct kvm_vcpu *vcpu)
316{
317 struct kvm_lapic *apic = vcpu->arch.apic;
318 struct kvm_cpuid_entry2 *feat;
319 u32 v = APIC_VERSION;
320
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100321 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300322 return;
323
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100324 /*
325 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
326 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
327 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
328 * version first and level-triggered interrupts never get EOIed in
329 * IOAPIC.
330 */
Gleb Natapovfc61b802009-07-05 17:39:35 +0300331 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100332 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
333 !ioapic_in_kernel(vcpu->kvm))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300334 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500335 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300336}
337
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500338static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800339 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300340 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
341 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
342 LINT_MASK, LINT_MASK, /* LVT0-1 */
343 LVT_MASK /* LVTERR */
344};
345
346static int find_highest_vector(void *bitmap)
347{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900348 int vec;
349 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300350
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900351 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
352 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
353 reg = bitmap + REG_POS(vec);
354 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100355 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900356 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300357
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900358 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300359}
360
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300361static u8 count_vectors(void *bitmap)
362{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900363 int vec;
364 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300365 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900366
367 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
368 reg = bitmap + REG_POS(vec);
369 count += hweight32(*reg);
370 }
371
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300372 return count;
373}
374
Liran Alone7387b02017-12-24 18:12:54 +0200375bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
Yang Zhanga20ed542013-04-11 19:25:15 +0800376{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100377 u32 i, vec;
Liran Alone7387b02017-12-24 18:12:54 +0200378 u32 pir_val, irr_val, prev_irr_val;
379 int max_updated_irr;
380
381 max_updated_irr = -1;
382 *max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800383
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100384 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200385 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100386 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200387 if (pir_val) {
Liran Alone7387b02017-12-24 18:12:54 +0200388 prev_irr_val = irr_val;
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100389 irr_val |= xchg(&pir[i], 0);
390 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Liran Alone7387b02017-12-24 18:12:54 +0200391 if (prev_irr_val != irr_val) {
392 max_updated_irr =
393 __fls(irr_val ^ prev_irr_val) + vec;
394 }
Paolo Bonziniad361092016-09-20 16:15:05 +0200395 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100396 if (irr_val)
Liran Alone7387b02017-12-24 18:12:54 +0200397 *max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800398 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100399
Liran Alone7387b02017-12-24 18:12:54 +0200400 return ((max_updated_irr != -1) &&
401 (max_updated_irr == *max_irr));
Yang Zhanga20ed542013-04-11 19:25:15 +0800402}
Wincy Van705699a2015-02-03 23:58:17 +0800403EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
404
Liran Alone7387b02017-12-24 18:12:54 +0200405bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
Wincy Van705699a2015-02-03 23:58:17 +0800406{
407 struct kvm_lapic *apic = vcpu->arch.apic;
408
Liran Alone7387b02017-12-24 18:12:54 +0200409 return __kvm_apic_update_irr(pir, apic->regs, max_irr);
Wincy Van705699a2015-02-03 23:58:17 +0800410}
Yang Zhanga20ed542013-04-11 19:25:15 +0800411EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
412
Gleb Natapov33e4c682009-06-11 11:06:51 +0300413static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300414{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300415 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300416}
417
418static inline int apic_find_highest_irr(struct kvm_lapic *apic)
419{
420 int result;
421
Yang Zhangc7c9c562013-01-25 10:18:51 +0800422 /*
423 * Note that irr_pending is just a hint. It will be always
424 * true with virtual interrupt delivery enabled.
425 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300426 if (!apic->irr_pending)
427 return -1;
428
429 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300430 ASSERT(result == -1 || result >= 16);
431
432 return result;
433}
434
Gleb Natapov33e4c682009-06-11 11:06:51 +0300435static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
436{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800437 struct kvm_vcpu *vcpu;
438
439 vcpu = apic->vcpu;
440
Andrey Smetanind62caab2015-11-10 15:36:33 +0300441 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100442 /* need to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200443 apic_clear_vector(vec, apic->regs + APIC_IRR);
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100444 kvm_x86_ops->hwapic_irr_update(vcpu,
445 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200446 } else {
447 apic->irr_pending = false;
448 apic_clear_vector(vec, apic->regs + APIC_IRR);
449 if (apic_search_irr(apic) != -1)
450 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800451 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300452}
453
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300454static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
455{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800456 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200457
Wanpeng Li56cc2402014-08-05 12:42:24 +0800458 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
459 return;
460
461 vcpu = apic->vcpu;
462
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300463 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800464 * With APIC virtualization enabled, all caching is disabled
465 * because the processor can modify ISR under the hood. Instead
466 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300467 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300468 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200469 kvm_x86_ops->hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800470 else {
471 ++apic->isr_count;
472 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
473 /*
474 * ISR (in service register) bit is set when injecting an interrupt.
475 * The highest vector is injected. Thus the latest bit set matches
476 * the highest bit in ISR.
477 */
478 apic->highest_isr_cache = vec;
479 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300480}
481
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200482static inline int apic_find_highest_isr(struct kvm_lapic *apic)
483{
484 int result;
485
486 /*
487 * Note that isr_count is always 1, and highest_isr_cache
488 * is always -1, with APIC virtualization enabled.
489 */
490 if (!apic->isr_count)
491 return -1;
492 if (likely(apic->highest_isr_cache != -1))
493 return apic->highest_isr_cache;
494
495 result = find_highest_vector(apic->regs + APIC_ISR);
496 ASSERT(result == -1 || result >= 16);
497
498 return result;
499}
500
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300501static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
502{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200503 struct kvm_vcpu *vcpu;
504 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
505 return;
506
507 vcpu = apic->vcpu;
508
509 /*
510 * We do get here for APIC virtualization enabled if the guest
511 * uses the Hyper-V APIC enlightenment. In this case we may need
512 * to trigger a new interrupt delivery by writing the SVI field;
513 * on the other hand isr_count and highest_isr_cache are unused
514 * and must be left alone.
515 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300516 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200517 kvm_x86_ops->hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200518 apic_find_highest_isr(apic));
519 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300520 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200521 BUG_ON(apic->isr_count < 0);
522 apic->highest_isr_cache = -1;
523 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300524}
525
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800526int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
527{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300528 /* This may race with setting of irr in __apic_accept_irq() and
529 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
530 * will cause vmexit immediately and the value will be recalculated
531 * on the next vmentry.
532 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100533 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800534}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100535EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800536
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200537static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800538 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100539 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200540
Yang Zhangb4f22252013-04-11 19:21:37 +0800541int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100542 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300543{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800544 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800545
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200546 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800547 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300548}
549
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300550static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
551{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200552
553 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
554 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300555}
556
557static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
558{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200559
560 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
561 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300562}
563
564static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
565{
566 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
567}
568
569static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
570{
571 u8 val;
572 if (pv_eoi_get_user(vcpu, &val) < 0)
573 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800574 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300575 return val & 0x1;
576}
577
578static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
579{
580 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
581 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800582 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300583 return;
584 }
585 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
586}
587
588static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
589{
590 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
591 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800592 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300593 return;
594 }
595 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
596}
597
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100598static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
599{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100600 int highest_irr;
Liran Alonfa59cc02017-12-24 18:12:53 +0200601 if (apic->vcpu->arch.apicv_active)
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100602 highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
603 else
604 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100605 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
606 return -1;
607 return highest_irr;
608}
609
610static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300611{
Avi Kivity3842d132010-07-27 12:30:24 +0300612 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300613 int isr;
614
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500615 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
616 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300617 isr = apic_find_highest_isr(apic);
618 isrv = (isr != -1) ? isr : 0;
619
620 if ((tpr & 0xf0) >= (isrv & 0xf0))
621 ppr = tpr & 0xff;
622 else
623 ppr = isrv & 0xf0;
624
625 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
626 apic, ppr, isr, isrv);
627
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100628 *new_ppr = ppr;
629 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500630 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100631
632 return ppr < old_ppr;
633}
634
635static void apic_update_ppr(struct kvm_lapic *apic)
636{
637 u32 ppr;
638
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100639 if (__apic_update_ppr(apic, &ppr) &&
640 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100641 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300642}
643
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100644void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
645{
646 apic_update_ppr(vcpu->arch.apic);
647}
648EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
649
Eddie Dong97222cc2007-09-12 10:58:04 +0300650static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
651{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500652 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300653 apic_update_ppr(apic);
654}
655
Radim Krčmář03d22492015-02-12 19:41:31 +0100656static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300657{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100658 return mda == (apic_x2apic_mode(apic) ?
659 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300660}
661
Radim Krčmář03d22492015-02-12 19:41:31 +0100662static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300663{
Radim Krčmář03d22492015-02-12 19:41:31 +0100664 if (kvm_apic_broadcast(apic, mda))
665 return true;
666
667 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100668 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100669
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100670 /*
671 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
672 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
673 * this allows unique addressing of VCPUs with APIC ID over 0xff.
674 * The 0xff condition is needed because writeable xAPIC ID.
675 */
676 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
677 return true;
678
Radim Krčmářb4535b52016-12-15 18:06:47 +0100679 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300680}
681
Radim Krčmář52c233a2015-01-29 22:48:48 +0100682static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300683{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300684 u32 logical_id;
685
Nadav Amit394457a2014-10-03 00:30:52 +0300686 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100687 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300688
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500689 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300690
Radim Krčmář9368b562015-01-29 22:48:49 +0100691 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100692 return ((logical_id >> 16) == (mda >> 16))
693 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100694
695 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300696
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500697 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300698 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100699 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300700 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100701 return ((logical_id >> 4) == (mda >> 4))
702 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300703 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200704 apic_debug("Bad DFR vcpu %d: %08x\n",
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500705 apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100706 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300707 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300708}
709
Radim Krčmářc5192652016-07-12 22:09:28 +0200710/* The KVM local APIC implementation has two quirks:
711 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100712 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
713 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
714 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200715 *
716 * - in-kernel IOAPIC messages have to be delivered directly to
717 * x2APIC, because the kernel does not support interrupt remapping.
718 * In order to support broadcast without interrupt remapping, x2APIC
719 * rewrites the destination of non-IPI messages from APIC_BROADCAST
720 * to X2APIC_BROADCAST.
721 *
722 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
723 * important when userspace wants to use x2APIC-format MSIs, because
724 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100725 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200726static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
727 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100728{
729 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100730
Radim Krčmářc5192652016-07-12 22:09:28 +0200731 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100732 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100733 return X2APIC_BROADCAST;
734
Radim Krčmářb4535b52016-12-15 18:06:47 +0100735 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100736}
737
Radim Krčmář52c233a2015-01-29 22:48:48 +0100738bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300739 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300740{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800741 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200742 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300743
744 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200745 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300746 target, source, dest, dest_mode, short_hand);
747
Zachary Amsdenbd371392010-06-14 11:42:15 -1000748 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300749 switch (short_hand) {
750 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100751 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100752 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200753 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100754 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300755 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100756 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300757 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100758 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300759 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100760 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300761 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200762 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
763 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100764 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300765 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300766}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500767EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300768
Feng Wu520040142016-01-25 16:53:33 +0800769int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
770 const unsigned long *bitmap, u32 bitmap_size)
771{
772 u32 mod;
773 int i, idx = -1;
774
775 mod = vector % dest_vcpus;
776
777 for (i = 0; i <= mod; i++) {
778 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
779 BUG_ON(idx == bitmap_size);
780 }
781
782 return idx;
783}
784
Radim Krčmář4efd8052016-02-12 15:00:15 +0100785static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
786{
787 if (!kvm->arch.disabled_lapic_found) {
788 kvm->arch.disabled_lapic_found = true;
789 printk(KERN_INFO
790 "Disabled LAPIC found during irq injection\n");
791 }
792}
793
Radim Krčmářc5192652016-07-12 22:09:28 +0200794static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
795 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
796{
797 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
798 if ((irq->dest_id == APIC_BROADCAST &&
799 map->mode != KVM_APIC_MODE_X2APIC))
800 return true;
801 if (irq->dest_id == X2APIC_BROADCAST)
802 return true;
803 } else {
804 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
805 if (irq->dest_id == (x2apic_ipi ?
806 X2APIC_BROADCAST : APIC_BROADCAST))
807 return true;
808 }
809
810 return false;
811}
812
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200813/* Return true if the interrupt can be handled by using *bitmap as index mask
814 * for valid destinations in *dst array.
815 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
816 * Note: we may have zero kvm_lapic destinations when we return true, which
817 * means that the interrupt should be dropped. In this case, *bitmap would be
818 * zero and *dst undefined.
819 */
820static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
821 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
822 struct kvm_apic_map *map, struct kvm_lapic ***dst,
823 unsigned long *bitmap)
824{
825 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200826
827 if (irq->shorthand == APIC_DEST_SELF && src) {
828 *dst = src;
829 *bitmap = 1;
830 return true;
831 } else if (irq->shorthand)
832 return false;
833
Radim Krčmářc5192652016-07-12 22:09:28 +0200834 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200835 return false;
836
837 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200838 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200839 *bitmap = 0;
840 } else {
841 *dst = &map->phys_map[irq->dest_id];
842 *bitmap = 1;
843 }
844 return true;
845 }
846
Radim Krčmáře45115b2016-07-12 22:09:19 +0200847 *bitmap = 0;
848 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
849 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200850 return false;
851
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200852 if (!kvm_lowest_prio_delivery(irq))
853 return true;
854
855 if (!kvm_vector_hashing_enabled()) {
856 lowest = -1;
857 for_each_set_bit(i, bitmap, 16) {
858 if (!(*dst)[i])
859 continue;
860 if (lowest < 0)
861 lowest = i;
862 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
863 (*dst)[lowest]->vcpu) < 0)
864 lowest = i;
865 }
866 } else {
867 if (!*bitmap)
868 return true;
869
870 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
871 bitmap, 16);
872
873 if (!(*dst)[lowest]) {
874 kvm_apic_disabled_lapic_found(kvm);
875 *bitmap = 0;
876 return true;
877 }
878 }
879
880 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
881
882 return true;
883}
884
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300885bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100886 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300887{
888 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200889 unsigned long bitmap;
890 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300891 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200892 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300893
894 *r = -1;
895
896 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800897 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300898 return true;
899 }
900
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300901 rcu_read_lock();
902 map = rcu_dereference(kvm->arch.apic_map);
903
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200904 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
905 if (ret)
906 for_each_set_bit(i, &bitmap, 16) {
907 if (!dst[i])
908 continue;
909 if (*r < 0)
910 *r = 0;
911 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100912 }
913
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300914 rcu_read_unlock();
915 return ret;
916}
917
Feng Wu6228a0d2016-01-25 16:53:34 +0800918/*
919 * This routine tries to handler interrupts in posted mode, here is how
920 * it deals with different cases:
921 * - For single-destination interrupts, handle it in posted mode
922 * - Else if vector hashing is enabled and it is a lowest-priority
923 * interrupt, handle it in posted mode and use the following mechanism
924 * to find the destinaiton vCPU.
925 * 1. For lowest-priority interrupts, store all the possible
926 * destination vCPUs in an array.
927 * 2. Use "guest vector % max number of destination vCPUs" to find
928 * the right destination vCPU in the array for the lowest-priority
929 * interrupt.
930 * - Otherwise, use remapped mode to inject the interrupt.
931 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800932bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
933 struct kvm_vcpu **dest_vcpu)
934{
935 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200936 unsigned long bitmap;
937 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +0800938 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +0800939
940 if (irq->shorthand)
941 return false;
942
943 rcu_read_lock();
944 map = rcu_dereference(kvm->arch.apic_map);
945
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200946 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
947 hweight16(bitmap) == 1) {
948 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +0800949
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200950 if (dst[i]) {
951 *dest_vcpu = dst[i]->vcpu;
952 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +0800953 }
Feng Wu8feb4a02015-09-18 22:29:47 +0800954 }
955
Feng Wu8feb4a02015-09-18 22:29:47 +0800956 rcu_read_unlock();
957 return ret;
958}
959
Eddie Dong97222cc2007-09-12 10:58:04 +0300960/*
961 * Add a pending IRQ into lapic.
962 * Return 1 if successfully added and 0 if discarded.
963 */
964static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800965 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100966 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300967{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200968 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300969 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300970
Paolo Bonzinia183b632014-09-11 11:51:02 +0200971 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
972 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300973 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300974 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200975 vcpu->arch.apic_arb_prio++;
976 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200977 if (unlikely(trig_mode && !level))
978 break;
979
Eddie Dong97222cc2007-09-12 10:58:04 +0300980 /* FIXME add logic for vcpu on reset */
981 if (unlikely(!apic_enabled(apic)))
982 break;
983
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200984 result = 1;
985
Joerg Roedel9daa5002016-02-29 16:04:44 +0100986 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100987 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +0100988 dest_map->vectors[vcpu->vcpu_id] = vector;
989 }
Avi Kivitya5d36f82009-12-29 12:42:16 +0200990
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200991 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
992 if (trig_mode)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500993 kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200994 else
995 apic_clear_vector(vector, apic->regs + APIC_TMR);
996 }
997
Andrey Smetanind62caab2015-11-10 15:36:33 +0300998 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800999 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001000 else {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001001 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +08001002
1003 kvm_make_request(KVM_REQ_EVENT, vcpu);
1004 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001005 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001006 break;
1007
1008 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +05301009 result = 1;
1010 vcpu->arch.pv.pv_unhalted = 1;
1011 kvm_make_request(KVM_REQ_EVENT, vcpu);
1012 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001013 break;
1014
1015 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +02001016 result = 1;
1017 kvm_make_request(KVM_REQ_SMI, vcpu);
1018 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001019 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001020
Eddie Dong97222cc2007-09-12 10:58:04 +03001021 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001022 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001023 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001024 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001025 break;
1026
1027 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001028 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001029 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001030 /* assumes that there are only KVM_APIC_INIT/SIPI */
1031 apic->pending_events = (1UL << KVM_APIC_INIT);
1032 /* make sure pending_events is visible before sending
1033 * the request */
1034 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +03001035 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001036 kvm_vcpu_kick(vcpu);
1037 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001038 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
1039 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +03001040 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001041 break;
1042
1043 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001044 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
1045 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +01001046 result = 1;
1047 apic->sipi_vector = vector;
1048 /* make sure sipi_vector is visible for the receiver */
1049 smp_wmb();
1050 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1051 kvm_make_request(KVM_REQ_EVENT, vcpu);
1052 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001053 break;
1054
Jan Kiszka23930f92008-09-26 09:30:52 +02001055 case APIC_DM_EXTINT:
1056 /*
1057 * Should only be called by kvm_apic_local_deliver() with LVT0,
1058 * before NMI watchdog was enabled. Already handled by
1059 * kvm_apic_accept_pic_intr().
1060 */
1061 break;
1062
Eddie Dong97222cc2007-09-12 10:58:04 +03001063 default:
1064 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1065 delivery_mode);
1066 break;
1067 }
1068 return result;
1069}
1070
Gleb Natapove1035712009-03-05 16:34:59 +02001071int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001072{
Gleb Natapove1035712009-03-05 16:34:59 +02001073 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001074}
1075
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001076static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1077{
Andrey Smetanin63086302015-11-10 15:36:32 +03001078 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001079}
1080
Yang Zhangc7c9c562013-01-25 10:18:51 +08001081static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1082{
Steve Rutherford7543a632015-07-29 23:21:41 -07001083 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001084
Steve Rutherford7543a632015-07-29 23:21:41 -07001085 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1086 if (!kvm_ioapic_handles_vector(apic, vector))
1087 return;
1088
1089 /* Request a KVM exit to inform the userspace IOAPIC. */
1090 if (irqchip_split(apic->vcpu->kvm)) {
1091 apic->vcpu->arch.pending_ioapic_eoi = vector;
1092 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1093 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001094 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001095
1096 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1097 trigger_mode = IOAPIC_LEVEL_TRIG;
1098 else
1099 trigger_mode = IOAPIC_EDGE_TRIG;
1100
1101 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001102}
1103
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001104static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001105{
1106 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001107
1108 trace_kvm_eoi(apic, vector);
1109
Eddie Dong97222cc2007-09-12 10:58:04 +03001110 /*
1111 * Not every write EOI will has corresponding ISR,
1112 * one example is when Kernel check timer on setup_IO_APIC
1113 */
1114 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001115 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001116
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001117 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001118 apic_update_ppr(apic);
1119
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001120 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1121 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1122
Yang Zhangc7c9c562013-01-25 10:18:51 +08001123 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001124 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001125 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001126}
1127
Yang Zhangc7c9c562013-01-25 10:18:51 +08001128/*
1129 * this interface assumes a trap-like exit, which has already finished
1130 * desired side effect including vISR and vPPR update.
1131 */
1132void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1133{
1134 struct kvm_lapic *apic = vcpu->arch.apic;
1135
1136 trace_kvm_eoi(apic, vector);
1137
1138 kvm_ioapic_send_eoi(apic, vector);
1139 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1140}
1141EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1142
Eddie Dong97222cc2007-09-12 10:58:04 +03001143static void apic_send_ipi(struct kvm_lapic *apic)
1144{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001145 u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
1146 u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001147 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001148
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001149 irq.vector = icr_low & APIC_VECTOR_MASK;
1150 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1151 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001152 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001153 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1154 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001155 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001156 if (apic_x2apic_mode(apic))
1157 irq.dest_id = icr_high;
1158 else
1159 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001160
Gleb Natapov1000ff82009-07-07 16:00:57 +03001161 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1162
Eddie Dong97222cc2007-09-12 10:58:04 +03001163 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1164 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001165 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1166 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001167 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001168 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001169 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001170
Yang Zhangb4f22252013-04-11 19:21:37 +08001171 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001172}
1173
1174static u32 apic_get_tmcct(struct kvm_lapic *apic)
1175{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001176 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001177 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001178 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001179
1180 ASSERT(apic != NULL);
1181
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001182 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001183 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001184 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001185 return 0;
1186
Paolo Bonzini55878592016-10-25 15:23:49 +02001187 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001188 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001189 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001190 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001191
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001192 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1193 tmcct = div64_u64(ns,
1194 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001195
1196 return tmcct;
1197}
1198
Avi Kivityb209749f2007-10-22 16:50:39 +02001199static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1200{
1201 struct kvm_vcpu *vcpu = apic->vcpu;
1202 struct kvm_run *run = vcpu->run;
1203
Avi Kivitya8eeb042010-05-10 12:34:53 +03001204 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001205 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001206 run->tpr_access.is_write = write;
1207}
1208
1209static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1210{
1211 if (apic->vcpu->arch.tpr_access_reporting)
1212 __report_tpr_access(apic, write);
1213}
1214
Eddie Dong97222cc2007-09-12 10:58:04 +03001215static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1216{
1217 u32 val = 0;
1218
1219 if (offset >= LAPIC_MMIO_LENGTH)
1220 return 0;
1221
1222 switch (offset) {
1223 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001224 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001225 break;
1226
1227 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001228 if (apic_lvtt_tscdeadline(apic))
1229 return 0;
1230
Eddie Dong97222cc2007-09-12 10:58:04 +03001231 val = apic_get_tmcct(apic);
1232 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001233 case APIC_PROCPRI:
1234 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001235 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001236 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001237 case APIC_TASKPRI:
1238 report_tpr_access(apic, false);
1239 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001240 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001241 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001242 break;
1243 }
1244
1245 return val;
1246}
1247
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001248static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1249{
1250 return container_of(dev, struct kvm_lapic, dev);
1251}
1252
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001253int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001254 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001255{
Eddie Dong97222cc2007-09-12 10:58:04 +03001256 unsigned char alignment = offset & 0xf;
1257 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001258 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001259 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001260
1261 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001262 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1263 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001264 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001265 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001266
1267 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001268 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1269 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001270 return 1;
1271 }
1272
Eddie Dong97222cc2007-09-12 10:58:04 +03001273 result = __apic_read(apic, offset & ~0xf);
1274
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001275 trace_kvm_apic_read(offset, result);
1276
Eddie Dong97222cc2007-09-12 10:58:04 +03001277 switch (len) {
1278 case 1:
1279 case 2:
1280 case 4:
1281 memcpy(data, (char *)&result + alignment, len);
1282 break;
1283 default:
1284 printk(KERN_ERR "Local APIC read with len = %x, "
1285 "should be 1,2, or 4 instead\n", len);
1286 break;
1287 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001288 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001289}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001290EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001291
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001292static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1293{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001294 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001295 addr >= apic->base_address &&
1296 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1297}
1298
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001299static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001300 gpa_t address, int len, void *data)
1301{
1302 struct kvm_lapic *apic = to_lapic(this);
1303 u32 offset = address - apic->base_address;
1304
1305 if (!apic_mmio_in_range(apic, address))
1306 return -EOPNOTSUPP;
1307
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001308 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001309
1310 return 0;
1311}
1312
Eddie Dong97222cc2007-09-12 10:58:04 +03001313static void update_divide_count(struct kvm_lapic *apic)
1314{
1315 u32 tmp1, tmp2, tdcr;
1316
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001317 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001318 tmp1 = tdcr & 0xf;
1319 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001320 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001321
1322 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001323 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001324}
1325
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001326static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1327{
1328 /*
1329 * Do not allow the guest to program periodic timers with small
1330 * interval, since the hrtimers are not throttled by the host
1331 * scheduler.
1332 */
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001333 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001334 s64 min_period = min_timer_period_us * 1000LL;
1335
1336 if (apic->lapic_timer.period < min_period) {
1337 pr_info_ratelimited(
1338 "kvm: vcpu %i: requested %lld ns "
1339 "lapic timer period limited to %lld ns\n",
1340 apic->vcpu->vcpu_id,
1341 apic->lapic_timer.period, min_period);
1342 apic->lapic_timer.period = min_period;
1343 }
1344 }
1345}
1346
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001347static void apic_update_lvtt(struct kvm_lapic *apic)
1348{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001349 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001350 apic->lapic_timer.timer_mode_mask;
1351
1352 if (apic->lapic_timer.timer_mode != timer_mode) {
Wanpeng Lic69518c2017-10-05 03:53:51 -07001353 if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001354 APIC_LVT_TIMER_TSCDEADLINE)) {
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001355 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmář44275932017-10-06 19:25:55 +02001356 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1357 apic->lapic_timer.period = 0;
1358 apic->lapic_timer.tscdeadline = 0;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001359 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001360 apic->lapic_timer.timer_mode = timer_mode;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001361 limit_periodic_timer_frequency(apic);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001362 }
1363}
1364
Radim Krčmář5d87db72014-10-10 19:15:08 +02001365static void apic_timer_expired(struct kvm_lapic *apic)
1366{
1367 struct kvm_vcpu *vcpu = apic->vcpu;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001368 struct swait_queue_head *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001369 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001370
Radim Krčmář5d87db72014-10-10 19:15:08 +02001371 if (atomic_read(&apic->lapic_timer.pending))
1372 return;
1373
1374 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001375 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001376
Davidlohr Buesocc1b4682017-09-13 13:08:20 -07001377 /*
1378 * For x86, the atomic_inc() is serialized, thus
1379 * using swait_active() is safe.
1380 */
Marcelo Tosatti85773702016-02-19 09:46:39 +01001381 if (swait_active(q))
1382 swake_up(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001383
1384 if (apic_lvtt_tscdeadline(apic))
1385 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1386}
1387
1388/*
1389 * On APICv, this test will cause a busy wait
1390 * during a higher-priority task.
1391 */
1392
1393static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1394{
1395 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001396 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001397
1398 if (kvm_apic_hw_enabled(apic)) {
1399 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001400 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001401
Andrey Smetanind62caab2015-11-10 15:36:33 +03001402 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001403 bitmap = apic->regs + APIC_IRR;
1404
1405 if (apic_test_vector(vec, bitmap))
1406 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001407 }
1408 return false;
1409}
1410
1411void wait_lapic_expire(struct kvm_vcpu *vcpu)
1412{
1413 struct kvm_lapic *apic = vcpu->arch.apic;
1414 u64 guest_tsc, tsc_deadline;
1415
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001416 if (!lapic_in_kernel(vcpu))
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001417 return;
1418
1419 if (apic->lapic_timer.expired_tscdeadline == 0)
1420 return;
1421
1422 if (!lapic_timer_int_injected(vcpu))
1423 return;
1424
1425 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1426 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001427 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001428 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001429
1430 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1431 if (guest_tsc < tsc_deadline)
Marcelo Tosattib606f182016-06-20 22:33:48 -03001432 __delay(min(tsc_deadline - guest_tsc,
1433 nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
Radim Krčmář5d87db72014-10-10 19:15:08 +02001434}
1435
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001436static void start_sw_tscdeadline(struct kvm_lapic *apic)
1437{
1438 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1439 u64 ns = 0;
1440 ktime_t expire;
1441 struct kvm_vcpu *vcpu = apic->vcpu;
1442 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1443 unsigned long flags;
1444 ktime_t now;
1445
1446 if (unlikely(!tscdeadline || !this_tsc_khz))
1447 return;
1448
1449 local_irq_save(flags);
1450
Paolo Bonzini55878592016-10-25 15:23:49 +02001451 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001452 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1453 if (likely(tscdeadline > guest_tsc)) {
1454 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1455 do_div(ns, this_tsc_khz);
1456 expire = ktime_add_ns(now, ns);
1457 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1458 hrtimer_start(&apic->lapic_timer.timer,
1459 expire, HRTIMER_MODE_ABS_PINNED);
1460 } else
1461 apic_timer_expired(apic);
1462
1463 local_irq_restore(flags);
1464}
1465
Wanpeng Lic301b902017-10-06 07:38:32 -07001466static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1467{
1468 ktime_t now, remaining;
1469 u64 ns_remaining_old, ns_remaining_new;
1470
1471 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1472 * APIC_BUS_CYCLE_NS * apic->divide_count;
1473 limit_periodic_timer_frequency(apic);
1474
1475 now = ktime_get();
1476 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1477 if (ktime_to_ns(remaining) < 0)
1478 remaining = 0;
1479
1480 ns_remaining_old = ktime_to_ns(remaining);
1481 ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1482 apic->divide_count, old_divisor);
1483
1484 apic->lapic_timer.tscdeadline +=
1485 nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1486 nsec_to_cycles(apic->vcpu, ns_remaining_old);
1487 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1488}
1489
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001490static bool set_target_expiration(struct kvm_lapic *apic)
1491{
1492 ktime_t now;
1493 u64 tscl = rdtsc();
1494
Paolo Bonzini55878592016-10-25 15:23:49 +02001495 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001496 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1497 * APIC_BUS_CYCLE_NS * apic->divide_count;
1498
Radim Krčmář5d74a692017-10-06 19:25:54 +02001499 if (!apic->lapic_timer.period) {
1500 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001501 return false;
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001502 }
1503
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001504 limit_periodic_timer_frequency(apic);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001505
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001506 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1507 PRIx64 ", "
1508 "timer initial count 0x%x, period %lldns, "
1509 "expire @ 0x%016" PRIx64 ".\n", __func__,
1510 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1511 kvm_lapic_get_reg(apic, APIC_TMICT),
1512 apic->lapic_timer.period,
1513 ktime_to_ns(ktime_add_ns(now,
1514 apic->lapic_timer.period)));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001515
1516 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1517 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1518 apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1519
1520 return true;
1521}
1522
1523static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1524{
1525 apic->lapic_timer.tscdeadline +=
1526 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1527 apic->lapic_timer.target_expiration =
1528 ktime_add_ns(apic->lapic_timer.target_expiration,
1529 apic->lapic_timer.period);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001530}
1531
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001532static void start_sw_period(struct kvm_lapic *apic)
1533{
1534 if (!apic->lapic_timer.period)
1535 return;
1536
1537 if (ktime_after(ktime_get(),
1538 apic->lapic_timer.target_expiration)) {
1539 apic_timer_expired(apic);
1540
1541 if (apic_lvtt_oneshot(apic))
1542 return;
1543
1544 advance_periodic_target_expiration(apic);
1545 }
1546
1547 hrtimer_start(&apic->lapic_timer.timer,
1548 apic->lapic_timer.target_expiration,
1549 HRTIMER_MODE_ABS_PINNED);
1550}
1551
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001552bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1553{
Wanpeng Li91005302016-08-03 12:04:12 +08001554 if (!lapic_in_kernel(vcpu))
1555 return false;
1556
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001557 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1558}
1559EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1560
Wanpeng Li7e810a32016-10-24 18:23:12 +08001561static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001562{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001563 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001564 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
Wanpeng Libd97ad02016-06-30 08:52:49 +08001565 kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1566 apic->lapic_timer.hv_timer_in_use = false;
1567}
1568
Paolo Bonzinia749e242017-06-29 17:14:50 +02001569static bool start_hv_timer(struct kvm_lapic *apic)
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001570{
1571 struct kvm_timer *ktimer = &apic->lapic_timer;
1572 int r;
1573
Wanpeng Li1d518c62017-07-25 00:43:15 -07001574 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001575 if (!kvm_x86_ops->set_hv_timer)
1576 return false;
1577
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001578 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1579 return false;
1580
Radim Krčmář86bbc1e2017-10-06 19:25:53 +02001581 if (!ktimer->tscdeadline)
1582 return false;
1583
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001584 r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
1585 if (r < 0)
1586 return false;
1587
1588 ktimer->hv_timer_in_use = true;
1589 hrtimer_cancel(&ktimer->timer);
1590
1591 /*
1592 * Also recheck ktimer->pending, in case the sw timer triggered in
1593 * the window. For periodic timer, leave the hv timer running for
1594 * simplicity, and the deadline will be recomputed on the next vmexit.
1595 */
Wanpeng Lic8533542017-06-29 06:28:09 -07001596 if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
1597 if (r)
1598 apic_timer_expired(apic);
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001599 return false;
Wanpeng Lic8533542017-06-29 06:28:09 -07001600 }
Paolo Bonzinia749e242017-06-29 17:14:50 +02001601
1602 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001603 return true;
1604}
1605
Paolo Bonzinia749e242017-06-29 17:14:50 +02001606static void start_sw_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001607{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001608 struct kvm_timer *ktimer = &apic->lapic_timer;
Wanpeng Li1d518c62017-07-25 00:43:15 -07001609
1610 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001611 if (apic->lapic_timer.hv_timer_in_use)
1612 cancel_hv_timer(apic);
1613 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1614 return;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001615
Paolo Bonzinia749e242017-06-29 17:14:50 +02001616 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1617 start_sw_period(apic);
1618 else if (apic_lvtt_tscdeadline(apic))
1619 start_sw_tscdeadline(apic);
1620 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1621}
1622
1623static void restart_apic_timer(struct kvm_lapic *apic)
1624{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001625 preempt_disable();
Paolo Bonzinia749e242017-06-29 17:14:50 +02001626 if (!start_hv_timer(apic))
1627 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001628 preempt_enable();
Wanpeng Li196f20c2016-06-28 14:54:19 +08001629}
1630
Eddie Dong97222cc2007-09-12 10:58:04 +03001631void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1632{
1633 struct kvm_lapic *apic = vcpu->arch.apic;
1634
Wanpeng Li1d518c62017-07-25 00:43:15 -07001635 preempt_disable();
1636 /* If the preempt notifier has already run, it also called apic_timer_expired */
1637 if (!apic->lapic_timer.hv_timer_in_use)
1638 goto out;
Eddie Dong97222cc2007-09-12 10:58:04 +03001639 WARN_ON(swait_active(&vcpu->wq));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001640 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001641 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001642
1643 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1644 advance_periodic_target_expiration(apic);
Paolo Bonzinia749e242017-06-29 17:14:50 +02001645 restart_apic_timer(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001646 }
Wanpeng Li1d518c62017-07-25 00:43:15 -07001647out:
1648 preempt_enable();
Eddie Dong97222cc2007-09-12 10:58:04 +03001649}
1650EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1651
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001652void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1653{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001654 restart_apic_timer(vcpu->arch.apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001655}
1656EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1657
1658void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1659{
1660 struct kvm_lapic *apic = vcpu->arch.apic;
1661
Wanpeng Li1d518c62017-07-25 00:43:15 -07001662 preempt_disable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001663 /* Possibly the TSC deadline timer is not enabled yet */
Paolo Bonzinia749e242017-06-29 17:14:50 +02001664 if (apic->lapic_timer.hv_timer_in_use)
1665 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001666 preempt_enable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001667}
1668EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1669
Paolo Bonzinia749e242017-06-29 17:14:50 +02001670void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1671{
1672 struct kvm_lapic *apic = vcpu->arch.apic;
1673
1674 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1675 restart_apic_timer(apic);
1676}
1677
Eddie Dong97222cc2007-09-12 10:58:04 +03001678static void start_apic_timer(struct kvm_lapic *apic)
1679{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001680 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001681
Paolo Bonzinia749e242017-06-29 17:14:50 +02001682 if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1683 && !set_target_expiration(apic))
1684 return;
1685
1686 restart_apic_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001687}
1688
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001689static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1690{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001691 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001692
Radim Krčmář59fd1322015-06-30 22:19:16 +02001693 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1694 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1695 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001696 apic_debug("Receive NMI setting on APIC_LVT0 "
1697 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001698 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001699 } else
1700 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1701 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001702}
1703
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001704int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001705{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001706 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001707
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001708 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001709
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001710 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001711 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001712 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001713 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001714 else
1715 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001716 break;
1717
1718 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001719 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001720 apic_set_tpr(apic, val & 0xff);
1721 break;
1722
1723 case APIC_EOI:
1724 apic_set_eoi(apic);
1725 break;
1726
1727 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001728 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001729 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001730 else
1731 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001732 break;
1733
1734 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001735 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001736 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001737 recalculate_apic_map(apic->vcpu->kvm);
1738 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001739 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001740 break;
1741
Gleb Natapovfc61b802009-07-05 17:39:35 +03001742 case APIC_SPIV: {
1743 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001744 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001745 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001746 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001747 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1748 int i;
1749 u32 lvt_val;
1750
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001751 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001752 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001753 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001754 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001755 lvt_val | APIC_LVT_MASKED);
1756 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001757 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001758 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001759
1760 }
1761 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001762 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001763 case APIC_ICR:
1764 /* No delay here, so we always clear the pending bit */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001765 kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
Eddie Dong97222cc2007-09-12 10:58:04 +03001766 apic_send_ipi(apic);
1767 break;
1768
1769 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001770 if (!apic_x2apic_mode(apic))
1771 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001772 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001773 break;
1774
Jan Kiszka23930f92008-09-26 09:30:52 +02001775 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001776 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001777 case APIC_LVTTHMR:
1778 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001779 case APIC_LVT1:
1780 case APIC_LVTERR:
1781 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001782 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001783 val |= APIC_LVT_MASKED;
1784
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001785 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001786 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001787
1788 break;
1789
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001790 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001791 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001792 val |= APIC_LVT_MASKED;
1793 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001794 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001795 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001796 break;
1797
Eddie Dong97222cc2007-09-12 10:58:04 +03001798 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001799 if (apic_lvtt_tscdeadline(apic))
1800 break;
1801
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001802 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001803 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001804 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001805 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001806
Wanpeng Lic301b902017-10-06 07:38:32 -07001807 case APIC_TDCR: {
1808 uint32_t old_divisor = apic->divide_count;
1809
Eddie Dong97222cc2007-09-12 10:58:04 +03001810 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001811 apic_debug("KVM_WRITE:TDCR %x\n", val);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001812 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001813 update_divide_count(apic);
Wanpeng Lic301b902017-10-06 07:38:32 -07001814 if (apic->divide_count != old_divisor &&
1815 apic->lapic_timer.period) {
1816 hrtimer_cancel(&apic->lapic_timer.timer);
1817 update_target_expiration(apic, old_divisor);
1818 restart_apic_timer(apic);
1819 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001820 break;
Wanpeng Lic301b902017-10-06 07:38:32 -07001821 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001822 case APIC_ESR:
1823 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001824 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001825 ret = 1;
1826 }
1827 break;
1828
1829 case APIC_SELF_IPI:
1830 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001831 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001832 } else
1833 ret = 1;
1834 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001835 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001836 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001837 break;
1838 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001839 if (ret)
1840 apic_debug("Local APIC Write to read-only register %x\n", reg);
1841 return ret;
1842}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001843EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001844
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001845static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001846 gpa_t address, int len, const void *data)
1847{
1848 struct kvm_lapic *apic = to_lapic(this);
1849 unsigned int offset = address - apic->base_address;
1850 u32 val;
1851
1852 if (!apic_mmio_in_range(apic, address))
1853 return -EOPNOTSUPP;
1854
1855 /*
1856 * APIC register must be aligned on 128-bits boundary.
1857 * 32/64/128 bits registers must be accessed thru 32 bits.
1858 * Refer SDM 8.4.1
1859 */
1860 if (len != 4 || (offset & 0xf)) {
1861 /* Don't shout loud, $infamous_os would cause only noise. */
1862 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001863 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001864 }
1865
1866 val = *(u32*)data;
1867
1868 /* too common printing */
1869 if (offset != APIC_EOI)
1870 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1871 "0x%x\n", __func__, offset, len, val);
1872
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001873 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001874
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001875 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001876}
1877
Kevin Tian58fbbf22011-08-30 13:56:17 +03001878void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1879{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001880 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03001881}
1882EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1883
Yang Zhang83d4c282013-01-25 10:18:49 +08001884/* emulate APIC access in a trap manner */
1885void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1886{
1887 u32 val = 0;
1888
1889 /* hw has done the conditional check and inst decode */
1890 offset &= 0xff0;
1891
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001892 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001893
1894 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001895 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001896}
1897EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1898
Rusty Russelld5894442007-10-08 10:48:30 +10001899void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001900{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001901 struct kvm_lapic *apic = vcpu->arch.apic;
1902
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001903 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001904 return;
1905
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001906 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001907
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001908 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1909 static_key_slow_dec_deferred(&apic_hw_disabled);
1910
Radim Krčmáře4627552014-10-30 15:06:45 +01001911 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001912 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001913
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001914 if (apic->regs)
1915 free_page((unsigned long)apic->regs);
1916
1917 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001918}
1919
1920/*
1921 *----------------------------------------------------------------------
1922 * LAPIC interface
1923 *----------------------------------------------------------------------
1924 */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001925u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1926{
1927 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001928
Wanpeng Lia10388e2016-10-24 18:23:10 +08001929 if (!lapic_in_kernel(vcpu) ||
1930 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001931 return 0;
1932
1933 return apic->lapic_timer.tscdeadline;
1934}
1935
1936void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1937{
1938 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001939
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001940 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001941 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001942 return;
1943
1944 hrtimer_cancel(&apic->lapic_timer.timer);
1945 apic->lapic_timer.tscdeadline = data;
1946 start_apic_timer(apic);
1947}
1948
Eddie Dong97222cc2007-09-12 10:58:04 +03001949void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1950{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001951 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001952
Avi Kivityb93463a2007-10-25 16:52:32 +02001953 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001954 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001955}
1956
1957u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1958{
Eddie Dong97222cc2007-09-12 10:58:04 +03001959 u64 tpr;
1960
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001961 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001962
1963 return (tpr & 0xf0) >> 4;
1964}
1965
1966void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1967{
Yang Zhang8d146952013-01-25 10:18:50 +08001968 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001969 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001970
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001971 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001972 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001973
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001974 vcpu->arch.apic_base = value;
1975
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001976 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
1977 kvm_update_cpuid(vcpu);
1978
1979 if (!apic)
1980 return;
1981
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001982 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001983 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02001984 if (value & MSR_IA32_APICBASE_ENABLE) {
1985 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001986 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08001987 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001988 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li187ca842016-08-03 12:04:13 +08001989 recalculate_apic_map(vcpu->kvm);
1990 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001991 }
1992
Yang Zhang8d146952013-01-25 10:18:50 +08001993 if ((old_value ^ value) & X2APIC_ENABLE) {
1994 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001995 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001996 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1997 } else
1998 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001999 }
Yang Zhang8d146952013-01-25 10:18:50 +08002000
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002001 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03002002 MSR_IA32_APICBASE_BASE;
2003
Nadav Amitdb324fe2014-11-02 11:54:59 +02002004 if ((value & MSR_IA32_APICBASE_ENABLE) &&
2005 apic->base_address != APIC_DEFAULT_PHYS_BASE)
2006 pr_warn_once("APIC base relocation is unsupported by KVM");
2007
Eddie Dong97222cc2007-09-12 10:58:04 +03002008 /* with FSB delivery interrupt, we can restart APIC functionality */
2009 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002010 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03002011
2012}
2013
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002014void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03002015{
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002016 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002017 int i;
2018
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002019 if (!apic)
2020 return;
Eddie Dong97222cc2007-09-12 10:58:04 +03002021
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002022 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03002023
2024 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002025 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002026
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002027 if (!init_event) {
2028 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2029 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002030 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002031 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03002032 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03002033
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002034 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2035 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002036 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02002037 if (kvm_vcpu_is_reset_bsp(vcpu) &&
2038 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002039 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03002040 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002041 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03002042
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002043 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002044 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002045 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02002046 if (!apic_x2apic_mode(apic))
2047 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002048 kvm_lapic_set_reg(apic, APIC_ESR, 0);
2049 kvm_lapic_set_reg(apic, APIC_ICR, 0);
2050 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2051 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2052 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002053 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002054 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2055 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2056 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002057 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03002058 apic->irr_pending = vcpu->arch.apicv_active;
2059 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002060 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02002061 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002062 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002063 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002064 kvm_lapic_set_base(vcpu,
2065 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002066 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002067 apic_update_ppr(apic);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002068 if (vcpu->arch.apicv_active) {
2069 kvm_x86_ops->apicv_post_state_restore(vcpu);
2070 kvm_x86_ops->hwapic_irr_update(vcpu, -1);
2071 kvm_x86_ops->hwapic_isr_update(vcpu, -1);
2072 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002073
Gleb Natapove1035712009-03-05 16:34:59 +02002074 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03002075 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02002076
Radim Krčmář6e500432016-12-15 18:06:46 +01002077 apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08002078 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Radim Krčmář6e500432016-12-15 18:06:46 +01002079 vcpu, kvm_lapic_get_reg(apic, APIC_ID),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002080 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03002081}
2082
Eddie Dong97222cc2007-09-12 10:58:04 +03002083/*
2084 *----------------------------------------------------------------------
2085 * timer interface
2086 *----------------------------------------------------------------------
2087 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03002088
Avi Kivity2a6eac92012-07-26 18:01:51 +03002089static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002090{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002091 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002092}
2093
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002094int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2095{
Gleb Natapov54e98182012-08-05 15:58:32 +03002096 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002097
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01002098 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03002099 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002100
2101 return 0;
2102}
2103
Avi Kivity89342082011-11-10 14:57:21 +02002104int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002105{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002106 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002107 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002108
Gleb Natapovc48f1492012-08-05 15:58:33 +03002109 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002110 vector = reg & APIC_VECTOR_MASK;
2111 mode = reg & APIC_MODE_MASK;
2112 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002113 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2114 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002115 }
2116 return 0;
2117}
2118
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002119void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002120{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002121 struct kvm_lapic *apic = vcpu->arch.apic;
2122
2123 if (apic)
2124 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002125}
2126
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002127static const struct kvm_io_device_ops apic_mmio_ops = {
2128 .read = apic_mmio_read,
2129 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002130};
2131
Avi Kivitye9d90d42012-07-26 18:01:50 +03002132static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2133{
2134 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002135 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002136
Radim Krčmář5d87db72014-10-10 19:15:08 +02002137 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002138
Avi Kivity2a6eac92012-07-26 18:01:51 +03002139 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002140 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002141 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2142 return HRTIMER_RESTART;
2143 } else
2144 return HRTIMER_NORESTART;
2145}
2146
Eddie Dong97222cc2007-09-12 10:58:04 +03002147int kvm_create_lapic(struct kvm_vcpu *vcpu)
2148{
2149 struct kvm_lapic *apic;
2150
2151 ASSERT(vcpu != NULL);
2152 apic_debug("apic_init %d\n", vcpu->vcpu_id);
2153
2154 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
2155 if (!apic)
2156 goto nomem;
2157
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002158 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002159
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002160 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
2161 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002162 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2163 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002164 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002165 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002166 apic->vcpu = vcpu;
2167
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002168 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002169 HRTIMER_MODE_ABS_PINNED);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002170 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002171
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002172 /*
2173 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2174 * thinking that APIC satet has changed.
2175 */
2176 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002177 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002178 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002179
2180 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002181nomem_free_apic:
2182 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002183nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002184 return -ENOMEM;
2185}
Eddie Dong97222cc2007-09-12 10:58:04 +03002186
2187int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2188{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002189 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002190 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002191
Paolo Bonzinif8543d62016-01-08 13:42:24 +01002192 if (!apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002193 return -1;
2194
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002195 __apic_update_ppr(apic, &ppr);
2196 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002197}
2198
Qing He40487c62007-09-17 14:47:13 +08002199int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2200{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002201 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002202 int r = 0;
2203
Gleb Natapovc48f1492012-08-05 15:58:33 +03002204 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002205 r = 1;
2206 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2207 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2208 r = 1;
Qing He40487c62007-09-17 14:47:13 +08002209 return r;
2210}
2211
Eddie Dong1b9778d2007-09-03 16:56:58 +03002212void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2213{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002214 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002215
Gleb Natapov54e98182012-08-05 15:58:32 +03002216 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002217 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03002218 if (apic_lvtt_tscdeadline(apic))
2219 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002220 if (apic_lvtt_oneshot(apic)) {
2221 apic->lapic_timer.tscdeadline = 0;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01002222 apic->lapic_timer.target_expiration = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002223 }
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002224 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002225 }
2226}
2227
Eddie Dong97222cc2007-09-12 10:58:04 +03002228int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2229{
2230 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002231 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002232 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002233
2234 if (vector == -1)
2235 return -1;
2236
Wanpeng Li56cc2402014-08-05 12:42:24 +08002237 /*
2238 * We get here even with APIC virtualization enabled, if doing
2239 * nested virtualization and L1 runs with the "acknowledge interrupt
2240 * on exit" mode. Then we cannot inject the interrupt via RVI,
2241 * because the process would deliver it through the IDT.
2242 */
2243
Eddie Dong97222cc2007-09-12 10:58:04 +03002244 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002245 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002246 /*
2247 * For auto-EOI interrupts, there might be another pending
2248 * interrupt above PPR, so check whether to raise another
2249 * KVM_REQ_EVENT.
2250 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002251 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002252 } else {
2253 /*
2254 * For normal interrupts, PPR has been raised and there cannot
2255 * be a higher-priority pending interrupt---except if there was
2256 * a concurrent interrupt injection, but that would have
2257 * triggered KVM_REQ_EVENT already.
2258 */
2259 apic_set_isr(vector, apic);
2260 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002261 }
2262
Eddie Dong97222cc2007-09-12 10:58:04 +03002263 return vector;
2264}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002265
Radim Krčmářa92e2542016-07-12 22:09:22 +02002266static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2267 struct kvm_lapic_state *s, bool set)
2268{
2269 if (apic_x2apic_mode(vcpu->arch.apic)) {
2270 u32 *id = (u32 *)(s->regs + APIC_ID);
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002271 u32 *ldr = (u32 *)(s->regs + APIC_LDR);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002272
Radim Krčmář371313132016-07-12 22:09:27 +02002273 if (vcpu->kvm->arch.x2apic_format) {
2274 if (*id != vcpu->vcpu_id)
2275 return -EINVAL;
2276 } else {
2277 if (set)
2278 *id >>= 24;
2279 else
2280 *id <<= 24;
2281 }
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002282
2283 /* In x2APIC mode, the LDR is fixed and based on the id */
2284 if (set)
2285 *ldr = kvm_apic_calc_x2apic_ldr(*id);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002286 }
2287
2288 return 0;
2289}
2290
2291int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2292{
2293 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2294 return kvm_apic_state_fixup(vcpu, s, false);
2295}
2296
2297int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002298{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002299 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002300 int r;
2301
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002302
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002303 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002304 /* set SPIV separately to get count of SW disabled APICs right */
2305 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002306
2307 r = kvm_apic_state_fixup(vcpu, s, true);
2308 if (r)
2309 return r;
Gleb Natapov64eb0622012-08-08 15:24:36 +03002310 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002311
2312 recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002313 kvm_apic_set_version(vcpu);
2314
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002315 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002316 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002317 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002318 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002319 update_divide_count(apic);
2320 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02002321 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002322 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08002323 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002324 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002325 if (vcpu->arch.apicv_active) {
Paolo Bonzini967235d2016-12-19 14:03:45 +01002326 kvm_x86_ops->apicv_post_state_restore(vcpu);
Wei Wang4114c272014-11-05 10:53:43 +08002327 kvm_x86_ops->hwapic_irr_update(vcpu,
2328 apic_find_highest_irr(apic));
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02002329 kvm_x86_ops->hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002330 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002331 }
Avi Kivity3842d132010-07-27 12:30:24 +03002332 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002333 if (ioapic_in_kernel(vcpu->kvm))
2334 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002335
2336 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002337
2338 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002339}
Eddie Donga3d7f852007-09-03 16:15:12 +03002340
Avi Kivity2f52d582008-01-16 12:49:30 +02002341void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002342{
Eddie Donga3d7f852007-09-03 16:15:12 +03002343 struct hrtimer *timer;
2344
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002345 if (!lapic_in_kernel(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002346 return;
2347
Gleb Natapov54e98182012-08-05 15:58:32 +03002348 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002349 if (hrtimer_cancel(timer))
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002350 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
Eddie Donga3d7f852007-09-03 16:15:12 +03002351}
Avi Kivityb93463a2007-10-25 16:52:32 +02002352
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002353/*
2354 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2355 *
2356 * Detect whether guest triggered PV EOI since the
2357 * last entry. If yes, set EOI on guests's behalf.
2358 * Clear PV EOI in guest memory in any case.
2359 */
2360static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2361 struct kvm_lapic *apic)
2362{
2363 bool pending;
2364 int vector;
2365 /*
2366 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2367 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2368 *
2369 * KVM_APIC_PV_EOI_PENDING is unset:
2370 * -> host disabled PV EOI.
2371 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2372 * -> host enabled PV EOI, guest did not execute EOI yet.
2373 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2374 * -> host enabled PV EOI, guest executed EOI.
2375 */
2376 BUG_ON(!pv_eoi_enabled(vcpu));
2377 pending = pv_eoi_get_pending(vcpu);
2378 /*
2379 * Clear pending bit in any case: it will be set again on vmentry.
2380 * While this might not be ideal from performance point of view,
2381 * this makes sure pv eoi is only enabled when we know it's safe.
2382 */
2383 pv_eoi_clr_pending(vcpu);
2384 if (pending)
2385 return;
2386 vector = apic_set_eoi(apic);
2387 trace_kvm_pv_eoi(apic, vector);
2388}
2389
Avi Kivityb93463a2007-10-25 16:52:32 +02002390void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2391{
2392 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002393
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002394 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2395 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2396
Gleb Natapov41383772012-04-19 14:06:29 +03002397 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002398 return;
2399
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002400 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2401 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002402 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002403
2404 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2405}
2406
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002407/*
2408 * apic_sync_pv_eoi_to_guest - called before vmentry
2409 *
2410 * Detect whether it's safe to enable PV EOI and
2411 * if yes do so.
2412 */
2413static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2414 struct kvm_lapic *apic)
2415{
2416 if (!pv_eoi_enabled(vcpu) ||
2417 /* IRR set or many bits in ISR: could be nested. */
2418 apic->irr_pending ||
2419 /* Cache not set: could be safe but we don't bother. */
2420 apic->highest_isr_cache == -1 ||
2421 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002422 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002423 /*
2424 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2425 * so we need not do anything here.
2426 */
2427 return;
2428 }
2429
2430 pv_eoi_set_pending(apic->vcpu);
2431}
2432
Avi Kivityb93463a2007-10-25 16:52:32 +02002433void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2434{
2435 u32 data, tpr;
2436 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002437 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002438
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002439 apic_sync_pv_eoi_to_guest(vcpu, apic);
2440
Gleb Natapov41383772012-04-19 14:06:29 +03002441 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002442 return;
2443
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002444 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002445 max_irr = apic_find_highest_irr(apic);
2446 if (max_irr < 0)
2447 max_irr = 0;
2448 max_isr = apic_find_highest_isr(apic);
2449 if (max_isr < 0)
2450 max_isr = 0;
2451 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2452
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002453 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2454 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002455}
2456
Andy Honigfda4e2e2013-11-20 10:23:22 -08002457int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002458{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002459 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002460 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002461 &vcpu->arch.apic->vapic_cache,
2462 vapic_addr, sizeof(u32)))
2463 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002464 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002465 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002466 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002467 }
2468
2469 vcpu->arch.apic->vapic_addr = vapic_addr;
2470 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002471}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002472
2473int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2474{
2475 struct kvm_lapic *apic = vcpu->arch.apic;
2476 u32 reg = (msr - APIC_BASE_MSR) << 4;
2477
Paolo Bonzini35754c92015-07-29 12:05:37 +02002478 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002479 return 1;
2480
Nadav Amitc69d3d92014-11-26 17:56:25 +02002481 if (reg == APIC_ICR2)
2482 return 1;
2483
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002484 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002485 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002486 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2487 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002488}
2489
2490int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2491{
2492 struct kvm_lapic *apic = vcpu->arch.apic;
2493 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2494
Paolo Bonzini35754c92015-07-29 12:05:37 +02002495 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002496 return 1;
2497
Nadav Amitc69d3d92014-11-26 17:56:25 +02002498 if (reg == APIC_DFR || reg == APIC_ICR2) {
2499 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2500 reg);
2501 return 1;
2502 }
2503
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002504 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002505 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002506 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002507 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002508
2509 *data = (((u64)high) << 32) | low;
2510
2511 return 0;
2512}
Gleb Natapov10388a02010-01-17 15:51:23 +02002513
2514int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2515{
2516 struct kvm_lapic *apic = vcpu->arch.apic;
2517
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002518 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002519 return 1;
2520
2521 /* if this is ICR write vector before command */
2522 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002523 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2524 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002525}
2526
2527int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2528{
2529 struct kvm_lapic *apic = vcpu->arch.apic;
2530 u32 low, high = 0;
2531
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002532 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002533 return 1;
2534
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002535 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002536 return 1;
2537 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002538 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002539
2540 *data = (((u64)high) << 32) | low;
2541
2542 return 0;
2543}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002544
2545int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2546{
2547 u64 addr = data & ~KVM_MSR_ENABLED;
2548 if (!IS_ALIGNED(addr, 4))
2549 return 1;
2550
2551 vcpu->arch.pv_eoi.msr_val = data;
2552 if (!pv_eoi_enabled(vcpu))
2553 return 0;
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002554 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002555 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002556}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002557
Jan Kiszka66450a22013-03-13 12:42:34 +01002558void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2559{
2560 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002561 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002562 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002563
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002564 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002565 return;
2566
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002567 /*
2568 * INITs are latched while in SMM. Because an SMM CPU cannot
2569 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2570 * and delay processing of INIT until the next RSM.
2571 */
2572 if (is_smm(vcpu)) {
2573 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2574 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2575 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2576 return;
2577 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002578
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002579 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002580 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002581 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002582 if (kvm_vcpu_is_bsp(apic->vcpu))
2583 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2584 else
2585 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2586 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002587 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002588 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2589 /* evaluate pending_events before reading the vector */
2590 smp_rmb();
2591 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002592 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002593 vcpu->vcpu_id, sipi_vector);
2594 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2595 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2596 }
2597}
2598
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002599void kvm_lapic_init(void)
2600{
2601 /* do not patch jump label more than once per second */
2602 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002603 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002604}
David Matlackcef84c32016-12-16 14:30:36 -08002605
2606void kvm_lapic_exit(void)
2607{
2608 static_key_deferred_flush(&apic_hw_disabled);
2609 static_key_deferred_flush(&apic_sw_disabled);
2610}