blob: 49fc61963af467eed38b438863a6ad84d7004044 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Tomi Valkeinena36af732015-02-26 15:20:24 +020039 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030040
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030041 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042 bool pending;
43 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030044 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060045};
46
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020047/* -----------------------------------------------------------------------------
48 * Helper Functions
49 */
50
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030051struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020052{
53 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030054 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020055}
56
57enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
58{
59 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
60 return omap_crtc->channel;
61}
62
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030063static bool omap_crtc_is_pending(struct drm_crtc *crtc)
64{
65 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
66 unsigned long flags;
67 bool pending;
68
69 spin_lock_irqsave(&crtc->dev->event_lock, flags);
70 pending = omap_crtc->pending;
71 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
72
73 return pending;
74}
75
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030076int omap_crtc_wait_pending(struct drm_crtc *crtc)
77{
78 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
79
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020080 /*
81 * Timeout is set to a "sufficiently" high value, which should cover
82 * a single frame refresh even on slower displays.
83 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030084 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030085 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020086 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030087}
88
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020089/* -----------------------------------------------------------------------------
90 * DSS Manager Functions
91 */
92
Rob Clarkf5f94542012-12-04 13:59:12 -060093/*
94 * Manager-ops, callbacks from output when they need to configure
95 * the upstream part of the video pipe.
96 *
97 * Most of these we can ignore until we add support for command-mode
98 * panels.. for video-mode the crtc-helpers already do an adequate
99 * job of sequencing the setup of the video pipe in the proper order
100 */
101
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300102/* ovl-mgr-id -> crtc */
103static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300104static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300105
Rob Clarkf5f94542012-12-04 13:59:12 -0600106/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200107static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300108 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300109{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200110 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300111 return -EINVAL;
112
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200113 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300114 return -EINVAL;
115
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200116 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200117 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118
119 return 0;
120}
121
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200122static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300123 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300124{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200125 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200126 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300127}
128
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200129static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600130{
131}
132
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300133/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200134static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
135{
136 struct drm_device *dev = crtc->dev;
137 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
138 enum omap_channel channel = omap_crtc->channel;
139 struct omap_irq_wait *wait;
140 u32 framedone_irq, vsync_irq;
141 int ret;
142
Laurent Pinchart03af8152016-04-18 03:09:48 +0300143 if (WARN_ON(omap_crtc->enabled == enable))
144 return;
145
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300146 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200147 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300148 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200149 return;
150 }
151
Tomi Valkeinenef422282015-02-26 15:20:25 +0200152 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
153 /*
154 * Digit output produces some sync lost interrupts during the
155 * first frame when enabling, so we need to ignore those.
156 */
157 omap_crtc->ignore_digit_sync_lost = true;
158 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200159
160 framedone_irq = dispc_mgr_get_framedone_irq(channel);
161 vsync_irq = dispc_mgr_get_vsync_irq(channel);
162
163 if (enable) {
164 wait = omap_irq_wait_init(dev, vsync_irq, 1);
165 } else {
166 /*
167 * When we disable the digit output, we need to wait for
168 * FRAMEDONE to know that DISPC has finished with the output.
169 *
170 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
171 * that case we need to use vsync interrupt, and wait for both
172 * even and odd frames.
173 */
174
175 if (framedone_irq)
176 wait = omap_irq_wait_init(dev, framedone_irq, 1);
177 else
178 wait = omap_irq_wait_init(dev, vsync_irq, 2);
179 }
180
181 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300182 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200183
184 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
185 if (ret) {
186 dev_err(dev->dev, "%s: timeout waiting for %s\n",
187 omap_crtc->name, enable ? "enable" : "disable");
188 }
189
Tomi Valkeinenef422282015-02-26 15:20:25 +0200190 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
191 omap_crtc->ignore_digit_sync_lost = false;
192 /* make sure the irq handler sees the value above */
193 mb();
194 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200195}
196
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300197
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200198static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600199{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200200 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300201
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300202 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300203 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200204 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300205
Rob Clarkf5f94542012-12-04 13:59:12 -0600206 return 0;
207}
208
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200209static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600210{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200211 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300212
Laurent Pinchart8472b572015-01-15 00:45:17 +0200213 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600214}
215
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200216static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300217 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600218{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200219 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600220 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300221 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600222}
223
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200224static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600225 const struct dss_lcd_mgr_config *config)
226{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200227 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600228 DBG("%s", omap_crtc->name);
229 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
230}
231
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200232static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200233 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600234 void (*handler)(void *), void *data)
235{
236 return 0;
237}
238
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200239static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200240 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600241 void (*handler)(void *), void *data)
242{
243}
244
245static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200246 .connect = omap_crtc_dss_connect,
247 .disconnect = omap_crtc_dss_disconnect,
248 .start_update = omap_crtc_dss_start_update,
249 .enable = omap_crtc_dss_enable,
250 .disable = omap_crtc_dss_disable,
251 .set_timings = omap_crtc_dss_set_timings,
252 .set_lcd_config = omap_crtc_dss_set_lcd_config,
253 .register_framedone_handler = omap_crtc_dss_register_framedone,
254 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600255};
256
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200257/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200258 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200259 */
260
Laurent Pincharte0519af2015-05-28 00:21:29 +0300261void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200262{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300263 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200264
265 if (omap_crtc->ignore_digit_sync_lost) {
266 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
267 if (!irqstatus)
268 return;
269 }
270
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200271 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200272}
273
Laurent Pinchart14389a32016-04-19 01:43:03 +0300274void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200275{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300276 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
277 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200278
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300279 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300280 /*
281 * If the dispc is busy we're racing the flush operation. Try again on
282 * the next vblank interrupt.
283 */
284 if (dispc_mgr_go_busy(omap_crtc->channel)) {
285 spin_unlock(&crtc->dev->event_lock);
286 return;
287 }
288
289 /* Send the vblank event if one has been requested. */
290 if (omap_crtc->event) {
291 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
292 omap_crtc->event = NULL;
293 }
294
295 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300296 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300297 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300298
Laurent Pinchart14389a32016-04-19 01:43:03 +0300299 if (pending)
300 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200301
Laurent Pinchart14389a32016-04-19 01:43:03 +0300302 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300303 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300304
305 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200306}
307
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300308static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
309{
310 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
311 struct omap_overlay_manager_info info;
312
313 memset(&info, 0, sizeof(info));
314
315 info.default_color = 0x000000;
316 info.trans_enabled = false;
317 info.partial_alpha_enabled = false;
318 info.cpr_enable = false;
319
320 dispc_mgr_setup(omap_crtc->channel, &info);
321}
322
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200323/* -----------------------------------------------------------------------------
324 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600325 */
326
Rob Clarkcd5351f2011-11-12 12:09:40 -0600327static void omap_crtc_destroy(struct drm_crtc *crtc)
328{
329 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600330
331 DBG("%s", omap_crtc->name);
332
Rob Clarkcd5351f2011-11-12 12:09:40 -0600333 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600334
Rob Clarkcd5351f2011-11-12 12:09:40 -0600335 kfree(omap_crtc);
336}
337
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200338static void omap_crtc_enable(struct drm_crtc *crtc)
339{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200340 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300341 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200342
343 DBG("%s", omap_crtc->name);
344
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300345 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300346 drm_crtc_vblank_on(crtc);
347 ret = drm_crtc_vblank_get(crtc);
348 WARN_ON(ret != 0);
349
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300350 WARN_ON(omap_crtc->pending);
351 omap_crtc->pending = true;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300352 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353}
354
355static void omap_crtc_disable(struct drm_crtc *crtc)
356{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200357 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358
359 DBG("%s", omap_crtc->name);
360
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200361 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200362}
363
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200364static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600365{
366 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200367 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600368
369 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200370 omap_crtc->name, mode->base.id, mode->name,
371 mode->vrefresh, mode->clock,
372 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
373 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
374 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600375
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300376 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
377 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
378 DISPLAY_FLAGS_PIXDATA_POSEDGE |
379 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600380}
381
Jyri Sarha492a4262016-06-07 15:09:17 +0300382static int omap_crtc_atomic_check(struct drm_crtc *crtc,
383 struct drm_crtc_state *state)
384{
385 if (state->color_mgmt_changed && state->gamma_lut) {
386 uint length = state->gamma_lut->length /
387 sizeof(struct drm_color_lut);
388
389 if (length < 2)
390 return -EINVAL;
391 }
392
393 return 0;
394}
395
Daniel Vetterc201d002015-08-06 14:09:35 +0200396static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300397 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200398{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200399}
400
Daniel Vetterc201d002015-08-06 14:09:35 +0200401static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300402 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200403{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300404 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300405 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300406
Jyri Sarha492a4262016-06-07 15:09:17 +0300407 if (crtc->state->color_mgmt_changed) {
408 struct drm_color_lut *lut = NULL;
409 uint length = 0;
410
411 if (crtc->state->gamma_lut) {
412 lut = (struct drm_color_lut *)
413 crtc->state->gamma_lut->data;
414 length = crtc->state->gamma_lut->length /
415 sizeof(*lut);
416 }
417 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
418 }
419
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300420 omap_crtc_write_crtc_properties(crtc);
421
Jyri Sarhae025d382017-01-27 12:04:54 +0200422 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300423 if (!omap_crtc->enabled)
424 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300425
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300426 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300427
Laurent Pinchart14389a32016-04-19 01:43:03 +0300428 ret = drm_crtc_vblank_get(crtc);
429 WARN_ON(ret != 0);
430
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300431 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300432 dispc_mgr_go(omap_crtc->channel);
433
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300434 WARN_ON(omap_crtc->pending);
435 omap_crtc->pending = true;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300436
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300437 if (crtc->state->event)
Laurent Pinchart577d3982016-04-19 01:15:11 +0300438 omap_crtc->event = crtc->state->event;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300439 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200440}
441
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300442static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200443 struct drm_property *property)
444{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300445 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200446 struct omap_drm_private *priv = dev->dev_private;
447
448 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300449 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200450}
451
Laurent Pinchartafc34932015-03-06 18:35:16 +0200452static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
453 struct drm_crtc_state *state,
454 struct drm_property *property,
455 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500456{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300457 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200458 struct drm_plane_state *plane_state;
459 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200460
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200461 /*
462 * Delegate property set to the primary plane. Get the plane
463 * state and set the property directly.
464 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200465
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200466 plane_state = drm_atomic_get_plane_state(state->state, plane);
467 if (IS_ERR(plane_state))
468 return PTR_ERR(plane_state);
469
470 return drm_atomic_plane_set_property(plane, plane_state,
471 property, val);
472 }
473
474 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200475}
476
477static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
478 const struct drm_crtc_state *state,
479 struct drm_property *property,
480 uint64_t *val)
481{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300482 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200483 /*
484 * Delegate property get to the primary plane. The
485 * drm_atomic_plane_get_property() function isn't exported, but
486 * can be called through drm_object_property_get_value() as that
487 * will call drm_atomic_get_property() for atomic drivers.
488 */
489 return drm_object_property_get_value(&crtc->primary->base,
490 property, val);
491 }
492
493 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500494}
495
Rob Clarkcd5351f2011-11-12 12:09:40 -0600496static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200497 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200498 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600499 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200500 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300501 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200502 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200503 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
504 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200505 .atomic_set_property = omap_crtc_atomic_set_property,
506 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200507 .enable_vblank = omap_irq_enable_vblank,
508 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600509};
510
511static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200512 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200513 .disable = omap_crtc_disable,
514 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300515 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200516 .atomic_begin = omap_crtc_atomic_begin,
517 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600518};
519
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200520/* -----------------------------------------------------------------------------
521 * Init and Cleanup
522 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300523
Rob Clarkf5f94542012-12-04 13:59:12 -0600524static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200525 [OMAP_DSS_CHANNEL_LCD] = "lcd",
526 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
527 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
528 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600529};
530
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300531void omap_crtc_pre_init(void)
532{
533 dss_install_mgr_ops(&mgr_ops);
534}
535
Archit Taneja3a01ab22014-01-02 14:49:51 +0530536void omap_crtc_pre_uninit(void)
537{
538 dss_uninstall_mgr_ops();
539}
540
Rob Clarkcd5351f2011-11-12 12:09:40 -0600541/* initialize crtc */
542struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600543 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600544{
545 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600546 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200547 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600548
Rob Clarkf5f94542012-12-04 13:59:12 -0600549 DBG("%s", channel_names[channel]);
550
551 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800552 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200553 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600554
Rob Clarkcd5351f2011-11-12 12:09:40 -0600555 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600556
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300557 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600558
Archit Taneja0d8f3712013-03-26 19:15:19 +0530559 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530560 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530561
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200562 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200563 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200564 if (ret < 0) {
565 kfree(omap_crtc);
566 return NULL;
567 }
568
Rob Clarkcd5351f2011-11-12 12:09:40 -0600569 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
570
Jyri Sarha492a4262016-06-07 15:09:17 +0300571 /* The dispc API adapts to what ever size, but the HW supports
572 * 256 element gamma table for LCDs and 1024 element table for
573 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
574 * tables so lets use that. Size of HW gamma table can be
575 * extracted with dispc_mgr_gamma_size(). If it returns 0
576 * gamma table is not supprted.
577 */
578 if (dispc_mgr_gamma_size(channel)) {
579 uint gamma_lut_size = 256;
580
581 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
582 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
583 }
584
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200585 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500586
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300587 omap_crtcs[channel] = omap_crtc;
588
Rob Clarkcd5351f2011-11-12 12:09:40 -0600589 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600590}