blob: 046d199ef036760dfa144ba968a735a1158f042f [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Tomi Valkeinena36af732015-02-26 15:20:24 +020039 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030040
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030041 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042 bool pending;
43 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030044 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060045};
46
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020047/* -----------------------------------------------------------------------------
48 * Helper Functions
49 */
50
Archit Taneja0d8f3712013-03-26 19:15:19 +053051uint32_t pipe2vbl(struct drm_crtc *crtc)
52{
53 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
54
55 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
56}
57
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030058struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020059{
60 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030061 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020062}
63
64enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
65{
66 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
67 return omap_crtc->channel;
68}
69
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030070static bool omap_crtc_is_pending(struct drm_crtc *crtc)
71{
72 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
73 unsigned long flags;
74 bool pending;
75
76 spin_lock_irqsave(&crtc->dev->event_lock, flags);
77 pending = omap_crtc->pending;
78 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
79
80 return pending;
81}
82
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030083int omap_crtc_wait_pending(struct drm_crtc *crtc)
84{
85 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
86
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020087 /*
88 * Timeout is set to a "sufficiently" high value, which should cover
89 * a single frame refresh even on slower displays.
90 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030091 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030092 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020093 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030094}
95
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020096/* -----------------------------------------------------------------------------
97 * DSS Manager Functions
98 */
99
Rob Clarkf5f94542012-12-04 13:59:12 -0600100/*
101 * Manager-ops, callbacks from output when they need to configure
102 * the upstream part of the video pipe.
103 *
104 * Most of these we can ignore until we add support for command-mode
105 * panels.. for video-mode the crtc-helpers already do an adequate
106 * job of sequencing the setup of the video pipe in the proper order
107 */
108
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300109/* ovl-mgr-id -> crtc */
110static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300111static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300112
Rob Clarkf5f94542012-12-04 13:59:12 -0600113/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200114static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300115 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300116{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200117 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118 return -EINVAL;
119
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200120 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300121 return -EINVAL;
122
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200123 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200124 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300125
126 return 0;
127}
128
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200129static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300130 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300131{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200132 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200133 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300134}
135
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200136static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600137{
138}
139
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300140/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200141static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
142{
143 struct drm_device *dev = crtc->dev;
144 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
145 enum omap_channel channel = omap_crtc->channel;
146 struct omap_irq_wait *wait;
147 u32 framedone_irq, vsync_irq;
148 int ret;
149
Laurent Pinchart03af8152016-04-18 03:09:48 +0300150 if (WARN_ON(omap_crtc->enabled == enable))
151 return;
152
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300153 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200154 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300155 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200156 return;
157 }
158
Tomi Valkeinenef422282015-02-26 15:20:25 +0200159 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
160 /*
161 * Digit output produces some sync lost interrupts during the
162 * first frame when enabling, so we need to ignore those.
163 */
164 omap_crtc->ignore_digit_sync_lost = true;
165 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200166
167 framedone_irq = dispc_mgr_get_framedone_irq(channel);
168 vsync_irq = dispc_mgr_get_vsync_irq(channel);
169
170 if (enable) {
171 wait = omap_irq_wait_init(dev, vsync_irq, 1);
172 } else {
173 /*
174 * When we disable the digit output, we need to wait for
175 * FRAMEDONE to know that DISPC has finished with the output.
176 *
177 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
178 * that case we need to use vsync interrupt, and wait for both
179 * even and odd frames.
180 */
181
182 if (framedone_irq)
183 wait = omap_irq_wait_init(dev, framedone_irq, 1);
184 else
185 wait = omap_irq_wait_init(dev, vsync_irq, 2);
186 }
187
188 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300189 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200190
191 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
192 if (ret) {
193 dev_err(dev->dev, "%s: timeout waiting for %s\n",
194 omap_crtc->name, enable ? "enable" : "disable");
195 }
196
Tomi Valkeinenef422282015-02-26 15:20:25 +0200197 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
198 omap_crtc->ignore_digit_sync_lost = false;
199 /* make sure the irq handler sees the value above */
200 mb();
201 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200202}
203
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300204
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200205static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600206{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200207 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200208 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300209
Laurent Pinchartdee82602015-03-06 19:00:18 +0200210 memset(&info, 0, sizeof(info));
211 info.default_color = 0x00000000;
212 info.trans_key = 0x00000000;
213 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
214 info.trans_enabled = false;
215
216 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300217 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300218 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200219 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300220
Rob Clarkf5f94542012-12-04 13:59:12 -0600221 return 0;
222}
223
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200224static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600225{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200226 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300227
Laurent Pinchart8472b572015-01-15 00:45:17 +0200228 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600229}
230
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200231static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300232 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600233{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200234 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600235 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300236 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600237}
238
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200239static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600240 const struct dss_lcd_mgr_config *config)
241{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200242 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600243 DBG("%s", omap_crtc->name);
244 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
245}
246
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200247static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200248 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600249 void (*handler)(void *), void *data)
250{
251 return 0;
252}
253
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200254static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200255 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600256 void (*handler)(void *), void *data)
257{
258}
259
260static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200261 .connect = omap_crtc_dss_connect,
262 .disconnect = omap_crtc_dss_disconnect,
263 .start_update = omap_crtc_dss_start_update,
264 .enable = omap_crtc_dss_enable,
265 .disable = omap_crtc_dss_disable,
266 .set_timings = omap_crtc_dss_set_timings,
267 .set_lcd_config = omap_crtc_dss_set_lcd_config,
268 .register_framedone_handler = omap_crtc_dss_register_framedone,
269 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600270};
271
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200272/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200273 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200274 */
275
Laurent Pincharte0519af2015-05-28 00:21:29 +0300276void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200277{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300278 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200279
280 if (omap_crtc->ignore_digit_sync_lost) {
281 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
282 if (!irqstatus)
283 return;
284 }
285
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200286 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200287}
288
Laurent Pinchart14389a32016-04-19 01:43:03 +0300289void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200290{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300291 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
292 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200293
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300294 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300295 /*
296 * If the dispc is busy we're racing the flush operation. Try again on
297 * the next vblank interrupt.
298 */
299 if (dispc_mgr_go_busy(omap_crtc->channel)) {
300 spin_unlock(&crtc->dev->event_lock);
301 return;
302 }
303
304 /* Send the vblank event if one has been requested. */
305 if (omap_crtc->event) {
306 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
307 omap_crtc->event = NULL;
308 }
309
310 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300311 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300312 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300313
Laurent Pinchart14389a32016-04-19 01:43:03 +0300314 if (pending)
315 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200316
Laurent Pinchart14389a32016-04-19 01:43:03 +0300317 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300318 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300319
320 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200321}
322
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200323/* -----------------------------------------------------------------------------
324 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600325 */
326
Rob Clarkcd5351f2011-11-12 12:09:40 -0600327static void omap_crtc_destroy(struct drm_crtc *crtc)
328{
329 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600330
331 DBG("%s", omap_crtc->name);
332
Rob Clarkcd5351f2011-11-12 12:09:40 -0600333 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600334
Rob Clarkcd5351f2011-11-12 12:09:40 -0600335 kfree(omap_crtc);
336}
337
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200338static void omap_crtc_enable(struct drm_crtc *crtc)
339{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200340 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300341 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200342
343 DBG("%s", omap_crtc->name);
344
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300345 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300346 drm_crtc_vblank_on(crtc);
347 ret = drm_crtc_vblank_get(crtc);
348 WARN_ON(ret != 0);
349
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300350 WARN_ON(omap_crtc->pending);
351 omap_crtc->pending = true;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300352 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353}
354
355static void omap_crtc_disable(struct drm_crtc *crtc)
356{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200357 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358
359 DBG("%s", omap_crtc->name);
360
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200361 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200362}
363
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200364static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600365{
366 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200367 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600368
369 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200370 omap_crtc->name, mode->base.id, mode->name,
371 mode->vrefresh, mode->clock,
372 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
373 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
374 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600375
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300376 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
377 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
378 DISPLAY_FLAGS_PIXDATA_POSEDGE |
379 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600380}
381
Jyri Sarha492a4262016-06-07 15:09:17 +0300382static int omap_crtc_atomic_check(struct drm_crtc *crtc,
383 struct drm_crtc_state *state)
384{
385 if (state->color_mgmt_changed && state->gamma_lut) {
386 uint length = state->gamma_lut->length /
387 sizeof(struct drm_color_lut);
388
389 if (length < 2)
390 return -EINVAL;
391 }
392
393 return 0;
394}
395
Daniel Vetterc201d002015-08-06 14:09:35 +0200396static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300397 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200398{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200399}
400
Daniel Vetterc201d002015-08-06 14:09:35 +0200401static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300402 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200403{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300404 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300405 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300406
Jyri Sarha492a4262016-06-07 15:09:17 +0300407 if (crtc->state->color_mgmt_changed) {
408 struct drm_color_lut *lut = NULL;
409 uint length = 0;
410
411 if (crtc->state->gamma_lut) {
412 lut = (struct drm_color_lut *)
413 crtc->state->gamma_lut->data;
414 length = crtc->state->gamma_lut->length /
415 sizeof(*lut);
416 }
417 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
418 }
419
Laurent Pinchartdadf4652016-06-06 04:25:04 +0300420 /*
421 * Only flush the CRTC if it is currently enabled. CRTCs that require a
422 * mode set are disabled prior plane updates and enabled afterwards.
423 * They are thus not active (regardless of what their CRTC core state
424 * reports) and the DRM core could thus call this function even though
425 * the CRTC is currently disabled. Do nothing in that case.
426 */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300427 if (!omap_crtc->enabled)
428 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300429
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300430 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300431
Laurent Pinchart14389a32016-04-19 01:43:03 +0300432 ret = drm_crtc_vblank_get(crtc);
433 WARN_ON(ret != 0);
434
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300435 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300436 dispc_mgr_go(omap_crtc->channel);
437
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300438 WARN_ON(omap_crtc->pending);
439 omap_crtc->pending = true;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300440
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300441 if (crtc->state->event)
Laurent Pinchart577d3982016-04-19 01:15:11 +0300442 omap_crtc->event = crtc->state->event;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300443 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200444}
445
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300446static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200447 struct drm_property *property)
448{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300449 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200450 struct omap_drm_private *priv = dev->dev_private;
451
452 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300453 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200454}
455
Laurent Pinchartafc34932015-03-06 18:35:16 +0200456static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
457 struct drm_crtc_state *state,
458 struct drm_property *property,
459 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500460{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300461 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200462 struct drm_plane_state *plane_state;
463 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200464
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200465 /*
466 * Delegate property set to the primary plane. Get the plane
467 * state and set the property directly.
468 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200469
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200470 plane_state = drm_atomic_get_plane_state(state->state, plane);
471 if (IS_ERR(plane_state))
472 return PTR_ERR(plane_state);
473
474 return drm_atomic_plane_set_property(plane, plane_state,
475 property, val);
476 }
477
478 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200479}
480
481static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
482 const struct drm_crtc_state *state,
483 struct drm_property *property,
484 uint64_t *val)
485{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300486 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200487 /*
488 * Delegate property get to the primary plane. The
489 * drm_atomic_plane_get_property() function isn't exported, but
490 * can be called through drm_object_property_get_value() as that
491 * will call drm_atomic_get_property() for atomic drivers.
492 */
493 return drm_object_property_get_value(&crtc->primary->base,
494 property, val);
495 }
496
497 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500498}
499
Rob Clarkcd5351f2011-11-12 12:09:40 -0600500static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200501 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200502 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600503 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200504 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300505 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200506 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200507 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
508 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200509 .atomic_set_property = omap_crtc_atomic_set_property,
510 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600511};
512
513static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200514 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200515 .disable = omap_crtc_disable,
516 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300517 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200518 .atomic_begin = omap_crtc_atomic_begin,
519 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600520};
521
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200522/* -----------------------------------------------------------------------------
523 * Init and Cleanup
524 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300525
Rob Clarkf5f94542012-12-04 13:59:12 -0600526static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200527 [OMAP_DSS_CHANNEL_LCD] = "lcd",
528 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
529 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
530 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600531};
532
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300533void omap_crtc_pre_init(void)
534{
535 dss_install_mgr_ops(&mgr_ops);
536}
537
Archit Taneja3a01ab22014-01-02 14:49:51 +0530538void omap_crtc_pre_uninit(void)
539{
540 dss_uninstall_mgr_ops();
541}
542
Rob Clarkcd5351f2011-11-12 12:09:40 -0600543/* initialize crtc */
544struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600545 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600546{
547 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600548 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200549 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600550
Rob Clarkf5f94542012-12-04 13:59:12 -0600551 DBG("%s", channel_names[channel]);
552
553 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800554 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200555 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600556
Rob Clarkcd5351f2011-11-12 12:09:40 -0600557 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600558
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300559 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600560
Archit Taneja0d8f3712013-03-26 19:15:19 +0530561 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530562 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530563
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200564 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200565 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200566 if (ret < 0) {
567 kfree(omap_crtc);
568 return NULL;
569 }
570
Rob Clarkcd5351f2011-11-12 12:09:40 -0600571 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
572
Jyri Sarha492a4262016-06-07 15:09:17 +0300573 /* The dispc API adapts to what ever size, but the HW supports
574 * 256 element gamma table for LCDs and 1024 element table for
575 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
576 * tables so lets use that. Size of HW gamma table can be
577 * extracted with dispc_mgr_gamma_size(). If it returns 0
578 * gamma table is not supprted.
579 */
580 if (dispc_mgr_gamma_size(channel)) {
581 uint gamma_lut_size = 256;
582
583 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
584 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
585 }
586
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200587 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500588
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300589 omap_crtcs[channel] = omap_crtc;
590
Rob Clarkcd5351f2011-11-12 12:09:40 -0600591 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600592}