Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_crtc.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 20 | #include <drm/drm_atomic.h> |
| 21 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 22 | #include <drm/drm_crtc.h> |
| 23 | #include <drm/drm_crtc_helper.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 24 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 25 | #include <drm/drm_plane_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 26 | |
| 27 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 28 | |
| 29 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 30 | |
| 31 | struct omap_crtc { |
| 32 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 33 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 34 | const char *name; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 35 | enum omap_channel channel; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 36 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 37 | struct videomode vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 38 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 39 | bool ignore_digit_sync_lost; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 40 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 41 | bool enabled; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 42 | bool pending; |
| 43 | wait_queue_head_t pending_wait; |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 44 | struct drm_pending_vblank_event *event; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 45 | }; |
| 46 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 47 | /* ----------------------------------------------------------------------------- |
| 48 | * Helper Functions |
| 49 | */ |
| 50 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 51 | uint32_t pipe2vbl(struct drm_crtc *crtc) |
| 52 | { |
| 53 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 54 | |
| 55 | return dispc_mgr_get_vsync_irq(omap_crtc->channel); |
| 56 | } |
| 57 | |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 58 | struct videomode *omap_crtc_timings(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 59 | { |
| 60 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 61 | return &omap_crtc->vm; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 65 | { |
| 66 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 67 | return omap_crtc->channel; |
| 68 | } |
| 69 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 70 | static bool omap_crtc_is_pending(struct drm_crtc *crtc) |
| 71 | { |
| 72 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 73 | unsigned long flags; |
| 74 | bool pending; |
| 75 | |
| 76 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 77 | pending = omap_crtc->pending; |
| 78 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 79 | |
| 80 | return pending; |
| 81 | } |
| 82 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 83 | int omap_crtc_wait_pending(struct drm_crtc *crtc) |
| 84 | { |
| 85 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 86 | |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 87 | /* |
| 88 | * Timeout is set to a "sufficiently" high value, which should cover |
| 89 | * a single frame refresh even on slower displays. |
| 90 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 91 | return wait_event_timeout(omap_crtc->pending_wait, |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 92 | !omap_crtc_is_pending(crtc), |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 93 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 94 | } |
| 95 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 96 | /* ----------------------------------------------------------------------------- |
| 97 | * DSS Manager Functions |
| 98 | */ |
| 99 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 100 | /* |
| 101 | * Manager-ops, callbacks from output when they need to configure |
| 102 | * the upstream part of the video pipe. |
| 103 | * |
| 104 | * Most of these we can ignore until we add support for command-mode |
| 105 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 106 | * job of sequencing the setup of the video pipe in the proper order |
| 107 | */ |
| 108 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 109 | /* ovl-mgr-id -> crtc */ |
| 110 | static struct omap_crtc *omap_crtcs[8]; |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 111 | static struct omap_dss_device *omap_crtc_output[8]; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 112 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 113 | /* we can probably ignore these until we support command-mode panels: */ |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 114 | static int omap_crtc_dss_connect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 115 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 116 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 117 | if (omap_crtc_output[channel]) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 118 | return -EINVAL; |
| 119 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 120 | if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 121 | return -EINVAL; |
| 122 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 123 | omap_crtc_output[channel] = dst; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 124 | dst->dispc_channel_connected = true; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 125 | |
| 126 | return 0; |
| 127 | } |
| 128 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 129 | static void omap_crtc_dss_disconnect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 130 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 131 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 132 | omap_crtc_output[channel] = NULL; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 133 | dst->dispc_channel_connected = false; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 134 | } |
| 135 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 136 | static void omap_crtc_dss_start_update(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 137 | { |
| 138 | } |
| 139 | |
Laurent Pinchart | 4029755e | 2015-05-28 02:34:05 +0300 | [diff] [blame] | 140 | /* Called only from the encoder enable/disable and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 141 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 142 | { |
| 143 | struct drm_device *dev = crtc->dev; |
| 144 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 145 | enum omap_channel channel = omap_crtc->channel; |
| 146 | struct omap_irq_wait *wait; |
| 147 | u32 framedone_irq, vsync_irq; |
| 148 | int ret; |
| 149 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 150 | if (WARN_ON(omap_crtc->enabled == enable)) |
| 151 | return; |
| 152 | |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 153 | if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) { |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 154 | dispc_mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 155 | omap_crtc->enabled = enable; |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 156 | return; |
| 157 | } |
| 158 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 159 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 160 | /* |
| 161 | * Digit output produces some sync lost interrupts during the |
| 162 | * first frame when enabling, so we need to ignore those. |
| 163 | */ |
| 164 | omap_crtc->ignore_digit_sync_lost = true; |
| 165 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 166 | |
| 167 | framedone_irq = dispc_mgr_get_framedone_irq(channel); |
| 168 | vsync_irq = dispc_mgr_get_vsync_irq(channel); |
| 169 | |
| 170 | if (enable) { |
| 171 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 172 | } else { |
| 173 | /* |
| 174 | * When we disable the digit output, we need to wait for |
| 175 | * FRAMEDONE to know that DISPC has finished with the output. |
| 176 | * |
| 177 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 178 | * that case we need to use vsync interrupt, and wait for both |
| 179 | * even and odd frames. |
| 180 | */ |
| 181 | |
| 182 | if (framedone_irq) |
| 183 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 184 | else |
| 185 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 186 | } |
| 187 | |
| 188 | dispc_mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 189 | omap_crtc->enabled = enable; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 190 | |
| 191 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 192 | if (ret) { |
| 193 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 194 | omap_crtc->name, enable ? "enable" : "disable"); |
| 195 | } |
| 196 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 197 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 198 | omap_crtc->ignore_digit_sync_lost = false; |
| 199 | /* make sure the irq handler sees the value above */ |
| 200 | mb(); |
| 201 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 202 | } |
| 203 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 204 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 205 | static int omap_crtc_dss_enable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 206 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 207 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Laurent Pinchart | dee8260 | 2015-03-06 19:00:18 +0200 | [diff] [blame] | 208 | struct omap_overlay_manager_info info; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 209 | |
Laurent Pinchart | dee8260 | 2015-03-06 19:00:18 +0200 | [diff] [blame] | 210 | memset(&info, 0, sizeof(info)); |
| 211 | info.default_color = 0x00000000; |
| 212 | info.trans_key = 0x00000000; |
| 213 | info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST; |
| 214 | info.trans_enabled = false; |
| 215 | |
| 216 | dispc_mgr_setup(omap_crtc->channel, &info); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 217 | dispc_mgr_set_timings(omap_crtc->channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 218 | &omap_crtc->vm); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 219 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 220 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 221 | return 0; |
| 222 | } |
| 223 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 224 | static void omap_crtc_dss_disable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 225 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 226 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 227 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 228 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 229 | } |
| 230 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 231 | static void omap_crtc_dss_set_timings(enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 232 | const struct videomode *vm) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 233 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 234 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 235 | DBG("%s", omap_crtc->name); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 236 | omap_crtc->vm = *vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 237 | } |
| 238 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 239 | static void omap_crtc_dss_set_lcd_config(enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 240 | const struct dss_lcd_mgr_config *config) |
| 241 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 242 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 243 | DBG("%s", omap_crtc->name); |
| 244 | dispc_mgr_set_lcd_config(omap_crtc->channel, config); |
| 245 | } |
| 246 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 247 | static int omap_crtc_dss_register_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 248 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 249 | void (*handler)(void *), void *data) |
| 250 | { |
| 251 | return 0; |
| 252 | } |
| 253 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 254 | static void omap_crtc_dss_unregister_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 255 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 256 | void (*handler)(void *), void *data) |
| 257 | { |
| 258 | } |
| 259 | |
| 260 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 261 | .connect = omap_crtc_dss_connect, |
| 262 | .disconnect = omap_crtc_dss_disconnect, |
| 263 | .start_update = omap_crtc_dss_start_update, |
| 264 | .enable = omap_crtc_dss_enable, |
| 265 | .disable = omap_crtc_dss_disable, |
| 266 | .set_timings = omap_crtc_dss_set_timings, |
| 267 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 268 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 269 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 270 | }; |
| 271 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 272 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 273 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 274 | */ |
| 275 | |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 276 | void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 277 | { |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 278 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 279 | |
| 280 | if (omap_crtc->ignore_digit_sync_lost) { |
| 281 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 282 | if (!irqstatus) |
| 283 | return; |
| 284 | } |
| 285 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 286 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 287 | } |
| 288 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 289 | void omap_crtc_vblank_irq(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 290 | { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 291 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 292 | bool pending; |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 293 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 294 | spin_lock(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 295 | /* |
| 296 | * If the dispc is busy we're racing the flush operation. Try again on |
| 297 | * the next vblank interrupt. |
| 298 | */ |
| 299 | if (dispc_mgr_go_busy(omap_crtc->channel)) { |
| 300 | spin_unlock(&crtc->dev->event_lock); |
| 301 | return; |
| 302 | } |
| 303 | |
| 304 | /* Send the vblank event if one has been requested. */ |
| 305 | if (omap_crtc->event) { |
| 306 | drm_crtc_send_vblank_event(crtc, omap_crtc->event); |
| 307 | omap_crtc->event = NULL; |
| 308 | } |
| 309 | |
| 310 | pending = omap_crtc->pending; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 311 | omap_crtc->pending = false; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 312 | spin_unlock(&crtc->dev->event_lock); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 313 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 314 | if (pending) |
| 315 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 316 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 317 | /* Wake up omap_atomic_complete. */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 318 | wake_up(&omap_crtc->pending_wait); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 319 | |
| 320 | DBG("%s: apply done", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 321 | } |
| 322 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 323 | /* ----------------------------------------------------------------------------- |
| 324 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 325 | */ |
| 326 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 327 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 328 | { |
| 329 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 330 | |
| 331 | DBG("%s", omap_crtc->name); |
| 332 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 333 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 334 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 335 | kfree(omap_crtc); |
| 336 | } |
| 337 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 338 | static void omap_crtc_enable(struct drm_crtc *crtc) |
| 339 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 340 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 341 | int ret; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 342 | |
| 343 | DBG("%s", omap_crtc->name); |
| 344 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 345 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 346 | drm_crtc_vblank_on(crtc); |
| 347 | ret = drm_crtc_vblank_get(crtc); |
| 348 | WARN_ON(ret != 0); |
| 349 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 350 | WARN_ON(omap_crtc->pending); |
| 351 | omap_crtc->pending = true; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 352 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | static void omap_crtc_disable(struct drm_crtc *crtc) |
| 356 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 357 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 358 | |
| 359 | DBG("%s", omap_crtc->name); |
| 360 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 361 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 362 | } |
| 363 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 364 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 365 | { |
| 366 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 367 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 368 | |
| 369 | DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 370 | omap_crtc->name, mode->base.id, mode->name, |
| 371 | mode->vrefresh, mode->clock, |
| 372 | mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal, |
| 373 | mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal, |
| 374 | mode->type, mode->flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 375 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 376 | drm_display_mode_to_videomode(mode, &omap_crtc->vm); |
| 377 | omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH | |
| 378 | DISPLAY_FLAGS_PIXDATA_POSEDGE | |
| 379 | DISPLAY_FLAGS_SYNC_NEGEDGE; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 380 | } |
| 381 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 382 | static int omap_crtc_atomic_check(struct drm_crtc *crtc, |
| 383 | struct drm_crtc_state *state) |
| 384 | { |
| 385 | if (state->color_mgmt_changed && state->gamma_lut) { |
| 386 | uint length = state->gamma_lut->length / |
| 387 | sizeof(struct drm_color_lut); |
| 388 | |
| 389 | if (length < 2) |
| 390 | return -EINVAL; |
| 391 | } |
| 392 | |
| 393 | return 0; |
| 394 | } |
| 395 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 396 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 397 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 398 | { |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 399 | } |
| 400 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 401 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 402 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 403 | { |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 404 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 405 | int ret; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 406 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 407 | if (crtc->state->color_mgmt_changed) { |
| 408 | struct drm_color_lut *lut = NULL; |
| 409 | uint length = 0; |
| 410 | |
| 411 | if (crtc->state->gamma_lut) { |
| 412 | lut = (struct drm_color_lut *) |
| 413 | crtc->state->gamma_lut->data; |
| 414 | length = crtc->state->gamma_lut->length / |
| 415 | sizeof(*lut); |
| 416 | } |
| 417 | dispc_mgr_set_gamma(omap_crtc->channel, lut, length); |
| 418 | } |
| 419 | |
Laurent Pinchart | dadf465 | 2016-06-06 04:25:04 +0300 | [diff] [blame] | 420 | /* |
| 421 | * Only flush the CRTC if it is currently enabled. CRTCs that require a |
| 422 | * mode set are disabled prior plane updates and enabled afterwards. |
| 423 | * They are thus not active (regardless of what their CRTC core state |
| 424 | * reports) and the DRM core could thus call this function even though |
| 425 | * the CRTC is currently disabled. Do nothing in that case. |
| 426 | */ |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 427 | if (!omap_crtc->enabled) |
| 428 | return; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 429 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 430 | DBG("%s: GO", omap_crtc->name); |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 431 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 432 | ret = drm_crtc_vblank_get(crtc); |
| 433 | WARN_ON(ret != 0); |
| 434 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 435 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame^] | 436 | dispc_mgr_go(omap_crtc->channel); |
| 437 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 438 | WARN_ON(omap_crtc->pending); |
| 439 | omap_crtc->pending = true; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 440 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 441 | if (crtc->state->event) |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 442 | omap_crtc->event = crtc->state->event; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 443 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 444 | } |
| 445 | |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 446 | static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc, |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 447 | struct drm_property *property) |
| 448 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 449 | struct drm_device *dev = crtc->dev; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 450 | struct omap_drm_private *priv = dev->dev_private; |
| 451 | |
| 452 | return property == priv->zorder_prop || |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 453 | property == crtc->primary->rotation_property; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 454 | } |
| 455 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 456 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 457 | struct drm_crtc_state *state, |
| 458 | struct drm_property *property, |
| 459 | uint64_t val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 460 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 461 | if (omap_crtc_is_plane_prop(crtc, property)) { |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 462 | struct drm_plane_state *plane_state; |
| 463 | struct drm_plane *plane = crtc->primary; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 464 | |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 465 | /* |
| 466 | * Delegate property set to the primary plane. Get the plane |
| 467 | * state and set the property directly. |
| 468 | */ |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 469 | |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 470 | plane_state = drm_atomic_get_plane_state(state->state, plane); |
| 471 | if (IS_ERR(plane_state)) |
| 472 | return PTR_ERR(plane_state); |
| 473 | |
| 474 | return drm_atomic_plane_set_property(plane, plane_state, |
| 475 | property, val); |
| 476 | } |
| 477 | |
| 478 | return -EINVAL; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 479 | } |
| 480 | |
| 481 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 482 | const struct drm_crtc_state *state, |
| 483 | struct drm_property *property, |
| 484 | uint64_t *val) |
| 485 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 486 | if (omap_crtc_is_plane_prop(crtc, property)) { |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 487 | /* |
| 488 | * Delegate property get to the primary plane. The |
| 489 | * drm_atomic_plane_get_property() function isn't exported, but |
| 490 | * can be called through drm_object_property_get_value() as that |
| 491 | * will call drm_atomic_get_property() for atomic drivers. |
| 492 | */ |
| 493 | return drm_object_property_get_value(&crtc->primary->base, |
| 494 | property, val); |
| 495 | } |
| 496 | |
| 497 | return -EINVAL; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 498 | } |
| 499 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 500 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 501 | .reset = drm_atomic_helper_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 502 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 503 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 504 | .page_flip = drm_atomic_helper_page_flip, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 505 | .gamma_set = drm_atomic_helper_legacy_gamma_set, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 506 | .set_property = drm_atomic_helper_crtc_set_property, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 507 | .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, |
| 508 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 509 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 510 | .atomic_get_property = omap_crtc_atomic_get_property, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 511 | }; |
| 512 | |
| 513 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 514 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 515 | .disable = omap_crtc_disable, |
| 516 | .enable = omap_crtc_enable, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 517 | .atomic_check = omap_crtc_atomic_check, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 518 | .atomic_begin = omap_crtc_atomic_begin, |
| 519 | .atomic_flush = omap_crtc_atomic_flush, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 520 | }; |
| 521 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 522 | /* ----------------------------------------------------------------------------- |
| 523 | * Init and Cleanup |
| 524 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 525 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 526 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 527 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 528 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 529 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 530 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 531 | }; |
| 532 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 533 | void omap_crtc_pre_init(void) |
| 534 | { |
| 535 | dss_install_mgr_ops(&mgr_ops); |
| 536 | } |
| 537 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 538 | void omap_crtc_pre_uninit(void) |
| 539 | { |
| 540 | dss_uninstall_mgr_ops(); |
| 541 | } |
| 542 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 543 | /* initialize crtc */ |
| 544 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 545 | struct drm_plane *plane, enum omap_channel channel, int id) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 546 | { |
| 547 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 548 | struct omap_crtc *omap_crtc; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 549 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 550 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 551 | DBG("%s", channel_names[channel]); |
| 552 | |
| 553 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 554 | if (!omap_crtc) |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 555 | return NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 556 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 557 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 558 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 559 | init_waitqueue_head(&omap_crtc->pending_wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 560 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 561 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 562 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 563 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 564 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
Ville Syrjälä | f988287 | 2015-12-09 16:19:31 +0200 | [diff] [blame] | 565 | &omap_crtc_funcs, NULL); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 566 | if (ret < 0) { |
| 567 | kfree(omap_crtc); |
| 568 | return NULL; |
| 569 | } |
| 570 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 571 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 572 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 573 | /* The dispc API adapts to what ever size, but the HW supports |
| 574 | * 256 element gamma table for LCDs and 1024 element table for |
| 575 | * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma |
| 576 | * tables so lets use that. Size of HW gamma table can be |
| 577 | * extracted with dispc_mgr_gamma_size(). If it returns 0 |
| 578 | * gamma table is not supprted. |
| 579 | */ |
| 580 | if (dispc_mgr_gamma_size(channel)) { |
| 581 | uint gamma_lut_size = 256; |
| 582 | |
| 583 | drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size); |
| 584 | drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size); |
| 585 | } |
| 586 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 587 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 588 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 589 | omap_crtcs[channel] = omap_crtc; |
| 590 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 591 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 592 | } |