blob: 7dd3d44a93e5b85c42ab31cdcb88808ce7bb1473 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
37 /*
38 * Temporary: eventually this will go away, but it is needed
39 * for now to keep the output's happy. (They only need
40 * mgr->id.) Eventually this will be replaced w/ something
41 * more common-panel-framework-y
42 */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030043 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -060044
45 struct omap_video_timings timings;
Rob Clarkf5f94542012-12-04 13:59:12 -060046
Laurent Pincharta42133a2015-01-17 19:09:26 +020047 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060048 struct omap_drm_irq error_irq;
49
Tomi Valkeinena36af732015-02-26 15:20:24 +020050 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051
52 bool pending;
53 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060054};
55
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020056/* -----------------------------------------------------------------------------
57 * Helper Functions
58 */
59
Archit Taneja0d8f3712013-03-26 19:15:19 +053060uint32_t pipe2vbl(struct drm_crtc *crtc)
61{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
63
64 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
65}
66
Laurent Pinchart4029755e2015-05-28 02:34:05 +030067struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020068{
69 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
70 return &omap_crtc->timings;
71}
72
73enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
74{
75 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
76 return omap_crtc->channel;
77}
78
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030079int omap_crtc_wait_pending(struct drm_crtc *crtc)
80{
81 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
82
83 return wait_event_timeout(omap_crtc->pending_wait,
84 !omap_crtc->pending,
85 msecs_to_jiffies(50));
86}
87
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020088/* -----------------------------------------------------------------------------
89 * DSS Manager Functions
90 */
91
Rob Clarkf5f94542012-12-04 13:59:12 -060092/*
93 * Manager-ops, callbacks from output when they need to configure
94 * the upstream part of the video pipe.
95 *
96 * Most of these we can ignore until we add support for command-mode
97 * panels.. for video-mode the crtc-helpers already do an adequate
98 * job of sequencing the setup of the video pipe in the proper order
99 */
100
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300101/* ovl-mgr-id -> crtc */
102static struct omap_crtc *omap_crtcs[8];
103
Rob Clarkf5f94542012-12-04 13:59:12 -0600104/* we can probably ignore these until we support command-mode panels: */
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200105static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300106 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300107{
108 if (mgr->output)
109 return -EINVAL;
110
111 if ((mgr->supported_outputs & dst->id) == 0)
112 return -EINVAL;
113
114 dst->manager = mgr;
115 mgr->output = dst;
116
117 return 0;
118}
119
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200120static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300121 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300122{
123 mgr->output->manager = NULL;
124 mgr->output = NULL;
125}
126
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200127static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600128{
129}
130
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300131/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200132static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
133{
134 struct drm_device *dev = crtc->dev;
135 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
136 enum omap_channel channel = omap_crtc->channel;
137 struct omap_irq_wait *wait;
138 u32 framedone_irq, vsync_irq;
139 int ret;
140
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200141 if (omap_crtc->mgr->output->output_type == OMAP_DISPLAY_TYPE_HDMI) {
142 dispc_mgr_enable(channel, enable);
143 return;
144 }
145
Laurent Pinchart8472b572015-01-15 00:45:17 +0200146 if (dispc_mgr_is_enabled(channel) == enable)
147 return;
148
Tomi Valkeinenef422282015-02-26 15:20:25 +0200149 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
150 /*
151 * Digit output produces some sync lost interrupts during the
152 * first frame when enabling, so we need to ignore those.
153 */
154 omap_crtc->ignore_digit_sync_lost = true;
155 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200156
157 framedone_irq = dispc_mgr_get_framedone_irq(channel);
158 vsync_irq = dispc_mgr_get_vsync_irq(channel);
159
160 if (enable) {
161 wait = omap_irq_wait_init(dev, vsync_irq, 1);
162 } else {
163 /*
164 * When we disable the digit output, we need to wait for
165 * FRAMEDONE to know that DISPC has finished with the output.
166 *
167 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
168 * that case we need to use vsync interrupt, and wait for both
169 * even and odd frames.
170 */
171
172 if (framedone_irq)
173 wait = omap_irq_wait_init(dev, framedone_irq, 1);
174 else
175 wait = omap_irq_wait_init(dev, vsync_irq, 2);
176 }
177
178 dispc_mgr_enable(channel, enable);
179
180 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
181 if (ret) {
182 dev_err(dev->dev, "%s: timeout waiting for %s\n",
183 omap_crtc->name, enable ? "enable" : "disable");
184 }
185
Tomi Valkeinenef422282015-02-26 15:20:25 +0200186 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
187 omap_crtc->ignore_digit_sync_lost = false;
188 /* make sure the irq handler sees the value above */
189 mb();
190 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200191}
192
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300193
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200194static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600195{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300196 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200197 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300198
Laurent Pinchartdee82602015-03-06 19:00:18 +0200199 memset(&info, 0, sizeof(info));
200 info.default_color = 0x00000000;
201 info.trans_key = 0x00000000;
202 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
203 info.trans_enabled = false;
204
205 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300206 dispc_mgr_set_timings(omap_crtc->channel,
207 &omap_crtc->timings);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200208 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300209
Rob Clarkf5f94542012-12-04 13:59:12 -0600210 return 0;
211}
212
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200213static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600214{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300215 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
216
Laurent Pinchart8472b572015-01-15 00:45:17 +0200217 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600218}
219
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200220static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600221 const struct omap_video_timings *timings)
222{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300223 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600224 DBG("%s", omap_crtc->name);
225 omap_crtc->timings = *timings;
Rob Clarkf5f94542012-12-04 13:59:12 -0600226}
227
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200228static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600229 const struct dss_lcd_mgr_config *config)
230{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300231 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600232 DBG("%s", omap_crtc->name);
233 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
234}
235
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200236static int omap_crtc_dss_register_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600237 struct omap_overlay_manager *mgr,
238 void (*handler)(void *), void *data)
239{
240 return 0;
241}
242
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200243static void omap_crtc_dss_unregister_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600244 struct omap_overlay_manager *mgr,
245 void (*handler)(void *), void *data)
246{
247}
248
249static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200250 .connect = omap_crtc_dss_connect,
251 .disconnect = omap_crtc_dss_disconnect,
252 .start_update = omap_crtc_dss_start_update,
253 .enable = omap_crtc_dss_enable,
254 .disable = omap_crtc_dss_disable,
255 .set_timings = omap_crtc_dss_set_timings,
256 .set_lcd_config = omap_crtc_dss_set_lcd_config,
257 .register_framedone_handler = omap_crtc_dss_register_framedone,
258 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600259};
260
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200261/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200262 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200263 */
264
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200265static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200266{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200267 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200268 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200269 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200270
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300271 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200272
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300273 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200274 return;
275
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300276 spin_lock_irqsave(&dev->event_lock, flags);
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200277
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300278 list_del(&event->base.link);
279
280 /*
281 * Queue the event for delivery if it's still linked to a file
282 * handle, otherwise just destroy it.
283 */
284 if (event->base.file_priv)
285 drm_crtc_send_vblank_event(crtc, event);
286 else
287 event->base.destroy(&event->base);
288
289 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200290}
291
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200292static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
293{
294 struct omap_crtc *omap_crtc =
295 container_of(irq, struct omap_crtc, error_irq);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200296
297 if (omap_crtc->ignore_digit_sync_lost) {
298 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
299 if (!irqstatus)
300 return;
301 }
302
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200303 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200304}
305
Laurent Pincharta42133a2015-01-17 19:09:26 +0200306static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200307{
308 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200309 container_of(irq, struct omap_crtc, vblank_irq);
310 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200311
Laurent Pincharta42133a2015-01-17 19:09:26 +0200312 if (dispc_mgr_go_busy(omap_crtc->channel))
313 return;
314
315 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300316
Laurent Pincharta42133a2015-01-17 19:09:26 +0200317 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
318
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300319 rmb();
320 WARN_ON(!omap_crtc->pending);
321 omap_crtc->pending = false;
322 wmb();
323
324 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200325 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200326
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300327 /* wake up omap_atomic_complete */
328 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200329}
330
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200331/* -----------------------------------------------------------------------------
332 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600333 */
334
Rob Clarkcd5351f2011-11-12 12:09:40 -0600335static void omap_crtc_destroy(struct drm_crtc *crtc)
336{
337 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600338
339 DBG("%s", omap_crtc->name);
340
Laurent Pincharta42133a2015-01-17 19:09:26 +0200341 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600342 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
343
Rob Clarkcd5351f2011-11-12 12:09:40 -0600344 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600345
Rob Clarkcd5351f2011-11-12 12:09:40 -0600346 kfree(omap_crtc);
347}
348
Rob Clarkcd5351f2011-11-12 12:09:40 -0600349static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200350 const struct drm_display_mode *mode,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600351 struct drm_display_mode *adjusted_mode)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600352{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600353 return true;
354}
355
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200356static void omap_crtc_enable(struct drm_crtc *crtc)
357{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200359
360 DBG("%s", omap_crtc->name);
361
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300362 rmb();
363 WARN_ON(omap_crtc->pending);
364 omap_crtc->pending = true;
365 wmb();
366
367 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
368
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200369 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200370}
371
372static void omap_crtc_disable(struct drm_crtc *crtc)
373{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200374 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200375
376 DBG("%s", omap_crtc->name);
377
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200378 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200379}
380
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200381static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600382{
383 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200384 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600385
386 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200387 omap_crtc->name, mode->base.id, mode->name,
388 mode->vrefresh, mode->clock,
389 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
390 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
391 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600392
393 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600394}
395
Daniel Vetterc201d002015-08-06 14:09:35 +0200396static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
397 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200398{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200399}
400
Daniel Vetterc201d002015-08-06 14:09:35 +0200401static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
402 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200403{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300404 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
405
406 WARN_ON(omap_crtc->vblank_irq.registered);
407
408 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300409
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300410 DBG("%s: GO", omap_crtc->name);
411
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300412 rmb();
413 WARN_ON(omap_crtc->pending);
414 omap_crtc->pending = true;
415 wmb();
416
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300417 dispc_mgr_go(omap_crtc->channel);
418 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300419 }
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200420}
421
Laurent Pinchartafc34932015-03-06 18:35:16 +0200422static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
423 struct drm_crtc_state *state,
424 struct drm_property *property,
425 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500426{
Laurent Pinchartafc34932015-03-06 18:35:16 +0200427 struct drm_plane_state *plane_state;
428 struct drm_plane *plane = crtc->primary;
Rob Clark1e0fdfc2012-09-04 11:36:20 -0500429
Laurent Pinchartafc34932015-03-06 18:35:16 +0200430 /*
431 * Delegate property set to the primary plane. Get the plane state and
432 * set the property directly.
433 */
434
435 plane_state = drm_atomic_get_plane_state(state->state, plane);
436 if (!plane_state)
437 return -EINVAL;
438
439 return drm_atomic_plane_set_property(plane, plane_state, property, val);
440}
441
442static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
443 const struct drm_crtc_state *state,
444 struct drm_property *property,
445 uint64_t *val)
446{
447 /*
448 * Delegate property get to the primary plane. The
449 * drm_atomic_plane_get_property() function isn't exported, but can be
450 * called through drm_object_property_get_value() as that will call
451 * drm_atomic_get_property() for atomic drivers.
452 */
453 return drm_object_property_get_value(&crtc->primary->base, property,
454 val);
Rob Clark3c810c62012-08-15 15:18:01 -0500455}
456
Rob Clarkcd5351f2011-11-12 12:09:40 -0600457static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200458 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200459 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600460 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200461 .page_flip = drm_atomic_helper_page_flip,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200462 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200463 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
464 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200465 .atomic_set_property = omap_crtc_atomic_set_property,
466 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600467};
468
469static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600470 .mode_fixup = omap_crtc_mode_fixup,
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200471 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200472 .disable = omap_crtc_disable,
473 .enable = omap_crtc_enable,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200474 .atomic_begin = omap_crtc_atomic_begin,
475 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600476};
477
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200478/* -----------------------------------------------------------------------------
479 * Init and Cleanup
480 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300481
Rob Clarkf5f94542012-12-04 13:59:12 -0600482static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200483 [OMAP_DSS_CHANNEL_LCD] = "lcd",
484 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
485 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
486 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600487};
488
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300489void omap_crtc_pre_init(void)
490{
491 dss_install_mgr_ops(&mgr_ops);
492}
493
Archit Taneja3a01ab22014-01-02 14:49:51 +0530494void omap_crtc_pre_uninit(void)
495{
496 dss_uninstall_mgr_ops();
497}
498
Rob Clarkcd5351f2011-11-12 12:09:40 -0600499/* initialize crtc */
500struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600501 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600502{
503 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600504 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200505 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600506
Rob Clarkf5f94542012-12-04 13:59:12 -0600507 DBG("%s", channel_names[channel]);
508
509 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800510 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200511 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600512
Rob Clarkcd5351f2011-11-12 12:09:40 -0600513 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600514
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300515 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600516
Archit Taneja0d8f3712013-03-26 19:15:19 +0530517 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530518 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530519
Laurent Pincharta42133a2015-01-17 19:09:26 +0200520 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
521 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600522
523 omap_crtc->error_irq.irqmask =
524 dispc_mgr_get_sync_lost_irq(channel);
525 omap_crtc->error_irq.irq = omap_crtc_error_irq;
526 omap_irq_register(dev, &omap_crtc->error_irq);
527
Rob Clarkf5f94542012-12-04 13:59:12 -0600528 /* temporary: */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300529 omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600530
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200531 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200532 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200533 if (ret < 0) {
534 kfree(omap_crtc);
535 return NULL;
536 }
537
Rob Clarkcd5351f2011-11-12 12:09:40 -0600538 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
539
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200540 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500541
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300542 omap_crtcs[channel] = omap_crtc;
543
Rob Clarkcd5351f2011-11-12 12:09:40 -0600544 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600545}