blob: 827ac46a6d5eb3c301bcc77f61048bf47dcb9ff2 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040
Tomi Valkeinena36af732015-02-26 15:20:24 +020041 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030043 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030044 bool pending;
45 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030046 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060047};
48
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020049/* -----------------------------------------------------------------------------
50 * Helper Functions
51 */
52
Archit Taneja0d8f3712013-03-26 19:15:19 +053053uint32_t pipe2vbl(struct drm_crtc *crtc)
54{
55 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
56
57 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
58}
59
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030060struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020061{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030063 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020064}
65
66enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
67{
68 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
69 return omap_crtc->channel;
70}
71
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030072static bool omap_crtc_is_pending(struct drm_crtc *crtc)
73{
74 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
75 unsigned long flags;
76 bool pending;
77
78 spin_lock_irqsave(&crtc->dev->event_lock, flags);
79 pending = omap_crtc->pending;
80 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
81
82 return pending;
83}
84
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030085int omap_crtc_wait_pending(struct drm_crtc *crtc)
86{
87 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
88
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020089 /*
90 * Timeout is set to a "sufficiently" high value, which should cover
91 * a single frame refresh even on slower displays.
92 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030093 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030094 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020095 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030096}
97
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020098/* -----------------------------------------------------------------------------
99 * DSS Manager Functions
100 */
101
Rob Clarkf5f94542012-12-04 13:59:12 -0600102/*
103 * Manager-ops, callbacks from output when they need to configure
104 * the upstream part of the video pipe.
105 *
106 * Most of these we can ignore until we add support for command-mode
107 * panels.. for video-mode the crtc-helpers already do an adequate
108 * job of sequencing the setup of the video pipe in the proper order
109 */
110
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300111/* ovl-mgr-id -> crtc */
112static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300113static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300114
Rob Clarkf5f94542012-12-04 13:59:12 -0600115/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200116static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300117 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200119 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300120 return -EINVAL;
121
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200122 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300123 return -EINVAL;
124
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200125 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200126 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300127
128 return 0;
129}
130
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200131static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300132 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300133{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200134 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200135 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300136}
137
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200138static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600139{
140}
141
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300142/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200143static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
144{
145 struct drm_device *dev = crtc->dev;
146 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
147 enum omap_channel channel = omap_crtc->channel;
148 struct omap_irq_wait *wait;
149 u32 framedone_irq, vsync_irq;
150 int ret;
151
Laurent Pinchart03af8152016-04-18 03:09:48 +0300152 if (WARN_ON(omap_crtc->enabled == enable))
153 return;
154
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300155 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200156 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300157 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200158 return;
159 }
160
Tomi Valkeinenef422282015-02-26 15:20:25 +0200161 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
162 /*
163 * Digit output produces some sync lost interrupts during the
164 * first frame when enabling, so we need to ignore those.
165 */
166 omap_crtc->ignore_digit_sync_lost = true;
167 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200168
169 framedone_irq = dispc_mgr_get_framedone_irq(channel);
170 vsync_irq = dispc_mgr_get_vsync_irq(channel);
171
172 if (enable) {
173 wait = omap_irq_wait_init(dev, vsync_irq, 1);
174 } else {
175 /*
176 * When we disable the digit output, we need to wait for
177 * FRAMEDONE to know that DISPC has finished with the output.
178 *
179 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
180 * that case we need to use vsync interrupt, and wait for both
181 * even and odd frames.
182 */
183
184 if (framedone_irq)
185 wait = omap_irq_wait_init(dev, framedone_irq, 1);
186 else
187 wait = omap_irq_wait_init(dev, vsync_irq, 2);
188 }
189
190 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300191 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200192
193 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
194 if (ret) {
195 dev_err(dev->dev, "%s: timeout waiting for %s\n",
196 omap_crtc->name, enable ? "enable" : "disable");
197 }
198
Tomi Valkeinenef422282015-02-26 15:20:25 +0200199 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
200 omap_crtc->ignore_digit_sync_lost = false;
201 /* make sure the irq handler sees the value above */
202 mb();
203 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200204}
205
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300206
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200207static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600208{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200209 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200210 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300211
Laurent Pinchartdee82602015-03-06 19:00:18 +0200212 memset(&info, 0, sizeof(info));
213 info.default_color = 0x00000000;
214 info.trans_key = 0x00000000;
215 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
216 info.trans_enabled = false;
217
218 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300219 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300220 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200221 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300222
Rob Clarkf5f94542012-12-04 13:59:12 -0600223 return 0;
224}
225
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200226static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600227{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200228 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300229
Laurent Pinchart8472b572015-01-15 00:45:17 +0200230 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600231}
232
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200233static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300234 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600235{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200236 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600237 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300238 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600239}
240
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200241static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600242 const struct dss_lcd_mgr_config *config)
243{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200244 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600245 DBG("%s", omap_crtc->name);
246 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
247}
248
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200249static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200250 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600251 void (*handler)(void *), void *data)
252{
253 return 0;
254}
255
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200256static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200257 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600258 void (*handler)(void *), void *data)
259{
260}
261
262static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200263 .connect = omap_crtc_dss_connect,
264 .disconnect = omap_crtc_dss_disconnect,
265 .start_update = omap_crtc_dss_start_update,
266 .enable = omap_crtc_dss_enable,
267 .disable = omap_crtc_dss_disable,
268 .set_timings = omap_crtc_dss_set_timings,
269 .set_lcd_config = omap_crtc_dss_set_lcd_config,
270 .register_framedone_handler = omap_crtc_dss_register_framedone,
271 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600272};
273
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200274/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200275 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200276 */
277
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200278static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200279{
Laurent Pinchart577d3982016-04-19 01:15:11 +0300280 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200281 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200282 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200283 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200284
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300285 spin_lock_irqsave(&dev->event_lock, flags);
Laurent Pinchart577d3982016-04-19 01:15:11 +0300286 event = omap_crtc->event;
287 omap_crtc->event = NULL;
288
289 if (event)
290 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300291 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200292}
293
Laurent Pincharte0519af2015-05-28 00:21:29 +0300294void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200295{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300296 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200297
298 if (omap_crtc->ignore_digit_sync_lost) {
299 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
300 if (!irqstatus)
301 return;
302 }
303
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200304 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200305}
306
Laurent Pincharta42133a2015-01-17 19:09:26 +0200307static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200308{
309 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200310 container_of(irq, struct omap_crtc, vblank_irq);
311 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300312 struct drm_crtc *crtc = &omap_crtc->base;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200313
Laurent Pincharta42133a2015-01-17 19:09:26 +0200314 if (dispc_mgr_go_busy(omap_crtc->channel))
315 return;
316
317 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300318
Laurent Pincharta42133a2015-01-17 19:09:26 +0200319 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
320
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300321 spin_lock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300322 WARN_ON(!omap_crtc->pending);
323 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300324 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300325
326 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200327 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200328
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300329 /* wake up omap_atomic_complete */
330 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200331}
332
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200333/* -----------------------------------------------------------------------------
334 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600335 */
336
Rob Clarkcd5351f2011-11-12 12:09:40 -0600337static void omap_crtc_destroy(struct drm_crtc *crtc)
338{
339 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600340
341 DBG("%s", omap_crtc->name);
342
Laurent Pincharta42133a2015-01-17 19:09:26 +0200343 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600344
Rob Clarkcd5351f2011-11-12 12:09:40 -0600345 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600346
Rob Clarkcd5351f2011-11-12 12:09:40 -0600347 kfree(omap_crtc);
348}
349
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200350static void omap_crtc_enable(struct drm_crtc *crtc)
351{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200352 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353
354 DBG("%s", omap_crtc->name);
355
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300356 spin_lock_irq(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300357 WARN_ON(omap_crtc->pending);
358 omap_crtc->pending = true;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300359 spin_unlock_irq(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300360
361 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
362
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200363 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200364}
365
366static void omap_crtc_disable(struct drm_crtc *crtc)
367{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200368 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200369
370 DBG("%s", omap_crtc->name);
371
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200372 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200373}
374
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200375static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600376{
377 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200378 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600379
380 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200381 omap_crtc->name, mode->base.id, mode->name,
382 mode->vrefresh, mode->clock,
383 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
384 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
385 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600386
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300387 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
388 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
389 DISPLAY_FLAGS_PIXDATA_POSEDGE |
390 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600391}
392
Jyri Sarha492a4262016-06-07 15:09:17 +0300393static int omap_crtc_atomic_check(struct drm_crtc *crtc,
394 struct drm_crtc_state *state)
395{
396 if (state->color_mgmt_changed && state->gamma_lut) {
397 uint length = state->gamma_lut->length /
398 sizeof(struct drm_color_lut);
399
400 if (length < 2)
401 return -EINVAL;
402 }
403
404 return 0;
405}
406
Daniel Vetterc201d002015-08-06 14:09:35 +0200407static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300408 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200409{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200410}
411
Daniel Vetterc201d002015-08-06 14:09:35 +0200412static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300413 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200414{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300415 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
416
417 WARN_ON(omap_crtc->vblank_irq.registered);
418
Jyri Sarha492a4262016-06-07 15:09:17 +0300419 if (crtc->state->color_mgmt_changed) {
420 struct drm_color_lut *lut = NULL;
421 uint length = 0;
422
423 if (crtc->state->gamma_lut) {
424 lut = (struct drm_color_lut *)
425 crtc->state->gamma_lut->data;
426 length = crtc->state->gamma_lut->length /
427 sizeof(*lut);
428 }
429 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
430 }
431
Laurent Pinchartdadf4652016-06-06 04:25:04 +0300432 /*
433 * Only flush the CRTC if it is currently enabled. CRTCs that require a
434 * mode set are disabled prior plane updates and enabled afterwards.
435 * They are thus not active (regardless of what their CRTC core state
436 * reports) and the DRM core could thus call this function even though
437 * the CRTC is currently disabled. Do nothing in that case.
438 */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300439 if (!omap_crtc->enabled)
440 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300441
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300442 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300443
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300444 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300445 WARN_ON(omap_crtc->pending);
446 omap_crtc->pending = true;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300447
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300448 if (crtc->state->event)
Laurent Pinchart577d3982016-04-19 01:15:11 +0300449 omap_crtc->event = crtc->state->event;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300450 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchart577d3982016-04-19 01:15:11 +0300451
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300452 dispc_mgr_go(omap_crtc->channel);
453 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200454}
455
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300456static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200457 struct drm_property *property)
458{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300459 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200460 struct omap_drm_private *priv = dev->dev_private;
461
462 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300463 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200464}
465
Laurent Pinchartafc34932015-03-06 18:35:16 +0200466static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
467 struct drm_crtc_state *state,
468 struct drm_property *property,
469 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500470{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300471 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200472 struct drm_plane_state *plane_state;
473 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200474
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200475 /*
476 * Delegate property set to the primary plane. Get the plane
477 * state and set the property directly.
478 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200479
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200480 plane_state = drm_atomic_get_plane_state(state->state, plane);
481 if (IS_ERR(plane_state))
482 return PTR_ERR(plane_state);
483
484 return drm_atomic_plane_set_property(plane, plane_state,
485 property, val);
486 }
487
488 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200489}
490
491static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
492 const struct drm_crtc_state *state,
493 struct drm_property *property,
494 uint64_t *val)
495{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300496 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200497 /*
498 * Delegate property get to the primary plane. The
499 * drm_atomic_plane_get_property() function isn't exported, but
500 * can be called through drm_object_property_get_value() as that
501 * will call drm_atomic_get_property() for atomic drivers.
502 */
503 return drm_object_property_get_value(&crtc->primary->base,
504 property, val);
505 }
506
507 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500508}
509
Rob Clarkcd5351f2011-11-12 12:09:40 -0600510static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200511 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200512 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600513 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200514 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300515 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200516 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200517 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
518 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200519 .atomic_set_property = omap_crtc_atomic_set_property,
520 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600521};
522
523static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200524 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200525 .disable = omap_crtc_disable,
526 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300527 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200528 .atomic_begin = omap_crtc_atomic_begin,
529 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600530};
531
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200532/* -----------------------------------------------------------------------------
533 * Init and Cleanup
534 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300535
Rob Clarkf5f94542012-12-04 13:59:12 -0600536static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200537 [OMAP_DSS_CHANNEL_LCD] = "lcd",
538 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
539 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
540 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600541};
542
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300543void omap_crtc_pre_init(void)
544{
545 dss_install_mgr_ops(&mgr_ops);
546}
547
Archit Taneja3a01ab22014-01-02 14:49:51 +0530548void omap_crtc_pre_uninit(void)
549{
550 dss_uninstall_mgr_ops();
551}
552
Rob Clarkcd5351f2011-11-12 12:09:40 -0600553/* initialize crtc */
554struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600555 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600556{
557 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600558 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200559 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600560
Rob Clarkf5f94542012-12-04 13:59:12 -0600561 DBG("%s", channel_names[channel]);
562
563 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800564 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200565 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600566
Rob Clarkcd5351f2011-11-12 12:09:40 -0600567 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600568
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300569 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600570
Archit Taneja0d8f3712013-03-26 19:15:19 +0530571 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530572 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530573
Laurent Pincharta42133a2015-01-17 19:09:26 +0200574 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
575 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600576
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200577 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200578 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200579 if (ret < 0) {
580 kfree(omap_crtc);
581 return NULL;
582 }
583
Rob Clarkcd5351f2011-11-12 12:09:40 -0600584 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
585
Jyri Sarha492a4262016-06-07 15:09:17 +0300586 /* The dispc API adapts to what ever size, but the HW supports
587 * 256 element gamma table for LCDs and 1024 element table for
588 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
589 * tables so lets use that. Size of HW gamma table can be
590 * extracted with dispc_mgr_gamma_size(). If it returns 0
591 * gamma table is not supprted.
592 */
593 if (dispc_mgr_gamma_size(channel)) {
594 uint gamma_lut_size = 256;
595
596 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
597 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
598 }
599
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200600 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500601
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300602 omap_crtcs[channel] = omap_crtc;
603
Rob Clarkcd5351f2011-11-12 12:09:40 -0600604 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600605}