blob: ea274143cea0935c0d5b46c95050fc1e822b4e87 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040
Tomi Valkeinena36af732015-02-26 15:20:24 +020041 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042
43 bool pending;
44 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060045};
46
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020047/* -----------------------------------------------------------------------------
48 * Helper Functions
49 */
50
Archit Taneja0d8f3712013-03-26 19:15:19 +053051uint32_t pipe2vbl(struct drm_crtc *crtc)
52{
53 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
54
55 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
56}
57
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030058struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020059{
60 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030061 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020062}
63
64enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
65{
66 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
67 return omap_crtc->channel;
68}
69
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030070int omap_crtc_wait_pending(struct drm_crtc *crtc)
71{
72 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
73
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020074 /*
75 * Timeout is set to a "sufficiently" high value, which should cover
76 * a single frame refresh even on slower displays.
77 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030078 return wait_event_timeout(omap_crtc->pending_wait,
79 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020080 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030081}
82
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020083/* -----------------------------------------------------------------------------
84 * DSS Manager Functions
85 */
86
Rob Clarkf5f94542012-12-04 13:59:12 -060087/*
88 * Manager-ops, callbacks from output when they need to configure
89 * the upstream part of the video pipe.
90 *
91 * Most of these we can ignore until we add support for command-mode
92 * panels.. for video-mode the crtc-helpers already do an adequate
93 * job of sequencing the setup of the video pipe in the proper order
94 */
95
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030096/* ovl-mgr-id -> crtc */
97static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +030098static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030099
Rob Clarkf5f94542012-12-04 13:59:12 -0600100/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200101static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300102 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300103{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200104 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300105 return -EINVAL;
106
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200107 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300108 return -EINVAL;
109
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200110 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200111 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300112
113 return 0;
114}
115
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200116static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300117 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200119 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200120 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300121}
122
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200123static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600124{
125}
126
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300127/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200128static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
129{
130 struct drm_device *dev = crtc->dev;
131 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
132 enum omap_channel channel = omap_crtc->channel;
133 struct omap_irq_wait *wait;
134 u32 framedone_irq, vsync_irq;
135 int ret;
136
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300137 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200138 dispc_mgr_enable(channel, enable);
139 return;
140 }
141
Laurent Pinchart8472b572015-01-15 00:45:17 +0200142 if (dispc_mgr_is_enabled(channel) == enable)
143 return;
144
Tomi Valkeinenef422282015-02-26 15:20:25 +0200145 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
146 /*
147 * Digit output produces some sync lost interrupts during the
148 * first frame when enabling, so we need to ignore those.
149 */
150 omap_crtc->ignore_digit_sync_lost = true;
151 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200152
153 framedone_irq = dispc_mgr_get_framedone_irq(channel);
154 vsync_irq = dispc_mgr_get_vsync_irq(channel);
155
156 if (enable) {
157 wait = omap_irq_wait_init(dev, vsync_irq, 1);
158 } else {
159 /*
160 * When we disable the digit output, we need to wait for
161 * FRAMEDONE to know that DISPC has finished with the output.
162 *
163 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
164 * that case we need to use vsync interrupt, and wait for both
165 * even and odd frames.
166 */
167
168 if (framedone_irq)
169 wait = omap_irq_wait_init(dev, framedone_irq, 1);
170 else
171 wait = omap_irq_wait_init(dev, vsync_irq, 2);
172 }
173
174 dispc_mgr_enable(channel, enable);
175
176 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
177 if (ret) {
178 dev_err(dev->dev, "%s: timeout waiting for %s\n",
179 omap_crtc->name, enable ? "enable" : "disable");
180 }
181
Tomi Valkeinenef422282015-02-26 15:20:25 +0200182 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
183 omap_crtc->ignore_digit_sync_lost = false;
184 /* make sure the irq handler sees the value above */
185 mb();
186 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200187}
188
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300189
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200190static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600191{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200192 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200193 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300194
Laurent Pinchartdee82602015-03-06 19:00:18 +0200195 memset(&info, 0, sizeof(info));
196 info.default_color = 0x00000000;
197 info.trans_key = 0x00000000;
198 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
199 info.trans_enabled = false;
200
201 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300202 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300203 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200204 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300205
Rob Clarkf5f94542012-12-04 13:59:12 -0600206 return 0;
207}
208
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200209static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600210{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200211 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300212
Laurent Pinchart8472b572015-01-15 00:45:17 +0200213 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600214}
215
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200216static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300217 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600218{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200219 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600220 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300221 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600222}
223
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200224static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600225 const struct dss_lcd_mgr_config *config)
226{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200227 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600228 DBG("%s", omap_crtc->name);
229 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
230}
231
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200232static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200233 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600234 void (*handler)(void *), void *data)
235{
236 return 0;
237}
238
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200239static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200240 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600241 void (*handler)(void *), void *data)
242{
243}
244
245static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200246 .connect = omap_crtc_dss_connect,
247 .disconnect = omap_crtc_dss_disconnect,
248 .start_update = omap_crtc_dss_start_update,
249 .enable = omap_crtc_dss_enable,
250 .disable = omap_crtc_dss_disable,
251 .set_timings = omap_crtc_dss_set_timings,
252 .set_lcd_config = omap_crtc_dss_set_lcd_config,
253 .register_framedone_handler = omap_crtc_dss_register_framedone,
254 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600255};
256
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200257/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200258 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200259 */
260
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200261static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200262{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200263 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200264 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200265 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200266
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300267 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200268
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300269 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200270 return;
271
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300272 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter8c04fde2016-01-25 22:16:50 +0100273 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300274 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200275}
276
Laurent Pincharte0519af2015-05-28 00:21:29 +0300277void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200278{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300279 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200280
281 if (omap_crtc->ignore_digit_sync_lost) {
282 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
283 if (!irqstatus)
284 return;
285 }
286
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200287 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200288}
289
Laurent Pincharta42133a2015-01-17 19:09:26 +0200290static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200291{
292 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200293 container_of(irq, struct omap_crtc, vblank_irq);
294 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200295
Laurent Pincharta42133a2015-01-17 19:09:26 +0200296 if (dispc_mgr_go_busy(omap_crtc->channel))
297 return;
298
299 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300300
Laurent Pincharta42133a2015-01-17 19:09:26 +0200301 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
302
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300303 rmb();
304 WARN_ON(!omap_crtc->pending);
305 omap_crtc->pending = false;
306 wmb();
307
308 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200309 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200310
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300311 /* wake up omap_atomic_complete */
312 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200313}
314
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200315/* -----------------------------------------------------------------------------
316 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600317 */
318
Rob Clarkcd5351f2011-11-12 12:09:40 -0600319static void omap_crtc_destroy(struct drm_crtc *crtc)
320{
321 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600322
323 DBG("%s", omap_crtc->name);
324
Laurent Pincharta42133a2015-01-17 19:09:26 +0200325 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600326
Rob Clarkcd5351f2011-11-12 12:09:40 -0600327 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600328
Rob Clarkcd5351f2011-11-12 12:09:40 -0600329 kfree(omap_crtc);
330}
331
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200332static void omap_crtc_enable(struct drm_crtc *crtc)
333{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200334 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200335
336 DBG("%s", omap_crtc->name);
337
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300338 rmb();
339 WARN_ON(omap_crtc->pending);
340 omap_crtc->pending = true;
341 wmb();
342
343 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
344
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200345 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200346}
347
348static void omap_crtc_disable(struct drm_crtc *crtc)
349{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200350 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200351
352 DBG("%s", omap_crtc->name);
353
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200354 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200355}
356
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200357static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600358{
359 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200360 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600361
362 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200363 omap_crtc->name, mode->base.id, mode->name,
364 mode->vrefresh, mode->clock,
365 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
366 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
367 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600368
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300369 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
370 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
371 DISPLAY_FLAGS_PIXDATA_POSEDGE |
372 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600373}
374
Jyri Sarha492a4262016-06-07 15:09:17 +0300375static int omap_crtc_atomic_check(struct drm_crtc *crtc,
376 struct drm_crtc_state *state)
377{
378 if (state->color_mgmt_changed && state->gamma_lut) {
379 uint length = state->gamma_lut->length /
380 sizeof(struct drm_color_lut);
381
382 if (length < 2)
383 return -EINVAL;
384 }
385
386 return 0;
387}
388
Daniel Vetterc201d002015-08-06 14:09:35 +0200389static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
390 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200391{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200392}
393
Daniel Vetterc201d002015-08-06 14:09:35 +0200394static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
395 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200396{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300397 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
398
399 WARN_ON(omap_crtc->vblank_irq.registered);
400
Jyri Sarha492a4262016-06-07 15:09:17 +0300401 if (crtc->state->color_mgmt_changed) {
402 struct drm_color_lut *lut = NULL;
403 uint length = 0;
404
405 if (crtc->state->gamma_lut) {
406 lut = (struct drm_color_lut *)
407 crtc->state->gamma_lut->data;
408 length = crtc->state->gamma_lut->length /
409 sizeof(*lut);
410 }
411 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
412 }
413
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300414 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300415
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300416 DBG("%s: GO", omap_crtc->name);
417
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300418 rmb();
419 WARN_ON(omap_crtc->pending);
420 omap_crtc->pending = true;
421 wmb();
422
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300423 dispc_mgr_go(omap_crtc->channel);
424 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300425 }
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200426}
427
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300428static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200429 struct drm_property *property)
430{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300431 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200432 struct omap_drm_private *priv = dev->dev_private;
433
434 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300435 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200436}
437
Laurent Pinchartafc34932015-03-06 18:35:16 +0200438static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
439 struct drm_crtc_state *state,
440 struct drm_property *property,
441 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500442{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300443 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200444 struct drm_plane_state *plane_state;
445 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200446
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200447 /*
448 * Delegate property set to the primary plane. Get the plane
449 * state and set the property directly.
450 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200451
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200452 plane_state = drm_atomic_get_plane_state(state->state, plane);
453 if (IS_ERR(plane_state))
454 return PTR_ERR(plane_state);
455
456 return drm_atomic_plane_set_property(plane, plane_state,
457 property, val);
458 }
459
460 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200461}
462
463static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
464 const struct drm_crtc_state *state,
465 struct drm_property *property,
466 uint64_t *val)
467{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300468 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200469 /*
470 * Delegate property get to the primary plane. The
471 * drm_atomic_plane_get_property() function isn't exported, but
472 * can be called through drm_object_property_get_value() as that
473 * will call drm_atomic_get_property() for atomic drivers.
474 */
475 return drm_object_property_get_value(&crtc->primary->base,
476 property, val);
477 }
478
479 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500480}
481
Rob Clarkcd5351f2011-11-12 12:09:40 -0600482static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200483 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200484 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600485 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200486 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300487 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200488 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200489 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
490 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200491 .atomic_set_property = omap_crtc_atomic_set_property,
492 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600493};
494
495static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200496 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200497 .disable = omap_crtc_disable,
498 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300499 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200500 .atomic_begin = omap_crtc_atomic_begin,
501 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600502};
503
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200504/* -----------------------------------------------------------------------------
505 * Init and Cleanup
506 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300507
Rob Clarkf5f94542012-12-04 13:59:12 -0600508static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200509 [OMAP_DSS_CHANNEL_LCD] = "lcd",
510 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
511 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
512 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600513};
514
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300515void omap_crtc_pre_init(void)
516{
517 dss_install_mgr_ops(&mgr_ops);
518}
519
Archit Taneja3a01ab22014-01-02 14:49:51 +0530520void omap_crtc_pre_uninit(void)
521{
522 dss_uninstall_mgr_ops();
523}
524
Rob Clarkcd5351f2011-11-12 12:09:40 -0600525/* initialize crtc */
526struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600527 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600528{
529 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600530 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200531 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600532
Rob Clarkf5f94542012-12-04 13:59:12 -0600533 DBG("%s", channel_names[channel]);
534
535 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800536 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200537 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600538
Rob Clarkcd5351f2011-11-12 12:09:40 -0600539 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600540
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300541 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600542
Archit Taneja0d8f3712013-03-26 19:15:19 +0530543 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530544 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530545
Laurent Pincharta42133a2015-01-17 19:09:26 +0200546 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
547 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600548
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200549 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200550 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200551 if (ret < 0) {
552 kfree(omap_crtc);
553 return NULL;
554 }
555
Rob Clarkcd5351f2011-11-12 12:09:40 -0600556 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
557
Jyri Sarha492a4262016-06-07 15:09:17 +0300558 /* The dispc API adapts to what ever size, but the HW supports
559 * 256 element gamma table for LCDs and 1024 element table for
560 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
561 * tables so lets use that. Size of HW gamma table can be
562 * extracted with dispc_mgr_gamma_size(). If it returns 0
563 * gamma table is not supprted.
564 */
565 if (dispc_mgr_gamma_size(channel)) {
566 uint gamma_lut_size = 256;
567
568 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
569 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
570 }
571
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200572 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500573
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300574 omap_crtcs[channel] = omap_crtc;
575
Rob Clarkcd5351f2011-11-12 12:09:40 -0600576 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600577}