blob: 40fb05d96c6072c9357cf69965ca006c0a5fdb27 [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010014 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030015 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010016 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070017 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080018 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070019 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020020 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070021 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050022 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070023 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050025 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010026 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010027 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080028 select ARCH_HAS_STRICT_KERNEL_RWX
29 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020030 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
31 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010032 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010033 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010034 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070035 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020036 select ARCH_INLINE_READ_LOCK if !PREEMPTION
37 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
38 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
39 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
40 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
41 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
42 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
43 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
44 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
45 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
46 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
47 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
48 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
49 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
50 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
51 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
52 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
53 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
54 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
55 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
56 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
57 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
58 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
59 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
60 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
61 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070062 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010063 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010064 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000065 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010066 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020067 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010068 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070069 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070070 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010071 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070072 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000073 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070074 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080075 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000076 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000077 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000078 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010079 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050080 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010081 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050082 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010083 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080084 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000085 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070086 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000087 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020088 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000089 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010090 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010091 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080092 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070093 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010094 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010096 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000097 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -050098 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -070099 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100100 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700101 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select GENERIC_IRQ_PROBE
103 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100104 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100105 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800106 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700107 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000109 select GENERIC_STRNCPY_FROM_USER
110 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100112 select GENERIC_GETTIMEOFDAY
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100113 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100115 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800116 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100117 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100118 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100119 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530120 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100121 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800122 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700123 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800124 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800125 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000126 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800127 select HAVE_ARCH_MMAP_RND_BITS
128 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700129 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000130 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700131 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700132 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700134 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100135 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700136 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900137 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200138 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100139 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100140 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100141 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700142 select HAVE_CONTEXT_TRACKING
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100143 select HAVE_COPY_THREAD_TLS
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700144 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700145 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000146 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100147 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100148 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
149 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000150 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700151 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100152 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900153 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800154 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900155 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200156 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000158 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700159 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700160 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000161 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100162 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100163 select HAVE_PERF_REGS
164 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400165 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900166 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000167 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800168 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100169 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900170 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100171 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400172 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900173 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100174 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100175 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200177 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100178 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200179 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200180 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181 select OF
182 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100183 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000184 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100185 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000186 select POWER_RESET
187 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200189 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700190 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000191 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192 help
193 ARM 64-bit (AArch64) Linux support.
194
195config 64BIT
196 def_bool y
197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198config MMU
199 def_bool y
200
Mark Rutland030c4d22016-05-31 15:57:59 +0100201config ARM64_PAGE_SHIFT
202 int
203 default 16 if ARM64_64K_PAGES
204 default 14 if ARM64_16K_PAGES
205 default 12
206
207config ARM64_CONT_SHIFT
208 int
209 default 5 if ARM64_64K_PAGES
210 default 7 if ARM64_16K_PAGES
211 default 4
212
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800213config ARCH_MMAP_RND_BITS_MIN
214 default 14 if ARM64_64K_PAGES
215 default 16 if ARM64_16K_PAGES
216 default 18
217
218# max bits determined by the following formula:
219# VA_BITS - PAGE_SHIFT - 3
220config ARCH_MMAP_RND_BITS_MAX
221 default 19 if ARM64_VA_BITS=36
222 default 24 if ARM64_VA_BITS=39
223 default 27 if ARM64_VA_BITS=42
224 default 30 if ARM64_VA_BITS=47
225 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
226 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
227 default 33 if ARM64_VA_BITS=48
228 default 14 if ARM64_64K_PAGES
229 default 16 if ARM64_16K_PAGES
230 default 18
231
232config ARCH_MMAP_RND_COMPAT_BITS_MIN
233 default 7 if ARM64_64K_PAGES
234 default 9 if ARM64_16K_PAGES
235 default 11
236
237config ARCH_MMAP_RND_COMPAT_BITS_MAX
238 default 16
239
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700240config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100241 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242
243config STACKTRACE_SUPPORT
244 def_bool y
245
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100246config ILLEGAL_POINTER_VALUE
247 hex
248 default 0xdead000000000000
249
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250config LOCKDEP_SUPPORT
251 def_bool y
252
253config TRACE_IRQFLAGS_SUPPORT
254 def_bool y
255
Dave P Martin9fb74102015-07-24 16:37:48 +0100256config GENERIC_BUG
257 def_bool y
258 depends on BUG
259
260config GENERIC_BUG_RELATIVE_POINTERS
261 def_bool y
262 depends on GENERIC_BUG
263
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100264config GENERIC_HWEIGHT
265 def_bool y
266
267config GENERIC_CSUM
268 def_bool y
269
270config GENERIC_CALIBRATE_DELAY
271 def_bool y
272
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200273config ZONE_DMA
274 bool "Support DMA zone" if EXPERT
275 default y
276
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100277config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800278 bool "Support DMA32 zone" if EXPERT
279 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280
Robin Murphy4ab21502018-12-11 18:48:48 +0000281config ARCH_ENABLE_MEMORY_HOTPLUG
282 def_bool y
283
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530284config ARCH_ENABLE_MEMORY_HOTREMOVE
285 def_bool y
286
Will Deacon4b3dc962015-05-29 18:28:44 +0100287config SMP
288 def_bool y
289
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100290config KERNEL_MODE_NEON
291 def_bool y
292
Rob Herring92cc15f2014-04-18 17:19:59 -0500293config FIX_EARLYCON_MEM
294 def_bool y
295
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700296config PGTABLE_LEVELS
297 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100298 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700299 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100300 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700301 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100302 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
303 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700304
Pratyush Anand9842cea2016-11-02 14:40:46 +0530305config ARCH_SUPPORTS_UPROBES
306 def_bool y
307
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200308config ARCH_PROC_KCORE_TEXT
309 def_bool y
310
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000311config BROKEN_GAS_INST
312 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
313
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100314config KASAN_SHADOW_OFFSET
315 hex
316 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100317 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100318 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
319 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
320 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
321 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100322 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100323 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
324 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
325 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
326 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
327 default 0xffffffffffffffff
328
Olof Johansson6a377492015-07-20 12:09:16 -0700329source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100330
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100331menu "Kernel Features"
332
Andre Przywarac0a01b82014-11-14 15:54:12 +0000333menu "ARM errata workarounds via the alternatives framework"
334
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000335config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100336 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000337
Andre Przywarac0a01b82014-11-14 15:54:12 +0000338config ARM64_ERRATUM_826319
339 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
340 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000341 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000342 help
343 This option adds an alternative code sequence to work around ARM
344 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
345 AXI master interface and an L2 cache.
346
347 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
348 and is unable to accept a certain write via this interface, it will
349 not progress on read data presented on the read data channel and the
350 system can deadlock.
351
352 The workaround promotes data cache clean instructions to
353 data cache clean-and-invalidate.
354 Please note that this does not necessarily enable the workaround,
355 as it depends on the alternative framework, which will only patch
356 the kernel if an affected CPU is detected.
357
358 If unsure, say Y.
359
360config ARM64_ERRATUM_827319
361 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
362 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000363 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000364 help
365 This option adds an alternative code sequence to work around ARM
366 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
367 master interface and an L2 cache.
368
369 Under certain conditions this erratum can cause a clean line eviction
370 to occur at the same time as another transaction to the same address
371 on the AMBA 5 CHI interface, which can cause data corruption if the
372 interconnect reorders the two transactions.
373
374 The workaround promotes data cache clean instructions to
375 data cache clean-and-invalidate.
376 Please note that this does not necessarily enable the workaround,
377 as it depends on the alternative framework, which will only patch
378 the kernel if an affected CPU is detected.
379
380 If unsure, say Y.
381
382config ARM64_ERRATUM_824069
383 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
384 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000385 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000386 help
387 This option adds an alternative code sequence to work around ARM
388 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
389 to a coherent interconnect.
390
391 If a Cortex-A53 processor is executing a store or prefetch for
392 write instruction at the same time as a processor in another
393 cluster is executing a cache maintenance operation to the same
394 address, then this erratum might cause a clean cache line to be
395 incorrectly marked as dirty.
396
397 The workaround promotes data cache clean instructions to
398 data cache clean-and-invalidate.
399 Please note that this option does not necessarily enable the
400 workaround, as it depends on the alternative framework, which will
401 only patch the kernel if an affected CPU is detected.
402
403 If unsure, say Y.
404
405config ARM64_ERRATUM_819472
406 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
407 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000408 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000409 help
410 This option adds an alternative code sequence to work around ARM
411 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
412 present when it is connected to a coherent interconnect.
413
414 If the processor is executing a load and store exclusive sequence at
415 the same time as a processor in another cluster is executing a cache
416 maintenance operation to the same address, then this erratum might
417 cause data corruption.
418
419 The workaround promotes data cache clean instructions to
420 data cache clean-and-invalidate.
421 Please note that this does not necessarily enable the workaround,
422 as it depends on the alternative framework, which will only patch
423 the kernel if an affected CPU is detected.
424
425 If unsure, say Y.
426
427config ARM64_ERRATUM_832075
428 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
429 default y
430 help
431 This option adds an alternative code sequence to work around ARM
432 erratum 832075 on Cortex-A57 parts up to r1p2.
433
434 Affected Cortex-A57 parts might deadlock when exclusive load/store
435 instructions to Write-Back memory are mixed with Device loads.
436
437 The workaround is to promote device loads to use Load-Acquire
438 semantics.
439 Please note that this does not necessarily enable the workaround,
440 as it depends on the alternative framework, which will only patch
441 the kernel if an affected CPU is detected.
442
443 If unsure, say Y.
444
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000445config ARM64_ERRATUM_834220
446 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
447 depends on KVM
448 default y
449 help
450 This option adds an alternative code sequence to work around ARM
451 erratum 834220 on Cortex-A57 parts up to r1p2.
452
453 Affected Cortex-A57 parts might report a Stage 2 translation
454 fault as the result of a Stage 1 fault for load crossing a
455 page boundary when there is a permission or device memory
456 alignment fault at Stage 1 and a translation fault at Stage 2.
457
458 The workaround is to verify that the Stage 1 translation
459 doesn't generate a fault before handling the Stage 2 fault.
460 Please note that this does not necessarily enable the workaround,
461 as it depends on the alternative framework, which will only patch
462 the kernel if an affected CPU is detected.
463
464 If unsure, say Y.
465
Will Deacon905e8c52015-03-23 19:07:02 +0000466config ARM64_ERRATUM_845719
467 bool "Cortex-A53: 845719: a load might read incorrect data"
468 depends on COMPAT
469 default y
470 help
471 This option adds an alternative code sequence to work around ARM
472 erratum 845719 on Cortex-A53 parts up to r0p4.
473
474 When running a compat (AArch32) userspace on an affected Cortex-A53
475 part, a load at EL0 from a virtual address that matches the bottom 32
476 bits of the virtual address used by a recent load at (AArch64) EL1
477 might return incorrect data.
478
479 The workaround is to write the contextidr_el1 register on exception
480 return to a 32-bit task.
481 Please note that this does not necessarily enable the workaround,
482 as it depends on the alternative framework, which will only patch
483 the kernel if an affected CPU is detected.
484
485 If unsure, say Y.
486
Will Deacondf057cc2015-03-17 12:15:02 +0000487config ARM64_ERRATUM_843419
488 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000489 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000490 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000491 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100492 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000493 enables PLT support to replace certain ADRP instructions, which can
494 cause subsequent memory accesses to use an incorrect address on
495 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000496
497 If unsure, say Y.
498
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100499config ARM64_ERRATUM_1024718
500 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
501 default y
502 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100503 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100504
505 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
506 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100507 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100508 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100509 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100511 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100512
Marc Zyngiera5325082019-05-23 11:24:50 +0100513config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100514 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100515 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100516 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100517 help
Will Deacon24cf2622019-05-01 15:45:36 +0100518 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100519 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100520
Marc Zyngiera5325082019-05-23 11:24:50 +0100521 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100522 cause register corruption when accessing the timer registers
523 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100524
525 If unsure, say Y.
526
Steven Pricee85d68f2019-12-16 11:56:29 +0000527config ARM64_WORKAROUND_SPECULATIVE_AT_VHE
528 bool
529
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000530config ARM64_ERRATUM_1165522
531 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
532 default y
Steven Pricee85d68f2019-12-16 11:56:29 +0000533 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000534 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100535 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000536
537 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
538 corrupted TLBs by speculating an AT instruction during a guest
539 context switch.
540
541 If unsure, say Y.
542
Steven Price275fa0e2019-12-16 11:56:31 +0000543config ARM64_ERRATUM_1530923
544 bool "Cortex-A55: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
545 default y
546 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
547 help
548 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
549
550 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
551 corrupted TLBs by speculating an AT instruction during a guest
552 context switch.
553
554 If unsure, say Y.
555
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000556config ARM64_ERRATUM_1286807
557 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
558 default y
559 select ARM64_WORKAROUND_REPEAT_TLBI
560 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100561 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000562
563 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
564 address for a cacheable mapping of a location is being
565 accessed by a core while another core is remapping the virtual
566 address to a new physical page using the recommended
567 break-before-make sequence, then under very rare circumstances
568 TLBI+DSB completes before a read using the translation being
569 invalidated has been observed by other observers. The
570 workaround repeats the TLBI+DSB operation.
571
Steven Pricedb0d46a2019-12-16 11:56:30 +0000572config ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
573 bool
574
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000575config ARM64_ERRATUM_1319367
576 bool "Cortex-A57/A72: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
577 default y
Steven Pricedb0d46a2019-12-16 11:56:30 +0000578 select ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000579 help
580 This option adds work arounds for ARM Cortex-A57 erratum 1319537
581 and A72 erratum 1319367
582
583 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
584 speculating an AT instruction during a guest context switch.
585
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000586 If unsure, say Y.
587
Will Deacon969f5ea2019-04-29 13:03:57 +0100588config ARM64_ERRATUM_1463225
589 bool "Cortex-A76: Software Step might prevent interrupt recognition"
590 default y
591 help
592 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
593
594 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
595 of a system call instruction (SVC) can prevent recognition of
596 subsequent interrupts when software stepping is disabled in the
597 exception handler of the system call and either kernel debugging
598 is enabled or VHE is in use.
599
600 Work around the erratum by triggering a dummy step exception
601 when handling a system call from a task that is being stepped
602 in a VHE configuration of the kernel.
603
604 If unsure, say Y.
605
James Morse05460842019-10-17 18:42:58 +0100606config ARM64_ERRATUM_1542419
607 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
608 default y
609 help
610 This option adds a workaround for ARM Neoverse-N1 erratum
611 1542419.
612
613 Affected Neoverse-N1 cores could execute a stale instruction when
614 modified by another CPU. The workaround depends on a firmware
615 counterpart.
616
617 Workaround the issue by hiding the DIC feature from EL0. This
618 forces user-space to perform cache maintenance.
619
620 If unsure, say Y.
621
Robert Richter94100972015-09-21 22:58:38 +0200622config CAVIUM_ERRATUM_22375
623 bool "Cavium erratum 22375, 24313"
624 default y
625 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100626 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200627
628 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100629 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200630
631 erratum 22375: only alloc 8MB table size
632 erratum 24313: ignore memory access type
633
634 The fixes are in ITS initialization and basically ignore memory access
635 type and table size provided by the TYPER and BASER registers.
636
637 If unsure, say Y.
638
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200639config CAVIUM_ERRATUM_23144
640 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
641 depends on NUMA
642 default y
643 help
644 ITS SYNC command hang for cross node io and collections/cpu mapping.
645
646 If unsure, say Y.
647
Robert Richter6d4e11c2015-09-21 22:58:35 +0200648config CAVIUM_ERRATUM_23154
649 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
650 default y
651 help
652 The gicv3 of ThunderX requires a modified version for
653 reading the IAR status to ensure data synchronization
654 (access to icc_iar1_el1 is not sync'ed before and after).
655
656 If unsure, say Y.
657
Andrew Pinski104a0c02016-02-24 17:44:57 -0800658config CAVIUM_ERRATUM_27456
659 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
660 default y
661 help
662 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
663 instructions may cause the icache to become corrupted if it
664 contains data for a non-current ASID. The fix is to
665 invalidate the icache when changing the mm context.
666
667 If unsure, say Y.
668
David Daney690a3412017-06-09 12:49:48 +0100669config CAVIUM_ERRATUM_30115
670 bool "Cavium erratum 30115: Guest may disable interrupts in host"
671 default y
672 help
673 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
674 1.2, and T83 Pass 1.0, KVM guest execution may disable
675 interrupts in host. Trapping both GICv3 group-0 and group-1
676 accesses sidesteps the issue.
677
678 If unsure, say Y.
679
Marc Zyngier603afdc2019-09-13 10:57:50 +0100680config CAVIUM_TX2_ERRATUM_219
681 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
682 default y
683 help
684 On Cavium ThunderX2, a load, store or prefetch instruction between a
685 TTBR update and the corresponding context synchronizing operation can
686 cause a spurious Data Abort to be delivered to any hardware thread in
687 the CPU core.
688
689 Work around the issue by avoiding the problematic code sequence and
690 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
691 trap handler performs the corresponding register access, skips the
692 instruction and ensures context synchronization by virtue of the
693 exception return.
694
695 If unsure, say Y.
696
Christopher Covington38fd94b2017-02-08 15:08:37 -0500697config QCOM_FALKOR_ERRATUM_1003
698 bool "Falkor E1003: Incorrect translation due to ASID change"
699 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500700 help
701 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000702 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
703 in TTBR1_EL1, this situation only occurs in the entry trampoline and
704 then only for entries in the walk cache, since the leaf translation
705 is unchanged. Work around the erratum by invalidating the walk cache
706 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500707
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000708config ARM64_WORKAROUND_REPEAT_TLBI
709 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000710
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500711config QCOM_FALKOR_ERRATUM_1009
712 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
713 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000714 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500715 help
716 On Falkor v1, the CPU may prematurely complete a DSB following a
717 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
718 one more time to fix the issue.
719
720 If unsure, say Y.
721
Shanker Donthineni90922a22017-03-07 08:20:38 -0600722config QCOM_QDF2400_ERRATUM_0065
723 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
724 default y
725 help
726 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
727 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
728 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
729
730 If unsure, say Y.
731
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100732config SOCIONEXT_SYNQUACER_PREITS
733 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
734 default y
735 help
736 Socionext Synquacer SoCs implement a separate h/w block to generate
737 MSI doorbell writes with non-zero values for the device ID.
738
739 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100740
741config HISILICON_ERRATUM_161600802
742 bool "Hip07 161600802: Erroneous redistributor VLPI base"
743 default y
744 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100745 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100746 when issued ITS commands such as VMOVP and VMAPP, and requires
747 a 128kB offset to be applied to the target address in this commands.
748
749 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600750
751config QCOM_FALKOR_ERRATUM_E1041
752 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
753 default y
754 help
755 Falkor CPU may speculatively fetch instructions from an improper
756 memory location when MMU translation is changed from SCTLR_ELn[M]=1
757 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
758
759 If unsure, say Y.
760
Zhang Lei3e321312019-02-26 18:43:41 +0000761config FUJITSU_ERRATUM_010001
762 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
763 default y
764 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100765 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000766 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
767 accesses may cause undefined fault (Data abort, DFSC=0b111111).
768 This fault occurs under a specific hardware condition when a
769 load/store instruction performs an address translation using:
770 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
771 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
772 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
773 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
774
775 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100776 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000777
778 If unsure, say Y.
779
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100780endmenu
781
782
783choice
784 prompt "Page size"
785 default ARM64_4K_PAGES
786 help
787 Page size (translation granule) configuration.
788
789config ARM64_4K_PAGES
790 bool "4KB"
791 help
792 This feature enables 4KB pages support.
793
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100794config ARM64_16K_PAGES
795 bool "16KB"
796 help
797 The system will use 16KB pages support. AArch32 emulation
798 requires applications compiled with 16K (or a multiple of 16K)
799 aligned segments.
800
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100801config ARM64_64K_PAGES
802 bool "64KB"
803 help
804 This feature enables 64KB pages support (4KB by default)
805 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100806 look-up. AArch32 emulation requires applications compiled
807 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100808
809endchoice
810
811choice
812 prompt "Virtual address space size"
813 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100814 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100815 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
816 help
817 Allows choosing one of multiple possible virtual address
818 space sizes. The level of translation table is determined by
819 a combination of page size and virtual address space size.
820
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100821config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100822 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100823 depends on ARM64_16K_PAGES
824
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100825config ARM64_VA_BITS_39
826 bool "39-bit"
827 depends on ARM64_4K_PAGES
828
829config ARM64_VA_BITS_42
830 bool "42-bit"
831 depends on ARM64_64K_PAGES
832
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100833config ARM64_VA_BITS_47
834 bool "47-bit"
835 depends on ARM64_16K_PAGES
836
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100837config ARM64_VA_BITS_48
838 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100839
Steve Capperb6d00d42019-08-07 16:55:22 +0100840config ARM64_VA_BITS_52
841 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000842 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
843 help
844 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100845 requested via a hint to mmap(). The kernel will also use 52-bit
846 virtual addresses for its own mappings (provided HW support for
847 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000848
849 NOTE: Enabling 52-bit virtual addressing in conjunction with
850 ARMv8.3 Pointer Authentication will result in the PAC being
851 reduced from 7 bits to 3 bits, which may have a significant
852 impact on its susceptibility to brute-force attacks.
853
854 If unsure, select 48-bit virtual addressing instead.
855
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100856endchoice
857
Will Deacon68d23da2018-12-10 14:15:15 +0000858config ARM64_FORCE_52BIT
859 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100860 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000861 help
862 For systems with 52-bit userspace VAs enabled, the kernel will attempt
863 to maintain compatibility with older software by providing 48-bit VAs
864 unless a hint is supplied to mmap.
865
866 This configuration option disables the 48-bit compatibility logic, and
867 forces all userspace addresses to be 52-bit on HW that supports it. One
868 should only enable this configuration option for stress testing userspace
869 memory management code. If unsure say N here.
870
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100871config ARM64_VA_BITS
872 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100873 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100874 default 39 if ARM64_VA_BITS_39
875 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100876 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100877 default 48 if ARM64_VA_BITS_48
878 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100879
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000880choice
881 prompt "Physical address space size"
882 default ARM64_PA_BITS_48
883 help
884 Choose the maximum physical address range that the kernel will
885 support.
886
887config ARM64_PA_BITS_48
888 bool "48-bit"
889
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000890config ARM64_PA_BITS_52
891 bool "52-bit (ARMv8.2)"
892 depends on ARM64_64K_PAGES
893 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
894 help
895 Enable support for a 52-bit physical address space, introduced as
896 part of the ARMv8.2-LPA extension.
897
898 With this enabled, the kernel will also continue to work on CPUs that
899 do not support ARMv8.2-LPA, but with some added memory overhead (and
900 minor performance overhead).
901
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000902endchoice
903
904config ARM64_PA_BITS
905 int
906 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000907 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000908
Anders Roxelld8e85e12019-11-13 10:26:52 +0100909choice
910 prompt "Endianness"
911 default CPU_LITTLE_ENDIAN
912 help
913 Select the endianness of data accesses performed by the CPU. Userspace
914 applications will need to be compiled and linked for the endianness
915 that is selected here.
916
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100917config CPU_BIG_ENDIAN
918 bool "Build big-endian kernel"
919 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100920 Say Y if you plan on running a kernel with a big-endian userspace.
921
922config CPU_LITTLE_ENDIAN
923 bool "Build little-endian kernel"
924 help
925 Say Y if you plan on running a kernel with a little-endian userspace.
926 This is usually the case for distributions targeting arm64.
927
928endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100929
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100930config SCHED_MC
931 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100932 help
933 Multi-core scheduler support improves the CPU scheduler's decision
934 making when dealing with multi-core CPU chips at a cost of slightly
935 increased overhead in some places. If unsure say N here.
936
937config SCHED_SMT
938 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100939 help
940 Improves the CPU scheduler's decision making when dealing with
941 MultiThreading at a cost of slightly increased overhead in some
942 places. If unsure say N here.
943
944config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000945 int "Maximum number of CPUs (2-4096)"
946 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000947 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100948
949config HOTPLUG_CPU
950 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800951 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100952 help
953 Say Y here to experiment with turning CPUs off and on. CPUs
954 can be controlled through /sys/devices/system/cpu.
955
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700956# Common NUMA Features
957config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800958 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800959 select ACPI_NUMA if ACPI
960 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700961 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800962 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700963
964 The kernel will try to allocate memory used by a CPU on the
965 local memory of the CPU and add some more
966 NUMA awareness to the kernel.
967
968config NODES_SHIFT
969 int "Maximum NUMA Nodes (as a power of 2)"
970 range 1 10
971 default "2"
972 depends on NEED_MULTIPLE_NODES
973 help
974 Specify the maximum number of NUMA Nodes available on the target
975 system. Increases memory reserved to accommodate various tables.
976
977config USE_PERCPU_NUMA_NODE_ID
978 def_bool y
979 depends on NUMA
980
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800981config HAVE_SETUP_PER_CPU_AREA
982 def_bool y
983 depends on NUMA
984
985config NEED_PER_CPU_EMBED_FIRST_CHUNK
986 def_bool y
987 depends on NUMA
988
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000989config HOLES_IN_ZONE
990 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000991
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900992source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100993
Laura Abbott83863f22016-02-05 16:24:47 -0800994config ARCH_SUPPORTS_DEBUG_PAGEALLOC
995 def_bool y
996
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100997config ARCH_SPARSEMEM_ENABLE
998 def_bool y
999 select SPARSEMEM_VMEMMAP_ENABLE
1000
1001config ARCH_SPARSEMEM_DEFAULT
1002 def_bool ARCH_SPARSEMEM_ENABLE
1003
1004config ARCH_SELECT_MEMORY_MODEL
1005 def_bool ARCH_SPARSEMEM_ENABLE
1006
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001007config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001008 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001009
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001010config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001011 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001012
1013config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001014 def_bool y
1015 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001016
Steve Capper084bd292013-04-10 13:48:00 +01001017config SYS_SUPPORTS_HUGETLBFS
1018 def_bool y
1019
Steve Capper084bd292013-04-10 13:48:00 +01001020config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001021
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001022config ARCH_HAS_CACHE_LINE_SIZE
1023 def_bool y
1024
Yu Zhao54c8d912019-03-11 18:57:49 -06001025config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1026 def_bool y if PGTABLE_LEVELS > 2
1027
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001028config SECCOMP
1029 bool "Enable seccomp to safely compute untrusted bytecode"
1030 ---help---
1031 This kernel feature is useful for number crunching applications
1032 that may need to compute untrusted bytecode during their
1033 execution. By using pipes or other transports made available to
1034 the process as file descriptors supporting the read/write
1035 syscalls, it's possible to isolate those applications in
1036 their own address space using seccomp. Once seccomp is
1037 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1038 and the task is only allowed to execute a few safe syscalls
1039 defined by each seccomp mode.
1040
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001041config PARAVIRT
1042 bool "Enable paravirtualization code"
1043 help
1044 This changes the kernel so it can modify itself when it is run
1045 under a hypervisor, potentially improving performance significantly
1046 over full virtualization.
1047
1048config PARAVIRT_TIME_ACCOUNTING
1049 bool "Paravirtual steal time accounting"
1050 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001051 help
1052 Select this option to enable fine granularity task steal time
1053 accounting. Time spent executing other tasks in parallel with
1054 the current vCPU is discounted from the vCPU power. To account for
1055 that, there can be a small performance impact.
1056
1057 If in doubt, say N here.
1058
Geoff Levandd28f6df2016-06-23 17:54:48 +00001059config KEXEC
1060 depends on PM_SLEEP_SMP
1061 select KEXEC_CORE
1062 bool "kexec system call"
1063 ---help---
1064 kexec is a system call that implements the ability to shutdown your
1065 current kernel, and to start another kernel. It is like a reboot
1066 but it is independent of the system firmware. And like a reboot
1067 you can start any kernel with it, not just Linux.
1068
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001069config KEXEC_FILE
1070 bool "kexec file based system call"
1071 select KEXEC_CORE
1072 help
1073 This is new version of kexec system call. This system call is
1074 file based and takes file descriptors as system call argument
1075 for kernel and initramfs as opposed to list of segments as
1076 accepted by previous system call.
1077
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001078config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001079 bool "Verify kernel signature during kexec_file_load() syscall"
1080 depends on KEXEC_FILE
1081 help
1082 Select this option to verify a signature with loaded kernel
1083 image. If configured, any attempt of loading a image without
1084 valid signature will fail.
1085
1086 In addition to that option, you need to enable signature
1087 verification for the corresponding kernel image type being
1088 loaded in order for this to work.
1089
1090config KEXEC_IMAGE_VERIFY_SIG
1091 bool "Enable Image signature verification support"
1092 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001093 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001094 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1095 help
1096 Enable Image signature verification support.
1097
1098comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001099 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001100 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1101
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001102config CRASH_DUMP
1103 bool "Build kdump crash kernel"
1104 help
1105 Generate crash dump after being started by kexec. This should
1106 be normally only set in special crash dump kernels which are
1107 loaded in the main kernel with kexec-tools into a specially
1108 reserved region and then later executed after a crash by
1109 kdump/kexec.
1110
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001111 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001112
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001113config XEN_DOM0
1114 def_bool y
1115 depends on XEN
1116
1117config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001118 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001119 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001120 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001121 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001122 help
1123 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1124
Steve Capperd03bb142013-04-25 15:19:21 +01001125config FORCE_MAX_ZONEORDER
1126 int
1127 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001128 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001129 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001130 help
1131 The kernel memory allocator divides physically contiguous memory
1132 blocks into "zones", where each zone is a power of two number of
1133 pages. This option selects the largest power of two that the kernel
1134 keeps in the memory allocator. If you need to allocate very large
1135 blocks of physically contiguous memory, then you may need to
1136 increase this value.
1137
1138 This config option is actually maximum order plus one. For example,
1139 a value of 11 means that the largest free memory block is 2^10 pages.
1140
1141 We make sure that we can allocate upto a HugePage size for each configuration.
1142 Hence we have :
1143 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1144
1145 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1146 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001147
Will Deacon084eb772017-11-14 14:41:01 +00001148config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001149 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001150 default y
1151 help
Will Deacon06170522017-11-14 16:19:39 +00001152 Speculation attacks against some high-performance processors can
1153 be used to bypass MMU permission checks and leak kernel data to
1154 userspace. This can be defended against by unmapping the kernel
1155 when running in userspace, mapping it back in on exception entry
1156 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001157
1158 If unsure, say Y.
1159
Will Deacon0f15adb2018-01-03 11:17:58 +00001160config HARDEN_BRANCH_PREDICTOR
1161 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1162 default y
1163 help
1164 Speculation attacks against some high-performance processors rely on
1165 being able to manipulate the branch predictor for a victim context by
1166 executing aliasing branches in the attacker context. Such attacks
1167 can be partially mitigated against by clearing internal branch
1168 predictor state and limiting the prediction logic in some situations.
1169
1170 This config option will take CPU-specific actions to harden the
1171 branch predictor against aliasing attacks and may rely on specific
1172 instruction sequences or control bits being set by the system
1173 firmware.
1174
1175 If unsure, say Y.
1176
Marc Zyngierdee39242018-02-15 11:47:14 +00001177config HARDEN_EL2_VECTORS
1178 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1179 default y
1180 help
1181 Speculation attacks against some high-performance processors can
1182 be used to leak privileged information such as the vector base
1183 register, resulting in a potential defeat of the EL2 layout
1184 randomization.
1185
1186 This config option will map the vectors to a fixed location,
1187 independent of the EL2 code mapping, so that revealing VBAR_EL2
1188 to an attacker does not give away any extra information. This
1189 only gets enabled on affected CPUs.
1190
1191 If unsure, say Y.
1192
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001193config ARM64_SSBD
1194 bool "Speculative Store Bypass Disable" if EXPERT
1195 default y
1196 help
1197 This enables mitigation of the bypassing of previous stores
1198 by speculative loads.
1199
1200 If unsure, say Y.
1201
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001202config RODATA_FULL_DEFAULT_ENABLED
1203 bool "Apply r/o permissions of VM areas also to their linear aliases"
1204 default y
1205 help
1206 Apply read-only attributes of VM areas to the linear alias of
1207 the backing pages as well. This prevents code or read-only data
1208 from being modified (inadvertently or intentionally) via another
1209 mapping of the same memory page. This additional enhancement can
1210 be turned off at runtime by passing rodata=[off|on] (and turned on
1211 with rodata=full if this option is set to 'n')
1212
1213 This requires the linear region to be mapped down to pages,
1214 which may adversely affect performance in some cases.
1215
Will Deacondd523792019-04-23 14:37:24 +01001216config ARM64_SW_TTBR0_PAN
1217 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1218 help
1219 Enabling this option prevents the kernel from accessing
1220 user-space memory directly by pointing TTBR0_EL1 to a reserved
1221 zeroed area and reserved ASID. The user access routines
1222 restore the valid TTBR0_EL1 temporarily.
1223
Catalin Marinas63f0c602019-07-23 19:58:39 +02001224config ARM64_TAGGED_ADDR_ABI
1225 bool "Enable the tagged user addresses syscall ABI"
1226 default y
1227 help
1228 When this option is enabled, user applications can opt in to a
1229 relaxed ABI via prctl() allowing tagged addresses to be passed
1230 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001231 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001232
Will Deacondd523792019-04-23 14:37:24 +01001233menuconfig COMPAT
1234 bool "Kernel support for 32-bit EL0"
1235 depends on ARM64_4K_PAGES || EXPERT
1236 select COMPAT_BINFMT_ELF if BINFMT_ELF
1237 select HAVE_UID16
1238 select OLD_SIGSUSPEND3
1239 select COMPAT_OLD_SIGACTION
1240 help
1241 This option enables support for a 32-bit EL0 running under a 64-bit
1242 kernel at EL1. AArch32-specific components such as system calls,
1243 the user helper functions, VFP support and the ptrace interface are
1244 handled appropriately by the kernel.
1245
1246 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1247 that you will only be able to execute AArch32 binaries that were compiled
1248 with page size aligned segments.
1249
1250 If you want to execute 32-bit userspace applications, say Y.
1251
1252if COMPAT
1253
1254config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001255 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001256 default y
1257 help
1258 Warning: disabling this option may break 32-bit user programs.
1259
1260 Provide kuser helpers to compat tasks. The kernel provides
1261 helper code to userspace in read only form at a fixed location
1262 to allow userspace to be independent of the CPU type fitted to
1263 the system. This permits binaries to be run on ARMv4 through
1264 to ARMv8 without modification.
1265
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001266 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001267
1268 However, the fixed address nature of these helpers can be used
1269 by ROP (return orientated programming) authors when creating
1270 exploits.
1271
1272 If all of the binaries and libraries which run on your platform
1273 are built specifically for your platform, and make no use of
1274 these helpers, then you can turn this option off to hinder
1275 such exploits. However, in that case, if a binary or library
1276 relying on those helpers is run, it will not function correctly.
1277
1278 Say N here only if you are absolutely certain that you do not
1279 need these helpers; otherwise, the safe option is to say Y.
1280
Will Deacon7c4791c2019-10-07 13:03:12 +01001281config COMPAT_VDSO
1282 bool "Enable vDSO for 32-bit applications"
1283 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1284 select GENERIC_COMPAT_VDSO
1285 default y
1286 help
1287 Place in the process address space of 32-bit applications an
1288 ELF shared object providing fast implementations of gettimeofday
1289 and clock_gettime.
1290
1291 You must have a 32-bit build of glibc 2.22 or later for programs
1292 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001293
Will Deacon1b907f42014-11-20 16:51:10 +00001294menuconfig ARMV8_DEPRECATED
1295 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001296 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001297 help
1298 Legacy software support may require certain instructions
1299 that have been deprecated or obsoleted in the architecture.
1300
1301 Enable this config to enable selective emulation of these
1302 features.
1303
1304 If unsure, say Y
1305
1306if ARMV8_DEPRECATED
1307
1308config SWP_EMULATION
1309 bool "Emulate SWP/SWPB instructions"
1310 help
1311 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1312 they are always undefined. Say Y here to enable software
1313 emulation of these instructions for userspace using LDXR/STXR.
1314
1315 In some older versions of glibc [<=2.8] SWP is used during futex
1316 trylock() operations with the assumption that the code will not
1317 be preempted. This invalid assumption may be more likely to fail
1318 with SWP emulation enabled, leading to deadlock of the user
1319 application.
1320
1321 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1322 on an external transaction monitoring block called a global
1323 monitor to maintain update atomicity. If your system does not
1324 implement a global monitor, this option can cause programs that
1325 perform SWP operations to uncached memory to deadlock.
1326
1327 If unsure, say Y
1328
1329config CP15_BARRIER_EMULATION
1330 bool "Emulate CP15 Barrier instructions"
1331 help
1332 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1333 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1334 strongly recommended to use the ISB, DSB, and DMB
1335 instructions instead.
1336
1337 Say Y here to enable software emulation of these
1338 instructions for AArch32 userspace code. When this option is
1339 enabled, CP15 barrier usage is traced which can help
1340 identify software that needs updating.
1341
1342 If unsure, say Y
1343
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001344config SETEND_EMULATION
1345 bool "Emulate SETEND instruction"
1346 help
1347 The SETEND instruction alters the data-endianness of the
1348 AArch32 EL0, and is deprecated in ARMv8.
1349
1350 Say Y here to enable software emulation of the instruction
1351 for AArch32 userspace code.
1352
1353 Note: All the cpus on the system must have mixed endian support at EL0
1354 for this feature to be enabled. If a new CPU - which doesn't support mixed
1355 endian - is hotplugged in after this feature has been enabled, there could
1356 be unexpected results in the applications.
1357
1358 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001359endif
1360
Will Deacondd523792019-04-23 14:37:24 +01001361endif
Catalin Marinasba428222016-07-01 18:25:31 +01001362
Will Deacon0e4a0702015-07-27 15:54:13 +01001363menu "ARMv8.1 architectural features"
1364
1365config ARM64_HW_AFDBM
1366 bool "Support for hardware updates of the Access and Dirty page flags"
1367 default y
1368 help
1369 The ARMv8.1 architecture extensions introduce support for
1370 hardware updates of the access and dirty information in page
1371 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1372 capable processors, accesses to pages with PTE_AF cleared will
1373 set this bit instead of raising an access flag fault.
1374 Similarly, writes to read-only pages with the DBM bit set will
1375 clear the read-only bit (AP[2]) instead of raising a
1376 permission fault.
1377
1378 Kernels built with this configuration option enabled continue
1379 to work on pre-ARMv8.1 hardware and the performance impact is
1380 minimal. If unsure, say Y.
1381
1382config ARM64_PAN
1383 bool "Enable support for Privileged Access Never (PAN)"
1384 default y
1385 help
1386 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1387 prevents the kernel or hypervisor from accessing user-space (EL0)
1388 memory directly.
1389
1390 Choosing this option will cause any unprotected (not using
1391 copy_to_user et al) memory access to fail with a permission fault.
1392
1393 The feature is detected at runtime, and will remain as a 'nop'
1394 instruction if the cpu does not implement the feature.
1395
1396config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001397 bool
1398 default ARM64_USE_LSE_ATOMICS
1399 depends on $(as-instr,.arch_extension lse)
1400
1401config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001402 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001403 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001404 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001405 help
1406 As part of the Large System Extensions, ARMv8.1 introduces new
1407 atomic instructions that are designed specifically to scale in
1408 very large systems.
1409
1410 Say Y here to make use of these instructions for the in-kernel
1411 atomic routines. This incurs a small overhead on CPUs that do
1412 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001413 built with binutils >= 2.25 in order for the new instructions
1414 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001415
Marc Zyngier1f364c82014-02-19 09:33:14 +00001416config ARM64_VHE
1417 bool "Enable support for Virtualization Host Extensions (VHE)"
1418 default y
1419 help
1420 Virtualization Host Extensions (VHE) allow the kernel to run
1421 directly at EL2 (instead of EL1) on processors that support
1422 it. This leads to better performance for KVM, as they reduce
1423 the cost of the world switch.
1424
1425 Selecting this option allows the VHE feature to be detected
1426 at runtime, and does not affect processors that do not
1427 implement this feature.
1428
Will Deacon0e4a0702015-07-27 15:54:13 +01001429endmenu
1430
Will Deaconf9933182016-02-26 16:30:14 +00001431menu "ARMv8.2 architectural features"
1432
James Morse57f49592016-02-05 14:58:48 +00001433config ARM64_UAO
1434 bool "Enable support for User Access Override (UAO)"
1435 default y
1436 help
1437 User Access Override (UAO; part of the ARMv8.2 Extensions)
1438 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001439 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001440
1441 This option changes get_user() and friends to use the 'unprivileged'
1442 variant of the load/store instructions. This ensures that user-space
1443 really did have access to the supplied memory. When addr_limit is
1444 set to kernel memory the UAO bit will be set, allowing privileged
1445 access to kernel memory.
1446
1447 Choosing this option will cause copy_to_user() et al to use user-space
1448 memory permissions.
1449
1450 The feature is detected at runtime, the kernel will use the
1451 regular load/store instructions if the cpu does not implement the
1452 feature.
1453
Robin Murphyd50e0712017-07-25 11:55:42 +01001454config ARM64_PMEM
1455 bool "Enable support for persistent memory"
1456 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001457 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001458 help
1459 Say Y to enable support for the persistent memory API based on the
1460 ARMv8.2 DCPoP feature.
1461
1462 The feature is detected at runtime, and the kernel will use DC CVAC
1463 operations if DC CVAP is not supported (following the behaviour of
1464 DC CVAP itself if the system does not define a point of persistence).
1465
Xie XiuQi64c02722018-01-15 19:38:56 +00001466config ARM64_RAS_EXTN
1467 bool "Enable support for RAS CPU Extensions"
1468 default y
1469 help
1470 CPUs that support the Reliability, Availability and Serviceability
1471 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1472 errors, classify them and report them to software.
1473
1474 On CPUs with these extensions system software can use additional
1475 barriers to determine if faults are pending and read the
1476 classification from a new set of registers.
1477
1478 Selecting this feature will allow the kernel to use these barriers
1479 and access the new registers if the system supports the extension.
1480 Platform RAS features may additionally depend on firmware support.
1481
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001482config ARM64_CNP
1483 bool "Enable support for Common Not Private (CNP) translations"
1484 default y
1485 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1486 help
1487 Common Not Private (CNP) allows translation table entries to
1488 be shared between different PEs in the same inner shareable
1489 domain, so the hardware can use this fact to optimise the
1490 caching of such entries in the TLB.
1491
1492 Selecting this option allows the CNP feature to be detected
1493 at runtime, and does not affect PEs that do not implement
1494 this feature.
1495
Will Deaconf9933182016-02-26 16:30:14 +00001496endmenu
1497
Mark Rutland04ca3202018-12-07 18:39:30 +00001498menu "ARMv8.3 architectural features"
1499
1500config ARM64_PTR_AUTH
1501 bool "Enable support for pointer authentication"
1502 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301503 depends on !KVM || ARM64_VHE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301504 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301505 # GCC 9.1 and later inserts a .note.gnu.property section note for PAC
1506 # which is only understood by binutils starting with version 2.33.1.
1507 depends on !CC_IS_GCC || GCC_VERSION < 90100 || LD_VERSION >= 233010000
1508 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301509 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001510 help
1511 Pointer authentication (part of the ARMv8.3 Extensions) provides
1512 instructions for signing and authenticating pointers against secret
1513 keys, which can be used to mitigate Return Oriented Programming (ROP)
1514 and other attacks.
1515
1516 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001517 Choosing this option will cause the kernel to initialise secret keys
1518 for each process at exec() time, with these keys being
1519 context-switched along with the process.
1520
Kristina Martsenko74afda42020-03-13 14:35:03 +05301521 If the compiler supports the -mbranch-protection or
1522 -msign-return-address flag (e.g. GCC 7 or later), then this option
1523 will also cause the kernel itself to be compiled with return address
1524 protection. In this case, and if the target hardware is known to
1525 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1526 disabled with minimal loss of protection.
1527
Mark Rutland04ca3202018-12-07 18:39:30 +00001528 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301529 hardware it will not be advertised to userspace/KVM guest nor will it
1530 be enabled. However, KVM guest also require VHE mode and hence
1531 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001532
Kristina Martsenko69829342020-03-13 14:34:55 +05301533 If the feature is present on the boot CPU but not on a late CPU, then
1534 the late CPU will be parked. Also, if the boot CPU does not have
1535 address auth and the late CPU has then the late CPU will still boot
1536 but with the feature disabled. On such a system, this option should
1537 not be selected.
1538
Kristina Martsenko74afda42020-03-13 14:35:03 +05301539 This feature works with FUNCTION_GRAPH_TRACER option only if
1540 DYNAMIC_FTRACE_WITH_REGS is enabled.
1541
1542config CC_HAS_BRANCH_PROT_PAC_RET
1543 # GCC 9 or later, clang 8 or later
1544 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1545
1546config CC_HAS_SIGN_RETURN_ADDRESS
1547 # GCC 7, 8
1548 def_bool $(cc-option,-msign-return-address=all)
1549
1550config AS_HAS_PAC
1551 def_bool $(as-option,-Wa$(comma)-march=armv8.3-a)
1552
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001553config AS_HAS_CFI_NEGATE_RA_STATE
1554 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1555
Mark Rutland04ca3202018-12-07 18:39:30 +00001556endmenu
1557
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001558menu "ARMv8.4 architectural features"
1559
1560config ARM64_AMU_EXTN
1561 bool "Enable support for the Activity Monitors Unit CPU extension"
1562 default y
1563 help
1564 The activity monitors extension is an optional extension introduced
1565 by the ARMv8.4 CPU architecture. This enables support for version 1
1566 of the activity monitors architecture, AMUv1.
1567
1568 To enable the use of this extension on CPUs that implement it, say Y.
1569
1570 Note that for architectural reasons, firmware _must_ implement AMU
1571 support when running on CPUs that present the activity monitors
1572 extension. The required support is present in:
1573 * Version 1.5 and later of the ARM Trusted Firmware
1574
1575 For kernels that have this configuration enabled but boot with broken
1576 firmware, you may need to say N here until the firmware is fixed.
1577 Otherwise you may experience firmware panics or lockups when
1578 accessing the counter registers. Even if you are not observing these
1579 symptoms, the values returned by the register reads might not
1580 correctly reflect reality. Most commonly, the value read will be 0,
1581 indicating that the counter is not enabled.
1582
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001583endmenu
1584
Mark Brown3e6c69a2019-12-09 18:12:14 +00001585menu "ARMv8.5 architectural features"
1586
1587config ARM64_E0PD
1588 bool "Enable support for E0PD"
1589 default y
1590 help
Will Deacone717d932020-01-22 11:23:54 +00001591 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1592 that EL0 accesses made via TTBR1 always fault in constant time,
1593 providing similar benefits to KASLR as those provided by KPTI, but
1594 with lower overhead and without disrupting legitimate access to
1595 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001596
Will Deacone717d932020-01-22 11:23:54 +00001597 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001598
Richard Henderson1a50ec02020-01-21 12:58:52 +00001599config ARCH_RANDOM
1600 bool "Enable support for random number generation"
1601 default y
1602 help
1603 Random number generation (part of the ARMv8.5 Extensions)
1604 provides a high bandwidth, cryptographically secure
1605 hardware random number generator.
1606
Mark Brown3e6c69a2019-12-09 18:12:14 +00001607endmenu
1608
Dave Martinddd25ad2017-10-31 15:51:02 +00001609config ARM64_SVE
1610 bool "ARM Scalable Vector Extension support"
1611 default y
Dave Martin85acda32018-04-20 16:20:43 +01001612 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001613 help
1614 The Scalable Vector Extension (SVE) is an extension to the AArch64
1615 execution state which complements and extends the SIMD functionality
1616 of the base architecture to support much larger vectors and to enable
1617 additional vectorisation opportunities.
1618
1619 To enable use of this extension on CPUs that implement it, say Y.
1620
Dave Martin06a916f2019-04-18 18:41:38 +01001621 On CPUs that support the SVE2 extensions, this option will enable
1622 those too.
1623
Dave Martin50436942018-03-23 18:08:31 +00001624 Note that for architectural reasons, firmware _must_ implement SVE
1625 support when running on SVE capable hardware. The required support
1626 is present in:
1627
1628 * version 1.5 and later of the ARM Trusted Firmware
1629 * the AArch64 boot wrapper since commit 5e1261e08abf
1630 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1631
1632 For other firmware implementations, consult the firmware documentation
1633 or vendor.
1634
1635 If you need the kernel to boot on SVE-capable hardware with broken
1636 firmware, you may need to say N here until you get your firmware
1637 fixed. Otherwise, you may experience firmware panics or lockups when
1638 booting the kernel. If unsure and you are not observing these
1639 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001640
Dave Martin85acda32018-04-20 16:20:43 +01001641 CPUs that support SVE are architecturally required to support the
1642 Virtualization Host Extensions (VHE), so the kernel makes no
1643 provision for supporting SVE alongside KVM without VHE enabled.
1644 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1645 KVM in the same kernel image.
1646
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001647config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001648 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001649 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001650 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001651 help
1652 Allocate PLTs when loading modules so that jumps and calls whose
1653 targets are too far away for their relative offsets to be encoded
1654 in the instructions themselves can be bounced via veneers in the
1655 module's PLT. This allows modules to be allocated in the generic
1656 vmalloc area after the dedicated module memory area has been
1657 exhausted.
1658
1659 When running with address space randomization (KASLR), the module
1660 region itself may be too far away for ordinary relative jumps and
1661 calls, and so in that case, module PLTs are required and cannot be
1662 disabled.
1663
1664 Specific errata workaround(s) might also force module PLTs to be
1665 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001666
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001667config ARM64_PSEUDO_NMI
1668 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001669 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001670 help
1671 Adds support for mimicking Non-Maskable Interrupts through the use of
1672 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001673 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001674
1675 This high priority configuration for interrupts needs to be
1676 explicitly enabled by setting the kernel parameter
1677 "irqchip.gicv3_pseudo_nmi" to 1.
1678
1679 If unsure, say N
1680
Julien Thierry48ce8f82019-06-11 10:38:11 +01001681if ARM64_PSEUDO_NMI
1682config ARM64_DEBUG_PRIORITY_MASKING
1683 bool "Debug interrupt priority masking"
1684 help
1685 This adds runtime checks to functions enabling/disabling
1686 interrupts when using priority masking. The additional checks verify
1687 the validity of ICC_PMR_EL1 when calling concerned functions.
1688
1689 If unsure, say N
1690endif
1691
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001692config RELOCATABLE
1693 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001694 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001695 help
1696 This builds the kernel as a Position Independent Executable (PIE),
1697 which retains all relocation metadata required to relocate the
1698 kernel binary at runtime to a different virtual address than the
1699 address it was linked at.
1700 Since AArch64 uses the RELA relocation format, this requires a
1701 relocation pass at runtime even if the kernel is loaded at the
1702 same address it was linked at.
1703
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001704config RANDOMIZE_BASE
1705 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001706 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001707 select RELOCATABLE
1708 help
1709 Randomizes the virtual address at which the kernel image is
1710 loaded, as a security feature that deters exploit attempts
1711 relying on knowledge of the location of kernel internals.
1712
1713 It is the bootloader's job to provide entropy, by passing a
1714 random u64 value in /chosen/kaslr-seed at kernel entry.
1715
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001716 When booting via the UEFI stub, it will invoke the firmware's
1717 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1718 to the kernel proper. In addition, it will randomise the physical
1719 location of the kernel Image as well.
1720
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001721 If unsure, say N.
1722
1723config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001724 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001725 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001726 default y
1727 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001728 Randomizes the location of the module region inside a 4 GB window
1729 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001730 to leak information about the location of core kernel data structures
1731 but it does imply that function calls between modules and the core
1732 kernel will need to be resolved via veneers in the module PLT.
1733
1734 When this option is not set, the module region will be randomized over
1735 a limited range that contains the [_stext, _etext] interval of the
1736 core kernel, so branch relocations are always in range.
1737
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001738config CC_HAVE_STACKPROTECTOR_SYSREG
1739 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1740
1741config STACKPROTECTOR_PER_TASK
1742 def_bool y
1743 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1744
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001745endmenu
1746
1747menu "Boot options"
1748
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001749config ARM64_ACPI_PARKING_PROTOCOL
1750 bool "Enable support for the ARM64 ACPI parking protocol"
1751 depends on ACPI
1752 help
1753 Enable support for the ARM64 ACPI parking protocol. If disabled
1754 the kernel will not allow booting through the ARM64 ACPI parking
1755 protocol even if the corresponding data is present in the ACPI
1756 MADT table.
1757
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001758config CMDLINE
1759 string "Default kernel command string"
1760 default ""
1761 help
1762 Provide a set of default command-line options at build time by
1763 entering them here. As a minimum, you should specify the the
1764 root device (e.g. root=/dev/nfs).
1765
1766config CMDLINE_FORCE
1767 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001768 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001769 help
1770 Always use the default kernel command string, even if the boot
1771 loader passes other arguments to the kernel.
1772 This is useful if you cannot or don't want to change the
1773 command-line options your boot loader passes to the kernel.
1774
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001775config EFI_STUB
1776 bool
1777
Mark Salterf84d0272014-04-15 21:59:30 -04001778config EFI
1779 bool "UEFI runtime support"
1780 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001781 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001782 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001783 select LIBFDT
1784 select UCS2_STRING
1785 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001786 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001787 select EFI_STUB
1788 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001789 default y
1790 help
1791 This option provides support for runtime services provided
1792 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001793 clock, and platform reset). A UEFI stub is also provided to
1794 allow the kernel to be booted as an EFI application. This
1795 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001796
Yi Lid1ae8c02014-10-04 23:46:43 +08001797config DMI
1798 bool "Enable support for SMBIOS (DMI) tables"
1799 depends on EFI
1800 default y
1801 help
1802 This enables SMBIOS/DMI feature for systems.
1803
1804 This option is only useful on systems that have UEFI firmware.
1805 However, even with this option, the resultant kernel should
1806 continue to boot on existing non-UEFI platforms.
1807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001808endmenu
1809
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001810config SYSVIPC_COMPAT
1811 def_bool y
1812 depends on COMPAT && SYSVIPC
1813
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001814config ARCH_ENABLE_HUGEPAGE_MIGRATION
1815 def_bool y
1816 depends on HUGETLB_PAGE && MIGRATION
1817
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001818menu "Power management options"
1819
1820source "kernel/power/Kconfig"
1821
James Morse82869ac2016-04-27 17:47:12 +01001822config ARCH_HIBERNATION_POSSIBLE
1823 def_bool y
1824 depends on CPU_PM
1825
1826config ARCH_HIBERNATION_HEADER
1827 def_bool y
1828 depends on HIBERNATION
1829
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001830config ARCH_SUSPEND_POSSIBLE
1831 def_bool y
1832
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001833endmenu
1834
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001835menu "CPU Power Management"
1836
1837source "drivers/cpuidle/Kconfig"
1838
Rob Herring52e7e812014-02-24 11:27:57 +09001839source "drivers/cpufreq/Kconfig"
1840
1841endmenu
1842
Mark Salterf84d0272014-04-15 21:59:30 -04001843source "drivers/firmware/Kconfig"
1844
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001845source "drivers/acpi/Kconfig"
1846
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001847source "arch/arm64/kvm/Kconfig"
1848
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001849if CRYPTO
1850source "arch/arm64/crypto/Kconfig"
1851endif