blob: 807177c953f3de217b2732337e02604fca75a5cd [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002/*
3 * Atmel MultiMedia Card Interface driver
4 *
5 * Copyright (C) 2004-2008 Atmel Corporation
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02006 */
7#include <linux/blkdev.h>
8#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02009#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020010#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020011#include <linux/dmaengine.h>
12#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100013#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070014#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020015#include <linux/init.h>
16#include <linux/interrupt.h>
Pramod Gurav7bca6462014-09-23 18:21:48 +053017#include <linux/io.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/ioport.h>
19#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020020#include <linux/of.h>
21#include <linux/of_device.h>
22#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020023#include <linux/platform_device.h>
24#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020025#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053028#include <linux/types.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020029
30#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010031#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080032
Nicolas Ferrec42aa772008-11-20 15:59:12 +010033#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000034#include <linux/atmel_pdc.h>
Wenyou Yangae552ab2014-10-30 12:00:41 +080035#include <linux/pm.h>
36#include <linux/pm_runtime.h>
Wenyou Yangb5b64fa2014-11-07 08:48:13 +080037#include <linux/pinctrl/consumer.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020038
Arnd Bergmannbf614c72014-06-05 23:14:38 +020039#include <asm/cacheflush.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
ludovic.desroches@atmel.comec8fc9c2015-11-23 16:27:30 +010043/*
Andy Shevchenkoef4b1602017-05-09 20:21:17 +030044 * Superset of MCI IP registers integrated in Atmel AT91 Processor
ludovic.desroches@atmel.comec8fc9c2015-11-23 16:27:30 +010045 * Registers and bitfields marked with [2] are only available in MCI2
46 */
47
48/* MCI Register Definitions */
49#define ATMCI_CR 0x0000 /* Control */
50#define ATMCI_CR_MCIEN BIT(0) /* MCI Enable */
51#define ATMCI_CR_MCIDIS BIT(1) /* MCI Disable */
52#define ATMCI_CR_PWSEN BIT(2) /* Power Save Enable */
53#define ATMCI_CR_PWSDIS BIT(3) /* Power Save Disable */
54#define ATMCI_CR_SWRST BIT(7) /* Software Reset */
55#define ATMCI_MR 0x0004 /* Mode */
56#define ATMCI_MR_CLKDIV(x) ((x) << 0) /* Clock Divider */
57#define ATMCI_MR_PWSDIV(x) ((x) << 8) /* Power Saving Divider */
58#define ATMCI_MR_RDPROOF BIT(11) /* Read Proof */
59#define ATMCI_MR_WRPROOF BIT(12) /* Write Proof */
60#define ATMCI_MR_PDCFBYTE BIT(13) /* Force Byte Transfer */
61#define ATMCI_MR_PDCPADV BIT(14) /* Padding Value */
62#define ATMCI_MR_PDCMODE BIT(15) /* PDC-oriented Mode */
63#define ATMCI_MR_CLKODD(x) ((x) << 16) /* LSB of Clock Divider */
64#define ATMCI_DTOR 0x0008 /* Data Timeout */
65#define ATMCI_DTOCYC(x) ((x) << 0) /* Data Timeout Cycles */
66#define ATMCI_DTOMUL(x) ((x) << 4) /* Data Timeout Multiplier */
67#define ATMCI_SDCR 0x000c /* SD Card / SDIO */
68#define ATMCI_SDCSEL_SLOT_A (0 << 0) /* Select SD slot A */
69#define ATMCI_SDCSEL_SLOT_B (1 << 0) /* Select SD slot A */
70#define ATMCI_SDCSEL_MASK (3 << 0)
71#define ATMCI_SDCBUS_1BIT (0 << 6) /* 1-bit data bus */
72#define ATMCI_SDCBUS_4BIT (2 << 6) /* 4-bit data bus */
73#define ATMCI_SDCBUS_8BIT (3 << 6) /* 8-bit data bus[2] */
74#define ATMCI_SDCBUS_MASK (3 << 6)
75#define ATMCI_ARGR 0x0010 /* Command Argument */
76#define ATMCI_CMDR 0x0014 /* Command */
77#define ATMCI_CMDR_CMDNB(x) ((x) << 0) /* Command Opcode */
78#define ATMCI_CMDR_RSPTYP_NONE (0 << 6) /* No response */
79#define ATMCI_CMDR_RSPTYP_48BIT (1 << 6) /* 48-bit response */
80#define ATMCI_CMDR_RSPTYP_136BIT (2 << 6) /* 136-bit response */
81#define ATMCI_CMDR_SPCMD_INIT (1 << 8) /* Initialization command */
82#define ATMCI_CMDR_SPCMD_SYNC (2 << 8) /* Synchronized command */
83#define ATMCI_CMDR_SPCMD_INT (4 << 8) /* Interrupt command */
84#define ATMCI_CMDR_SPCMD_INTRESP (5 << 8) /* Interrupt response */
85#define ATMCI_CMDR_OPDCMD (1 << 11) /* Open Drain */
86#define ATMCI_CMDR_MAXLAT_5CYC (0 << 12) /* Max latency 5 cycles */
87#define ATMCI_CMDR_MAXLAT_64CYC (1 << 12) /* Max latency 64 cycles */
88#define ATMCI_CMDR_START_XFER (1 << 16) /* Start data transfer */
89#define ATMCI_CMDR_STOP_XFER (2 << 16) /* Stop data transfer */
90#define ATMCI_CMDR_TRDIR_WRITE (0 << 18) /* Write data */
91#define ATMCI_CMDR_TRDIR_READ (1 << 18) /* Read data */
92#define ATMCI_CMDR_BLOCK (0 << 19) /* Single-block transfer */
93#define ATMCI_CMDR_MULTI_BLOCK (1 << 19) /* Multi-block transfer */
94#define ATMCI_CMDR_STREAM (2 << 19) /* MMC Stream transfer */
95#define ATMCI_CMDR_SDIO_BYTE (4 << 19) /* SDIO Byte transfer */
96#define ATMCI_CMDR_SDIO_BLOCK (5 << 19) /* SDIO Block transfer */
97#define ATMCI_CMDR_SDIO_SUSPEND (1 << 24) /* SDIO Suspend Command */
98#define ATMCI_CMDR_SDIO_RESUME (2 << 24) /* SDIO Resume Command */
99#define ATMCI_BLKR 0x0018 /* Block */
100#define ATMCI_BCNT(x) ((x) << 0) /* Data Block Count */
101#define ATMCI_BLKLEN(x) ((x) << 16) /* Data Block Length */
102#define ATMCI_CSTOR 0x001c /* Completion Signal Timeout[2] */
103#define ATMCI_CSTOCYC(x) ((x) << 0) /* CST cycles */
104#define ATMCI_CSTOMUL(x) ((x) << 4) /* CST multiplier */
105#define ATMCI_RSPR 0x0020 /* Response 0 */
106#define ATMCI_RSPR1 0x0024 /* Response 1 */
107#define ATMCI_RSPR2 0x0028 /* Response 2 */
108#define ATMCI_RSPR3 0x002c /* Response 3 */
109#define ATMCI_RDR 0x0030 /* Receive Data */
110#define ATMCI_TDR 0x0034 /* Transmit Data */
111#define ATMCI_SR 0x0040 /* Status */
112#define ATMCI_IER 0x0044 /* Interrupt Enable */
113#define ATMCI_IDR 0x0048 /* Interrupt Disable */
114#define ATMCI_IMR 0x004c /* Interrupt Mask */
115#define ATMCI_CMDRDY BIT(0) /* Command Ready */
116#define ATMCI_RXRDY BIT(1) /* Receiver Ready */
117#define ATMCI_TXRDY BIT(2) /* Transmitter Ready */
118#define ATMCI_BLKE BIT(3) /* Data Block Ended */
119#define ATMCI_DTIP BIT(4) /* Data Transfer In Progress */
120#define ATMCI_NOTBUSY BIT(5) /* Data Not Busy */
121#define ATMCI_ENDRX BIT(6) /* End of RX Buffer */
122#define ATMCI_ENDTX BIT(7) /* End of TX Buffer */
123#define ATMCI_SDIOIRQA BIT(8) /* SDIO IRQ in slot A */
124#define ATMCI_SDIOIRQB BIT(9) /* SDIO IRQ in slot B */
125#define ATMCI_SDIOWAIT BIT(12) /* SDIO Read Wait Operation Status */
126#define ATMCI_CSRCV BIT(13) /* CE-ATA Completion Signal Received */
127#define ATMCI_RXBUFF BIT(14) /* RX Buffer Full */
128#define ATMCI_TXBUFE BIT(15) /* TX Buffer Empty */
129#define ATMCI_RINDE BIT(16) /* Response Index Error */
130#define ATMCI_RDIRE BIT(17) /* Response Direction Error */
131#define ATMCI_RCRCE BIT(18) /* Response CRC Error */
132#define ATMCI_RENDE BIT(19) /* Response End Bit Error */
133#define ATMCI_RTOE BIT(20) /* Response Time-Out Error */
134#define ATMCI_DCRCE BIT(21) /* Data CRC Error */
135#define ATMCI_DTOE BIT(22) /* Data Time-Out Error */
136#define ATMCI_CSTOE BIT(23) /* Completion Signal Time-out Error */
137#define ATMCI_BLKOVRE BIT(24) /* DMA Block Overrun Error */
138#define ATMCI_DMADONE BIT(25) /* DMA Transfer Done */
139#define ATMCI_FIFOEMPTY BIT(26) /* FIFO Empty Flag */
140#define ATMCI_XFRDONE BIT(27) /* Transfer Done Flag */
141#define ATMCI_ACKRCV BIT(28) /* Boot Operation Acknowledge Received */
142#define ATMCI_ACKRCVE BIT(29) /* Boot Operation Acknowledge Error */
143#define ATMCI_OVRE BIT(30) /* RX Overrun Error */
144#define ATMCI_UNRE BIT(31) /* TX Underrun Error */
145#define ATMCI_DMA 0x0050 /* DMA Configuration[2] */
146#define ATMCI_DMA_OFFSET(x) ((x) << 0) /* DMA Write Buffer Offset */
147#define ATMCI_DMA_CHKSIZE(x) ((x) << 4) /* DMA Channel Read and Write Chunk Size */
148#define ATMCI_DMAEN BIT(8) /* DMA Hardware Handshaking Enable */
149#define ATMCI_CFG 0x0054 /* Configuration[2] */
150#define ATMCI_CFG_FIFOMODE_1DATA BIT(0) /* MCI Internal FIFO control mode */
151#define ATMCI_CFG_FERRCTRL_COR BIT(4) /* Flow Error flag reset control mode */
152#define ATMCI_CFG_HSMODE BIT(8) /* High Speed Mode */
153#define ATMCI_CFG_LSYNC BIT(12) /* Synchronize on the last block */
154#define ATMCI_WPMR 0x00e4 /* Write Protection Mode[2] */
155#define ATMCI_WP_EN BIT(0) /* WP Enable */
156#define ATMCI_WP_KEY (0x4d4349 << 8) /* WP Key */
157#define ATMCI_WPSR 0x00e8 /* Write Protection Status[2] */
158#define ATMCI_GET_WP_VS(x) ((x) & 0x0f)
159#define ATMCI_GET_WP_VSRC(x) (((x) >> 8) & 0xffff)
160#define ATMCI_VERSION 0x00FC /* Version */
161#define ATMCI_FIFO_APERTURE 0x0200 /* FIFO Aperture[2] */
162
163/* This is not including the FIFO Aperture on MCI2 */
164#define ATMCI_REGS_SIZE 0x100
165
166/* Register access macros */
167#define atmci_readl(port, reg) \
168 __raw_readl((port)->regs + reg)
169#define atmci_writel(port, reg, value) \
170 __raw_writel((value), (port)->regs + reg)
171
Ulf Hanssonab5d94f2020-04-14 18:13:56 +0200172#define ATMCI_CMD_TIMEOUT_MS 2000
Wenyou Yangae552ab2014-10-30 12:00:41 +0800173#define AUTOSUSPEND_DELAY 50
174
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000175#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200176#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200177
178enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200179 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200180 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200181 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200182 EVENT_DATA_ERROR,
183};
184
185enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200186 STATE_IDLE = 0,
187 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200188 STATE_DATA_XFER,
189 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200190 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200191 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200192};
193
Ludovic Desroches796211b2011-08-11 15:25:44 +0000194enum atmci_xfer_dir {
195 XFER_RECEIVE = 0,
196 XFER_TRANSMIT,
197};
198
199enum atmci_pdc_buf {
200 PDC_FIRST_BUF = 0,
201 PDC_SECOND_BUF,
202};
203
204struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000205 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000206 bool has_pdc;
207 bool has_cfg_reg;
208 bool has_cstor_reg;
209 bool has_highspeed;
210 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +0100211 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200212 bool has_bad_data_ordering;
213 bool need_reset_after_xfer;
214 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +0200215 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000216};
217
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200218struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200219 struct dma_chan *chan;
220 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200221};
222
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200223/**
224 * struct atmel_mci - MMC controller state shared between all slots
225 * @lock: Spinlock protecting the queue and associated data.
226 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000227 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Lee Jonesf51874b2020-07-01 13:46:53 +0100228 * @sg_len: Size of the scatterlist
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200229 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200230 * @buffer: Buffer used if we don't have the r/w proof capability. We
231 * don't have the time to switch pdc buffers so we have to use only
232 * one buffer for the full transaction.
233 * @buf_size: size of the buffer.
Lee Jonesf51874b2020-07-01 13:46:53 +0100234 * @buf_phys_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200235 * @cur_slot: The slot which is currently using the controller.
236 * @mrq: The request currently being processed on @cur_slot,
237 * or NULL if the controller is idle.
238 * @cmd: The command currently being sent to the card, or NULL.
239 * @data: The data currently being transferred, or NULL if no data
240 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000241 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200242 * @dma: DMA client state.
243 * @data_chan: DMA channel being used for the current data transfer.
Lee Jonesf51874b2020-07-01 13:46:53 +0100244 * @dma_conf: Configuration for the DMA slave
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200245 * @cmd_status: Snapshot of SR taken upon completion of the current
246 * command. Only valid when EVENT_CMD_COMPLETE is pending.
247 * @data_status: Snapshot of SR taken upon completion of the current
248 * data transfer. Only valid when EVENT_DATA_COMPLETE or
249 * EVENT_DATA_ERROR is pending.
250 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
251 * to be sent.
252 * @tasklet: Tasklet running the request state machine.
253 * @pending_events: Bitmask of events flagged by the interrupt handler
254 * to be processed by the tasklet.
255 * @completed_events: Bitmask of events which the state machine has
256 * processed.
257 * @state: Tasklet state.
258 * @queue: List of slots waiting for access to the controller.
259 * @need_clock_update: Update the clock rate before the next request.
260 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200261 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200262 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800263 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200264 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
265 * rate and timeout calculations.
266 * @mapbase: Physical address of the MMIO registers.
267 * @mck: The peripheral bus clock hooked up to the MMC controller.
268 * @pdev: Platform device associated with the MMC controller.
269 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000270 * @caps: MCI capabilities depending on MCI version.
271 * @prepare_data: function to setup MCI before data transfer which
272 * depends on MCI capabilities.
273 * @submit_data: function to start data transfer which depends on MCI
274 * capabilities.
275 * @stop_transfer: function to stop data transfer which depends on MCI
276 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200277 *
278 * Locking
279 * =======
280 *
281 * @lock is a softirq-safe spinlock protecting @queue as well as
282 * @cur_slot, @mrq and @state. These must always be updated
283 * at the same time while holding @lock.
284 *
285 * @lock also protects mode_reg and need_clock_update since these are
286 * used to synchronize mode register updates with the queue
287 * processing.
288 *
289 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
290 * and must always be written at the same time as the slot is added to
291 * @queue.
292 *
293 * @pending_events and @completed_events are accessed using atomic bit
294 * operations, so they don't need any locking.
295 *
296 * None of the fields touched by the interrupt handler need any
297 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
298 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
299 * interrupts must be disabled and @data_status updated with a
300 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300301 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200302 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
303 * bytes_xfered field of @data must be written. This is ensured by
304 * using barriers.
305 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200306struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200307 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200308 void __iomem *regs;
309
310 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400311 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200312 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200313 unsigned int *buffer;
314 unsigned int buf_size;
315 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200316
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200317 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200318 struct mmc_request *mrq;
319 struct mmc_command *cmd;
320 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000321 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200322
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200323 struct atmel_mci_dma dma;
324 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530325 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200326
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200327 u32 cmd_status;
328 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200329 u32 stop_cmdr;
330
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200331 struct tasklet_struct tasklet;
332 unsigned long pending_events;
333 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200334 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200335 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200336
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200337 bool need_clock_update;
338 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200339 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200340 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800341 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200342 unsigned long bus_hz;
343 unsigned long mapbase;
344 struct clk *mck;
345 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200346
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000347 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000348
349 struct atmel_mci_caps caps;
350
351 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
352 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
353 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200354};
355
356/**
357 * struct atmel_mci_slot - MMC slot state
358 * @mmc: The mmc_host representing this slot.
359 * @host: The MMC controller this slot is using.
360 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700361 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200362 * @mrq: mmc_request currently being processed or waiting to be
363 * processed, or NULL when the slot is idle.
364 * @queue_node: List node for placing this node in the @queue list of
365 * &struct atmel_mci.
366 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
367 * @flags: Random state bits associated with the slot.
368 * @detect_pin: GPIO pin used for card detection, or negative if not
369 * available.
370 * @wp_pin: GPIO pin used for card write protect sending, or negative
371 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200372 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200373 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
374 */
375struct atmel_mci_slot {
376 struct mmc_host *mmc;
377 struct atmel_mci *host;
378
379 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700380 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200381
382 struct mmc_request *mrq;
383 struct list_head queue_node;
384
385 unsigned int clock;
386 unsigned long flags;
387#define ATMCI_CARD_PRESENT 0
388#define ATMCI_CARD_NEED_INIT 1
389#define ATMCI_SHUTDOWN 2
390
391 int detect_pin;
392 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200393 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200394
395 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200396};
397
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200398#define atmci_test_and_clear_pending(host, event) \
399 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200400#define atmci_set_completed(host, event) \
401 set_bit(event, &host->completed_events)
402#define atmci_set_pending(host, event) \
403 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200404
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200405/*
406 * The debugfs stuff below is mostly optimized away when
407 * CONFIG_DEBUG_FS is not set.
408 */
409static int atmci_req_show(struct seq_file *s, void *v)
410{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200411 struct atmel_mci_slot *slot = s->private;
412 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200413 struct mmc_command *cmd;
414 struct mmc_command *stop;
415 struct mmc_data *data;
416
417 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200418 spin_lock_bh(&slot->host->lock);
419 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200420
421 if (mrq) {
422 cmd = mrq->cmd;
423 data = mrq->data;
424 stop = mrq->stop;
425
426 if (cmd)
427 seq_printf(s,
428 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
429 cmd->opcode, cmd->arg, cmd->flags,
430 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700431 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200432 if (data)
433 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
434 data->bytes_xfered, data->blocks,
435 data->blksz, data->flags, data->error);
436 if (stop)
437 seq_printf(s,
438 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
439 stop->opcode, stop->arg, stop->flags,
440 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700441 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200442 }
443
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200444 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200445
446 return 0;
447}
448
Yangtao Li8ceb2942018-12-01 10:24:57 -0500449DEFINE_SHOW_ATTRIBUTE(atmci_req);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200450
451static void atmci_show_status_reg(struct seq_file *s,
452 const char *regname, u32 value)
453{
454 static const char *sr_bit[] = {
455 [0] = "CMDRDY",
456 [1] = "RXRDY",
457 [2] = "TXRDY",
458 [3] = "BLKE",
459 [4] = "DTIP",
460 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700461 [6] = "ENDRX",
462 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200463 [8] = "SDIOIRQA",
464 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700465 [12] = "SDIOWAIT",
466 [14] = "RXBUFF",
467 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200468 [16] = "RINDE",
469 [17] = "RDIRE",
470 [18] = "RCRCE",
471 [19] = "RENDE",
472 [20] = "RTOE",
473 [21] = "DCRCE",
474 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700475 [23] = "CSTOE",
476 [24] = "BLKOVRE",
477 [25] = "DMADONE",
478 [26] = "FIFOEMPTY",
479 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200480 [30] = "OVRE",
481 [31] = "UNRE",
482 };
483 unsigned int i;
484
485 seq_printf(s, "%s:\t0x%08x", regname, value);
486 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
487 if (value & (1 << i)) {
488 if (sr_bit[i])
489 seq_printf(s, " %s", sr_bit[i]);
490 else
491 seq_puts(s, " UNKNOWN");
492 }
493 }
494 seq_putc(s, '\n');
495}
496
497static int atmci_regs_show(struct seq_file *s, void *v)
498{
499 struct atmel_mci *host = s->private;
500 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200501 int ret = 0;
502
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200503
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000504 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200505 if (!buf)
506 return -ENOMEM;
507
Wenyou Yangae552ab2014-10-30 12:00:41 +0800508 pm_runtime_get_sync(&host->pdev->dev);
509
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200510 /*
511 * Grab a more or less consistent snapshot. Note that we're
512 * not disabling interrupts, so IMR and SR may not be
513 * consistent.
514 */
515 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000516 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200517 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200518
Wenyou Yangae552ab2014-10-30 12:00:41 +0800519 pm_runtime_mark_last_busy(&host->pdev->dev);
520 pm_runtime_put_autosuspend(&host->pdev->dev);
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200521
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200522 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000523 buf[ATMCI_MR / 4],
524 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200525 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
526 if (host->caps.has_odd_clk_div)
527 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
528 ((buf[ATMCI_MR / 4] & 0xff) << 1)
529 | ((buf[ATMCI_MR / 4] >> 16) & 1));
530 else
531 seq_printf(s, "CLKDIV=%u\n",
532 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000533 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
534 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
535 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200536 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000537 buf[ATMCI_BLKR / 4],
538 buf[ATMCI_BLKR / 4] & 0xffff,
539 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000540 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000541 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200542
543 /* Don't read RSPR and RDR; it will consume the data there */
544
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000545 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
546 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200547
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000548 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800549 u32 val;
550
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000551 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800552 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
553 val, val & 3,
554 ((val >> 4) & 3) ?
555 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000556 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000557 }
558 if (host->caps.has_cfg_reg) {
559 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800560
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000561 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800562 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
563 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000564 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
565 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
566 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
567 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800568 }
569
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200570 kfree(buf);
571
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200572 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200573}
574
Yangtao Li8ceb2942018-12-01 10:24:57 -0500575DEFINE_SHOW_ATTRIBUTE(atmci_regs);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200576
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200577static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200578{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200579 struct mmc_host *mmc = slot->mmc;
580 struct atmel_mci *host = slot->host;
581 struct dentry *root;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200582
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200583 root = mmc->debugfs_root;
584 if (!root)
585 return;
586
Greg Kroah-Hartman091eb122019-06-12 10:25:29 +0200587 debugfs_create_file("regs", S_IRUSR, root, host, &atmci_regs_fops);
588 debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Geert Uytterhoevenf1dfe702019-10-25 11:41:28 +0200589 debugfs_create_u32("state", S_IRUSR, root, &host->state);
Geert Uytterhoeven785bbb82019-10-25 11:41:27 +0200590 debugfs_create_xul("pending_events", S_IRUSR, root,
591 &host->pending_events);
592 debugfs_create_xul("completed_events", S_IRUSR, root,
593 &host->completed_events);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200594}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200595
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200596#if defined(CONFIG_OF)
597static const struct of_device_id atmci_dt_ids[] = {
598 { .compatible = "atmel,hsmci" },
599 { /* sentinel */ }
600};
601
602MODULE_DEVICE_TABLE(of, atmci_dt_ids);
603
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500604static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200605atmci_of_init(struct platform_device *pdev)
606{
607 struct device_node *np = pdev->dev.of_node;
608 struct device_node *cnp;
609 struct mci_platform_data *pdata;
610 u32 slot_id;
611
612 if (!np) {
613 dev_err(&pdev->dev, "device node not found\n");
614 return ERR_PTR(-EINVAL);
615 }
616
617 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Markus Elfring9b344ba2017-05-13 15:05:28 +0200618 if (!pdata)
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200619 return ERR_PTR(-ENOMEM);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200620
621 for_each_child_of_node(np, cnp) {
622 if (of_property_read_u32(cnp, "reg", &slot_id)) {
Rob Herringbf892de2017-07-18 16:43:16 -0500623 dev_warn(&pdev->dev, "reg property is missing for %pOF\n",
624 cnp);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200625 continue;
626 }
627
628 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
629 dev_warn(&pdev->dev, "can't have more than %d slots\n",
630 ATMCI_MAX_NR_SLOTS);
Julia Lawall73664192017-07-15 18:27:41 +0200631 of_node_put(cnp);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200632 break;
633 }
634
635 if (of_property_read_u32(cnp, "bus-width",
636 &pdata->slot[slot_id].bus_width))
637 pdata->slot[slot_id].bus_width = 1;
638
639 pdata->slot[slot_id].detect_pin =
640 of_get_named_gpio(cnp, "cd-gpios", 0);
641
642 pdata->slot[slot_id].detect_is_active_high =
643 of_property_read_bool(cnp, "cd-inverted");
644
Timo Kokkonen76d55562014-11-03 13:12:59 +0200645 pdata->slot[slot_id].non_removable =
646 of_property_read_bool(cnp, "non-removable");
647
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200648 pdata->slot[slot_id].wp_pin =
649 of_get_named_gpio(cnp, "wp-gpios", 0);
650 }
651
652 return pdata;
653}
654#else /* CONFIG_OF */
655static inline struct mci_platform_data*
656atmci_of_init(struct platform_device *dev)
657{
658 return ERR_PTR(-EINVAL);
659}
660#endif
661
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200662static inline unsigned int atmci_get_version(struct atmel_mci *host)
663{
664 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
665}
666
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +0100667/*
668 * Fix sconfig's burst size according to atmel MCI. We need to convert them as:
669 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
670 * With version 0x600, we need to convert them as: 1 -> 0, 2 -> 1, 4 -> 2,
671 * 8 -> 3, 16 -> 4.
672 *
673 * This can be done by finding most significant bit set.
674 */
675static inline unsigned int atmci_convert_chksize(struct atmel_mci *host,
676 unsigned int maxburst)
677{
678 unsigned int version = atmci_get_version(host);
679 unsigned int offset = 2;
680
681 if (version >= 0x600)
682 offset = 1;
683
684 if (maxburst > 1)
685 return fls(maxburst) - offset;
686 else
687 return 0;
688}
689
Kees Cook2ee4f622017-10-24 08:03:45 -0700690static void atmci_timeout_timer(struct timer_list *t)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200691{
692 struct atmel_mci *host;
693
Kees Cook2ee4f622017-10-24 08:03:45 -0700694 host = from_timer(host, t, timer);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200695
696 dev_dbg(&host->pdev->dev, "software timeout\n");
697
698 if (host->mrq->cmd->data) {
699 host->mrq->cmd->data->error = -ETIMEDOUT;
700 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200701 /*
702 * With some SDIO modules, sometimes DMA transfer hangs. If
703 * stop_transfer() is not called then the DMA request is not
704 * removed, following ones are queued and never computed.
705 */
706 if (host->state == STATE_DATA_XFER)
707 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200708 } else {
709 host->mrq->cmd->error = -ETIMEDOUT;
710 host->cmd = NULL;
711 }
712 host->need_reset = 1;
713 host->state = STATE_END_REQUEST;
714 smp_wmb();
715 tasklet_schedule(&host->tasklet);
716}
717
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000718static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200719 unsigned int ns)
720{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200721 /*
722 * It is easier here to use us instead of ns for the timeout,
723 * it prevents from overflows during calculation.
724 */
725 unsigned int us = DIV_ROUND_UP(ns, 1000);
726
727 /* Maximum clock frequency is host->bus_hz/2 */
728 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200729}
730
731static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200732 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200733{
734 static unsigned dtomul_to_shift[] = {
735 0, 4, 7, 8, 10, 12, 16, 20
736 };
737 unsigned timeout;
738 unsigned dtocyc;
739 unsigned dtomul;
740
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000741 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
742 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200743
744 for (dtomul = 0; dtomul < 8; dtomul++) {
745 unsigned shift = dtomul_to_shift[dtomul];
746 dtocyc = (timeout + (1 << shift) - 1) >> shift;
747 if (dtocyc < 15)
748 break;
749 }
750
751 if (dtomul >= 8) {
752 dtomul = 7;
753 dtocyc = 15;
754 }
755
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200756 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200757 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000758 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200759}
760
761/*
762 * Return mask with command flags to be enabled for this command.
763 */
764static u32 atmci_prepare_command(struct mmc_host *mmc,
765 struct mmc_command *cmd)
766{
767 struct mmc_data *data;
768 u32 cmdr;
769
770 cmd->error = -EINPROGRESS;
771
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000772 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200773
774 if (cmd->flags & MMC_RSP_PRESENT) {
775 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000776 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200777 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000778 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200779 }
780
781 /*
782 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
783 * it's too difficult to determine whether this is an ACMD or
784 * not. Better make it 64.
785 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000786 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200787
788 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000789 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200790
791 data = cmd->data;
792 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000793 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100794
795 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000796 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100797 } else {
Jaehoon Chungfd551d92016-02-01 21:07:26 +0900798 if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000799 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100800 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000801 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100802 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200803
804 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000805 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200806 }
807
808 return cmdr;
809}
810
Ludovic Desroches11d14882011-08-11 15:25:45 +0000811static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200812 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200813{
Ulf Hanssonef5053b2020-04-14 18:13:57 +0200814 unsigned int timeout_ms = cmd->busy_timeout ? cmd->busy_timeout :
815 ATMCI_CMD_TIMEOUT_MS;
816
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200817 WARN_ON(host->cmd);
818 host->cmd = cmd;
819
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200820 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200821 "start command: ARGR=0x%08x CMDR=0x%08x\n",
822 cmd->arg, cmd_flags);
823
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000824 atmci_writel(host, ATMCI_ARGR, cmd->arg);
825 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Ulf Hanssonab5d94f2020-04-14 18:13:56 +0200826
Ulf Hanssonef5053b2020-04-14 18:13:57 +0200827 mod_timer(&host->timer, jiffies + msecs_to_jiffies(timeout_ms));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200828}
829
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000830static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200831{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200832 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000833 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000834 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200835}
836
Ludovic Desroches796211b2011-08-11 15:25:44 +0000837/*
838 * Configure given PDC buffer taking care of alignement issues.
839 * Update host->data_size and host->sg.
840 */
841static void atmci_pdc_set_single_buf(struct atmel_mci *host,
842 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200843{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000844 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200845 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200846
Ludovic Desroches796211b2011-08-11 15:25:44 +0000847 if (dir == XFER_RECEIVE) {
848 pointer_reg = ATMEL_PDC_RPR;
849 counter_reg = ATMEL_PDC_RCR;
850 } else {
851 pointer_reg = ATMEL_PDC_TPR;
852 counter_reg = ATMEL_PDC_TCR;
853 }
854
855 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000856 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
857 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000858 }
859
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200860 if (!host->caps.has_rwproof) {
861 buf_size = host->buf_size;
862 atmci_writel(host, pointer_reg, host->buf_phys_addr);
863 } else {
864 buf_size = sg_dma_len(host->sg);
865 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
866 }
867
868 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000869 if (host->data_size & 0x3) {
870 /* If size is different from modulo 4, transfer bytes */
871 atmci_writel(host, counter_reg, host->data_size);
872 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
873 } else {
874 /* Else transfer 32-bits words */
875 atmci_writel(host, counter_reg, host->data_size / 4);
876 }
877 host->data_size = 0;
878 } else {
879 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000880 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
881 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000882 if (host->data_size)
883 host->sg = sg_next(host->sg);
884 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200885}
886
Ludovic Desroches796211b2011-08-11 15:25:44 +0000887/*
888 * Configure PDC buffer according to the data size ie configuring one or two
889 * buffers. Don't use this function if you want to configure only the second
890 * buffer. In this case, use atmci_pdc_set_single_buf.
891 */
892static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200893{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000894 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
895 if (host->data_size)
896 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
897}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200898
Ludovic Desroches796211b2011-08-11 15:25:44 +0000899/*
900 * Unmap sg lists, called when transfer is finished.
901 */
902static void atmci_pdc_cleanup(struct atmel_mci *host)
903{
904 struct mmc_data *data = host->data;
905
906 if (data)
907 dma_unmap_sg(&host->pdev->dev,
908 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200909 mmc_get_dma_dir(data));
Ludovic Desroches796211b2011-08-11 15:25:44 +0000910}
911
912/*
913 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
914 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
915 * interrupt needed for both transfer directions.
916 */
917static void atmci_pdc_complete(struct atmel_mci *host)
918{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200919 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200920 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200921
Ludovic Desroches796211b2011-08-11 15:25:44 +0000922 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200923
924 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200925 && (host->data->flags & MMC_DATA_READ)) {
926 if (host->caps.has_bad_data_ordering)
927 for (i = 0; i < transfer_size; i++)
928 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200929 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
930 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200931 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200932
Ludovic Desroches796211b2011-08-11 15:25:44 +0000933 atmci_pdc_cleanup(host);
934
Alexandre Belloni6e9e4062014-05-06 17:43:26 +0200935 dev_dbg(&host->pdev->dev, "(%s) set pending xfer complete\n", __func__);
936 atmci_set_pending(host, EVENT_XFER_COMPLETE);
937 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200938}
939
Ludovic Desroches796211b2011-08-11 15:25:44 +0000940static void atmci_dma_cleanup(struct atmel_mci *host)
941{
942 struct mmc_data *data = host->data;
943
944 if (data)
945 dma_unmap_sg(host->dma.chan->device->dev,
946 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200947 mmc_get_dma_dir(data));
Ludovic Desroches796211b2011-08-11 15:25:44 +0000948}
949
950/*
951 * This function is called by the DMA driver from tasklet context.
952 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200953static void atmci_dma_complete(void *arg)
954{
955 struct atmel_mci *host = arg;
956 struct mmc_data *data = host->data;
957
958 dev_vdbg(&host->pdev->dev, "DMA complete\n");
959
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000960 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800961 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000962 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800963
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200964 atmci_dma_cleanup(host);
965
966 /*
967 * If the card was removed, data will be NULL. No point trying
968 * to send the stop command or waiting for NBUSY in this case.
969 */
970 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200971 dev_dbg(&host->pdev->dev,
972 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200973 atmci_set_pending(host, EVENT_XFER_COMPLETE);
974 tasklet_schedule(&host->tasklet);
975
976 /*
977 * Regardless of what the documentation says, we have
978 * to wait for NOTBUSY even after block read
979 * operations.
980 *
981 * When the DMA transfer is complete, the controller
982 * may still be reading the CRC from the card, i.e.
983 * the data transfer is still in progress and we
984 * haven't seen all the potential error bits yet.
985 *
986 * The interrupt handler will schedule a different
987 * tasklet to finish things up when the data transfer
988 * is completely done.
989 *
990 * We may not complete the mmc request here anyway
991 * because the mmc layer may call back and cause us to
992 * violate the "don't submit new operations from the
993 * completion callback" rule of the dma engine
994 * framework.
995 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000996 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200997 }
998}
999
Ludovic Desroches796211b2011-08-11 15:25:44 +00001000/*
1001 * Returns a mask of interrupt flags to be enabled after the whole
1002 * request has been prepared.
1003 */
1004static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
1005{
1006 u32 iflags;
1007
1008 data->error = -EINPROGRESS;
1009
1010 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001011 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001012 host->data = data;
1013 host->data_chan = NULL;
1014
1015 iflags = ATMCI_DATA_ERROR_FLAGS;
1016
1017 /*
1018 * Errata: MMC data write operation with less than 12
1019 * bytes is impossible.
1020 *
1021 * Errata: MCI Transmit Data Register (TDR) FIFO
1022 * corruption when length is not multiple of 4.
1023 */
1024 if (data->blocks * data->blksz < 12
1025 || (data->blocks * data->blksz) & 3)
1026 host->need_reset = true;
1027
1028 host->pio_offset = 0;
1029 if (data->flags & MMC_DATA_READ)
1030 iflags |= ATMCI_RXRDY;
1031 else
1032 iflags |= ATMCI_TXRDY;
1033
1034 return iflags;
1035}
1036
1037/*
1038 * Set interrupt flags and set block length into the MCI mode register even
1039 * if this value is also accessible in the MCI block register. It seems to be
1040 * necessary before the High Speed MCI version. It also map sg and configure
1041 * PDC registers.
1042 */
1043static u32
1044atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1045{
1046 u32 iflags, tmp;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001047 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001048
1049 data->error = -EINPROGRESS;
1050
1051 host->data = data;
1052 host->sg = data->sg;
1053 iflags = ATMCI_DATA_ERROR_FLAGS;
1054
1055 /* Enable pdc mode */
1056 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
1057
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001058 if (data->flags & MMC_DATA_READ)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001059 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001060 else
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001061 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001062
1063 /* Set BLKLEN */
1064 tmp = atmci_readl(host, ATMCI_MR);
1065 tmp &= 0x0000ffff;
1066 tmp |= ATMCI_BLKLEN(data->blksz);
1067 atmci_writel(host, ATMCI_MR, tmp);
1068
1069 /* Configure PDC */
1070 host->data_size = data->blocks * data->blksz;
Shawn Linf98e0d52017-07-06 16:43:45 +08001071 dma_map_sg(&host->pdev->dev, data->sg, data->sg_len,
1072 mmc_get_dma_dir(data));
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001073
1074 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +02001075 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001076 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
1077 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001078 if (host->caps.has_bad_data_ordering)
1079 for (i = 0; i < host->data_size; i++)
1080 host->buffer[i] = swab32(host->buffer[i]);
1081 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001082
Ludovic Desroches796211b2011-08-11 15:25:44 +00001083 if (host->data_size)
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001084 atmci_pdc_set_both_buf(host, data->flags & MMC_DATA_READ ?
1085 XFER_RECEIVE : XFER_TRANSMIT);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001086 return iflags;
1087}
1088
1089static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -08001090atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001091{
1092 struct dma_chan *chan;
1093 struct dma_async_tx_descriptor *desc;
1094 struct scatterlist *sg;
1095 unsigned int i;
Vinod Koule0d23ef2011-11-17 14:54:38 +05301096 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001097 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001098 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001099 u32 iflags;
1100
1101 data->error = -EINPROGRESS;
1102
1103 WARN_ON(host->data);
1104 host->sg = NULL;
1105 host->data = data;
1106
1107 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001108
1109 /*
1110 * We don't do DMA on "complex" transfers, i.e. with
1111 * non-word-aligned buffers or lengths. Also, we don't bother
1112 * with all the DMA setup overhead for short transfers.
1113 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001114 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1115 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001116 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001117 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001118
1119 for_each_sg(data->sg, sg, data->sg_len, i) {
1120 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001121 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001122 }
1123
1124 /* If we don't have a channel, we can't do DMA */
1125 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001126 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001127 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001128
1129 if (!chan)
1130 return -ENODEV;
1131
Vinod Koule0d23ef2011-11-17 14:54:38 +05301132 if (data->flags & MMC_DATA_READ) {
Viresh Kumare2b35f32012-02-01 16:12:27 +05301133 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +01001134 maxburst = atmci_convert_chksize(host,
1135 host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301136 } else {
Viresh Kumare2b35f32012-02-01 16:12:27 +05301137 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +01001138 maxburst = atmci_convert_chksize(host,
1139 host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301140 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001141
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001142 if (host->caps.has_dma_conf_reg)
1143 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1144 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001145
Linus Walleij266ac3f2011-02-10 16:08:06 +01001146 sglen = dma_map_sg(chan->device->dev, data->sg,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001147 data->sg_len, mmc_get_dma_dir(data));
Linus Walleij88ce4db32011-02-10 16:08:16 +01001148
Viresh Kumare2b35f32012-02-01 16:12:27 +05301149 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001150 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301151 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001152 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1153 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001154 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001155
1156 host->dma.data_desc = desc;
1157 desc->callback = atmci_dma_complete;
1158 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001159
Ludovic Desroches796211b2011-08-11 15:25:44 +00001160 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001161unmap_exit:
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001162 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len,
1163 mmc_get_dma_dir(data));
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001164 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001165}
1166
Ludovic Desroches796211b2011-08-11 15:25:44 +00001167static void
1168atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1169{
1170 return;
1171}
1172
1173/*
1174 * Start PDC according to transfer direction.
1175 */
1176static void
1177atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1178{
1179 if (data->flags & MMC_DATA_READ)
1180 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1181 else
1182 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1183}
1184
1185static void
1186atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001187{
1188 struct dma_chan *chan = host->data_chan;
1189 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1190
1191 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001192 dmaengine_submit(desc);
1193 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001194 }
1195}
1196
Ludovic Desroches796211b2011-08-11 15:25:44 +00001197static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001198{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001199 dev_dbg(&host->pdev->dev,
1200 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001201 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001202 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001203}
1204
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001205/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001206 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001207 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001208static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001209{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001210 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001211}
1212
Ludovic Desroches796211b2011-08-11 15:25:44 +00001213static void atmci_stop_transfer_dma(struct atmel_mci *host)
1214{
1215 struct dma_chan *chan = host->data_chan;
1216
1217 if (chan) {
1218 dmaengine_terminate_all(chan);
1219 atmci_dma_cleanup(host);
1220 } else {
1221 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001222 dev_dbg(&host->pdev->dev,
1223 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001224 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1225 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1226 }
1227}
1228
1229/*
1230 * Start a request: prepare data if needed, prepare the command and activate
1231 * interrupts.
1232 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001233static void atmci_start_request(struct atmel_mci *host,
1234 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001235{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001236 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001237 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001238 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001239 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001240 u32 cmdflags;
1241
1242 mrq = slot->mrq;
1243 host->cur_slot = slot;
1244 host->mrq = mrq;
1245
1246 host->pending_events = 0;
1247 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001248 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001249 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001250
Ludovic Desroches6801c412012-05-16 15:26:01 +02001251 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1252
Ludovic Desroches24011f32012-05-16 15:26:00 +02001253 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001254 iflags = atmci_readl(host, ATMCI_IMR);
1255 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001256 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1257 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1258 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001259 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001260 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001261 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001262 host->need_reset = false;
1263 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001264 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001265
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001266 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001267 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001268 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001269 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001270
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001271 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1272 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001273 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1274 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001275 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001276 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001277 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001278 data = mrq->data;
1279 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001280 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001281
1282 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001283 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001284 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001285 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001286 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001287
Ludovic Desroches796211b2011-08-11 15:25:44 +00001288 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001289 }
1290
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001291 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001292 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001293 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001294
1295 /*
1296 * DMA transfer should be started before sending the command to avoid
1297 * unexpected errors especially for read operations in SDIO mode.
1298 * Unfortunately, in PDC mode, command has to be sent before starting
1299 * the transfer.
1300 */
1301 if (host->submit_data != &atmci_submit_data_dma)
1302 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001303
1304 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001305 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001306
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001307 if (host->submit_data == &atmci_submit_data_dma)
1308 atmci_send_command(host, cmd, cmdflags);
1309
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001310 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001311 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001312 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001313 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001314 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Jaehoon Chungfd551d92016-02-01 21:07:26 +09001315 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001316 }
1317
1318 /*
1319 * We could have enabled interrupts earlier, but I suspect
1320 * that would open up a nice can of interesting race
1321 * conditions (e.g. command and data complete, but stop not
1322 * prepared yet.)
1323 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001324 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001325}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001326
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001327static void atmci_queue_request(struct atmel_mci *host,
1328 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1329{
1330 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1331 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001332
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001333 spin_lock_bh(&host->lock);
1334 slot->mrq = mrq;
1335 if (host->state == STATE_IDLE) {
1336 host->state = STATE_SENDING_CMD;
1337 atmci_start_request(host, slot);
1338 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001339 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001340 list_add_tail(&slot->queue_node, &host->queue);
1341 }
1342 spin_unlock_bh(&host->lock);
1343}
1344
1345static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1346{
1347 struct atmel_mci_slot *slot = mmc_priv(mmc);
1348 struct atmel_mci *host = slot->host;
1349 struct mmc_data *data;
1350
1351 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001352 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001353
1354 /*
1355 * We may "know" the card is gone even though there's still an
1356 * electrical connection. If so, we really need to communicate
1357 * this to the MMC core since there won't be any more
1358 * interrupts as the card is completely removed. Otherwise,
1359 * the MMC core might believe the card is still there even
1360 * though the card was just removed very slowly.
1361 */
1362 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1363 mrq->cmd->error = -ENOMEDIUM;
1364 mmc_request_done(mmc, mrq);
1365 return;
1366 }
1367
1368 /* We don't support multiple blocks of weird lengths. */
1369 data = mrq->data;
1370 if (data && data->blocks > 1 && data->blksz & 3) {
1371 mrq->cmd->error = -EINVAL;
1372 mmc_request_done(mmc, mrq);
1373 }
1374
1375 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001376}
1377
1378static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1379{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001380 struct atmel_mci_slot *slot = mmc_priv(mmc);
1381 struct atmel_mci *host = slot->host;
1382 unsigned int i;
Wenyou Yangae552ab2014-10-30 12:00:41 +08001383
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001384 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001385 switch (ios->bus_width) {
1386 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001387 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001388 break;
1389 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001390 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001391 break;
Nicolas Ferreb1d14042019-01-29 17:49:12 +01001392 case MMC_BUS_WIDTH_8:
1393 slot->sdc_reg |= ATMCI_SDCBUS_8BIT;
1394 break;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001395 }
1396
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001397 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001398 unsigned int clock_min = ~0U;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001399 int clkdiv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001400
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001401 spin_lock_bh(&host->lock);
1402 if (!host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001403 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1404 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001405 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001406 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001407 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001408
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001409 /*
1410 * Use mirror of ios->clock to prevent race with mmc
1411 * core ios update when finding the minimum.
1412 */
1413 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001414 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001415 if (host->slot[i] && host->slot[i]->clock
1416 && host->slot[i]->clock < clock_min)
1417 clock_min = host->slot[i]->clock;
1418 }
1419
1420 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001421 if (host->caps.has_odd_clk_div) {
1422 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001423 if (clkdiv < 0) {
1424 dev_warn(&mmc->class_dev,
1425 "clock %u too fast; using %lu\n",
1426 clock_min, host->bus_hz / 2);
1427 clkdiv = 0;
1428 } else if (clkdiv > 511) {
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001429 dev_warn(&mmc->class_dev,
1430 "clock %u too slow; using %lu\n",
1431 clock_min, host->bus_hz / (511 + 2));
1432 clkdiv = 511;
1433 }
1434 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1435 | ATMCI_MR_CLKODD(clkdiv & 1);
1436 } else {
1437 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1438 if (clkdiv > 255) {
1439 dev_warn(&mmc->class_dev,
1440 "clock %u too slow; using %lu\n",
1441 clock_min, host->bus_hz / (2 * 256));
1442 clkdiv = 255;
1443 }
1444 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001445 }
1446
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001447 /*
1448 * WRPROOF and RDPROOF prevent overruns/underruns by
1449 * stopping the clock when the FIFO is full/empty.
1450 * This state is not expected to last for long.
1451 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001452 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001453 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001454
Ludovic Desroches796211b2011-08-11 15:25:44 +00001455 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001456 /* setup High Speed mode in relation with card capacity */
1457 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001458 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001459 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001460 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001461 }
1462
1463 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001464 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001465 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001466 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001467 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001468 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001469 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001470
1471 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001472 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001473 bool any_slot_active = false;
1474
1475 spin_lock_bh(&host->lock);
1476 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001477 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001478 if (host->slot[i] && host->slot[i]->clock) {
1479 any_slot_active = true;
1480 break;
1481 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001482 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001483 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001484 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001485 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001486 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001487 }
1488 host->mode_reg = 0;
1489 }
1490 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001491 }
1492
1493 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001494 case MMC_POWER_OFF:
1495 if (!IS_ERR(mmc->supply.vmmc))
1496 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1497 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001498 case MMC_POWER_UP:
1499 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001500 if (!IS_ERR(mmc->supply.vmmc))
1501 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001502 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001503 default:
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001504 break;
1505 }
1506}
1507
1508static int atmci_get_ro(struct mmc_host *mmc)
1509{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001510 int read_only = -ENOSYS;
1511 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001512
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001513 if (gpio_is_valid(slot->wp_pin)) {
1514 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001515 dev_dbg(&mmc->class_dev, "card is %s\n",
1516 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001517 }
1518
1519 return read_only;
1520}
1521
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001522static int atmci_get_cd(struct mmc_host *mmc)
1523{
1524 int present = -ENOSYS;
1525 struct atmel_mci_slot *slot = mmc_priv(mmc);
1526
1527 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001528 present = !(gpio_get_value(slot->detect_pin) ^
1529 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001530 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1531 present ? "" : "not ");
1532 }
1533
1534 return present;
1535}
1536
Anders Grahn88ff82e2010-05-26 14:42:01 -07001537static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1538{
1539 struct atmel_mci_slot *slot = mmc_priv(mmc);
1540 struct atmel_mci *host = slot->host;
1541
1542 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001543 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001544 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001545 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001546}
1547
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001548static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001549 .request = atmci_request,
1550 .set_ios = atmci_set_ios,
1551 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001552 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001553 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001554};
1555
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001556/* Called with host->lock held */
1557static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1558 __releases(&host->lock)
1559 __acquires(&host->lock)
1560{
1561 struct atmel_mci_slot *slot = NULL;
1562 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1563
1564 WARN_ON(host->cmd || host->data);
1565
Ulf Hansson740e6492020-04-14 18:13:55 +02001566 del_timer(&host->timer);
1567
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001568 /*
1569 * Update the MMC clock rate if necessary. This may be
1570 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001571 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001572 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001573 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001574 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001575 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001576 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001577 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001578
1579 host->cur_slot->mrq = NULL;
1580 host->mrq = NULL;
1581 if (!list_empty(&host->queue)) {
1582 slot = list_entry(host->queue.next,
1583 struct atmel_mci_slot, queue_node);
1584 list_del(&slot->queue_node);
1585 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1586 mmc_hostname(slot->mmc));
1587 host->state = STATE_SENDING_CMD;
1588 atmci_start_request(host, slot);
1589 } else {
1590 dev_vdbg(&host->pdev->dev, "list empty\n");
1591 host->state = STATE_IDLE;
1592 }
1593
1594 spin_unlock(&host->lock);
1595 mmc_request_done(prev_mmc, mrq);
1596 spin_lock(&host->lock);
1597}
1598
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001599static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001600 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001601{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001602 u32 status = host->cmd_status;
1603
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001604 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001605 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1606 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1607 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1608 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001609
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001610 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001611 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001612 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001613 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001614 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001615 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001616 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1617 if (host->caps.need_blksz_mul_4) {
1618 cmd->error = -EINVAL;
1619 host->need_reset = 1;
1620 }
1621 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001622 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001623}
1624
Kees Cook2ee4f622017-10-24 08:03:45 -07001625static void atmci_detect_change(struct timer_list *t)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001626{
Kees Cook2ee4f622017-10-24 08:03:45 -07001627 struct atmel_mci_slot *slot = from_timer(slot, t, detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001628 bool present;
1629 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001630
1631 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001632 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1633 * freeing the interrupt. We must not re-enable the interrupt
1634 * if it has been freed, and if we're shutting down, it
1635 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001636 */
1637 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001638 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001639 return;
1640
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001641 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001642 present = !(gpio_get_value(slot->detect_pin) ^
1643 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001644 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001645
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001646 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1647 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001648
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001649 if (present != present_old) {
1650 struct atmel_mci *host = slot->host;
1651 struct mmc_request *mrq;
1652
1653 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001654 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001655
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001656 spin_lock(&host->lock);
1657
1658 if (!present)
1659 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1660 else
1661 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001662
1663 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001664 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001665 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001666 if (mrq == host->mrq) {
1667 /*
1668 * Reset controller to terminate any ongoing
1669 * commands or data transfers.
1670 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001671 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1672 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1673 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001674 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001675 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001676
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001677 host->data = NULL;
1678 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001679
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001680 switch (host->state) {
1681 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001682 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001683 case STATE_SENDING_CMD:
1684 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001685 if (mrq->data)
1686 host->stop_transfer(host);
1687 break;
1688 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001689 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001690 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001691 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001692 case STATE_WAITING_NOTBUSY:
1693 mrq->data->error = -ENOMEDIUM;
1694 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001695 case STATE_SENDING_STOP:
1696 mrq->stop->error = -ENOMEDIUM;
1697 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001698 case STATE_END_REQUEST:
1699 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001700 }
1701
1702 atmci_request_end(host, mrq);
1703 } else {
1704 list_del(&slot->queue_node);
1705 mrq->cmd->error = -ENOMEDIUM;
1706 if (mrq->data)
1707 mrq->data->error = -ENOMEDIUM;
1708 if (mrq->stop)
1709 mrq->stop->error = -ENOMEDIUM;
1710
1711 spin_unlock(&host->lock);
1712 mmc_request_done(slot->mmc, mrq);
1713 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001714 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001715 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001716 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001717
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001718 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001719 }
1720}
1721
Emil Renner Berthing82a5d372021-02-04 16:18:39 +01001722static void atmci_tasklet_func(struct tasklet_struct *t)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001723{
Emil Renner Berthing82a5d372021-02-04 16:18:39 +01001724 struct atmel_mci *host = from_tasklet(host, t, tasklet);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001725 struct mmc_request *mrq = host->mrq;
1726 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001727 enum atmel_mci_state state = host->state;
1728 enum atmel_mci_state prev_state;
1729 u32 status;
1730
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001731 spin_lock(&host->lock);
1732
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001733 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001734
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001735 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001736 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1737 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001738 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001739
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001740 do {
1741 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001742 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001743
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001744 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001745 case STATE_IDLE:
1746 break;
1747
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001748 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001749 /*
1750 * Command has been sent, we are waiting for command
1751 * ready. Then we have three next states possible:
1752 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1753 * command needing it or DATA_XFER if there is data.
1754 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001755 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001756 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001757 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001758 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001759
Ludovic Desroches6801c412012-05-16 15:26:01 +02001760 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001761 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001762 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001763 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001764 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001765 dev_dbg(&host->pdev->dev,
1766 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001767 /*
1768 * If there is a command error don't start
1769 * data transfer.
1770 */
1771 if (mrq->cmd->error) {
1772 host->stop_transfer(host);
1773 host->data = NULL;
1774 atmci_writel(host, ATMCI_IDR,
1775 ATMCI_TXRDY | ATMCI_RXRDY
1776 | ATMCI_DATA_ERROR_FLAGS);
1777 state = STATE_END_REQUEST;
1778 } else
1779 state = STATE_DATA_XFER;
1780 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001781 dev_dbg(&host->pdev->dev,
1782 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001783 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1784 state = STATE_WAITING_NOTBUSY;
1785 } else
1786 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001787
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001788 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001789
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001790 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001791 if (atmci_test_and_clear_pending(host,
1792 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001793 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001794 atmci_set_completed(host, EVENT_DATA_ERROR);
1795 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001796 break;
1797 }
1798
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001799 /*
1800 * A data transfer is in progress. The event expected
1801 * to move to the next state depends of data transfer
1802 * type (PDC or DMA). Once transfer done we can move
1803 * to the next step which is WAITING_NOTBUSY in write
1804 * case and directly SENDING_STOP in read case.
1805 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001806 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001807 if (!atmci_test_and_clear_pending(host,
1808 EVENT_XFER_COMPLETE))
1809 break;
1810
Ludovic Desroches6801c412012-05-16 15:26:01 +02001811 dev_dbg(&host->pdev->dev,
1812 "(%s) set completed xfer complete\n",
1813 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001814 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001815
Ludovic Desroches077d4072012-07-24 11:42:04 +02001816 if (host->caps.need_notbusy_for_read_ops ||
1817 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001818 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1819 state = STATE_WAITING_NOTBUSY;
1820 } else if (host->mrq->stop) {
1821 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1822 atmci_send_stop_cmd(host, data);
1823 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001824 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001825 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001826 data->bytes_xfered = data->blocks * data->blksz;
1827 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001828 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001829 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001830 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001831
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001832 case STATE_WAITING_NOTBUSY:
1833 /*
1834 * We can be in the state for two reasons: a command
1835 * requiring waiting not busy signal (stop command
1836 * included) or a write operation. In the latest case,
1837 * we need to send a stop command.
1838 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001839 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001840 if (!atmci_test_and_clear_pending(host,
1841 EVENT_NOTBUSY))
1842 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001843
Ludovic Desroches6801c412012-05-16 15:26:01 +02001844 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001845 atmci_set_completed(host, EVENT_NOTBUSY);
1846
1847 if (host->data) {
1848 /*
1849 * For some commands such as CMD53, even if
1850 * there is data transfer, there is no stop
1851 * command to send.
1852 */
1853 if (host->mrq->stop) {
1854 atmci_writel(host, ATMCI_IER,
1855 ATMCI_CMDRDY);
1856 atmci_send_stop_cmd(host, data);
1857 state = STATE_SENDING_STOP;
1858 } else {
1859 host->data = NULL;
1860 data->bytes_xfered = data->blocks
1861 * data->blksz;
1862 data->error = 0;
1863 state = STATE_END_REQUEST;
1864 }
1865 } else
1866 state = STATE_END_REQUEST;
1867 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001868
1869 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001870 /*
1871 * In this state, it is important to set host->data to
1872 * NULL (which is tested in the waiting notbusy state)
1873 * in order to go to the end request state instead of
1874 * sending stop again.
1875 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001876 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001877 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001878 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001879 break;
1880
Ludovic Desroches6801c412012-05-16 15:26:01 +02001881 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001882 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001883 data->bytes_xfered = data->blocks * data->blksz;
1884 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001885 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001886 if (mrq->stop->error) {
1887 host->stop_transfer(host);
1888 atmci_writel(host, ATMCI_IDR,
1889 ATMCI_TXRDY | ATMCI_RXRDY
1890 | ATMCI_DATA_ERROR_FLAGS);
1891 state = STATE_END_REQUEST;
1892 } else {
1893 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1894 state = STATE_WAITING_NOTBUSY;
1895 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001896 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001897 break;
1898
1899 case STATE_END_REQUEST:
1900 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1901 | ATMCI_DATA_ERROR_FLAGS);
1902 status = host->data_status;
1903 if (unlikely(status)) {
1904 host->stop_transfer(host);
1905 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001906 if (data) {
1907 if (status & ATMCI_DTOE) {
1908 data->error = -ETIMEDOUT;
1909 } else if (status & ATMCI_DCRCE) {
1910 data->error = -EILSEQ;
1911 } else {
1912 data->error = -EIO;
1913 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001914 }
1915 }
1916
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001917 atmci_request_end(host, host->mrq);
Jonas Danielssonae460c12018-10-19 16:40:05 +02001918 goto unlock; /* atmci_request_end() sets host->state */
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001919 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001920 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001921 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001922
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001923 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001924
Jonas Danielssonae460c12018-10-19 16:40:05 +02001925unlock:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001926 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001927}
1928
1929static void atmci_read_data_pio(struct atmel_mci *host)
1930{
1931 struct scatterlist *sg = host->sg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001932 unsigned int offset = host->pio_offset;
1933 struct mmc_data *data = host->data;
1934 u32 value;
1935 u32 status;
1936 unsigned int nbytes = 0;
1937
1938 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001939 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001940 if (likely(offset + 4 <= sg->length)) {
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001941 sg_pcopy_from_buffer(sg, 1, &value, sizeof(u32), offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001942
1943 offset += 4;
1944 nbytes += 4;
1945
1946 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001947 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001948 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001949 host->sg_len--;
1950 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001951 goto done;
1952
1953 offset = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001954 }
1955 } else {
1956 unsigned int remaining = sg->length - offset;
Christoph Hellwig5b427782018-05-18 19:18:42 +02001957
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001958 sg_pcopy_from_buffer(sg, 1, &value, remaining, offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001959 nbytes += remaining;
1960
1961 flush_dcache_page(sg_page(sg));
1962 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001963 host->sg_len--;
1964 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001965 goto done;
1966
1967 offset = 4 - remaining;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001968 sg_pcopy_from_buffer(sg, 1, (u8 *)&value + remaining,
Christoph Hellwig5b427782018-05-18 19:18:42 +02001969 offset, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001970 nbytes += offset;
1971 }
1972
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001973 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001974 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001975 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001976 | ATMCI_DATA_ERROR_FLAGS));
1977 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001978 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001979 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001980 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001981 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001982
1983 host->pio_offset = offset;
1984 data->bytes_xfered += nbytes;
1985
1986 return;
1987
1988done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001989 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1990 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001991 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001992 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001993 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001994}
1995
1996static void atmci_write_data_pio(struct atmel_mci *host)
1997{
1998 struct scatterlist *sg = host->sg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001999 unsigned int offset = host->pio_offset;
2000 struct mmc_data *data = host->data;
2001 u32 value;
2002 u32 status;
2003 unsigned int nbytes = 0;
2004
2005 do {
2006 if (likely(offset + 4 <= sg->length)) {
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002007 sg_pcopy_to_buffer(sg, 1, &value, sizeof(u32), offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002008 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002009
2010 offset += 4;
2011 nbytes += 4;
2012 if (offset == sg->length) {
2013 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04002014 host->sg_len--;
2015 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002016 goto done;
2017
2018 offset = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002019 }
2020 } else {
2021 unsigned int remaining = sg->length - offset;
2022
2023 value = 0;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002024 sg_pcopy_to_buffer(sg, 1, &value, remaining, offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002025 nbytes += remaining;
2026
2027 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04002028 host->sg_len--;
2029 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002030 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002031 goto done;
2032 }
2033
2034 offset = 4 - remaining;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002035 sg_pcopy_to_buffer(sg, 1, (u8 *)&value + remaining,
Christoph Hellwig5b427782018-05-18 19:18:42 +02002036 offset, 0);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002037 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002038 nbytes += offset;
2039 }
2040
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002041 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002042 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002043 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002044 | ATMCI_DATA_ERROR_FLAGS));
2045 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002046 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002047 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002048 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002049 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002050
2051 host->pio_offset = offset;
2052 data->bytes_xfered += nbytes;
2053
2054 return;
2055
2056done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002057 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
2058 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002059 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002060 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02002061 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002062}
2063
Anders Grahn88ff82e2010-05-26 14:42:01 -07002064static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
2065{
2066 int i;
2067
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002068 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07002069 struct atmel_mci_slot *slot = host->slot[i];
2070 if (slot && (status & slot->sdio_irq)) {
2071 mmc_signal_sdio_irq(slot->mmc);
2072 }
2073 }
2074}
2075
2076
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002077static irqreturn_t atmci_interrupt(int irq, void *dev_id)
2078{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002079 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002080 u32 status, mask, pending;
2081 unsigned int pass_count = 0;
2082
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002083 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002084 status = atmci_readl(host, ATMCI_SR);
2085 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002086 pending = status & mask;
2087 if (!pending)
2088 break;
2089
2090 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002091 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002092 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002093 | ATMCI_RXRDY | ATMCI_TXRDY
2094 | ATMCI_ENDRX | ATMCI_ENDTX
2095 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002096
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002097 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002098 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002099 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002100 atmci_set_pending(host, EVENT_DATA_ERROR);
2101 tasklet_schedule(&host->tasklet);
2102 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002103
Ludovic Desroches796211b2011-08-11 15:25:44 +00002104 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002105 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002106 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002107 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002108 /*
2109 * We can receive this interruption before having configured
2110 * the second pdc buffer, so we need to reconfigure first and
2111 * second buffers again
2112 */
2113 if (host->data_size) {
2114 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002115 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002116 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2117 } else {
2118 atmci_pdc_complete(host);
2119 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002120 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002121 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002122 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2123
2124 if (host->data_size) {
2125 atmci_pdc_set_single_buf(host,
2126 XFER_TRANSMIT, PDC_SECOND_BUF);
2127 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2128 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002129 }
2130
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002131 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002132 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002133 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2134 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2135 /*
2136 * We can receive this interruption before having configured
2137 * the second pdc buffer, so we need to reconfigure first and
2138 * second buffers again
2139 */
2140 if (host->data_size) {
2141 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2142 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2143 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2144 } else {
2145 atmci_pdc_complete(host);
2146 }
2147 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002148 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002149 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2150
2151 if (host->data_size) {
2152 atmci_pdc_set_single_buf(host,
2153 XFER_RECEIVE, PDC_SECOND_BUF);
2154 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2155 }
2156 }
2157
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002158 /*
2159 * First mci IPs, so mainly the ones having pdc, have some
2160 * issues with the notbusy signal. You can't get it after
2161 * data transmission if you have not sent a stop command.
2162 * The appropriate workaround is to use the BLKE signal.
2163 */
2164 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002165 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002166 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002167 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002168 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002169 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002170 tasklet_schedule(&host->tasklet);
2171 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002172
2173 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002174 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002175 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2176 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002177 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002178 atmci_set_pending(host, EVENT_NOTBUSY);
2179 tasklet_schedule(&host->tasklet);
2180 }
2181
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002182 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002183 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002184 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002185 atmci_write_data_pio(host);
2186
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002187 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002188 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002189 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2190 host->cmd_status = status;
2191 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002192 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002193 atmci_set_pending(host, EVENT_CMD_RDY);
2194 tasklet_schedule(&host->tasklet);
2195 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002196
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002197 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002198 atmci_sdio_interrupt(host, status);
2199
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002200 } while (pass_count++ < 5);
2201
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002202 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2203}
2204
2205static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2206{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002207 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002208
2209 /*
2210 * Disable interrupts until the pin has stabilized and check
2211 * the state then. Use mod_timer() since we may be in the
2212 * middle of the timer routine when this interrupt triggers.
2213 */
2214 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002215 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002216
2217 return IRQ_HANDLED;
2218}
2219
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002220static int atmci_init_slot(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002221 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002222 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002223{
2224 struct mmc_host *mmc;
2225 struct atmel_mci_slot *slot;
2226
2227 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2228 if (!mmc)
2229 return -ENOMEM;
2230
2231 slot = mmc_priv(mmc);
2232 slot->mmc = mmc;
2233 slot->host = host;
2234 slot->detect_pin = slot_data->detect_pin;
2235 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002236 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002237 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002238 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002239
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002240 dev_dbg(&mmc->class_dev,
2241 "slot[%u]: bus_width=%u, detect_pin=%d, "
2242 "detect_is_active_high=%s, wp_pin=%d\n",
2243 id, slot_data->bus_width, slot_data->detect_pin,
2244 slot_data->detect_is_active_high ? "true" : "false",
2245 slot_data->wp_pin);
2246
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002247 mmc->ops = &atmci_ops;
2248 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2249 mmc->f_max = host->bus_hz / 2;
2250 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002251 if (sdio_irq)
2252 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002253 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002254 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002255 /*
2256 * Without the read/write proof capability, it is strongly suggested to
2257 * use only one bit for data to prevent fifo underruns and overruns
2258 * which will corrupt data.
2259 */
Nicolas Ferreb1d14042019-01-29 17:49:12 +01002260 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002261 mmc->caps |= MMC_CAP_4_BIT_DATA;
Nicolas Ferreb1d14042019-01-29 17:49:12 +01002262 if (slot_data->bus_width >= 8)
2263 mmc->caps |= MMC_CAP_8_BIT_DATA;
2264 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002265
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002266 if (atmci_get_version(host) < 0x200) {
2267 mmc->max_segs = 256;
2268 mmc->max_blk_size = 4095;
2269 mmc->max_blk_count = 256;
2270 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2271 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2272 } else {
2273 mmc->max_segs = 64;
2274 mmc->max_req_size = 32768 * 512;
2275 mmc->max_blk_size = 32768;
2276 mmc->max_blk_count = 512;
2277 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002278
2279 /* Assume card is present initially */
2280 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2281 if (gpio_is_valid(slot->detect_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302282 if (devm_gpio_request(&host->pdev->dev, slot->detect_pin,
2283 "mmc_detect")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002284 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2285 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002286 } else if (gpio_get_value(slot->detect_pin) ^
2287 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002288 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2289 }
2290 }
2291
Timo Kokkonen76d55562014-11-03 13:12:59 +02002292 if (!gpio_is_valid(slot->detect_pin)) {
2293 if (slot_data->non_removable)
2294 mmc->caps |= MMC_CAP_NONREMOVABLE;
2295 else
2296 mmc->caps |= MMC_CAP_NEEDS_POLL;
2297 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002298
2299 if (gpio_is_valid(slot->wp_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302300 if (devm_gpio_request(&host->pdev->dev, slot->wp_pin,
2301 "mmc_wp")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002302 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2303 slot->wp_pin = -EBUSY;
2304 }
2305 }
2306
2307 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002308 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002309 mmc_add_host(mmc);
2310
2311 if (gpio_is_valid(slot->detect_pin)) {
2312 int ret;
2313
Kees Cook2ee4f622017-10-24 08:03:45 -07002314 timer_setup(&slot->detect_timer, atmci_detect_change, 0);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002315
2316 ret = request_irq(gpio_to_irq(slot->detect_pin),
2317 atmci_detect_interrupt,
2318 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2319 "mmc-detect", slot);
2320 if (ret) {
2321 dev_dbg(&mmc->class_dev,
2322 "could not request IRQ %d for detect pin\n",
2323 gpio_to_irq(slot->detect_pin));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002324 slot->detect_pin = -EBUSY;
2325 }
2326 }
2327
2328 atmci_init_debugfs(slot);
2329
2330 return 0;
2331}
2332
Arnd Bergmann5fef3652014-09-26 21:34:58 +02002333static void atmci_cleanup_slot(struct atmel_mci_slot *slot,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002334 unsigned int id)
2335{
2336 /* Debugfs stuff is cleaned up by mmc core */
2337
2338 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2339 smp_wmb();
2340
2341 mmc_remove_host(slot->mmc);
2342
2343 if (gpio_is_valid(slot->detect_pin)) {
2344 int pin = slot->detect_pin;
2345
2346 free_irq(gpio_to_irq(pin), slot);
2347 del_timer_sync(&slot->detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002348 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002349
2350 slot->host->slot[id] = NULL;
2351 mmc_free_host(slot->mmc);
2352}
2353
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002354static int atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002355{
Peter Ujfalusi55033012019-11-13 11:36:15 +02002356 host->dma.chan = dma_request_chan(&host->pdev->dev, "rxtx");
Mans Rullgard74843782016-01-09 12:45:10 +00002357
2358 if (PTR_ERR(host->dma.chan) == -ENODEV) {
2359 struct mci_platform_data *pdata = host->pdev->dev.platform_data;
2360 dma_cap_mask_t mask;
2361
Brent Taylor93c77d22016-03-13 00:25:31 -06002362 if (!pdata || !pdata->dma_filter)
Mans Rullgard74843782016-01-09 12:45:10 +00002363 return -ENODEV;
2364
2365 dma_cap_zero(mask);
2366 dma_cap_set(DMA_SLAVE, mask);
2367
2368 host->dma.chan = dma_request_channel(mask, pdata->dma_filter,
2369 pdata->dma_slave);
2370 if (!host->dma.chan)
2371 host->dma.chan = ERR_PTR(-ENODEV);
2372 }
2373
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002374 if (IS_ERR(host->dma.chan))
2375 return PTR_ERR(host->dma.chan);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002376
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002377 dev_info(&host->pdev->dev, "using %s for DMA transfers\n",
2378 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302379
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002380 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2381 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2382 host->dma_conf.src_maxburst = 1;
2383 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2384 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2385 host->dma_conf.dst_maxburst = 1;
2386 host->dma_conf.device_fc = false;
2387
2388 return 0;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002389}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002390
Ludovic Desroches796211b2011-08-11 15:25:44 +00002391/*
2392 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2393 * HSMCI provides DMA support and a new config register but no more supports
2394 * PDC.
2395 */
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002396static void atmci_get_cap(struct atmel_mci *host)
Ludovic Desroches796211b2011-08-11 15:25:44 +00002397{
2398 unsigned int version;
2399
2400 version = atmci_get_version(host);
2401 dev_info(&host->pdev->dev,
2402 "version: 0x%x\n", version);
2403
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002404 host->caps.has_dma_conf_reg = false;
2405 host->caps.has_pdc = true;
2406 host->caps.has_cfg_reg = false;
2407 host->caps.has_cstor_reg = false;
2408 host->caps.has_highspeed = false;
2409 host->caps.has_rwproof = false;
2410 host->caps.has_odd_clk_div = false;
2411 host->caps.has_bad_data_ordering = true;
2412 host->caps.need_reset_after_xfer = true;
2413 host->caps.need_blksz_mul_4 = true;
2414 host->caps.need_notbusy_for_read_ops = false;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002415
2416 /* keep only major version number */
2417 switch (version & 0xf00) {
Nicolas Ferre215ba392014-06-12 09:47:45 +02002418 case 0x600:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002419 case 0x500:
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002420 host->caps.has_odd_clk_div = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002421 fallthrough;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002422 case 0x400:
2423 case 0x300:
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002424 host->caps.has_dma_conf_reg = true;
2425 host->caps.has_pdc = false;
2426 host->caps.has_cfg_reg = true;
2427 host->caps.has_cstor_reg = true;
2428 host->caps.has_highspeed = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002429 fallthrough;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002430 case 0x200:
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002431 host->caps.has_rwproof = true;
2432 host->caps.need_blksz_mul_4 = false;
2433 host->caps.need_notbusy_for_read_ops = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002434 fallthrough;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002435 case 0x100:
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002436 host->caps.has_bad_data_ordering = false;
2437 host->caps.need_reset_after_xfer = false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002438 fallthrough;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002439 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002440 break;
2441 default:
Jiapeng Zhongfe6e1472021-01-20 15:39:37 +08002442 host->caps.has_pdc = false;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002443 dev_warn(&host->pdev->dev,
2444 "Unmanaged mci version, set minimum capabilities\n");
2445 break;
2446 }
2447}
Dan Williams74465b42009-01-06 11:38:16 -07002448
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002449static int atmci_probe(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002450{
2451 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002452 struct atmel_mci *host;
2453 struct resource *regs;
2454 unsigned int nr_slots;
2455 int irq;
Pramod Gurav528bc782014-09-23 15:50:06 +05302456 int ret, i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002457
2458 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2459 if (!regs)
2460 return -ENXIO;
2461 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002462 if (!pdata) {
2463 pdata = atmci_of_init(pdev);
2464 if (IS_ERR(pdata)) {
2465 dev_err(&pdev->dev, "platform data not available\n");
2466 return PTR_ERR(pdata);
2467 }
2468 }
2469
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002470 irq = platform_get_irq(pdev, 0);
2471 if (irq < 0)
2472 return irq;
2473
Pramod Gurav7bca6462014-09-23 18:21:48 +05302474 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002475 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002476 return -ENOMEM;
2477
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002478 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002479 spin_lock_init(&host->lock);
2480 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002481
Pramod Gurav7bca6462014-09-23 18:21:48 +05302482 host->mck = devm_clk_get(&pdev->dev, "mci_clk");
2483 if (IS_ERR(host->mck))
2484 return PTR_ERR(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002485
Pramod Gurav7bca6462014-09-23 18:21:48 +05302486 host->regs = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002487 if (!host->regs)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302488 return -ENOMEM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002489
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002490 ret = clk_prepare_enable(host->mck);
2491 if (ret)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302492 return ret;
2493
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002494 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002495 host->bus_hz = clk_get_rate(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002496
2497 host->mapbase = regs->start;
2498
Emil Renner Berthing82a5d372021-02-04 16:18:39 +01002499 tasklet_setup(&host->tasklet, atmci_tasklet_func);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002500
Kay Sievers89c8aa22009-02-02 21:08:30 +01002501 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Wenyou Yangae552ab2014-10-30 12:00:41 +08002502 if (ret) {
2503 clk_disable_unprepare(host->mck);
Pramod Gurav7bca6462014-09-23 18:21:48 +05302504 return ret;
Wenyou Yangae552ab2014-10-30 12:00:41 +08002505 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002506
Ludovic Desroches796211b2011-08-11 15:25:44 +00002507 /* Get MCI capabilities and set operations according to it */
2508 atmci_get_cap(host);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002509 ret = atmci_configure_dma(host);
2510 if (ret == -EPROBE_DEFER)
2511 goto err_dma_probe_defer;
2512 if (ret == 0) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002513 host->prepare_data = &atmci_prepare_data_dma;
2514 host->submit_data = &atmci_submit_data_dma;
2515 host->stop_transfer = &atmci_stop_transfer_dma;
2516 } else if (host->caps.has_pdc) {
2517 dev_info(&pdev->dev, "using PDC\n");
2518 host->prepare_data = &atmci_prepare_data_pdc;
2519 host->submit_data = &atmci_submit_data_pdc;
2520 host->stop_transfer = &atmci_stop_transfer_pdc;
2521 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002522 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002523 host->prepare_data = &atmci_prepare_data;
2524 host->submit_data = &atmci_submit_data;
2525 host->stop_transfer = &atmci_stop_transfer;
2526 }
2527
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002528 platform_set_drvdata(pdev, host);
2529
Kees Cook2ee4f622017-10-24 08:03:45 -07002530 timer_setup(&host->timer, atmci_timeout_timer, 0);
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002531
Wenyou Yangae552ab2014-10-30 12:00:41 +08002532 pm_runtime_get_noresume(&pdev->dev);
2533 pm_runtime_set_active(&pdev->dev);
2534 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_DELAY);
2535 pm_runtime_use_autosuspend(&pdev->dev);
2536 pm_runtime_enable(&pdev->dev);
2537
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002538 /* We need at least one slot to succeed */
2539 nr_slots = 0;
2540 ret = -ENODEV;
2541 if (pdata->slot[0].bus_width) {
2542 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002543 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002544 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002545 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002546 host->buf_size = host->slot[0]->mmc->max_req_size;
2547 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002548 }
2549 if (pdata->slot[1].bus_width) {
2550 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002551 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002552 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002553 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002554 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2555 host->buf_size =
2556 host->slot[1]->mmc->max_req_size;
2557 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002558 }
2559
Rob Emanuele04d699c2009-09-22 16:45:19 -07002560 if (!nr_slots) {
2561 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002562 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002563 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002564
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002565 if (!host->caps.has_rwproof) {
2566 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2567 &host->buf_phys_addr,
2568 GFP_KERNEL);
2569 if (!host->buffer) {
2570 ret = -ENOMEM;
2571 dev_err(&pdev->dev, "buffer allocation failed\n");
Pramod Gurav528bc782014-09-23 15:50:06 +05302572 goto err_dma_alloc;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002573 }
2574 }
2575
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002576 dev_info(&pdev->dev,
2577 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2578 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002579
Wenyou Yangae552ab2014-10-30 12:00:41 +08002580 pm_runtime_mark_last_busy(&host->pdev->dev);
2581 pm_runtime_put_autosuspend(&pdev->dev);
2582
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002583 return 0;
2584
Pramod Gurav528bc782014-09-23 15:50:06 +05302585err_dma_alloc:
2586 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2587 if (host->slot[i])
2588 atmci_cleanup_slot(host->slot[i], i);
2589 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002590err_init_slot:
Wenyou Yangae552ab2014-10-30 12:00:41 +08002591 clk_disable_unprepare(host->mck);
2592
2593 pm_runtime_disable(&pdev->dev);
2594 pm_runtime_put_noidle(&pdev->dev);
2595
Pramod Gurav528bc782014-09-23 15:50:06 +05302596 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002597 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002598 dma_release_channel(host->dma.chan);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002599err_dma_probe_defer:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002600 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002601 return ret;
2602}
2603
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002604static int atmci_remove(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002605{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002606 struct atmel_mci *host = platform_get_drvdata(pdev);
2607 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002608
Wenyou Yangae552ab2014-10-30 12:00:41 +08002609 pm_runtime_get_sync(&pdev->dev);
2610
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002611 if (host->buffer)
2612 dma_free_coherent(&pdev->dev, host->buf_size,
2613 host->buffer, host->buf_phys_addr);
2614
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002615 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002616 if (host->slot[i])
2617 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002618 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002619
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002620 atmci_writel(host, ATMCI_IDR, ~0UL);
2621 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2622 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002623
Pramod Gurav528bc782014-09-23 15:50:06 +05302624 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002625 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002626 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002627
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002628 free_irq(platform_get_irq(pdev, 0), host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002629
Wenyou Yangae552ab2014-10-30 12:00:41 +08002630 clk_disable_unprepare(host->mck);
2631
2632 pm_runtime_disable(&pdev->dev);
2633 pm_runtime_put_noidle(&pdev->dev);
2634
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002635 return 0;
2636}
2637
Wenyou Yangae552ab2014-10-30 12:00:41 +08002638#ifdef CONFIG_PM
2639static int atmci_runtime_suspend(struct device *dev)
2640{
2641 struct atmel_mci *host = dev_get_drvdata(dev);
2642
2643 clk_disable_unprepare(host->mck);
2644
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002645 pinctrl_pm_select_sleep_state(dev);
2646
Wenyou Yangae552ab2014-10-30 12:00:41 +08002647 return 0;
2648}
2649
2650static int atmci_runtime_resume(struct device *dev)
2651{
2652 struct atmel_mci *host = dev_get_drvdata(dev);
2653
Ulf Hansson6986ee32019-12-06 18:08:19 +01002654 pinctrl_select_default_state(dev);
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002655
Wenyou Yangae552ab2014-10-30 12:00:41 +08002656 return clk_prepare_enable(host->mck);
2657}
2658#endif
2659
2660static const struct dev_pm_ops atmci_dev_pm_ops = {
2661 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2662 pm_runtime_force_resume)
Ludovic Desrochesc3cb6ba2014-12-13 00:44:11 +01002663 SET_RUNTIME_PM_OPS(atmci_runtime_suspend, atmci_runtime_resume, NULL)
Wenyou Yangae552ab2014-10-30 12:00:41 +08002664};
2665
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002666static struct platform_driver atmci_driver = {
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002667 .probe = atmci_probe,
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002668 .remove = atmci_remove,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002669 .driver = {
2670 .name = "atmel_mci",
Douglas Anderson21b2cec2020-09-03 16:24:36 -07002671 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002672 .of_match_table = of_match_ptr(atmci_dt_ids),
Wenyou Yangae552ab2014-10-30 12:00:41 +08002673 .pm = &atmci_dev_pm_ops,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002674 },
2675};
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002676module_platform_driver(atmci_driver);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002677
2678MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002679MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002680MODULE_LICENSE("GPL v2");