blob: 772ef5b0e4d52250d62306d832dce3f7af856660 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
Pramod Gurav7bca6462014-09-23 18:21:48 +053020#include <linux/io.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020021#include <linux/ioport.h>
22#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020023#include <linux/of.h>
24#include <linux/of_device.h>
25#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020026#include <linux/platform_device.h>
27#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020028#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020030#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053031#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080032#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020033
34#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010035#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080036
37#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010038#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000039#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040
Arnd Bergmannbf614c72014-06-05 23:14:38 +020041#include <asm/cacheflush.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020042#include <asm/io.h>
43#include <asm/unaligned.h>
44
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020045#include "atmel-mci-regs.h"
46
Ludovic Desroches2c96a292011-08-11 15:25:41 +000047#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020048#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020049
50enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020051 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020052 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020053 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020054 EVENT_DATA_ERROR,
55};
56
57enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020058 STATE_IDLE = 0,
59 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020060 STATE_DATA_XFER,
61 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020062 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020063 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020064};
65
Ludovic Desroches796211b2011-08-11 15:25:44 +000066enum atmci_xfer_dir {
67 XFER_RECEIVE = 0,
68 XFER_TRANSMIT,
69};
70
71enum atmci_pdc_buf {
72 PDC_FIRST_BUF = 0,
73 PDC_SECOND_BUF,
74};
75
76struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000077 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000078 bool has_pdc;
79 bool has_cfg_reg;
80 bool has_cstor_reg;
81 bool has_highspeed;
82 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010083 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020084 bool has_bad_data_ordering;
85 bool need_reset_after_xfer;
86 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020087 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000088};
89
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020090struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020091 struct dma_chan *chan;
92 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020093};
94
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020095/**
96 * struct atmel_mci - MMC controller state shared between all slots
97 * @lock: Spinlock protecting the queue and associated data.
98 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000099 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200100 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200101 * @buffer: Buffer used if we don't have the r/w proof capability. We
102 * don't have the time to switch pdc buffers so we have to use only
103 * one buffer for the full transaction.
104 * @buf_size: size of the buffer.
105 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200106 * @cur_slot: The slot which is currently using the controller.
107 * @mrq: The request currently being processed on @cur_slot,
108 * or NULL if the controller is idle.
109 * @cmd: The command currently being sent to the card, or NULL.
110 * @data: The data currently being transferred, or NULL if no data
111 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000112 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200113 * @dma: DMA client state.
114 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200115 * @cmd_status: Snapshot of SR taken upon completion of the current
116 * command. Only valid when EVENT_CMD_COMPLETE is pending.
117 * @data_status: Snapshot of SR taken upon completion of the current
118 * data transfer. Only valid when EVENT_DATA_COMPLETE or
119 * EVENT_DATA_ERROR is pending.
120 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
121 * to be sent.
122 * @tasklet: Tasklet running the request state machine.
123 * @pending_events: Bitmask of events flagged by the interrupt handler
124 * to be processed by the tasklet.
125 * @completed_events: Bitmask of events which the state machine has
126 * processed.
127 * @state: Tasklet state.
128 * @queue: List of slots waiting for access to the controller.
129 * @need_clock_update: Update the clock rate before the next request.
130 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200131 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200132 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800133 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200134 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
135 * rate and timeout calculations.
136 * @mapbase: Physical address of the MMIO registers.
137 * @mck: The peripheral bus clock hooked up to the MMC controller.
138 * @pdev: Platform device associated with the MMC controller.
139 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000140 * @caps: MCI capabilities depending on MCI version.
141 * @prepare_data: function to setup MCI before data transfer which
142 * depends on MCI capabilities.
143 * @submit_data: function to start data transfer which depends on MCI
144 * capabilities.
145 * @stop_transfer: function to stop data transfer which depends on MCI
146 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200147 *
148 * Locking
149 * =======
150 *
151 * @lock is a softirq-safe spinlock protecting @queue as well as
152 * @cur_slot, @mrq and @state. These must always be updated
153 * at the same time while holding @lock.
154 *
155 * @lock also protects mode_reg and need_clock_update since these are
156 * used to synchronize mode register updates with the queue
157 * processing.
158 *
159 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
160 * and must always be written at the same time as the slot is added to
161 * @queue.
162 *
163 * @pending_events and @completed_events are accessed using atomic bit
164 * operations, so they don't need any locking.
165 *
166 * None of the fields touched by the interrupt handler need any
167 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
168 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
169 * interrupts must be disabled and @data_status updated with a
170 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300171 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200172 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
173 * bytes_xfered field of @data must be written. This is ensured by
174 * using barriers.
175 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200177 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200178 void __iomem *regs;
179
180 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400181 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200182 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200183 unsigned int *buffer;
184 unsigned int buf_size;
185 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200187 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200188 struct mmc_request *mrq;
189 struct mmc_command *cmd;
190 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000191 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200192
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200193 struct atmel_mci_dma dma;
194 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530195 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200196
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200197 u32 cmd_status;
198 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200199 u32 stop_cmdr;
200
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200201 struct tasklet_struct tasklet;
202 unsigned long pending_events;
203 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200204 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200206
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200207 bool need_clock_update;
208 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200209 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200210 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800211 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200212 unsigned long bus_hz;
213 unsigned long mapbase;
214 struct clk *mck;
215 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200216
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000217 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000218
219 struct atmel_mci_caps caps;
220
221 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
222 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
223 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200224};
225
226/**
227 * struct atmel_mci_slot - MMC slot state
228 * @mmc: The mmc_host representing this slot.
229 * @host: The MMC controller this slot is using.
230 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700231 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200232 * @mrq: mmc_request currently being processed or waiting to be
233 * processed, or NULL when the slot is idle.
234 * @queue_node: List node for placing this node in the @queue list of
235 * &struct atmel_mci.
236 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
237 * @flags: Random state bits associated with the slot.
238 * @detect_pin: GPIO pin used for card detection, or negative if not
239 * available.
240 * @wp_pin: GPIO pin used for card write protect sending, or negative
241 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200242 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200243 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
244 */
245struct atmel_mci_slot {
246 struct mmc_host *mmc;
247 struct atmel_mci *host;
248
249 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700250 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200251
252 struct mmc_request *mrq;
253 struct list_head queue_node;
254
255 unsigned int clock;
256 unsigned long flags;
257#define ATMCI_CARD_PRESENT 0
258#define ATMCI_CARD_NEED_INIT 1
259#define ATMCI_SHUTDOWN 2
260
261 int detect_pin;
262 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200263 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200264
265 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200266};
267
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200268#define atmci_test_and_clear_pending(host, event) \
269 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200270#define atmci_set_completed(host, event) \
271 set_bit(event, &host->completed_events)
272#define atmci_set_pending(host, event) \
273 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200274
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200275/*
276 * The debugfs stuff below is mostly optimized away when
277 * CONFIG_DEBUG_FS is not set.
278 */
279static int atmci_req_show(struct seq_file *s, void *v)
280{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200281 struct atmel_mci_slot *slot = s->private;
282 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200283 struct mmc_command *cmd;
284 struct mmc_command *stop;
285 struct mmc_data *data;
286
287 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200288 spin_lock_bh(&slot->host->lock);
289 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200290
291 if (mrq) {
292 cmd = mrq->cmd;
293 data = mrq->data;
294 stop = mrq->stop;
295
296 if (cmd)
297 seq_printf(s,
298 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
299 cmd->opcode, cmd->arg, cmd->flags,
300 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700301 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200302 if (data)
303 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
304 data->bytes_xfered, data->blocks,
305 data->blksz, data->flags, data->error);
306 if (stop)
307 seq_printf(s,
308 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
309 stop->opcode, stop->arg, stop->flags,
310 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700311 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200312 }
313
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200314 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200315
316 return 0;
317}
318
319static int atmci_req_open(struct inode *inode, struct file *file)
320{
321 return single_open(file, atmci_req_show, inode->i_private);
322}
323
324static const struct file_operations atmci_req_fops = {
325 .owner = THIS_MODULE,
326 .open = atmci_req_open,
327 .read = seq_read,
328 .llseek = seq_lseek,
329 .release = single_release,
330};
331
332static void atmci_show_status_reg(struct seq_file *s,
333 const char *regname, u32 value)
334{
335 static const char *sr_bit[] = {
336 [0] = "CMDRDY",
337 [1] = "RXRDY",
338 [2] = "TXRDY",
339 [3] = "BLKE",
340 [4] = "DTIP",
341 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700342 [6] = "ENDRX",
343 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200344 [8] = "SDIOIRQA",
345 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700346 [12] = "SDIOWAIT",
347 [14] = "RXBUFF",
348 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200349 [16] = "RINDE",
350 [17] = "RDIRE",
351 [18] = "RCRCE",
352 [19] = "RENDE",
353 [20] = "RTOE",
354 [21] = "DCRCE",
355 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700356 [23] = "CSTOE",
357 [24] = "BLKOVRE",
358 [25] = "DMADONE",
359 [26] = "FIFOEMPTY",
360 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200361 [30] = "OVRE",
362 [31] = "UNRE",
363 };
364 unsigned int i;
365
366 seq_printf(s, "%s:\t0x%08x", regname, value);
367 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
368 if (value & (1 << i)) {
369 if (sr_bit[i])
370 seq_printf(s, " %s", sr_bit[i]);
371 else
372 seq_puts(s, " UNKNOWN");
373 }
374 }
375 seq_putc(s, '\n');
376}
377
378static int atmci_regs_show(struct seq_file *s, void *v)
379{
380 struct atmel_mci *host = s->private;
381 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200382 int ret = 0;
383
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200384
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000385 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200386 if (!buf)
387 return -ENOMEM;
388
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200389 /*
390 * Grab a more or less consistent snapshot. Note that we're
391 * not disabling interrupts, so IMR and SR may not be
392 * consistent.
393 */
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200394 ret = clk_prepare_enable(host->mck);
395 if (ret)
396 goto out;
397
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200398 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000399 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200400 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200401
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200402 clk_disable_unprepare(host->mck);
403
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200404 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000405 buf[ATMCI_MR / 4],
406 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200407 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
408 if (host->caps.has_odd_clk_div)
409 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
410 ((buf[ATMCI_MR / 4] & 0xff) << 1)
411 | ((buf[ATMCI_MR / 4] >> 16) & 1));
412 else
413 seq_printf(s, "CLKDIV=%u\n",
414 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000415 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
416 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
417 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200418 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000419 buf[ATMCI_BLKR / 4],
420 buf[ATMCI_BLKR / 4] & 0xffff,
421 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000422 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000423 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200424
425 /* Don't read RSPR and RDR; it will consume the data there */
426
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000427 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
428 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200429
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000430 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800431 u32 val;
432
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000433 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800434 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
435 val, val & 3,
436 ((val >> 4) & 3) ?
437 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000438 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000439 }
440 if (host->caps.has_cfg_reg) {
441 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800442
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000443 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800444 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
445 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000446 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
447 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
448 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
449 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800450 }
451
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200452out:
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200453 kfree(buf);
454
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200455 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200456}
457
458static int atmci_regs_open(struct inode *inode, struct file *file)
459{
460 return single_open(file, atmci_regs_show, inode->i_private);
461}
462
463static const struct file_operations atmci_regs_fops = {
464 .owner = THIS_MODULE,
465 .open = atmci_regs_open,
466 .read = seq_read,
467 .llseek = seq_lseek,
468 .release = single_release,
469};
470
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200471static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200472{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200473 struct mmc_host *mmc = slot->mmc;
474 struct atmel_mci *host = slot->host;
475 struct dentry *root;
476 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200477
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200478 root = mmc->debugfs_root;
479 if (!root)
480 return;
481
482 node = debugfs_create_file("regs", S_IRUSR, root, host,
483 &atmci_regs_fops);
484 if (IS_ERR(node))
485 return;
486 if (!node)
487 goto err;
488
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200489 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200490 if (!node)
491 goto err;
492
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200493 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
494 if (!node)
495 goto err;
496
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200497 node = debugfs_create_x32("pending_events", S_IRUSR, root,
498 (u32 *)&host->pending_events);
499 if (!node)
500 goto err;
501
502 node = debugfs_create_x32("completed_events", S_IRUSR, root,
503 (u32 *)&host->completed_events);
504 if (!node)
505 goto err;
506
507 return;
508
509err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200510 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200511}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200512
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200513#if defined(CONFIG_OF)
514static const struct of_device_id atmci_dt_ids[] = {
515 { .compatible = "atmel,hsmci" },
516 { /* sentinel */ }
517};
518
519MODULE_DEVICE_TABLE(of, atmci_dt_ids);
520
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500521static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200522atmci_of_init(struct platform_device *pdev)
523{
524 struct device_node *np = pdev->dev.of_node;
525 struct device_node *cnp;
526 struct mci_platform_data *pdata;
527 u32 slot_id;
528
529 if (!np) {
530 dev_err(&pdev->dev, "device node not found\n");
531 return ERR_PTR(-EINVAL);
532 }
533
534 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
535 if (!pdata) {
536 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
537 return ERR_PTR(-ENOMEM);
538 }
539
540 for_each_child_of_node(np, cnp) {
541 if (of_property_read_u32(cnp, "reg", &slot_id)) {
542 dev_warn(&pdev->dev, "reg property is missing for %s\n",
543 cnp->full_name);
544 continue;
545 }
546
547 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
548 dev_warn(&pdev->dev, "can't have more than %d slots\n",
549 ATMCI_MAX_NR_SLOTS);
550 break;
551 }
552
553 if (of_property_read_u32(cnp, "bus-width",
554 &pdata->slot[slot_id].bus_width))
555 pdata->slot[slot_id].bus_width = 1;
556
557 pdata->slot[slot_id].detect_pin =
558 of_get_named_gpio(cnp, "cd-gpios", 0);
559
560 pdata->slot[slot_id].detect_is_active_high =
561 of_property_read_bool(cnp, "cd-inverted");
562
563 pdata->slot[slot_id].wp_pin =
564 of_get_named_gpio(cnp, "wp-gpios", 0);
565 }
566
567 return pdata;
568}
569#else /* CONFIG_OF */
570static inline struct mci_platform_data*
571atmci_of_init(struct platform_device *dev)
572{
573 return ERR_PTR(-EINVAL);
574}
575#endif
576
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200577static inline unsigned int atmci_get_version(struct atmel_mci *host)
578{
579 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
580}
581
Ludovic Desroches24011f32012-05-16 15:26:00 +0200582static void atmci_timeout_timer(unsigned long data)
583{
584 struct atmel_mci *host;
585
586 host = (struct atmel_mci *)data;
587
588 dev_dbg(&host->pdev->dev, "software timeout\n");
589
590 if (host->mrq->cmd->data) {
591 host->mrq->cmd->data->error = -ETIMEDOUT;
592 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200593 /*
594 * With some SDIO modules, sometimes DMA transfer hangs. If
595 * stop_transfer() is not called then the DMA request is not
596 * removed, following ones are queued and never computed.
597 */
598 if (host->state == STATE_DATA_XFER)
599 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200600 } else {
601 host->mrq->cmd->error = -ETIMEDOUT;
602 host->cmd = NULL;
603 }
604 host->need_reset = 1;
605 host->state = STATE_END_REQUEST;
606 smp_wmb();
607 tasklet_schedule(&host->tasklet);
608}
609
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000610static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200611 unsigned int ns)
612{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200613 /*
614 * It is easier here to use us instead of ns for the timeout,
615 * it prevents from overflows during calculation.
616 */
617 unsigned int us = DIV_ROUND_UP(ns, 1000);
618
619 /* Maximum clock frequency is host->bus_hz/2 */
620 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200621}
622
623static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200624 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200625{
626 static unsigned dtomul_to_shift[] = {
627 0, 4, 7, 8, 10, 12, 16, 20
628 };
629 unsigned timeout;
630 unsigned dtocyc;
631 unsigned dtomul;
632
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000633 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
634 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200635
636 for (dtomul = 0; dtomul < 8; dtomul++) {
637 unsigned shift = dtomul_to_shift[dtomul];
638 dtocyc = (timeout + (1 << shift) - 1) >> shift;
639 if (dtocyc < 15)
640 break;
641 }
642
643 if (dtomul >= 8) {
644 dtomul = 7;
645 dtocyc = 15;
646 }
647
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200648 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200649 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000650 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200651}
652
653/*
654 * Return mask with command flags to be enabled for this command.
655 */
656static u32 atmci_prepare_command(struct mmc_host *mmc,
657 struct mmc_command *cmd)
658{
659 struct mmc_data *data;
660 u32 cmdr;
661
662 cmd->error = -EINPROGRESS;
663
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000664 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200665
666 if (cmd->flags & MMC_RSP_PRESENT) {
667 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000668 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200669 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000670 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200671 }
672
673 /*
674 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
675 * it's too difficult to determine whether this is an ACMD or
676 * not. Better make it 64.
677 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000678 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200679
680 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000681 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200682
683 data = cmd->data;
684 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000685 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100686
687 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000688 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100689 } else {
690 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000691 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100692 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000693 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100694 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000695 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100696 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200697
698 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000699 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200700 }
701
702 return cmdr;
703}
704
Ludovic Desroches11d14882011-08-11 15:25:45 +0000705static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200706 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200707{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200708 WARN_ON(host->cmd);
709 host->cmd = cmd;
710
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200711 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200712 "start command: ARGR=0x%08x CMDR=0x%08x\n",
713 cmd->arg, cmd_flags);
714
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000715 atmci_writel(host, ATMCI_ARGR, cmd->arg);
716 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200717}
718
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000719static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200720{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200721 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000722 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000723 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200724}
725
Ludovic Desroches796211b2011-08-11 15:25:44 +0000726/*
727 * Configure given PDC buffer taking care of alignement issues.
728 * Update host->data_size and host->sg.
729 */
730static void atmci_pdc_set_single_buf(struct atmel_mci *host,
731 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200732{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000733 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200734 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200735
Ludovic Desroches796211b2011-08-11 15:25:44 +0000736 if (dir == XFER_RECEIVE) {
737 pointer_reg = ATMEL_PDC_RPR;
738 counter_reg = ATMEL_PDC_RCR;
739 } else {
740 pointer_reg = ATMEL_PDC_TPR;
741 counter_reg = ATMEL_PDC_TCR;
742 }
743
744 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000745 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
746 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000747 }
748
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200749 if (!host->caps.has_rwproof) {
750 buf_size = host->buf_size;
751 atmci_writel(host, pointer_reg, host->buf_phys_addr);
752 } else {
753 buf_size = sg_dma_len(host->sg);
754 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
755 }
756
757 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000758 if (host->data_size & 0x3) {
759 /* If size is different from modulo 4, transfer bytes */
760 atmci_writel(host, counter_reg, host->data_size);
761 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
762 } else {
763 /* Else transfer 32-bits words */
764 atmci_writel(host, counter_reg, host->data_size / 4);
765 }
766 host->data_size = 0;
767 } else {
768 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000769 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
770 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000771 if (host->data_size)
772 host->sg = sg_next(host->sg);
773 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200774}
775
Ludovic Desroches796211b2011-08-11 15:25:44 +0000776/*
777 * Configure PDC buffer according to the data size ie configuring one or two
778 * buffers. Don't use this function if you want to configure only the second
779 * buffer. In this case, use atmci_pdc_set_single_buf.
780 */
781static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200782{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000783 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
784 if (host->data_size)
785 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
786}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200787
Ludovic Desroches796211b2011-08-11 15:25:44 +0000788/*
789 * Unmap sg lists, called when transfer is finished.
790 */
791static void atmci_pdc_cleanup(struct atmel_mci *host)
792{
793 struct mmc_data *data = host->data;
794
795 if (data)
796 dma_unmap_sg(&host->pdev->dev,
797 data->sg, data->sg_len,
798 ((data->flags & MMC_DATA_WRITE)
799 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
800}
801
802/*
803 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
804 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
805 * interrupt needed for both transfer directions.
806 */
807static void atmci_pdc_complete(struct atmel_mci *host)
808{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200809 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200810 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200811
Ludovic Desroches796211b2011-08-11 15:25:44 +0000812 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200813
814 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200815 && (host->data->flags & MMC_DATA_READ)) {
816 if (host->caps.has_bad_data_ordering)
817 for (i = 0; i < transfer_size; i++)
818 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200819 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
820 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200821 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200822
Ludovic Desroches796211b2011-08-11 15:25:44 +0000823 atmci_pdc_cleanup(host);
824
Alexandre Belloni6e9e4062014-05-06 17:43:26 +0200825 dev_dbg(&host->pdev->dev, "(%s) set pending xfer complete\n", __func__);
826 atmci_set_pending(host, EVENT_XFER_COMPLETE);
827 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200828}
829
Ludovic Desroches796211b2011-08-11 15:25:44 +0000830static void atmci_dma_cleanup(struct atmel_mci *host)
831{
832 struct mmc_data *data = host->data;
833
834 if (data)
835 dma_unmap_sg(host->dma.chan->device->dev,
836 data->sg, data->sg_len,
837 ((data->flags & MMC_DATA_WRITE)
838 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
839}
840
841/*
842 * This function is called by the DMA driver from tasklet context.
843 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200844static void atmci_dma_complete(void *arg)
845{
846 struct atmel_mci *host = arg;
847 struct mmc_data *data = host->data;
848
849 dev_vdbg(&host->pdev->dev, "DMA complete\n");
850
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000851 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800852 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000853 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800854
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200855 atmci_dma_cleanup(host);
856
857 /*
858 * If the card was removed, data will be NULL. No point trying
859 * to send the stop command or waiting for NBUSY in this case.
860 */
861 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200862 dev_dbg(&host->pdev->dev,
863 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200864 atmci_set_pending(host, EVENT_XFER_COMPLETE);
865 tasklet_schedule(&host->tasklet);
866
867 /*
868 * Regardless of what the documentation says, we have
869 * to wait for NOTBUSY even after block read
870 * operations.
871 *
872 * When the DMA transfer is complete, the controller
873 * may still be reading the CRC from the card, i.e.
874 * the data transfer is still in progress and we
875 * haven't seen all the potential error bits yet.
876 *
877 * The interrupt handler will schedule a different
878 * tasklet to finish things up when the data transfer
879 * is completely done.
880 *
881 * We may not complete the mmc request here anyway
882 * because the mmc layer may call back and cause us to
883 * violate the "don't submit new operations from the
884 * completion callback" rule of the dma engine
885 * framework.
886 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000887 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200888 }
889}
890
Ludovic Desroches796211b2011-08-11 15:25:44 +0000891/*
892 * Returns a mask of interrupt flags to be enabled after the whole
893 * request has been prepared.
894 */
895static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
896{
897 u32 iflags;
898
899 data->error = -EINPROGRESS;
900
901 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400902 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000903 host->data = data;
904 host->data_chan = NULL;
905
906 iflags = ATMCI_DATA_ERROR_FLAGS;
907
908 /*
909 * Errata: MMC data write operation with less than 12
910 * bytes is impossible.
911 *
912 * Errata: MCI Transmit Data Register (TDR) FIFO
913 * corruption when length is not multiple of 4.
914 */
915 if (data->blocks * data->blksz < 12
916 || (data->blocks * data->blksz) & 3)
917 host->need_reset = true;
918
919 host->pio_offset = 0;
920 if (data->flags & MMC_DATA_READ)
921 iflags |= ATMCI_RXRDY;
922 else
923 iflags |= ATMCI_TXRDY;
924
925 return iflags;
926}
927
928/*
929 * Set interrupt flags and set block length into the MCI mode register even
930 * if this value is also accessible in the MCI block register. It seems to be
931 * necessary before the High Speed MCI version. It also map sg and configure
932 * PDC registers.
933 */
934static u32
935atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
936{
937 u32 iflags, tmp;
938 unsigned int sg_len;
939 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200940 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000941
942 data->error = -EINPROGRESS;
943
944 host->data = data;
945 host->sg = data->sg;
946 iflags = ATMCI_DATA_ERROR_FLAGS;
947
948 /* Enable pdc mode */
949 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
950
951 if (data->flags & MMC_DATA_READ) {
952 dir = DMA_FROM_DEVICE;
953 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
954 } else {
955 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200956 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000957 }
958
959 /* Set BLKLEN */
960 tmp = atmci_readl(host, ATMCI_MR);
961 tmp &= 0x0000ffff;
962 tmp |= ATMCI_BLKLEN(data->blksz);
963 atmci_writel(host, ATMCI_MR, tmp);
964
965 /* Configure PDC */
966 host->data_size = data->blocks * data->blksz;
967 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200968
969 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200970 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200971 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
972 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200973 if (host->caps.has_bad_data_ordering)
974 for (i = 0; i < host->data_size; i++)
975 host->buffer[i] = swab32(host->buffer[i]);
976 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200977
Ludovic Desroches796211b2011-08-11 15:25:44 +0000978 if (host->data_size)
979 atmci_pdc_set_both_buf(host,
980 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
981
982 return iflags;
983}
984
985static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800986atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200987{
988 struct dma_chan *chan;
989 struct dma_async_tx_descriptor *desc;
990 struct scatterlist *sg;
991 unsigned int i;
992 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530993 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700994 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +0200995 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000996 u32 iflags;
997
998 data->error = -EINPROGRESS;
999
1000 WARN_ON(host->data);
1001 host->sg = NULL;
1002 host->data = data;
1003
1004 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001005
1006 /*
1007 * We don't do DMA on "complex" transfers, i.e. with
1008 * non-word-aligned buffers or lengths. Also, we don't bother
1009 * with all the DMA setup overhead for short transfers.
1010 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001011 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1012 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001013 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001014 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001015
1016 for_each_sg(data->sg, sg, data->sg_len, i) {
1017 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001018 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001019 }
1020
1021 /* If we don't have a channel, we can't do DMA */
1022 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001023 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001024 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001025
1026 if (!chan)
1027 return -ENODEV;
1028
Vinod Koule0d23ef2011-11-17 14:54:38 +05301029 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001030 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301031 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001032 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301033 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001034 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301035 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001036 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301037 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001038
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001039 if (host->caps.has_dma_conf_reg)
1040 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1041 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001042
Linus Walleij266ac3f2011-02-10 16:08:06 +01001043 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001044 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001045
Viresh Kumare2b35f32012-02-01 16:12:27 +05301046 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001047 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301048 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001049 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1050 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001051 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001052
1053 host->dma.data_desc = desc;
1054 desc->callback = atmci_dma_complete;
1055 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001056
Ludovic Desroches796211b2011-08-11 15:25:44 +00001057 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001058unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001059 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001060 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001061}
1062
Ludovic Desroches796211b2011-08-11 15:25:44 +00001063static void
1064atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1065{
1066 return;
1067}
1068
1069/*
1070 * Start PDC according to transfer direction.
1071 */
1072static void
1073atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1074{
1075 if (data->flags & MMC_DATA_READ)
1076 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1077 else
1078 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1079}
1080
1081static void
1082atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001083{
1084 struct dma_chan *chan = host->data_chan;
1085 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1086
1087 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001088 dmaengine_submit(desc);
1089 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001090 }
1091}
1092
Ludovic Desroches796211b2011-08-11 15:25:44 +00001093static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001094{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001095 dev_dbg(&host->pdev->dev,
1096 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001097 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001098 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001099}
1100
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001101/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001102 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001103 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001104static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001105{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001106 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001107}
1108
Ludovic Desroches796211b2011-08-11 15:25:44 +00001109static void atmci_stop_transfer_dma(struct atmel_mci *host)
1110{
1111 struct dma_chan *chan = host->data_chan;
1112
1113 if (chan) {
1114 dmaengine_terminate_all(chan);
1115 atmci_dma_cleanup(host);
1116 } else {
1117 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001118 dev_dbg(&host->pdev->dev,
1119 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001120 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1121 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1122 }
1123}
1124
1125/*
1126 * Start a request: prepare data if needed, prepare the command and activate
1127 * interrupts.
1128 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001129static void atmci_start_request(struct atmel_mci *host,
1130 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001131{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001132 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001133 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001134 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001135 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001136 u32 cmdflags;
1137
1138 mrq = slot->mrq;
1139 host->cur_slot = slot;
1140 host->mrq = mrq;
1141
1142 host->pending_events = 0;
1143 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001144 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001145 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001146
Ludovic Desroches6801c412012-05-16 15:26:01 +02001147 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1148
Ludovic Desroches24011f32012-05-16 15:26:00 +02001149 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001150 iflags = atmci_readl(host, ATMCI_IMR);
1151 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001152 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1153 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1154 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001155 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001156 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001157 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001158 host->need_reset = false;
1159 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001160 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001161
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001162 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001163 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001164 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001165 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001166
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001167 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1168 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001169 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1170 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001171 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001172 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001173 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001174 data = mrq->data;
1175 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001176 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001177
1178 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001179 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001180 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001181 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001182 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001183
Ludovic Desroches796211b2011-08-11 15:25:44 +00001184 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001185 }
1186
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001187 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001188 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001189 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001190
1191 /*
1192 * DMA transfer should be started before sending the command to avoid
1193 * unexpected errors especially for read operations in SDIO mode.
1194 * Unfortunately, in PDC mode, command has to be sent before starting
1195 * the transfer.
1196 */
1197 if (host->submit_data != &atmci_submit_data_dma)
1198 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001199
1200 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001201 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001202
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001203 if (host->submit_data == &atmci_submit_data_dma)
1204 atmci_send_command(host, cmd, cmdflags);
1205
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001206 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001207 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001208 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001209 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001210 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001211 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001212 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001213 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001214 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001215 }
1216
1217 /*
1218 * We could have enabled interrupts earlier, but I suspect
1219 * that would open up a nice can of interesting race
1220 * conditions (e.g. command and data complete, but stop not
1221 * prepared yet.)
1222 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001223 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001224
1225 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001226}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001227
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001228static void atmci_queue_request(struct atmel_mci *host,
1229 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1230{
1231 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1232 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001233
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001234 spin_lock_bh(&host->lock);
1235 slot->mrq = mrq;
1236 if (host->state == STATE_IDLE) {
1237 host->state = STATE_SENDING_CMD;
1238 atmci_start_request(host, slot);
1239 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001240 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001241 list_add_tail(&slot->queue_node, &host->queue);
1242 }
1243 spin_unlock_bh(&host->lock);
1244}
1245
1246static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1247{
1248 struct atmel_mci_slot *slot = mmc_priv(mmc);
1249 struct atmel_mci *host = slot->host;
1250 struct mmc_data *data;
1251
1252 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001253 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001254
1255 /*
1256 * We may "know" the card is gone even though there's still an
1257 * electrical connection. If so, we really need to communicate
1258 * this to the MMC core since there won't be any more
1259 * interrupts as the card is completely removed. Otherwise,
1260 * the MMC core might believe the card is still there even
1261 * though the card was just removed very slowly.
1262 */
1263 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1264 mrq->cmd->error = -ENOMEDIUM;
1265 mmc_request_done(mmc, mrq);
1266 return;
1267 }
1268
1269 /* We don't support multiple blocks of weird lengths. */
1270 data = mrq->data;
1271 if (data && data->blocks > 1 && data->blksz & 3) {
1272 mrq->cmd->error = -EINVAL;
1273 mmc_request_done(mmc, mrq);
1274 }
1275
1276 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001277}
1278
1279static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1280{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001281 struct atmel_mci_slot *slot = mmc_priv(mmc);
1282 struct atmel_mci *host = slot->host;
1283 unsigned int i;
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001284 bool unprepare_clk;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001285
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001286 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001287 switch (ios->bus_width) {
1288 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001289 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001290 break;
1291 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001292 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001293 break;
1294 }
1295
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001296 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001297 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001298 u32 clkdiv;
1299
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001300 clk_prepare(host->mck);
1301 unprepare_clk = true;
1302
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001303 spin_lock_bh(&host->lock);
1304 if (!host->mode_reg) {
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001305 clk_enable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001306 unprepare_clk = false;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001307 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1308 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001309 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001310 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001311 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001312
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001313 /*
1314 * Use mirror of ios->clock to prevent race with mmc
1315 * core ios update when finding the minimum.
1316 */
1317 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001318 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001319 if (host->slot[i] && host->slot[i]->clock
1320 && host->slot[i]->clock < clock_min)
1321 clock_min = host->slot[i]->clock;
1322 }
1323
1324 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001325 if (host->caps.has_odd_clk_div) {
1326 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1327 if (clkdiv > 511) {
1328 dev_warn(&mmc->class_dev,
1329 "clock %u too slow; using %lu\n",
1330 clock_min, host->bus_hz / (511 + 2));
1331 clkdiv = 511;
1332 }
1333 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1334 | ATMCI_MR_CLKODD(clkdiv & 1);
1335 } else {
1336 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1337 if (clkdiv > 255) {
1338 dev_warn(&mmc->class_dev,
1339 "clock %u too slow; using %lu\n",
1340 clock_min, host->bus_hz / (2 * 256));
1341 clkdiv = 255;
1342 }
1343 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001344 }
1345
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001346 /*
1347 * WRPROOF and RDPROOF prevent overruns/underruns by
1348 * stopping the clock when the FIFO is full/empty.
1349 * This state is not expected to last for long.
1350 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001351 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001352 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001353
Ludovic Desroches796211b2011-08-11 15:25:44 +00001354 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001355 /* setup High Speed mode in relation with card capacity */
1356 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001357 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001358 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001359 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001360 }
1361
1362 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001363 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001364 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001365 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001366 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001367 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001368 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001369
1370 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001371 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001372 bool any_slot_active = false;
1373
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001374 unprepare_clk = false;
1375
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001376 spin_lock_bh(&host->lock);
1377 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001378 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001379 if (host->slot[i] && host->slot[i]->clock) {
1380 any_slot_active = true;
1381 break;
1382 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001383 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001384 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001385 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001386 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001387 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001388 clk_disable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001389 unprepare_clk = true;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001390 }
1391 host->mode_reg = 0;
1392 }
1393 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001394 }
1395
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001396 if (unprepare_clk)
1397 clk_unprepare(host->mck);
1398
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001399 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001400 case MMC_POWER_OFF:
1401 if (!IS_ERR(mmc->supply.vmmc))
1402 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1403 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001404 case MMC_POWER_UP:
1405 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001406 if (!IS_ERR(mmc->supply.vmmc))
1407 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001408 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001409 default:
1410 /*
1411 * TODO: None of the currently available AVR32-based
1412 * boards allow MMC power to be turned off. Implement
1413 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001414 *
1415 * We also need to hook this into the clock management
1416 * somehow so that newly inserted cards aren't
1417 * subjected to a fast clock before we have a chance
1418 * to figure out what the maximum rate is. Currently,
1419 * there's no way to avoid this, and there never will
1420 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001421 */
1422 break;
1423 }
1424}
1425
1426static int atmci_get_ro(struct mmc_host *mmc)
1427{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001428 int read_only = -ENOSYS;
1429 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001430
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001431 if (gpio_is_valid(slot->wp_pin)) {
1432 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001433 dev_dbg(&mmc->class_dev, "card is %s\n",
1434 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001435 }
1436
1437 return read_only;
1438}
1439
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001440static int atmci_get_cd(struct mmc_host *mmc)
1441{
1442 int present = -ENOSYS;
1443 struct atmel_mci_slot *slot = mmc_priv(mmc);
1444
1445 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001446 present = !(gpio_get_value(slot->detect_pin) ^
1447 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001448 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1449 present ? "" : "not ");
1450 }
1451
1452 return present;
1453}
1454
Anders Grahn88ff82e2010-05-26 14:42:01 -07001455static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1456{
1457 struct atmel_mci_slot *slot = mmc_priv(mmc);
1458 struct atmel_mci *host = slot->host;
1459
1460 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001461 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001462 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001463 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001464}
1465
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001466static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001467 .request = atmci_request,
1468 .set_ios = atmci_set_ios,
1469 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001470 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001471 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001472};
1473
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001474/* Called with host->lock held */
1475static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1476 __releases(&host->lock)
1477 __acquires(&host->lock)
1478{
1479 struct atmel_mci_slot *slot = NULL;
1480 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1481
1482 WARN_ON(host->cmd || host->data);
1483
1484 /*
1485 * Update the MMC clock rate if necessary. This may be
1486 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001487 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001488 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001489 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001490 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001491 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001492 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001493 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001494
1495 host->cur_slot->mrq = NULL;
1496 host->mrq = NULL;
1497 if (!list_empty(&host->queue)) {
1498 slot = list_entry(host->queue.next,
1499 struct atmel_mci_slot, queue_node);
1500 list_del(&slot->queue_node);
1501 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1502 mmc_hostname(slot->mmc));
1503 host->state = STATE_SENDING_CMD;
1504 atmci_start_request(host, slot);
1505 } else {
1506 dev_vdbg(&host->pdev->dev, "list empty\n");
1507 host->state = STATE_IDLE;
1508 }
1509
Ludovic Desroches24011f32012-05-16 15:26:00 +02001510 del_timer(&host->timer);
1511
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001512 spin_unlock(&host->lock);
1513 mmc_request_done(prev_mmc, mrq);
1514 spin_lock(&host->lock);
1515}
1516
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001517static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001518 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001519{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001520 u32 status = host->cmd_status;
1521
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001522 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001523 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1524 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1525 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1526 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001527
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001528 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001529 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001530 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001531 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001532 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001533 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001534 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1535 if (host->caps.need_blksz_mul_4) {
1536 cmd->error = -EINVAL;
1537 host->need_reset = 1;
1538 }
1539 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001540 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001541}
1542
1543static void atmci_detect_change(unsigned long data)
1544{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001545 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1546 bool present;
1547 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001548
1549 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001550 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1551 * freeing the interrupt. We must not re-enable the interrupt
1552 * if it has been freed, and if we're shutting down, it
1553 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001554 */
1555 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001556 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001557 return;
1558
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001559 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001560 present = !(gpio_get_value(slot->detect_pin) ^
1561 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001562 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001563
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001564 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1565 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001566
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001567 if (present != present_old) {
1568 struct atmel_mci *host = slot->host;
1569 struct mmc_request *mrq;
1570
1571 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001572 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001573
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001574 spin_lock(&host->lock);
1575
1576 if (!present)
1577 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1578 else
1579 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001580
1581 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001582 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001583 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001584 if (mrq == host->mrq) {
1585 /*
1586 * Reset controller to terminate any ongoing
1587 * commands or data transfers.
1588 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001589 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1590 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1591 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001592 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001593 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001594
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001595 host->data = NULL;
1596 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001597
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001598 switch (host->state) {
1599 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001600 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001601 case STATE_SENDING_CMD:
1602 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001603 if (mrq->data)
1604 host->stop_transfer(host);
1605 break;
1606 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001607 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001608 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001609 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001610 case STATE_WAITING_NOTBUSY:
1611 mrq->data->error = -ENOMEDIUM;
1612 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001613 case STATE_SENDING_STOP:
1614 mrq->stop->error = -ENOMEDIUM;
1615 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001616 case STATE_END_REQUEST:
1617 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001618 }
1619
1620 atmci_request_end(host, mrq);
1621 } else {
1622 list_del(&slot->queue_node);
1623 mrq->cmd->error = -ENOMEDIUM;
1624 if (mrq->data)
1625 mrq->data->error = -ENOMEDIUM;
1626 if (mrq->stop)
1627 mrq->stop->error = -ENOMEDIUM;
1628
1629 spin_unlock(&host->lock);
1630 mmc_request_done(slot->mmc, mrq);
1631 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001632 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001633 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001634 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001635
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001636 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001637 }
1638}
1639
1640static void atmci_tasklet_func(unsigned long priv)
1641{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001642 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001643 struct mmc_request *mrq = host->mrq;
1644 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001645 enum atmel_mci_state state = host->state;
1646 enum atmel_mci_state prev_state;
1647 u32 status;
1648
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001649 spin_lock(&host->lock);
1650
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001651 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001652
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001653 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001654 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1655 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001656 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001657
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001658 do {
1659 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001660 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001661
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001662 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001663 case STATE_IDLE:
1664 break;
1665
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001666 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001667 /*
1668 * Command has been sent, we are waiting for command
1669 * ready. Then we have three next states possible:
1670 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1671 * command needing it or DATA_XFER if there is data.
1672 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001673 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001674 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001675 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001676 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001677
Ludovic Desroches6801c412012-05-16 15:26:01 +02001678 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001679 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001680 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001681 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001682 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001683 dev_dbg(&host->pdev->dev,
1684 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001685 /*
1686 * If there is a command error don't start
1687 * data transfer.
1688 */
1689 if (mrq->cmd->error) {
1690 host->stop_transfer(host);
1691 host->data = NULL;
1692 atmci_writel(host, ATMCI_IDR,
1693 ATMCI_TXRDY | ATMCI_RXRDY
1694 | ATMCI_DATA_ERROR_FLAGS);
1695 state = STATE_END_REQUEST;
1696 } else
1697 state = STATE_DATA_XFER;
1698 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001699 dev_dbg(&host->pdev->dev,
1700 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001701 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1702 state = STATE_WAITING_NOTBUSY;
1703 } else
1704 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001705
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001706 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001707
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001708 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001709 if (atmci_test_and_clear_pending(host,
1710 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001711 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001712 atmci_set_completed(host, EVENT_DATA_ERROR);
1713 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001714 break;
1715 }
1716
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001717 /*
1718 * A data transfer is in progress. The event expected
1719 * to move to the next state depends of data transfer
1720 * type (PDC or DMA). Once transfer done we can move
1721 * to the next step which is WAITING_NOTBUSY in write
1722 * case and directly SENDING_STOP in read case.
1723 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001724 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001725 if (!atmci_test_and_clear_pending(host,
1726 EVENT_XFER_COMPLETE))
1727 break;
1728
Ludovic Desroches6801c412012-05-16 15:26:01 +02001729 dev_dbg(&host->pdev->dev,
1730 "(%s) set completed xfer complete\n",
1731 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001732 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001733
Ludovic Desroches077d4072012-07-24 11:42:04 +02001734 if (host->caps.need_notbusy_for_read_ops ||
1735 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001736 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1737 state = STATE_WAITING_NOTBUSY;
1738 } else if (host->mrq->stop) {
1739 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1740 atmci_send_stop_cmd(host, data);
1741 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001742 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001743 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001744 data->bytes_xfered = data->blocks * data->blksz;
1745 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001746 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001747 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001748 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001749
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001750 case STATE_WAITING_NOTBUSY:
1751 /*
1752 * We can be in the state for two reasons: a command
1753 * requiring waiting not busy signal (stop command
1754 * included) or a write operation. In the latest case,
1755 * we need to send a stop command.
1756 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001757 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001758 if (!atmci_test_and_clear_pending(host,
1759 EVENT_NOTBUSY))
1760 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001761
Ludovic Desroches6801c412012-05-16 15:26:01 +02001762 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001763 atmci_set_completed(host, EVENT_NOTBUSY);
1764
1765 if (host->data) {
1766 /*
1767 * For some commands such as CMD53, even if
1768 * there is data transfer, there is no stop
1769 * command to send.
1770 */
1771 if (host->mrq->stop) {
1772 atmci_writel(host, ATMCI_IER,
1773 ATMCI_CMDRDY);
1774 atmci_send_stop_cmd(host, data);
1775 state = STATE_SENDING_STOP;
1776 } else {
1777 host->data = NULL;
1778 data->bytes_xfered = data->blocks
1779 * data->blksz;
1780 data->error = 0;
1781 state = STATE_END_REQUEST;
1782 }
1783 } else
1784 state = STATE_END_REQUEST;
1785 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001786
1787 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001788 /*
1789 * In this state, it is important to set host->data to
1790 * NULL (which is tested in the waiting notbusy state)
1791 * in order to go to the end request state instead of
1792 * sending stop again.
1793 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001794 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001795 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001796 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001797 break;
1798
Ludovic Desroches6801c412012-05-16 15:26:01 +02001799 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001800 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001801 data->bytes_xfered = data->blocks * data->blksz;
1802 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001803 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001804 if (mrq->stop->error) {
1805 host->stop_transfer(host);
1806 atmci_writel(host, ATMCI_IDR,
1807 ATMCI_TXRDY | ATMCI_RXRDY
1808 | ATMCI_DATA_ERROR_FLAGS);
1809 state = STATE_END_REQUEST;
1810 } else {
1811 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1812 state = STATE_WAITING_NOTBUSY;
1813 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001814 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001815 break;
1816
1817 case STATE_END_REQUEST:
1818 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1819 | ATMCI_DATA_ERROR_FLAGS);
1820 status = host->data_status;
1821 if (unlikely(status)) {
1822 host->stop_transfer(host);
1823 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001824 if (data) {
1825 if (status & ATMCI_DTOE) {
1826 data->error = -ETIMEDOUT;
1827 } else if (status & ATMCI_DCRCE) {
1828 data->error = -EILSEQ;
1829 } else {
1830 data->error = -EIO;
1831 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001832 }
1833 }
1834
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001835 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001836 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001837 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001838 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001839 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001840
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001841 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001842
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001843 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001844}
1845
1846static void atmci_read_data_pio(struct atmel_mci *host)
1847{
1848 struct scatterlist *sg = host->sg;
1849 void *buf = sg_virt(sg);
1850 unsigned int offset = host->pio_offset;
1851 struct mmc_data *data = host->data;
1852 u32 value;
1853 u32 status;
1854 unsigned int nbytes = 0;
1855
1856 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001857 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001858 if (likely(offset + 4 <= sg->length)) {
1859 put_unaligned(value, (u32 *)(buf + offset));
1860
1861 offset += 4;
1862 nbytes += 4;
1863
1864 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001865 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001866 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001867 host->sg_len--;
1868 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001869 goto done;
1870
1871 offset = 0;
1872 buf = sg_virt(sg);
1873 }
1874 } else {
1875 unsigned int remaining = sg->length - offset;
1876 memcpy(buf + offset, &value, remaining);
1877 nbytes += remaining;
1878
1879 flush_dcache_page(sg_page(sg));
1880 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001881 host->sg_len--;
1882 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001883 goto done;
1884
1885 offset = 4 - remaining;
1886 buf = sg_virt(sg);
1887 memcpy(buf, (u8 *)&value + remaining, offset);
1888 nbytes += offset;
1889 }
1890
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001891 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001892 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001893 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001894 | ATMCI_DATA_ERROR_FLAGS));
1895 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001896 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001897 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001898 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001899 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001900
1901 host->pio_offset = offset;
1902 data->bytes_xfered += nbytes;
1903
1904 return;
1905
1906done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001907 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1908 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001909 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001910 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001911 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001912}
1913
1914static void atmci_write_data_pio(struct atmel_mci *host)
1915{
1916 struct scatterlist *sg = host->sg;
1917 void *buf = sg_virt(sg);
1918 unsigned int offset = host->pio_offset;
1919 struct mmc_data *data = host->data;
1920 u32 value;
1921 u32 status;
1922 unsigned int nbytes = 0;
1923
1924 do {
1925 if (likely(offset + 4 <= sg->length)) {
1926 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001927 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001928
1929 offset += 4;
1930 nbytes += 4;
1931 if (offset == sg->length) {
1932 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001933 host->sg_len--;
1934 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001935 goto done;
1936
1937 offset = 0;
1938 buf = sg_virt(sg);
1939 }
1940 } else {
1941 unsigned int remaining = sg->length - offset;
1942
1943 value = 0;
1944 memcpy(&value, buf + offset, remaining);
1945 nbytes += remaining;
1946
1947 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001948 host->sg_len--;
1949 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001950 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001951 goto done;
1952 }
1953
1954 offset = 4 - remaining;
1955 buf = sg_virt(sg);
1956 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001957 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001958 nbytes += offset;
1959 }
1960
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001961 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001962 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001963 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001964 | ATMCI_DATA_ERROR_FLAGS));
1965 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001966 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001967 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001968 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001969 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001970
1971 host->pio_offset = offset;
1972 data->bytes_xfered += nbytes;
1973
1974 return;
1975
1976done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001977 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1978 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001979 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001980 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001981 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001982}
1983
Anders Grahn88ff82e2010-05-26 14:42:01 -07001984static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1985{
1986 int i;
1987
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001988 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001989 struct atmel_mci_slot *slot = host->slot[i];
1990 if (slot && (status & slot->sdio_irq)) {
1991 mmc_signal_sdio_irq(slot->mmc);
1992 }
1993 }
1994}
1995
1996
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001997static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1998{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001999 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002000 u32 status, mask, pending;
2001 unsigned int pass_count = 0;
2002
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002003 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002004 status = atmci_readl(host, ATMCI_SR);
2005 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002006 pending = status & mask;
2007 if (!pending)
2008 break;
2009
2010 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002011 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002012 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002013 | ATMCI_RXRDY | ATMCI_TXRDY
2014 | ATMCI_ENDRX | ATMCI_ENDTX
2015 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002016
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002017 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002018 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002019 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002020 atmci_set_pending(host, EVENT_DATA_ERROR);
2021 tasklet_schedule(&host->tasklet);
2022 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002023
Ludovic Desroches796211b2011-08-11 15:25:44 +00002024 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002025 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002026 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002027 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002028 /*
2029 * We can receive this interruption before having configured
2030 * the second pdc buffer, so we need to reconfigure first and
2031 * second buffers again
2032 */
2033 if (host->data_size) {
2034 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002035 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002036 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2037 } else {
2038 atmci_pdc_complete(host);
2039 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002040 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002041 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002042 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2043
2044 if (host->data_size) {
2045 atmci_pdc_set_single_buf(host,
2046 XFER_TRANSMIT, PDC_SECOND_BUF);
2047 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2048 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002049 }
2050
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002051 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002052 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002053 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2054 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2055 /*
2056 * We can receive this interruption before having configured
2057 * the second pdc buffer, so we need to reconfigure first and
2058 * second buffers again
2059 */
2060 if (host->data_size) {
2061 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2062 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2063 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2064 } else {
2065 atmci_pdc_complete(host);
2066 }
2067 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002068 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002069 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2070
2071 if (host->data_size) {
2072 atmci_pdc_set_single_buf(host,
2073 XFER_RECEIVE, PDC_SECOND_BUF);
2074 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2075 }
2076 }
2077
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002078 /*
2079 * First mci IPs, so mainly the ones having pdc, have some
2080 * issues with the notbusy signal. You can't get it after
2081 * data transmission if you have not sent a stop command.
2082 * The appropriate workaround is to use the BLKE signal.
2083 */
2084 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002085 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002086 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002087 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002088 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002089 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002090 tasklet_schedule(&host->tasklet);
2091 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002092
2093 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002094 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002095 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2096 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002097 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002098 atmci_set_pending(host, EVENT_NOTBUSY);
2099 tasklet_schedule(&host->tasklet);
2100 }
2101
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002102 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002103 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002104 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002105 atmci_write_data_pio(host);
2106
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002107 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002108 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002109 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2110 host->cmd_status = status;
2111 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002112 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002113 atmci_set_pending(host, EVENT_CMD_RDY);
2114 tasklet_schedule(&host->tasklet);
2115 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002116
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002117 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002118 atmci_sdio_interrupt(host, status);
2119
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002120 } while (pass_count++ < 5);
2121
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002122 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2123}
2124
2125static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2126{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002127 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002128
2129 /*
2130 * Disable interrupts until the pin has stabilized and check
2131 * the state then. Use mod_timer() since we may be in the
2132 * middle of the timer routine when this interrupt triggers.
2133 */
2134 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002135 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002136
2137 return IRQ_HANDLED;
2138}
2139
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002140static int __init atmci_init_slot(struct atmel_mci *host,
2141 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002142 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002143{
2144 struct mmc_host *mmc;
2145 struct atmel_mci_slot *slot;
2146
2147 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2148 if (!mmc)
2149 return -ENOMEM;
2150
2151 slot = mmc_priv(mmc);
2152 slot->mmc = mmc;
2153 slot->host = host;
2154 slot->detect_pin = slot_data->detect_pin;
2155 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002156 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002157 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002158 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002159
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002160 dev_dbg(&mmc->class_dev,
2161 "slot[%u]: bus_width=%u, detect_pin=%d, "
2162 "detect_is_active_high=%s, wp_pin=%d\n",
2163 id, slot_data->bus_width, slot_data->detect_pin,
2164 slot_data->detect_is_active_high ? "true" : "false",
2165 slot_data->wp_pin);
2166
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002167 mmc->ops = &atmci_ops;
2168 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2169 mmc->f_max = host->bus_hz / 2;
2170 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002171 if (sdio_irq)
2172 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002173 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002174 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002175 /*
2176 * Without the read/write proof capability, it is strongly suggested to
2177 * use only one bit for data to prevent fifo underruns and overruns
2178 * which will corrupt data.
2179 */
2180 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002181 mmc->caps |= MMC_CAP_4_BIT_DATA;
2182
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002183 if (atmci_get_version(host) < 0x200) {
2184 mmc->max_segs = 256;
2185 mmc->max_blk_size = 4095;
2186 mmc->max_blk_count = 256;
2187 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2188 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2189 } else {
2190 mmc->max_segs = 64;
2191 mmc->max_req_size = 32768 * 512;
2192 mmc->max_blk_size = 32768;
2193 mmc->max_blk_count = 512;
2194 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002195
2196 /* Assume card is present initially */
2197 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2198 if (gpio_is_valid(slot->detect_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302199 if (devm_gpio_request(&host->pdev->dev, slot->detect_pin,
2200 "mmc_detect")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002201 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2202 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002203 } else if (gpio_get_value(slot->detect_pin) ^
2204 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002205 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2206 }
2207 }
2208
2209 if (!gpio_is_valid(slot->detect_pin))
2210 mmc->caps |= MMC_CAP_NEEDS_POLL;
2211
2212 if (gpio_is_valid(slot->wp_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302213 if (devm_gpio_request(&host->pdev->dev, slot->wp_pin,
2214 "mmc_wp")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002215 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2216 slot->wp_pin = -EBUSY;
2217 }
2218 }
2219
2220 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002221 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002222 mmc_add_host(mmc);
2223
2224 if (gpio_is_valid(slot->detect_pin)) {
2225 int ret;
2226
2227 setup_timer(&slot->detect_timer, atmci_detect_change,
2228 (unsigned long)slot);
2229
2230 ret = request_irq(gpio_to_irq(slot->detect_pin),
2231 atmci_detect_interrupt,
2232 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2233 "mmc-detect", slot);
2234 if (ret) {
2235 dev_dbg(&mmc->class_dev,
2236 "could not request IRQ %d for detect pin\n",
2237 gpio_to_irq(slot->detect_pin));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002238 slot->detect_pin = -EBUSY;
2239 }
2240 }
2241
2242 atmci_init_debugfs(slot);
2243
2244 return 0;
2245}
2246
2247static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2248 unsigned int id)
2249{
2250 /* Debugfs stuff is cleaned up by mmc core */
2251
2252 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2253 smp_wmb();
2254
2255 mmc_remove_host(slot->mmc);
2256
2257 if (gpio_is_valid(slot->detect_pin)) {
2258 int pin = slot->detect_pin;
2259
2260 free_irq(gpio_to_irq(pin), slot);
2261 del_timer_sync(&slot->detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002262 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002263
2264 slot->host->slot[id] = NULL;
2265 mmc_free_host(slot->mmc);
2266}
2267
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002268static bool atmci_filter(struct dma_chan *chan, void *pdata)
Dan Williams74465b42009-01-06 11:38:16 -07002269{
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002270 struct mci_platform_data *sl_pdata = pdata;
2271 struct mci_dma_data *sl;
Dan Williams74465b42009-01-06 11:38:16 -07002272
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002273 if (!sl_pdata)
2274 return false;
2275
2276 sl = sl_pdata->dma_slave;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002277 if (sl && find_slave_dev(sl) == chan->device->dev) {
2278 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002279 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002280 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002281 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002282 }
Dan Williams74465b42009-01-06 11:38:16 -07002283}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002284
Ludovic Desrochesef878192012-02-09 16:33:53 +01002285static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002286{
2287 struct mci_platform_data *pdata;
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002288 dma_cap_mask_t mask;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002289
2290 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002291 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002292
2293 pdata = host->pdev->dev.platform_data;
2294
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002295 dma_cap_zero(mask);
2296 dma_cap_set(DMA_SLAVE, mask);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002297
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002298 host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata,
2299 &host->pdev->dev, "rxtx");
Ludovic Desrochesef878192012-02-09 16:33:53 +01002300 if (!host->dma.chan) {
2301 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2302 return false;
2303 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002304 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002305 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002306 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302307
2308 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2309 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2310 host->dma_conf.src_maxburst = 1;
2311 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2312 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2313 host->dma_conf.dst_maxburst = 1;
2314 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002315 return true;
2316 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002317}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002318
Ludovic Desroches796211b2011-08-11 15:25:44 +00002319/*
2320 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2321 * HSMCI provides DMA support and a new config register but no more supports
2322 * PDC.
2323 */
2324static void __init atmci_get_cap(struct atmel_mci *host)
2325{
2326 unsigned int version;
2327
2328 version = atmci_get_version(host);
2329 dev_info(&host->pdev->dev,
2330 "version: 0x%x\n", version);
2331
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002332 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002333 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002334 host->caps.has_cfg_reg = 0;
2335 host->caps.has_cstor_reg = 0;
2336 host->caps.has_highspeed = 0;
2337 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002338 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002339 host->caps.has_bad_data_ordering = 1;
2340 host->caps.need_reset_after_xfer = 1;
2341 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002342 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002343
2344 /* keep only major version number */
2345 switch (version & 0xf00) {
Nicolas Ferre215ba392014-06-12 09:47:45 +02002346 case 0x600:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002347 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002348 host->caps.has_odd_clk_div = 1;
2349 case 0x400:
2350 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002351 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002352 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002353 host->caps.has_cfg_reg = 1;
2354 host->caps.has_cstor_reg = 1;
2355 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002356 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002357 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002358 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002359 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002360 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002361 host->caps.has_bad_data_ordering = 0;
2362 host->caps.need_reset_after_xfer = 0;
2363 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002364 break;
2365 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002366 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002367 dev_warn(&host->pdev->dev,
2368 "Unmanaged mci version, set minimum capabilities\n");
2369 break;
2370 }
2371}
Dan Williams74465b42009-01-06 11:38:16 -07002372
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002373static int __init atmci_probe(struct platform_device *pdev)
2374{
2375 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002376 struct atmel_mci *host;
2377 struct resource *regs;
2378 unsigned int nr_slots;
2379 int irq;
Pramod Gurav528bc782014-09-23 15:50:06 +05302380 int ret, i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002381
2382 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2383 if (!regs)
2384 return -ENXIO;
2385 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002386 if (!pdata) {
2387 pdata = atmci_of_init(pdev);
2388 if (IS_ERR(pdata)) {
2389 dev_err(&pdev->dev, "platform data not available\n");
2390 return PTR_ERR(pdata);
2391 }
2392 }
2393
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002394 irq = platform_get_irq(pdev, 0);
2395 if (irq < 0)
2396 return irq;
2397
Pramod Gurav7bca6462014-09-23 18:21:48 +05302398 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002399 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002400 return -ENOMEM;
2401
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002402 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002403 spin_lock_init(&host->lock);
2404 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002405
Pramod Gurav7bca6462014-09-23 18:21:48 +05302406 host->mck = devm_clk_get(&pdev->dev, "mci_clk");
2407 if (IS_ERR(host->mck))
2408 return PTR_ERR(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002409
Pramod Gurav7bca6462014-09-23 18:21:48 +05302410 host->regs = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002411 if (!host->regs)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302412 return -ENOMEM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002413
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002414 ret = clk_prepare_enable(host->mck);
2415 if (ret)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302416 return ret;
2417
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002418 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002419 host->bus_hz = clk_get_rate(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002420 clk_disable_unprepare(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002421
2422 host->mapbase = regs->start;
2423
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002424 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002425
Kay Sievers89c8aa22009-02-02 21:08:30 +01002426 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002427 if (ret)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302428 return ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002429
Ludovic Desroches796211b2011-08-11 15:25:44 +00002430 /* Get MCI capabilities and set operations according to it */
2431 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002432 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002433 host->prepare_data = &atmci_prepare_data_dma;
2434 host->submit_data = &atmci_submit_data_dma;
2435 host->stop_transfer = &atmci_stop_transfer_dma;
2436 } else if (host->caps.has_pdc) {
2437 dev_info(&pdev->dev, "using PDC\n");
2438 host->prepare_data = &atmci_prepare_data_pdc;
2439 host->submit_data = &atmci_submit_data_pdc;
2440 host->stop_transfer = &atmci_stop_transfer_pdc;
2441 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002442 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002443 host->prepare_data = &atmci_prepare_data;
2444 host->submit_data = &atmci_submit_data;
2445 host->stop_transfer = &atmci_stop_transfer;
2446 }
2447
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002448 platform_set_drvdata(pdev, host);
2449
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002450 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2451
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002452 /* We need at least one slot to succeed */
2453 nr_slots = 0;
2454 ret = -ENODEV;
2455 if (pdata->slot[0].bus_width) {
2456 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002457 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002458 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002459 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002460 host->buf_size = host->slot[0]->mmc->max_req_size;
2461 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002462 }
2463 if (pdata->slot[1].bus_width) {
2464 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002465 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002466 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002467 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002468 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2469 host->buf_size =
2470 host->slot[1]->mmc->max_req_size;
2471 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002472 }
2473
Rob Emanuele04d699c2009-09-22 16:45:19 -07002474 if (!nr_slots) {
2475 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002476 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002477 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002478
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002479 if (!host->caps.has_rwproof) {
2480 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2481 &host->buf_phys_addr,
2482 GFP_KERNEL);
2483 if (!host->buffer) {
2484 ret = -ENOMEM;
2485 dev_err(&pdev->dev, "buffer allocation failed\n");
Pramod Gurav528bc782014-09-23 15:50:06 +05302486 goto err_dma_alloc;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002487 }
2488 }
2489
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002490 dev_info(&pdev->dev,
2491 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2492 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002493
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002494 return 0;
2495
Pramod Gurav528bc782014-09-23 15:50:06 +05302496err_dma_alloc:
2497 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2498 if (host->slot[i])
2499 atmci_cleanup_slot(host->slot[i], i);
2500 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002501err_init_slot:
Pramod Gurav528bc782014-09-23 15:50:06 +05302502 del_timer_sync(&host->timer);
Dan Williams74465b42009-01-06 11:38:16 -07002503 if (host->dma.chan)
2504 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002505 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002506 return ret;
2507}
2508
2509static int __exit atmci_remove(struct platform_device *pdev)
2510{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002511 struct atmel_mci *host = platform_get_drvdata(pdev);
2512 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002513
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002514 if (host->buffer)
2515 dma_free_coherent(&pdev->dev, host->buf_size,
2516 host->buffer, host->buf_phys_addr);
2517
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002518 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002519 if (host->slot[i])
2520 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002521 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002522
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002523 clk_prepare_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002524 atmci_writel(host, ATMCI_IDR, ~0UL);
2525 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2526 atmci_readl(host, ATMCI_SR);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002527 clk_disable_unprepare(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002528
Pramod Gurav528bc782014-09-23 15:50:06 +05302529 del_timer_sync(&host->timer);
Dan Williams74465b42009-01-06 11:38:16 -07002530 if (host->dma.chan)
2531 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002532
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002533 free_irq(platform_get_irq(pdev, 0), host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002534
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002535 return 0;
2536}
2537
2538static struct platform_driver atmci_driver = {
2539 .remove = __exit_p(atmci_remove),
2540 .driver = {
2541 .name = "atmel_mci",
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002542 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002543 },
2544};
2545
2546static int __init atmci_init(void)
2547{
2548 return platform_driver_probe(&atmci_driver, atmci_probe);
2549}
2550
2551static void __exit atmci_exit(void)
2552{
2553 platform_driver_unregister(&atmci_driver);
2554}
2555
Dan Williams74465b42009-01-06 11:38:16 -07002556late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002557module_exit(atmci_exit);
2558
2559MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002560MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002561MODULE_LICENSE("GPL v2");