blob: 0472df8391b5555b9cb8cd208df02e72ad1d02bd [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002/*
3 * Atmel MultiMedia Card Interface driver
4 *
5 * Copyright (C) 2004-2008 Atmel Corporation
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02006 */
7#include <linux/blkdev.h>
8#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02009#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020010#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020011#include <linux/dmaengine.h>
12#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100013#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070014#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020015#include <linux/init.h>
16#include <linux/interrupt.h>
Pramod Gurav7bca6462014-09-23 18:21:48 +053017#include <linux/io.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/ioport.h>
19#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020020#include <linux/of.h>
21#include <linux/of_device.h>
22#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020023#include <linux/platform_device.h>
24#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020025#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053028#include <linux/types.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020029
30#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010031#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080032
Nicolas Ferrec42aa772008-11-20 15:59:12 +010033#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000034#include <linux/atmel_pdc.h>
Wenyou Yangae552ab2014-10-30 12:00:41 +080035#include <linux/pm.h>
36#include <linux/pm_runtime.h>
Wenyou Yangb5b64fa2014-11-07 08:48:13 +080037#include <linux/pinctrl/consumer.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020038
Arnd Bergmannbf614c72014-06-05 23:14:38 +020039#include <asm/cacheflush.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
ludovic.desroches@atmel.comec8fc9c2015-11-23 16:27:30 +010043/*
Andy Shevchenkoef4b1602017-05-09 20:21:17 +030044 * Superset of MCI IP registers integrated in Atmel AT91 Processor
ludovic.desroches@atmel.comec8fc9c2015-11-23 16:27:30 +010045 * Registers and bitfields marked with [2] are only available in MCI2
46 */
47
48/* MCI Register Definitions */
49#define ATMCI_CR 0x0000 /* Control */
50#define ATMCI_CR_MCIEN BIT(0) /* MCI Enable */
51#define ATMCI_CR_MCIDIS BIT(1) /* MCI Disable */
52#define ATMCI_CR_PWSEN BIT(2) /* Power Save Enable */
53#define ATMCI_CR_PWSDIS BIT(3) /* Power Save Disable */
54#define ATMCI_CR_SWRST BIT(7) /* Software Reset */
55#define ATMCI_MR 0x0004 /* Mode */
56#define ATMCI_MR_CLKDIV(x) ((x) << 0) /* Clock Divider */
57#define ATMCI_MR_PWSDIV(x) ((x) << 8) /* Power Saving Divider */
58#define ATMCI_MR_RDPROOF BIT(11) /* Read Proof */
59#define ATMCI_MR_WRPROOF BIT(12) /* Write Proof */
60#define ATMCI_MR_PDCFBYTE BIT(13) /* Force Byte Transfer */
61#define ATMCI_MR_PDCPADV BIT(14) /* Padding Value */
62#define ATMCI_MR_PDCMODE BIT(15) /* PDC-oriented Mode */
63#define ATMCI_MR_CLKODD(x) ((x) << 16) /* LSB of Clock Divider */
64#define ATMCI_DTOR 0x0008 /* Data Timeout */
65#define ATMCI_DTOCYC(x) ((x) << 0) /* Data Timeout Cycles */
66#define ATMCI_DTOMUL(x) ((x) << 4) /* Data Timeout Multiplier */
67#define ATMCI_SDCR 0x000c /* SD Card / SDIO */
68#define ATMCI_SDCSEL_SLOT_A (0 << 0) /* Select SD slot A */
69#define ATMCI_SDCSEL_SLOT_B (1 << 0) /* Select SD slot A */
70#define ATMCI_SDCSEL_MASK (3 << 0)
71#define ATMCI_SDCBUS_1BIT (0 << 6) /* 1-bit data bus */
72#define ATMCI_SDCBUS_4BIT (2 << 6) /* 4-bit data bus */
73#define ATMCI_SDCBUS_8BIT (3 << 6) /* 8-bit data bus[2] */
74#define ATMCI_SDCBUS_MASK (3 << 6)
75#define ATMCI_ARGR 0x0010 /* Command Argument */
76#define ATMCI_CMDR 0x0014 /* Command */
77#define ATMCI_CMDR_CMDNB(x) ((x) << 0) /* Command Opcode */
78#define ATMCI_CMDR_RSPTYP_NONE (0 << 6) /* No response */
79#define ATMCI_CMDR_RSPTYP_48BIT (1 << 6) /* 48-bit response */
80#define ATMCI_CMDR_RSPTYP_136BIT (2 << 6) /* 136-bit response */
81#define ATMCI_CMDR_SPCMD_INIT (1 << 8) /* Initialization command */
82#define ATMCI_CMDR_SPCMD_SYNC (2 << 8) /* Synchronized command */
83#define ATMCI_CMDR_SPCMD_INT (4 << 8) /* Interrupt command */
84#define ATMCI_CMDR_SPCMD_INTRESP (5 << 8) /* Interrupt response */
85#define ATMCI_CMDR_OPDCMD (1 << 11) /* Open Drain */
86#define ATMCI_CMDR_MAXLAT_5CYC (0 << 12) /* Max latency 5 cycles */
87#define ATMCI_CMDR_MAXLAT_64CYC (1 << 12) /* Max latency 64 cycles */
88#define ATMCI_CMDR_START_XFER (1 << 16) /* Start data transfer */
89#define ATMCI_CMDR_STOP_XFER (2 << 16) /* Stop data transfer */
90#define ATMCI_CMDR_TRDIR_WRITE (0 << 18) /* Write data */
91#define ATMCI_CMDR_TRDIR_READ (1 << 18) /* Read data */
92#define ATMCI_CMDR_BLOCK (0 << 19) /* Single-block transfer */
93#define ATMCI_CMDR_MULTI_BLOCK (1 << 19) /* Multi-block transfer */
94#define ATMCI_CMDR_STREAM (2 << 19) /* MMC Stream transfer */
95#define ATMCI_CMDR_SDIO_BYTE (4 << 19) /* SDIO Byte transfer */
96#define ATMCI_CMDR_SDIO_BLOCK (5 << 19) /* SDIO Block transfer */
97#define ATMCI_CMDR_SDIO_SUSPEND (1 << 24) /* SDIO Suspend Command */
98#define ATMCI_CMDR_SDIO_RESUME (2 << 24) /* SDIO Resume Command */
99#define ATMCI_BLKR 0x0018 /* Block */
100#define ATMCI_BCNT(x) ((x) << 0) /* Data Block Count */
101#define ATMCI_BLKLEN(x) ((x) << 16) /* Data Block Length */
102#define ATMCI_CSTOR 0x001c /* Completion Signal Timeout[2] */
103#define ATMCI_CSTOCYC(x) ((x) << 0) /* CST cycles */
104#define ATMCI_CSTOMUL(x) ((x) << 4) /* CST multiplier */
105#define ATMCI_RSPR 0x0020 /* Response 0 */
106#define ATMCI_RSPR1 0x0024 /* Response 1 */
107#define ATMCI_RSPR2 0x0028 /* Response 2 */
108#define ATMCI_RSPR3 0x002c /* Response 3 */
109#define ATMCI_RDR 0x0030 /* Receive Data */
110#define ATMCI_TDR 0x0034 /* Transmit Data */
111#define ATMCI_SR 0x0040 /* Status */
112#define ATMCI_IER 0x0044 /* Interrupt Enable */
113#define ATMCI_IDR 0x0048 /* Interrupt Disable */
114#define ATMCI_IMR 0x004c /* Interrupt Mask */
115#define ATMCI_CMDRDY BIT(0) /* Command Ready */
116#define ATMCI_RXRDY BIT(1) /* Receiver Ready */
117#define ATMCI_TXRDY BIT(2) /* Transmitter Ready */
118#define ATMCI_BLKE BIT(3) /* Data Block Ended */
119#define ATMCI_DTIP BIT(4) /* Data Transfer In Progress */
120#define ATMCI_NOTBUSY BIT(5) /* Data Not Busy */
121#define ATMCI_ENDRX BIT(6) /* End of RX Buffer */
122#define ATMCI_ENDTX BIT(7) /* End of TX Buffer */
123#define ATMCI_SDIOIRQA BIT(8) /* SDIO IRQ in slot A */
124#define ATMCI_SDIOIRQB BIT(9) /* SDIO IRQ in slot B */
125#define ATMCI_SDIOWAIT BIT(12) /* SDIO Read Wait Operation Status */
126#define ATMCI_CSRCV BIT(13) /* CE-ATA Completion Signal Received */
127#define ATMCI_RXBUFF BIT(14) /* RX Buffer Full */
128#define ATMCI_TXBUFE BIT(15) /* TX Buffer Empty */
129#define ATMCI_RINDE BIT(16) /* Response Index Error */
130#define ATMCI_RDIRE BIT(17) /* Response Direction Error */
131#define ATMCI_RCRCE BIT(18) /* Response CRC Error */
132#define ATMCI_RENDE BIT(19) /* Response End Bit Error */
133#define ATMCI_RTOE BIT(20) /* Response Time-Out Error */
134#define ATMCI_DCRCE BIT(21) /* Data CRC Error */
135#define ATMCI_DTOE BIT(22) /* Data Time-Out Error */
136#define ATMCI_CSTOE BIT(23) /* Completion Signal Time-out Error */
137#define ATMCI_BLKOVRE BIT(24) /* DMA Block Overrun Error */
138#define ATMCI_DMADONE BIT(25) /* DMA Transfer Done */
139#define ATMCI_FIFOEMPTY BIT(26) /* FIFO Empty Flag */
140#define ATMCI_XFRDONE BIT(27) /* Transfer Done Flag */
141#define ATMCI_ACKRCV BIT(28) /* Boot Operation Acknowledge Received */
142#define ATMCI_ACKRCVE BIT(29) /* Boot Operation Acknowledge Error */
143#define ATMCI_OVRE BIT(30) /* RX Overrun Error */
144#define ATMCI_UNRE BIT(31) /* TX Underrun Error */
145#define ATMCI_DMA 0x0050 /* DMA Configuration[2] */
146#define ATMCI_DMA_OFFSET(x) ((x) << 0) /* DMA Write Buffer Offset */
147#define ATMCI_DMA_CHKSIZE(x) ((x) << 4) /* DMA Channel Read and Write Chunk Size */
148#define ATMCI_DMAEN BIT(8) /* DMA Hardware Handshaking Enable */
149#define ATMCI_CFG 0x0054 /* Configuration[2] */
150#define ATMCI_CFG_FIFOMODE_1DATA BIT(0) /* MCI Internal FIFO control mode */
151#define ATMCI_CFG_FERRCTRL_COR BIT(4) /* Flow Error flag reset control mode */
152#define ATMCI_CFG_HSMODE BIT(8) /* High Speed Mode */
153#define ATMCI_CFG_LSYNC BIT(12) /* Synchronize on the last block */
154#define ATMCI_WPMR 0x00e4 /* Write Protection Mode[2] */
155#define ATMCI_WP_EN BIT(0) /* WP Enable */
156#define ATMCI_WP_KEY (0x4d4349 << 8) /* WP Key */
157#define ATMCI_WPSR 0x00e8 /* Write Protection Status[2] */
158#define ATMCI_GET_WP_VS(x) ((x) & 0x0f)
159#define ATMCI_GET_WP_VSRC(x) (((x) >> 8) & 0xffff)
160#define ATMCI_VERSION 0x00FC /* Version */
161#define ATMCI_FIFO_APERTURE 0x0200 /* FIFO Aperture[2] */
162
163/* This is not including the FIFO Aperture on MCI2 */
164#define ATMCI_REGS_SIZE 0x100
165
166/* Register access macros */
167#define atmci_readl(port, reg) \
168 __raw_readl((port)->regs + reg)
169#define atmci_writel(port, reg, value) \
170 __raw_writel((value), (port)->regs + reg)
171
Wenyou Yangae552ab2014-10-30 12:00:41 +0800172#define AUTOSUSPEND_DELAY 50
173
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000174#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200175#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176
177enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200178 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200179 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200180 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200181 EVENT_DATA_ERROR,
182};
183
184enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200185 STATE_IDLE = 0,
186 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200187 STATE_DATA_XFER,
188 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200189 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200190 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200191};
192
Ludovic Desroches796211b2011-08-11 15:25:44 +0000193enum atmci_xfer_dir {
194 XFER_RECEIVE = 0,
195 XFER_TRANSMIT,
196};
197
198enum atmci_pdc_buf {
199 PDC_FIRST_BUF = 0,
200 PDC_SECOND_BUF,
201};
202
203struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000204 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000205 bool has_pdc;
206 bool has_cfg_reg;
207 bool has_cstor_reg;
208 bool has_highspeed;
209 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +0100210 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200211 bool has_bad_data_ordering;
212 bool need_reset_after_xfer;
213 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +0200214 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000215};
216
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200217struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200218 struct dma_chan *chan;
219 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200220};
221
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200222/**
223 * struct atmel_mci - MMC controller state shared between all slots
224 * @lock: Spinlock protecting the queue and associated data.
225 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000226 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200227 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200228 * @buffer: Buffer used if we don't have the r/w proof capability. We
229 * don't have the time to switch pdc buffers so we have to use only
230 * one buffer for the full transaction.
231 * @buf_size: size of the buffer.
232 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200233 * @cur_slot: The slot which is currently using the controller.
234 * @mrq: The request currently being processed on @cur_slot,
235 * or NULL if the controller is idle.
236 * @cmd: The command currently being sent to the card, or NULL.
237 * @data: The data currently being transferred, or NULL if no data
238 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000239 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200240 * @dma: DMA client state.
241 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200242 * @cmd_status: Snapshot of SR taken upon completion of the current
243 * command. Only valid when EVENT_CMD_COMPLETE is pending.
244 * @data_status: Snapshot of SR taken upon completion of the current
245 * data transfer. Only valid when EVENT_DATA_COMPLETE or
246 * EVENT_DATA_ERROR is pending.
247 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
248 * to be sent.
249 * @tasklet: Tasklet running the request state machine.
250 * @pending_events: Bitmask of events flagged by the interrupt handler
251 * to be processed by the tasklet.
252 * @completed_events: Bitmask of events which the state machine has
253 * processed.
254 * @state: Tasklet state.
255 * @queue: List of slots waiting for access to the controller.
256 * @need_clock_update: Update the clock rate before the next request.
257 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200258 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200259 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800260 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200261 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
262 * rate and timeout calculations.
263 * @mapbase: Physical address of the MMIO registers.
264 * @mck: The peripheral bus clock hooked up to the MMC controller.
265 * @pdev: Platform device associated with the MMC controller.
266 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000267 * @caps: MCI capabilities depending on MCI version.
268 * @prepare_data: function to setup MCI before data transfer which
269 * depends on MCI capabilities.
270 * @submit_data: function to start data transfer which depends on MCI
271 * capabilities.
272 * @stop_transfer: function to stop data transfer which depends on MCI
273 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200274 *
275 * Locking
276 * =======
277 *
278 * @lock is a softirq-safe spinlock protecting @queue as well as
279 * @cur_slot, @mrq and @state. These must always be updated
280 * at the same time while holding @lock.
281 *
282 * @lock also protects mode_reg and need_clock_update since these are
283 * used to synchronize mode register updates with the queue
284 * processing.
285 *
286 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
287 * and must always be written at the same time as the slot is added to
288 * @queue.
289 *
290 * @pending_events and @completed_events are accessed using atomic bit
291 * operations, so they don't need any locking.
292 *
293 * None of the fields touched by the interrupt handler need any
294 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
295 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
296 * interrupts must be disabled and @data_status updated with a
297 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300298 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200299 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
300 * bytes_xfered field of @data must be written. This is ensured by
301 * using barriers.
302 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200303struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200304 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200305 void __iomem *regs;
306
307 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400308 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200309 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200310 unsigned int *buffer;
311 unsigned int buf_size;
312 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200313
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200314 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200315 struct mmc_request *mrq;
316 struct mmc_command *cmd;
317 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000318 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200319
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200320 struct atmel_mci_dma dma;
321 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530322 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200323
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200324 u32 cmd_status;
325 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200326 u32 stop_cmdr;
327
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200328 struct tasklet_struct tasklet;
329 unsigned long pending_events;
330 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200331 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200332 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200333
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200334 bool need_clock_update;
335 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200336 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200337 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800338 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200339 unsigned long bus_hz;
340 unsigned long mapbase;
341 struct clk *mck;
342 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200343
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000344 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000345
346 struct atmel_mci_caps caps;
347
348 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
349 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
350 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200351};
352
353/**
354 * struct atmel_mci_slot - MMC slot state
355 * @mmc: The mmc_host representing this slot.
356 * @host: The MMC controller this slot is using.
357 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700358 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200359 * @mrq: mmc_request currently being processed or waiting to be
360 * processed, or NULL when the slot is idle.
361 * @queue_node: List node for placing this node in the @queue list of
362 * &struct atmel_mci.
363 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
364 * @flags: Random state bits associated with the slot.
365 * @detect_pin: GPIO pin used for card detection, or negative if not
366 * available.
367 * @wp_pin: GPIO pin used for card write protect sending, or negative
368 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200369 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200370 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
371 */
372struct atmel_mci_slot {
373 struct mmc_host *mmc;
374 struct atmel_mci *host;
375
376 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700377 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200378
379 struct mmc_request *mrq;
380 struct list_head queue_node;
381
382 unsigned int clock;
383 unsigned long flags;
384#define ATMCI_CARD_PRESENT 0
385#define ATMCI_CARD_NEED_INIT 1
386#define ATMCI_SHUTDOWN 2
387
388 int detect_pin;
389 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200390 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200391
392 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200393};
394
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200395#define atmci_test_and_clear_pending(host, event) \
396 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200397#define atmci_set_completed(host, event) \
398 set_bit(event, &host->completed_events)
399#define atmci_set_pending(host, event) \
400 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200401
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200402/*
403 * The debugfs stuff below is mostly optimized away when
404 * CONFIG_DEBUG_FS is not set.
405 */
406static int atmci_req_show(struct seq_file *s, void *v)
407{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200408 struct atmel_mci_slot *slot = s->private;
409 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200410 struct mmc_command *cmd;
411 struct mmc_command *stop;
412 struct mmc_data *data;
413
414 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200415 spin_lock_bh(&slot->host->lock);
416 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200417
418 if (mrq) {
419 cmd = mrq->cmd;
420 data = mrq->data;
421 stop = mrq->stop;
422
423 if (cmd)
424 seq_printf(s,
425 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
426 cmd->opcode, cmd->arg, cmd->flags,
427 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700428 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200429 if (data)
430 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
431 data->bytes_xfered, data->blocks,
432 data->blksz, data->flags, data->error);
433 if (stop)
434 seq_printf(s,
435 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
436 stop->opcode, stop->arg, stop->flags,
437 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700438 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200439 }
440
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200441 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200442
443 return 0;
444}
445
Yangtao Li8ceb2942018-12-01 10:24:57 -0500446DEFINE_SHOW_ATTRIBUTE(atmci_req);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200447
448static void atmci_show_status_reg(struct seq_file *s,
449 const char *regname, u32 value)
450{
451 static const char *sr_bit[] = {
452 [0] = "CMDRDY",
453 [1] = "RXRDY",
454 [2] = "TXRDY",
455 [3] = "BLKE",
456 [4] = "DTIP",
457 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700458 [6] = "ENDRX",
459 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200460 [8] = "SDIOIRQA",
461 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700462 [12] = "SDIOWAIT",
463 [14] = "RXBUFF",
464 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200465 [16] = "RINDE",
466 [17] = "RDIRE",
467 [18] = "RCRCE",
468 [19] = "RENDE",
469 [20] = "RTOE",
470 [21] = "DCRCE",
471 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700472 [23] = "CSTOE",
473 [24] = "BLKOVRE",
474 [25] = "DMADONE",
475 [26] = "FIFOEMPTY",
476 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200477 [30] = "OVRE",
478 [31] = "UNRE",
479 };
480 unsigned int i;
481
482 seq_printf(s, "%s:\t0x%08x", regname, value);
483 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
484 if (value & (1 << i)) {
485 if (sr_bit[i])
486 seq_printf(s, " %s", sr_bit[i]);
487 else
488 seq_puts(s, " UNKNOWN");
489 }
490 }
491 seq_putc(s, '\n');
492}
493
494static int atmci_regs_show(struct seq_file *s, void *v)
495{
496 struct atmel_mci *host = s->private;
497 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200498 int ret = 0;
499
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200500
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000501 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200502 if (!buf)
503 return -ENOMEM;
504
Wenyou Yangae552ab2014-10-30 12:00:41 +0800505 pm_runtime_get_sync(&host->pdev->dev);
506
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200507 /*
508 * Grab a more or less consistent snapshot. Note that we're
509 * not disabling interrupts, so IMR and SR may not be
510 * consistent.
511 */
512 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000513 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200514 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200515
Wenyou Yangae552ab2014-10-30 12:00:41 +0800516 pm_runtime_mark_last_busy(&host->pdev->dev);
517 pm_runtime_put_autosuspend(&host->pdev->dev);
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200518
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200519 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000520 buf[ATMCI_MR / 4],
521 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200522 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
523 if (host->caps.has_odd_clk_div)
524 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
525 ((buf[ATMCI_MR / 4] & 0xff) << 1)
526 | ((buf[ATMCI_MR / 4] >> 16) & 1));
527 else
528 seq_printf(s, "CLKDIV=%u\n",
529 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000530 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
531 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
532 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200533 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000534 buf[ATMCI_BLKR / 4],
535 buf[ATMCI_BLKR / 4] & 0xffff,
536 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000537 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000538 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200539
540 /* Don't read RSPR and RDR; it will consume the data there */
541
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000542 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
543 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200544
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000545 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800546 u32 val;
547
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000548 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800549 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
550 val, val & 3,
551 ((val >> 4) & 3) ?
552 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000553 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000554 }
555 if (host->caps.has_cfg_reg) {
556 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800557
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000558 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800559 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
560 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000561 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
562 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
563 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
564 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800565 }
566
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200567 kfree(buf);
568
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200569 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200570}
571
Yangtao Li8ceb2942018-12-01 10:24:57 -0500572DEFINE_SHOW_ATTRIBUTE(atmci_regs);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200573
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200574static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200575{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200576 struct mmc_host *mmc = slot->mmc;
577 struct atmel_mci *host = slot->host;
578 struct dentry *root;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200579
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200580 root = mmc->debugfs_root;
581 if (!root)
582 return;
583
Greg Kroah-Hartman091eb122019-06-12 10:25:29 +0200584 debugfs_create_file("regs", S_IRUSR, root, host, &atmci_regs_fops);
585 debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Geert Uytterhoevenf1dfe702019-10-25 11:41:28 +0200586 debugfs_create_u32("state", S_IRUSR, root, &host->state);
Geert Uytterhoeven785bbb82019-10-25 11:41:27 +0200587 debugfs_create_xul("pending_events", S_IRUSR, root,
588 &host->pending_events);
589 debugfs_create_xul("completed_events", S_IRUSR, root,
590 &host->completed_events);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200591}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200592
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200593#if defined(CONFIG_OF)
594static const struct of_device_id atmci_dt_ids[] = {
595 { .compatible = "atmel,hsmci" },
596 { /* sentinel */ }
597};
598
599MODULE_DEVICE_TABLE(of, atmci_dt_ids);
600
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500601static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200602atmci_of_init(struct platform_device *pdev)
603{
604 struct device_node *np = pdev->dev.of_node;
605 struct device_node *cnp;
606 struct mci_platform_data *pdata;
607 u32 slot_id;
608
609 if (!np) {
610 dev_err(&pdev->dev, "device node not found\n");
611 return ERR_PTR(-EINVAL);
612 }
613
614 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Markus Elfring9b344ba2017-05-13 15:05:28 +0200615 if (!pdata)
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200616 return ERR_PTR(-ENOMEM);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200617
618 for_each_child_of_node(np, cnp) {
619 if (of_property_read_u32(cnp, "reg", &slot_id)) {
Rob Herringbf892de2017-07-18 16:43:16 -0500620 dev_warn(&pdev->dev, "reg property is missing for %pOF\n",
621 cnp);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200622 continue;
623 }
624
625 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
626 dev_warn(&pdev->dev, "can't have more than %d slots\n",
627 ATMCI_MAX_NR_SLOTS);
Julia Lawall73664192017-07-15 18:27:41 +0200628 of_node_put(cnp);
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200629 break;
630 }
631
632 if (of_property_read_u32(cnp, "bus-width",
633 &pdata->slot[slot_id].bus_width))
634 pdata->slot[slot_id].bus_width = 1;
635
636 pdata->slot[slot_id].detect_pin =
637 of_get_named_gpio(cnp, "cd-gpios", 0);
638
639 pdata->slot[slot_id].detect_is_active_high =
640 of_property_read_bool(cnp, "cd-inverted");
641
Timo Kokkonen76d55562014-11-03 13:12:59 +0200642 pdata->slot[slot_id].non_removable =
643 of_property_read_bool(cnp, "non-removable");
644
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200645 pdata->slot[slot_id].wp_pin =
646 of_get_named_gpio(cnp, "wp-gpios", 0);
647 }
648
649 return pdata;
650}
651#else /* CONFIG_OF */
652static inline struct mci_platform_data*
653atmci_of_init(struct platform_device *dev)
654{
655 return ERR_PTR(-EINVAL);
656}
657#endif
658
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200659static inline unsigned int atmci_get_version(struct atmel_mci *host)
660{
661 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
662}
663
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +0100664/*
665 * Fix sconfig's burst size according to atmel MCI. We need to convert them as:
666 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
667 * With version 0x600, we need to convert them as: 1 -> 0, 2 -> 1, 4 -> 2,
668 * 8 -> 3, 16 -> 4.
669 *
670 * This can be done by finding most significant bit set.
671 */
672static inline unsigned int atmci_convert_chksize(struct atmel_mci *host,
673 unsigned int maxburst)
674{
675 unsigned int version = atmci_get_version(host);
676 unsigned int offset = 2;
677
678 if (version >= 0x600)
679 offset = 1;
680
681 if (maxburst > 1)
682 return fls(maxburst) - offset;
683 else
684 return 0;
685}
686
Kees Cook2ee4f622017-10-24 08:03:45 -0700687static void atmci_timeout_timer(struct timer_list *t)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200688{
689 struct atmel_mci *host;
690
Kees Cook2ee4f622017-10-24 08:03:45 -0700691 host = from_timer(host, t, timer);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200692
693 dev_dbg(&host->pdev->dev, "software timeout\n");
694
695 if (host->mrq->cmd->data) {
696 host->mrq->cmd->data->error = -ETIMEDOUT;
697 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200698 /*
699 * With some SDIO modules, sometimes DMA transfer hangs. If
700 * stop_transfer() is not called then the DMA request is not
701 * removed, following ones are queued and never computed.
702 */
703 if (host->state == STATE_DATA_XFER)
704 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200705 } else {
706 host->mrq->cmd->error = -ETIMEDOUT;
707 host->cmd = NULL;
708 }
709 host->need_reset = 1;
710 host->state = STATE_END_REQUEST;
711 smp_wmb();
712 tasklet_schedule(&host->tasklet);
713}
714
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000715static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200716 unsigned int ns)
717{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200718 /*
719 * It is easier here to use us instead of ns for the timeout,
720 * it prevents from overflows during calculation.
721 */
722 unsigned int us = DIV_ROUND_UP(ns, 1000);
723
724 /* Maximum clock frequency is host->bus_hz/2 */
725 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200726}
727
728static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200729 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200730{
731 static unsigned dtomul_to_shift[] = {
732 0, 4, 7, 8, 10, 12, 16, 20
733 };
734 unsigned timeout;
735 unsigned dtocyc;
736 unsigned dtomul;
737
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000738 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
739 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200740
741 for (dtomul = 0; dtomul < 8; dtomul++) {
742 unsigned shift = dtomul_to_shift[dtomul];
743 dtocyc = (timeout + (1 << shift) - 1) >> shift;
744 if (dtocyc < 15)
745 break;
746 }
747
748 if (dtomul >= 8) {
749 dtomul = 7;
750 dtocyc = 15;
751 }
752
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200753 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200754 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000755 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200756}
757
758/*
759 * Return mask with command flags to be enabled for this command.
760 */
761static u32 atmci_prepare_command(struct mmc_host *mmc,
762 struct mmc_command *cmd)
763{
764 struct mmc_data *data;
765 u32 cmdr;
766
767 cmd->error = -EINPROGRESS;
768
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000769 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200770
771 if (cmd->flags & MMC_RSP_PRESENT) {
772 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000773 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200774 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000775 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200776 }
777
778 /*
779 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
780 * it's too difficult to determine whether this is an ACMD or
781 * not. Better make it 64.
782 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000783 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200784
785 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000786 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200787
788 data = cmd->data;
789 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000790 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100791
792 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000793 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100794 } else {
Jaehoon Chungfd551d92016-02-01 21:07:26 +0900795 if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000796 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100797 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000798 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100799 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200800
801 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000802 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200803 }
804
805 return cmdr;
806}
807
Ludovic Desroches11d14882011-08-11 15:25:45 +0000808static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200809 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200810{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200811 WARN_ON(host->cmd);
812 host->cmd = cmd;
813
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200814 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200815 "start command: ARGR=0x%08x CMDR=0x%08x\n",
816 cmd->arg, cmd_flags);
817
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000818 atmci_writel(host, ATMCI_ARGR, cmd->arg);
819 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200820}
821
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000822static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200823{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200824 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000825 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000826 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200827}
828
Ludovic Desroches796211b2011-08-11 15:25:44 +0000829/*
830 * Configure given PDC buffer taking care of alignement issues.
831 * Update host->data_size and host->sg.
832 */
833static void atmci_pdc_set_single_buf(struct atmel_mci *host,
834 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200835{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000836 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200837 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200838
Ludovic Desroches796211b2011-08-11 15:25:44 +0000839 if (dir == XFER_RECEIVE) {
840 pointer_reg = ATMEL_PDC_RPR;
841 counter_reg = ATMEL_PDC_RCR;
842 } else {
843 pointer_reg = ATMEL_PDC_TPR;
844 counter_reg = ATMEL_PDC_TCR;
845 }
846
847 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000848 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
849 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000850 }
851
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200852 if (!host->caps.has_rwproof) {
853 buf_size = host->buf_size;
854 atmci_writel(host, pointer_reg, host->buf_phys_addr);
855 } else {
856 buf_size = sg_dma_len(host->sg);
857 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
858 }
859
860 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000861 if (host->data_size & 0x3) {
862 /* If size is different from modulo 4, transfer bytes */
863 atmci_writel(host, counter_reg, host->data_size);
864 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
865 } else {
866 /* Else transfer 32-bits words */
867 atmci_writel(host, counter_reg, host->data_size / 4);
868 }
869 host->data_size = 0;
870 } else {
871 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000872 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
873 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000874 if (host->data_size)
875 host->sg = sg_next(host->sg);
876 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200877}
878
Ludovic Desroches796211b2011-08-11 15:25:44 +0000879/*
880 * Configure PDC buffer according to the data size ie configuring one or two
881 * buffers. Don't use this function if you want to configure only the second
882 * buffer. In this case, use atmci_pdc_set_single_buf.
883 */
884static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200885{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000886 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
887 if (host->data_size)
888 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
889}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200890
Ludovic Desroches796211b2011-08-11 15:25:44 +0000891/*
892 * Unmap sg lists, called when transfer is finished.
893 */
894static void atmci_pdc_cleanup(struct atmel_mci *host)
895{
896 struct mmc_data *data = host->data;
897
898 if (data)
899 dma_unmap_sg(&host->pdev->dev,
900 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200901 mmc_get_dma_dir(data));
Ludovic Desroches796211b2011-08-11 15:25:44 +0000902}
903
904/*
905 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
906 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
907 * interrupt needed for both transfer directions.
908 */
909static void atmci_pdc_complete(struct atmel_mci *host)
910{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200911 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200912 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200913
Ludovic Desroches796211b2011-08-11 15:25:44 +0000914 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200915
916 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200917 && (host->data->flags & MMC_DATA_READ)) {
918 if (host->caps.has_bad_data_ordering)
919 for (i = 0; i < transfer_size; i++)
920 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200921 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
922 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200923 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200924
Ludovic Desroches796211b2011-08-11 15:25:44 +0000925 atmci_pdc_cleanup(host);
926
Alexandre Belloni6e9e4062014-05-06 17:43:26 +0200927 dev_dbg(&host->pdev->dev, "(%s) set pending xfer complete\n", __func__);
928 atmci_set_pending(host, EVENT_XFER_COMPLETE);
929 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200930}
931
Ludovic Desroches796211b2011-08-11 15:25:44 +0000932static void atmci_dma_cleanup(struct atmel_mci *host)
933{
934 struct mmc_data *data = host->data;
935
936 if (data)
937 dma_unmap_sg(host->dma.chan->device->dev,
938 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200939 mmc_get_dma_dir(data));
Ludovic Desroches796211b2011-08-11 15:25:44 +0000940}
941
942/*
943 * This function is called by the DMA driver from tasklet context.
944 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200945static void atmci_dma_complete(void *arg)
946{
947 struct atmel_mci *host = arg;
948 struct mmc_data *data = host->data;
949
950 dev_vdbg(&host->pdev->dev, "DMA complete\n");
951
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000952 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800953 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000954 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800955
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200956 atmci_dma_cleanup(host);
957
958 /*
959 * If the card was removed, data will be NULL. No point trying
960 * to send the stop command or waiting for NBUSY in this case.
961 */
962 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200963 dev_dbg(&host->pdev->dev,
964 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200965 atmci_set_pending(host, EVENT_XFER_COMPLETE);
966 tasklet_schedule(&host->tasklet);
967
968 /*
969 * Regardless of what the documentation says, we have
970 * to wait for NOTBUSY even after block read
971 * operations.
972 *
973 * When the DMA transfer is complete, the controller
974 * may still be reading the CRC from the card, i.e.
975 * the data transfer is still in progress and we
976 * haven't seen all the potential error bits yet.
977 *
978 * The interrupt handler will schedule a different
979 * tasklet to finish things up when the data transfer
980 * is completely done.
981 *
982 * We may not complete the mmc request here anyway
983 * because the mmc layer may call back and cause us to
984 * violate the "don't submit new operations from the
985 * completion callback" rule of the dma engine
986 * framework.
987 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000988 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200989 }
990}
991
Ludovic Desroches796211b2011-08-11 15:25:44 +0000992/*
993 * Returns a mask of interrupt flags to be enabled after the whole
994 * request has been prepared.
995 */
996static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
997{
998 u32 iflags;
999
1000 data->error = -EINPROGRESS;
1001
1002 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001003 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001004 host->data = data;
1005 host->data_chan = NULL;
1006
1007 iflags = ATMCI_DATA_ERROR_FLAGS;
1008
1009 /*
1010 * Errata: MMC data write operation with less than 12
1011 * bytes is impossible.
1012 *
1013 * Errata: MCI Transmit Data Register (TDR) FIFO
1014 * corruption when length is not multiple of 4.
1015 */
1016 if (data->blocks * data->blksz < 12
1017 || (data->blocks * data->blksz) & 3)
1018 host->need_reset = true;
1019
1020 host->pio_offset = 0;
1021 if (data->flags & MMC_DATA_READ)
1022 iflags |= ATMCI_RXRDY;
1023 else
1024 iflags |= ATMCI_TXRDY;
1025
1026 return iflags;
1027}
1028
1029/*
1030 * Set interrupt flags and set block length into the MCI mode register even
1031 * if this value is also accessible in the MCI block register. It seems to be
1032 * necessary before the High Speed MCI version. It also map sg and configure
1033 * PDC registers.
1034 */
1035static u32
1036atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1037{
1038 u32 iflags, tmp;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001039 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001040
1041 data->error = -EINPROGRESS;
1042
1043 host->data = data;
1044 host->sg = data->sg;
1045 iflags = ATMCI_DATA_ERROR_FLAGS;
1046
1047 /* Enable pdc mode */
1048 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
1049
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001050 if (data->flags & MMC_DATA_READ)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001051 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001052 else
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001053 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001054
1055 /* Set BLKLEN */
1056 tmp = atmci_readl(host, ATMCI_MR);
1057 tmp &= 0x0000ffff;
1058 tmp |= ATMCI_BLKLEN(data->blksz);
1059 atmci_writel(host, ATMCI_MR, tmp);
1060
1061 /* Configure PDC */
1062 host->data_size = data->blocks * data->blksz;
Shawn Linf98e0d52017-07-06 16:43:45 +08001063 dma_map_sg(&host->pdev->dev, data->sg, data->sg_len,
1064 mmc_get_dma_dir(data));
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001065
1066 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +02001067 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001068 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
1069 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001070 if (host->caps.has_bad_data_ordering)
1071 for (i = 0; i < host->data_size; i++)
1072 host->buffer[i] = swab32(host->buffer[i]);
1073 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02001074
Ludovic Desroches796211b2011-08-11 15:25:44 +00001075 if (host->data_size)
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001076 atmci_pdc_set_both_buf(host, data->flags & MMC_DATA_READ ?
1077 XFER_RECEIVE : XFER_TRANSMIT);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001078 return iflags;
1079}
1080
1081static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -08001082atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001083{
1084 struct dma_chan *chan;
1085 struct dma_async_tx_descriptor *desc;
1086 struct scatterlist *sg;
1087 unsigned int i;
Vinod Koule0d23ef2011-11-17 14:54:38 +05301088 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001089 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001090 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001091 u32 iflags;
1092
1093 data->error = -EINPROGRESS;
1094
1095 WARN_ON(host->data);
1096 host->sg = NULL;
1097 host->data = data;
1098
1099 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001100
1101 /*
1102 * We don't do DMA on "complex" transfers, i.e. with
1103 * non-word-aligned buffers or lengths. Also, we don't bother
1104 * with all the DMA setup overhead for short transfers.
1105 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001106 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1107 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001108 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001109 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001110
1111 for_each_sg(data->sg, sg, data->sg_len, i) {
1112 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001113 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001114 }
1115
1116 /* If we don't have a channel, we can't do DMA */
1117 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001118 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001119 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001120
1121 if (!chan)
1122 return -ENODEV;
1123
Vinod Koule0d23ef2011-11-17 14:54:38 +05301124 if (data->flags & MMC_DATA_READ) {
Viresh Kumare2b35f32012-02-01 16:12:27 +05301125 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +01001126 maxburst = atmci_convert_chksize(host,
1127 host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301128 } else {
Viresh Kumare2b35f32012-02-01 16:12:27 +05301129 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
ludovic.desroches@atmel.com447dc0d2015-11-23 16:27:32 +01001130 maxburst = atmci_convert_chksize(host,
1131 host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301132 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001133
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001134 if (host->caps.has_dma_conf_reg)
1135 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1136 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001137
Linus Walleij266ac3f2011-02-10 16:08:06 +01001138 sglen = dma_map_sg(chan->device->dev, data->sg,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001139 data->sg_len, mmc_get_dma_dir(data));
Linus Walleij88ce4db32011-02-10 16:08:16 +01001140
Viresh Kumare2b35f32012-02-01 16:12:27 +05301141 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001142 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301143 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001144 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1145 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001146 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001147
1148 host->dma.data_desc = desc;
1149 desc->callback = atmci_dma_complete;
1150 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001151
Ludovic Desroches796211b2011-08-11 15:25:44 +00001152 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001153unmap_exit:
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001154 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len,
1155 mmc_get_dma_dir(data));
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001156 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001157}
1158
Ludovic Desroches796211b2011-08-11 15:25:44 +00001159static void
1160atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1161{
1162 return;
1163}
1164
1165/*
1166 * Start PDC according to transfer direction.
1167 */
1168static void
1169atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1170{
1171 if (data->flags & MMC_DATA_READ)
1172 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1173 else
1174 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1175}
1176
1177static void
1178atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001179{
1180 struct dma_chan *chan = host->data_chan;
1181 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1182
1183 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001184 dmaengine_submit(desc);
1185 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001186 }
1187}
1188
Ludovic Desroches796211b2011-08-11 15:25:44 +00001189static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001190{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001191 dev_dbg(&host->pdev->dev,
1192 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001193 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001194 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001195}
1196
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001197/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001198 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001199 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001200static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001201{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001202 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001203}
1204
Ludovic Desroches796211b2011-08-11 15:25:44 +00001205static void atmci_stop_transfer_dma(struct atmel_mci *host)
1206{
1207 struct dma_chan *chan = host->data_chan;
1208
1209 if (chan) {
1210 dmaengine_terminate_all(chan);
1211 atmci_dma_cleanup(host);
1212 } else {
1213 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001214 dev_dbg(&host->pdev->dev,
1215 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001216 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1217 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1218 }
1219}
1220
1221/*
1222 * Start a request: prepare data if needed, prepare the command and activate
1223 * interrupts.
1224 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001225static void atmci_start_request(struct atmel_mci *host,
1226 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001227{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001228 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001229 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001230 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001231 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001232 u32 cmdflags;
1233
1234 mrq = slot->mrq;
1235 host->cur_slot = slot;
1236 host->mrq = mrq;
1237
1238 host->pending_events = 0;
1239 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001240 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001241 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001242
Ludovic Desroches6801c412012-05-16 15:26:01 +02001243 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1244
Ludovic Desroches24011f32012-05-16 15:26:00 +02001245 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001246 iflags = atmci_readl(host, ATMCI_IMR);
1247 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001248 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1249 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1250 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001251 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001252 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001253 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001254 host->need_reset = false;
1255 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001256 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001257
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001258 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001259 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001260 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001261 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001262
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001263 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1264 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001265 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1266 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001267 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001268 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001269 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001270 data = mrq->data;
1271 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001272 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001273
1274 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001275 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001276 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001277 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001278 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001279
Ludovic Desroches796211b2011-08-11 15:25:44 +00001280 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001281 }
1282
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001283 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001284 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001285 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001286
1287 /*
1288 * DMA transfer should be started before sending the command to avoid
1289 * unexpected errors especially for read operations in SDIO mode.
1290 * Unfortunately, in PDC mode, command has to be sent before starting
1291 * the transfer.
1292 */
1293 if (host->submit_data != &atmci_submit_data_dma)
1294 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001295
1296 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001297 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001298
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001299 if (host->submit_data == &atmci_submit_data_dma)
1300 atmci_send_command(host, cmd, cmdflags);
1301
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001302 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001303 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001304 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001305 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001306 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Jaehoon Chungfd551d92016-02-01 21:07:26 +09001307 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001308 }
1309
1310 /*
1311 * We could have enabled interrupts earlier, but I suspect
1312 * that would open up a nice can of interesting race
1313 * conditions (e.g. command and data complete, but stop not
1314 * prepared yet.)
1315 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001316 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001317
1318 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001319}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001320
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001321static void atmci_queue_request(struct atmel_mci *host,
1322 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1323{
1324 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1325 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001326
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001327 spin_lock_bh(&host->lock);
1328 slot->mrq = mrq;
1329 if (host->state == STATE_IDLE) {
1330 host->state = STATE_SENDING_CMD;
1331 atmci_start_request(host, slot);
1332 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001333 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001334 list_add_tail(&slot->queue_node, &host->queue);
1335 }
1336 spin_unlock_bh(&host->lock);
1337}
1338
1339static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1340{
1341 struct atmel_mci_slot *slot = mmc_priv(mmc);
1342 struct atmel_mci *host = slot->host;
1343 struct mmc_data *data;
1344
1345 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001346 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001347
1348 /*
1349 * We may "know" the card is gone even though there's still an
1350 * electrical connection. If so, we really need to communicate
1351 * this to the MMC core since there won't be any more
1352 * interrupts as the card is completely removed. Otherwise,
1353 * the MMC core might believe the card is still there even
1354 * though the card was just removed very slowly.
1355 */
1356 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1357 mrq->cmd->error = -ENOMEDIUM;
1358 mmc_request_done(mmc, mrq);
1359 return;
1360 }
1361
1362 /* We don't support multiple blocks of weird lengths. */
1363 data = mrq->data;
1364 if (data && data->blocks > 1 && data->blksz & 3) {
1365 mrq->cmd->error = -EINVAL;
1366 mmc_request_done(mmc, mrq);
1367 }
1368
1369 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001370}
1371
1372static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1373{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001374 struct atmel_mci_slot *slot = mmc_priv(mmc);
1375 struct atmel_mci *host = slot->host;
1376 unsigned int i;
Wenyou Yangae552ab2014-10-30 12:00:41 +08001377
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001378 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001379 switch (ios->bus_width) {
1380 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001381 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001382 break;
1383 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001384 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001385 break;
Nicolas Ferreb1d14042019-01-29 17:49:12 +01001386 case MMC_BUS_WIDTH_8:
1387 slot->sdc_reg |= ATMCI_SDCBUS_8BIT;
1388 break;
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001389 }
1390
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001391 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001392 unsigned int clock_min = ~0U;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001393 int clkdiv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001394
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001395 spin_lock_bh(&host->lock);
1396 if (!host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001397 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1398 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001399 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001400 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001401 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001402
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001403 /*
1404 * Use mirror of ios->clock to prevent race with mmc
1405 * core ios update when finding the minimum.
1406 */
1407 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001408 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001409 if (host->slot[i] && host->slot[i]->clock
1410 && host->slot[i]->clock < clock_min)
1411 clock_min = host->slot[i]->clock;
1412 }
1413
1414 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001415 if (host->caps.has_odd_clk_div) {
1416 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001417 if (clkdiv < 0) {
1418 dev_warn(&mmc->class_dev,
1419 "clock %u too fast; using %lu\n",
1420 clock_min, host->bus_hz / 2);
1421 clkdiv = 0;
1422 } else if (clkdiv > 511) {
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001423 dev_warn(&mmc->class_dev,
1424 "clock %u too slow; using %lu\n",
1425 clock_min, host->bus_hz / (511 + 2));
1426 clkdiv = 511;
1427 }
1428 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1429 | ATMCI_MR_CLKODD(clkdiv & 1);
1430 } else {
1431 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1432 if (clkdiv > 255) {
1433 dev_warn(&mmc->class_dev,
1434 "clock %u too slow; using %lu\n",
1435 clock_min, host->bus_hz / (2 * 256));
1436 clkdiv = 255;
1437 }
1438 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001439 }
1440
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001441 /*
1442 * WRPROOF and RDPROOF prevent overruns/underruns by
1443 * stopping the clock when the FIFO is full/empty.
1444 * This state is not expected to last for long.
1445 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001446 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001447 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001448
Ludovic Desroches796211b2011-08-11 15:25:44 +00001449 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001450 /* setup High Speed mode in relation with card capacity */
1451 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001452 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001453 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001454 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001455 }
1456
1457 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001458 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001459 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001460 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001461 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001462 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001463 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001464
1465 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001466 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001467 bool any_slot_active = false;
1468
1469 spin_lock_bh(&host->lock);
1470 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001471 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001472 if (host->slot[i] && host->slot[i]->clock) {
1473 any_slot_active = true;
1474 break;
1475 }
Haavard Skinnemoen945533b52008-10-03 17:48:16 +02001476 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001477 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001478 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001479 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001480 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001481 }
1482 host->mode_reg = 0;
1483 }
1484 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001485 }
1486
1487 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001488 case MMC_POWER_OFF:
1489 if (!IS_ERR(mmc->supply.vmmc))
1490 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1491 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001492 case MMC_POWER_UP:
1493 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001494 if (!IS_ERR(mmc->supply.vmmc))
1495 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001496 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001497 default:
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001498 break;
1499 }
1500}
1501
1502static int atmci_get_ro(struct mmc_host *mmc)
1503{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001504 int read_only = -ENOSYS;
1505 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001506
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001507 if (gpio_is_valid(slot->wp_pin)) {
1508 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001509 dev_dbg(&mmc->class_dev, "card is %s\n",
1510 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001511 }
1512
1513 return read_only;
1514}
1515
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001516static int atmci_get_cd(struct mmc_host *mmc)
1517{
1518 int present = -ENOSYS;
1519 struct atmel_mci_slot *slot = mmc_priv(mmc);
1520
1521 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001522 present = !(gpio_get_value(slot->detect_pin) ^
1523 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001524 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1525 present ? "" : "not ");
1526 }
1527
1528 return present;
1529}
1530
Anders Grahn88ff82e2010-05-26 14:42:01 -07001531static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1532{
1533 struct atmel_mci_slot *slot = mmc_priv(mmc);
1534 struct atmel_mci *host = slot->host;
1535
1536 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001537 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001538 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001539 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001540}
1541
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001542static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001543 .request = atmci_request,
1544 .set_ios = atmci_set_ios,
1545 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001546 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001547 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001548};
1549
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001550/* Called with host->lock held */
1551static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1552 __releases(&host->lock)
1553 __acquires(&host->lock)
1554{
1555 struct atmel_mci_slot *slot = NULL;
1556 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1557
1558 WARN_ON(host->cmd || host->data);
1559
Ulf Hansson740e6492020-04-14 18:13:55 +02001560 del_timer(&host->timer);
1561
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001562 /*
1563 * Update the MMC clock rate if necessary. This may be
1564 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001565 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001566 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001567 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001568 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001569 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001570 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001571 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001572
1573 host->cur_slot->mrq = NULL;
1574 host->mrq = NULL;
1575 if (!list_empty(&host->queue)) {
1576 slot = list_entry(host->queue.next,
1577 struct atmel_mci_slot, queue_node);
1578 list_del(&slot->queue_node);
1579 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1580 mmc_hostname(slot->mmc));
1581 host->state = STATE_SENDING_CMD;
1582 atmci_start_request(host, slot);
1583 } else {
1584 dev_vdbg(&host->pdev->dev, "list empty\n");
1585 host->state = STATE_IDLE;
1586 }
1587
1588 spin_unlock(&host->lock);
1589 mmc_request_done(prev_mmc, mrq);
1590 spin_lock(&host->lock);
1591}
1592
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001593static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001594 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001595{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001596 u32 status = host->cmd_status;
1597
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001598 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001599 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1600 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1601 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1602 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001603
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001604 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001605 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001606 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001607 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001608 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001609 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001610 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1611 if (host->caps.need_blksz_mul_4) {
1612 cmd->error = -EINVAL;
1613 host->need_reset = 1;
1614 }
1615 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001616 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001617}
1618
Kees Cook2ee4f622017-10-24 08:03:45 -07001619static void atmci_detect_change(struct timer_list *t)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001620{
Kees Cook2ee4f622017-10-24 08:03:45 -07001621 struct atmel_mci_slot *slot = from_timer(slot, t, detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001622 bool present;
1623 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001624
1625 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001626 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1627 * freeing the interrupt. We must not re-enable the interrupt
1628 * if it has been freed, and if we're shutting down, it
1629 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001630 */
1631 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001632 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001633 return;
1634
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001635 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001636 present = !(gpio_get_value(slot->detect_pin) ^
1637 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001638 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001639
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001640 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1641 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001642
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001643 if (present != present_old) {
1644 struct atmel_mci *host = slot->host;
1645 struct mmc_request *mrq;
1646
1647 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001648 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001649
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001650 spin_lock(&host->lock);
1651
1652 if (!present)
1653 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1654 else
1655 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001656
1657 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001658 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001659 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001660 if (mrq == host->mrq) {
1661 /*
1662 * Reset controller to terminate any ongoing
1663 * commands or data transfers.
1664 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001665 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1666 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1667 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001668 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001669 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001670
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001671 host->data = NULL;
1672 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001673
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001674 switch (host->state) {
1675 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001676 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001677 case STATE_SENDING_CMD:
1678 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001679 if (mrq->data)
1680 host->stop_transfer(host);
1681 break;
1682 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001683 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001684 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001685 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001686 case STATE_WAITING_NOTBUSY:
1687 mrq->data->error = -ENOMEDIUM;
1688 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001689 case STATE_SENDING_STOP:
1690 mrq->stop->error = -ENOMEDIUM;
1691 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001692 case STATE_END_REQUEST:
1693 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001694 }
1695
1696 atmci_request_end(host, mrq);
1697 } else {
1698 list_del(&slot->queue_node);
1699 mrq->cmd->error = -ENOMEDIUM;
1700 if (mrq->data)
1701 mrq->data->error = -ENOMEDIUM;
1702 if (mrq->stop)
1703 mrq->stop->error = -ENOMEDIUM;
1704
1705 spin_unlock(&host->lock);
1706 mmc_request_done(slot->mmc, mrq);
1707 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001708 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001709 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001710 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001711
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001712 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001713 }
1714}
1715
1716static void atmci_tasklet_func(unsigned long priv)
1717{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001718 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001719 struct mmc_request *mrq = host->mrq;
1720 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001721 enum atmel_mci_state state = host->state;
1722 enum atmel_mci_state prev_state;
1723 u32 status;
1724
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001725 spin_lock(&host->lock);
1726
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001727 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001728
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001729 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001730 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1731 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001732 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001733
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001734 do {
1735 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001736 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001737
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001738 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001739 case STATE_IDLE:
1740 break;
1741
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001742 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001743 /*
1744 * Command has been sent, we are waiting for command
1745 * ready. Then we have three next states possible:
1746 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1747 * command needing it or DATA_XFER if there is data.
1748 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001749 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001750 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001751 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001752 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001753
Ludovic Desroches6801c412012-05-16 15:26:01 +02001754 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001755 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001756 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001757 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001758 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001759 dev_dbg(&host->pdev->dev,
1760 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001761 /*
1762 * If there is a command error don't start
1763 * data transfer.
1764 */
1765 if (mrq->cmd->error) {
1766 host->stop_transfer(host);
1767 host->data = NULL;
1768 atmci_writel(host, ATMCI_IDR,
1769 ATMCI_TXRDY | ATMCI_RXRDY
1770 | ATMCI_DATA_ERROR_FLAGS);
1771 state = STATE_END_REQUEST;
1772 } else
1773 state = STATE_DATA_XFER;
1774 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001775 dev_dbg(&host->pdev->dev,
1776 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001777 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1778 state = STATE_WAITING_NOTBUSY;
1779 } else
1780 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001781
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001782 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001783
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001784 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001785 if (atmci_test_and_clear_pending(host,
1786 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001787 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001788 atmci_set_completed(host, EVENT_DATA_ERROR);
1789 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001790 break;
1791 }
1792
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001793 /*
1794 * A data transfer is in progress. The event expected
1795 * to move to the next state depends of data transfer
1796 * type (PDC or DMA). Once transfer done we can move
1797 * to the next step which is WAITING_NOTBUSY in write
1798 * case and directly SENDING_STOP in read case.
1799 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001800 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001801 if (!atmci_test_and_clear_pending(host,
1802 EVENT_XFER_COMPLETE))
1803 break;
1804
Ludovic Desroches6801c412012-05-16 15:26:01 +02001805 dev_dbg(&host->pdev->dev,
1806 "(%s) set completed xfer complete\n",
1807 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001808 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001809
Ludovic Desroches077d4072012-07-24 11:42:04 +02001810 if (host->caps.need_notbusy_for_read_ops ||
1811 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001812 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1813 state = STATE_WAITING_NOTBUSY;
1814 } else if (host->mrq->stop) {
1815 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1816 atmci_send_stop_cmd(host, data);
1817 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001818 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001819 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001820 data->bytes_xfered = data->blocks * data->blksz;
1821 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001822 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001823 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001824 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001825
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001826 case STATE_WAITING_NOTBUSY:
1827 /*
1828 * We can be in the state for two reasons: a command
1829 * requiring waiting not busy signal (stop command
1830 * included) or a write operation. In the latest case,
1831 * we need to send a stop command.
1832 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001833 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001834 if (!atmci_test_and_clear_pending(host,
1835 EVENT_NOTBUSY))
1836 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001837
Ludovic Desroches6801c412012-05-16 15:26:01 +02001838 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001839 atmci_set_completed(host, EVENT_NOTBUSY);
1840
1841 if (host->data) {
1842 /*
1843 * For some commands such as CMD53, even if
1844 * there is data transfer, there is no stop
1845 * command to send.
1846 */
1847 if (host->mrq->stop) {
1848 atmci_writel(host, ATMCI_IER,
1849 ATMCI_CMDRDY);
1850 atmci_send_stop_cmd(host, data);
1851 state = STATE_SENDING_STOP;
1852 } else {
1853 host->data = NULL;
1854 data->bytes_xfered = data->blocks
1855 * data->blksz;
1856 data->error = 0;
1857 state = STATE_END_REQUEST;
1858 }
1859 } else
1860 state = STATE_END_REQUEST;
1861 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001862
1863 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001864 /*
1865 * In this state, it is important to set host->data to
1866 * NULL (which is tested in the waiting notbusy state)
1867 * in order to go to the end request state instead of
1868 * sending stop again.
1869 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001870 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001871 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001872 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001873 break;
1874
Ludovic Desroches6801c412012-05-16 15:26:01 +02001875 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001876 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001877 data->bytes_xfered = data->blocks * data->blksz;
1878 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001879 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001880 if (mrq->stop->error) {
1881 host->stop_transfer(host);
1882 atmci_writel(host, ATMCI_IDR,
1883 ATMCI_TXRDY | ATMCI_RXRDY
1884 | ATMCI_DATA_ERROR_FLAGS);
1885 state = STATE_END_REQUEST;
1886 } else {
1887 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1888 state = STATE_WAITING_NOTBUSY;
1889 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001890 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001891 break;
1892
1893 case STATE_END_REQUEST:
1894 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1895 | ATMCI_DATA_ERROR_FLAGS);
1896 status = host->data_status;
1897 if (unlikely(status)) {
1898 host->stop_transfer(host);
1899 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001900 if (data) {
1901 if (status & ATMCI_DTOE) {
1902 data->error = -ETIMEDOUT;
1903 } else if (status & ATMCI_DCRCE) {
1904 data->error = -EILSEQ;
1905 } else {
1906 data->error = -EIO;
1907 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001908 }
1909 }
1910
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001911 atmci_request_end(host, host->mrq);
Jonas Danielssonae460c12018-10-19 16:40:05 +02001912 goto unlock; /* atmci_request_end() sets host->state */
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001913 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001914 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001915 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001916
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001917 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001918
Jonas Danielssonae460c12018-10-19 16:40:05 +02001919unlock:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001920 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001921}
1922
1923static void atmci_read_data_pio(struct atmel_mci *host)
1924{
1925 struct scatterlist *sg = host->sg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001926 unsigned int offset = host->pio_offset;
1927 struct mmc_data *data = host->data;
1928 u32 value;
1929 u32 status;
1930 unsigned int nbytes = 0;
1931
1932 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001933 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001934 if (likely(offset + 4 <= sg->length)) {
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001935 sg_pcopy_from_buffer(sg, 1, &value, sizeof(u32), offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001936
1937 offset += 4;
1938 nbytes += 4;
1939
1940 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001941 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001942 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001943 host->sg_len--;
1944 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001945 goto done;
1946
1947 offset = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001948 }
1949 } else {
1950 unsigned int remaining = sg->length - offset;
Christoph Hellwig5b427782018-05-18 19:18:42 +02001951
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001952 sg_pcopy_from_buffer(sg, 1, &value, remaining, offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001953 nbytes += remaining;
1954
1955 flush_dcache_page(sg_page(sg));
1956 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001957 host->sg_len--;
1958 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001959 goto done;
1960
1961 offset = 4 - remaining;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02001962 sg_pcopy_from_buffer(sg, 1, (u8 *)&value + remaining,
Christoph Hellwig5b427782018-05-18 19:18:42 +02001963 offset, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001964 nbytes += offset;
1965 }
1966
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001967 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001968 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001969 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001970 | ATMCI_DATA_ERROR_FLAGS));
1971 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001972 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001973 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001974 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001975 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001976
1977 host->pio_offset = offset;
1978 data->bytes_xfered += nbytes;
1979
1980 return;
1981
1982done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001983 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1984 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001985 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001986 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001987 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001988}
1989
1990static void atmci_write_data_pio(struct atmel_mci *host)
1991{
1992 struct scatterlist *sg = host->sg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001993 unsigned int offset = host->pio_offset;
1994 struct mmc_data *data = host->data;
1995 u32 value;
1996 u32 status;
1997 unsigned int nbytes = 0;
1998
1999 do {
2000 if (likely(offset + 4 <= sg->length)) {
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002001 sg_pcopy_to_buffer(sg, 1, &value, sizeof(u32), offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002002 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002003
2004 offset += 4;
2005 nbytes += 4;
2006 if (offset == sg->length) {
2007 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04002008 host->sg_len--;
2009 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002010 goto done;
2011
2012 offset = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002013 }
2014 } else {
2015 unsigned int remaining = sg->length - offset;
2016
2017 value = 0;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002018 sg_pcopy_to_buffer(sg, 1, &value, remaining, offset);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002019 nbytes += remaining;
2020
2021 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04002022 host->sg_len--;
2023 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002024 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002025 goto done;
2026 }
2027
2028 offset = 4 - remaining;
Ludovic Desroches19f5e9e2018-08-20 10:54:44 +02002029 sg_pcopy_to_buffer(sg, 1, (u8 *)&value + remaining,
Christoph Hellwig5b427782018-05-18 19:18:42 +02002030 offset, 0);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002031 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002032 nbytes += offset;
2033 }
2034
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002035 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002036 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002037 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002038 | ATMCI_DATA_ERROR_FLAGS));
2039 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002040 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002041 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002042 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002043 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002044
2045 host->pio_offset = offset;
2046 data->bytes_xfered += nbytes;
2047
2048 return;
2049
2050done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002051 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
2052 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002053 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002054 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02002055 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002056}
2057
Anders Grahn88ff82e2010-05-26 14:42:01 -07002058static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
2059{
2060 int i;
2061
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002062 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07002063 struct atmel_mci_slot *slot = host->slot[i];
2064 if (slot && (status & slot->sdio_irq)) {
2065 mmc_signal_sdio_irq(slot->mmc);
2066 }
2067 }
2068}
2069
2070
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002071static irqreturn_t atmci_interrupt(int irq, void *dev_id)
2072{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002073 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002074 u32 status, mask, pending;
2075 unsigned int pass_count = 0;
2076
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002077 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002078 status = atmci_readl(host, ATMCI_SR);
2079 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002080 pending = status & mask;
2081 if (!pending)
2082 break;
2083
2084 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002085 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002086 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002087 | ATMCI_RXRDY | ATMCI_TXRDY
2088 | ATMCI_ENDRX | ATMCI_ENDTX
2089 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002090
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002091 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002092 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002093 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002094 atmci_set_pending(host, EVENT_DATA_ERROR);
2095 tasklet_schedule(&host->tasklet);
2096 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002097
Ludovic Desroches796211b2011-08-11 15:25:44 +00002098 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002099 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002100 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002101 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002102 /*
2103 * We can receive this interruption before having configured
2104 * the second pdc buffer, so we need to reconfigure first and
2105 * second buffers again
2106 */
2107 if (host->data_size) {
2108 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002109 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002110 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2111 } else {
2112 atmci_pdc_complete(host);
2113 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002114 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002115 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002116 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2117
2118 if (host->data_size) {
2119 atmci_pdc_set_single_buf(host,
2120 XFER_TRANSMIT, PDC_SECOND_BUF);
2121 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2122 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002123 }
2124
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002125 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002126 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002127 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2128 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2129 /*
2130 * We can receive this interruption before having configured
2131 * the second pdc buffer, so we need to reconfigure first and
2132 * second buffers again
2133 */
2134 if (host->data_size) {
2135 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2136 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2137 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2138 } else {
2139 atmci_pdc_complete(host);
2140 }
2141 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002142 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002143 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2144
2145 if (host->data_size) {
2146 atmci_pdc_set_single_buf(host,
2147 XFER_RECEIVE, PDC_SECOND_BUF);
2148 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2149 }
2150 }
2151
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002152 /*
2153 * First mci IPs, so mainly the ones having pdc, have some
2154 * issues with the notbusy signal. You can't get it after
2155 * data transmission if you have not sent a stop command.
2156 * The appropriate workaround is to use the BLKE signal.
2157 */
2158 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002159 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002160 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002161 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002162 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002163 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002164 tasklet_schedule(&host->tasklet);
2165 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002166
2167 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002168 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002169 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2170 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002171 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002172 atmci_set_pending(host, EVENT_NOTBUSY);
2173 tasklet_schedule(&host->tasklet);
2174 }
2175
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002176 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002177 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002178 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002179 atmci_write_data_pio(host);
2180
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002181 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002182 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002183 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2184 host->cmd_status = status;
2185 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002186 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002187 atmci_set_pending(host, EVENT_CMD_RDY);
2188 tasklet_schedule(&host->tasklet);
2189 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002190
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002191 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002192 atmci_sdio_interrupt(host, status);
2193
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002194 } while (pass_count++ < 5);
2195
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002196 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2197}
2198
2199static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2200{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002201 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002202
2203 /*
2204 * Disable interrupts until the pin has stabilized and check
2205 * the state then. Use mod_timer() since we may be in the
2206 * middle of the timer routine when this interrupt triggers.
2207 */
2208 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002209 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002210
2211 return IRQ_HANDLED;
2212}
2213
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002214static int atmci_init_slot(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002215 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002216 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002217{
2218 struct mmc_host *mmc;
2219 struct atmel_mci_slot *slot;
2220
2221 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2222 if (!mmc)
2223 return -ENOMEM;
2224
2225 slot = mmc_priv(mmc);
2226 slot->mmc = mmc;
2227 slot->host = host;
2228 slot->detect_pin = slot_data->detect_pin;
2229 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002230 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002231 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002232 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002233
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002234 dev_dbg(&mmc->class_dev,
2235 "slot[%u]: bus_width=%u, detect_pin=%d, "
2236 "detect_is_active_high=%s, wp_pin=%d\n",
2237 id, slot_data->bus_width, slot_data->detect_pin,
2238 slot_data->detect_is_active_high ? "true" : "false",
2239 slot_data->wp_pin);
2240
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002241 mmc->ops = &atmci_ops;
2242 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2243 mmc->f_max = host->bus_hz / 2;
2244 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002245 if (sdio_irq)
2246 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002247 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002248 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002249 /*
2250 * Without the read/write proof capability, it is strongly suggested to
2251 * use only one bit for data to prevent fifo underruns and overruns
2252 * which will corrupt data.
2253 */
Nicolas Ferreb1d14042019-01-29 17:49:12 +01002254 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002255 mmc->caps |= MMC_CAP_4_BIT_DATA;
Nicolas Ferreb1d14042019-01-29 17:49:12 +01002256 if (slot_data->bus_width >= 8)
2257 mmc->caps |= MMC_CAP_8_BIT_DATA;
2258 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002259
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002260 if (atmci_get_version(host) < 0x200) {
2261 mmc->max_segs = 256;
2262 mmc->max_blk_size = 4095;
2263 mmc->max_blk_count = 256;
2264 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2265 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2266 } else {
2267 mmc->max_segs = 64;
2268 mmc->max_req_size = 32768 * 512;
2269 mmc->max_blk_size = 32768;
2270 mmc->max_blk_count = 512;
2271 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002272
2273 /* Assume card is present initially */
2274 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2275 if (gpio_is_valid(slot->detect_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302276 if (devm_gpio_request(&host->pdev->dev, slot->detect_pin,
2277 "mmc_detect")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002278 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2279 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002280 } else if (gpio_get_value(slot->detect_pin) ^
2281 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002282 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2283 }
2284 }
2285
Timo Kokkonen76d55562014-11-03 13:12:59 +02002286 if (!gpio_is_valid(slot->detect_pin)) {
2287 if (slot_data->non_removable)
2288 mmc->caps |= MMC_CAP_NONREMOVABLE;
2289 else
2290 mmc->caps |= MMC_CAP_NEEDS_POLL;
2291 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002292
2293 if (gpio_is_valid(slot->wp_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302294 if (devm_gpio_request(&host->pdev->dev, slot->wp_pin,
2295 "mmc_wp")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002296 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2297 slot->wp_pin = -EBUSY;
2298 }
2299 }
2300
2301 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002302 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002303 mmc_add_host(mmc);
2304
2305 if (gpio_is_valid(slot->detect_pin)) {
2306 int ret;
2307
Kees Cook2ee4f622017-10-24 08:03:45 -07002308 timer_setup(&slot->detect_timer, atmci_detect_change, 0);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002309
2310 ret = request_irq(gpio_to_irq(slot->detect_pin),
2311 atmci_detect_interrupt,
2312 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2313 "mmc-detect", slot);
2314 if (ret) {
2315 dev_dbg(&mmc->class_dev,
2316 "could not request IRQ %d for detect pin\n",
2317 gpio_to_irq(slot->detect_pin));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002318 slot->detect_pin = -EBUSY;
2319 }
2320 }
2321
2322 atmci_init_debugfs(slot);
2323
2324 return 0;
2325}
2326
Arnd Bergmann5fef3652014-09-26 21:34:58 +02002327static void atmci_cleanup_slot(struct atmel_mci_slot *slot,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002328 unsigned int id)
2329{
2330 /* Debugfs stuff is cleaned up by mmc core */
2331
2332 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2333 smp_wmb();
2334
2335 mmc_remove_host(slot->mmc);
2336
2337 if (gpio_is_valid(slot->detect_pin)) {
2338 int pin = slot->detect_pin;
2339
2340 free_irq(gpio_to_irq(pin), slot);
2341 del_timer_sync(&slot->detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002342 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002343
2344 slot->host->slot[id] = NULL;
2345 mmc_free_host(slot->mmc);
2346}
2347
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002348static int atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002349{
Peter Ujfalusi55033012019-11-13 11:36:15 +02002350 host->dma.chan = dma_request_chan(&host->pdev->dev, "rxtx");
Mans Rullgard74843782016-01-09 12:45:10 +00002351
2352 if (PTR_ERR(host->dma.chan) == -ENODEV) {
2353 struct mci_platform_data *pdata = host->pdev->dev.platform_data;
2354 dma_cap_mask_t mask;
2355
Brent Taylor93c77d22016-03-13 00:25:31 -06002356 if (!pdata || !pdata->dma_filter)
Mans Rullgard74843782016-01-09 12:45:10 +00002357 return -ENODEV;
2358
2359 dma_cap_zero(mask);
2360 dma_cap_set(DMA_SLAVE, mask);
2361
2362 host->dma.chan = dma_request_channel(mask, pdata->dma_filter,
2363 pdata->dma_slave);
2364 if (!host->dma.chan)
2365 host->dma.chan = ERR_PTR(-ENODEV);
2366 }
2367
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002368 if (IS_ERR(host->dma.chan))
2369 return PTR_ERR(host->dma.chan);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002370
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002371 dev_info(&host->pdev->dev, "using %s for DMA transfers\n",
2372 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302373
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002374 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2375 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2376 host->dma_conf.src_maxburst = 1;
2377 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2378 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2379 host->dma_conf.dst_maxburst = 1;
2380 host->dma_conf.device_fc = false;
2381
2382 return 0;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002383}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002384
Ludovic Desroches796211b2011-08-11 15:25:44 +00002385/*
2386 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2387 * HSMCI provides DMA support and a new config register but no more supports
2388 * PDC.
2389 */
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002390static void atmci_get_cap(struct atmel_mci *host)
Ludovic Desroches796211b2011-08-11 15:25:44 +00002391{
2392 unsigned int version;
2393
2394 version = atmci_get_version(host);
2395 dev_info(&host->pdev->dev,
2396 "version: 0x%x\n", version);
2397
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002398 host->caps.has_dma_conf_reg = 0;
Andy Shevchenkoef4b1602017-05-09 20:21:17 +03002399 host->caps.has_pdc = 1;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002400 host->caps.has_cfg_reg = 0;
2401 host->caps.has_cstor_reg = 0;
2402 host->caps.has_highspeed = 0;
2403 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002404 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002405 host->caps.has_bad_data_ordering = 1;
2406 host->caps.need_reset_after_xfer = 1;
2407 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002408 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002409
2410 /* keep only major version number */
2411 switch (version & 0xf00) {
Nicolas Ferre215ba392014-06-12 09:47:45 +02002412 case 0x600:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002413 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002414 host->caps.has_odd_clk_div = 1;
Gustavo A. R. Silva7789a982019-07-28 19:01:23 -05002415 /* Fall through */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002416 case 0x400:
2417 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002418 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002419 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002420 host->caps.has_cfg_reg = 1;
2421 host->caps.has_cstor_reg = 1;
2422 host->caps.has_highspeed = 1;
Gustavo A. R. Silva7789a982019-07-28 19:01:23 -05002423 /* Fall through */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002424 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002425 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002426 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002427 host->caps.need_notbusy_for_read_ops = 1;
Gustavo A. R. Silva7789a982019-07-28 19:01:23 -05002428 /* Fall through */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002429 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002430 host->caps.has_bad_data_ordering = 0;
2431 host->caps.need_reset_after_xfer = 0;
Gustavo A. R. Silva7789a982019-07-28 19:01:23 -05002432 /* Fall through */
Ludovic Desroches24011f32012-05-16 15:26:00 +02002433 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002434 break;
2435 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002436 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002437 dev_warn(&host->pdev->dev,
2438 "Unmanaged mci version, set minimum capabilities\n");
2439 break;
2440 }
2441}
Dan Williams74465b42009-01-06 11:38:16 -07002442
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002443static int atmci_probe(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002444{
2445 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002446 struct atmel_mci *host;
2447 struct resource *regs;
2448 unsigned int nr_slots;
2449 int irq;
Pramod Gurav528bc782014-09-23 15:50:06 +05302450 int ret, i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002451
2452 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2453 if (!regs)
2454 return -ENXIO;
2455 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002456 if (!pdata) {
2457 pdata = atmci_of_init(pdev);
2458 if (IS_ERR(pdata)) {
2459 dev_err(&pdev->dev, "platform data not available\n");
2460 return PTR_ERR(pdata);
2461 }
2462 }
2463
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002464 irq = platform_get_irq(pdev, 0);
2465 if (irq < 0)
2466 return irq;
2467
Pramod Gurav7bca6462014-09-23 18:21:48 +05302468 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002469 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002470 return -ENOMEM;
2471
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002472 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002473 spin_lock_init(&host->lock);
2474 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002475
Pramod Gurav7bca6462014-09-23 18:21:48 +05302476 host->mck = devm_clk_get(&pdev->dev, "mci_clk");
2477 if (IS_ERR(host->mck))
2478 return PTR_ERR(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002479
Pramod Gurav7bca6462014-09-23 18:21:48 +05302480 host->regs = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002481 if (!host->regs)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302482 return -ENOMEM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002483
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002484 ret = clk_prepare_enable(host->mck);
2485 if (ret)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302486 return ret;
2487
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002488 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002489 host->bus_hz = clk_get_rate(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002490
2491 host->mapbase = regs->start;
2492
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002493 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002494
Kay Sievers89c8aa22009-02-02 21:08:30 +01002495 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Wenyou Yangae552ab2014-10-30 12:00:41 +08002496 if (ret) {
2497 clk_disable_unprepare(host->mck);
Pramod Gurav7bca6462014-09-23 18:21:48 +05302498 return ret;
Wenyou Yangae552ab2014-10-30 12:00:41 +08002499 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002500
Ludovic Desroches796211b2011-08-11 15:25:44 +00002501 /* Get MCI capabilities and set operations according to it */
2502 atmci_get_cap(host);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002503 ret = atmci_configure_dma(host);
2504 if (ret == -EPROBE_DEFER)
2505 goto err_dma_probe_defer;
2506 if (ret == 0) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002507 host->prepare_data = &atmci_prepare_data_dma;
2508 host->submit_data = &atmci_submit_data_dma;
2509 host->stop_transfer = &atmci_stop_transfer_dma;
2510 } else if (host->caps.has_pdc) {
2511 dev_info(&pdev->dev, "using PDC\n");
2512 host->prepare_data = &atmci_prepare_data_pdc;
2513 host->submit_data = &atmci_submit_data_pdc;
2514 host->stop_transfer = &atmci_stop_transfer_pdc;
2515 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002516 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002517 host->prepare_data = &atmci_prepare_data;
2518 host->submit_data = &atmci_submit_data;
2519 host->stop_transfer = &atmci_stop_transfer;
2520 }
2521
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002522 platform_set_drvdata(pdev, host);
2523
Kees Cook2ee4f622017-10-24 08:03:45 -07002524 timer_setup(&host->timer, atmci_timeout_timer, 0);
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002525
Wenyou Yangae552ab2014-10-30 12:00:41 +08002526 pm_runtime_get_noresume(&pdev->dev);
2527 pm_runtime_set_active(&pdev->dev);
2528 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_DELAY);
2529 pm_runtime_use_autosuspend(&pdev->dev);
2530 pm_runtime_enable(&pdev->dev);
2531
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002532 /* We need at least one slot to succeed */
2533 nr_slots = 0;
2534 ret = -ENODEV;
2535 if (pdata->slot[0].bus_width) {
2536 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002537 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002538 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002539 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002540 host->buf_size = host->slot[0]->mmc->max_req_size;
2541 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002542 }
2543 if (pdata->slot[1].bus_width) {
2544 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002545 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002546 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002547 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002548 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2549 host->buf_size =
2550 host->slot[1]->mmc->max_req_size;
2551 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002552 }
2553
Rob Emanuele04d699c2009-09-22 16:45:19 -07002554 if (!nr_slots) {
2555 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002556 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002557 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002558
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002559 if (!host->caps.has_rwproof) {
2560 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2561 &host->buf_phys_addr,
2562 GFP_KERNEL);
2563 if (!host->buffer) {
2564 ret = -ENOMEM;
2565 dev_err(&pdev->dev, "buffer allocation failed\n");
Pramod Gurav528bc782014-09-23 15:50:06 +05302566 goto err_dma_alloc;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002567 }
2568 }
2569
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002570 dev_info(&pdev->dev,
2571 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2572 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002573
Wenyou Yangae552ab2014-10-30 12:00:41 +08002574 pm_runtime_mark_last_busy(&host->pdev->dev);
2575 pm_runtime_put_autosuspend(&pdev->dev);
2576
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002577 return 0;
2578
Pramod Gurav528bc782014-09-23 15:50:06 +05302579err_dma_alloc:
2580 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2581 if (host->slot[i])
2582 atmci_cleanup_slot(host->slot[i], i);
2583 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002584err_init_slot:
Wenyou Yangae552ab2014-10-30 12:00:41 +08002585 clk_disable_unprepare(host->mck);
2586
2587 pm_runtime_disable(&pdev->dev);
2588 pm_runtime_put_noidle(&pdev->dev);
2589
Pramod Gurav528bc782014-09-23 15:50:06 +05302590 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002591 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002592 dma_release_channel(host->dma.chan);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002593err_dma_probe_defer:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002594 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002595 return ret;
2596}
2597
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002598static int atmci_remove(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002599{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002600 struct atmel_mci *host = platform_get_drvdata(pdev);
2601 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002602
Wenyou Yangae552ab2014-10-30 12:00:41 +08002603 pm_runtime_get_sync(&pdev->dev);
2604
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002605 if (host->buffer)
2606 dma_free_coherent(&pdev->dev, host->buf_size,
2607 host->buffer, host->buf_phys_addr);
2608
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002609 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002610 if (host->slot[i])
2611 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002612 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002613
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002614 atmci_writel(host, ATMCI_IDR, ~0UL);
2615 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2616 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002617
Pramod Gurav528bc782014-09-23 15:50:06 +05302618 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002619 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002620 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002621
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002622 free_irq(platform_get_irq(pdev, 0), host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002623
Wenyou Yangae552ab2014-10-30 12:00:41 +08002624 clk_disable_unprepare(host->mck);
2625
2626 pm_runtime_disable(&pdev->dev);
2627 pm_runtime_put_noidle(&pdev->dev);
2628
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002629 return 0;
2630}
2631
Wenyou Yangae552ab2014-10-30 12:00:41 +08002632#ifdef CONFIG_PM
2633static int atmci_runtime_suspend(struct device *dev)
2634{
2635 struct atmel_mci *host = dev_get_drvdata(dev);
2636
2637 clk_disable_unprepare(host->mck);
2638
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002639 pinctrl_pm_select_sleep_state(dev);
2640
Wenyou Yangae552ab2014-10-30 12:00:41 +08002641 return 0;
2642}
2643
2644static int atmci_runtime_resume(struct device *dev)
2645{
2646 struct atmel_mci *host = dev_get_drvdata(dev);
2647
Ulf Hansson6986ee32019-12-06 18:08:19 +01002648 pinctrl_select_default_state(dev);
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002649
Wenyou Yangae552ab2014-10-30 12:00:41 +08002650 return clk_prepare_enable(host->mck);
2651}
2652#endif
2653
2654static const struct dev_pm_ops atmci_dev_pm_ops = {
2655 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2656 pm_runtime_force_resume)
Ludovic Desrochesc3cb6ba2014-12-13 00:44:11 +01002657 SET_RUNTIME_PM_OPS(atmci_runtime_suspend, atmci_runtime_resume, NULL)
Wenyou Yangae552ab2014-10-30 12:00:41 +08002658};
2659
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002660static struct platform_driver atmci_driver = {
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002661 .probe = atmci_probe,
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002662 .remove = atmci_remove,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002663 .driver = {
2664 .name = "atmel_mci",
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002665 .of_match_table = of_match_ptr(atmci_dt_ids),
Wenyou Yangae552ab2014-10-30 12:00:41 +08002666 .pm = &atmci_dev_pm_ops,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002667 },
2668};
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002669module_platform_driver(atmci_driver);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002670
2671MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002672MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002673MODULE_LICENSE("GPL v2");