blob: 2d596881b70e70c24627020ee3a31f36680ec945 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * PowerPC version
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications by Dan Malek
11 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
12 *
13 * This file contains low-level support and setup for PowerPC 8xx
14 * embedded processors, including trap and interrupt dispatch.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015 */
16
Tim Abbotte7039842009-04-25 22:11:05 -040017#include <linux/init.h>
Christophe Leroy3bbd2342019-08-21 10:20:51 +000018#include <linux/magic.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070019#include <linux/pgtable.h>
Christophe Leroyf76c8f62020-05-19 05:49:13 +000020#include <linux/sizes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <asm/processor.h>
22#include <asm/page.h>
23#include <asm/mmu.h>
24#include <asm/cache.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <asm/cputable.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000029#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050030#include <asm/export.h>
Christophe Leroy1a210872018-10-19 06:55:06 +000031#include <asm/code-patching-asm.h>
Christophe Leroy0f5eb282021-04-19 15:48:09 +000032#include <asm/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
Christophe Leroy5b1c9a02021-03-12 12:50:23 +000034/*
35 * Value for the bits that have fixed value in RPN entries.
36 * Also used for tagging DAR for DTLBerror.
37 */
38#define RPN_PATTERN 0x00f0
39
Christophe Leroy8a23fdec2019-04-30 12:38:50 +000040#include "head_32.h"
41
Christophe Leroyc8bef102020-05-19 05:49:20 +000042.macro compare_to_kernel_boundary scratch, addr
LEROY Christopheeeba1f72015-04-20 07:54:46 +020043#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020044/* By simply checking Address >= 0x80000000, we know if its a kernel address */
Christophe Leroyc8bef102020-05-19 05:49:20 +000045 not. \scratch, \addr
46#else
47 rlwinm \scratch, \addr, 16, 0xfff8
48 cmpli cr0, \scratch, PAGE_OFFSET@h
LEROY Christopheeeba1f72015-04-20 07:54:46 +020049#endif
Christophe Leroyc8bef102020-05-19 05:49:20 +000050.endm
LEROY Christopheeeba1f72015-04-20 07:54:46 +020051
Christophe Leroy4b9142862016-12-07 08:47:28 +010052#define PAGE_SHIFT_512K 19
53#define PAGE_SHIFT_8M 23
54
Tim Abbotte7039842009-04-25 22:11:05 -040055 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050056_ENTRY(_stext);
57_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
59/* MPC8xx
60 * This port was done on an MBX board with an 860. Right now I only
61 * support an ELF compressed (zImage) boot from EPPC-Bug because the
62 * code there loads up some registers before calling us:
63 * r3: ptr to board info data
64 * r4: initrd_start or if no initrd then 0
65 * r5: initrd_end - unused if r4 is 0
66 * r6: Start of command line string
67 * r7: End of command line string
68 *
69 * I decided to use conditional compilation instead of checking PVR and
70 * adding more processor specific branches around code I don't need.
71 * Since this is an embedded processor, I also appreciate any memory
72 * savings I can get.
73 *
74 * The MPC8xx does not have any BATs, but it supports large page sizes.
75 * We first initialize the MMU to support 8M byte pages, then load one
76 * entry into each of the instruction and data TLBs to map the first
77 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
78 * the "internal" processor registers before MMU_init is called.
79 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100080 * -- Dan
81 */
82 .globl __start
83__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000084 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100085
86 /* We have to turn on the MMU right away so we get cache modes
87 * set correctly.
88 */
89 bl initial_mmu
90
91/* We now have the lower 8 Meg mapped into TLB entries, and the caches
92 * ready to work.
93 */
94
95turn_on_mmu:
96 mfmsr r0
97 ori r0,r0,MSR_DR|MSR_IR
98 mtspr SPRN_SRR1,r0
99 lis r0,start_here@h
100 ori r0,r0,start_here@l
101 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000102 rfi /* enables MMU */
103
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000104
105#ifdef CONFIG_PERF_EVENTS
106 .align 4
107
108 .globl itlb_miss_counter
109itlb_miss_counter:
110 .space 4
111
112 .globl dtlb_miss_counter
113dtlb_miss_counter:
114 .space 4
115
116 .globl instruction_counter
117instruction_counter:
118 .space 4
119#endif
120
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000121/* System reset */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000122 EXCEPTION(INTERRUPT_SYSTEM_RESET, Reset, system_reset_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000123
124/* Machine check */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000125 START_EXCEPTION(INTERRUPT_MACHINE_CHECK, MachineCheck)
126 EXCEPTION_PROLOG INTERRUPT_MACHINE_CHECK MachineCheck handle_dar_dsisr=1
Christophe Leroy4c0104a2021-03-12 12:50:41 +0000127 prepare_transfer_to_handler
128 bl machine_check_exception
129 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000130
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000131/* External interrupt */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000132 EXCEPTION(INTERRUPT_EXTERNAL, HardwareInterrupt, do_IRQ)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000133
134/* Alignment exception */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000135 START_EXCEPTION(INTERRUPT_ALIGNMENT, Alignment)
136 EXCEPTION_PROLOG INTERRUPT_ALIGNMENT Alignment handle_dar_dsisr=1
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000137 prepare_transfer_to_handler
138 bl alignment_exception
139 REST_NVGPRS(r1)
140 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141
142/* Program check exception */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000143 START_EXCEPTION(INTERRUPT_PROGRAM, ProgramCheck)
144 EXCEPTION_PROLOG INTERRUPT_PROGRAM ProgramCheck
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000145 prepare_transfer_to_handler
146 bl program_check_exception
147 REST_NVGPRS(r1)
148 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150/* Decrementer */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000151 EXCEPTION(INTERRUPT_DECREMENTER, Decrementer, timer_interrupt)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000152
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000153/* System call */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000154 START_EXCEPTION(INTERRUPT_SYSCALL, SystemCall)
155 SYSCALL_ENTRY INTERRUPT_SYSCALL
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156
157/* Single step - not used on 601 */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000158 EXCEPTION(INTERRUPT_TRACE, SingleStep, single_step_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000159
160/* On the MPC8xx, this is a software emulation interrupt. It occurs
161 * for all unimplemented and illegal instructions.
162 */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000163 START_EXCEPTION(INTERRUPT_SOFT_EMU_8xx, SoftEmu)
164 EXCEPTION_PROLOG INTERRUPT_SOFT_EMU_8xx SoftEmu
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000165 prepare_transfer_to_handler
166 bl emulation_assist_interrupt
167 REST_NVGPRS(r1)
168 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000170/*
171 * For the MPC8xx, this is a software tablewalk to load the instruction
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000172 * TLB. The task switch loads the M_TWB register with the pointer to the first
LEROY Christophecbc130f2014-09-19 10:36:08 +0200173 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174 * If we discover there is no second level table (value is zero) or if there
175 * is an invalid pte, we load that into the TLB, which causes another fault
176 * into the TLB Error interrupt where we can handle such problems.
177 * We have to use the MD_xxx registers for the tablewalk because the
178 * equivalent MI_xxx registers only perform the attribute functions.
179 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200180
181#ifdef CONFIG_8xx_CPU15
Christophe Leroy576e02b2020-11-24 15:24:56 +0000182#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp) \
183 addi tmp, addr, PAGE_SIZE; \
184 tlbie tmp; \
185 addi tmp, addr, -PAGE_SIZE; \
186 tlbie tmp
LEROY Christophe90883a82015-04-20 07:54:38 +0200187#else
Christophe Leroy576e02b2020-11-24 15:24:56 +0000188#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp)
LEROY Christophe90883a82015-04-20 07:54:38 +0200189#endif
190
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000191 START_EXCEPTION(INTERRUPT_INST_TLB_MISS_8xx, InstructionTLBMiss)
Christophe Leroya314ea52020-11-24 15:24:57 +0000192 mtspr SPRN_SPRG_SCRATCH2, r10
193 mtspr SPRN_M_TW, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194
195 /* If we are faulting a kernel address, we have to use the
196 * kernel page tables.
197 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200198 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
Christophe Leroy576e02b2020-11-24 15:24:56 +0000199 INVALIDATE_ADJACENT_PAGES_CPU15(r10, r11)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000200 mtspr SPRN_MD_EPN, r10
Christophe Leroybccc5892020-11-24 15:24:55 +0000201#ifdef CONFIG_MODULES
Christophe Leroy74fabca2018-11-29 14:07:24 +0000202 mfcr r11
Christophe Leroyc8bef102020-05-19 05:49:20 +0000203 compare_to_kernel_boundary r10, r10
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200204#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000205 mfspr r10, SPRN_M_TWB /* Get level 1 table */
Christophe Leroybccc5892020-11-24 15:24:55 +0000206#ifdef CONFIG_MODULES
Christophe Leroyc8a12702017-07-12 12:08:47 +0200207 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000208 rlwinm r10, r10, 0, 20, 31
209 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002103:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000211 mtcr r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100212#endif
Christophe Leroya891c432020-05-19 05:49:08 +0000213 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Christophe Leroya891c432020-05-19 05:49:08 +0000214 mtspr SPRN_MD_TWC, r11
Christophe Leroya891c432020-05-19 05:49:08 +0000215 mfspr r10, SPRN_MD_TWC
216 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000217 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000218 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
219 mtspr SPRN_MI_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100221 * Software indicator bits 20 and 23 must be clear.
222 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000223 * set. All other Linux PTE bits control the behavior
224 * of the MMU.
225 */
Christophe Leroya4031afb92020-02-09 18:14:42 +0000226 rlwinm r10, r10, 0, ~0x0f00 /* Clear bits 20-23 */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000227 rlwimi r10, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
228 ori r10, r10, RPN_PATTERN | 0x200 /* Set 22 and 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100229 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000231 /* Restore registers */
Christophe Leroya314ea52020-11-24 15:24:57 +00002320: mfspr r10, SPRN_SPRG_SCRATCH2
233 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100234 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000235 patch_site 0b, patch__itlbmiss_exit_1
236
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100237#ifdef CONFIG_PERF_EVENTS
Christophe Leroy709cf192018-10-19 06:55:08 +0000238 patch_site 0f, patch__itlbmiss_perf
Christophe Leroy8cfe4f52018-11-29 14:07:11 +00002390: lwz r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
240 addi r10, r10, 1
241 stw r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroya314ea52020-11-24 15:24:57 +0000242 mfspr r10, SPRN_SPRG_SCRATCH2
243 mfspr r11, SPRN_M_TW
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244 rfi
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000245#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000247 START_EXCEPTION(INTERRUPT_DATA_TLB_MISS_8xx, DataStoreTLBMiss)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000248 mtspr SPRN_SPRG_SCRATCH2, r10
Christophe Leroy6edc3182019-12-21 08:32:31 +0000249 mtspr SPRN_M_TW, r11
Christophe Leroy74fabca2018-11-29 14:07:24 +0000250 mfcr r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251
252 /* If we are faulting a kernel address, we have to use the
253 * kernel page tables.
254 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200255 mfspr r10, SPRN_MD_EPN
Christophe Leroyc8bef102020-05-19 05:49:20 +0000256 compare_to_kernel_boundary r10, r10
Christophe Leroy74fabca2018-11-29 14:07:24 +0000257 mfspr r10, SPRN_M_TWB /* Get level 1 table */
258 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000259 rlwinm r10, r10, 0, 20, 31
260 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002613:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000262 mtcr r11
263 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000265 mtspr SPRN_MD_TWC, r11
266 mfspr r10, SPRN_MD_TWC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000268
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000269 /* Insert Guarded and Accessed flags into the TWC from the Linux PTE.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100270 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000271 * I got that right :-). It will be better when we can put
272 * this into the Linux pgd/pmd and load it in the operation
273 * above.
274 */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000275 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000276 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
Christophe Leroy2a45add2018-01-12 13:45:19 +0100277 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000278
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280 * Software indicator bits 24, 25, 26, and 27 must be
281 * set. All other Linux PTE bits control the behavior
282 * of the MMU.
283 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100284 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100285 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100286 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Christophe Leroy89eecd92020-11-24 15:24:58 +0000287 mtspr SPRN_DAR, r11 /* Tag DAR */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000288
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000289 /* Restore registers */
Christophe Leroy709cf192018-10-19 06:55:08 +0000290
Christophe Leroy89eecd92020-11-24 15:24:58 +00002910: mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy6edc3182019-12-21 08:32:31 +0000292 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100293 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000294 patch_site 0b, patch__dtlbmiss_exit_1
295
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000296#ifdef CONFIG_PERF_EVENTS
297 patch_site 0f, patch__dtlbmiss_perf
2980: lwz r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
299 addi r10, r10, 1
300 stw r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000301 mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000302 mfspr r11, SPRN_M_TW
303 rfi
304#endif
305
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306/* This is an instruction TLB error on the MPC8xx. This could be due
307 * to many reasons, such as executing guarded memory or illegal instruction
308 * addresses. There is nothing to do but handle a big time error fault.
309 */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000310 START_EXCEPTION(INTERRUPT_INST_TLB_ERROR_8xx, InstructionTLBError)
Christophe Leroy719e7e22021-03-12 12:50:38 +0000311 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000312 EXCEPTION_PROLOG INTERRUPT_INST_STORAGE InstructionTLBError
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000313 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
314 andis. r10,r9,SRR1_ISI_NOPT@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000315 beq+ .Litlbie
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000316 tlbie r12
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000317.Litlbie:
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000318 stw r12, _DAR(r11)
319 stw r5, _DSISR(r11)
Christophe Leroy4c0104a2021-03-12 12:50:41 +0000320 prepare_transfer_to_handler
321 bl do_page_fault
322 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000323
324/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200325 * many reasons, including a dirty update to a pte. We bail out to
326 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327 */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000328 START_EXCEPTION(INTERRUPT_DATA_TLB_ERROR_8xx, DataTLBError)
Christophe Leroy99b22912019-12-21 08:32:35 +0000329 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200330 mfspr r11, SPRN_DAR
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000331 cmpwi cr1, r11, RPN_PATTERN
332 beq- cr1, FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200333DARFixed:/* Return from dcbx instruction bug workaround */
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200334 EXCEPTION_PROLOG_1
Christophe Leroy719e7e22021-03-12 12:50:38 +0000335 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000336 EXCEPTION_PROLOG_2 INTERRUPT_DATA_STORAGE DataTLBError handle_dar_dsisr=1
Christophe Leroy7aa8dd62021-03-12 12:50:22 +0000337 lwz r4, _DAR(r11)
338 lwz r5, _DSISR(r11)
Christophe Leroy49153492017-08-08 13:59:00 +0200339 andis. r10,r5,DSISR_NOHPTE@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000340 beq+ .Ldtlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200341 tlbie r4
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000342.Ldtlbie:
Christophe Leroy4c0104a2021-03-12 12:50:41 +0000343 prepare_transfer_to_handler
344 bl do_page_fault
345 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000346
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000347#ifdef CONFIG_VMAP_STACK
Christophe Leroy99b22912019-12-21 08:32:35 +0000348 vmap_stack_overflow_exception
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000349#endif
Christophe Leroy99b22912019-12-21 08:32:35 +0000350
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351/* On the MPC8xx, these next four traps are used for development
352 * support of breakpoints and such. Someday I will get around to
353 * using them.
354 */
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000355 START_EXCEPTION(INTERRUPT_DATA_BREAKPOINT_8xx, DataBreakpoint)
Christophe Leroy99b22912019-12-21 08:32:35 +0000356 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000357 mfspr r11, SPRN_SRR0
358 cmplwi cr1, r11, (.Ldtlbie - PAGE_OFFSET)@l
359 cmplwi cr7, r11, (.Litlbie - PAGE_OFFSET)@l
360 cror 4*cr1+eq, 4*cr1+eq, 4*cr7+eq
Christophe Leroydc13b882021-03-12 12:50:29 +0000361 bne cr1, 1f
Christophe Leroy4ad86222016-11-29 09:52:15 +0100362 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100363 mfspr r10, SPRN_SPRG_SCRATCH0
364 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100365 rfi
366
Christophe Leroydc13b882021-03-12 12:50:29 +00003671: EXCEPTION_PROLOG_1
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000368 EXCEPTION_PROLOG_2 INTERRUPT_DATA_BREAKPOINT_8xx DataBreakpoint handle_dar_dsisr=1
Christophe Leroydc13b882021-03-12 12:50:29 +0000369 mfspr r4,SPRN_BAR
370 stw r4,_DAR(r11)
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000371 prepare_transfer_to_handler
372 bl do_break
373 REST_NVGPRS(r1)
374 b interrupt_return
Christophe Leroydc13b882021-03-12 12:50:29 +0000375
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100376#ifdef CONFIG_PERF_EVENTS
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000377 START_EXCEPTION(INTERRUPT_INST_BREAKPOINT_8xx, InstructionBreakpoint)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100378 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000379 lwz r10, (instruction_counter - PAGE_OFFSET)@l(0)
380 addi r10, r10, -1
381 stw r10, (instruction_counter - PAGE_OFFSET)@l(0)
Christophe Leroy75b82472016-12-15 13:42:18 +0100382 lis r10, 0xffff
383 ori r10, r10, 0x01
384 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100385 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy75b82472016-12-15 13:42:18 +0100386 rfi
387#else
Christophe Leroy0f5eb282021-04-19 15:48:09 +0000388 EXCEPTION(INTERRUPT_INST_BREAKPOINT_8xx, Trap_1d, unknown_exception)
Christophe Leroy75b82472016-12-15 13:42:18 +0100389#endif
Christophe Leroyacc142b2021-03-12 12:50:42 +0000390 EXCEPTION(0x1e00, Trap_1e, unknown_exception)
391 EXCEPTION(0x1f00, Trap_1f, unknown_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000392
Christophe Leroydc13b882021-03-12 12:50:29 +0000393 __HEAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000394 . = 0x2000
395
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000396/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
397 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200398 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000399 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000400FixupDAR:/* Entry point for dcbx workaround. */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000401 mtspr SPRN_M_TW, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000402 /* fetch instruction from memory. */
403 mfspr r10, SPRN_SRR0
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000404 mtspr SPRN_MD_EPN, r10
Christophe Leroyc8a12702017-07-12 12:08:47 +0200405 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000406 cmpli cr1, r11, PAGE_OFFSET@h
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000407 mfspr r11, SPRN_M_TWB /* Get level 1 table */
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000408 blt+ cr1, 3f
Christophe Leroy1a210872018-10-19 06:55:06 +0000409
Christophe Leroy36eb1542016-09-16 08:42:08 +0200410 /* create physical page address from effective address */
411 tophys(r11, r10)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000412 mfspr r11, SPRN_M_TWB /* Get level 1 table */
413 rlwinm r11, r11, 0, 20, 31
414 oris r11, r11, (swapper_pg_dir - PAGE_OFFSET)@ha
4153:
LEROY Christophefde5a902015-01-20 10:57:34 +0100416 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000417 mtspr SPRN_MD_TWC, r11
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000418 mtcrf 0x01, r11
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000419 mfspr r11, SPRN_MD_TWC
420 lwz r11, 0(r11) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100421 bt 28,200f /* bit 28 = Large page (8M) */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000422 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200423 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100424201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000425/* Check if it really is a dcbx instruction. */
426/* dcbt and dcbtst does not generate DTLB Misses/Errors,
427 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200428 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
429 rlwinm r10, r10, 0, 21, 5
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000430 cmpwi cr1, r10, 2028 /* Is dcbz? */
431 beq+ cr1, 142f
432 cmpwi cr1, r10, 940 /* Is dcbi? */
433 beq+ cr1, 142f
434 cmpwi cr1, r10, 108 /* Is dcbst? */
435 beq+ cr1, 144f /* Fix up store bit! */
436 cmpwi cr1, r10, 172 /* Is dcbf? */
437 beq+ cr1, 142f
438 cmpwi cr1, r10, 1964 /* Is icbi? */
439 beq+ cr1, 142f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000440141: mfspr r10,SPRN_M_TW
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200441 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000442
Christophe Leroy4b9142862016-12-07 08:47:28 +0100443200:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100444 /* concat physical page address(r11) and page offset(r10) */
445 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
446 b 201b
447
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000448144: mfspr r10, SPRN_DSISR
449 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
450 mtspr SPRN_DSISR, r10
451142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000452 mfctr r10
453 mtdar r10 /* save ctr reg in DAR */
454 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
455 addi r10, r10, 150f@l /* add start of table */
456 mtctr r10 /* load ctr with jump address */
457 xor r10, r10, r10 /* sum starts at zero */
458 bctr /* jump into table */
459150:
460 add r10, r10, r0 ;b 151f
461 add r10, r10, r1 ;b 151f
462 add r10, r10, r2 ;b 151f
463 add r10, r10, r3 ;b 151f
464 add r10, r10, r4 ;b 151f
465 add r10, r10, r5 ;b 151f
466 add r10, r10, r6 ;b 151f
467 add r10, r10, r7 ;b 151f
468 add r10, r10, r8 ;b 151f
469 add r10, r10, r9 ;b 151f
470 mtctr r11 ;b 154f /* r10 needs special handling */
471 mtctr r11 ;b 153f /* r11 needs special handling */
472 add r10, r10, r12 ;b 151f
473 add r10, r10, r13 ;b 151f
474 add r10, r10, r14 ;b 151f
475 add r10, r10, r15 ;b 151f
476 add r10, r10, r16 ;b 151f
477 add r10, r10, r17 ;b 151f
478 add r10, r10, r18 ;b 151f
479 add r10, r10, r19 ;b 151f
480 add r10, r10, r20 ;b 151f
481 add r10, r10, r21 ;b 151f
482 add r10, r10, r22 ;b 151f
483 add r10, r10, r23 ;b 151f
484 add r10, r10, r24 ;b 151f
485 add r10, r10, r25 ;b 151f
486 add r10, r10, r26 ;b 151f
487 add r10, r10, r27 ;b 151f
488 add r10, r10, r28 ;b 151f
489 add r10, r10, r29 ;b 151f
490 add r10, r10, r30 ;b 151f
491 add r10, r10, r31
492151:
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000493 rlwinm r11,r11,19,24,28 /* offset into jump table for reg RA */
494 cmpwi cr1, r11, 0
495 beq cr1, 152f /* if reg RA is zero, don't add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000496 addi r11, r11, 150b@l /* add start of table */
497 mtctr r11 /* load ctr with jump address */
498 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
499 bctr /* jump into table */
500152:
501 mfdar r11
502 mtctr r11 /* restore ctr reg from DAR */
Christophe Leroy99b22912019-12-21 08:32:35 +0000503 mfspr r11, SPRN_SPRG_THREAD
504 stw r10, DAR(r11)
505 mfspr r10, SPRN_DSISR
506 stw r10, DSISR(r11)
Christophe Leroy74fabca2018-11-29 14:07:24 +0000507 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000508 b DARFixed /* Go back to normal TLB handling */
509
510 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200511153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200512 add r10, r10, r11 /* add it */
513 mfctr r11 /* restore r11 */
514 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200515154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200516 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000517 mfctr r11 /* restore r11 */
518 b 151b
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000519
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520/*
521 * This is where the main kernel code starts.
522 */
523start_here:
524 /* ptr to current */
525 lis r2,init_task@h
526 ori r2,r2,init_task@l
527
528 /* ptr to phys current thread */
529 tophys(r4,r2)
530 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000531 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000532
533 /* stack */
534 lis r1,init_thread_union@ha
535 addi r1,r1,init_thread_union@l
Christophe Leroy3bbd2342019-08-21 10:20:51 +0000536 lis r0, STACK_END_MAGIC@h
537 ori r0, r0, STACK_END_MAGIC@l
538 stw r0, 0(r1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000539 li r0,0
540 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
541
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000542 lis r6, swapper_pg_dir@ha
543 tophys(r6,r6)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000544 mtspr SPRN_M_TWB, r6
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000545
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546 bl early_init /* We have to do this with MMU on */
547
548/*
549 * Decide what sort of machine this is and initialize the MMU.
550 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000551#ifdef CONFIG_KASAN
552 bl kasan_early_init
553#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000554 li r3,0
555 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 bl machine_init
557 bl MMU_init
558
559/*
560 * Go back to running unmapped so we can load up new values
561 * and change to using our exception vectors.
562 * On the 8xx, all we have to do is invalidate the TLB to clear
563 * the old 8M byte TLB mappings and load the page table base register.
564 */
565 /* The right way to do this would be to track it down through
566 * init's THREAD like the context switch code does, but this is
567 * easier......until someone changes init's static structures.
568 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000569 lis r4,2f@h
570 ori r4,r4,2f@l
571 tophys(r4,r4)
572 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
573 mtspr SPRN_SRR0,r4
574 mtspr SPRN_SRR1,r3
575 rfi
576/* Load up the kernel context */
5772:
Christophe Leroy136a9a02020-05-19 05:49:14 +0000578#ifdef CONFIG_PIN_TLB_IMMR
579 lis r0, MD_TWAM@h
580 oris r0, r0, 0x1f00
581 mtspr SPRN_MD_CTR, r0
582 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
583 tlbie r0
584 mtspr SPRN_MD_EPN, r0
585 LOAD_REG_IMMEDIATE(r0, MD_SVALID | MD_PS512K | MD_GUARDED)
586 mtspr SPRN_MD_TWC, r0
587 mfspr r0, SPRN_IMMR
588 rlwinm r0, r0, 0, 0xfff80000
589 ori r0, r0, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
590 _PAGE_NO_CACHE | _PAGE_PRESENT
591 mtspr SPRN_MD_RPN, r0
592 lis r0, (MD_TWAM | MD_RSV4I)@h
593 mtspr SPRN_MD_CTR, r0
594#endif
Christophe Leroy684c1662020-05-19 05:49:15 +0000595#if !defined(CONFIG_PIN_TLB_DATA) && !defined(CONFIG_PIN_TLB_IMMR)
596 lis r0, MD_TWAM@h
597 mtspr SPRN_MD_CTR, r0
598#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000599 tlbia /* Clear all TLB entries */
600 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000601
602 /* set up the PTE pointers for the Abatron bdiGDB.
603 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000604 lis r5, abatron_pteptrs@h
605 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000606 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000607 tophys(r5,r5)
Christophe Leroyfb0bdec2019-01-09 20:30:07 +0000608 lis r6, swapper_pg_dir@h
609 ori r6, r6, swapper_pg_dir@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000610 stw r6, 0(r5)
611
612/* Now turn on the MMU for real! */
613 li r4,MSR_KERNEL
614 lis r3,start_kernel@h
615 ori r3,r3,start_kernel@l
616 mtspr SPRN_SRR0,r3
617 mtspr SPRN_SRR1,r4
618 rfi /* enable MMU and jump to start_kernel */
619
620/* Set up the initial MMU state so we can do the first level of
621 * kernel initialization. This maps the first 8 MBytes of memory 1:1
622 * virtual to physical. Also, set the cache mode since that is defined
623 * by TLB entries and perform any additional mapping (like of the IMMR).
624 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200625 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000626 * these mappings is mapped by page tables.
627 */
628initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200629 li r8, 0
630 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
Christophe Leroyd3efcd32020-05-19 05:49:07 +0000631 lis r10, MD_TWAM@h
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200632 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
633
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634 tlbia /* Invalidate all TLB entries */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000635
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200636 lis r8, MI_APG_INIT@h /* Set protection modes */
637 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000638 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200639 lis r8, MD_APG_INIT@h
640 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000641 mtspr SPRN_MD_AP, r8
642
Christophe Leroy684c1662020-05-19 05:49:15 +0000643 /* Map the lower RAM (up to 32 Mbytes) into the ITLB and DTLB */
Christophe Leroye4470bd2019-02-13 16:06:21 +0000644 lis r8, MI_RSV4I@h
645 ori r8, r8, 0x1c00
Christophe Leroy684c1662020-05-19 05:49:15 +0000646 oris r12, r10, MD_RSV4I@h
647 ori r12, r12, 0x1c00
Christophe Leroye4470bd2019-02-13 16:06:21 +0000648 li r9, 4 /* up to 4 pages of 8M */
649 mtctr r9
650 lis r9, KERNELBASE@h /* Create vaddr for TLB */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000651 li r10, MI_PS8MEG | _PMD_ACCESSED | MI_SVALID
Christophe Leroye4470bd2019-02-13 16:06:21 +0000652 li r11, MI_BOOTINIT /* Create RPN for address 0 */
Christophe Leroye4470bd2019-02-13 16:06:21 +00006531:
Christophe Leroye4470bd2019-02-13 16:06:21 +0000654 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
655 addi r8, r8, 0x100
Christophe Leroye4470bd2019-02-13 16:06:21 +0000656 ori r0, r9, MI_EVALID /* Mark it valid */
657 mtspr SPRN_MI_EPN, r0
658 mtspr SPRN_MI_TWC, r10
659 mtspr SPRN_MI_RPN, r11 /* Store TLB entry */
Christophe Leroy684c1662020-05-19 05:49:15 +0000660 mtspr SPRN_MD_CTR, r12
661 addi r12, r12, 0x100
662 mtspr SPRN_MD_EPN, r0
663 mtspr SPRN_MD_TWC, r10
664 mtspr SPRN_MD_RPN, r11
Christophe Leroye4470bd2019-02-13 16:06:21 +0000665 addis r9, r9, 0x80
666 addis r11, r11, 0x80
667
Christophe Leroy684c1662020-05-19 05:49:15 +0000668 bdnz 1b
Christophe Leroye4470bd2019-02-13 16:06:21 +0000669
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000670 /* Since the cache is enabled according to the information we
671 * just loaded into the TLB, invalidate and enable the caches here.
672 * We should probably check/set other modes....later.
673 */
674 lis r8, IDC_INVALL@h
675 mtspr SPRN_IC_CST, r8
676 mtspr SPRN_DC_CST, r8
677 lis r8, IDC_ENABLE@h
678 mtspr SPRN_IC_CST, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 mtspr SPRN_DC_CST, r8
Christophe Leroy75b82472016-12-15 13:42:18 +0100680 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100681 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100682#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100683 rlwinm r8, r8, 0, ~0xc
684#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100685 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +0100686#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +0100687 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688 blr
689
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000690_GLOBAL(mmu_pin_tlb)
691 lis r9, (1f - PAGE_OFFSET)@h
692 ori r9, r9, (1f - PAGE_OFFSET)@l
693 mfmsr r10
694 mflr r11
695 li r12, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI)
696 rlwinm r0, r10, 0, ~MSR_RI
697 rlwinm r0, r0, 0, ~MSR_EE
698 mtmsr r0
699 isync
700 .align 4
701 mtspr SPRN_SRR0, r9
702 mtspr SPRN_SRR1, r12
703 rfi
7041:
705 li r5, 0
706 lis r6, MD_TWAM@h
707 mtspr SPRN_MI_CTR, r5
708 mtspr SPRN_MD_CTR, r6
709 tlbia
710
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000711 LOAD_REG_IMMEDIATE(r5, 28 << 8)
712 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000713 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000714 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
715 LOAD_REG_ADDR(r9, _sinittext)
716 li r0, 4
717 mtctr r0
718
7192: ori r0, r6, MI_EVALID
720 mtspr SPRN_MI_CTR, r5
721 mtspr SPRN_MI_EPN, r0
722 mtspr SPRN_MI_TWC, r7
723 mtspr SPRN_MI_RPN, r8
724 addi r5, r5, 0x100
725 addis r6, r6, SZ_8M@h
726 addis r8, r8, SZ_8M@h
727 cmplw r6, r9
728 bdnzt lt, 2b
729 lis r0, MI_RSV4I@h
730 mtspr SPRN_MI_CTR, r0
Christophe Leroybccc5892020-11-24 15:24:55 +0000731
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000732 LOAD_REG_IMMEDIATE(r5, 28 << 8 | MD_TWAM)
733#ifdef CONFIG_PIN_TLB_DATA
734 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000735 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000736#ifdef CONFIG_PIN_TLB_IMMR
737 li r0, 3
738#else
739 li r0, 4
740#endif
741 mtctr r0
742 cmpwi r4, 0
743 beq 4f
744 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
745 LOAD_REG_ADDR(r9, _sinittext)
746
7472: ori r0, r6, MD_EVALID
748 mtspr SPRN_MD_CTR, r5
749 mtspr SPRN_MD_EPN, r0
750 mtspr SPRN_MD_TWC, r7
751 mtspr SPRN_MD_RPN, r8
752 addi r5, r5, 0x100
753 addis r6, r6, SZ_8M@h
754 addis r8, r8, SZ_8M@h
755 cmplw r6, r9
756 bdnzt lt, 2b
757
Christophe Leroyc12ab8d2021-10-29 17:10:45 +02007584: LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
Christophe Leroyf76c8f62020-05-19 05:49:13 +00007592: ori r0, r6, MD_EVALID
760 mtspr SPRN_MD_CTR, r5
761 mtspr SPRN_MD_EPN, r0
762 mtspr SPRN_MD_TWC, r7
763 mtspr SPRN_MD_RPN, r8
764 addi r5, r5, 0x100
765 addis r6, r6, SZ_8M@h
766 addis r8, r8, SZ_8M@h
767 cmplw r6, r3
768 bdnzt lt, 2b
769#endif
770#ifdef CONFIG_PIN_TLB_IMMR
771 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000772 LOAD_REG_IMMEDIATE(r7, MD_SVALID | MD_PS512K | MD_GUARDED | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000773 mfspr r8, SPRN_IMMR
774 rlwinm r8, r8, 0, 0xfff80000
775 ori r8, r8, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
776 _PAGE_NO_CACHE | _PAGE_PRESENT
777 mtspr SPRN_MD_CTR, r5
778 mtspr SPRN_MD_EPN, r0
779 mtspr SPRN_MD_TWC, r7
780 mtspr SPRN_MD_RPN, r8
781#endif
782#if defined(CONFIG_PIN_TLB_IMMR) || defined(CONFIG_PIN_TLB_DATA)
783 lis r0, (MD_RSV4I | MD_TWAM)@h
784 mtspr SPRN_MI_CTR, r0
785#endif
786 mtspr SPRN_SRR1, r10
787 mtspr SPRN_SRR0, r11
788 rfi