blob: d16d0ec71bb2bd0de4a467756f5ca7a3467bb027 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * PowerPC version
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications by Dan Malek
11 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
12 *
13 * This file contains low-level support and setup for PowerPC 8xx
14 * embedded processors, including trap and interrupt dispatch.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015 */
16
Tim Abbotte7039842009-04-25 22:11:05 -040017#include <linux/init.h>
Christophe Leroy3bbd2342019-08-21 10:20:51 +000018#include <linux/magic.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070019#include <linux/pgtable.h>
Christophe Leroyf76c8f62020-05-19 05:49:13 +000020#include <linux/sizes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <asm/processor.h>
22#include <asm/page.h>
23#include <asm/mmu.h>
24#include <asm/cache.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <asm/cputable.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000029#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050030#include <asm/export.h>
Christophe Leroy1a210872018-10-19 06:55:06 +000031#include <asm/code-patching-asm.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032
Christophe Leroy5b1c9a02021-03-12 12:50:23 +000033/*
34 * Value for the bits that have fixed value in RPN entries.
35 * Also used for tagging DAR for DTLBerror.
36 */
37#define RPN_PATTERN 0x00f0
38
Christophe Leroy8a23fdec2019-04-30 12:38:50 +000039#include "head_32.h"
40
Christophe Leroyc8bef102020-05-19 05:49:20 +000041.macro compare_to_kernel_boundary scratch, addr
LEROY Christopheeeba1f72015-04-20 07:54:46 +020042#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020043/* By simply checking Address >= 0x80000000, we know if its a kernel address */
Christophe Leroyc8bef102020-05-19 05:49:20 +000044 not. \scratch, \addr
45#else
46 rlwinm \scratch, \addr, 16, 0xfff8
47 cmpli cr0, \scratch, PAGE_OFFSET@h
LEROY Christopheeeba1f72015-04-20 07:54:46 +020048#endif
Christophe Leroyc8bef102020-05-19 05:49:20 +000049.endm
LEROY Christopheeeba1f72015-04-20 07:54:46 +020050
Christophe Leroy4b9142862016-12-07 08:47:28 +010051#define PAGE_SHIFT_512K 19
52#define PAGE_SHIFT_8M 23
53
Tim Abbotte7039842009-04-25 22:11:05 -040054 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050055_ENTRY(_stext);
56_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057
58/* MPC8xx
59 * This port was done on an MBX board with an 860. Right now I only
60 * support an ELF compressed (zImage) boot from EPPC-Bug because the
61 * code there loads up some registers before calling us:
62 * r3: ptr to board info data
63 * r4: initrd_start or if no initrd then 0
64 * r5: initrd_end - unused if r4 is 0
65 * r6: Start of command line string
66 * r7: End of command line string
67 *
68 * I decided to use conditional compilation instead of checking PVR and
69 * adding more processor specific branches around code I don't need.
70 * Since this is an embedded processor, I also appreciate any memory
71 * savings I can get.
72 *
73 * The MPC8xx does not have any BATs, but it supports large page sizes.
74 * We first initialize the MMU to support 8M byte pages, then load one
75 * entry into each of the instruction and data TLBs to map the first
76 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
77 * the "internal" processor registers before MMU_init is called.
78 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079 * -- Dan
80 */
81 .globl __start
82__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000083 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084
85 /* We have to turn on the MMU right away so we get cache modes
86 * set correctly.
87 */
88 bl initial_mmu
89
90/* We now have the lower 8 Meg mapped into TLB entries, and the caches
91 * ready to work.
92 */
93
94turn_on_mmu:
95 mfmsr r0
96 ori r0,r0,MSR_DR|MSR_IR
97 mtspr SPRN_SRR1,r0
98 lis r0,start_here@h
99 ori r0,r0,start_here@l
100 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101 rfi /* enables MMU */
102
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000103
104#ifdef CONFIG_PERF_EVENTS
105 .align 4
106
107 .globl itlb_miss_counter
108itlb_miss_counter:
109 .space 4
110
111 .globl dtlb_miss_counter
112dtlb_miss_counter:
113 .space 4
114
115 .globl instruction_counter
116instruction_counter:
117 .space 4
118#endif
119
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120/* System reset */
Christophe Leroyf3079392016-09-05 08:42:31 +0200121 EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122
123/* Machine check */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000124 START_EXCEPTION(0x200, MachineCheck)
Christophe Leroy99b22912019-12-21 08:32:35 +0000125 EXCEPTION_PROLOG handle_dar_dsisr=1
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000126 addi r3,r1,STACK_FRAME_OVERHEAD
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000127 EXC_XFER_STD(0x200, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000129/* External interrupt */
130 EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
131
132/* Alignment exception */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000133 START_EXCEPTION(0x600, Alignment)
Christophe Leroy99b22912019-12-21 08:32:35 +0000134 EXCEPTION_PROLOG handle_dar_dsisr=1
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000135 addi r3,r1,STACK_FRAME_OVERHEAD
Christophe Leroydc13b882021-03-12 12:50:29 +0000136 EXC_XFER_STD(0x600, alignment_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000137
138/* Program check exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000139 EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000140
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141/* Decrementer */
142 EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
143
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000144/* System call */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000145 START_EXCEPTION(0xc00, SystemCall)
Christophe Leroyb86fb882019-04-30 12:39:02 +0000146 SYSCALL_ENTRY 0xc00
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147
148/* Single step - not used on 601 */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000149 EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150
151/* On the MPC8xx, this is a software emulation interrupt. It occurs
152 * for all unimplemented and illegal instructions.
153 */
Christophe Leroy903178d2021-02-05 08:56:13 +0000154 EXCEPTION(0x1000, SoftEmu, emulation_assist_interrupt, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000155
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156/*
157 * For the MPC8xx, this is a software tablewalk to load the instruction
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000158 * TLB. The task switch loads the M_TWB register with the pointer to the first
LEROY Christophecbc130f2014-09-19 10:36:08 +0200159 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000160 * If we discover there is no second level table (value is zero) or if there
161 * is an invalid pte, we load that into the TLB, which causes another fault
162 * into the TLB Error interrupt where we can handle such problems.
163 * We have to use the MD_xxx registers for the tablewalk because the
164 * equivalent MI_xxx registers only perform the attribute functions.
165 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200166
167#ifdef CONFIG_8xx_CPU15
Christophe Leroy576e02b2020-11-24 15:24:56 +0000168#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp) \
169 addi tmp, addr, PAGE_SIZE; \
170 tlbie tmp; \
171 addi tmp, addr, -PAGE_SIZE; \
172 tlbie tmp
LEROY Christophe90883a82015-04-20 07:54:38 +0200173#else
Christophe Leroy576e02b2020-11-24 15:24:56 +0000174#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp)
LEROY Christophe90883a82015-04-20 07:54:38 +0200175#endif
176
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000177 START_EXCEPTION(0x1100, InstructionTLBMiss)
Christophe Leroya314ea52020-11-24 15:24:57 +0000178 mtspr SPRN_SPRG_SCRATCH2, r10
179 mtspr SPRN_M_TW, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000180
181 /* If we are faulting a kernel address, we have to use the
182 * kernel page tables.
183 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200184 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
Christophe Leroy576e02b2020-11-24 15:24:56 +0000185 INVALIDATE_ADJACENT_PAGES_CPU15(r10, r11)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000186 mtspr SPRN_MD_EPN, r10
Christophe Leroybccc5892020-11-24 15:24:55 +0000187#ifdef CONFIG_MODULES
Christophe Leroy74fabca2018-11-29 14:07:24 +0000188 mfcr r11
Christophe Leroyc8bef102020-05-19 05:49:20 +0000189 compare_to_kernel_boundary r10, r10
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200190#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000191 mfspr r10, SPRN_M_TWB /* Get level 1 table */
Christophe Leroybccc5892020-11-24 15:24:55 +0000192#ifdef CONFIG_MODULES
Christophe Leroyc8a12702017-07-12 12:08:47 +0200193 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000194 rlwinm r10, r10, 0, 20, 31
195 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001963:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000197 mtcr r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100198#endif
Christophe Leroya891c432020-05-19 05:49:08 +0000199 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Christophe Leroya891c432020-05-19 05:49:08 +0000200 mtspr SPRN_MD_TWC, r11
Christophe Leroya891c432020-05-19 05:49:08 +0000201 mfspr r10, SPRN_MD_TWC
202 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000203 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000204 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
205 mtspr SPRN_MI_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100207 * Software indicator bits 20 and 23 must be clear.
208 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209 * set. All other Linux PTE bits control the behavior
210 * of the MMU.
211 */
Christophe Leroya4031afb92020-02-09 18:14:42 +0000212 rlwinm r10, r10, 0, ~0x0f00 /* Clear bits 20-23 */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000213 rlwimi r10, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
214 ori r10, r10, RPN_PATTERN | 0x200 /* Set 22 and 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100215 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000217 /* Restore registers */
Christophe Leroya314ea52020-11-24 15:24:57 +00002180: mfspr r10, SPRN_SPRG_SCRATCH2
219 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100220 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000221 patch_site 0b, patch__itlbmiss_exit_1
222
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100223#ifdef CONFIG_PERF_EVENTS
Christophe Leroy709cf192018-10-19 06:55:08 +0000224 patch_site 0f, patch__itlbmiss_perf
Christophe Leroy8cfe4f52018-11-29 14:07:11 +00002250: lwz r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
226 addi r10, r10, 1
227 stw r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroya314ea52020-11-24 15:24:57 +0000228 mfspr r10, SPRN_SPRG_SCRATCH2
229 mfspr r11, SPRN_M_TW
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230 rfi
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000231#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000233 START_EXCEPTION(0x1200, DataStoreTLBMiss)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000234 mtspr SPRN_SPRG_SCRATCH2, r10
Christophe Leroy6edc3182019-12-21 08:32:31 +0000235 mtspr SPRN_M_TW, r11
Christophe Leroy74fabca2018-11-29 14:07:24 +0000236 mfcr r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237
238 /* If we are faulting a kernel address, we have to use the
239 * kernel page tables.
240 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200241 mfspr r10, SPRN_MD_EPN
Christophe Leroyc8bef102020-05-19 05:49:20 +0000242 compare_to_kernel_boundary r10, r10
Christophe Leroy74fabca2018-11-29 14:07:24 +0000243 mfspr r10, SPRN_M_TWB /* Get level 1 table */
244 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000245 rlwinm r10, r10, 0, 20, 31
246 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002473:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000248 mtcr r11
249 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000251 mtspr SPRN_MD_TWC, r11
252 mfspr r10, SPRN_MD_TWC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000254
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000255 /* Insert Guarded and Accessed flags into the TWC from the Linux PTE.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100256 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000257 * I got that right :-). It will be better when we can put
258 * this into the Linux pgd/pmd and load it in the operation
259 * above.
260 */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000261 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000262 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
Christophe Leroy2a45add2018-01-12 13:45:19 +0100263 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266 * Software indicator bits 24, 25, 26, and 27 must be
267 * set. All other Linux PTE bits control the behavior
268 * of the MMU.
269 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100270 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100271 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100272 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Christophe Leroy89eecd92020-11-24 15:24:58 +0000273 mtspr SPRN_DAR, r11 /* Tag DAR */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000275 /* Restore registers */
Christophe Leroy709cf192018-10-19 06:55:08 +0000276
Christophe Leroy89eecd92020-11-24 15:24:58 +00002770: mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy6edc3182019-12-21 08:32:31 +0000278 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100279 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000280 patch_site 0b, patch__dtlbmiss_exit_1
281
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000282#ifdef CONFIG_PERF_EVENTS
283 patch_site 0f, patch__dtlbmiss_perf
2840: lwz r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
285 addi r10, r10, 1
286 stw r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000287 mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000288 mfspr r11, SPRN_M_TW
289 rfi
290#endif
291
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000292/* This is an instruction TLB error on the MPC8xx. This could be due
293 * to many reasons, such as executing guarded memory or illegal instruction
294 * addresses. There is nothing to do but handle a big time error fault.
295 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000296 START_EXCEPTION(0x1300, InstructionTLBError)
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100297 EXCEPTION_PROLOG
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000298 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
299 andis. r10,r9,SRR1_ISI_NOPT@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000300 beq+ .Litlbie
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000301 tlbie r12
LEROY Christophe7439b372014-09-19 10:36:06 +0200302 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000303.Litlbie:
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000304 stw r12, _DAR(r11)
305 stw r5, _DSISR(r11)
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000306 EXC_XFER_LITE(0x400, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000307
308/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200309 * many reasons, including a dirty update to a pte. We bail out to
310 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000311 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000312 START_EXCEPTION(0x1400, DataTLBError)
Christophe Leroy99b22912019-12-21 08:32:35 +0000313 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200314 mfspr r11, SPRN_DAR
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000315 cmpwi cr1, r11, RPN_PATTERN
316 beq- cr1, FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200317DARFixed:/* Return from dcbx instruction bug workaround */
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200318 EXCEPTION_PROLOG_1
Christophe Leroy99b22912019-12-21 08:32:35 +0000319 EXCEPTION_PROLOG_2 handle_dar_dsisr=1
Christophe Leroy7aa8dd62021-03-12 12:50:22 +0000320 lwz r4, _DAR(r11)
321 lwz r5, _DSISR(r11)
Christophe Leroy49153492017-08-08 13:59:00 +0200322 andis. r10,r5,DSISR_NOHPTE@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000323 beq+ .Ldtlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200324 tlbie r4
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000325.Ldtlbie:
LEROY Christophe749137a2014-09-19 10:36:07 +0200326 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
327 EXC_XFER_LITE(0x300, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000329#ifdef CONFIG_VMAP_STACK
Christophe Leroy99b22912019-12-21 08:32:35 +0000330 vmap_stack_overflow_exception
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000331#endif
Christophe Leroy99b22912019-12-21 08:32:35 +0000332
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000333/* On the MPC8xx, these next four traps are used for development
334 * support of breakpoints and such. Someday I will get around to
335 * using them.
336 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000337 START_EXCEPTION(0x1c00, DataBreakpoint)
Christophe Leroy99b22912019-12-21 08:32:35 +0000338 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000339 mfspr r11, SPRN_SRR0
340 cmplwi cr1, r11, (.Ldtlbie - PAGE_OFFSET)@l
341 cmplwi cr7, r11, (.Litlbie - PAGE_OFFSET)@l
342 cror 4*cr1+eq, 4*cr1+eq, 4*cr7+eq
Christophe Leroydc13b882021-03-12 12:50:29 +0000343 bne cr1, 1f
Christophe Leroy4ad86222016-11-29 09:52:15 +0100344 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100345 mfspr r10, SPRN_SPRG_SCRATCH0
346 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100347 rfi
348
Christophe Leroydc13b882021-03-12 12:50:29 +00003491: EXCEPTION_PROLOG_1
350 EXCEPTION_PROLOG_2 handle_dar_dsisr=1
351 addi r3,r1,STACK_FRAME_OVERHEAD
352 mfspr r4,SPRN_BAR
353 stw r4,_DAR(r11)
354 EXC_XFER_STD(0x1c00, do_break)
355
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100356#ifdef CONFIG_PERF_EVENTS
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000357 START_EXCEPTION(0x1d00, InstructionBreakpoint)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100358 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000359 lwz r10, (instruction_counter - PAGE_OFFSET)@l(0)
360 addi r10, r10, -1
361 stw r10, (instruction_counter - PAGE_OFFSET)@l(0)
Christophe Leroy75b82472016-12-15 13:42:18 +0100362 lis r10, 0xffff
363 ori r10, r10, 0x01
364 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100365 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy75b82472016-12-15 13:42:18 +0100366 rfi
367#else
Christophe Leroy642770d2019-04-30 12:38:59 +0000368 EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_STD)
Christophe Leroy75b82472016-12-15 13:42:18 +0100369#endif
Christophe Leroy642770d2019-04-30 12:38:59 +0000370 EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_STD)
371 EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000372
Christophe Leroydc13b882021-03-12 12:50:29 +0000373 __HEAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374 . = 0x2000
375
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000376/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
377 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200378 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000379 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000380FixupDAR:/* Entry point for dcbx workaround. */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000381 mtspr SPRN_M_TW, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000382 /* fetch instruction from memory. */
383 mfspr r10, SPRN_SRR0
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000384 mtspr SPRN_MD_EPN, r10
Christophe Leroyc8a12702017-07-12 12:08:47 +0200385 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000386 cmpli cr1, r11, PAGE_OFFSET@h
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000387 mfspr r11, SPRN_M_TWB /* Get level 1 table */
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000388 blt+ cr1, 3f
Christophe Leroy1a210872018-10-19 06:55:06 +0000389
Christophe Leroy36eb1542016-09-16 08:42:08 +0200390 /* create physical page address from effective address */
391 tophys(r11, r10)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000392 mfspr r11, SPRN_M_TWB /* Get level 1 table */
393 rlwinm r11, r11, 0, 20, 31
394 oris r11, r11, (swapper_pg_dir - PAGE_OFFSET)@ha
3953:
LEROY Christophefde5a902015-01-20 10:57:34 +0100396 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000397 mtspr SPRN_MD_TWC, r11
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000398 mtcrf 0x01, r11
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000399 mfspr r11, SPRN_MD_TWC
400 lwz r11, 0(r11) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100401 bt 28,200f /* bit 28 = Large page (8M) */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000402 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200403 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100404201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000405/* Check if it really is a dcbx instruction. */
406/* dcbt and dcbtst does not generate DTLB Misses/Errors,
407 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200408 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
409 rlwinm r10, r10, 0, 21, 5
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000410 cmpwi cr1, r10, 2028 /* Is dcbz? */
411 beq+ cr1, 142f
412 cmpwi cr1, r10, 940 /* Is dcbi? */
413 beq+ cr1, 142f
414 cmpwi cr1, r10, 108 /* Is dcbst? */
415 beq+ cr1, 144f /* Fix up store bit! */
416 cmpwi cr1, r10, 172 /* Is dcbf? */
417 beq+ cr1, 142f
418 cmpwi cr1, r10, 1964 /* Is icbi? */
419 beq+ cr1, 142f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000420141: mfspr r10,SPRN_M_TW
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200421 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000422
Christophe Leroy4b9142862016-12-07 08:47:28 +0100423200:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100424 /* concat physical page address(r11) and page offset(r10) */
425 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
426 b 201b
427
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000428144: mfspr r10, SPRN_DSISR
429 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
430 mtspr SPRN_DSISR, r10
431142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000432 mfctr r10
433 mtdar r10 /* save ctr reg in DAR */
434 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
435 addi r10, r10, 150f@l /* add start of table */
436 mtctr r10 /* load ctr with jump address */
437 xor r10, r10, r10 /* sum starts at zero */
438 bctr /* jump into table */
439150:
440 add r10, r10, r0 ;b 151f
441 add r10, r10, r1 ;b 151f
442 add r10, r10, r2 ;b 151f
443 add r10, r10, r3 ;b 151f
444 add r10, r10, r4 ;b 151f
445 add r10, r10, r5 ;b 151f
446 add r10, r10, r6 ;b 151f
447 add r10, r10, r7 ;b 151f
448 add r10, r10, r8 ;b 151f
449 add r10, r10, r9 ;b 151f
450 mtctr r11 ;b 154f /* r10 needs special handling */
451 mtctr r11 ;b 153f /* r11 needs special handling */
452 add r10, r10, r12 ;b 151f
453 add r10, r10, r13 ;b 151f
454 add r10, r10, r14 ;b 151f
455 add r10, r10, r15 ;b 151f
456 add r10, r10, r16 ;b 151f
457 add r10, r10, r17 ;b 151f
458 add r10, r10, r18 ;b 151f
459 add r10, r10, r19 ;b 151f
460 add r10, r10, r20 ;b 151f
461 add r10, r10, r21 ;b 151f
462 add r10, r10, r22 ;b 151f
463 add r10, r10, r23 ;b 151f
464 add r10, r10, r24 ;b 151f
465 add r10, r10, r25 ;b 151f
466 add r10, r10, r26 ;b 151f
467 add r10, r10, r27 ;b 151f
468 add r10, r10, r28 ;b 151f
469 add r10, r10, r29 ;b 151f
470 add r10, r10, r30 ;b 151f
471 add r10, r10, r31
472151:
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000473 rlwinm r11,r11,19,24,28 /* offset into jump table for reg RA */
474 cmpwi cr1, r11, 0
475 beq cr1, 152f /* if reg RA is zero, don't add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000476 addi r11, r11, 150b@l /* add start of table */
477 mtctr r11 /* load ctr with jump address */
478 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
479 bctr /* jump into table */
480152:
481 mfdar r11
482 mtctr r11 /* restore ctr reg from DAR */
Christophe Leroy99b22912019-12-21 08:32:35 +0000483 mfspr r11, SPRN_SPRG_THREAD
484 stw r10, DAR(r11)
485 mfspr r10, SPRN_DSISR
486 stw r10, DSISR(r11)
Christophe Leroy74fabca2018-11-29 14:07:24 +0000487 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000488 b DARFixed /* Go back to normal TLB handling */
489
490 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200491153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200492 add r10, r10, r11 /* add it */
493 mfctr r11 /* restore r11 */
494 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200495154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200496 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000497 mfctr r11 /* restore r11 */
498 b 151b
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000499
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000500/*
501 * This is where the main kernel code starts.
502 */
503start_here:
504 /* ptr to current */
505 lis r2,init_task@h
506 ori r2,r2,init_task@l
507
508 /* ptr to phys current thread */
509 tophys(r4,r2)
510 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000511 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512
513 /* stack */
514 lis r1,init_thread_union@ha
515 addi r1,r1,init_thread_union@l
Christophe Leroy3bbd2342019-08-21 10:20:51 +0000516 lis r0, STACK_END_MAGIC@h
517 ori r0, r0, STACK_END_MAGIC@l
518 stw r0, 0(r1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000519 li r0,0
520 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
521
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000522 lis r6, swapper_pg_dir@ha
523 tophys(r6,r6)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000524 mtspr SPRN_M_TWB, r6
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000525
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000526 bl early_init /* We have to do this with MMU on */
527
528/*
529 * Decide what sort of machine this is and initialize the MMU.
530 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000531#ifdef CONFIG_KASAN
532 bl kasan_early_init
533#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000534 li r3,0
535 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536 bl machine_init
537 bl MMU_init
538
539/*
540 * Go back to running unmapped so we can load up new values
541 * and change to using our exception vectors.
542 * On the 8xx, all we have to do is invalidate the TLB to clear
543 * the old 8M byte TLB mappings and load the page table base register.
544 */
545 /* The right way to do this would be to track it down through
546 * init's THREAD like the context switch code does, but this is
547 * easier......until someone changes init's static structures.
548 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549 lis r4,2f@h
550 ori r4,r4,2f@l
551 tophys(r4,r4)
552 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
553 mtspr SPRN_SRR0,r4
554 mtspr SPRN_SRR1,r3
555 rfi
556/* Load up the kernel context */
5572:
Christophe Leroy136a9a02020-05-19 05:49:14 +0000558#ifdef CONFIG_PIN_TLB_IMMR
559 lis r0, MD_TWAM@h
560 oris r0, r0, 0x1f00
561 mtspr SPRN_MD_CTR, r0
562 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
563 tlbie r0
564 mtspr SPRN_MD_EPN, r0
565 LOAD_REG_IMMEDIATE(r0, MD_SVALID | MD_PS512K | MD_GUARDED)
566 mtspr SPRN_MD_TWC, r0
567 mfspr r0, SPRN_IMMR
568 rlwinm r0, r0, 0, 0xfff80000
569 ori r0, r0, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
570 _PAGE_NO_CACHE | _PAGE_PRESENT
571 mtspr SPRN_MD_RPN, r0
572 lis r0, (MD_TWAM | MD_RSV4I)@h
573 mtspr SPRN_MD_CTR, r0
574#endif
Christophe Leroy684c1662020-05-19 05:49:15 +0000575#if !defined(CONFIG_PIN_TLB_DATA) && !defined(CONFIG_PIN_TLB_IMMR)
576 lis r0, MD_TWAM@h
577 mtspr SPRN_MD_CTR, r0
578#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000579 tlbia /* Clear all TLB entries */
580 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581
582 /* set up the PTE pointers for the Abatron bdiGDB.
583 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584 lis r5, abatron_pteptrs@h
585 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000586 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000587 tophys(r5,r5)
Christophe Leroyfb0bdec2019-01-09 20:30:07 +0000588 lis r6, swapper_pg_dir@h
589 ori r6, r6, swapper_pg_dir@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000590 stw r6, 0(r5)
591
592/* Now turn on the MMU for real! */
593 li r4,MSR_KERNEL
594 lis r3,start_kernel@h
595 ori r3,r3,start_kernel@l
596 mtspr SPRN_SRR0,r3
597 mtspr SPRN_SRR1,r4
598 rfi /* enable MMU and jump to start_kernel */
599
600/* Set up the initial MMU state so we can do the first level of
601 * kernel initialization. This maps the first 8 MBytes of memory 1:1
602 * virtual to physical. Also, set the cache mode since that is defined
603 * by TLB entries and perform any additional mapping (like of the IMMR).
604 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200605 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000606 * these mappings is mapped by page tables.
607 */
608initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200609 li r8, 0
610 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
Christophe Leroyd3efcd32020-05-19 05:49:07 +0000611 lis r10, MD_TWAM@h
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200612 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
613
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000614 tlbia /* Invalidate all TLB entries */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000615
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200616 lis r8, MI_APG_INIT@h /* Set protection modes */
617 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000618 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200619 lis r8, MD_APG_INIT@h
620 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000621 mtspr SPRN_MD_AP, r8
622
Christophe Leroy684c1662020-05-19 05:49:15 +0000623 /* Map the lower RAM (up to 32 Mbytes) into the ITLB and DTLB */
Christophe Leroye4470bd2019-02-13 16:06:21 +0000624 lis r8, MI_RSV4I@h
625 ori r8, r8, 0x1c00
Christophe Leroy684c1662020-05-19 05:49:15 +0000626 oris r12, r10, MD_RSV4I@h
627 ori r12, r12, 0x1c00
Christophe Leroye4470bd2019-02-13 16:06:21 +0000628 li r9, 4 /* up to 4 pages of 8M */
629 mtctr r9
630 lis r9, KERNELBASE@h /* Create vaddr for TLB */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000631 li r10, MI_PS8MEG | _PMD_ACCESSED | MI_SVALID
Christophe Leroye4470bd2019-02-13 16:06:21 +0000632 li r11, MI_BOOTINIT /* Create RPN for address 0 */
Christophe Leroye4470bd2019-02-13 16:06:21 +00006331:
Christophe Leroye4470bd2019-02-13 16:06:21 +0000634 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
635 addi r8, r8, 0x100
Christophe Leroye4470bd2019-02-13 16:06:21 +0000636 ori r0, r9, MI_EVALID /* Mark it valid */
637 mtspr SPRN_MI_EPN, r0
638 mtspr SPRN_MI_TWC, r10
639 mtspr SPRN_MI_RPN, r11 /* Store TLB entry */
Christophe Leroy684c1662020-05-19 05:49:15 +0000640 mtspr SPRN_MD_CTR, r12
641 addi r12, r12, 0x100
642 mtspr SPRN_MD_EPN, r0
643 mtspr SPRN_MD_TWC, r10
644 mtspr SPRN_MD_RPN, r11
Christophe Leroye4470bd2019-02-13 16:06:21 +0000645 addis r9, r9, 0x80
646 addis r11, r11, 0x80
647
Christophe Leroy684c1662020-05-19 05:49:15 +0000648 bdnz 1b
Christophe Leroye4470bd2019-02-13 16:06:21 +0000649
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650 /* Since the cache is enabled according to the information we
651 * just loaded into the TLB, invalidate and enable the caches here.
652 * We should probably check/set other modes....later.
653 */
654 lis r8, IDC_INVALL@h
655 mtspr SPRN_IC_CST, r8
656 mtspr SPRN_DC_CST, r8
657 lis r8, IDC_ENABLE@h
658 mtspr SPRN_IC_CST, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000659 mtspr SPRN_DC_CST, r8
Christophe Leroy75b82472016-12-15 13:42:18 +0100660 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100661 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100662#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100663 rlwinm r8, r8, 0, ~0xc
664#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100665 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +0100666#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +0100667 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000668 blr
669
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000670_GLOBAL(mmu_pin_tlb)
671 lis r9, (1f - PAGE_OFFSET)@h
672 ori r9, r9, (1f - PAGE_OFFSET)@l
673 mfmsr r10
674 mflr r11
675 li r12, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI)
676 rlwinm r0, r10, 0, ~MSR_RI
677 rlwinm r0, r0, 0, ~MSR_EE
678 mtmsr r0
679 isync
680 .align 4
681 mtspr SPRN_SRR0, r9
682 mtspr SPRN_SRR1, r12
683 rfi
6841:
685 li r5, 0
686 lis r6, MD_TWAM@h
687 mtspr SPRN_MI_CTR, r5
688 mtspr SPRN_MD_CTR, r6
689 tlbia
690
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000691 LOAD_REG_IMMEDIATE(r5, 28 << 8)
692 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000693 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000694 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
695 LOAD_REG_ADDR(r9, _sinittext)
696 li r0, 4
697 mtctr r0
698
6992: ori r0, r6, MI_EVALID
700 mtspr SPRN_MI_CTR, r5
701 mtspr SPRN_MI_EPN, r0
702 mtspr SPRN_MI_TWC, r7
703 mtspr SPRN_MI_RPN, r8
704 addi r5, r5, 0x100
705 addis r6, r6, SZ_8M@h
706 addis r8, r8, SZ_8M@h
707 cmplw r6, r9
708 bdnzt lt, 2b
709 lis r0, MI_RSV4I@h
710 mtspr SPRN_MI_CTR, r0
Christophe Leroybccc5892020-11-24 15:24:55 +0000711
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000712 LOAD_REG_IMMEDIATE(r5, 28 << 8 | MD_TWAM)
713#ifdef CONFIG_PIN_TLB_DATA
714 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000715 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000716#ifdef CONFIG_PIN_TLB_IMMR
717 li r0, 3
718#else
719 li r0, 4
720#endif
721 mtctr r0
722 cmpwi r4, 0
723 beq 4f
724 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
725 LOAD_REG_ADDR(r9, _sinittext)
726
7272: ori r0, r6, MD_EVALID
728 mtspr SPRN_MD_CTR, r5
729 mtspr SPRN_MD_EPN, r0
730 mtspr SPRN_MD_TWC, r7
731 mtspr SPRN_MD_RPN, r8
732 addi r5, r5, 0x100
733 addis r6, r6, SZ_8M@h
734 addis r8, r8, SZ_8M@h
735 cmplw r6, r9
736 bdnzt lt, 2b
737
7384: LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
7392: ori r0, r6, MD_EVALID
740 mtspr SPRN_MD_CTR, r5
741 mtspr SPRN_MD_EPN, r0
742 mtspr SPRN_MD_TWC, r7
743 mtspr SPRN_MD_RPN, r8
744 addi r5, r5, 0x100
745 addis r6, r6, SZ_8M@h
746 addis r8, r8, SZ_8M@h
747 cmplw r6, r3
748 bdnzt lt, 2b
749#endif
750#ifdef CONFIG_PIN_TLB_IMMR
751 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000752 LOAD_REG_IMMEDIATE(r7, MD_SVALID | MD_PS512K | MD_GUARDED | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000753 mfspr r8, SPRN_IMMR
754 rlwinm r8, r8, 0, 0xfff80000
755 ori r8, r8, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
756 _PAGE_NO_CACHE | _PAGE_PRESENT
757 mtspr SPRN_MD_CTR, r5
758 mtspr SPRN_MD_EPN, r0
759 mtspr SPRN_MD_TWC, r7
760 mtspr SPRN_MD_RPN, r8
761#endif
762#if defined(CONFIG_PIN_TLB_IMMR) || defined(CONFIG_PIN_TLB_DATA)
763 lis r0, (MD_RSV4I | MD_TWAM)@h
764 mtspr SPRN_MI_CTR, r0
765#endif
766 mtspr SPRN_SRR1, r10
767 mtspr SPRN_SRR0, r11
768 rfi
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000769
770/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771 * We put a few things here that have to be page-aligned.
772 * This stuff goes at the beginning of the data segment,
773 * which is page-aligned.
774 */
775 .data
776 .globl sdata
777sdata:
778 .globl empty_zero_page
LEROY Christophed1406802014-09-19 10:36:09 +0200779 .align PAGE_SHIFT
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780empty_zero_page:
LEROY Christophed1406802014-09-19 10:36:09 +0200781 .space PAGE_SIZE
Al Viro9445aa12016-01-13 23:33:46 -0500782EXPORT_SYMBOL(empty_zero_page)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783
784 .globl swapper_pg_dir
785swapper_pg_dir:
LEROY Christophed1406802014-09-19 10:36:09 +0200786 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000787
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788/* Room for two PTE table poiners, usually the kernel and current user
789 * pointer to their respective root page table (pgdir).
790 */
Christophe Leroy40058332019-02-21 10:37:53 +0000791 .globl abatron_pteptrs
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000792abatron_pteptrs:
793 .space 8