blob: ef451fb08d68babfbb4bb9a85a4a8975f0d64c9b [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * PowerPC version
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications by Dan Malek
11 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
12 *
13 * This file contains low-level support and setup for PowerPC 8xx
14 * embedded processors, including trap and interrupt dispatch.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015 */
16
Tim Abbotte7039842009-04-25 22:11:05 -040017#include <linux/init.h>
Christophe Leroy3bbd2342019-08-21 10:20:51 +000018#include <linux/magic.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070019#include <linux/pgtable.h>
Christophe Leroyf76c8f62020-05-19 05:49:13 +000020#include <linux/sizes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <asm/processor.h>
22#include <asm/page.h>
23#include <asm/mmu.h>
24#include <asm/cache.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <asm/cputable.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000029#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050030#include <asm/export.h>
Christophe Leroy1a210872018-10-19 06:55:06 +000031#include <asm/code-patching-asm.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032
Christophe Leroy8a23fdec2019-04-30 12:38:50 +000033#include "head_32.h"
34
Christophe Leroyc8bef102020-05-19 05:49:20 +000035.macro compare_to_kernel_boundary scratch, addr
LEROY Christopheeeba1f72015-04-20 07:54:46 +020036#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020037/* By simply checking Address >= 0x80000000, we know if its a kernel address */
Christophe Leroyc8bef102020-05-19 05:49:20 +000038 not. \scratch, \addr
39#else
40 rlwinm \scratch, \addr, 16, 0xfff8
41 cmpli cr0, \scratch, PAGE_OFFSET@h
LEROY Christopheeeba1f72015-04-20 07:54:46 +020042#endif
Christophe Leroyc8bef102020-05-19 05:49:20 +000043.endm
LEROY Christopheeeba1f72015-04-20 07:54:46 +020044
Christophe Leroya3059b02017-07-12 12:08:51 +020045/*
LEROY Christopheac219512014-09-19 10:36:09 +020046 * Value for the bits that have fixed value in RPN entries.
47 * Also used for tagging DAR for DTLBerror.
48 */
49#define RPN_PATTERN 0x00f0
50
Christophe Leroy4b9142862016-12-07 08:47:28 +010051#define PAGE_SHIFT_512K 19
52#define PAGE_SHIFT_8M 23
53
Tim Abbotte7039842009-04-25 22:11:05 -040054 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050055_ENTRY(_stext);
56_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057
58/* MPC8xx
59 * This port was done on an MBX board with an 860. Right now I only
60 * support an ELF compressed (zImage) boot from EPPC-Bug because the
61 * code there loads up some registers before calling us:
62 * r3: ptr to board info data
63 * r4: initrd_start or if no initrd then 0
64 * r5: initrd_end - unused if r4 is 0
65 * r6: Start of command line string
66 * r7: End of command line string
67 *
68 * I decided to use conditional compilation instead of checking PVR and
69 * adding more processor specific branches around code I don't need.
70 * Since this is an embedded processor, I also appreciate any memory
71 * savings I can get.
72 *
73 * The MPC8xx does not have any BATs, but it supports large page sizes.
74 * We first initialize the MMU to support 8M byte pages, then load one
75 * entry into each of the instruction and data TLBs to map the first
76 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
77 * the "internal" processor registers before MMU_init is called.
78 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079 * -- Dan
80 */
81 .globl __start
82__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000083 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084
85 /* We have to turn on the MMU right away so we get cache modes
86 * set correctly.
87 */
88 bl initial_mmu
89
90/* We now have the lower 8 Meg mapped into TLB entries, and the caches
91 * ready to work.
92 */
93
94turn_on_mmu:
95 mfmsr r0
96 ori r0,r0,MSR_DR|MSR_IR
97 mtspr SPRN_SRR1,r0
98 lis r0,start_here@h
99 ori r0,r0,start_here@l
100 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101 rfi /* enables MMU */
102
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000103
104#ifdef CONFIG_PERF_EVENTS
105 .align 4
106
107 .globl itlb_miss_counter
108itlb_miss_counter:
109 .space 4
110
111 .globl dtlb_miss_counter
112dtlb_miss_counter:
113 .space 4
114
115 .globl instruction_counter
116instruction_counter:
117 .space 4
118#endif
119
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120/* System reset */
Christophe Leroyf3079392016-09-05 08:42:31 +0200121 EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122
123/* Machine check */
124 . = 0x200
125MachineCheck:
Christophe Leroy99b22912019-12-21 08:32:35 +0000126 EXCEPTION_PROLOG handle_dar_dsisr=1
Christophe Leroyc9c84fd2019-12-21 08:32:26 +0000127 save_dar_dsisr_on_stack r4, r5, r11
128 li r6, RPN_PATTERN
129 mtspr SPRN_DAR, r6 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000130 addi r3,r1,STACK_FRAME_OVERHEAD
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000131 EXC_XFER_STD(0x200, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000132
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000133/* External interrupt */
134 EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
135
136/* Alignment exception */
137 . = 0x600
138Alignment:
Christophe Leroy99b22912019-12-21 08:32:35 +0000139 EXCEPTION_PROLOG handle_dar_dsisr=1
Christophe Leroyc9c84fd2019-12-21 08:32:26 +0000140 save_dar_dsisr_on_stack r4, r5, r11
141 li r6, RPN_PATTERN
142 mtspr SPRN_DAR, r6 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000143 addi r3,r1,STACK_FRAME_OVERHEAD
Michael Ellermand52668f2020-01-26 00:20:16 +1100144 b .Lalignment_exception_ool
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000145
146/* Program check exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000147 EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149/* Decrementer */
150 EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
151
Michael Ellermand52668f2020-01-26 00:20:16 +1100152 /* With VMAP_STACK there's not enough room for this at 0x600 */
153 . = 0xa00
154.Lalignment_exception_ool:
155 EXC_XFER_STD(0x600, alignment_exception)
156
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000157/* System call */
158 . = 0xc00
159SystemCall:
Christophe Leroyb86fb882019-04-30 12:39:02 +0000160 SYSCALL_ENTRY 0xc00
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000161
162/* Single step - not used on 601 */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000163 EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000164
165/* On the MPC8xx, this is a software emulation interrupt. It occurs
166 * for all unimplemented and illegal instructions.
167 */
Christophe Leroyfbbcc3b2017-08-08 13:58:44 +0200168 EXCEPTION(0x1000, SoftEmu, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169
170 . = 0x1100
171/*
172 * For the MPC8xx, this is a software tablewalk to load the instruction
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000173 * TLB. The task switch loads the M_TWB register with the pointer to the first
LEROY Christophecbc130f2014-09-19 10:36:08 +0200174 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175 * If we discover there is no second level table (value is zero) or if there
176 * is an invalid pte, we load that into the TLB, which causes another fault
177 * into the TLB Error interrupt where we can handle such problems.
178 * We have to use the MD_xxx registers for the tablewalk because the
179 * equivalent MI_xxx registers only perform the attribute functions.
180 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200181
182#ifdef CONFIG_8xx_CPU15
Christophe Leroy576e02b2020-11-24 15:24:56 +0000183#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp) \
184 addi tmp, addr, PAGE_SIZE; \
185 tlbie tmp; \
186 addi tmp, addr, -PAGE_SIZE; \
187 tlbie tmp
LEROY Christophe90883a82015-04-20 07:54:38 +0200188#else
Christophe Leroy576e02b2020-11-24 15:24:56 +0000189#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp)
LEROY Christophe90883a82015-04-20 07:54:38 +0200190#endif
191
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000192InstructionTLBMiss:
Christophe Leroya314ea52020-11-24 15:24:57 +0000193 mtspr SPRN_SPRG_SCRATCH2, r10
194 mtspr SPRN_M_TW, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000195
196 /* If we are faulting a kernel address, we have to use the
197 * kernel page tables.
198 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200199 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
Christophe Leroy576e02b2020-11-24 15:24:56 +0000200 INVALIDATE_ADJACENT_PAGES_CPU15(r10, r11)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000201 mtspr SPRN_MD_EPN, r10
Christophe Leroybccc5892020-11-24 15:24:55 +0000202#ifdef CONFIG_MODULES
Christophe Leroy74fabca2018-11-29 14:07:24 +0000203 mfcr r11
Christophe Leroyc8bef102020-05-19 05:49:20 +0000204 compare_to_kernel_boundary r10, r10
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200205#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000206 mfspr r10, SPRN_M_TWB /* Get level 1 table */
Christophe Leroybccc5892020-11-24 15:24:55 +0000207#ifdef CONFIG_MODULES
Christophe Leroyc8a12702017-07-12 12:08:47 +0200208 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000209 rlwinm r10, r10, 0, 20, 31
210 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002113:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000212 mtcr r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100213#endif
Christophe Leroya891c432020-05-19 05:49:08 +0000214 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Christophe Leroya891c432020-05-19 05:49:08 +0000215 mtspr SPRN_MD_TWC, r11
Christophe Leroya891c432020-05-19 05:49:08 +0000216 mfspr r10, SPRN_MD_TWC
217 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000218 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000219 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
220 mtspr SPRN_MI_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100222 * Software indicator bits 20 and 23 must be clear.
223 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 * set. All other Linux PTE bits control the behavior
225 * of the MMU.
226 */
Christophe Leroya4031afb92020-02-09 18:14:42 +0000227 rlwinm r10, r10, 0, ~0x0f00 /* Clear bits 20-23 */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000228 rlwimi r10, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
229 ori r10, r10, RPN_PATTERN | 0x200 /* Set 22 and 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100230 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000232 /* Restore registers */
Christophe Leroya314ea52020-11-24 15:24:57 +00002330: mfspr r10, SPRN_SPRG_SCRATCH2
234 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100235 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000236 patch_site 0b, patch__itlbmiss_exit_1
237
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100238#ifdef CONFIG_PERF_EVENTS
Christophe Leroy709cf192018-10-19 06:55:08 +0000239 patch_site 0f, patch__itlbmiss_perf
Christophe Leroy8cfe4f52018-11-29 14:07:11 +00002400: lwz r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
241 addi r10, r10, 1
242 stw r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroya314ea52020-11-24 15:24:57 +0000243 mfspr r10, SPRN_SPRG_SCRATCH2
244 mfspr r11, SPRN_M_TW
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245 rfi
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000246#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000247
248 . = 0x1200
249DataStoreTLBMiss:
Christophe Leroy6edc3182019-12-21 08:32:31 +0000250 mtspr SPRN_DAR, r10
251 mtspr SPRN_M_TW, r11
Christophe Leroy74fabca2018-11-29 14:07:24 +0000252 mfcr r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253
254 /* If we are faulting a kernel address, we have to use the
255 * kernel page tables.
256 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200257 mfspr r10, SPRN_MD_EPN
Christophe Leroyc8bef102020-05-19 05:49:20 +0000258 compare_to_kernel_boundary r10, r10
Christophe Leroy74fabca2018-11-29 14:07:24 +0000259 mfspr r10, SPRN_M_TWB /* Get level 1 table */
260 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000261 rlwinm r10, r10, 0, 20, 31
262 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002633:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000264 mtcr r11
265 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000267 mtspr SPRN_MD_TWC, r11
268 mfspr r10, SPRN_MD_TWC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000270
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000271 /* Insert Guarded and Accessed flags into the TWC from the Linux PTE.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100272 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273 * I got that right :-). It will be better when we can put
274 * this into the Linux pgd/pmd and load it in the operation
275 * above.
276 */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000277 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000278 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
Christophe Leroy2a45add2018-01-12 13:45:19 +0100279 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000281 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000282 * Software indicator bits 24, 25, 26, and 27 must be
283 * set. All other Linux PTE bits control the behavior
284 * of the MMU.
285 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100286 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100287 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100288 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000289
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000290 /* Restore registers */
Christophe Leroy709cf192018-10-19 06:55:08 +0000291
Christophe Leroy6edc3182019-12-21 08:32:31 +00002920: mfspr r10, SPRN_DAR
293 mtspr SPRN_DAR, r11 /* Tag DAR */
294 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100295 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000296 patch_site 0b, patch__dtlbmiss_exit_1
297
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000298#ifdef CONFIG_PERF_EVENTS
299 patch_site 0f, patch__dtlbmiss_perf
3000: lwz r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
301 addi r10, r10, 1
302 stw r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
303 mfspr r10, SPRN_DAR
304 mtspr SPRN_DAR, r11 /* Tag DAR */
305 mfspr r11, SPRN_M_TW
306 rfi
307#endif
308
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000309/* This is an instruction TLB error on the MPC8xx. This could be due
310 * to many reasons, such as executing guarded memory or illegal instruction
311 * addresses. There is nothing to do but handle a big time error fault.
312 */
313 . = 0x1300
314InstructionTLBError:
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100315 EXCEPTION_PROLOG
LEROY Christophe7439b372014-09-19 10:36:06 +0200316 mr r4,r12
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000317 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
318 andis. r10,r9,SRR1_ISI_NOPT@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000319 beq+ .Litlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200320 tlbie r4
LEROY Christophe7439b372014-09-19 10:36:06 +0200321 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000322.Litlbie:
Christophe Leroy1ca9db52019-12-21 08:32:24 +0000323 stw r4, _DAR(r11)
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000324 EXC_XFER_LITE(0x400, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325
326/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200327 * many reasons, including a dirty update to a pte. We bail out to
328 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 */
330 . = 0x1400
331DataTLBError:
Christophe Leroy99b22912019-12-21 08:32:35 +0000332 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200333 mfspr r11, SPRN_DAR
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000334 cmpwi cr1, r11, RPN_PATTERN
335 beq- cr1, FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200336DARFixed:/* Return from dcbx instruction bug workaround */
Christophe Leroy99b22912019-12-21 08:32:35 +0000337#ifdef CONFIG_VMAP_STACK
338 li r11, RPN_PATTERN
339 mtspr SPRN_DAR, r11 /* Tag DAR, to be used in DTLB Error */
340#endif
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200341 EXCEPTION_PROLOG_1
Christophe Leroy99b22912019-12-21 08:32:35 +0000342 EXCEPTION_PROLOG_2 handle_dar_dsisr=1
Christophe Leroyc9c84fd2019-12-21 08:32:26 +0000343 get_and_save_dar_dsisr_on_stack r4, r5, r11
Christophe Leroy49153492017-08-08 13:59:00 +0200344 andis. r10,r5,DSISR_NOHPTE@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000345 beq+ .Ldtlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200346 tlbie r4
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000347.Ldtlbie:
Christophe Leroy99b22912019-12-21 08:32:35 +0000348#ifndef CONFIG_VMAP_STACK
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000349 li r10,RPN_PATTERN
LEROY Christophe749137a2014-09-19 10:36:07 +0200350 mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
Christophe Leroy99b22912019-12-21 08:32:35 +0000351#endif
LEROY Christophe749137a2014-09-19 10:36:07 +0200352 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
353 EXC_XFER_LITE(0x300, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000354
Christophe Leroy99b22912019-12-21 08:32:35 +0000355stack_overflow:
356 vmap_stack_overflow_exception
357
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000358/* On the MPC8xx, these next four traps are used for development
359 * support of breakpoints and such. Someday I will get around to
360 * using them.
361 */
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000362do_databreakpoint:
Christophe Leroy4ad86222016-11-29 09:52:15 +0100363 EXCEPTION_PROLOG_1
Christophe Leroy99b22912019-12-21 08:32:35 +0000364 EXCEPTION_PROLOG_2 handle_dar_dsisr=1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100365 addi r3,r1,STACK_FRAME_OVERHEAD
366 mfspr r4,SPRN_BAR
367 stw r4,_DAR(r11)
Christophe Leroy99b22912019-12-21 08:32:35 +0000368#ifdef CONFIG_VMAP_STACK
369 lwz r5,_DSISR(r11)
370#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100371 mfspr r5,SPRN_DSISR
Christophe Leroy99b22912019-12-21 08:32:35 +0000372#endif
Christophe Leroy642770d2019-04-30 12:38:59 +0000373 EXC_XFER_STD(0x1c00, do_break)
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000374
375 . = 0x1c00
376DataBreakpoint:
Christophe Leroy99b22912019-12-21 08:32:35 +0000377 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000378 mfspr r11, SPRN_SRR0
379 cmplwi cr1, r11, (.Ldtlbie - PAGE_OFFSET)@l
380 cmplwi cr7, r11, (.Litlbie - PAGE_OFFSET)@l
381 cror 4*cr1+eq, 4*cr1+eq, 4*cr7+eq
382 bne cr1, do_databreakpoint
Christophe Leroy4ad86222016-11-29 09:52:15 +0100383 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100384 mfspr r10, SPRN_SPRG_SCRATCH0
385 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100386 rfi
387
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100388#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100389 . = 0x1d00
390InstructionBreakpoint:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100391 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000392 lwz r10, (instruction_counter - PAGE_OFFSET)@l(0)
393 addi r10, r10, -1
394 stw r10, (instruction_counter - PAGE_OFFSET)@l(0)
Christophe Leroy75b82472016-12-15 13:42:18 +0100395 lis r10, 0xffff
396 ori r10, r10, 0x01
397 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100398 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy75b82472016-12-15 13:42:18 +0100399 rfi
400#else
Christophe Leroy642770d2019-04-30 12:38:59 +0000401 EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_STD)
Christophe Leroy75b82472016-12-15 13:42:18 +0100402#endif
Christophe Leroy642770d2019-04-30 12:38:59 +0000403 EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_STD)
404 EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000405
406 . = 0x2000
407
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000408/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
409 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200410 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000411 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000412FixupDAR:/* Entry point for dcbx workaround. */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000413 mtspr SPRN_M_TW, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000414 /* fetch instruction from memory. */
415 mfspr r10, SPRN_SRR0
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000416 mtspr SPRN_MD_EPN, r10
Christophe Leroyc8a12702017-07-12 12:08:47 +0200417 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000418 cmpli cr1, r11, PAGE_OFFSET@h
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000419 mfspr r11, SPRN_M_TWB /* Get level 1 table */
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000420 blt+ cr1, 3f
Christophe Leroy1a210872018-10-19 06:55:06 +0000421
Christophe Leroy36eb1542016-09-16 08:42:08 +0200422 /* create physical page address from effective address */
423 tophys(r11, r10)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000424 mfspr r11, SPRN_M_TWB /* Get level 1 table */
425 rlwinm r11, r11, 0, 20, 31
426 oris r11, r11, (swapper_pg_dir - PAGE_OFFSET)@ha
4273:
LEROY Christophefde5a902015-01-20 10:57:34 +0100428 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000429 mtspr SPRN_MD_TWC, r11
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000430 mtcrf 0x01, r11
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000431 mfspr r11, SPRN_MD_TWC
432 lwz r11, 0(r11) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100433 bt 28,200f /* bit 28 = Large page (8M) */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000434 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200435 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100436201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000437/* Check if it really is a dcbx instruction. */
438/* dcbt and dcbtst does not generate DTLB Misses/Errors,
439 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200440 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
441 rlwinm r10, r10, 0, 21, 5
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000442 cmpwi cr1, r10, 2028 /* Is dcbz? */
443 beq+ cr1, 142f
444 cmpwi cr1, r10, 940 /* Is dcbi? */
445 beq+ cr1, 142f
446 cmpwi cr1, r10, 108 /* Is dcbst? */
447 beq+ cr1, 144f /* Fix up store bit! */
448 cmpwi cr1, r10, 172 /* Is dcbf? */
449 beq+ cr1, 142f
450 cmpwi cr1, r10, 1964 /* Is icbi? */
451 beq+ cr1, 142f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000452141: mfspr r10,SPRN_M_TW
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200453 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000454
Christophe Leroy4b9142862016-12-07 08:47:28 +0100455200:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100456 /* concat physical page address(r11) and page offset(r10) */
457 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
458 b 201b
459
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000460144: mfspr r10, SPRN_DSISR
461 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
462 mtspr SPRN_DSISR, r10
463142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000464 mfctr r10
465 mtdar r10 /* save ctr reg in DAR */
466 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
467 addi r10, r10, 150f@l /* add start of table */
468 mtctr r10 /* load ctr with jump address */
469 xor r10, r10, r10 /* sum starts at zero */
470 bctr /* jump into table */
471150:
472 add r10, r10, r0 ;b 151f
473 add r10, r10, r1 ;b 151f
474 add r10, r10, r2 ;b 151f
475 add r10, r10, r3 ;b 151f
476 add r10, r10, r4 ;b 151f
477 add r10, r10, r5 ;b 151f
478 add r10, r10, r6 ;b 151f
479 add r10, r10, r7 ;b 151f
480 add r10, r10, r8 ;b 151f
481 add r10, r10, r9 ;b 151f
482 mtctr r11 ;b 154f /* r10 needs special handling */
483 mtctr r11 ;b 153f /* r11 needs special handling */
484 add r10, r10, r12 ;b 151f
485 add r10, r10, r13 ;b 151f
486 add r10, r10, r14 ;b 151f
487 add r10, r10, r15 ;b 151f
488 add r10, r10, r16 ;b 151f
489 add r10, r10, r17 ;b 151f
490 add r10, r10, r18 ;b 151f
491 add r10, r10, r19 ;b 151f
492 add r10, r10, r20 ;b 151f
493 add r10, r10, r21 ;b 151f
494 add r10, r10, r22 ;b 151f
495 add r10, r10, r23 ;b 151f
496 add r10, r10, r24 ;b 151f
497 add r10, r10, r25 ;b 151f
498 add r10, r10, r26 ;b 151f
499 add r10, r10, r27 ;b 151f
500 add r10, r10, r28 ;b 151f
501 add r10, r10, r29 ;b 151f
502 add r10, r10, r30 ;b 151f
503 add r10, r10, r31
504151:
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000505 rlwinm r11,r11,19,24,28 /* offset into jump table for reg RA */
506 cmpwi cr1, r11, 0
507 beq cr1, 152f /* if reg RA is zero, don't add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000508 addi r11, r11, 150b@l /* add start of table */
509 mtctr r11 /* load ctr with jump address */
510 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
511 bctr /* jump into table */
512152:
513 mfdar r11
514 mtctr r11 /* restore ctr reg from DAR */
Christophe Leroy99b22912019-12-21 08:32:35 +0000515#ifdef CONFIG_VMAP_STACK
516 mfspr r11, SPRN_SPRG_THREAD
517 stw r10, DAR(r11)
518 mfspr r10, SPRN_DSISR
519 stw r10, DSISR(r11)
520#else
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000521 mtdar r10 /* save fault EA to DAR */
Christophe Leroy99b22912019-12-21 08:32:35 +0000522#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000523 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000524 b DARFixed /* Go back to normal TLB handling */
525
526 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200527153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200528 add r10, r10, r11 /* add it */
529 mfctr r11 /* restore r11 */
530 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200531154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200532 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000533 mfctr r11 /* restore r11 */
534 b 151b
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000535
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536/*
537 * This is where the main kernel code starts.
538 */
539start_here:
540 /* ptr to current */
541 lis r2,init_task@h
542 ori r2,r2,init_task@l
543
544 /* ptr to phys current thread */
545 tophys(r4,r2)
546 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000547 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548
549 /* stack */
550 lis r1,init_thread_union@ha
551 addi r1,r1,init_thread_union@l
Christophe Leroy3bbd2342019-08-21 10:20:51 +0000552 lis r0, STACK_END_MAGIC@h
553 ori r0, r0, STACK_END_MAGIC@l
554 stw r0, 0(r1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000555 li r0,0
556 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
557
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000558 lis r6, swapper_pg_dir@ha
559 tophys(r6,r6)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000560 mtspr SPRN_M_TWB, r6
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000561
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 bl early_init /* We have to do this with MMU on */
563
564/*
565 * Decide what sort of machine this is and initialize the MMU.
566 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000567#ifdef CONFIG_KASAN
568 bl kasan_early_init
569#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000570 li r3,0
571 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000572 bl machine_init
573 bl MMU_init
574
575/*
576 * Go back to running unmapped so we can load up new values
577 * and change to using our exception vectors.
578 * On the 8xx, all we have to do is invalidate the TLB to clear
579 * the old 8M byte TLB mappings and load the page table base register.
580 */
581 /* The right way to do this would be to track it down through
582 * init's THREAD like the context switch code does, but this is
583 * easier......until someone changes init's static structures.
584 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000585 lis r4,2f@h
586 ori r4,r4,2f@l
587 tophys(r4,r4)
588 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
589 mtspr SPRN_SRR0,r4
590 mtspr SPRN_SRR1,r3
591 rfi
592/* Load up the kernel context */
5932:
Christophe Leroy136a9a02020-05-19 05:49:14 +0000594#ifdef CONFIG_PIN_TLB_IMMR
595 lis r0, MD_TWAM@h
596 oris r0, r0, 0x1f00
597 mtspr SPRN_MD_CTR, r0
598 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
599 tlbie r0
600 mtspr SPRN_MD_EPN, r0
601 LOAD_REG_IMMEDIATE(r0, MD_SVALID | MD_PS512K | MD_GUARDED)
602 mtspr SPRN_MD_TWC, r0
603 mfspr r0, SPRN_IMMR
604 rlwinm r0, r0, 0, 0xfff80000
605 ori r0, r0, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
606 _PAGE_NO_CACHE | _PAGE_PRESENT
607 mtspr SPRN_MD_RPN, r0
608 lis r0, (MD_TWAM | MD_RSV4I)@h
609 mtspr SPRN_MD_CTR, r0
610#endif
Christophe Leroy684c1662020-05-19 05:49:15 +0000611#if !defined(CONFIG_PIN_TLB_DATA) && !defined(CONFIG_PIN_TLB_IMMR)
612 lis r0, MD_TWAM@h
613 mtspr SPRN_MD_CTR, r0
614#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000615 tlbia /* Clear all TLB entries */
616 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000617
618 /* set up the PTE pointers for the Abatron bdiGDB.
619 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000620 lis r5, abatron_pteptrs@h
621 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000622 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000623 tophys(r5,r5)
Christophe Leroyfb0bdec2019-01-09 20:30:07 +0000624 lis r6, swapper_pg_dir@h
625 ori r6, r6, swapper_pg_dir@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000626 stw r6, 0(r5)
627
628/* Now turn on the MMU for real! */
629 li r4,MSR_KERNEL
630 lis r3,start_kernel@h
631 ori r3,r3,start_kernel@l
632 mtspr SPRN_SRR0,r3
633 mtspr SPRN_SRR1,r4
634 rfi /* enable MMU and jump to start_kernel */
635
636/* Set up the initial MMU state so we can do the first level of
637 * kernel initialization. This maps the first 8 MBytes of memory 1:1
638 * virtual to physical. Also, set the cache mode since that is defined
639 * by TLB entries and perform any additional mapping (like of the IMMR).
640 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200641 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642 * these mappings is mapped by page tables.
643 */
644initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200645 li r8, 0
646 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
Christophe Leroyd3efcd32020-05-19 05:49:07 +0000647 lis r10, MD_TWAM@h
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200648 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
649
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650 tlbia /* Invalidate all TLB entries */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000651
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200652 lis r8, MI_APG_INIT@h /* Set protection modes */
653 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000654 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200655 lis r8, MD_APG_INIT@h
656 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000657 mtspr SPRN_MD_AP, r8
658
Christophe Leroy684c1662020-05-19 05:49:15 +0000659 /* Map the lower RAM (up to 32 Mbytes) into the ITLB and DTLB */
Christophe Leroye4470bd2019-02-13 16:06:21 +0000660 lis r8, MI_RSV4I@h
661 ori r8, r8, 0x1c00
Christophe Leroy684c1662020-05-19 05:49:15 +0000662 oris r12, r10, MD_RSV4I@h
663 ori r12, r12, 0x1c00
Christophe Leroye4470bd2019-02-13 16:06:21 +0000664 li r9, 4 /* up to 4 pages of 8M */
665 mtctr r9
666 lis r9, KERNELBASE@h /* Create vaddr for TLB */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000667 li r10, MI_PS8MEG | _PMD_ACCESSED | MI_SVALID
Christophe Leroye4470bd2019-02-13 16:06:21 +0000668 li r11, MI_BOOTINIT /* Create RPN for address 0 */
Christophe Leroye4470bd2019-02-13 16:06:21 +00006691:
Christophe Leroye4470bd2019-02-13 16:06:21 +0000670 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
671 addi r8, r8, 0x100
Christophe Leroye4470bd2019-02-13 16:06:21 +0000672 ori r0, r9, MI_EVALID /* Mark it valid */
673 mtspr SPRN_MI_EPN, r0
674 mtspr SPRN_MI_TWC, r10
675 mtspr SPRN_MI_RPN, r11 /* Store TLB entry */
Christophe Leroy684c1662020-05-19 05:49:15 +0000676 mtspr SPRN_MD_CTR, r12
677 addi r12, r12, 0x100
678 mtspr SPRN_MD_EPN, r0
679 mtspr SPRN_MD_TWC, r10
680 mtspr SPRN_MD_RPN, r11
Christophe Leroye4470bd2019-02-13 16:06:21 +0000681 addis r9, r9, 0x80
682 addis r11, r11, 0x80
683
Christophe Leroy684c1662020-05-19 05:49:15 +0000684 bdnz 1b
Christophe Leroye4470bd2019-02-13 16:06:21 +0000685
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000686 /* Since the cache is enabled according to the information we
687 * just loaded into the TLB, invalidate and enable the caches here.
688 * We should probably check/set other modes....later.
689 */
690 lis r8, IDC_INVALL@h
691 mtspr SPRN_IC_CST, r8
692 mtspr SPRN_DC_CST, r8
693 lis r8, IDC_ENABLE@h
694 mtspr SPRN_IC_CST, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000695 mtspr SPRN_DC_CST, r8
Christophe Leroy75b82472016-12-15 13:42:18 +0100696 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100697 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100698#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100699 rlwinm r8, r8, 0, ~0xc
700#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100701 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +0100702#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +0100703 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704 blr
705
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000706_GLOBAL(mmu_pin_tlb)
707 lis r9, (1f - PAGE_OFFSET)@h
708 ori r9, r9, (1f - PAGE_OFFSET)@l
709 mfmsr r10
710 mflr r11
711 li r12, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI)
712 rlwinm r0, r10, 0, ~MSR_RI
713 rlwinm r0, r0, 0, ~MSR_EE
714 mtmsr r0
715 isync
716 .align 4
717 mtspr SPRN_SRR0, r9
718 mtspr SPRN_SRR1, r12
719 rfi
7201:
721 li r5, 0
722 lis r6, MD_TWAM@h
723 mtspr SPRN_MI_CTR, r5
724 mtspr SPRN_MD_CTR, r6
725 tlbia
726
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000727 LOAD_REG_IMMEDIATE(r5, 28 << 8)
728 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000729 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000730 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
731 LOAD_REG_ADDR(r9, _sinittext)
732 li r0, 4
733 mtctr r0
734
7352: ori r0, r6, MI_EVALID
736 mtspr SPRN_MI_CTR, r5
737 mtspr SPRN_MI_EPN, r0
738 mtspr SPRN_MI_TWC, r7
739 mtspr SPRN_MI_RPN, r8
740 addi r5, r5, 0x100
741 addis r6, r6, SZ_8M@h
742 addis r8, r8, SZ_8M@h
743 cmplw r6, r9
744 bdnzt lt, 2b
745 lis r0, MI_RSV4I@h
746 mtspr SPRN_MI_CTR, r0
Christophe Leroybccc5892020-11-24 15:24:55 +0000747
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000748 LOAD_REG_IMMEDIATE(r5, 28 << 8 | MD_TWAM)
749#ifdef CONFIG_PIN_TLB_DATA
750 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000751 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000752#ifdef CONFIG_PIN_TLB_IMMR
753 li r0, 3
754#else
755 li r0, 4
756#endif
757 mtctr r0
758 cmpwi r4, 0
759 beq 4f
760 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
761 LOAD_REG_ADDR(r9, _sinittext)
762
7632: ori r0, r6, MD_EVALID
764 mtspr SPRN_MD_CTR, r5
765 mtspr SPRN_MD_EPN, r0
766 mtspr SPRN_MD_TWC, r7
767 mtspr SPRN_MD_RPN, r8
768 addi r5, r5, 0x100
769 addis r6, r6, SZ_8M@h
770 addis r8, r8, SZ_8M@h
771 cmplw r6, r9
772 bdnzt lt, 2b
773
7744: LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
7752: ori r0, r6, MD_EVALID
776 mtspr SPRN_MD_CTR, r5
777 mtspr SPRN_MD_EPN, r0
778 mtspr SPRN_MD_TWC, r7
779 mtspr SPRN_MD_RPN, r8
780 addi r5, r5, 0x100
781 addis r6, r6, SZ_8M@h
782 addis r8, r8, SZ_8M@h
783 cmplw r6, r3
784 bdnzt lt, 2b
785#endif
786#ifdef CONFIG_PIN_TLB_IMMR
787 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000788 LOAD_REG_IMMEDIATE(r7, MD_SVALID | MD_PS512K | MD_GUARDED | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000789 mfspr r8, SPRN_IMMR
790 rlwinm r8, r8, 0, 0xfff80000
791 ori r8, r8, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
792 _PAGE_NO_CACHE | _PAGE_PRESENT
793 mtspr SPRN_MD_CTR, r5
794 mtspr SPRN_MD_EPN, r0
795 mtspr SPRN_MD_TWC, r7
796 mtspr SPRN_MD_RPN, r8
797#endif
798#if defined(CONFIG_PIN_TLB_IMMR) || defined(CONFIG_PIN_TLB_DATA)
799 lis r0, (MD_RSV4I | MD_TWAM)@h
800 mtspr SPRN_MI_CTR, r0
801#endif
802 mtspr SPRN_SRR1, r10
803 mtspr SPRN_SRR0, r11
804 rfi
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000805
806/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000807 * We put a few things here that have to be page-aligned.
808 * This stuff goes at the beginning of the data segment,
809 * which is page-aligned.
810 */
811 .data
812 .globl sdata
813sdata:
814 .globl empty_zero_page
LEROY Christophed1406802014-09-19 10:36:09 +0200815 .align PAGE_SHIFT
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816empty_zero_page:
LEROY Christophed1406802014-09-19 10:36:09 +0200817 .space PAGE_SIZE
Al Viro9445aa12016-01-13 23:33:46 -0500818EXPORT_SYMBOL(empty_zero_page)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000819
820 .globl swapper_pg_dir
821swapper_pg_dir:
LEROY Christophed1406802014-09-19 10:36:09 +0200822 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000823
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000824/* Room for two PTE table poiners, usually the kernel and current user
825 * pointer to their respective root page table (pgdir).
826 */
Christophe Leroy40058332019-02-21 10:37:53 +0000827 .globl abatron_pteptrs
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828abatron_pteptrs:
829 .space 8