blob: 5ab9178c23473656ec5afdf57299a47d11d04ce5 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * PowerPC version
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications by Dan Malek
11 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
12 *
13 * This file contains low-level support and setup for PowerPC 8xx
14 * embedded processors, including trap and interrupt dispatch.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015 */
16
Tim Abbotte7039842009-04-25 22:11:05 -040017#include <linux/init.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/processor.h>
19#include <asm/page.h>
20#include <asm/mmu.h>
21#include <asm/cache.h>
22#include <asm/pgtable.h>
23#include <asm/cputable.h>
24#include <asm/thread_info.h>
25#include <asm/ppc_asm.h>
26#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000027#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050028#include <asm/export.h>
Christophe Leroy1a210872018-10-19 06:55:06 +000029#include <asm/code-patching-asm.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030
Christophe Leroy8a23fdec2019-04-30 12:38:50 +000031#include "head_32.h"
32
LEROY Christopheeeba1f72015-04-20 07:54:46 +020033#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020034/* By simply checking Address >= 0x80000000, we know if its a kernel address */
35#define SIMPLE_KERNEL_ADDRESS 1
LEROY Christopheeeba1f72015-04-20 07:54:46 +020036#endif
37
Christophe Leroya3059b02017-07-12 12:08:51 +020038/*
39 * We need an ITLB miss handler for kernel addresses if:
40 * - Either we have modules
41 * - Or we have not pinned the first 8M
42 */
43#if defined(CONFIG_MODULES) || !defined(CONFIG_PIN_TLB_TEXT) || \
44 defined(CONFIG_DEBUG_PAGEALLOC)
45#define ITLB_MISS_KERNEL 1
46#endif
LEROY Christopheeeba1f72015-04-20 07:54:46 +020047
LEROY Christopheac219512014-09-19 10:36:09 +020048/*
49 * Value for the bits that have fixed value in RPN entries.
50 * Also used for tagging DAR for DTLBerror.
51 */
52#define RPN_PATTERN 0x00f0
53
Christophe Leroy4b9142862016-12-07 08:47:28 +010054#define PAGE_SHIFT_512K 19
55#define PAGE_SHIFT_8M 23
56
Tim Abbotte7039842009-04-25 22:11:05 -040057 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050058_ENTRY(_stext);
59_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
61/* MPC8xx
62 * This port was done on an MBX board with an 860. Right now I only
63 * support an ELF compressed (zImage) boot from EPPC-Bug because the
64 * code there loads up some registers before calling us:
65 * r3: ptr to board info data
66 * r4: initrd_start or if no initrd then 0
67 * r5: initrd_end - unused if r4 is 0
68 * r6: Start of command line string
69 * r7: End of command line string
70 *
71 * I decided to use conditional compilation instead of checking PVR and
72 * adding more processor specific branches around code I don't need.
73 * Since this is an embedded processor, I also appreciate any memory
74 * savings I can get.
75 *
76 * The MPC8xx does not have any BATs, but it supports large page sizes.
77 * We first initialize the MMU to support 8M byte pages, then load one
78 * entry into each of the instruction and data TLBs to map the first
79 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
80 * the "internal" processor registers before MMU_init is called.
81 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082 * -- Dan
83 */
84 .globl __start
85__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000086 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100087
88 /* We have to turn on the MMU right away so we get cache modes
89 * set correctly.
90 */
91 bl initial_mmu
92
93/* We now have the lower 8 Meg mapped into TLB entries, and the caches
94 * ready to work.
95 */
96
97turn_on_mmu:
98 mfmsr r0
99 ori r0,r0,MSR_DR|MSR_IR
100 mtspr SPRN_SRR1,r0
101 lis r0,start_here@h
102 ori r0,r0,start_here@l
103 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000104 rfi /* enables MMU */
105
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000106
107#ifdef CONFIG_PERF_EVENTS
108 .align 4
109
110 .globl itlb_miss_counter
111itlb_miss_counter:
112 .space 4
113
114 .globl dtlb_miss_counter
115dtlb_miss_counter:
116 .space 4
117
118 .globl instruction_counter
119instruction_counter:
120 .space 4
121#endif
122
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000123/* System reset */
Christophe Leroyf3079392016-09-05 08:42:31 +0200124 EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000125
126/* Machine check */
127 . = 0x200
128MachineCheck:
129 EXCEPTION_PROLOG
130 mfspr r4,SPRN_DAR
131 stw r4,_DAR(r11)
LEROY Christopheac219512014-09-19 10:36:09 +0200132 li r5,RPN_PATTERN
Joakim Tjernlund60e071f2009-11-20 00:21:04 +0000133 mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134 mfspr r5,SPRN_DSISR
135 stw r5,_DSISR(r11)
136 addi r3,r1,STACK_FRAME_OVERHEAD
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000137 EXC_XFER_STD(0x200, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000138
139/* Data access exception.
LEROY Christophe749137a2014-09-19 10:36:07 +0200140 * This is "never generated" by the MPC8xx.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141 */
142 . = 0x300
143DataAccess:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000144
145/* Instruction access exception.
LEROY Christophe7439b372014-09-19 10:36:06 +0200146 * This is "never generated" by the MPC8xx.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147 */
148 . = 0x400
149InstructionAccess:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150
151/* External interrupt */
152 EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
153
154/* Alignment exception */
155 . = 0x600
156Alignment:
157 EXCEPTION_PROLOG
158 mfspr r4,SPRN_DAR
159 stw r4,_DAR(r11)
LEROY Christopheac219512014-09-19 10:36:09 +0200160 li r5,RPN_PATTERN
Joakim Tjernlund60e071f2009-11-20 00:21:04 +0000161 mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000162 mfspr r5,SPRN_DSISR
163 stw r5,_DSISR(r11)
164 addi r3,r1,STACK_FRAME_OVERHEAD
Christophe Leroy642770d2019-04-30 12:38:59 +0000165 EXC_XFER_STD(0x600, alignment_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000166
167/* Program check exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000168 EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169
170/* No FPU on MPC8xx. This exception is not supposed to happen.
171*/
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000172 EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000173
174/* Decrementer */
175 EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
176
Christophe Leroy642770d2019-04-30 12:38:59 +0000177 EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_STD)
178 EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000179
180/* System call */
181 . = 0xc00
182SystemCall:
Christophe Leroyb86fb882019-04-30 12:39:02 +0000183 SYSCALL_ENTRY 0xc00
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000184
185/* Single step - not used on 601 */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000186 EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
Christophe Leroy642770d2019-04-30 12:38:59 +0000187 EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_STD)
188 EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189
190/* On the MPC8xx, this is a software emulation interrupt. It occurs
191 * for all unimplemented and illegal instructions.
192 */
Christophe Leroyfbbcc3b2017-08-08 13:58:44 +0200193 EXCEPTION(0x1000, SoftEmu, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000195/* Called from DataStoreTLBMiss when perf TLB misses events are activated */
196#ifdef CONFIG_PERF_EVENTS
197 patch_site 0f, patch__dtlbmiss_perf
1980: lwz r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
199 addi r10, r10, 1
200 stw r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
201 mfspr r10, SPRN_SPRG_SCRATCH0
202 mfspr r11, SPRN_SPRG_SCRATCH1
203 rfi
204#endif
205
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206 . = 0x1100
207/*
208 * For the MPC8xx, this is a software tablewalk to load the instruction
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000209 * TLB. The task switch loads the M_TWB register with the pointer to the first
LEROY Christophecbc130f2014-09-19 10:36:08 +0200210 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211 * If we discover there is no second level table (value is zero) or if there
212 * is an invalid pte, we load that into the TLB, which causes another fault
213 * into the TLB Error interrupt where we can handle such problems.
214 * We have to use the MD_xxx registers for the tablewalk because the
215 * equivalent MI_xxx registers only perform the attribute functions.
216 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200217
218#ifdef CONFIG_8xx_CPU15
Christophe Leroy74fabca2018-11-29 14:07:24 +0000219#define INVALIDATE_ADJACENT_PAGES_CPU15(addr) \
220 addi addr, addr, PAGE_SIZE; \
221 tlbie addr; \
222 addi addr, addr, -(PAGE_SIZE << 1); \
223 tlbie addr; \
224 addi addr, addr, PAGE_SIZE
LEROY Christophe90883a82015-04-20 07:54:38 +0200225#else
Christophe Leroy74fabca2018-11-29 14:07:24 +0000226#define INVALIDATE_ADJACENT_PAGES_CPU15(addr)
LEROY Christophe90883a82015-04-20 07:54:38 +0200227#endif
228
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229InstructionTLBMiss:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100230 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy74fabca2018-11-29 14:07:24 +0000231#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_SWAP)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100232 mtspr SPRN_SPRG_SCRATCH1, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234
235 /* If we are faulting a kernel address, we have to use the
236 * kernel page tables.
237 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200238 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000239 INVALIDATE_ADJACENT_PAGES_CPU15(r10)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000240 mtspr SPRN_MD_EPN, r10
Joakim Tjernlund4afb0be2010-03-02 05:37:10 +0000241 /* Only modules will cause ITLB Misses as we always
242 * pin the first 8MB of kernel memory */
Christophe Leroya3059b02017-07-12 12:08:51 +0200243#ifdef ITLB_MISS_KERNEL
Christophe Leroy74fabca2018-11-29 14:07:24 +0000244 mfcr r11
Christophe Leroya3059b02017-07-12 12:08:51 +0200245#if defined(SIMPLE_KERNEL_ADDRESS) && defined(CONFIG_PIN_TLB_TEXT)
Christophe Leroy74fabca2018-11-29 14:07:24 +0000246 cmpi cr0, r10, 0 /* Address >= 0x80000000 */
Christophe Leroyc8a12702017-07-12 12:08:47 +0200247#else
Christophe Leroy74fabca2018-11-29 14:07:24 +0000248 rlwinm r10, r10, 16, 0xfff8
249 cmpli cr0, r10, PAGE_OFFSET@h
Christophe Leroya3059b02017-07-12 12:08:51 +0200250#ifndef CONFIG_PIN_TLB_TEXT
Christophe Leroye4470bd2019-02-13 16:06:21 +0000251 /* It is assumed that kernel code fits into the first 32M */
2520: cmpli cr7, r10, (PAGE_OFFSET + 0x2000000)@h
Christophe Leroy1a210872018-10-19 06:55:06 +0000253 patch_site 0b, patch__itlbmiss_linmem_top
Christophe Leroya3059b02017-07-12 12:08:51 +0200254#endif
Christophe Leroyc8a12702017-07-12 12:08:47 +0200255#endif
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200256#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000257 mfspr r10, SPRN_M_TWB /* Get level 1 table */
Christophe Leroya3059b02017-07-12 12:08:51 +0200258#ifdef ITLB_MISS_KERNEL
259#if defined(SIMPLE_KERNEL_ADDRESS) && defined(CONFIG_PIN_TLB_TEXT)
Christophe Leroy74fabca2018-11-29 14:07:24 +0000260 bge+ 3f
Christophe Leroyc8a12702017-07-12 12:08:47 +0200261#else
262 blt+ 3f
263#endif
Christophe Leroya3059b02017-07-12 12:08:51 +0200264#ifndef CONFIG_PIN_TLB_TEXT
265 blt cr7, ITLBMissLinear
266#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000267 rlwinm r10, r10, 0, 20, 31
268 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002693:
Joakim Tjernlund4afb0be2010-03-02 05:37:10 +0000270#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000271 lwz r10, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
272 mtspr SPRN_MI_TWC, r10 /* Set segment attributes */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273
Christophe Leroy74fabca2018-11-29 14:07:24 +0000274 mtspr SPRN_MD_TWC, r10
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000275 mfspr r10, SPRN_MD_TWC
LEROY Christophee0a8e0d2015-04-22 12:06:43 +0200276 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy5af543b2018-11-29 14:07:13 +0000277#ifdef ITLB_MISS_KERNEL
Christophe Leroy74fabca2018-11-29 14:07:24 +0000278 mtcr r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100279#endif
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000280#ifdef CONFIG_SWAP
281 rlwinm r11, r10, 32-5, _PAGE_PRESENT
282 and r11, r11, r10
283 rlwimi r10, r11, 0, _PAGE_PRESENT
284#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000285 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100286 * Software indicator bits 20 and 23 must be clear.
287 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000288 * set. All other Linux PTE bits control the behavior
289 * of the MMU.
290 */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000291 rlwimi r10, r10, 0, 0x0f00 /* Clear bits 20-23 */
292 rlwimi r10, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
293 ori r10, r10, RPN_PATTERN | 0x200 /* Set 22 and 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100294 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000296 /* Restore registers */
Christophe Leroy709cf192018-10-19 06:55:08 +00002970: mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy74fabca2018-11-29 14:07:24 +0000298#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_SWAP)
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100299 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100300#endif
301 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000302 patch_site 0b, patch__itlbmiss_exit_1
303
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100304#ifdef CONFIG_PERF_EVENTS
Christophe Leroy709cf192018-10-19 06:55:08 +0000305 patch_site 0f, patch__itlbmiss_perf
Christophe Leroy8cfe4f52018-11-29 14:07:11 +00003060: lwz r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
307 addi r10, r10, 1
308 stw r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100309 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy74fabca2018-11-29 14:07:24 +0000310#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_SWAP)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100311 mfspr r11, SPRN_SPRG_SCRATCH1
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000312#endif
313 rfi
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000314#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000315
Christophe Leroyb14fc502018-11-29 14:07:26 +0000316#ifndef CONFIG_PIN_TLB_TEXT
317ITLBMissLinear:
318 mtcr r11
Christophe Leroy8f54a6f2019-02-21 19:08:52 +0000319#if defined(CONFIG_STRICT_KERNEL_RWX) && CONFIG_ETEXT_SHIFT < 23
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000320 patch_site 0f, patch__itlbmiss_linmem_top8
321
322 mfspr r10, SPRN_SRR0
3230: subis r11, r10, (PAGE_OFFSET - 0x80000000)@ha
324 rlwinm r11, r11, 4, MI_PS8MEG ^ MI_PS512K
325 ori r11, r11, MI_PS512K | MI_SVALID
326 rlwinm r10, r10, 0, 0x0ff80000 /* 8xx supports max 256Mb RAM */
327#else
Christophe Leroyb14fc502018-11-29 14:07:26 +0000328 /* Set 8M byte page and mark it valid */
329 li r11, MI_PS8MEG | MI_SVALID
Christophe Leroyb14fc502018-11-29 14:07:26 +0000330 rlwinm r10, r10, 20, 0x0f800000 /* 8xx supports max 256Mb RAM */
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000331#endif
332 mtspr SPRN_MI_TWC, r11
Christophe Leroyb14fc502018-11-29 14:07:26 +0000333 ori r10, r10, 0xf0 | MI_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
334 _PAGE_PRESENT
335 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
336
3370: mfspr r10, SPRN_SPRG_SCRATCH0
338 mfspr r11, SPRN_SPRG_SCRATCH1
339 rfi
340 patch_site 0b, patch__itlbmiss_exit_2
341#endif
342
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343 . = 0x1200
344DataStoreTLBMiss:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100345 mtspr SPRN_SPRG_SCRATCH0, r10
346 mtspr SPRN_SPRG_SCRATCH1, r11
Christophe Leroy74fabca2018-11-29 14:07:24 +0000347 mfcr r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000348
349 /* If we are faulting a kernel address, we have to use the
350 * kernel page tables.
351 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200352 mfspr r10, SPRN_MD_EPN
Christophe Leroy74fabca2018-11-29 14:07:24 +0000353 rlwinm r10, r10, 16, 0xfff8
354 cmpli cr0, r10, PAGE_OFFSET@h
Christophe Leroy62f64b42016-05-17 09:02:56 +0200355#ifndef CONFIG_PIN_TLB_IMMR
Christophe Leroy74fabca2018-11-29 14:07:24 +0000356 cmpli cr6, r10, VIRT_IMMR_BASE@h
Christophe Leroybb7f3802016-05-17 09:02:51 +0200357#endif
Christophe Leroye4470bd2019-02-13 16:06:21 +00003580: cmpli cr7, r10, (PAGE_OFFSET + 0x2000000)@h
Christophe Leroy1a210872018-10-19 06:55:06 +0000359 patch_site 0b, patch__dtlbmiss_linmem_top
Christophe Leroy74fabca2018-11-29 14:07:24 +0000360
361 mfspr r10, SPRN_M_TWB /* Get level 1 table */
362 blt+ 3f
Christophe Leroy62f64b42016-05-17 09:02:56 +0200363#ifndef CONFIG_PIN_TLB_IMMR
Christophe Leroy74fabca2018-11-29 14:07:24 +00003640: beq- cr6, DTLBMissIMMR
Christophe Leroy1a210872018-10-19 06:55:06 +0000365 patch_site 0b, patch__dtlbmiss_immr_jmp
Christophe Leroy4badd432016-05-17 09:02:45 +0200366#endif
Christophe Leroy36eb1542016-09-16 08:42:08 +0200367 blt cr7, DTLBMissLinear
Christophe Leroy74fabca2018-11-29 14:07:24 +0000368 rlwinm r10, r10, 0, 20, 31
369 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003703:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000371 mtcr r11
372 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000374 mtspr SPRN_MD_TWC, r11
375 mfspr r10, SPRN_MD_TWC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000376 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000377
Christophe Leroyde0f9382018-01-12 13:45:31 +0100378 /* Insert the Guarded flag into the TWC from the Linux PTE.
379 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000380 * I got that right :-). It will be better when we can put
381 * this into the Linux pgd/pmd and load it in the operation
382 * above.
383 */
Christophe Leroyde0f9382018-01-12 13:45:31 +0100384 rlwimi r11, r10, 0, _PAGE_GUARDED
Christophe Leroy2a45add2018-01-12 13:45:19 +0100385 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000386
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000387 /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
388 * We also need to know if the insn is a load/store, so:
389 * Clear _PAGE_PRESENT and load that which will
390 * trap into DTLB Error with store bit set accordinly.
391 */
392 /* PRESENT=0x1, ACCESSED=0x20
393 * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
394 * r10 = (r10 & ~PRESENT) | r11;
395 */
396#ifdef CONFIG_SWAP
397 rlwinm r11, r10, 32-5, _PAGE_PRESENT
398 and r11, r11, r10
399 rlwimi r10, r11, 0, _PAGE_PRESENT
400#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000401 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000402 * Software indicator bits 24, 25, 26, and 27 must be
403 * set. All other Linux PTE bits control the behavior
404 * of the MMU.
405 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100406 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100407 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100408 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000409
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000410 /* Restore registers */
LEROY Christophe92625d42014-08-29 11:14:37 +0200411 mtspr SPRN_DAR, r11 /* Tag DAR */
Christophe Leroy709cf192018-10-19 06:55:08 +0000412
4130: mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100414 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100415 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000416 patch_site 0b, patch__dtlbmiss_exit_1
417
Christophe Leroyb14fc502018-11-29 14:07:26 +0000418DTLBMissIMMR:
419 mtcr r11
420 /* Set 512k byte guarded page and mark it valid */
421 li r10, MD_PS512K | MD_GUARDED | MD_SVALID
422 mtspr SPRN_MD_TWC, r10
423 mfspr r10, SPRN_IMMR /* Get current IMMR */
424 rlwinm r10, r10, 0, 0xfff80000 /* Get 512 kbytes boundary */
425 ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
426 _PAGE_PRESENT | _PAGE_NO_CACHE
427 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
428
429 li r11, RPN_PATTERN
430 mtspr SPRN_DAR, r11 /* Tag DAR */
431
4320: mfspr r10, SPRN_SPRG_SCRATCH0
433 mfspr r11, SPRN_SPRG_SCRATCH1
434 rfi
435 patch_site 0b, patch__dtlbmiss_exit_2
436
437DTLBMissLinear:
438 mtcr r11
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000439 rlwinm r10, r10, 20, 0x0f800000 /* 8xx supports max 256Mb RAM */
Christophe Leroy8f54a6f2019-02-21 19:08:52 +0000440#if defined(CONFIG_STRICT_KERNEL_RWX) && CONFIG_DATA_SHIFT < 23
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000441 patch_site 0f, patch__dtlbmiss_romem_top8
442
4430: subis r11, r10, (PAGE_OFFSET - 0x80000000)@ha
444 rlwinm r11, r11, 0, 0xff800000
445 neg r10, r11
446 or r11, r11, r10
447 rlwinm r11, r11, 4, MI_PS8MEG ^ MI_PS512K
448 ori r11, r11, MI_PS512K | MI_SVALID
449 mfspr r10, SPRN_MD_EPN
450 rlwinm r10, r10, 0, 0x0ff80000 /* 8xx supports max 256Mb RAM */
451#else
Christophe Leroyb14fc502018-11-29 14:07:26 +0000452 /* Set 8M byte page and mark it valid */
453 li r11, MD_PS8MEG | MD_SVALID
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000454#endif
Christophe Leroyb14fc502018-11-29 14:07:26 +0000455 mtspr SPRN_MD_TWC, r11
Christophe Leroyd5f17ee2019-02-21 19:08:51 +0000456#ifdef CONFIG_STRICT_KERNEL_RWX
457 patch_site 0f, patch__dtlbmiss_romem_top
458
4590: subis r11, r10, 0
460 rlwimi r10, r11, 11, _PAGE_RO
461#endif
Christophe Leroyb14fc502018-11-29 14:07:26 +0000462 ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
463 _PAGE_PRESENT
464 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
465
466 li r11, RPN_PATTERN
467 mtspr SPRN_DAR, r11 /* Tag DAR */
468
4690: mfspr r10, SPRN_SPRG_SCRATCH0
470 mfspr r11, SPRN_SPRG_SCRATCH1
471 rfi
472 patch_site 0b, patch__dtlbmiss_exit_3
473
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000474/* This is an instruction TLB error on the MPC8xx. This could be due
475 * to many reasons, such as executing guarded memory or illegal instruction
476 * addresses. There is nothing to do but handle a big time error fault.
477 */
478 . = 0x1300
479InstructionTLBError:
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100480 EXCEPTION_PROLOG
LEROY Christophe7439b372014-09-19 10:36:06 +0200481 mr r4,r12
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000482 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
483 andis. r10,r9,SRR1_ISI_NOPT@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000484 beq+ .Litlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200485 tlbie r4
LEROY Christophe7439b372014-09-19 10:36:06 +0200486 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000487.Litlbie:
488 EXC_XFER_LITE(0x400, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489
490/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200491 * many reasons, including a dirty update to a pte. We bail out to
492 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493 */
494 . = 0x1400
495DataTLBError:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100496 mtspr SPRN_SPRG_SCRATCH0, r10
497 mtspr SPRN_SPRG_SCRATCH1, r11
LEROY Christophed5fd9d72015-04-20 07:54:40 +0200498 mfcr r10
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000499
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200500 mfspr r11, SPRN_DAR
LEROY Christopheac219512014-09-19 10:36:09 +0200501 cmpwi cr0, r11, RPN_PATTERN
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000502 beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200503DARFixed:/* Return from dcbx instruction bug workaround */
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200504 EXCEPTION_PROLOG_1
505 EXCEPTION_PROLOG_2
LEROY Christophec51a68212014-09-19 10:36:10 +0200506 mfspr r5,SPRN_DSISR
507 stw r5,_DSISR(r11)
LEROY Christophe749137a2014-09-19 10:36:07 +0200508 mfspr r4,SPRN_DAR
Christophe Leroy49153492017-08-08 13:59:00 +0200509 andis. r10,r5,DSISR_NOHPTE@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000510 beq+ .Ldtlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200511 tlbie r4
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000512.Ldtlbie:
513 li r10,RPN_PATTERN
LEROY Christophe749137a2014-09-19 10:36:07 +0200514 mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
515 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
516 EXC_XFER_LITE(0x300, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000517
Christophe Leroy642770d2019-04-30 12:38:59 +0000518 EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_STD)
519 EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_STD)
520 EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_STD)
521 EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_STD)
522 EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_STD)
523 EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_STD)
524 EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525
526/* On the MPC8xx, these next four traps are used for development
527 * support of breakpoints and such. Someday I will get around to
528 * using them.
529 */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100530 . = 0x1c00
531DataBreakpoint:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100532 mtspr SPRN_SPRG_SCRATCH0, r10
533 mtspr SPRN_SPRG_SCRATCH1, r11
Christophe Leroy4ad86222016-11-29 09:52:15 +0100534 mfcr r10
535 mfspr r11, SPRN_SRR0
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000536 cmplwi cr0, r11, (.Ldtlbie - PAGE_OFFSET)@l
537 cmplwi cr7, r11, (.Litlbie - PAGE_OFFSET)@l
Christophe Leroy4ad86222016-11-29 09:52:15 +0100538 beq- cr0, 11f
539 beq- cr7, 11f
540 EXCEPTION_PROLOG_1
541 EXCEPTION_PROLOG_2
542 addi r3,r1,STACK_FRAME_OVERHEAD
543 mfspr r4,SPRN_BAR
544 stw r4,_DAR(r11)
545 mfspr r5,SPRN_DSISR
Christophe Leroy642770d2019-04-30 12:38:59 +0000546 EXC_XFER_STD(0x1c00, do_break)
Christophe Leroy4ad86222016-11-29 09:52:15 +010054711:
548 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100549 mfspr r10, SPRN_SPRG_SCRATCH0
550 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100551 rfi
552
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100553#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100554 . = 0x1d00
555InstructionBreakpoint:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100556 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000557 lwz r10, (instruction_counter - PAGE_OFFSET)@l(0)
558 addi r10, r10, -1
559 stw r10, (instruction_counter - PAGE_OFFSET)@l(0)
Christophe Leroy75b82472016-12-15 13:42:18 +0100560 lis r10, 0xffff
561 ori r10, r10, 0x01
562 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100563 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy75b82472016-12-15 13:42:18 +0100564 rfi
565#else
Christophe Leroy642770d2019-04-30 12:38:59 +0000566 EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_STD)
Christophe Leroy75b82472016-12-15 13:42:18 +0100567#endif
Christophe Leroy642770d2019-04-30 12:38:59 +0000568 EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_STD)
569 EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000570
571 . = 0x2000
572
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000573/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
574 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200575 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000576 */
577 /* define if you don't want to use self modifying code */
578#define NO_SELF_MODIFYING_CODE
579FixupDAR:/* Entry point for dcbx workaround. */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000580 mtspr SPRN_M_TW, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000581 /* fetch instruction from memory. */
582 mfspr r10, SPRN_SRR0
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000583 mtspr SPRN_MD_EPN, r10
Christophe Leroyc8a12702017-07-12 12:08:47 +0200584 rlwinm r11, r10, 16, 0xfff8
585 cmpli cr0, r11, PAGE_OFFSET@h
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000586 mfspr r11, SPRN_M_TWB /* Get level 1 table */
Christophe Leroyc8a12702017-07-12 12:08:47 +0200587 blt+ 3f
Christophe Leroybb7f3802016-05-17 09:02:51 +0200588 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy1a210872018-10-19 06:55:06 +0000589
5900: cmpli cr7, r11, (PAGE_OFFSET + 0x1800000)@h
591 patch_site 0b, patch__fixupdar_linmem_top
592
Christophe Leroy36eb1542016-09-16 08:42:08 +0200593 /* create physical page address from effective address */
594 tophys(r11, r10)
595 blt- cr7, 201f
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000596 mfspr r11, SPRN_M_TWB /* Get level 1 table */
597 rlwinm r11, r11, 0, 20, 31
598 oris r11, r11, (swapper_pg_dir - PAGE_OFFSET)@ha
5993:
LEROY Christophefde5a902015-01-20 10:57:34 +0100600 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000601 mtspr SPRN_MD_TWC, r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100602 mtcr r11
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000603 mfspr r11, SPRN_MD_TWC
604 lwz r11, 0(r11) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100605 bt 28,200f /* bit 28 = Large page (8M) */
606 bt 29,202f /* bit 29 = Large page (8M or 512K) */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000607 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200608 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100609201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000610/* Check if it really is a dcbx instruction. */
611/* dcbt and dcbtst does not generate DTLB Misses/Errors,
612 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200613 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
614 rlwinm r10, r10, 0, 21, 5
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000615 cmpwi cr0, r10, 2028 /* Is dcbz? */
616 beq+ 142f
617 cmpwi cr0, r10, 940 /* Is dcbi? */
618 beq+ 142f
619 cmpwi cr0, r10, 108 /* Is dcbst? */
620 beq+ 144f /* Fix up store bit! */
621 cmpwi cr0, r10, 172 /* Is dcbf? */
622 beq+ 142f
623 cmpwi cr0, r10, 1964 /* Is icbi? */
624 beq+ 142f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000625141: mfspr r10,SPRN_M_TW
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200626 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000627
Christophe Leroy4b9142862016-12-07 08:47:28 +0100628200:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100629 /* concat physical page address(r11) and page offset(r10) */
630 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
631 b 201b
632
633202:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100634 /* concat physical page address(r11) and page offset(r10) */
635 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_512K, 31
636 b 201b
637
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000638144: mfspr r10, SPRN_DSISR
639 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
640 mtspr SPRN_DSISR, r10
641142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000642#ifndef NO_SELF_MODIFYING_CODE
643 andis. r10,r11,0x1f /* test if reg RA is r0 */
644 li r10,modified_instr@l
645 dcbtst r0,r10 /* touch for store */
646 rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
647 oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
648 ori r11,r11,532
649 stw r11,0(r10) /* store add/and instruction */
650 dcbf 0,r10 /* flush new instr. to memory. */
651 icbi 0,r10 /* invalidate instr. cache line */
LEROY Christophe92625d42014-08-29 11:14:37 +0200652 mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
653 mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000654 isync /* Wait until new instr is loaded from memory */
655modified_instr:
656 .space 4 /* this is where the add instr. is stored */
657 bne+ 143f
658 subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
659143: mtdar r10 /* store faulting EA in DAR */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000660 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000661 b DARFixed /* Go back to normal TLB handling */
662#else
663 mfctr r10
664 mtdar r10 /* save ctr reg in DAR */
665 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
666 addi r10, r10, 150f@l /* add start of table */
667 mtctr r10 /* load ctr with jump address */
668 xor r10, r10, r10 /* sum starts at zero */
669 bctr /* jump into table */
670150:
671 add r10, r10, r0 ;b 151f
672 add r10, r10, r1 ;b 151f
673 add r10, r10, r2 ;b 151f
674 add r10, r10, r3 ;b 151f
675 add r10, r10, r4 ;b 151f
676 add r10, r10, r5 ;b 151f
677 add r10, r10, r6 ;b 151f
678 add r10, r10, r7 ;b 151f
679 add r10, r10, r8 ;b 151f
680 add r10, r10, r9 ;b 151f
681 mtctr r11 ;b 154f /* r10 needs special handling */
682 mtctr r11 ;b 153f /* r11 needs special handling */
683 add r10, r10, r12 ;b 151f
684 add r10, r10, r13 ;b 151f
685 add r10, r10, r14 ;b 151f
686 add r10, r10, r15 ;b 151f
687 add r10, r10, r16 ;b 151f
688 add r10, r10, r17 ;b 151f
689 add r10, r10, r18 ;b 151f
690 add r10, r10, r19 ;b 151f
691 add r10, r10, r20 ;b 151f
692 add r10, r10, r21 ;b 151f
693 add r10, r10, r22 ;b 151f
694 add r10, r10, r23 ;b 151f
695 add r10, r10, r24 ;b 151f
696 add r10, r10, r25 ;b 151f
697 add r10, r10, r26 ;b 151f
698 add r10, r10, r27 ;b 151f
699 add r10, r10, r28 ;b 151f
700 add r10, r10, r29 ;b 151f
701 add r10, r10, r30 ;b 151f
702 add r10, r10, r31
703151:
704 rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
705 beq 152f /* if reg RA is zero, don't add it */
706 addi r11, r11, 150b@l /* add start of table */
707 mtctr r11 /* load ctr with jump address */
708 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
709 bctr /* jump into table */
710152:
711 mfdar r11
712 mtctr r11 /* restore ctr reg from DAR */
713 mtdar r10 /* save fault EA to DAR */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000714 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000715 b DARFixed /* Go back to normal TLB handling */
716
717 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200718153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200719 add r10, r10, r11 /* add it */
720 mfctr r11 /* restore r11 */
721 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200722154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200723 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000724 mfctr r11 /* restore r11 */
725 b 151b
726#endif
727
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000728/*
729 * This is where the main kernel code starts.
730 */
731start_here:
732 /* ptr to current */
733 lis r2,init_task@h
734 ori r2,r2,init_task@l
735
736 /* ptr to phys current thread */
737 tophys(r4,r2)
738 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000739 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000740
741 /* stack */
742 lis r1,init_thread_union@ha
743 addi r1,r1,init_thread_union@l
744 li r0,0
745 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
746
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000747 lis r6, swapper_pg_dir@ha
748 tophys(r6,r6)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000749 mtspr SPRN_M_TWB, r6
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000750
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000751 bl early_init /* We have to do this with MMU on */
752
753/*
754 * Decide what sort of machine this is and initialize the MMU.
755 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000756#ifdef CONFIG_KASAN
757 bl kasan_early_init
758#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000759 li r3,0
760 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000761 bl machine_init
762 bl MMU_init
763
764/*
765 * Go back to running unmapped so we can load up new values
766 * and change to using our exception vectors.
767 * On the 8xx, all we have to do is invalidate the TLB to clear
768 * the old 8M byte TLB mappings and load the page table base register.
769 */
770 /* The right way to do this would be to track it down through
771 * init's THREAD like the context switch code does, but this is
772 * easier......until someone changes init's static structures.
773 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774 lis r4,2f@h
775 ori r4,r4,2f@l
776 tophys(r4,r4)
777 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
778 mtspr SPRN_SRR0,r4
779 mtspr SPRN_SRR1,r3
780 rfi
781/* Load up the kernel context */
7822:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783 tlbia /* Clear all TLB entries */
784 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785
786 /* set up the PTE pointers for the Abatron bdiGDB.
787 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788 lis r5, abatron_pteptrs@h
789 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000790 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000791 tophys(r5,r5)
Christophe Leroyfb0bdec2019-01-09 20:30:07 +0000792 lis r6, swapper_pg_dir@h
793 ori r6, r6, swapper_pg_dir@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000794 stw r6, 0(r5)
795
796/* Now turn on the MMU for real! */
797 li r4,MSR_KERNEL
798 lis r3,start_kernel@h
799 ori r3,r3,start_kernel@l
800 mtspr SPRN_SRR0,r3
801 mtspr SPRN_SRR1,r4
802 rfi /* enable MMU and jump to start_kernel */
803
804/* Set up the initial MMU state so we can do the first level of
805 * kernel initialization. This maps the first 8 MBytes of memory 1:1
806 * virtual to physical. Also, set the cache mode since that is defined
807 * by TLB entries and perform any additional mapping (like of the IMMR).
808 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200809 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000810 * these mappings is mapped by page tables.
811 */
812initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200813 li r8, 0
814 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
815 lis r10, MD_RESETVAL@h
816#ifndef CONFIG_8xx_COPYBACK
817 oris r10, r10, MD_WTDEF@h
818#endif
819 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
820
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000821 tlbia /* Invalidate all TLB entries */
Christophe Leroya3059b02017-07-12 12:08:51 +0200822#ifdef CONFIG_PIN_TLB_DATA
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200823 oris r10, r10, MD_RSV4I@h
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000824 mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200825#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200827 lis r8, MI_APG_INIT@h /* Set protection modes */
828 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000829 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200830 lis r8, MD_APG_INIT@h
831 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000832 mtspr SPRN_MD_AP, r8
833
Christophe Leroyf86ef742016-05-17 09:02:43 +0200834 /* Map a 512k page for the IMMR to get the processor
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000835 * internal registers (among other things).
836 */
Christophe Leroy62f64b42016-05-17 09:02:56 +0200837#ifdef CONFIG_PIN_TLB_IMMR
Christophe Leroya3059b02017-07-12 12:08:51 +0200838 oris r10, r10, MD_RSV4I@h
Christophe Leroy62f64b42016-05-17 09:02:56 +0200839 ori r10, r10, 0x1c00
840 mtspr SPRN_MD_CTR, r10
841
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000842 mfspr r9, 638 /* Get current IMMR */
Christophe Leroyf86ef742016-05-17 09:02:43 +0200843 andis. r9, r9, 0xfff8 /* Get 512 kbytes boundary */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000844
Christophe Leroyf86ef742016-05-17 09:02:43 +0200845 lis r8, VIRT_IMMR_BASE@h /* Create vaddr for TLB */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000846 ori r8, r8, MD_EVALID /* Mark it valid */
847 mtspr SPRN_MD_EPN, r8
Christophe Leroyf86ef742016-05-17 09:02:43 +0200848 li r8, MD_PS512K | MD_GUARDED /* Set 512k byte page */
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000849 ori r8, r8, MD_SVALID /* Make it valid */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000850 mtspr SPRN_MD_TWC, r8
851 mr r8, r9 /* Create paddr for TLB */
852 ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
853 mtspr SPRN_MD_RPN, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000854#endif
855
Christophe Leroye4470bd2019-02-13 16:06:21 +0000856 /* Now map the lower RAM (up to 32 Mbytes) into the ITLB. */
857#ifdef CONFIG_PIN_TLB_TEXT
858 lis r8, MI_RSV4I@h
859 ori r8, r8, 0x1c00
860#endif
861 li r9, 4 /* up to 4 pages of 8M */
862 mtctr r9
863 lis r9, KERNELBASE@h /* Create vaddr for TLB */
864 li r10, MI_PS8MEG | MI_SVALID /* Set 8M byte page */
865 li r11, MI_BOOTINIT /* Create RPN for address 0 */
866 lis r12, _einittext@h
867 ori r12, r12, _einittext@l
8681:
869#ifdef CONFIG_PIN_TLB_TEXT
870 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
871 addi r8, r8, 0x100
872#endif
873
874 ori r0, r9, MI_EVALID /* Mark it valid */
875 mtspr SPRN_MI_EPN, r0
876 mtspr SPRN_MI_TWC, r10
877 mtspr SPRN_MI_RPN, r11 /* Store TLB entry */
878 addis r9, r9, 0x80
879 addis r11, r11, 0x80
880
881 cmpl cr0, r9, r12
882 bdnzf gt, 1b
883
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000884 /* Since the cache is enabled according to the information we
885 * just loaded into the TLB, invalidate and enable the caches here.
886 * We should probably check/set other modes....later.
887 */
888 lis r8, IDC_INVALL@h
889 mtspr SPRN_IC_CST, r8
890 mtspr SPRN_DC_CST, r8
891 lis r8, IDC_ENABLE@h
892 mtspr SPRN_IC_CST, r8
893#ifdef CONFIG_8xx_COPYBACK
894 mtspr SPRN_DC_CST, r8
895#else
896 /* For a debug option, I left this here to easily enable
897 * the write through cache mode
898 */
899 lis r8, DC_SFWT@h
900 mtspr SPRN_DC_CST, r8
901 lis r8, IDC_ENABLE@h
902 mtspr SPRN_DC_CST, r8
903#endif
Christophe Leroy75b82472016-12-15 13:42:18 +0100904 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100905 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100906#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100907 rlwinm r8, r8, 0, ~0xc
908#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100909 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +0100910#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +0100911 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000912 blr
913
914
915/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000916 * We put a few things here that have to be page-aligned.
917 * This stuff goes at the beginning of the data segment,
918 * which is page-aligned.
919 */
920 .data
921 .globl sdata
922sdata:
923 .globl empty_zero_page
LEROY Christophed1406802014-09-19 10:36:09 +0200924 .align PAGE_SHIFT
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000925empty_zero_page:
LEROY Christophed1406802014-09-19 10:36:09 +0200926 .space PAGE_SIZE
Al Viro9445aa12016-01-13 23:33:46 -0500927EXPORT_SYMBOL(empty_zero_page)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000928
929 .globl swapper_pg_dir
930swapper_pg_dir:
LEROY Christophed1406802014-09-19 10:36:09 +0200931 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000932
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000933/* Room for two PTE table poiners, usually the kernel and current user
934 * pointer to their respective root page table (pgdir).
935 */
Christophe Leroy40058332019-02-21 10:37:53 +0000936 .globl abatron_pteptrs
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000937abatron_pteptrs:
938 .space 8