blob: 86f844eb0e5aa035d340f4a140836ca82999d8ce [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * PowerPC version
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications by Dan Malek
11 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
12 *
13 * This file contains low-level support and setup for PowerPC 8xx
14 * embedded processors, including trap and interrupt dispatch.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015 */
16
Tim Abbotte7039842009-04-25 22:11:05 -040017#include <linux/init.h>
Christophe Leroy3bbd2342019-08-21 10:20:51 +000018#include <linux/magic.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070019#include <linux/pgtable.h>
Christophe Leroyf76c8f62020-05-19 05:49:13 +000020#include <linux/sizes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <asm/processor.h>
22#include <asm/page.h>
23#include <asm/mmu.h>
24#include <asm/cache.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <asm/cputable.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000029#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050030#include <asm/export.h>
Christophe Leroy1a210872018-10-19 06:55:06 +000031#include <asm/code-patching-asm.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032
Christophe Leroy5b1c9a02021-03-12 12:50:23 +000033/*
34 * Value for the bits that have fixed value in RPN entries.
35 * Also used for tagging DAR for DTLBerror.
36 */
37#define RPN_PATTERN 0x00f0
38
Christophe Leroy8a23fdec2019-04-30 12:38:50 +000039#include "head_32.h"
40
Christophe Leroyc8bef102020-05-19 05:49:20 +000041.macro compare_to_kernel_boundary scratch, addr
LEROY Christopheeeba1f72015-04-20 07:54:46 +020042#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020043/* By simply checking Address >= 0x80000000, we know if its a kernel address */
Christophe Leroyc8bef102020-05-19 05:49:20 +000044 not. \scratch, \addr
45#else
46 rlwinm \scratch, \addr, 16, 0xfff8
47 cmpli cr0, \scratch, PAGE_OFFSET@h
LEROY Christopheeeba1f72015-04-20 07:54:46 +020048#endif
Christophe Leroyc8bef102020-05-19 05:49:20 +000049.endm
LEROY Christopheeeba1f72015-04-20 07:54:46 +020050
Christophe Leroy4b9142862016-12-07 08:47:28 +010051#define PAGE_SHIFT_512K 19
52#define PAGE_SHIFT_8M 23
53
Tim Abbotte7039842009-04-25 22:11:05 -040054 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050055_ENTRY(_stext);
56_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057
58/* MPC8xx
59 * This port was done on an MBX board with an 860. Right now I only
60 * support an ELF compressed (zImage) boot from EPPC-Bug because the
61 * code there loads up some registers before calling us:
62 * r3: ptr to board info data
63 * r4: initrd_start or if no initrd then 0
64 * r5: initrd_end - unused if r4 is 0
65 * r6: Start of command line string
66 * r7: End of command line string
67 *
68 * I decided to use conditional compilation instead of checking PVR and
69 * adding more processor specific branches around code I don't need.
70 * Since this is an embedded processor, I also appreciate any memory
71 * savings I can get.
72 *
73 * The MPC8xx does not have any BATs, but it supports large page sizes.
74 * We first initialize the MMU to support 8M byte pages, then load one
75 * entry into each of the instruction and data TLBs to map the first
76 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
77 * the "internal" processor registers before MMU_init is called.
78 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079 * -- Dan
80 */
81 .globl __start
82__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000083 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084
85 /* We have to turn on the MMU right away so we get cache modes
86 * set correctly.
87 */
88 bl initial_mmu
89
90/* We now have the lower 8 Meg mapped into TLB entries, and the caches
91 * ready to work.
92 */
93
94turn_on_mmu:
95 mfmsr r0
96 ori r0,r0,MSR_DR|MSR_IR
97 mtspr SPRN_SRR1,r0
98 lis r0,start_here@h
99 ori r0,r0,start_here@l
100 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101 rfi /* enables MMU */
102
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000103
104#ifdef CONFIG_PERF_EVENTS
105 .align 4
106
107 .globl itlb_miss_counter
108itlb_miss_counter:
109 .space 4
110
111 .globl dtlb_miss_counter
112dtlb_miss_counter:
113 .space 4
114
115 .globl instruction_counter
116instruction_counter:
117 .space 4
118#endif
119
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120/* System reset */
Christophe Leroyf3079392016-09-05 08:42:31 +0200121 EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122
123/* Machine check */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000124 START_EXCEPTION(0x200, MachineCheck)
Christophe Leroy719e7e22021-03-12 12:50:38 +0000125 EXCEPTION_PROLOG 0x200 MachineCheck handle_dar_dsisr=1
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000126 EXC_XFER_STD(0x200, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128/* External interrupt */
129 EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
130
131/* Alignment exception */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000132 START_EXCEPTION(0x600, Alignment)
Christophe Leroy719e7e22021-03-12 12:50:38 +0000133 EXCEPTION_PROLOG 0x600 Alignment handle_dar_dsisr=1
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000134 prepare_transfer_to_handler
135 bl alignment_exception
136 REST_NVGPRS(r1)
137 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000138
139/* Program check exception */
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000140 START_EXCEPTION(0x700, ProgramCheck)
141 EXCEPTION_PROLOG 0x700 ProgramCheck
142 prepare_transfer_to_handler
143 bl program_check_exception
144 REST_NVGPRS(r1)
145 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000146
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147/* Decrementer */
148 EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
149
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150/* System call */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000151 START_EXCEPTION(0xc00, SystemCall)
Christophe Leroyb86fb882019-04-30 12:39:02 +0000152 SYSCALL_ENTRY 0xc00
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000153
154/* Single step - not used on 601 */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000155 EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156
157/* On the MPC8xx, this is a software emulation interrupt. It occurs
158 * for all unimplemented and illegal instructions.
159 */
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000160 START_EXCEPTION(0x1000, SoftEmu)
161 EXCEPTION_PROLOG 0x1000 SoftEmu
162 prepare_transfer_to_handler
163 bl emulation_assist_interrupt
164 REST_NVGPRS(r1)
165 b interrupt_return
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000166
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167/*
168 * For the MPC8xx, this is a software tablewalk to load the instruction
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000169 * TLB. The task switch loads the M_TWB register with the pointer to the first
LEROY Christophecbc130f2014-09-19 10:36:08 +0200170 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171 * If we discover there is no second level table (value is zero) or if there
172 * is an invalid pte, we load that into the TLB, which causes another fault
173 * into the TLB Error interrupt where we can handle such problems.
174 * We have to use the MD_xxx registers for the tablewalk because the
175 * equivalent MI_xxx registers only perform the attribute functions.
176 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200177
178#ifdef CONFIG_8xx_CPU15
Christophe Leroy576e02b2020-11-24 15:24:56 +0000179#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp) \
180 addi tmp, addr, PAGE_SIZE; \
181 tlbie tmp; \
182 addi tmp, addr, -PAGE_SIZE; \
183 tlbie tmp
LEROY Christophe90883a82015-04-20 07:54:38 +0200184#else
Christophe Leroy576e02b2020-11-24 15:24:56 +0000185#define INVALIDATE_ADJACENT_PAGES_CPU15(addr, tmp)
LEROY Christophe90883a82015-04-20 07:54:38 +0200186#endif
187
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000188 START_EXCEPTION(0x1100, InstructionTLBMiss)
Christophe Leroya314ea52020-11-24 15:24:57 +0000189 mtspr SPRN_SPRG_SCRATCH2, r10
190 mtspr SPRN_M_TW, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191
192 /* If we are faulting a kernel address, we have to use the
193 * kernel page tables.
194 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200195 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
Christophe Leroy576e02b2020-11-24 15:24:56 +0000196 INVALIDATE_ADJACENT_PAGES_CPU15(r10, r11)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000197 mtspr SPRN_MD_EPN, r10
Christophe Leroybccc5892020-11-24 15:24:55 +0000198#ifdef CONFIG_MODULES
Christophe Leroy74fabca2018-11-29 14:07:24 +0000199 mfcr r11
Christophe Leroyc8bef102020-05-19 05:49:20 +0000200 compare_to_kernel_boundary r10, r10
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200201#endif
Christophe Leroy74fabca2018-11-29 14:07:24 +0000202 mfspr r10, SPRN_M_TWB /* Get level 1 table */
Christophe Leroybccc5892020-11-24 15:24:55 +0000203#ifdef CONFIG_MODULES
Christophe Leroyc8a12702017-07-12 12:08:47 +0200204 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000205 rlwinm r10, r10, 0, 20, 31
206 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002073:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000208 mtcr r11
Christophe Leroy4b9142862016-12-07 08:47:28 +0100209#endif
Christophe Leroya891c432020-05-19 05:49:08 +0000210 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Christophe Leroya891c432020-05-19 05:49:08 +0000211 mtspr SPRN_MD_TWC, r11
Christophe Leroya891c432020-05-19 05:49:08 +0000212 mfspr r10, SPRN_MD_TWC
213 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000214 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000215 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
216 mtspr SPRN_MI_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100218 * Software indicator bits 20 and 23 must be clear.
219 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 * set. All other Linux PTE bits control the behavior
221 * of the MMU.
222 */
Christophe Leroya4031afb92020-02-09 18:14:42 +0000223 rlwinm r10, r10, 0, ~0x0f00 /* Clear bits 20-23 */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000224 rlwimi r10, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
225 ori r10, r10, RPN_PATTERN | 0x200 /* Set 22 and 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100226 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000228 /* Restore registers */
Christophe Leroya314ea52020-11-24 15:24:57 +00002290: mfspr r10, SPRN_SPRG_SCRATCH2
230 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100231 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000232 patch_site 0b, patch__itlbmiss_exit_1
233
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100234#ifdef CONFIG_PERF_EVENTS
Christophe Leroy709cf192018-10-19 06:55:08 +0000235 patch_site 0f, patch__itlbmiss_perf
Christophe Leroy8cfe4f52018-11-29 14:07:11 +00002360: lwz r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
237 addi r10, r10, 1
238 stw r10, (itlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroya314ea52020-11-24 15:24:57 +0000239 mfspr r10, SPRN_SPRG_SCRATCH2
240 mfspr r11, SPRN_M_TW
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000241 rfi
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000242#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000243
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000244 START_EXCEPTION(0x1200, DataStoreTLBMiss)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000245 mtspr SPRN_SPRG_SCRATCH2, r10
Christophe Leroy6edc3182019-12-21 08:32:31 +0000246 mtspr SPRN_M_TW, r11
Christophe Leroy74fabca2018-11-29 14:07:24 +0000247 mfcr r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000248
249 /* If we are faulting a kernel address, we have to use the
250 * kernel page tables.
251 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200252 mfspr r10, SPRN_MD_EPN
Christophe Leroyc8bef102020-05-19 05:49:20 +0000253 compare_to_kernel_boundary r10, r10
Christophe Leroy74fabca2018-11-29 14:07:24 +0000254 mfspr r10, SPRN_M_TWB /* Get level 1 table */
255 blt+ 3f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000256 rlwinm r10, r10, 0, 20, 31
257 oris r10, r10, (swapper_pg_dir - PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002583:
Christophe Leroy74fabca2018-11-29 14:07:24 +0000259 mtcr r11
260 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r10) /* Get level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000261
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000262 mtspr SPRN_MD_TWC, r11
263 mfspr r10, SPRN_MD_TWC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000265
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000266 /* Insert Guarded and Accessed flags into the TWC from the Linux PTE.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100267 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268 * I got that right :-). It will be better when we can put
269 * this into the Linux pgd/pmd and load it in the operation
270 * above.
271 */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000272 rlwimi r11, r10, 0, _PAGE_GUARDED | _PAGE_ACCESSED
Christophe Leroyb250c8c2020-05-19 05:49:09 +0000273 rlwimi r11, r10, 32 - 9, _PMD_PAGE_512K
Christophe Leroy2a45add2018-01-12 13:45:19 +0100274 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000276 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277 * Software indicator bits 24, 25, 26, and 27 must be
278 * set. All other Linux PTE bits control the behavior
279 * of the MMU.
280 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100281 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100282 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100283 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Christophe Leroy89eecd92020-11-24 15:24:58 +0000284 mtspr SPRN_DAR, r11 /* Tag DAR */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000285
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000286 /* Restore registers */
Christophe Leroy709cf192018-10-19 06:55:08 +0000287
Christophe Leroy89eecd92020-11-24 15:24:58 +00002880: mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy6edc3182019-12-21 08:32:31 +0000289 mfspr r11, SPRN_M_TW
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100290 rfi
Christophe Leroy709cf192018-10-19 06:55:08 +0000291 patch_site 0b, patch__dtlbmiss_exit_1
292
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000293#ifdef CONFIG_PERF_EVENTS
294 patch_site 0f, patch__dtlbmiss_perf
2950: lwz r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
296 addi r10, r10, 1
297 stw r10, (dtlb_miss_counter - PAGE_OFFSET)@l(0)
Christophe Leroy89eecd92020-11-24 15:24:58 +0000298 mfspr r10, SPRN_SPRG_SCRATCH2
Christophe Leroy0c8c2c92020-05-19 05:49:18 +0000299 mfspr r11, SPRN_M_TW
300 rfi
301#endif
302
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000303/* This is an instruction TLB error on the MPC8xx. This could be due
304 * to many reasons, such as executing guarded memory or illegal instruction
305 * addresses. There is nothing to do but handle a big time error fault.
306 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000307 START_EXCEPTION(0x1300, InstructionTLBError)
Christophe Leroy719e7e22021-03-12 12:50:38 +0000308 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
309 EXCEPTION_PROLOG 0x400 InstructionTLBError
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000310 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
311 andis. r10,r9,SRR1_ISI_NOPT@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000312 beq+ .Litlbie
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000313 tlbie r12
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000314.Litlbie:
Nicholas Piggina01a3f22021-01-30 23:08:16 +1000315 stw r12, _DAR(r11)
316 stw r5, _DSISR(r11)
Christophe Leroyaf6f2ce82021-03-12 12:50:37 +0000317 EXC_XFER_LITE(0x400, do_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318
319/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200320 * many reasons, including a dirty update to a pte. We bail out to
321 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000322 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000323 START_EXCEPTION(0x1400, DataTLBError)
Christophe Leroy99b22912019-12-21 08:32:35 +0000324 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200325 mfspr r11, SPRN_DAR
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000326 cmpwi cr1, r11, RPN_PATTERN
327 beq- cr1, FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200328DARFixed:/* Return from dcbx instruction bug workaround */
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200329 EXCEPTION_PROLOG_1
Christophe Leroy719e7e22021-03-12 12:50:38 +0000330 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
331 EXCEPTION_PROLOG_2 0x300 DataTLBError handle_dar_dsisr=1
Christophe Leroy7aa8dd62021-03-12 12:50:22 +0000332 lwz r4, _DAR(r11)
333 lwz r5, _DSISR(r11)
Christophe Leroy49153492017-08-08 13:59:00 +0200334 andis. r10,r5,DSISR_NOHPTE@h
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000335 beq+ .Ldtlbie
LEROY Christophec51a68212014-09-19 10:36:10 +0200336 tlbie r4
Christophe Leroy32ceaa62018-12-13 08:08:11 +0000337.Ldtlbie:
Christophe Leroyaf6f2ce82021-03-12 12:50:37 +0000338 EXC_XFER_LITE(0x300, do_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000339
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000340#ifdef CONFIG_VMAP_STACK
Christophe Leroy99b22912019-12-21 08:32:35 +0000341 vmap_stack_overflow_exception
Christophe Leroy5b5e5bc2021-03-12 12:50:27 +0000342#endif
Christophe Leroy99b22912019-12-21 08:32:35 +0000343
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344/* On the MPC8xx, these next four traps are used for development
345 * support of breakpoints and such. Someday I will get around to
346 * using them.
347 */
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000348 START_EXCEPTION(0x1c00, DataBreakpoint)
Christophe Leroy99b22912019-12-21 08:32:35 +0000349 EXCEPTION_PROLOG_0 handle_dar_dsisr=1
Christophe Leroyafe1ec52019-12-21 08:32:34 +0000350 mfspr r11, SPRN_SRR0
351 cmplwi cr1, r11, (.Ldtlbie - PAGE_OFFSET)@l
352 cmplwi cr7, r11, (.Litlbie - PAGE_OFFSET)@l
353 cror 4*cr1+eq, 4*cr1+eq, 4*cr7+eq
Christophe Leroydc13b882021-03-12 12:50:29 +0000354 bne cr1, 1f
Christophe Leroy4ad86222016-11-29 09:52:15 +0100355 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100356 mfspr r10, SPRN_SPRG_SCRATCH0
357 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100358 rfi
359
Christophe Leroydc13b882021-03-12 12:50:29 +00003601: EXCEPTION_PROLOG_1
Christophe Leroy719e7e22021-03-12 12:50:38 +0000361 EXCEPTION_PROLOG_2 0x1c00 DataBreakpoint handle_dar_dsisr=1
Christophe Leroydc13b882021-03-12 12:50:29 +0000362 mfspr r4,SPRN_BAR
363 stw r4,_DAR(r11)
Christophe Leroy8f6ff5b2021-03-12 12:50:40 +0000364 prepare_transfer_to_handler
365 bl do_break
366 REST_NVGPRS(r1)
367 b interrupt_return
Christophe Leroydc13b882021-03-12 12:50:29 +0000368
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100369#ifdef CONFIG_PERF_EVENTS
Christophe Leroy7bf1d7e2021-03-12 12:50:28 +0000370 START_EXCEPTION(0x1d00, InstructionBreakpoint)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100371 mtspr SPRN_SPRG_SCRATCH0, r10
Christophe Leroy8cfe4f52018-11-29 14:07:11 +0000372 lwz r10, (instruction_counter - PAGE_OFFSET)@l(0)
373 addi r10, r10, -1
374 stw r10, (instruction_counter - PAGE_OFFSET)@l(0)
Christophe Leroy75b82472016-12-15 13:42:18 +0100375 lis r10, 0xffff
376 ori r10, r10, 0x01
377 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100378 mfspr r10, SPRN_SPRG_SCRATCH0
Christophe Leroy75b82472016-12-15 13:42:18 +0100379 rfi
380#else
Christophe Leroy642770d2019-04-30 12:38:59 +0000381 EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_STD)
Christophe Leroy75b82472016-12-15 13:42:18 +0100382#endif
Christophe Leroy642770d2019-04-30 12:38:59 +0000383 EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_STD)
384 EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385
Christophe Leroydc13b882021-03-12 12:50:29 +0000386 __HEAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000387 . = 0x2000
388
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000389/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
390 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200391 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000392 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000393FixupDAR:/* Entry point for dcbx workaround. */
Christophe Leroy74fabca2018-11-29 14:07:24 +0000394 mtspr SPRN_M_TW, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000395 /* fetch instruction from memory. */
396 mfspr r10, SPRN_SRR0
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000397 mtspr SPRN_MD_EPN, r10
Christophe Leroyc8a12702017-07-12 12:08:47 +0200398 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000399 cmpli cr1, r11, PAGE_OFFSET@h
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000400 mfspr r11, SPRN_M_TWB /* Get level 1 table */
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000401 blt+ cr1, 3f
Christophe Leroy1a210872018-10-19 06:55:06 +0000402
Christophe Leroy36eb1542016-09-16 08:42:08 +0200403 /* create physical page address from effective address */
404 tophys(r11, r10)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000405 mfspr r11, SPRN_M_TWB /* Get level 1 table */
406 rlwinm r11, r11, 0, 20, 31
407 oris r11, r11, (swapper_pg_dir - PAGE_OFFSET)@ha
4083:
LEROY Christophefde5a902015-01-20 10:57:34 +0100409 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000410 mtspr SPRN_MD_TWC, r11
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000411 mtcrf 0x01, r11
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000412 mfspr r11, SPRN_MD_TWC
413 lwz r11, 0(r11) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100414 bt 28,200f /* bit 28 = Large page (8M) */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000415 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200416 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100417201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000418/* Check if it really is a dcbx instruction. */
419/* dcbt and dcbtst does not generate DTLB Misses/Errors,
420 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200421 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
422 rlwinm r10, r10, 0, 21, 5
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000423 cmpwi cr1, r10, 2028 /* Is dcbz? */
424 beq+ cr1, 142f
425 cmpwi cr1, r10, 940 /* Is dcbi? */
426 beq+ cr1, 142f
427 cmpwi cr1, r10, 108 /* Is dcbst? */
428 beq+ cr1, 144f /* Fix up store bit! */
429 cmpwi cr1, r10, 172 /* Is dcbf? */
430 beq+ cr1, 142f
431 cmpwi cr1, r10, 1964 /* Is icbi? */
432 beq+ cr1, 142f
Christophe Leroy74fabca2018-11-29 14:07:24 +0000433141: mfspr r10,SPRN_M_TW
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200434 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000435
Christophe Leroy4b9142862016-12-07 08:47:28 +0100436200:
Christophe Leroy4b9142862016-12-07 08:47:28 +0100437 /* concat physical page address(r11) and page offset(r10) */
438 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
439 b 201b
440
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000441144: mfspr r10, SPRN_DSISR
442 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
443 mtspr SPRN_DSISR, r10
444142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000445 mfctr r10
446 mtdar r10 /* save ctr reg in DAR */
447 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
448 addi r10, r10, 150f@l /* add start of table */
449 mtctr r10 /* load ctr with jump address */
450 xor r10, r10, r10 /* sum starts at zero */
451 bctr /* jump into table */
452150:
453 add r10, r10, r0 ;b 151f
454 add r10, r10, r1 ;b 151f
455 add r10, r10, r2 ;b 151f
456 add r10, r10, r3 ;b 151f
457 add r10, r10, r4 ;b 151f
458 add r10, r10, r5 ;b 151f
459 add r10, r10, r6 ;b 151f
460 add r10, r10, r7 ;b 151f
461 add r10, r10, r8 ;b 151f
462 add r10, r10, r9 ;b 151f
463 mtctr r11 ;b 154f /* r10 needs special handling */
464 mtctr r11 ;b 153f /* r11 needs special handling */
465 add r10, r10, r12 ;b 151f
466 add r10, r10, r13 ;b 151f
467 add r10, r10, r14 ;b 151f
468 add r10, r10, r15 ;b 151f
469 add r10, r10, r16 ;b 151f
470 add r10, r10, r17 ;b 151f
471 add r10, r10, r18 ;b 151f
472 add r10, r10, r19 ;b 151f
473 add r10, r10, r20 ;b 151f
474 add r10, r10, r21 ;b 151f
475 add r10, r10, r22 ;b 151f
476 add r10, r10, r23 ;b 151f
477 add r10, r10, r24 ;b 151f
478 add r10, r10, r25 ;b 151f
479 add r10, r10, r26 ;b 151f
480 add r10, r10, r27 ;b 151f
481 add r10, r10, r28 ;b 151f
482 add r10, r10, r29 ;b 151f
483 add r10, r10, r30 ;b 151f
484 add r10, r10, r31
485151:
Christophe Leroy5ae8fab2019-12-21 08:32:25 +0000486 rlwinm r11,r11,19,24,28 /* offset into jump table for reg RA */
487 cmpwi cr1, r11, 0
488 beq cr1, 152f /* if reg RA is zero, don't add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000489 addi r11, r11, 150b@l /* add start of table */
490 mtctr r11 /* load ctr with jump address */
491 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
492 bctr /* jump into table */
493152:
494 mfdar r11
495 mtctr r11 /* restore ctr reg from DAR */
Christophe Leroy99b22912019-12-21 08:32:35 +0000496 mfspr r11, SPRN_SPRG_THREAD
497 stw r10, DAR(r11)
498 mfspr r10, SPRN_DSISR
499 stw r10, DSISR(r11)
Christophe Leroy74fabca2018-11-29 14:07:24 +0000500 mfspr r10,SPRN_M_TW
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000501 b DARFixed /* Go back to normal TLB handling */
502
503 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200504153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200505 add r10, r10, r11 /* add it */
506 mfctr r11 /* restore r11 */
507 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200508154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200509 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000510 mfctr r11 /* restore r11 */
511 b 151b
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000512
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000513/*
514 * This is where the main kernel code starts.
515 */
516start_here:
517 /* ptr to current */
518 lis r2,init_task@h
519 ori r2,r2,init_task@l
520
521 /* ptr to phys current thread */
522 tophys(r4,r2)
523 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000524 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525
526 /* stack */
527 lis r1,init_thread_union@ha
528 addi r1,r1,init_thread_union@l
Christophe Leroy3bbd2342019-08-21 10:20:51 +0000529 lis r0, STACK_END_MAGIC@h
530 ori r0, r0, STACK_END_MAGIC@l
531 stw r0, 0(r1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000532 li r0,0
533 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
534
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000535 lis r6, swapper_pg_dir@ha
536 tophys(r6,r6)
Christophe Leroy6a8f9112018-11-29 14:07:15 +0000537 mtspr SPRN_M_TWB, r6
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000538
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000539 bl early_init /* We have to do this with MMU on */
540
541/*
542 * Decide what sort of machine this is and initialize the MMU.
543 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000544#ifdef CONFIG_KASAN
545 bl kasan_early_init
546#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000547 li r3,0
548 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549 bl machine_init
550 bl MMU_init
551
552/*
553 * Go back to running unmapped so we can load up new values
554 * and change to using our exception vectors.
555 * On the 8xx, all we have to do is invalidate the TLB to clear
556 * the old 8M byte TLB mappings and load the page table base register.
557 */
558 /* The right way to do this would be to track it down through
559 * init's THREAD like the context switch code does, but this is
560 * easier......until someone changes init's static structures.
561 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 lis r4,2f@h
563 ori r4,r4,2f@l
564 tophys(r4,r4)
565 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
566 mtspr SPRN_SRR0,r4
567 mtspr SPRN_SRR1,r3
568 rfi
569/* Load up the kernel context */
5702:
Christophe Leroy136a9a02020-05-19 05:49:14 +0000571#ifdef CONFIG_PIN_TLB_IMMR
572 lis r0, MD_TWAM@h
573 oris r0, r0, 0x1f00
574 mtspr SPRN_MD_CTR, r0
575 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
576 tlbie r0
577 mtspr SPRN_MD_EPN, r0
578 LOAD_REG_IMMEDIATE(r0, MD_SVALID | MD_PS512K | MD_GUARDED)
579 mtspr SPRN_MD_TWC, r0
580 mfspr r0, SPRN_IMMR
581 rlwinm r0, r0, 0, 0xfff80000
582 ori r0, r0, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
583 _PAGE_NO_CACHE | _PAGE_PRESENT
584 mtspr SPRN_MD_RPN, r0
585 lis r0, (MD_TWAM | MD_RSV4I)@h
586 mtspr SPRN_MD_CTR, r0
587#endif
Christophe Leroy684c1662020-05-19 05:49:15 +0000588#if !defined(CONFIG_PIN_TLB_DATA) && !defined(CONFIG_PIN_TLB_IMMR)
589 lis r0, MD_TWAM@h
590 mtspr SPRN_MD_CTR, r0
591#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000592 tlbia /* Clear all TLB entries */
593 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000594
595 /* set up the PTE pointers for the Abatron bdiGDB.
596 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000597 lis r5, abatron_pteptrs@h
598 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000599 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600 tophys(r5,r5)
Christophe Leroyfb0bdec2019-01-09 20:30:07 +0000601 lis r6, swapper_pg_dir@h
602 ori r6, r6, swapper_pg_dir@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000603 stw r6, 0(r5)
604
605/* Now turn on the MMU for real! */
606 li r4,MSR_KERNEL
607 lis r3,start_kernel@h
608 ori r3,r3,start_kernel@l
609 mtspr SPRN_SRR0,r3
610 mtspr SPRN_SRR1,r4
611 rfi /* enable MMU and jump to start_kernel */
612
613/* Set up the initial MMU state so we can do the first level of
614 * kernel initialization. This maps the first 8 MBytes of memory 1:1
615 * virtual to physical. Also, set the cache mode since that is defined
616 * by TLB entries and perform any additional mapping (like of the IMMR).
617 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200618 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000619 * these mappings is mapped by page tables.
620 */
621initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200622 li r8, 0
623 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
Christophe Leroyd3efcd32020-05-19 05:49:07 +0000624 lis r10, MD_TWAM@h
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200625 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
626
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000627 tlbia /* Invalidate all TLB entries */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000628
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200629 lis r8, MI_APG_INIT@h /* Set protection modes */
630 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000631 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200632 lis r8, MD_APG_INIT@h
633 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634 mtspr SPRN_MD_AP, r8
635
Christophe Leroy684c1662020-05-19 05:49:15 +0000636 /* Map the lower RAM (up to 32 Mbytes) into the ITLB and DTLB */
Christophe Leroye4470bd2019-02-13 16:06:21 +0000637 lis r8, MI_RSV4I@h
638 ori r8, r8, 0x1c00
Christophe Leroy684c1662020-05-19 05:49:15 +0000639 oris r12, r10, MD_RSV4I@h
640 ori r12, r12, 0x1c00
Christophe Leroye4470bd2019-02-13 16:06:21 +0000641 li r9, 4 /* up to 4 pages of 8M */
642 mtctr r9
643 lis r9, KERNELBASE@h /* Create vaddr for TLB */
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000644 li r10, MI_PS8MEG | _PMD_ACCESSED | MI_SVALID
Christophe Leroye4470bd2019-02-13 16:06:21 +0000645 li r11, MI_BOOTINIT /* Create RPN for address 0 */
Christophe Leroye4470bd2019-02-13 16:06:21 +00006461:
Christophe Leroye4470bd2019-02-13 16:06:21 +0000647 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
648 addi r8, r8, 0x100
Christophe Leroye4470bd2019-02-13 16:06:21 +0000649 ori r0, r9, MI_EVALID /* Mark it valid */
650 mtspr SPRN_MI_EPN, r0
651 mtspr SPRN_MI_TWC, r10
652 mtspr SPRN_MI_RPN, r11 /* Store TLB entry */
Christophe Leroy684c1662020-05-19 05:49:15 +0000653 mtspr SPRN_MD_CTR, r12
654 addi r12, r12, 0x100
655 mtspr SPRN_MD_EPN, r0
656 mtspr SPRN_MD_TWC, r10
657 mtspr SPRN_MD_RPN, r11
Christophe Leroye4470bd2019-02-13 16:06:21 +0000658 addis r9, r9, 0x80
659 addis r11, r11, 0x80
660
Christophe Leroy684c1662020-05-19 05:49:15 +0000661 bdnz 1b
Christophe Leroye4470bd2019-02-13 16:06:21 +0000662
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663 /* Since the cache is enabled according to the information we
664 * just loaded into the TLB, invalidate and enable the caches here.
665 * We should probably check/set other modes....later.
666 */
667 lis r8, IDC_INVALL@h
668 mtspr SPRN_IC_CST, r8
669 mtspr SPRN_DC_CST, r8
670 lis r8, IDC_ENABLE@h
671 mtspr SPRN_IC_CST, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672 mtspr SPRN_DC_CST, r8
Christophe Leroy75b82472016-12-15 13:42:18 +0100673 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100674 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100675#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100676 rlwinm r8, r8, 0, ~0xc
677#else
Christophe Leroy4ad86222016-11-29 09:52:15 +0100678 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +0100679#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +0100680 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000681 blr
682
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000683_GLOBAL(mmu_pin_tlb)
684 lis r9, (1f - PAGE_OFFSET)@h
685 ori r9, r9, (1f - PAGE_OFFSET)@l
686 mfmsr r10
687 mflr r11
688 li r12, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI)
689 rlwinm r0, r10, 0, ~MSR_RI
690 rlwinm r0, r0, 0, ~MSR_EE
691 mtmsr r0
692 isync
693 .align 4
694 mtspr SPRN_SRR0, r9
695 mtspr SPRN_SRR1, r12
696 rfi
6971:
698 li r5, 0
699 lis r6, MD_TWAM@h
700 mtspr SPRN_MI_CTR, r5
701 mtspr SPRN_MD_CTR, r6
702 tlbia
703
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000704 LOAD_REG_IMMEDIATE(r5, 28 << 8)
705 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000706 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000707 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
708 LOAD_REG_ADDR(r9, _sinittext)
709 li r0, 4
710 mtctr r0
711
7122: ori r0, r6, MI_EVALID
713 mtspr SPRN_MI_CTR, r5
714 mtspr SPRN_MI_EPN, r0
715 mtspr SPRN_MI_TWC, r7
716 mtspr SPRN_MI_RPN, r8
717 addi r5, r5, 0x100
718 addis r6, r6, SZ_8M@h
719 addis r8, r8, SZ_8M@h
720 cmplw r6, r9
721 bdnzt lt, 2b
722 lis r0, MI_RSV4I@h
723 mtspr SPRN_MI_CTR, r0
Christophe Leroybccc5892020-11-24 15:24:55 +0000724
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000725 LOAD_REG_IMMEDIATE(r5, 28 << 8 | MD_TWAM)
726#ifdef CONFIG_PIN_TLB_DATA
727 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000728 LOAD_REG_IMMEDIATE(r7, MI_SVALID | MI_PS8MEG | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000729#ifdef CONFIG_PIN_TLB_IMMR
730 li r0, 3
731#else
732 li r0, 4
733#endif
734 mtctr r0
735 cmpwi r4, 0
736 beq 4f
737 LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_RO | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
738 LOAD_REG_ADDR(r9, _sinittext)
739
7402: ori r0, r6, MD_EVALID
741 mtspr SPRN_MD_CTR, r5
742 mtspr SPRN_MD_EPN, r0
743 mtspr SPRN_MD_TWC, r7
744 mtspr SPRN_MD_RPN, r8
745 addi r5, r5, 0x100
746 addis r6, r6, SZ_8M@h
747 addis r8, r8, SZ_8M@h
748 cmplw r6, r9
749 bdnzt lt, 2b
750
7514: LOAD_REG_IMMEDIATE(r8, 0xf0 | _PAGE_SPS | _PAGE_SH | _PAGE_PRESENT)
7522: ori r0, r6, MD_EVALID
753 mtspr SPRN_MD_CTR, r5
754 mtspr SPRN_MD_EPN, r0
755 mtspr SPRN_MD_TWC, r7
756 mtspr SPRN_MD_RPN, r8
757 addi r5, r5, 0x100
758 addis r6, r6, SZ_8M@h
759 addis r8, r8, SZ_8M@h
760 cmplw r6, r3
761 bdnzt lt, 2b
762#endif
763#ifdef CONFIG_PIN_TLB_IMMR
764 LOAD_REG_IMMEDIATE(r0, VIRT_IMMR_BASE | MD_EVALID)
Christophe Leroy33fe43c2020-10-12 08:54:33 +0000765 LOAD_REG_IMMEDIATE(r7, MD_SVALID | MD_PS512K | MD_GUARDED | _PMD_ACCESSED)
Christophe Leroyf76c8f62020-05-19 05:49:13 +0000766 mfspr r8, SPRN_IMMR
767 rlwinm r8, r8, 0, 0xfff80000
768 ori r8, r8, 0xf0 | _PAGE_DIRTY | _PAGE_SPS | _PAGE_SH | \
769 _PAGE_NO_CACHE | _PAGE_PRESENT
770 mtspr SPRN_MD_CTR, r5
771 mtspr SPRN_MD_EPN, r0
772 mtspr SPRN_MD_TWC, r7
773 mtspr SPRN_MD_RPN, r8
774#endif
775#if defined(CONFIG_PIN_TLB_IMMR) || defined(CONFIG_PIN_TLB_DATA)
776 lis r0, (MD_RSV4I | MD_TWAM)@h
777 mtspr SPRN_MI_CTR, r0
778#endif
779 mtspr SPRN_SRR1, r10
780 mtspr SPRN_SRR0, r11
781 rfi
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782
783/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784 * We put a few things here that have to be page-aligned.
785 * This stuff goes at the beginning of the data segment,
786 * which is page-aligned.
787 */
788 .data
789 .globl sdata
790sdata:
791 .globl empty_zero_page
LEROY Christophed1406802014-09-19 10:36:09 +0200792 .align PAGE_SHIFT
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000793empty_zero_page:
LEROY Christophed1406802014-09-19 10:36:09 +0200794 .space PAGE_SIZE
Al Viro9445aa12016-01-13 23:33:46 -0500795EXPORT_SYMBOL(empty_zero_page)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000796
797 .globl swapper_pg_dir
798swapper_pg_dir:
LEROY Christophed1406802014-09-19 10:36:09 +0200799 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801/* Room for two PTE table poiners, usually the kernel and current user
802 * pointer to their respective root page table (pgdir).
803 */
Christophe Leroy40058332019-02-21 10:37:53 +0000804 .globl abatron_pteptrs
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000805abatron_pteptrs:
806 .space 8