blob: c5ba13fae39920e656de9737412804e2f5155a77 [file] [log] [blame]
Wolfram Sangf7070792018-08-22 00:02:17 +02001/* SPDX-License-Identifier: GPL-2.0 */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01002/*
Simon Hormanb21f13d2017-05-10 11:25:25 +02003 * Driver for the MMC / SD / SDIO cell found in:
4 *
5 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01006 *
Wolfram Sangf49bdcd2019-03-14 23:54:41 +01007 * Copyright (C) 2015-19 Renesas Electronics Corporation
8 * Copyright (C) 2016-19 Sang Engineering, Wolfram Sang
Simon Horman87317c42017-05-30 14:50:52 +02009 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010010 * Copyright (C) 2007 Ian Molton
11 * Copyright (C) 2004 Ian Molton
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010012 */
13
14#ifndef TMIO_MMC_H
15#define TMIO_MMC_H
16
Kuninori Morimoto361936e2015-01-13 04:59:14 +000017#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010018#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020019#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010020#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020021#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010022#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010023#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024
Wolfram Sangac860452016-04-26 17:55:26 +020025#define CTL_SD_CMD 0x00
26#define CTL_ARG_REG 0x04
27#define CTL_STOP_INTERNAL_ACTION 0x08
28#define CTL_XFER_BLK_COUNT 0xa
29#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020030/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020031#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020032/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020033#define CTL_IRQ_MASK 0x20
34#define CTL_SD_CARD_CLK_CTL 0x24
35#define CTL_SD_XFER_LEN 0x26
36#define CTL_SD_MEM_CARD_OPT 0x28
37#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
38#define CTL_SD_DATA_PORT 0x30
39#define CTL_TRANSACTION_CTL 0x34
40#define CTL_SDIO_STATUS 0x36
41#define CTL_SDIO_IRQ_MASK 0x38
42#define CTL_DMA_ENABLE 0xd8
43#define CTL_RESET_SD 0xe0
44#define CTL_VERSION 0xe2
Masaharu Hayakawadb924bb2018-06-18 14:57:50 +020045#define CTL_SDIF_MODE 0xe6
Wolfram Sangac860452016-04-26 17:55:26 +020046
Wolfram Sang9afcbf42017-03-14 11:09:16 +010047/* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
48#define TMIO_STOP_STP BIT(0)
49#define TMIO_STOP_SEC BIT(8)
50
Wolfram Sangd8acd162017-03-14 11:09:17 +010051/* Definitions for values the CTL_STATUS register can take */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020052#define TMIO_STAT_CMDRESPEND BIT(0)
53#define TMIO_STAT_DATAEND BIT(2)
54#define TMIO_STAT_CARD_REMOVE BIT(3)
55#define TMIO_STAT_CARD_INSERT BIT(4)
56#define TMIO_STAT_SIGSTATE BIT(5)
57#define TMIO_STAT_WRPROTECT BIT(7)
58#define TMIO_STAT_CARD_REMOVE_A BIT(8)
59#define TMIO_STAT_CARD_INSERT_A BIT(9)
60#define TMIO_STAT_SIGSTATE_A BIT(10)
61
Wolfram Sangd8acd162017-03-14 11:09:17 +010062/* These belong technically to CTL_STATUS2, but the driver merges them */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020063#define TMIO_STAT_CMD_IDX_ERR BIT(16)
64#define TMIO_STAT_CRCFAIL BIT(17)
65#define TMIO_STAT_STOPBIT_ERR BIT(18)
66#define TMIO_STAT_DATATIMEOUT BIT(19)
67#define TMIO_STAT_RXOVERFLOW BIT(20)
68#define TMIO_STAT_TXUNDERRUN BIT(21)
69#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020070#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020071#define TMIO_STAT_RXRDY BIT(24)
72#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sang19707012018-11-19 14:13:57 +010073#define TMIO_STAT_ALWAYS_SET_27 BIT(27) /* only known on R-Car 2+ so far */
Wolfram Sanga21553c2016-04-27 18:51:26 +020074#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
75#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020076#define TMIO_STAT_CMD_BUSY BIT(30)
77#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020078
Wolfram Sangc78e16942017-06-30 12:56:47 +020079/* Definitions for values the CTL_SD_CARD_CLK_CTL register can take */
Wolfram Sangac860452016-04-26 17:55:26 +020080#define CLK_CTL_DIV_MASK 0xff
81#define CLK_CTL_SCLKEN BIT(8)
82
Wolfram Sangc78e16942017-06-30 12:56:47 +020083/* Definitions for values the CTL_SD_MEM_CARD_OPT register can take */
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020084#define CARD_OPT_WIDTH8 BIT(13)
85#define CARD_OPT_WIDTH BIT(15)
86
Wolfram Sangd8acd162017-03-14 11:09:17 +010087/* Definitions for values the CTL_SDIO_STATUS register can take */
Simon Hormancba179a2011-03-24 09:48:36 +010088#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010089#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010090#define TMIO_SDIO_STAT_EXWT 0x8000
91#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010092
Wolfram Sangee289812017-01-19 21:07:18 +010093#define TMIO_SDIO_SETBITS_MASK 0x0006
94
Wolfram Sang5af02d32017-06-30 12:56:48 +020095/* Definitions for values the CTL_DMA_ENABLE register can take */
96#define DMA_ENABLE_DMASDRW BIT(1)
97
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010098/* Define some IRQ masks */
99/* This is the mask used at reset by the chip */
Niklas Söderlund202367c2018-11-26 18:02:47 +0100100#define TMIO_MASK_INIT_RCAR2 0x8b7f031d /* Initial value for R-Car Gen2+ */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100101#define TMIO_MASK_ALL 0x837f031d
102#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
103#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
104#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
105 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
106#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
107
Wolfram Sang609e5fb2019-03-14 23:31:29 +0100108#define TMIO_MAX_BLK_SIZE 512
109
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100110struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000111struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100112
Simon Horman631fa732017-05-10 11:25:26 +0200113struct tmio_mmc_dma_ops {
114 void (*start)(struct tmio_mmc_host *host, struct mmc_data *data);
115 void (*enable)(struct tmio_mmc_host *host, bool enable);
116 void (*request)(struct tmio_mmc_host *host,
117 struct tmio_mmc_data *pdata);
118 void (*release)(struct tmio_mmc_host *host);
119 void (*abort)(struct tmio_mmc_host *host);
Simon Horman92d0f925e2017-06-21 16:00:28 +0200120 void (*dataend)(struct tmio_mmc_host *host);
Simon Horman631fa732017-05-10 11:25:26 +0200121};
122
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100123struct tmio_mmc_host {
124 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100125 struct mmc_command *cmd;
126 struct mmc_request *mrq;
127 struct mmc_data *data;
128 struct mmc_host *mmc;
Masahiro Yamadac055fc72017-11-25 01:24:41 +0900129 struct mmc_host_ops ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100130
131 /* Callbacks for clock / power control */
132 void (*set_pwr)(struct platform_device *host, int state);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100133
134 /* pio related stuff */
135 struct scatterlist *sg_ptr;
136 struct scatterlist *sg_orig;
137 unsigned int sg_len;
138 unsigned int sg_off;
Masahiro Yamadac4ba0e42017-11-25 01:24:50 +0900139 unsigned int bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100140
141 struct platform_device *pdev;
142 struct tmio_mmc_data *pdata;
143
144 /* DMA support */
Masahiro Yamadad3dd5db2018-10-13 00:03:08 +0900145 bool dma_on;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100146 struct dma_chan *chan_rx;
147 struct dma_chan *chan_tx;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100148 struct tasklet_struct dma_issue;
149 struct scatterlist bounce_sg;
150 u8 *bounce_buf;
151
152 /* Track lost interrupts */
153 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200154 struct work_struct done;
155
Ulf Hanssonae12d252013-10-30 00:16:17 +0100156 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900157 u32 sdcard_irq_mask;
158 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100159 unsigned int clk_cache;
Wolfram Sang19707012018-11-19 14:13:57 +0100160 u32 sdcard_irq_setbit_mask;
Simon Horman54680fe2011-08-25 10:27:25 +0900161
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200162 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100163 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200164 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100165 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200166 bool sdio_irq_enabled;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000167
Simon Horman2f873652016-11-03 15:16:01 +0100168 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200169 int (*clk_enable)(struct tmio_mmc_host *host);
Masahiro Yamada0196c8d2018-08-23 13:44:16 +0900170 void (*set_clock)(struct tmio_mmc_host *host, unsigned int clock);
Simon Horman2f873652016-11-03 15:16:01 +0100171
172 /* Optional callbacks */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200173 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000174 int (*multi_io_quirk)(struct mmc_card *card,
175 unsigned int direction, int blk_size);
Simon Horman2f873652016-11-03 15:16:01 +0100176 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Masahiro Yamadaacb9fce2018-10-10 12:51:31 +0900177 void (*reset)(struct tmio_mmc_host *host);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100178 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100179 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
180 bool (*check_scc_error)(struct tmio_mmc_host *host);
181
182 /*
183 * Mandatory callback for tuning to occur which is optional for SDR50
184 * and mandatory for SDR104.
185 */
186 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
187 int (*select_tuning)(struct tmio_mmc_host *host);
188
189 /* Tuning values: 1 for success, 0 for failure */
190 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
191 unsigned int tap_num;
Masaharu Hayakawadb924bb2018-06-18 14:57:50 +0200192 unsigned long tap_set;
193
194 void (*prepare_hs400_tuning)(struct tmio_mmc_host *host);
195 void (*hs400_downgrade)(struct tmio_mmc_host *host);
196 void (*hs400_complete)(struct tmio_mmc_host *host);
Simon Horman631fa732017-05-10 11:25:26 +0200197
198 const struct tmio_mmc_dma_ops *dma_ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100199};
200
Masahiro Yamadab21fc292018-01-18 01:28:02 +0900201struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev,
202 struct tmio_mmc_data *pdata);
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000203void tmio_mmc_host_free(struct tmio_mmc_host *host);
Masahiro Yamadabc457192018-01-18 01:28:04 +0900204int tmio_mmc_host_probe(struct tmio_mmc_host *host);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100205void tmio_mmc_host_remove(struct tmio_mmc_host *host);
206void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
207
208void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
209void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000210irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100211
212static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
213 unsigned long *flags)
214{
215 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800216 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100217}
218
219static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
220 unsigned long *flags, void *virt)
221{
Cong Wang482fce92011-11-27 13:27:00 +0800222 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100223 local_irq_restore(*flags);
224}
225
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200226#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000227int tmio_mmc_host_runtime_suspend(struct device *dev);
228int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200229#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000230
Simon Hormana11862d2011-06-21 08:00:09 +0900231static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
232{
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100233 return ioread16(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900234}
235
236static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200237 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900238{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100239 ioread16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900240}
241
Simon Hormanf2218db2017-06-16 18:11:03 +0200242static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host,
243 int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900244{
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100245 return ioread16(host->ctl + (addr << host->bus_shift)) |
246 ioread16(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900247}
248
Chris Brandt8185e512016-09-12 10:15:06 -0400249static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200250 u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400251{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100252 ioread32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400253}
254
Simon Hormanf2218db2017-06-16 18:11:03 +0200255static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr,
256 u16 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900257{
Simon Horman973ed3a2011-06-21 08:00:10 +0900258 /* If there is a hook and it returns non-zero then there
259 * is an error and the write should be skipped
260 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000261 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900262 return;
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100263 iowrite16(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900264}
265
266static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200267 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900268{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100269 iowrite16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900270}
271
Simon Hormanf2218db2017-06-16 18:11:03 +0200272static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host,
273 int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900274{
Wolfram Sang19707012018-11-19 14:13:57 +0100275 if (addr == CTL_IRQ_MASK || addr == CTL_STATUS)
276 val |= host->sdcard_irq_setbit_mask;
277
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100278 iowrite16(val & 0xffff, host->ctl + (addr << host->bus_shift));
279 iowrite16(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900280}
281
Takeshi Saito56037312019-02-21 20:38:05 +0100282static inline void sd_ctrl_write32(struct tmio_mmc_host *host, int addr, u32 val)
283{
284 iowrite32(val, host->ctl + (addr << host->bus_shift));
285}
286
Chris Brandt8185e512016-09-12 10:15:06 -0400287static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200288 const u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400289{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100290 iowrite32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400291}
292
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100293#endif